Commit | Line | Data |
---|---|---|
ab697a9f EG |
1 | /****************************************************************************** |
2 | * | |
4e318262 | 3 | * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved. |
ab697a9f EG |
4 | * |
5 | * Portions of this file are derived from the ipw3945 project, as well | |
6 | * as portions of the ieee80211 subsystem header files. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or modify it | |
9 | * under the terms of version 2 of the GNU General Public License as | |
10 | * published by the Free Software Foundation. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, but WITHOUT | |
13 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
14 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
15 | * more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License along with | |
18 | * this program; if not, write to the Free Software Foundation, Inc., | |
19 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA | |
20 | * | |
21 | * The full GNU General Public License is included in this distribution in the | |
22 | * file called LICENSE. | |
23 | * | |
24 | * Contact Information: | |
25 | * Intel Linux Wireless <ilw@linux.intel.com> | |
26 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | |
27 | * | |
28 | *****************************************************************************/ | |
29 | #ifndef __iwl_trans_int_pcie_h__ | |
30 | #define __iwl_trans_int_pcie_h__ | |
31 | ||
a72b8b08 EG |
32 | #include <linux/spinlock.h> |
33 | #include <linux/interrupt.h> | |
34 | #include <linux/skbuff.h> | |
13df1aab | 35 | #include <linux/wait.h> |
522376d2 | 36 | #include <linux/pci.h> |
7c5ba4a8 | 37 | #include <linux/timer.h> |
a72b8b08 | 38 | |
dda61a44 | 39 | #include "iwl-fh.h" |
a72b8b08 | 40 | #include "iwl-csr.h" |
a72b8b08 EG |
41 | #include "iwl-trans.h" |
42 | #include "iwl-debug.h" | |
43 | #include "iwl-io.h" | |
02e38358 | 44 | #include "iwl-op-mode.h" |
a72b8b08 | 45 | |
a72b8b08 | 46 | struct iwl_host_cmd; |
dda61a44 | 47 | |
ab697a9f EG |
48 | /*This file includes the declaration that are internal to the |
49 | * trans_pcie layer */ | |
50 | ||
48a2d66f JB |
51 | struct iwl_rx_mem_buffer { |
52 | dma_addr_t page_dma; | |
53 | struct page *page; | |
54 | struct list_head list; | |
55 | }; | |
56 | ||
1f7b6172 EG |
57 | /** |
58 | * struct isr_statistics - interrupt statistics | |
59 | * | |
60 | */ | |
61 | struct isr_statistics { | |
62 | u32 hw; | |
63 | u32 sw; | |
64 | u32 err_code; | |
65 | u32 sch; | |
66 | u32 alive; | |
67 | u32 rfkill; | |
68 | u32 ctkill; | |
69 | u32 wakeup; | |
70 | u32 rx; | |
71 | u32 tx; | |
72 | u32 unhandled; | |
73 | }; | |
74 | ||
5a878bf6 | 75 | /** |
990aa6d7 | 76 | * struct iwl_rxq - Rx queue |
5a878bf6 EG |
77 | * @bd: driver's pointer to buffer of receive buffer descriptors (rbd) |
78 | * @bd_dma: bus address of buffer of receive buffer descriptors (rbd) | |
79 | * @pool: | |
80 | * @queue: | |
81 | * @read: Shared index to newest available Rx buffer | |
82 | * @write: Shared index to oldest written Rx packet | |
83 | * @free_count: Number of pre-allocated buffers in rx_free | |
84 | * @write_actual: | |
85 | * @rx_free: list of free SKBs for use | |
86 | * @rx_used: List of Rx buffers with no SKB | |
87 | * @need_update: flag to indicate we need to update read/write index | |
88 | * @rb_stts: driver's pointer to receive buffer status | |
89 | * @rb_stts_dma: bus address of receive buffer status | |
90 | * @lock: | |
91 | * | |
92 | * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers | |
93 | */ | |
990aa6d7 | 94 | struct iwl_rxq { |
5a878bf6 EG |
95 | __le32 *bd; |
96 | dma_addr_t bd_dma; | |
97 | struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS]; | |
98 | struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE]; | |
99 | u32 read; | |
100 | u32 write; | |
101 | u32 free_count; | |
102 | u32 write_actual; | |
103 | struct list_head rx_free; | |
104 | struct list_head rx_used; | |
105 | int need_update; | |
106 | struct iwl_rb_status *rb_stts; | |
107 | dma_addr_t rb_stts_dma; | |
108 | spinlock_t lock; | |
109 | }; | |
110 | ||
a72b8b08 EG |
111 | struct iwl_dma_ptr { |
112 | dma_addr_t dma; | |
113 | void *addr; | |
114 | size_t size; | |
115 | }; | |
116 | ||
bffc66ce JB |
117 | /** |
118 | * iwl_queue_inc_wrap - increment queue index, wrap back to beginning | |
119 | * @index -- current index | |
120 | * @n_bd -- total number of entries in queue (must be power of 2) | |
121 | */ | |
122 | static inline int iwl_queue_inc_wrap(int index, int n_bd) | |
123 | { | |
124 | return ++index & (n_bd - 1); | |
125 | } | |
126 | ||
127 | /** | |
128 | * iwl_queue_dec_wrap - decrement queue index, wrap back to end | |
129 | * @index -- current index | |
130 | * @n_bd -- total number of entries in queue (must be power of 2) | |
131 | */ | |
132 | static inline int iwl_queue_dec_wrap(int index, int n_bd) | |
133 | { | |
134 | return --index & (n_bd - 1); | |
135 | } | |
136 | ||
522376d2 EG |
137 | struct iwl_cmd_meta { |
138 | /* only for SYNC commands, iff the reply skb is wanted */ | |
139 | struct iwl_host_cmd *source; | |
522376d2 | 140 | |
522376d2 EG |
141 | DEFINE_DMA_UNMAP_ADDR(mapping); |
142 | DEFINE_DMA_UNMAP_LEN(len); | |
c14c7372 JB |
143 | |
144 | u32 flags; | |
522376d2 EG |
145 | }; |
146 | ||
147 | /* | |
148 | * Generic queue structure | |
149 | * | |
150 | * Contains common data for Rx and Tx queues. | |
151 | * | |
152 | * Note the difference between n_bd and n_window: the hardware | |
153 | * always assumes 256 descriptors, so n_bd is always 256 (unless | |
154 | * there might be HW changes in the future). For the normal TX | |
155 | * queues, n_window, which is the size of the software queue data | |
156 | * is also 256; however, for the command queue, n_window is only | |
157 | * 32 since we don't need so many commands pending. Since the HW | |
158 | * still uses 256 BDs for DMA though, n_bd stays 256. As a result, | |
159 | * the software buffers (in the variables @meta, @txb in struct | |
990aa6d7 EG |
160 | * iwl_txq) only have 32 entries, while the HW buffers (@tfds in |
161 | * the same struct) have 256. | |
522376d2 EG |
162 | * This means that we end up with the following: |
163 | * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 | | |
164 | * SW entries: | 0 | ... | 31 | | |
165 | * where N is a number between 0 and 7. This means that the SW | |
166 | * data is a window overlayed over the HW queue. | |
167 | */ | |
168 | struct iwl_queue { | |
169 | int n_bd; /* number of BDs in this queue */ | |
170 | int write_ptr; /* 1-st empty entry (index) host_w*/ | |
171 | int read_ptr; /* last used entry (index) host_r*/ | |
172 | /* use for monitoring and recovering the stuck queue */ | |
173 | dma_addr_t dma_addr; /* physical addr for BD's */ | |
174 | int n_window; /* safe queue window */ | |
175 | u32 id; | |
176 | int low_mark; /* low watermark, resume queue if free | |
177 | * space more than this */ | |
178 | int high_mark; /* high watermark, stop queue if free | |
179 | * space less than this */ | |
180 | }; | |
181 | ||
bf8440e6 JB |
182 | #define TFD_TX_CMD_SLOTS 256 |
183 | #define TFD_CMD_SLOTS 32 | |
184 | ||
990aa6d7 | 185 | struct iwl_pcie_txq_entry { |
bf8440e6 | 186 | struct iwl_device_cmd *cmd; |
96791422 | 187 | struct iwl_device_cmd *copy_cmd; |
bf8440e6 | 188 | struct sk_buff *skb; |
f4feb8ac JB |
189 | /* buffer to free after command completes */ |
190 | const void *free_buf; | |
bf8440e6 JB |
191 | struct iwl_cmd_meta meta; |
192 | }; | |
193 | ||
522376d2 | 194 | /** |
990aa6d7 | 195 | * struct iwl_txq - Tx Queue for DMA |
522376d2 | 196 | * @q: generic Rx/Tx queue descriptor |
bf8440e6 JB |
197 | * @tfds: transmit frame descriptors (DMA memory) |
198 | * @entries: transmit entries (driver state) | |
199 | * @lock: queue lock | |
200 | * @stuck_timer: timer that fires if queue gets stuck | |
201 | * @trans_pcie: pointer back to transport (for timer) | |
522376d2 | 202 | * @need_update: indicates need to update read/write index |
bf8440e6 | 203 | * @active: stores if queue is active |
522376d2 EG |
204 | * |
205 | * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame | |
206 | * descriptors) and required locking structures. | |
207 | */ | |
990aa6d7 | 208 | struct iwl_txq { |
522376d2 EG |
209 | struct iwl_queue q; |
210 | struct iwl_tfd *tfds; | |
990aa6d7 | 211 | struct iwl_pcie_txq_entry *entries; |
015c15e1 | 212 | spinlock_t lock; |
7c5ba4a8 JB |
213 | struct timer_list stuck_timer; |
214 | struct iwl_trans_pcie *trans_pcie; | |
522376d2 | 215 | u8 need_update; |
522376d2 | 216 | u8 active; |
522376d2 EG |
217 | }; |
218 | ||
e6bb4c9c EG |
219 | /** |
220 | * struct iwl_trans_pcie - PCIe transport specific data | |
5a878bf6 EG |
221 | * @rxq: all the RX queue data |
222 | * @rx_replenish: work that will be called when buffers need to be allocated | |
9130bab1 | 223 | * @drv - pointer to iwl_drv |
5a878bf6 | 224 | * @trans: pointer to the generic transport area |
75595536 | 225 | * @irq - the irq number for the device |
57a1dc89 | 226 | * @irq_requested: true when the irq has been requested |
105183b1 EG |
227 | * @scd_base_addr: scheduler sram base address in SRAM |
228 | * @scd_bc_tbls: pointer to the byte count table of the scheduler | |
9d6b2cb1 | 229 | * @kw: keep warm address |
a42a1844 EG |
230 | * @pci_dev: basic pci-network driver stuff |
231 | * @hw_base: pci hardware address support | |
13df1aab JB |
232 | * @ucode_write_complete: indicates that the ucode has been copied. |
233 | * @ucode_write_waitq: wait queue for uCode load | |
9a716863 | 234 | * @status - transport specific status flags |
c6f600fc | 235 | * @cmd_queue - command queue number |
b2cf410c JB |
236 | * @rx_buf_size_8k: 8 kB RX buffer size |
237 | * @rx_page_order: page order for receive buffer size | |
7c5ba4a8 | 238 | * @wd_timeout: queue watchdog timeout (jiffies) |
e6bb4c9c EG |
239 | */ |
240 | struct iwl_trans_pcie { | |
990aa6d7 | 241 | struct iwl_rxq rxq; |
5a878bf6 EG |
242 | struct work_struct rx_replenish; |
243 | struct iwl_trans *trans; | |
9130bab1 | 244 | struct iwl_drv *drv; |
0c325769 EG |
245 | |
246 | /* INT ICT Table */ | |
247 | __le32 *ict_tbl; | |
0c325769 | 248 | dma_addr_t ict_tbl_dma; |
0c325769 EG |
249 | int ict_index; |
250 | u32 inta; | |
251 | bool use_ict; | |
57a1dc89 | 252 | bool irq_requested; |
0c325769 | 253 | struct tasklet_struct irq_tasklet; |
1f7b6172 | 254 | struct isr_statistics isr_stats; |
0c325769 | 255 | |
75595536 | 256 | unsigned int irq; |
7b11488f | 257 | spinlock_t irq_lock; |
0c325769 | 258 | u32 inta_mask; |
105183b1 EG |
259 | u32 scd_base_addr; |
260 | struct iwl_dma_ptr scd_bc_tbls; | |
9d6b2cb1 | 261 | struct iwl_dma_ptr kw; |
e13c0c59 | 262 | |
990aa6d7 | 263 | struct iwl_txq *txq; |
9eae88fa | 264 | unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)]; |
8ad71bef | 265 | unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)]; |
a42a1844 EG |
266 | |
267 | /* PCI bus related data */ | |
268 | struct pci_dev *pci_dev; | |
269 | void __iomem *hw_base; | |
13df1aab JB |
270 | |
271 | bool ucode_write_complete; | |
272 | wait_queue_head_t ucode_write_waitq; | |
f946b529 EG |
273 | wait_queue_head_t wait_command_queue; |
274 | ||
9a716863 | 275 | unsigned long status; |
c6f600fc | 276 | u8 cmd_queue; |
b04db9ac | 277 | u8 cmd_fifo; |
d663ee73 JB |
278 | u8 n_no_reclaim_cmds; |
279 | u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS]; | |
b2cf410c JB |
280 | |
281 | bool rx_buf_size_8k; | |
282 | u32 rx_page_order; | |
7c5ba4a8 | 283 | |
d9fb6465 | 284 | const char **command_names; |
7c5ba4a8 JB |
285 | |
286 | /* queue watchdog */ | |
287 | unsigned long wd_timeout; | |
e6bb4c9c EG |
288 | }; |
289 | ||
b55e57f5 EG |
290 | /** |
291 | * enum iwl_pcie_status: status of the PCIe transport | |
292 | * @STATUS_HCMD_ACTIVE: a SYNC command is being processed | |
293 | * @STATUS_DEVICE_ENABLED: APM is enabled | |
294 | * @STATUS_TPOWER_PMI: the device might be asleep (need to wake it up) | |
295 | * @STATUS_INT_ENABLED: interrupts are enabled | |
296 | * @STATUS_RFKILL: the HW RFkill switch is in KILL position | |
297 | * @STATUS_FW_ERROR: the fw is in error state | |
298 | */ | |
299 | enum iwl_pcie_status { | |
f946b529 EG |
300 | STATUS_HCMD_ACTIVE, |
301 | STATUS_DEVICE_ENABLED, | |
302 | STATUS_TPOWER_PMI, | |
303 | STATUS_INT_ENABLED, | |
304 | STATUS_RFKILL, | |
d18aa87f | 305 | STATUS_FW_ERROR, |
f946b529 | 306 | }; |
01d651d4 | 307 | |
5a878bf6 EG |
308 | #define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \ |
309 | ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific)) | |
310 | ||
7c5ba4a8 JB |
311 | static inline struct iwl_trans * |
312 | iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie) | |
313 | { | |
314 | return container_of((void *)trans_pcie, struct iwl_trans, | |
315 | trans_specific); | |
316 | } | |
317 | ||
d1ff5253 JB |
318 | struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev, |
319 | const struct pci_device_id *ent, | |
320 | const struct iwl_cfg *cfg); | |
321 | void iwl_trans_pcie_free(struct iwl_trans *trans); | |
322 | ||
253a634c EG |
323 | /***************************************************** |
324 | * RX | |
325 | ******************************************************/ | |
9805c446 | 326 | int iwl_pcie_rx_init(struct iwl_trans *trans); |
990aa6d7 EG |
327 | void iwl_pcie_tasklet(struct iwl_trans *trans); |
328 | void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_rxq *q); | |
9805c446 EG |
329 | int iwl_pcie_rx_stop(struct iwl_trans *trans); |
330 | void iwl_pcie_rx_free(struct iwl_trans *trans); | |
ab697a9f | 331 | |
1a361cd8 | 332 | /***************************************************** |
990aa6d7 | 333 | * ICT - interrupt handling |
1a361cd8 | 334 | ******************************************************/ |
990aa6d7 EG |
335 | irqreturn_t iwl_pcie_isr_ict(int irq, void *data); |
336 | int iwl_pcie_alloc_ict(struct iwl_trans *trans); | |
337 | void iwl_pcie_free_ict(struct iwl_trans *trans); | |
338 | void iwl_pcie_reset_ict(struct iwl_trans *trans); | |
339 | void iwl_pcie_disable_ict(struct iwl_trans *trans); | |
1a361cd8 | 340 | |
253a634c EG |
341 | /***************************************************** |
342 | * TX / HCMD | |
343 | ******************************************************/ | |
990aa6d7 EG |
344 | void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_txq *txq); |
345 | int iwl_pcie_tx_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq, | |
346 | dma_addr_t addr, u16 len, u8 reset); | |
347 | int iwl_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd); | |
348 | void iwl_pcie_hcmd_complete(struct iwl_trans *trans, | |
349 | struct iwl_rx_cmd_buffer *rxb, int handler_status); | |
350 | void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans, | |
351 | struct iwl_txq *txq, u16 byte_cnt); | |
352 | void iwl_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo, | |
353 | int sta_id, int tid, int frame_limit, u16 ssn); | |
354 | void iwl_pcie_txq_disable(struct iwl_trans *trans, int queue); | |
355 | void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq, | |
356 | enum dma_data_direction dma_dir); | |
357 | int iwl_pcie_txq_reclaim(struct iwl_trans *trans, int txq_id, int index, | |
464021ff | 358 | struct sk_buff_head *skbs); |
990aa6d7 EG |
359 | void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id); |
360 | int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id); | |
8ad71bef | 361 | int iwl_queue_space(const struct iwl_queue *q); |
253a634c | 362 | |
7ff94706 EG |
363 | /***************************************************** |
364 | * Error handling | |
365 | ******************************************************/ | |
990aa6d7 EG |
366 | int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf); |
367 | void iwl_pcie_dump_csr(struct iwl_trans *trans); | |
16db88ba | 368 | |
8ad71bef EG |
369 | /***************************************************** |
370 | * Helpers | |
371 | ******************************************************/ | |
0c325769 EG |
372 | static inline void iwl_disable_interrupts(struct iwl_trans *trans) |
373 | { | |
83626404 DF |
374 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
375 | clear_bit(STATUS_INT_ENABLED, &trans_pcie->status); | |
0c325769 EG |
376 | |
377 | /* disable interrupts from uCode/NIC to host */ | |
1042db2a | 378 | iwl_write32(trans, CSR_INT_MASK, 0x00000000); |
0c325769 EG |
379 | |
380 | /* acknowledge/clear/reset any interrupts still pending | |
381 | * from uCode or flow handler (Rx/Tx DMA) */ | |
1042db2a EG |
382 | iwl_write32(trans, CSR_INT, 0xffffffff); |
383 | iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff); | |
0c325769 EG |
384 | IWL_DEBUG_ISR(trans, "Disabled interrupts\n"); |
385 | } | |
386 | ||
387 | static inline void iwl_enable_interrupts(struct iwl_trans *trans) | |
388 | { | |
83626404 | 389 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
0c325769 EG |
390 | |
391 | IWL_DEBUG_ISR(trans, "Enabling interrupts\n"); | |
83626404 | 392 | set_bit(STATUS_INT_ENABLED, &trans_pcie->status); |
1042db2a | 393 | iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask); |
0c325769 EG |
394 | } |
395 | ||
8722c899 SG |
396 | static inline void iwl_enable_rfkill_int(struct iwl_trans *trans) |
397 | { | |
398 | IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n"); | |
399 | iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL); | |
400 | } | |
401 | ||
e20d4341 | 402 | static inline void iwl_wake_queue(struct iwl_trans *trans, |
990aa6d7 | 403 | struct iwl_txq *txq) |
e20d4341 | 404 | { |
9eae88fa JB |
405 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
406 | ||
407 | if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) { | |
408 | IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id); | |
409 | iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id); | |
81a3de1c | 410 | } |
e20d4341 EG |
411 | } |
412 | ||
413 | static inline void iwl_stop_queue(struct iwl_trans *trans, | |
990aa6d7 | 414 | struct iwl_txq *txq) |
e20d4341 | 415 | { |
9eae88fa | 416 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
8ad71bef | 417 | |
9eae88fa JB |
418 | if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) { |
419 | iwl_op_mode_queue_full(trans->op_mode, txq->q.id); | |
420 | IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id); | |
421 | } else | |
422 | IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n", | |
423 | txq->q.id); | |
8ad71bef EG |
424 | } |
425 | ||
426 | static inline int iwl_queue_used(const struct iwl_queue *q, int i) | |
427 | { | |
428 | return q->write_ptr >= q->read_ptr ? | |
429 | (i >= q->read_ptr && i < q->write_ptr) : | |
430 | !(i < q->read_ptr && i >= q->write_ptr); | |
431 | } | |
432 | ||
433 | static inline u8 get_cmd_index(struct iwl_queue *q, u32 index) | |
434 | { | |
435 | return index & (q->n_window - 1); | |
436 | } | |
437 | ||
990aa6d7 EG |
438 | static inline const char *get_cmd_string(struct iwl_trans_pcie *trans_pcie, |
439 | u8 cmd) | |
d9fb6465 JB |
440 | { |
441 | if (!trans_pcie->command_names || !trans_pcie->command_names[cmd]) | |
442 | return "UNKNOWN"; | |
443 | return trans_pcie->command_names[cmd]; | |
444 | } | |
445 | ||
8d425517 EG |
446 | static inline bool iwl_is_rfkill_set(struct iwl_trans *trans) |
447 | { | |
448 | return !(iwl_read32(trans, CSR_GP_CNTRL) & | |
449 | CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW); | |
450 | } | |
451 | ||
ab697a9f | 452 | #endif /* __iwl_trans_int_pcie_h__ */ |