bnx2: Fix bug in bnx2_free_tx_skbs().
[linux-2.6-block.git] / drivers / net / wireless / iwlwifi / iwl-trans-pcie.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
4e318262 8 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
4e318262 33 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
82575102 71#include "iwl-drv.h"
c85eb619 72#include "iwl-trans.h"
c17d0681 73#include "iwl-trans-pcie-int.h"
522376d2
EG
74#include "iwl-csr.h"
75#include "iwl-prph.h"
522376d2 76#include "iwl-eeprom.h"
7a10e3e4 77#include "iwl-agn-hw.h"
6238b008
JB
78/* FIXME: need to abstract out TX command (once we know what it looks like) */
79#include "iwl-commands.h"
c85eb619 80
0439bb62
JB
81#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
82
c6f600fc 83#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
035f7ff2 84 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
c6f600fc
MV
85 (~(1<<(trans_pcie)->cmd_queue)))
86
5a878bf6 87static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 88{
5a878bf6
EG
89 struct iwl_trans_pcie *trans_pcie =
90 IWL_TRANS_GET_PCIE_TRANS(trans);
91 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1042db2a 92 struct device *dev = trans->dev;
c85eb619 93
5a878bf6 94 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
95
96 spin_lock_init(&rxq->lock);
c85eb619
EG
97
98 if (WARN_ON(rxq->bd || rxq->rb_stts))
99 return -EINVAL;
100
101 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
84c816da
DH
102 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
103 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
104 if (!rxq->bd)
105 goto err_bd;
c85eb619
EG
106
107 /*Allocate the driver's pointer to receive buffer status */
84c816da
DH
108 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
109 &rxq->rb_stts_dma, GFP_KERNEL);
c85eb619
EG
110 if (!rxq->rb_stts)
111 goto err_rb_stts;
c85eb619
EG
112
113 return 0;
114
115err_rb_stts:
a0f6b0a2
EG
116 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
117 rxq->bd, rxq->bd_dma);
c85eb619
EG
118 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
119 rxq->bd = NULL;
120err_bd:
121 return -ENOMEM;
122}
123
5a878bf6 124static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 125{
5a878bf6
EG
126 struct iwl_trans_pcie *trans_pcie =
127 IWL_TRANS_GET_PCIE_TRANS(trans);
128 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2 129 int i;
c85eb619
EG
130
131 /* Fill the rx_used queue with _all_ of the Rx buffers */
132 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
133 /* In the reset function, these buffers may have been allocated
134 * to an SKB, so we need to unmap and free potential storage */
135 if (rxq->pool[i].page != NULL) {
1042db2a 136 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
b2cf410c 137 PAGE_SIZE << trans_pcie->rx_page_order,
c85eb619 138 DMA_FROM_DEVICE);
790428b6 139 __free_pages(rxq->pool[i].page,
b2cf410c 140 trans_pcie->rx_page_order);
c85eb619
EG
141 rxq->pool[i].page = NULL;
142 }
143 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
144 }
a0f6b0a2
EG
145}
146
fd656935 147static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
ab697a9f
EG
148 struct iwl_rx_queue *rxq)
149{
b2cf410c 150 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab697a9f
EG
151 u32 rb_size;
152 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
c17d0681 153 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
ab697a9f 154
b2cf410c 155 if (trans_pcie->rx_buf_size_8k)
ab697a9f
EG
156 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
157 else
158 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
159
160 /* Stop Rx DMA */
1042db2a 161 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
ab697a9f
EG
162
163 /* Reset driver's Rx queue write index */
1042db2a 164 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
ab697a9f
EG
165
166 /* Tell device where to find RBD circular buffer in DRAM */
1042db2a 167 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
ab697a9f
EG
168 (u32)(rxq->bd_dma >> 8));
169
170 /* Tell device where in DRAM to update its Rx status */
1042db2a 171 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
ab697a9f
EG
172 rxq->rb_stts_dma >> 4);
173
174 /* Enable Rx DMA
175 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
176 * the credit mechanism in 5000 HW RX FIFO
177 * Direct rx interrupts to hosts
178 * Rx buffer size 4 or 8k
179 * RB timeout 0x10
180 * 256 RBDs
181 */
1042db2a 182 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
ab697a9f
EG
183 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
184 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
185 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
ab697a9f
EG
186 rb_size|
187 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
188 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
189
190 /* Set interrupt coalescing timer to default (2048 usecs) */
1042db2a 191 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
ab697a9f
EG
192}
193
5a878bf6 194static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 195{
5a878bf6
EG
196 struct iwl_trans_pcie *trans_pcie =
197 IWL_TRANS_GET_PCIE_TRANS(trans);
198 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
199
a0f6b0a2
EG
200 int i, err;
201 unsigned long flags;
202
203 if (!rxq->bd) {
5a878bf6 204 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
205 if (err)
206 return err;
207 }
208
209 spin_lock_irqsave(&rxq->lock, flags);
210 INIT_LIST_HEAD(&rxq->rx_free);
211 INIT_LIST_HEAD(&rxq->rx_used);
212
5a878bf6 213 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
214
215 for (i = 0; i < RX_QUEUE_SIZE; i++)
216 rxq->queue[i] = NULL;
217
218 /* Set us so that we have processed and used all buffers, but have
219 * not restocked the Rx queue with fresh buffers */
220 rxq->read = rxq->write = 0;
221 rxq->write_actual = 0;
222 rxq->free_count = 0;
223 spin_unlock_irqrestore(&rxq->lock, flags);
224
5a878bf6 225 iwlagn_rx_replenish(trans);
ab697a9f 226
fd656935 227 iwl_trans_rx_hw_init(trans, rxq);
ab697a9f 228
7b11488f 229 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ab697a9f 230 rxq->need_update = 1;
5a878bf6 231 iwl_rx_queue_update_write_ptr(trans, rxq);
7b11488f 232 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ab697a9f 233
c85eb619
EG
234 return 0;
235}
236
5a878bf6 237static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 238{
5a878bf6
EG
239 struct iwl_trans_pcie *trans_pcie =
240 IWL_TRANS_GET_PCIE_TRANS(trans);
241 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
242
a0f6b0a2
EG
243 unsigned long flags;
244
245 /*if rxq->bd is NULL, it means that nothing has been allocated,
246 * exit now */
247 if (!rxq->bd) {
5a878bf6 248 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
249 return;
250 }
251
252 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 253 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
254 spin_unlock_irqrestore(&rxq->lock, flags);
255
1042db2a 256 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
257 rxq->bd, rxq->bd_dma);
258 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
259 rxq->bd = NULL;
260
261 if (rxq->rb_stts)
1042db2a 262 dma_free_coherent(trans->dev,
a0f6b0a2
EG
263 sizeof(struct iwl_rb_status),
264 rxq->rb_stts, rxq->rb_stts_dma);
265 else
5a878bf6 266 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
267 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
268 rxq->rb_stts = NULL;
269}
270
6d8f6eeb 271static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
272{
273
274 /* stop Rx DMA */
1042db2a
EG
275 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
276 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
c2c52e8b
EG
277 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
278}
279
6d8f6eeb 280static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
02aca585
EG
281 struct iwl_dma_ptr *ptr, size_t size)
282{
283 if (WARN_ON(ptr->addr))
284 return -EINVAL;
285
1042db2a 286 ptr->addr = dma_alloc_coherent(trans->dev, size,
02aca585
EG
287 &ptr->dma, GFP_KERNEL);
288 if (!ptr->addr)
289 return -ENOMEM;
290 ptr->size = size;
291 return 0;
292}
293
6d8f6eeb 294static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
1359ca4f
EG
295 struct iwl_dma_ptr *ptr)
296{
297 if (unlikely(!ptr->addr))
298 return;
299
1042db2a 300 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
301 memset(ptr, 0, sizeof(*ptr));
302}
303
7c5ba4a8
JB
304static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
305{
306 struct iwl_tx_queue *txq = (void *)data;
307 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
308 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
309
310 spin_lock(&txq->lock);
311 /* check if triggered erroneously */
312 if (txq->q.read_ptr == txq->q.write_ptr) {
313 spin_unlock(&txq->lock);
314 return;
315 }
316 spin_unlock(&txq->lock);
317
318
319 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
320 jiffies_to_msecs(trans_pcie->wd_timeout));
321 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
322 txq->q.read_ptr, txq->q.write_ptr);
323 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
324 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
325 & (TFD_QUEUE_SIZE_MAX - 1),
326 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
327
328 iwl_op_mode_nic_error(trans->op_mode);
329}
330
6d8f6eeb
EG
331static int iwl_trans_txq_alloc(struct iwl_trans *trans,
332 struct iwl_tx_queue *txq, int slots_num,
333 u32 txq_id)
02aca585 334{
ab9e212e 335 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
02aca585 336 int i;
c6f600fc 337 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 338
bf8440e6 339 if (WARN_ON(txq->entries || txq->tfds))
02aca585
EG
340 return -EINVAL;
341
7c5ba4a8
JB
342 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
343 (unsigned long)txq);
344 txq->trans_pcie = trans_pcie;
345
1359ca4f
EG
346 txq->q.n_window = slots_num;
347
bf8440e6
JB
348 txq->entries = kcalloc(slots_num,
349 sizeof(struct iwl_pcie_tx_queue_entry),
350 GFP_KERNEL);
02aca585 351
bf8440e6 352 if (!txq->entries)
02aca585
EG
353 goto error;
354
c6f600fc 355 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 356 for (i = 0; i < slots_num; i++) {
bf8440e6
JB
357 txq->entries[i].cmd =
358 kmalloc(sizeof(struct iwl_device_cmd),
359 GFP_KERNEL);
360 if (!txq->entries[i].cmd)
dfa2bdba
EG
361 goto error;
362 }
02aca585 363
02aca585
EG
364 /* Circular buffer of transmit frame descriptors (TFDs),
365 * shared with device */
1042db2a 366 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
6d8f6eeb 367 &txq->q.dma_addr, GFP_KERNEL);
02aca585 368 if (!txq->tfds) {
6d8f6eeb 369 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
370 goto error;
371 }
372 txq->q.id = txq_id;
373
374 return 0;
375error:
bf8440e6 376 if (txq->entries && txq_id == trans_pcie->cmd_queue)
02aca585 377 for (i = 0; i < slots_num; i++)
bf8440e6
JB
378 kfree(txq->entries[i].cmd);
379 kfree(txq->entries);
380 txq->entries = NULL;
02aca585
EG
381
382 return -ENOMEM;
383
384}
385
6d8f6eeb 386static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
9eae88fa 387 int slots_num, u32 txq_id)
02aca585
EG
388{
389 int ret;
390
391 txq->need_update = 0;
02aca585 392
02aca585
EG
393 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
394 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
395 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
396
397 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 398 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
399 txq_id);
400 if (ret)
401 return ret;
402
015c15e1
JB
403 spin_lock_init(&txq->lock);
404
02aca585
EG
405 /*
406 * Tell nic where to find circular buffer of Tx Frame Descriptors for
407 * given Tx queue, and enable the DMA channel used for that queue.
408 * Circular buffer (TFD queue in DRAM) physical base address */
1042db2a 409 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
410 txq->q.dma_addr >> 8);
411
412 return 0;
413}
414
c170b867
EG
415/**
416 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
417 */
6d8f6eeb 418static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
c170b867 419{
8ad71bef
EG
420 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
421 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
c170b867 422 struct iwl_queue *q = &txq->q;
39644e9a 423 enum dma_data_direction dma_dir;
c170b867
EG
424
425 if (!q->n_bd)
426 return;
427
39644e9a
EG
428 /* In the command queue, all the TBs are mapped as BIDI
429 * so unmap them as such.
430 */
c6f600fc 431 if (txq_id == trans_pcie->cmd_queue)
39644e9a 432 dma_dir = DMA_BIDIRECTIONAL;
015c15e1 433 else
39644e9a
EG
434 dma_dir = DMA_TO_DEVICE;
435
015c15e1 436 spin_lock_bh(&txq->lock);
c170b867 437 while (q->write_ptr != q->read_ptr) {
ebed633c 438 iwlagn_txq_free_tfd(trans, txq, dma_dir);
c170b867
EG
439 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
440 }
015c15e1 441 spin_unlock_bh(&txq->lock);
c170b867
EG
442}
443
1359ca4f
EG
444/**
445 * iwl_tx_queue_free - Deallocate DMA queue.
446 * @txq: Transmit queue to deallocate.
447 *
448 * Empty queue by removing and destroying all BD's.
449 * Free all buffers.
450 * 0-fill, but do not free "txq" descriptor structure.
451 */
6d8f6eeb 452static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
1359ca4f 453{
8ad71bef
EG
454 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
455 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1042db2a 456 struct device *dev = trans->dev;
1359ca4f
EG
457 int i;
458 if (WARN_ON(!txq))
459 return;
460
6d8f6eeb 461 iwl_tx_queue_unmap(trans, txq_id);
1359ca4f
EG
462
463 /* De-alloc array of command/tx buffers */
dfa2bdba 464
c6f600fc 465 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 466 for (i = 0; i < txq->q.n_window; i++)
bf8440e6 467 kfree(txq->entries[i].cmd);
1359ca4f
EG
468
469 /* De-alloc circular buffer of TFDs */
470 if (txq->q.n_bd) {
ab9e212e 471 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
1359ca4f
EG
472 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
473 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
474 }
475
bf8440e6
JB
476 kfree(txq->entries);
477 txq->entries = NULL;
1359ca4f 478
7c5ba4a8
JB
479 del_timer_sync(&txq->stuck_timer);
480
1359ca4f
EG
481 /* 0-fill queue descriptor structure */
482 memset(txq, 0, sizeof(*txq));
483}
484
485/**
486 * iwl_trans_tx_free - Free TXQ Context
487 *
488 * Destroy all TX DMA queues and structures
489 */
6d8f6eeb 490static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
491{
492 int txq_id;
8ad71bef 493 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359ca4f
EG
494
495 /* Tx queues */
8ad71bef 496 if (trans_pcie->txq) {
d6189124 497 for (txq_id = 0;
035f7ff2 498 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
6d8f6eeb 499 iwl_tx_queue_free(trans, txq_id);
1359ca4f
EG
500 }
501
8ad71bef
EG
502 kfree(trans_pcie->txq);
503 trans_pcie->txq = NULL;
1359ca4f 504
9d6b2cb1 505 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
1359ca4f 506
6d8f6eeb 507 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
508}
509
02aca585
EG
510/**
511 * iwl_trans_tx_alloc - allocate TX context
512 * Allocate all Tx DMA structures and initialize them
513 *
514 * @param priv
515 * @return error code
516 */
6d8f6eeb 517static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
518{
519 int ret;
520 int txq_id, slots_num;
8ad71bef 521 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 522
035f7ff2 523 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
ab9e212e
EG
524 sizeof(struct iwlagn_scd_bc_tbl);
525
02aca585
EG
526 /*It is not allowed to alloc twice, so warn when this happens.
527 * We cannot rely on the previous allocation, so free and fail */
8ad71bef 528 if (WARN_ON(trans_pcie->txq)) {
02aca585
EG
529 ret = -EINVAL;
530 goto error;
531 }
532
6d8f6eeb 533 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
ab9e212e 534 scd_bc_tbls_size);
02aca585 535 if (ret) {
6d8f6eeb 536 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
537 goto error;
538 }
539
540 /* Alloc keep-warm buffer */
9d6b2cb1 541 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
02aca585 542 if (ret) {
6d8f6eeb 543 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
544 goto error;
545 }
546
035f7ff2 547 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
7f90dce1 548 sizeof(struct iwl_tx_queue), GFP_KERNEL);
8ad71bef 549 if (!trans_pcie->txq) {
6d8f6eeb 550 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
551 ret = ENOMEM;
552 goto error;
553 }
554
555 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 556 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 557 txq_id++) {
9ba1947a 558 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 559 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
560 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
561 slots_num, txq_id);
02aca585 562 if (ret) {
6d8f6eeb 563 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
564 goto error;
565 }
566 }
567
568 return 0;
569
570error:
ae2c30bf 571 iwl_trans_pcie_tx_free(trans);
02aca585
EG
572
573 return ret;
574}
6d8f6eeb 575static int iwl_tx_init(struct iwl_trans *trans)
02aca585
EG
576{
577 int ret;
578 int txq_id, slots_num;
579 unsigned long flags;
580 bool alloc = false;
8ad71bef 581 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 582
8ad71bef 583 if (!trans_pcie->txq) {
6d8f6eeb 584 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
585 if (ret)
586 goto error;
587 alloc = true;
588 }
589
7b11488f 590 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
02aca585
EG
591
592 /* Turn off all Tx DMA fifos */
1042db2a 593 iwl_write_prph(trans, SCD_TXFACT, 0);
02aca585
EG
594
595 /* Tell NIC where to find the "keep warm" buffer */
1042db2a 596 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
83ed9015 597 trans_pcie->kw.dma >> 4);
02aca585 598
7b11488f 599 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
02aca585
EG
600
601 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 602 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 603 txq_id++) {
9ba1947a 604 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 605 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
606 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
607 slots_num, txq_id);
02aca585 608 if (ret) {
6d8f6eeb 609 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
610 goto error;
611 }
612 }
613
614 return 0;
615error:
616 /*Upon error, free only if we allocated something */
617 if (alloc)
ae2c30bf 618 iwl_trans_pcie_tx_free(trans);
02aca585
EG
619 return ret;
620}
621
3e10caeb 622static void iwl_set_pwr_vmain(struct iwl_trans *trans)
392f8b78
EG
623{
624/*
625 * (for documentation purposes)
626 * to set power to V_AUX, do:
627
628 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
1042db2a 629 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
630 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
631 ~APMG_PS_CTRL_MSK_PWR_SRC);
632 */
633
1042db2a 634 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
635 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
636 ~APMG_PS_CTRL_MSK_PWR_SRC);
637}
638
af634bee
EG
639/* PCI registers */
640#define PCI_CFG_RETRY_TIMEOUT 0x041
641#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
642#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
643
644static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
645{
646 int pos;
647 u16 pci_lnk_ctl;
648 struct iwl_trans_pcie *trans_pcie =
649 IWL_TRANS_GET_PCIE_TRANS(trans);
650
651 struct pci_dev *pci_dev = trans_pcie->pci_dev;
652
653 pos = pci_pcie_cap(pci_dev);
654 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
655 return pci_lnk_ctl;
656}
657
658static void iwl_apm_config(struct iwl_trans *trans)
659{
660 /*
661 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
662 * Check if BIOS (or OS) enabled L1-ASPM on this device.
663 * If so (likely), disable L0S, so device moves directly L0->L1;
664 * costs negligible amount of power savings.
665 * If not (unlikely), enable L0S, so there is at least some
666 * power savings, even without L1.
667 */
668 u16 lctl = iwl_pciexp_link_ctrl(trans);
669
670 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
671 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
672 /* L1-ASPM enabled; disable(!) L0S */
673 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
674 dev_printk(KERN_INFO, trans->dev,
675 "L1 Enabled; Disabling L0S\n");
676 } else {
677 /* L1-ASPM disabled; enable(!) L0S */
678 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
679 dev_printk(KERN_INFO, trans->dev,
680 "L1 Disabled; Enabling L0S\n");
681 }
f6d0e9be 682 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
af634bee
EG
683}
684
a6c684ee
EG
685/*
686 * Start up NIC's basic functionality after it has been reset
687 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
688 * NOTE: This does not load uCode nor start the embedded processor
689 */
690static int iwl_apm_init(struct iwl_trans *trans)
691{
83626404 692 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
693 int ret = 0;
694 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
695
696 /*
697 * Use "set_bit" below rather than "write", to preserve any hardware
698 * bits already set by default after reset.
699 */
700
701 /* Disable L0S exit timer (platform NMI Work/Around) */
702 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
703 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
704
705 /*
706 * Disable L0s without affecting L1;
707 * don't wait for ICH L0s (ICH bug W/A)
708 */
709 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
710 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
711
712 /* Set FH wait threshold to maximum (HW error during stress W/A) */
713 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
714
715 /*
716 * Enable HAP INTA (interrupt from management bus) to
717 * wake device's PCI Express link L1a -> L0s
718 */
719 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
720 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
721
af634bee 722 iwl_apm_config(trans);
a6c684ee
EG
723
724 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 725 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 726 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 727 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
728
729 /*
730 * Set "initialization complete" bit to move adapter from
731 * D0U* --> D0A* (powered-up active) state.
732 */
733 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
734
735 /*
736 * Wait for clock stabilization; once stabilized, access to
737 * device-internal resources is supported, e.g. iwl_write_prph()
738 * and accesses to uCode SRAM.
739 */
740 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
741 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
742 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
743 if (ret < 0) {
744 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
745 goto out;
746 }
747
748 /*
749 * Enable DMA clock and wait for it to stabilize.
750 *
751 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
752 * do not disable clocks. This preserves any hardware bits already
753 * set by default in "CLK_CTRL_REG" after reset.
754 */
755 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
756 udelay(20);
757
758 /* Disable L1-Active */
759 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
760 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
761
83626404 762 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
763
764out:
765 return ret;
766}
767
cc56feb2
EG
768static int iwl_apm_stop_master(struct iwl_trans *trans)
769{
770 int ret = 0;
771
772 /* stop device's busmaster DMA activity */
773 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
774
775 ret = iwl_poll_bit(trans, CSR_RESET,
776 CSR_RESET_REG_FLAG_MASTER_DISABLED,
777 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
778 if (ret)
779 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
780
781 IWL_DEBUG_INFO(trans, "stop master\n");
782
783 return ret;
784}
785
786static void iwl_apm_stop(struct iwl_trans *trans)
787{
83626404 788 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
789 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
790
83626404 791 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
792
793 /* Stop device's DMA activity */
794 iwl_apm_stop_master(trans);
795
796 /* Reset the entire device */
797 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
798
799 udelay(10);
800
801 /*
802 * Clear "initialization complete" bit to move adapter from
803 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
804 */
805 iwl_clear_bit(trans, CSR_GP_CNTRL,
806 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
807}
808
6d8f6eeb 809static int iwl_nic_init(struct iwl_trans *trans)
392f8b78 810{
7b11488f 811 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
812 unsigned long flags;
813
814 /* nic_init */
7b11488f 815 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
a6c684ee 816 iwl_apm_init(trans);
392f8b78
EG
817
818 /* Set interrupt coalescing calibration timer to default (512 usecs) */
1042db2a 819 iwl_write8(trans, CSR_INT_COALESCING,
83ed9015 820 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 821
7b11488f 822 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 823
3e10caeb 824 iwl_set_pwr_vmain(trans);
392f8b78 825
ecdb975c 826 iwl_op_mode_nic_config(trans->op_mode);
392f8b78 827
a5916977 828#ifndef CONFIG_IWLWIFI_IDI
392f8b78 829 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 830 iwl_rx_init(trans);
a5916977 831#endif
392f8b78
EG
832
833 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 834 if (iwl_tx_init(trans))
392f8b78
EG
835 return -ENOMEM;
836
035f7ff2 837 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 838 /* enable shadow regs in HW */
1042db2a 839 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
392f8b78
EG
840 0x800FFFFF);
841 }
842
392f8b78
EG
843 return 0;
844}
845
846#define HW_READY_TIMEOUT (50)
847
848/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 849static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
850{
851 int ret;
852
1042db2a 853 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
854 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
855
856 /* See if we got it */
1042db2a 857 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
858 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
859 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
860 HW_READY_TIMEOUT);
861
6d8f6eeb 862 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
863 return ret;
864}
865
866/* Note: returns standard 0/-ERROR code */
ebb7678d 867static int iwl_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
868{
869 int ret;
870
6d8f6eeb 871 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 872
6d8f6eeb 873 ret = iwl_set_hw_ready(trans);
ebb7678d 874 /* If the card is ready, exit 0 */
392f8b78
EG
875 if (ret >= 0)
876 return 0;
877
878 /* If HW is not ready, prepare the conditions to check again */
1042db2a 879 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
880 CSR_HW_IF_CONFIG_REG_PREPARE);
881
1042db2a 882 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
883 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
884 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
885
886 if (ret < 0)
887 return ret;
888
889 /* HW should be ready by now, check again. */
6d8f6eeb 890 ret = iwl_set_hw_ready(trans);
392f8b78
EG
891 if (ret >= 0)
892 return 0;
893 return ret;
894}
895
cf614297
EG
896/*
897 * ucode
898 */
6dfa8d01
DS
899static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
900 const struct fw_desc *section)
cf614297 901{
13df1aab 902 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
6dfa8d01
DS
903 dma_addr_t phy_addr = section->p_addr;
904 u32 byte_cnt = section->len;
905 u32 dst_addr = section->offset;
cf614297
EG
906 int ret;
907
13df1aab 908 trans_pcie->ucode_write_complete = false;
cf614297
EG
909
910 iwl_write_direct32(trans,
911 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
912 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
913
914 iwl_write_direct32(trans,
915 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
916
917 iwl_write_direct32(trans,
918 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
919 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
920
921 iwl_write_direct32(trans,
922 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
923 (iwl_get_dma_hi_addr(phy_addr)
924 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
925
926 iwl_write_direct32(trans,
927 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
928 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
929 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
930 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
931
932 iwl_write_direct32(trans,
933 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
934 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
935 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
936 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
937
6dfa8d01
DS
938 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
939 section_num);
13df1aab
JB
940 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
941 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 942 if (!ret) {
6dfa8d01
DS
943 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
944 section_num);
cf614297
EG
945 return -ETIMEDOUT;
946 }
947
948 return 0;
949}
950
0692fe41
JB
951static int iwl_load_given_ucode(struct iwl_trans *trans,
952 const struct fw_img *image)
cf614297
EG
953{
954 int ret = 0;
6dfa8d01 955 int i;
cf614297 956
6dfa8d01
DS
957 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
958 if (!image->sec[i].p_addr)
959 break;
cf614297 960
6dfa8d01
DS
961 ret = iwl_load_section(trans, i, &image->sec[i]);
962 if (ret)
963 return ret;
964 }
cf614297
EG
965
966 /* Remove all resets to allow NIC to operate */
967 iwl_write32(trans, CSR_RESET, 0);
968
969 return 0;
970}
971
0692fe41
JB
972static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
973 const struct fw_img *fw)
392f8b78
EG
974{
975 int ret;
c9eec95c 976 bool hw_rfkill;
392f8b78 977
496bab39
JB
978 /* This may fail if AMT took ownership of the device */
979 if (iwl_prepare_card_hw(trans)) {
6d8f6eeb 980 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
981 return -EIO;
982 }
983
8c46bb70
EG
984 iwl_enable_rfkill_int(trans);
985
392f8b78 986 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 987 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 988 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8c46bb70 989 if (hw_rfkill)
392f8b78 990 return -ERFKILL;
392f8b78 991
1042db2a 992 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 993
6d8f6eeb 994 ret = iwl_nic_init(trans);
392f8b78 995 if (ret) {
6d8f6eeb 996 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
997 return ret;
998 }
999
1000 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
1001 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1002 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
1003 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1004
1005 /* clear (again), then enable host interrupts */
1042db2a 1006 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 1007 iwl_enable_interrupts(trans);
392f8b78
EG
1008
1009 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
1010 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1011 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 1012
cf614297 1013 /* Load the given image to the HW */
9441b85d 1014 return iwl_load_given_ucode(trans, fw);
392f8b78
EG
1015}
1016
b3c2ce13
EG
1017/*
1018 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
7b11488f 1019 * must be called under the irq lock and with MAC access
b3c2ce13 1020 */
6d8f6eeb 1021static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 1022{
7b11488f
JB
1023 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1024 IWL_TRANS_GET_PCIE_TRANS(trans);
1025
1026 lockdep_assert_held(&trans_pcie->irq_lock);
1027
1042db2a 1028 iwl_write_prph(trans, SCD_TXFACT, mask);
b3c2ce13
EG
1029}
1030
ed6a3803 1031static void iwl_tx_start(struct iwl_trans *trans)
b3c2ce13 1032{
9eae88fa 1033 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13
EG
1034 u32 a;
1035 unsigned long flags;
1036 int i, chan;
1037 u32 reg_val;
1038
7b11488f 1039 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
b3c2ce13 1040
83ed9015 1041 trans_pcie->scd_base_addr =
1042db2a 1042 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
105183b1 1043 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 1044 /* reset conext data memory */
105183b1 1045 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13 1046 a += 4)
1042db2a 1047 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1048 /* reset tx status memory */
105183b1 1049 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13 1050 a += 4)
1042db2a 1051 iwl_write_targ_mem(trans, a, 0);
105183b1 1052 for (; a < trans_pcie->scd_base_addr +
1745e440 1053 SCD_TRANS_TBL_OFFSET_QUEUE(
035f7ff2 1054 trans->cfg->base_params->num_of_queues);
d6189124 1055 a += 4)
1042db2a 1056 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1057
1042db2a 1058 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
105183b1 1059 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13 1060
d012d04e
EG
1061 /* The chain extension of the SCD doesn't work well. This feature is
1062 * enabled by default by the HW, so we need to disable it manually.
1063 */
1064 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
1065
b3c2ce13
EG
1066 /* Enable DMA channel */
1067 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1042db2a 1068 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
b3c2ce13
EG
1069 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1070 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1071
1072 /* Update FH chicken bits */
1042db2a
EG
1073 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1074 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
b3c2ce13
EG
1075 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1076
1042db2a 1077 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
c6f600fc 1078 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
1042db2a 1079 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
b3c2ce13
EG
1080
1081 /* initiate the queues */
035f7ff2 1082 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1042db2a
EG
1083 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1084 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1085 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
b3c2ce13 1086 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
1042db2a 1087 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
b3c2ce13
EG
1088 SCD_CONTEXT_QUEUE_OFFSET(i) +
1089 sizeof(u32),
1090 ((SCD_WIN_SIZE <<
1091 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1092 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1093 ((SCD_FRAME_LIMIT <<
1094 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1095 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1096 }
1097
1042db2a 1098 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
035f7ff2 1099 IWL_MASK(0, trans->cfg->base_params->num_of_queues));
b3c2ce13
EG
1100
1101 /* Activate all Tx DMA/FIFO channels */
6d8f6eeb 1102 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
b3c2ce13 1103
c6f600fc 1104 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
b3c2ce13 1105
9eae88fa
JB
1106 /* make sure all queue are not stopped/used */
1107 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1108 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
b3c2ce13 1109
9eae88fa
JB
1110 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1111 int fifo = trans_pcie->setup_q_to_fifo[i];
b3c2ce13 1112
9eae88fa 1113 set_bit(i, trans_pcie->queue_used);
b3c2ce13 1114
8ad71bef 1115 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
9eae88fa 1116 fifo, true);
b3c2ce13
EG
1117 }
1118
7b11488f 1119 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
b3c2ce13
EG
1120
1121 /* Enable L1-Active */
1042db2a 1122 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
b3c2ce13
EG
1123 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1124}
1125
ed6a3803
EG
1126static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1127{
1128 iwl_reset_ict(trans);
1129 iwl_tx_start(trans);
1130}
1131
c170b867
EG
1132/**
1133 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1134 */
6d8f6eeb 1135static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867 1136{
c2945f39 1137 int ch, txq_id, ret;
c170b867 1138 unsigned long flags;
8ad71bef 1139 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c170b867
EG
1140
1141 /* Turn off all Tx DMA fifos */
7b11488f 1142 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
c170b867 1143
6d8f6eeb 1144 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
1145
1146 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 1147 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1042db2a 1148 iwl_write_direct32(trans,
6d8f6eeb 1149 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
c2945f39 1150 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
c170b867 1151 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
c2945f39
SG
1152 1000);
1153 if (ret < 0)
6d8f6eeb 1154 IWL_ERR(trans, "Failing on timeout while stopping"
c170b867 1155 " DMA channel %d [0x%08x]", ch,
1042db2a 1156 iwl_read_direct32(trans,
6d8f6eeb 1157 FH_TSSR_TX_STATUS_REG));
c170b867 1158 }
7b11488f 1159 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
c170b867 1160
8ad71bef 1161 if (!trans_pcie->txq) {
6d8f6eeb 1162 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
c170b867
EG
1163 return 0;
1164 }
1165
1166 /* Unmap DMA from host system and free skb's */
035f7ff2 1167 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 1168 txq_id++)
6d8f6eeb 1169 iwl_tx_queue_unmap(trans, txq_id);
c170b867
EG
1170
1171 return 0;
1172}
1173
43e58856 1174static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf
EG
1175{
1176 unsigned long flags;
43e58856 1177 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ae2c30bf 1178
43e58856 1179 /* tell the device to stop sending interrupts */
7b11488f 1180 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 1181 iwl_disable_interrupts(trans);
7b11488f 1182 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 1183
ab6cf8e8 1184 /* device going down, Stop using ICT table */
6d8f6eeb 1185 iwl_disable_ict(trans);
ab6cf8e8
EG
1186
1187 /*
1188 * If a HW restart happens during firmware loading,
1189 * then the firmware loading might call this function
1190 * and later it might be called again due to the
1191 * restart. So don't process again if the device is
1192 * already dead.
1193 */
83626404 1194 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
6d8f6eeb 1195 iwl_trans_tx_stop(trans);
a5916977 1196#ifndef CONFIG_IWLWIFI_IDI
6d8f6eeb 1197 iwl_trans_rx_stop(trans);
a5916977 1198#endif
ab6cf8e8 1199 /* Power-down device's busmaster DMA clocks */
1042db2a 1200 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
1201 APMG_CLK_VAL_DMA_CLK_RQT);
1202 udelay(5);
1203 }
1204
1205 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 1206 iwl_clear_bit(trans, CSR_GP_CNTRL,
6d8f6eeb 1207 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
1208
1209 /* Stop the device, and put it in low power state */
cc56feb2 1210 iwl_apm_stop(trans);
43e58856
EG
1211
1212 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1213 * Clean again the interrupt here
1214 */
7b11488f 1215 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 1216 iwl_disable_interrupts(trans);
7b11488f 1217 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856 1218
218733cf
EG
1219 iwl_enable_rfkill_int(trans);
1220
43e58856 1221 /* wait to make sure we flush pending tasklet*/
75595536 1222 synchronize_irq(trans_pcie->irq);
43e58856
EG
1223 tasklet_kill(&trans_pcie->irq_tasklet);
1224
1ee158d8
JB
1225 cancel_work_sync(&trans_pcie->rx_replenish);
1226
43e58856 1227 /* stop and reset the on-board processor */
1042db2a 1228 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
1229
1230 /* clear all status bits */
1231 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1232 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1233 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 1234 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
ab6cf8e8
EG
1235}
1236
2dd4f9f7
JB
1237static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1238{
1239 /* let the ucode operate on its own */
1240 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1241 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1242
1243 iwl_disable_interrupts(trans);
1244 iwl_clear_bit(trans, CSR_GP_CNTRL,
1245 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1246}
1247
e13c0c59 1248static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
9eae88fa 1249 struct iwl_device_cmd *dev_cmd, int txq_id)
47c1b496 1250{
e13c0c59
EG
1251 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1252 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
132f98c2 1253 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
47c1b496 1254 struct iwl_cmd_meta *out_meta;
e13c0c59
EG
1255 struct iwl_tx_queue *txq;
1256 struct iwl_queue *q;
47c1b496
EG
1257 dma_addr_t phys_addr = 0;
1258 dma_addr_t txcmd_phys;
1259 dma_addr_t scratch_phys;
1260 u16 len, firstlen, secondlen;
1261 u8 wait_write_ptr = 0;
e13c0c59 1262 __le16 fc = hdr->frame_control;
47c1b496 1263 u8 hdr_len = ieee80211_hdrlen(fc);
631b84c5 1264 u16 __maybe_unused wifi_seq;
47c1b496 1265
8ad71bef 1266 txq = &trans_pcie->txq[txq_id];
e13c0c59
EG
1267 q = &txq->q;
1268
9eae88fa
JB
1269 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1270 WARN_ON_ONCE(1);
1271 return -EINVAL;
1272 }
015c15e1 1273
9eae88fa 1274 spin_lock(&txq->lock);
631b84c5 1275
47c1b496 1276 /* Set up driver data for this TFD */
bf8440e6
JB
1277 txq->entries[q->write_ptr].skb = skb;
1278 txq->entries[q->write_ptr].cmd = dev_cmd;
dfa2bdba
EG
1279
1280 dev_cmd->hdr.cmd = REPLY_TX;
1281 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1282 INDEX_TO_SEQ(q->write_ptr)));
47c1b496
EG
1283
1284 /* Set up first empty entry in queue's array of Tx/cmd buffers */
bf8440e6 1285 out_meta = &txq->entries[q->write_ptr].meta;
47c1b496
EG
1286
1287 /*
1288 * Use the first empty entry in this queue's command buffer array
1289 * to contain the Tx command and MAC header concatenated together
1290 * (payload data will be in another buffer).
1291 * Size of this varies, due to varying MAC header length.
1292 * If end is not dword aligned, we'll have 2 extra bytes at the end
1293 * of the MAC header (device reads on dword boundaries).
1294 * We'll tell device about this padding later.
1295 */
1296 len = sizeof(struct iwl_tx_cmd) +
1297 sizeof(struct iwl_cmd_header) + hdr_len;
1298 firstlen = (len + 3) & ~3;
1299
1300 /* Tell NIC about any 2-byte padding after MAC header */
1301 if (firstlen != len)
1302 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1303
1304 /* Physical address of this Tx command's header (not MAC header!),
1305 * within command buffer array. */
1042db2a 1306 txcmd_phys = dma_map_single(trans->dev,
47c1b496
EG
1307 &dev_cmd->hdr, firstlen,
1308 DMA_BIDIRECTIONAL);
1042db2a 1309 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
015c15e1 1310 goto out_err;
47c1b496
EG
1311 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1312 dma_unmap_len_set(out_meta, len, firstlen);
1313
1314 if (!ieee80211_has_morefrags(fc)) {
1315 txq->need_update = 1;
1316 } else {
1317 wait_write_ptr = 1;
1318 txq->need_update = 0;
1319 }
1320
1321 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1322 * if any (802.11 null frames have no payload). */
1323 secondlen = skb->len - hdr_len;
1324 if (secondlen > 0) {
1042db2a 1325 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
47c1b496 1326 secondlen, DMA_TO_DEVICE);
1042db2a
EG
1327 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1328 dma_unmap_single(trans->dev,
47c1b496
EG
1329 dma_unmap_addr(out_meta, mapping),
1330 dma_unmap_len(out_meta, len),
1331 DMA_BIDIRECTIONAL);
015c15e1 1332 goto out_err;
47c1b496
EG
1333 }
1334 }
1335
1336 /* Attach buffers to TFD */
e13c0c59 1337 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
47c1b496 1338 if (secondlen > 0)
e13c0c59 1339 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
47c1b496
EG
1340 secondlen, 0);
1341
1342 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1343 offsetof(struct iwl_tx_cmd, scratch);
1344
1345 /* take back ownership of DMA buffer to enable update */
1042db2a 1346 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
47c1b496
EG
1347 DMA_BIDIRECTIONAL);
1348 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1349 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1350
e13c0c59 1351 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
47c1b496 1352 le16_to_cpu(dev_cmd->hdr.sequence));
e13c0c59 1353 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
47c1b496
EG
1354
1355 /* Set up entry for this TFD in Tx byte-count array */
96f1f05a 1356 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
47c1b496 1357
1042db2a 1358 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
47c1b496
EG
1359 DMA_BIDIRECTIONAL);
1360
6c1011e1 1361 trace_iwlwifi_dev_tx(trans->dev,
47c1b496
EG
1362 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1363 sizeof(struct iwl_tfd),
1364 &dev_cmd->hdr, firstlen,
1365 skb->data + hdr_len, secondlen);
1366
7c5ba4a8
JB
1367 /* start timer if queue currently empty */
1368 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1369 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1370
47c1b496
EG
1371 /* Tell device the write index *just past* this latest filled TFD */
1372 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
e13c0c59
EG
1373 iwl_txq_update_write_ptr(trans, txq);
1374
47c1b496
EG
1375 /*
1376 * At this point the frame is "transmitted" successfully
1377 * and we will get a TX status notification eventually,
1378 * regardless of the value of ret. "ret" only indicates
1379 * whether or not we should update the write pointer.
1380 */
a0eaad71 1381 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1382 if (wait_write_ptr) {
1383 txq->need_update = 1;
e13c0c59 1384 iwl_txq_update_write_ptr(trans, txq);
47c1b496 1385 } else {
bada991b 1386 iwl_stop_queue(trans, txq);
47c1b496
EG
1387 }
1388 }
015c15e1 1389 spin_unlock(&txq->lock);
47c1b496 1390 return 0;
015c15e1
JB
1391 out_err:
1392 spin_unlock(&txq->lock);
1393 return -1;
47c1b496
EG
1394}
1395
57a1dc89 1396static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1397{
5a878bf6
EG
1398 struct iwl_trans_pcie *trans_pcie =
1399 IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c 1400 int err;
c9eec95c 1401 bool hw_rfkill;
e6bb4c9c 1402
0c325769
EG
1403 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1404
57a1dc89
EG
1405 if (!trans_pcie->irq_requested) {
1406 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1407 iwl_irq_tasklet, (unsigned long)trans);
e6bb4c9c 1408
57a1dc89 1409 iwl_alloc_isr_ict(trans);
e6bb4c9c 1410
75595536 1411 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
57a1dc89
EG
1412 DRV_NAME, trans);
1413 if (err) {
1414 IWL_ERR(trans, "Error allocating IRQ %d\n",
75595536 1415 trans_pcie->irq);
ebb7678d 1416 goto error;
57a1dc89
EG
1417 }
1418
1419 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1420 trans_pcie->irq_requested = true;
e6bb4c9c
EG
1421 }
1422
ebb7678d
EG
1423 err = iwl_prepare_card_hw(trans);
1424 if (err) {
1425 IWL_ERR(trans, "Error while preparing HW: %d", err);
f057ac4e 1426 goto err_free_irq;
ebb7678d 1427 }
a6c684ee
EG
1428
1429 iwl_apm_init(trans);
1430
226c02ca
EG
1431 /* From now on, the op_mode will be kept updated about RF kill state */
1432 iwl_enable_rfkill_int(trans);
1433
8d425517 1434 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1435 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 1436
ebb7678d
EG
1437 return err;
1438
f057ac4e 1439err_free_irq:
75595536 1440 free_irq(trans_pcie->irq, trans);
ebb7678d
EG
1441error:
1442 iwl_free_isr_ict(trans);
1443 tasklet_kill(&trans_pcie->irq_tasklet);
1444 return err;
e6bb4c9c
EG
1445}
1446
218733cf
EG
1447static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1448 bool op_mode_leaving)
cc56feb2 1449{
d23f78e6 1450 bool hw_rfkill;
218733cf
EG
1451 unsigned long flags;
1452 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 1453
cc56feb2
EG
1454 iwl_apm_stop(trans);
1455
218733cf
EG
1456 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1457 iwl_disable_interrupts(trans);
1458 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1df06bdc 1459
218733cf 1460 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
d23f78e6 1461
218733cf
EG
1462 if (!op_mode_leaving) {
1463 /*
1464 * Even if we stop the HW, we still want the RF kill
1465 * interrupt
1466 */
1467 iwl_enable_rfkill_int(trans);
1468
1469 /*
1470 * Check again since the RF kill state may have changed while
1471 * all the interrupts were disabled, in this case we couldn't
1472 * receive the RF kill interrupt and update the state in the
1473 * op_mode.
1474 */
1475 hw_rfkill = iwl_is_rfkill_set(trans);
1476 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1477 }
cc56feb2
EG
1478}
1479
9eae88fa
JB
1480static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1481 struct sk_buff_head *skbs)
464021ff 1482{
8ad71bef
EG
1483 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1484 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71
EG
1485 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1486 int tfd_num = ssn & (txq->q.n_bd - 1);
464021ff 1487 int freed = 0;
a0eaad71 1488
015c15e1
JB
1489 spin_lock(&txq->lock);
1490
a0eaad71 1491 if (txq->q.read_ptr != tfd_num) {
9eae88fa
JB
1492 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1493 txq_id, txq->q.read_ptr, tfd_num, ssn);
464021ff 1494 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
e755f882 1495 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
bada991b 1496 iwl_wake_queue(trans, txq);
a0eaad71 1497 }
015c15e1
JB
1498
1499 spin_unlock(&txq->lock);
a0eaad71
EG
1500}
1501
03905495
EG
1502static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1503{
05f5b97e 1504 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1505}
1506
1507static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1508{
05f5b97e 1509 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1510}
1511
1512static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1513{
05f5b97e 1514 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1515}
1516
c6f600fc 1517static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1518 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1519{
1520 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1521
1522 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
d663ee73
JB
1523 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1524 trans_pcie->n_no_reclaim_cmds = 0;
1525 else
1526 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1527 if (trans_pcie->n_no_reclaim_cmds)
1528 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1529 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa
JB
1530
1531 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1532
1533 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1534 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1535
1536 /* at least the command queue must be mapped */
1537 WARN_ON(!trans_pcie->n_q_to_fifo);
1538
1539 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1540 trans_pcie->n_q_to_fifo * sizeof(u8));
b2cf410c
JB
1541
1542 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1543 if (trans_pcie->rx_buf_size_8k)
1544 trans_pcie->rx_page_order = get_order(8 * 1024);
1545 else
1546 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1547
1548 trans_pcie->wd_timeout =
1549 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1550
1551 trans_pcie->command_names = trans_cfg->command_names;
c6f600fc
MV
1552}
1553
d1ff5253 1554void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1555{
a42a1844
EG
1556 struct iwl_trans_pcie *trans_pcie =
1557 IWL_TRANS_GET_PCIE_TRANS(trans);
1558
ae2c30bf 1559 iwl_trans_pcie_tx_free(trans);
a5916977 1560#ifndef CONFIG_IWLWIFI_IDI
ae2c30bf 1561 iwl_trans_pcie_rx_free(trans);
a5916977 1562#endif
57a1dc89 1563 if (trans_pcie->irq_requested == true) {
75595536 1564 free_irq(trans_pcie->irq, trans);
57a1dc89
EG
1565 iwl_free_isr_ict(trans);
1566 }
a42a1844
EG
1567
1568 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1569 iounmap(trans_pcie->hw_base);
a42a1844
EG
1570 pci_release_regions(trans_pcie->pci_dev);
1571 pci_disable_device(trans_pcie->pci_dev);
1572
6d8f6eeb 1573 kfree(trans);
34c1b7ba
EG
1574}
1575
47107e84
DF
1576static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1577{
1578 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1579
1580 if (state)
01d651d4 1581 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 1582 else
01d651d4 1583 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
1584}
1585
c01a4047 1586#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1587static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1588{
57210f7c
EG
1589 return 0;
1590}
1591
1592static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1593{
c9eec95c 1594 bool hw_rfkill;
57210f7c 1595
8c46bb70
EG
1596 iwl_enable_rfkill_int(trans);
1597
8d425517 1598 hw_rfkill = iwl_is_rfkill_set(trans);
8c46bb70 1599 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8722c899 1600
8c46bb70 1601 if (!hw_rfkill)
8722c899
SG
1602 iwl_enable_interrupts(trans);
1603
57210f7c
EG
1604 return 0;
1605}
c01a4047 1606#endif /* CONFIG_PM_SLEEP */
57210f7c 1607
5f178cd2
EG
1608#define IWL_FLUSH_WAIT_MS 2000
1609
1610static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1611{
8ad71bef 1612 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5f178cd2
EG
1613 struct iwl_tx_queue *txq;
1614 struct iwl_queue *q;
1615 int cnt;
1616 unsigned long now = jiffies;
1617 int ret = 0;
1618
1619 /* waiting for all the tx frames complete might take a while */
035f7ff2 1620 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1621 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1622 continue;
8ad71bef 1623 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1624 q = &txq->q;
1625 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1626 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1627 msleep(1);
1628
1629 if (q->read_ptr != q->write_ptr) {
1630 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1631 ret = -ETIMEDOUT;
1632 break;
1633 }
1634 }
1635 return ret;
1636}
1637
ff620849
EG
1638static const char *get_fh_string(int cmd)
1639{
d9fb6465 1640#define IWL_CMD(x) case x: return #x
ff620849
EG
1641 switch (cmd) {
1642 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1643 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1644 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1645 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1646 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1647 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1648 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1649 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1650 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1651 default:
1652 return "UNKNOWN";
1653 }
d9fb6465 1654#undef IWL_CMD
ff620849
EG
1655}
1656
1657int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1658{
1659 int i;
1660#ifdef CONFIG_IWLWIFI_DEBUG
1661 int pos = 0;
1662 size_t bufsz = 0;
1663#endif
1664 static const u32 fh_tbl[] = {
1665 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1666 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1667 FH_RSCSR_CHNL0_WPTR,
1668 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1669 FH_MEM_RSSR_SHARED_CTRL_REG,
1670 FH_MEM_RSSR_RX_STATUS_REG,
1671 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1672 FH_TSSR_TX_STATUS_REG,
1673 FH_TSSR_TX_ERROR_REG
1674 };
1675#ifdef CONFIG_IWLWIFI_DEBUG
1676 if (display) {
1677 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1678 *buf = kmalloc(bufsz, GFP_KERNEL);
1679 if (!*buf)
1680 return -ENOMEM;
1681 pos += scnprintf(*buf + pos, bufsz - pos,
1682 "FH register values:\n");
1683 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1684 pos += scnprintf(*buf + pos, bufsz - pos,
1685 " %34s: 0X%08x\n",
1686 get_fh_string(fh_tbl[i]),
1042db2a 1687 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1688 }
1689 return pos;
1690 }
1691#endif
1692 IWL_ERR(trans, "FH register values:\n");
1693 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1694 IWL_ERR(trans, " %34s: 0X%08x\n",
1695 get_fh_string(fh_tbl[i]),
1042db2a 1696 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1697 }
1698 return 0;
1699}
1700
1701static const char *get_csr_string(int cmd)
1702{
d9fb6465 1703#define IWL_CMD(x) case x: return #x
ff620849
EG
1704 switch (cmd) {
1705 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1706 IWL_CMD(CSR_INT_COALESCING);
1707 IWL_CMD(CSR_INT);
1708 IWL_CMD(CSR_INT_MASK);
1709 IWL_CMD(CSR_FH_INT_STATUS);
1710 IWL_CMD(CSR_GPIO_IN);
1711 IWL_CMD(CSR_RESET);
1712 IWL_CMD(CSR_GP_CNTRL);
1713 IWL_CMD(CSR_HW_REV);
1714 IWL_CMD(CSR_EEPROM_REG);
1715 IWL_CMD(CSR_EEPROM_GP);
1716 IWL_CMD(CSR_OTP_GP_REG);
1717 IWL_CMD(CSR_GIO_REG);
1718 IWL_CMD(CSR_GP_UCODE_REG);
1719 IWL_CMD(CSR_GP_DRIVER_REG);
1720 IWL_CMD(CSR_UCODE_DRV_GP1);
1721 IWL_CMD(CSR_UCODE_DRV_GP2);
1722 IWL_CMD(CSR_LED_REG);
1723 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1724 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1725 IWL_CMD(CSR_ANA_PLL_CFG);
1726 IWL_CMD(CSR_HW_REV_WA_REG);
1727 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1728 default:
1729 return "UNKNOWN";
1730 }
d9fb6465 1731#undef IWL_CMD
ff620849
EG
1732}
1733
1734void iwl_dump_csr(struct iwl_trans *trans)
1735{
1736 int i;
1737 static const u32 csr_tbl[] = {
1738 CSR_HW_IF_CONFIG_REG,
1739 CSR_INT_COALESCING,
1740 CSR_INT,
1741 CSR_INT_MASK,
1742 CSR_FH_INT_STATUS,
1743 CSR_GPIO_IN,
1744 CSR_RESET,
1745 CSR_GP_CNTRL,
1746 CSR_HW_REV,
1747 CSR_EEPROM_REG,
1748 CSR_EEPROM_GP,
1749 CSR_OTP_GP_REG,
1750 CSR_GIO_REG,
1751 CSR_GP_UCODE_REG,
1752 CSR_GP_DRIVER_REG,
1753 CSR_UCODE_DRV_GP1,
1754 CSR_UCODE_DRV_GP2,
1755 CSR_LED_REG,
1756 CSR_DRAM_INT_TBL_REG,
1757 CSR_GIO_CHICKEN_BITS,
1758 CSR_ANA_PLL_CFG,
1759 CSR_HW_REV_WA_REG,
1760 CSR_DBG_HPET_MEM_REG
1761 };
1762 IWL_ERR(trans, "CSR values:\n");
1763 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1764 "CSR_INT_PERIODIC_REG)\n");
1765 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1766 IWL_ERR(trans, " %25s: 0X%08x\n",
1767 get_csr_string(csr_tbl[i]),
1042db2a 1768 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1769 }
1770}
1771
87e5666c
EG
1772#ifdef CONFIG_IWLWIFI_DEBUGFS
1773/* create and remove of files */
1774#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1775 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c
EG
1776 &iwl_dbgfs_##name##_ops)) \
1777 return -ENOMEM; \
1778} while (0)
1779
1780/* file operation */
1781#define DEBUGFS_READ_FUNC(name) \
1782static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1783 char __user *user_buf, \
1784 size_t count, loff_t *ppos);
1785
1786#define DEBUGFS_WRITE_FUNC(name) \
1787static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1788 const char __user *user_buf, \
1789 size_t count, loff_t *ppos);
1790
1791
87e5666c
EG
1792#define DEBUGFS_READ_FILE_OPS(name) \
1793 DEBUGFS_READ_FUNC(name); \
1794static const struct file_operations iwl_dbgfs_##name##_ops = { \
1795 .read = iwl_dbgfs_##name##_read, \
234e3405 1796 .open = simple_open, \
87e5666c
EG
1797 .llseek = generic_file_llseek, \
1798};
1799
16db88ba
EG
1800#define DEBUGFS_WRITE_FILE_OPS(name) \
1801 DEBUGFS_WRITE_FUNC(name); \
1802static const struct file_operations iwl_dbgfs_##name##_ops = { \
1803 .write = iwl_dbgfs_##name##_write, \
234e3405 1804 .open = simple_open, \
16db88ba
EG
1805 .llseek = generic_file_llseek, \
1806};
1807
87e5666c
EG
1808#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1809 DEBUGFS_READ_FUNC(name); \
1810 DEBUGFS_WRITE_FUNC(name); \
1811static const struct file_operations iwl_dbgfs_##name##_ops = { \
1812 .write = iwl_dbgfs_##name##_write, \
1813 .read = iwl_dbgfs_##name##_read, \
234e3405 1814 .open = simple_open, \
87e5666c
EG
1815 .llseek = generic_file_llseek, \
1816};
1817
87e5666c
EG
1818static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1819 char __user *user_buf,
8ad71bef
EG
1820 size_t count, loff_t *ppos)
1821{
5a878bf6 1822 struct iwl_trans *trans = file->private_data;
8ad71bef 1823 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
87e5666c
EG
1824 struct iwl_tx_queue *txq;
1825 struct iwl_queue *q;
1826 char *buf;
1827 int pos = 0;
1828 int cnt;
1829 int ret;
1745e440
WYG
1830 size_t bufsz;
1831
035f7ff2 1832 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1833
f9e75447 1834 if (!trans_pcie->txq)
87e5666c 1835 return -EAGAIN;
f9e75447 1836
87e5666c
EG
1837 buf = kzalloc(bufsz, GFP_KERNEL);
1838 if (!buf)
1839 return -ENOMEM;
1840
035f7ff2 1841 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1842 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1843 q = &txq->q;
1844 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1845 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1846 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1847 !!test_bit(cnt, trans_pcie->queue_used),
1848 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1849 }
1850 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1851 kfree(buf);
1852 return ret;
1853}
1854
1855static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1856 char __user *user_buf,
1857 size_t count, loff_t *ppos) {
5a878bf6
EG
1858 struct iwl_trans *trans = file->private_data;
1859 struct iwl_trans_pcie *trans_pcie =
1860 IWL_TRANS_GET_PCIE_TRANS(trans);
1861 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1862 char buf[256];
1863 int pos = 0;
1864 const size_t bufsz = sizeof(buf);
1865
1866 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1867 rxq->read);
1868 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1869 rxq->write);
1870 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1871 rxq->free_count);
1872 if (rxq->rb_stts) {
1873 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1874 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1875 } else {
1876 pos += scnprintf(buf + pos, bufsz - pos,
1877 "closed_rb_num: Not Allocated\n");
1878 }
1879 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1880}
1881
1f7b6172
EG
1882static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1883 char __user *user_buf,
1884 size_t count, loff_t *ppos) {
1885
1886 struct iwl_trans *trans = file->private_data;
1887 struct iwl_trans_pcie *trans_pcie =
1888 IWL_TRANS_GET_PCIE_TRANS(trans);
1889 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1890
1891 int pos = 0;
1892 char *buf;
1893 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1894 ssize_t ret;
1895
1896 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1897 if (!buf)
1f7b6172 1898 return -ENOMEM;
1f7b6172
EG
1899
1900 pos += scnprintf(buf + pos, bufsz - pos,
1901 "Interrupt Statistics Report:\n");
1902
1903 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1904 isr_stats->hw);
1905 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1906 isr_stats->sw);
1907 if (isr_stats->sw || isr_stats->hw) {
1908 pos += scnprintf(buf + pos, bufsz - pos,
1909 "\tLast Restarting Code: 0x%X\n",
1910 isr_stats->err_code);
1911 }
1912#ifdef CONFIG_IWLWIFI_DEBUG
1913 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1914 isr_stats->sch);
1915 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1916 isr_stats->alive);
1917#endif
1918 pos += scnprintf(buf + pos, bufsz - pos,
1919 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1920
1921 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1922 isr_stats->ctkill);
1923
1924 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1925 isr_stats->wakeup);
1926
1927 pos += scnprintf(buf + pos, bufsz - pos,
1928 "Rx command responses:\t\t %u\n", isr_stats->rx);
1929
1930 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1931 isr_stats->tx);
1932
1933 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1934 isr_stats->unhandled);
1935
1936 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1937 kfree(buf);
1938 return ret;
1939}
1940
1941static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1942 const char __user *user_buf,
1943 size_t count, loff_t *ppos)
1944{
1945 struct iwl_trans *trans = file->private_data;
1946 struct iwl_trans_pcie *trans_pcie =
1947 IWL_TRANS_GET_PCIE_TRANS(trans);
1948 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1949
1950 char buf[8];
1951 int buf_size;
1952 u32 reset_flag;
1953
1954 memset(buf, 0, sizeof(buf));
1955 buf_size = min(count, sizeof(buf) - 1);
1956 if (copy_from_user(buf, user_buf, buf_size))
1957 return -EFAULT;
1958 if (sscanf(buf, "%x", &reset_flag) != 1)
1959 return -EFAULT;
1960 if (reset_flag == 0)
1961 memset(isr_stats, 0, sizeof(*isr_stats));
1962
1963 return count;
1964}
1965
16db88ba
EG
1966static ssize_t iwl_dbgfs_csr_write(struct file *file,
1967 const char __user *user_buf,
1968 size_t count, loff_t *ppos)
1969{
1970 struct iwl_trans *trans = file->private_data;
1971 char buf[8];
1972 int buf_size;
1973 int csr;
1974
1975 memset(buf, 0, sizeof(buf));
1976 buf_size = min(count, sizeof(buf) - 1);
1977 if (copy_from_user(buf, user_buf, buf_size))
1978 return -EFAULT;
1979 if (sscanf(buf, "%d", &csr) != 1)
1980 return -EFAULT;
1981
1982 iwl_dump_csr(trans);
1983
1984 return count;
1985}
1986
16db88ba
EG
1987static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1988 char __user *user_buf,
1989 size_t count, loff_t *ppos)
1990{
1991 struct iwl_trans *trans = file->private_data;
1992 char *buf;
1993 int pos = 0;
1994 ssize_t ret = -EFAULT;
1995
1996 ret = pos = iwl_dump_fh(trans, &buf, true);
1997 if (buf) {
1998 ret = simple_read_from_buffer(user_buf,
1999 count, ppos, buf, pos);
2000 kfree(buf);
2001 }
2002
2003 return ret;
2004}
2005
48dffd39
JB
2006static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2007 const char __user *user_buf,
2008 size_t count, loff_t *ppos)
2009{
2010 struct iwl_trans *trans = file->private_data;
2011
2012 if (!trans->op_mode)
2013 return -EAGAIN;
2014
2015 iwl_op_mode_nic_error(trans->op_mode);
2016
2017 return count;
2018}
2019
1f7b6172 2020DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 2021DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
2022DEBUGFS_READ_FILE_OPS(rx_queue);
2023DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 2024DEBUGFS_WRITE_FILE_OPS(csr);
48dffd39 2025DEBUGFS_WRITE_FILE_OPS(fw_restart);
87e5666c
EG
2026
2027/*
2028 * Create the debugfs files and directories
2029 *
2030 */
2031static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2032 struct dentry *dir)
2033{
87e5666c
EG
2034 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2035 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 2036 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
2037 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2038 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
48dffd39 2039 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
87e5666c
EG
2040 return 0;
2041}
2042#else
2043static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2044 struct dentry *dir)
2045{ return 0; }
2046
2047#endif /*CONFIG_IWLWIFI_DEBUGFS */
2048
d1ff5253 2049static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 2050 .start_hw = iwl_trans_pcie_start_hw,
cc56feb2 2051 .stop_hw = iwl_trans_pcie_stop_hw,
ed6a3803 2052 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 2053 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 2054 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 2055
2dd4f9f7
JB
2056 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2057
e6bb4c9c 2058 .send_cmd = iwl_trans_pcie_send_cmd,
c85eb619 2059
e6bb4c9c 2060 .tx = iwl_trans_pcie_tx,
a0eaad71 2061 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 2062
7f01d567 2063 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
c91bd124 2064 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
34c1b7ba 2065
87e5666c 2066 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2
EG
2067
2068 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2069
c01a4047 2070#ifdef CONFIG_PM_SLEEP
57210f7c
EG
2071 .suspend = iwl_trans_pcie_suspend,
2072 .resume = iwl_trans_pcie_resume,
c01a4047 2073#endif
03905495
EG
2074 .write8 = iwl_trans_pcie_write8,
2075 .write32 = iwl_trans_pcie_write32,
2076 .read32 = iwl_trans_pcie_read32,
c6f600fc 2077 .configure = iwl_trans_pcie_configure,
47107e84 2078 .set_pmi = iwl_trans_pcie_set_pmi,
e6bb4c9c 2079};
a42a1844 2080
87ce05a2 2081struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
2082 const struct pci_device_id *ent,
2083 const struct iwl_cfg *cfg)
a42a1844 2084{
a42a1844
EG
2085 struct iwl_trans_pcie *trans_pcie;
2086 struct iwl_trans *trans;
2087 u16 pci_cmd;
2088 int err;
2089
2090 trans = kzalloc(sizeof(struct iwl_trans) +
2091 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2092
2093 if (WARN_ON(!trans))
2094 return NULL;
2095
2096 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2097
2098 trans->ops = &trans_ops_pcie;
035f7ff2 2099 trans->cfg = cfg;
a42a1844 2100 trans_pcie->trans = trans;
7b11488f 2101 spin_lock_init(&trans_pcie->irq_lock);
13df1aab 2102 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844
EG
2103
2104 /* W/A - seems to solve weird behavior. We need to remove this if we
2105 * don't want to stay in L1 all the time. This wastes a lot of power */
2106 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2107 PCIE_LINK_STATE_CLKPM);
2108
2109 if (pci_enable_device(pdev)) {
2110 err = -ENODEV;
2111 goto out_no_pci;
2112 }
2113
2114 pci_set_master(pdev);
2115
2116 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2117 if (!err)
2118 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2119 if (err) {
2120 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2121 if (!err)
2122 err = pci_set_consistent_dma_mask(pdev,
2123 DMA_BIT_MASK(32));
2124 /* both attempts failed: */
2125 if (err) {
2126 dev_printk(KERN_ERR, &pdev->dev,
2127 "No suitable DMA available.\n");
2128 goto out_pci_disable_device;
2129 }
2130 }
2131
2132 err = pci_request_regions(pdev, DRV_NAME);
2133 if (err) {
2134 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2135 goto out_pci_disable_device;
2136 }
2137
05f5b97e 2138 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 2139 if (!trans_pcie->hw_base) {
05f5b97e 2140 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
a42a1844
EG
2141 err = -ENODEV;
2142 goto out_pci_release_regions;
2143 }
2144
a42a1844
EG
2145 dev_printk(KERN_INFO, &pdev->dev,
2146 "pci_resource_len = 0x%08llx\n",
2147 (unsigned long long) pci_resource_len(pdev, 0));
2148 dev_printk(KERN_INFO, &pdev->dev,
2149 "pci_resource_base = %p\n", trans_pcie->hw_base);
2150
2151 dev_printk(KERN_INFO, &pdev->dev,
2152 "HW Revision ID = 0x%X\n", pdev->revision);
2153
2154 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2155 * PCI Tx retries from interfering with C3 CPU state */
2156 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2157
2158 err = pci_enable_msi(pdev);
2159 if (err)
2160 dev_printk(KERN_ERR, &pdev->dev,
2161 "pci_enable_msi failed(0X%x)", err);
2162
2163 trans->dev = &pdev->dev;
75595536 2164 trans_pcie->irq = pdev->irq;
a42a1844 2165 trans_pcie->pci_dev = pdev;
08079a49 2166 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 2167 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2168 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2169 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844
EG
2170
2171 /* TODO: Move this away, not needed if not MSI */
2172 /* enable rfkill interrupt: hw bug w/a */
2173 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2174 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2175 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2176 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2177 }
2178
69a10b29
MV
2179 /* Initialize the wait queue for commands */
2180 init_waitqueue_head(&trans->wait_command_queue);
8b5bed90 2181 spin_lock_init(&trans->reg_lock);
69a10b29 2182
a42a1844
EG
2183 return trans;
2184
2185out_pci_release_regions:
2186 pci_release_regions(pdev);
2187out_pci_disable_device:
2188 pci_disable_device(pdev);
2189out_no_pci:
2190 kfree(trans);
2191 return NULL;
2192}
2193