Commit | Line | Data |
---|---|---|
424047e6 MB |
1 | /* |
2 | ||
3 | Broadcom B43 wireless driver | |
4 | IEEE 802.11n PHY support | |
5 | ||
6 | Copyright (c) 2008 Michael Buesch <mb@bu3sch.de> | |
7 | ||
8 | This program is free software; you can redistribute it and/or modify | |
9 | it under the terms of the GNU General Public License as published by | |
10 | the Free Software Foundation; either version 2 of the License, or | |
11 | (at your option) any later version. | |
12 | ||
13 | This program is distributed in the hope that it will be useful, | |
14 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | GNU General Public License for more details. | |
17 | ||
18 | You should have received a copy of the GNU General Public License | |
19 | along with this program; see the file COPYING. If not, write to | |
20 | the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor, | |
21 | Boston, MA 02110-1301, USA. | |
22 | ||
23 | */ | |
24 | ||
819d772b JL |
25 | #include <linux/delay.h> |
26 | #include <linux/types.h> | |
27 | ||
424047e6 | 28 | #include "b43.h" |
3d0da751 | 29 | #include "phy_n.h" |
53a6e234 | 30 | #include "tables_nphy.h" |
bbec398c | 31 | #include "main.h" |
424047e6 | 32 | |
f8187b5b RM |
33 | struct nphy_txgains { |
34 | u16 txgm[2]; | |
35 | u16 pga[2]; | |
36 | u16 pad[2]; | |
37 | u16 ipa[2]; | |
38 | }; | |
39 | ||
40 | struct nphy_iqcal_params { | |
41 | u16 txgm; | |
42 | u16 pga; | |
43 | u16 pad; | |
44 | u16 ipa; | |
45 | u16 cal_gain; | |
46 | u16 ncorr[5]; | |
47 | }; | |
48 | ||
49 | struct nphy_iq_est { | |
50 | s32 iq0_prod; | |
51 | u32 i0_pwr; | |
52 | u32 q0_pwr; | |
53 | s32 iq1_prod; | |
54 | u32 i1_pwr; | |
55 | u32 q1_pwr; | |
56 | }; | |
424047e6 | 57 | |
53a6e234 MB |
58 | void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna) |
59 | {//TODO | |
60 | } | |
61 | ||
18c8adeb | 62 | static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev) |
53a6e234 MB |
63 | {//TODO |
64 | } | |
65 | ||
18c8adeb MB |
66 | static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev, |
67 | bool ignore_tssi) | |
68 | {//TODO | |
69 | return B43_TXPWR_RES_DONE; | |
70 | } | |
71 | ||
d1591314 MB |
72 | static void b43_chantab_radio_upload(struct b43_wldev *dev, |
73 | const struct b43_nphy_channeltab_entry *e) | |
74 | { | |
75 | b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref); | |
76 | b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0); | |
77 | b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1); | |
78 | b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail); | |
79 | b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1); | |
80 | b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2); | |
81 | b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1); | |
82 | b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1); | |
83 | b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2); | |
84 | b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf); | |
85 | b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1); | |
86 | b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2); | |
87 | b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune); | |
88 | b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune); | |
89 | b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1); | |
90 | b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn); | |
91 | b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim); | |
92 | b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune); | |
93 | b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune); | |
94 | b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1); | |
95 | b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn); | |
96 | b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim); | |
97 | } | |
98 | ||
99 | static void b43_chantab_phy_upload(struct b43_wldev *dev, | |
100 | const struct b43_nphy_channeltab_entry *e) | |
101 | { | |
102 | b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a); | |
103 | b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2); | |
104 | b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3); | |
105 | b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4); | |
106 | b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5); | |
107 | b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6); | |
108 | } | |
109 | ||
110 | static void b43_nphy_tx_power_fix(struct b43_wldev *dev) | |
111 | { | |
112 | //TODO | |
113 | } | |
114 | ||
ef1a628d MB |
115 | /* Tune the hardware to a new channel. */ |
116 | static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel) | |
53a6e234 | 117 | { |
d1591314 MB |
118 | const struct b43_nphy_channeltab_entry *tabent; |
119 | ||
120 | tabent = b43_nphy_get_chantabent(dev, channel); | |
121 | if (!tabent) | |
122 | return -ESRCH; | |
123 | ||
124 | //FIXME enable/disable band select upper20 in RXCTL | |
125 | if (0 /*FIXME 5Ghz*/) | |
126 | b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20); | |
127 | else | |
128 | b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50); | |
129 | b43_chantab_radio_upload(dev, tabent); | |
130 | udelay(50); | |
131 | b43_radio_write16(dev, B2055_VCO_CAL10, 5); | |
132 | b43_radio_write16(dev, B2055_VCO_CAL10, 45); | |
133 | b43_radio_write16(dev, B2055_VCO_CAL10, 65); | |
134 | udelay(300); | |
135 | if (0 /*FIXME 5Ghz*/) | |
136 | b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ); | |
137 | else | |
138 | b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ); | |
139 | b43_chantab_phy_upload(dev, tabent); | |
140 | b43_nphy_tx_power_fix(dev); | |
53a6e234 | 141 | |
d1591314 | 142 | return 0; |
53a6e234 MB |
143 | } |
144 | ||
145 | static void b43_radio_init2055_pre(struct b43_wldev *dev) | |
146 | { | |
147 | b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, | |
148 | ~B43_NPHY_RFCTL_CMD_PORFORCE); | |
149 | b43_phy_set(dev, B43_NPHY_RFCTL_CMD, | |
150 | B43_NPHY_RFCTL_CMD_CHIP0PU | | |
151 | B43_NPHY_RFCTL_CMD_OEPORFORCE); | |
152 | b43_phy_set(dev, B43_NPHY_RFCTL_CMD, | |
153 | B43_NPHY_RFCTL_CMD_PORFORCE); | |
154 | } | |
155 | ||
156 | static void b43_radio_init2055_post(struct b43_wldev *dev) | |
157 | { | |
158 | struct ssb_sprom *sprom = &(dev->dev->bus->sprom); | |
159 | struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo); | |
160 | int i; | |
161 | u16 val; | |
162 | ||
163 | b43_radio_mask(dev, B2055_MASTER1, 0xFFF3); | |
164 | msleep(1); | |
738f0f43 GS |
165 | if ((sprom->revision != 4) || |
166 | !(sprom->boardflags_hi & B43_BFH_RSSIINV)) { | |
53a6e234 MB |
167 | if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) || |
168 | (binfo->type != 0x46D) || | |
169 | (binfo->rev < 0x41)) { | |
170 | b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F); | |
171 | b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F); | |
172 | msleep(1); | |
173 | } | |
174 | } | |
175 | b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C); | |
176 | msleep(1); | |
177 | b43_radio_write16(dev, B2055_CAL_MISC, 0x3C); | |
178 | msleep(1); | |
179 | b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE); | |
180 | msleep(1); | |
181 | b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80); | |
182 | msleep(1); | |
183 | b43_radio_set(dev, B2055_CAL_MISC, 0x1); | |
184 | msleep(1); | |
185 | b43_radio_set(dev, B2055_CAL_MISC, 0x40); | |
186 | msleep(1); | |
187 | for (i = 0; i < 100; i++) { | |
188 | val = b43_radio_read16(dev, B2055_CAL_COUT2); | |
189 | if (val & 0x80) | |
190 | break; | |
191 | udelay(10); | |
192 | } | |
193 | msleep(1); | |
194 | b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F); | |
195 | msleep(1); | |
ef1a628d | 196 | nphy_channel_switch(dev, dev->phy.channel); |
53a6e234 MB |
197 | b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9); |
198 | b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9); | |
199 | b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83); | |
200 | b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83); | |
201 | } | |
202 | ||
203 | /* Initialize a Broadcom 2055 N-radio */ | |
204 | static void b43_radio_init2055(struct b43_wldev *dev) | |
205 | { | |
206 | b43_radio_init2055_pre(dev); | |
207 | if (b43_status(dev) < B43_STAT_INITIALIZED) | |
208 | b2055_upload_inittab(dev, 0, 1); | |
209 | else | |
210 | b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0); | |
211 | b43_radio_init2055_post(dev); | |
212 | } | |
213 | ||
214 | void b43_nphy_radio_turn_on(struct b43_wldev *dev) | |
215 | { | |
216 | b43_radio_init2055(dev); | |
217 | } | |
218 | ||
219 | void b43_nphy_radio_turn_off(struct b43_wldev *dev) | |
220 | { | |
221 | b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, | |
222 | ~B43_NPHY_RFCTL_CMD_EN); | |
223 | } | |
224 | ||
95b66bad MB |
225 | #define ntab_upload(dev, offset, data) do { \ |
226 | unsigned int i; \ | |
227 | for (i = 0; i < (offset##_SIZE); i++) \ | |
228 | b43_ntab_write(dev, (offset) + i, (data)[i]); \ | |
229 | } while (0) | |
230 | ||
4772ae10 RM |
231 | /* |
232 | * Upload the N-PHY tables. | |
233 | * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables | |
234 | */ | |
95b66bad MB |
235 | static void b43_nphy_tables_init(struct b43_wldev *dev) |
236 | { | |
4772ae10 RM |
237 | if (dev->phy.rev < 3) |
238 | b43_nphy_rev0_1_2_tables_init(dev); | |
239 | else | |
240 | b43_nphy_rev3plus_tables_init(dev); | |
95b66bad MB |
241 | } |
242 | ||
243 | static void b43_nphy_workarounds(struct b43_wldev *dev) | |
244 | { | |
245 | struct b43_phy *phy = &dev->phy; | |
246 | unsigned int i; | |
247 | ||
248 | b43_phy_set(dev, B43_NPHY_IQFLIP, | |
249 | B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2); | |
95b66bad MB |
250 | if (1 /* FIXME band is 2.4GHz */) { |
251 | b43_phy_set(dev, B43_NPHY_CLASSCTL, | |
252 | B43_NPHY_CLASSCTL_CCKEN); | |
253 | } else { | |
254 | b43_phy_mask(dev, B43_NPHY_CLASSCTL, | |
255 | ~B43_NPHY_CLASSCTL_CCKEN); | |
256 | } | |
257 | b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8); | |
258 | b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8); | |
259 | ||
260 | /* Fixup some tables */ | |
261 | b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA); | |
262 | b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA); | |
263 | b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA); | |
264 | b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA); | |
265 | b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0); | |
266 | b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0); | |
267 | b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB); | |
268 | b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB); | |
269 | b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800); | |
270 | b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800); | |
271 | ||
272 | b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8); | |
273 | b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301); | |
274 | b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8); | |
275 | b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301); | |
276 | ||
277 | //TODO set RF sequence | |
278 | ||
279 | /* Set narrowband clip threshold */ | |
280 | b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66); | |
281 | b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66); | |
282 | ||
283 | /* Set wideband clip 2 threshold */ | |
284 | b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES, | |
285 | ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, | |
286 | 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT); | |
287 | b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES, | |
288 | ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, | |
289 | 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT); | |
290 | ||
291 | /* Set Clip 2 detect */ | |
292 | b43_phy_set(dev, B43_NPHY_C1_CGAINI, | |
293 | B43_NPHY_C1_CGAINI_CL2DETECT); | |
294 | b43_phy_set(dev, B43_NPHY_C2_CGAINI, | |
295 | B43_NPHY_C2_CGAINI_CL2DETECT); | |
296 | ||
297 | if (0 /*FIXME*/) { | |
298 | /* Set dwell lengths */ | |
299 | b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43); | |
300 | b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43); | |
301 | b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9); | |
302 | b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9); | |
303 | ||
304 | /* Set gain backoff */ | |
305 | b43_phy_maskset(dev, B43_NPHY_C1_CGAINI, | |
306 | ~B43_NPHY_C1_CGAINI_GAINBKOFF, | |
307 | 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT); | |
308 | b43_phy_maskset(dev, B43_NPHY_C2_CGAINI, | |
309 | ~B43_NPHY_C2_CGAINI_GAINBKOFF, | |
310 | 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT); | |
311 | ||
312 | /* Set HPVGA2 index */ | |
313 | b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN, | |
314 | ~B43_NPHY_C1_INITGAIN_HPVGA2, | |
315 | 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT); | |
316 | b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN, | |
317 | ~B43_NPHY_C2_INITGAIN_HPVGA2, | |
318 | 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT); | |
319 | ||
320 | //FIXME verify that the specs really mean to use autoinc here. | |
321 | for (i = 0; i < 3; i++) | |
322 | b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673); | |
323 | } | |
324 | ||
325 | /* Set minimum gain value */ | |
326 | b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, | |
327 | ~B43_NPHY_C1_MINGAIN, | |
328 | 23 << B43_NPHY_C1_MINGAIN_SHIFT); | |
329 | b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, | |
330 | ~B43_NPHY_C2_MINGAIN, | |
331 | 23 << B43_NPHY_C2_MINGAIN_SHIFT); | |
332 | ||
333 | if (phy->rev < 2) { | |
334 | b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL, | |
335 | ~B43_NPHY_SCRAM_SIGCTL_SCM); | |
336 | } | |
337 | ||
338 | /* Set phase track alpha and beta */ | |
339 | b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125); | |
340 | b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3); | |
341 | b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105); | |
342 | b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E); | |
343 | b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD); | |
344 | b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20); | |
345 | } | |
346 | ||
e50cbcf6 RM |
347 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */ |
348 | static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable) | |
349 | { | |
350 | struct b43_phy_n *nphy = dev->phy.n; | |
351 | enum ieee80211_band band; | |
352 | u16 tmp; | |
353 | ||
354 | if (!enable) { | |
355 | nphy->rfctrl_intc1_save = b43_phy_read(dev, | |
356 | B43_NPHY_RFCTL_INTC1); | |
357 | nphy->rfctrl_intc2_save = b43_phy_read(dev, | |
358 | B43_NPHY_RFCTL_INTC2); | |
359 | band = b43_current_band(dev->wl); | |
360 | if (dev->phy.rev >= 3) { | |
361 | if (band == IEEE80211_BAND_5GHZ) | |
362 | tmp = 0x600; | |
363 | else | |
364 | tmp = 0x480; | |
365 | } else { | |
366 | if (band == IEEE80211_BAND_5GHZ) | |
367 | tmp = 0x180; | |
368 | else | |
369 | tmp = 0x120; | |
370 | } | |
371 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp); | |
372 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp); | |
373 | } else { | |
374 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, | |
375 | nphy->rfctrl_intc1_save); | |
376 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, | |
377 | nphy->rfctrl_intc2_save); | |
378 | } | |
379 | } | |
380 | ||
4a933c85 RM |
381 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */ |
382 | static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force) | |
383 | { | |
384 | u32 tmslow; | |
385 | ||
386 | if (dev->phy.type != B43_PHYTYPE_N) | |
387 | return; | |
388 | ||
389 | tmslow = ssb_read32(dev->dev, SSB_TMSLOW); | |
390 | if (force) | |
391 | tmslow |= SSB_TMSLOW_FGC; | |
392 | else | |
393 | tmslow &= ~SSB_TMSLOW_FGC; | |
394 | ssb_write32(dev->dev, SSB_TMSLOW, tmslow); | |
395 | } | |
396 | ||
397 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */ | |
95b66bad MB |
398 | static void b43_nphy_reset_cca(struct b43_wldev *dev) |
399 | { | |
400 | u16 bbcfg; | |
401 | ||
4a933c85 | 402 | b43_nphy_bmac_clock_fgc(dev, 1); |
95b66bad | 403 | bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG); |
4a933c85 RM |
404 | b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA); |
405 | udelay(1); | |
406 | b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA); | |
407 | b43_nphy_bmac_clock_fgc(dev, 0); | |
408 | /* TODO: N PHY Force RF Seq with argument 2 */ | |
95b66bad MB |
409 | } |
410 | ||
bbec398c RM |
411 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */ |
412 | static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st) | |
413 | { | |
414 | b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]); | |
415 | b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]); | |
416 | } | |
417 | ||
418 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */ | |
419 | static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st) | |
420 | { | |
421 | clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES); | |
422 | clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES); | |
423 | } | |
424 | ||
425 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */ | |
426 | static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val) | |
427 | { | |
428 | u16 tmp; | |
429 | ||
430 | if (dev->dev->id.revision == 16) | |
431 | b43_mac_suspend(dev); | |
432 | ||
433 | tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL); | |
434 | tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN | | |
435 | B43_NPHY_CLASSCTL_WAITEDEN); | |
436 | tmp &= ~mask; | |
437 | tmp |= (val & mask); | |
438 | b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp); | |
439 | ||
440 | if (dev->dev->id.revision == 16) | |
441 | b43_mac_enable(dev); | |
442 | ||
443 | return tmp; | |
444 | } | |
445 | ||
5c1a140a RM |
446 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */ |
447 | static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable) | |
448 | { | |
449 | struct b43_phy *phy = &dev->phy; | |
450 | struct b43_phy_n *nphy = phy->n; | |
451 | ||
452 | if (enable) { | |
453 | u16 clip[] = { 0xFFFF, 0xFFFF }; | |
454 | if (nphy->deaf_count++ == 0) { | |
455 | nphy->classifier_state = b43_nphy_classifier(dev, 0, 0); | |
456 | b43_nphy_classifier(dev, 0x7, 0); | |
457 | b43_nphy_read_clip_detection(dev, nphy->clip_state); | |
458 | b43_nphy_write_clip_detection(dev, clip); | |
459 | } | |
460 | b43_nphy_reset_cca(dev); | |
461 | } else { | |
462 | if (--nphy->deaf_count == 0) { | |
463 | b43_nphy_classifier(dev, 0x7, nphy->classifier_state); | |
464 | b43_nphy_write_clip_detection(dev, nphy->clip_state); | |
465 | } | |
466 | } | |
467 | } | |
468 | ||
95b66bad MB |
469 | enum b43_nphy_rf_sequence { |
470 | B43_RFSEQ_RX2TX, | |
471 | B43_RFSEQ_TX2RX, | |
472 | B43_RFSEQ_RESET2RX, | |
473 | B43_RFSEQ_UPDATE_GAINH, | |
474 | B43_RFSEQ_UPDATE_GAINL, | |
475 | B43_RFSEQ_UPDATE_GAINU, | |
476 | }; | |
477 | ||
478 | static void b43_nphy_force_rf_sequence(struct b43_wldev *dev, | |
479 | enum b43_nphy_rf_sequence seq) | |
480 | { | |
481 | static const u16 trigger[] = { | |
482 | [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX, | |
483 | [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX, | |
484 | [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX, | |
485 | [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH, | |
486 | [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL, | |
487 | [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU, | |
488 | }; | |
489 | int i; | |
490 | ||
491 | B43_WARN_ON(seq >= ARRAY_SIZE(trigger)); | |
492 | ||
493 | b43_phy_set(dev, B43_NPHY_RFSEQMODE, | |
494 | B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER); | |
495 | b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]); | |
496 | for (i = 0; i < 200; i++) { | |
497 | if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq])) | |
498 | goto ok; | |
499 | msleep(1); | |
500 | } | |
501 | b43err(dev->wl, "RF sequence status timeout\n"); | |
502 | ok: | |
503 | b43_phy_mask(dev, B43_NPHY_RFSEQMODE, | |
504 | ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER)); | |
505 | } | |
506 | ||
507 | static void b43_nphy_bphy_init(struct b43_wldev *dev) | |
508 | { | |
509 | unsigned int i; | |
510 | u16 val; | |
511 | ||
512 | val = 0x1E1F; | |
513 | for (i = 0; i < 14; i++) { | |
514 | b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val); | |
515 | val -= 0x202; | |
516 | } | |
517 | val = 0x3E3F; | |
518 | for (i = 0; i < 16; i++) { | |
519 | b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val); | |
520 | val -= 0x202; | |
521 | } | |
522 | b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668); | |
523 | } | |
524 | ||
3c95627d RM |
525 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */ |
526 | static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale, | |
527 | s8 offset, u8 core, u8 rail, u8 type) | |
528 | { | |
529 | u16 tmp; | |
530 | bool core1or5 = (core == 1) || (core == 5); | |
531 | bool core2or5 = (core == 2) || (core == 5); | |
532 | ||
533 | offset = clamp_val(offset, -32, 31); | |
534 | tmp = ((scale & 0x3F) << 8) | (offset & 0x3F); | |
535 | ||
536 | if (core1or5 && (rail == 0) && (type == 2)) | |
537 | b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp); | |
538 | if (core1or5 && (rail == 1) && (type == 2)) | |
539 | b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp); | |
540 | if (core2or5 && (rail == 0) && (type == 2)) | |
541 | b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp); | |
542 | if (core2or5 && (rail == 1) && (type == 2)) | |
543 | b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp); | |
544 | if (core1or5 && (rail == 0) && (type == 0)) | |
545 | b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp); | |
546 | if (core1or5 && (rail == 1) && (type == 0)) | |
547 | b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp); | |
548 | if (core2or5 && (rail == 0) && (type == 0)) | |
549 | b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp); | |
550 | if (core2or5 && (rail == 1) && (type == 0)) | |
551 | b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp); | |
552 | if (core1or5 && (rail == 0) && (type == 1)) | |
553 | b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp); | |
554 | if (core1or5 && (rail == 1) && (type == 1)) | |
555 | b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp); | |
556 | if (core2or5 && (rail == 0) && (type == 1)) | |
557 | b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp); | |
558 | if (core2or5 && (rail == 1) && (type == 1)) | |
559 | b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp); | |
560 | if (core1or5 && (rail == 0) && (type == 6)) | |
561 | b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp); | |
562 | if (core1or5 && (rail == 1) && (type == 6)) | |
563 | b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp); | |
564 | if (core2or5 && (rail == 0) && (type == 6)) | |
565 | b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp); | |
566 | if (core2or5 && (rail == 1) && (type == 6)) | |
567 | b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp); | |
568 | if (core1or5 && (rail == 0) && (type == 3)) | |
569 | b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp); | |
570 | if (core1or5 && (rail == 1) && (type == 3)) | |
571 | b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp); | |
572 | if (core2or5 && (rail == 0) && (type == 3)) | |
573 | b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp); | |
574 | if (core2or5 && (rail == 1) && (type == 3)) | |
575 | b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp); | |
576 | if (core1or5 && (type == 4)) | |
577 | b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp); | |
578 | if (core2or5 && (type == 4)) | |
579 | b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp); | |
580 | if (core1or5 && (type == 5)) | |
581 | b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp); | |
582 | if (core2or5 && (type == 5)) | |
583 | b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp); | |
584 | } | |
585 | ||
586 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */ | |
587 | static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type) | |
588 | { | |
589 | u16 val; | |
590 | ||
591 | if (dev->phy.rev >= 3) { | |
592 | /* TODO */ | |
593 | } else { | |
594 | if (type < 3) | |
595 | val = 0; | |
596 | else if (type == 6) | |
597 | val = 1; | |
598 | else if (type == 3) | |
599 | val = 2; | |
600 | else | |
601 | val = 3; | |
602 | ||
603 | val = (val << 12) | (val << 14); | |
604 | b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val); | |
605 | b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val); | |
606 | ||
607 | if (type < 3) { | |
608 | b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF, | |
609 | (type + 1) << 4); | |
610 | b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF, | |
611 | (type + 1) << 4); | |
612 | } | |
613 | ||
614 | /* TODO use some definitions */ | |
615 | if (code == 0) { | |
616 | b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0); | |
617 | if (type < 3) { | |
618 | b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, | |
619 | 0xFEC7, 0); | |
620 | b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, | |
621 | 0xEFDC, 0); | |
622 | b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, | |
623 | 0xFFFE, 0); | |
624 | udelay(20); | |
625 | b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, | |
626 | 0xFFFE, 0); | |
627 | } | |
628 | } else { | |
629 | b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, | |
630 | 0x3000); | |
631 | if (type < 3) { | |
632 | b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, | |
633 | 0xFEC7, 0x0180); | |
634 | b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, | |
635 | 0xEFDC, (code << 1 | 0x1021)); | |
636 | b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, | |
637 | 0xFFFE, 0x0001); | |
638 | udelay(20); | |
639 | b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, | |
640 | 0xFFFE, 0); | |
641 | } | |
642 | } | |
643 | } | |
644 | } | |
645 | ||
dfb4aa5d RM |
646 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */ |
647 | static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf) | |
648 | { | |
649 | int i; | |
650 | for (i = 0; i < 2; i++) { | |
651 | if (type == 2) { | |
652 | if (i == 0) { | |
653 | b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM, | |
654 | 0xFC, buf[0]); | |
655 | b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5, | |
656 | 0xFC, buf[1]); | |
657 | } else { | |
658 | b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM, | |
659 | 0xFC, buf[2 * i]); | |
660 | b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5, | |
661 | 0xFC, buf[2 * i + 1]); | |
662 | } | |
663 | } else { | |
664 | if (i == 0) | |
665 | b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5, | |
666 | 0xF3, buf[0] << 2); | |
667 | else | |
668 | b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5, | |
669 | 0xF3, buf[2 * i + 1] << 2); | |
670 | } | |
671 | } | |
672 | } | |
673 | ||
674 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */ | |
675 | static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf, | |
676 | u8 nsamp) | |
677 | { | |
678 | int i; | |
679 | int out; | |
680 | u16 save_regs_phy[9]; | |
681 | u16 s[2]; | |
682 | ||
683 | if (dev->phy.rev >= 3) { | |
684 | save_regs_phy[0] = b43_phy_read(dev, | |
685 | B43_NPHY_RFCTL_LUT_TRSW_UP1); | |
686 | save_regs_phy[1] = b43_phy_read(dev, | |
687 | B43_NPHY_RFCTL_LUT_TRSW_UP2); | |
688 | save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1); | |
689 | save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2); | |
690 | save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1); | |
691 | save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER); | |
692 | save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0); | |
693 | save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1); | |
694 | } | |
695 | ||
696 | b43_nphy_rssi_select(dev, 5, type); | |
697 | ||
698 | if (dev->phy.rev < 2) { | |
699 | save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL); | |
700 | b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5); | |
701 | } | |
702 | ||
703 | for (i = 0; i < 4; i++) | |
704 | buf[i] = 0; | |
705 | ||
706 | for (i = 0; i < nsamp; i++) { | |
707 | if (dev->phy.rev < 2) { | |
708 | s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT); | |
709 | s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT); | |
710 | } else { | |
711 | s[0] = b43_phy_read(dev, B43_NPHY_RSSI1); | |
712 | s[1] = b43_phy_read(dev, B43_NPHY_RSSI2); | |
713 | } | |
714 | ||
715 | buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2; | |
716 | buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2; | |
717 | buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2; | |
718 | buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2; | |
719 | } | |
720 | out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 | | |
721 | (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF); | |
722 | ||
723 | if (dev->phy.rev < 2) | |
724 | b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]); | |
725 | ||
726 | if (dev->phy.rev >= 3) { | |
727 | b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, | |
728 | save_regs_phy[0]); | |
729 | b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, | |
730 | save_regs_phy[1]); | |
731 | b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]); | |
732 | b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]); | |
733 | b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]); | |
734 | b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]); | |
735 | b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]); | |
736 | b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]); | |
737 | } | |
738 | ||
739 | return out; | |
740 | } | |
741 | ||
4cb99775 RM |
742 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */ |
743 | static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type) | |
95b66bad | 744 | { |
90b9738d RM |
745 | int i, j; |
746 | u8 state[4]; | |
747 | u8 code, val; | |
748 | u16 class, override; | |
749 | u8 regs_save_radio[2]; | |
750 | u16 regs_save_phy[2]; | |
751 | s8 offset[4]; | |
752 | ||
753 | u16 clip_state[2]; | |
754 | u16 clip_off[2] = { 0xFFFF, 0xFFFF }; | |
755 | s32 results_min[4] = { }; | |
756 | u8 vcm_final[4] = { }; | |
757 | s32 results[4][4] = { }; | |
758 | s32 miniq[4][2] = { }; | |
759 | ||
760 | if (type == 2) { | |
761 | code = 0; | |
762 | val = 6; | |
763 | } else if (type < 2) { | |
764 | code = 25; | |
765 | val = 4; | |
766 | } else { | |
767 | B43_WARN_ON(1); | |
768 | return; | |
769 | } | |
770 | ||
771 | class = b43_nphy_classifier(dev, 0, 0); | |
772 | b43_nphy_classifier(dev, 7, 4); | |
773 | b43_nphy_read_clip_detection(dev, clip_state); | |
774 | b43_nphy_write_clip_detection(dev, clip_off); | |
775 | ||
776 | if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) | |
777 | override = 0x140; | |
778 | else | |
779 | override = 0x110; | |
780 | ||
781 | regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1); | |
782 | regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX); | |
783 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override); | |
784 | b43_radio_write16(dev, B2055_C1_PD_RXTX, val); | |
785 | ||
786 | regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2); | |
787 | regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX); | |
788 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override); | |
789 | b43_radio_write16(dev, B2055_C2_PD_RXTX, val); | |
790 | ||
791 | state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07; | |
792 | state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07; | |
793 | b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8); | |
794 | b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8); | |
795 | state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07; | |
796 | state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07; | |
797 | ||
798 | b43_nphy_rssi_select(dev, 5, type); | |
799 | b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type); | |
800 | b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type); | |
801 | ||
802 | for (i = 0; i < 4; i++) { | |
803 | u8 tmp[4]; | |
804 | for (j = 0; j < 4; j++) | |
805 | tmp[j] = i; | |
806 | if (type != 1) | |
807 | b43_nphy_set_rssi_2055_vcm(dev, type, tmp); | |
808 | b43_nphy_poll_rssi(dev, type, results[i], 8); | |
809 | if (type < 2) | |
810 | for (j = 0; j < 2; j++) | |
811 | miniq[i][j] = min(results[i][2 * j], | |
812 | results[i][2 * j + 1]); | |
813 | } | |
814 | ||
815 | for (i = 0; i < 4; i++) { | |
816 | s32 mind = 40; | |
817 | u8 minvcm = 0; | |
818 | s32 minpoll = 249; | |
819 | s32 curr; | |
820 | for (j = 0; j < 4; j++) { | |
821 | if (type == 2) | |
822 | curr = abs(results[j][i]); | |
823 | else | |
824 | curr = abs(miniq[j][i / 2] - code * 8); | |
825 | ||
826 | if (curr < mind) { | |
827 | mind = curr; | |
828 | minvcm = j; | |
829 | } | |
830 | ||
831 | if (results[j][i] < minpoll) | |
832 | minpoll = results[j][i]; | |
833 | } | |
834 | results_min[i] = minpoll; | |
835 | vcm_final[i] = minvcm; | |
836 | } | |
837 | ||
838 | if (type != 1) | |
839 | b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final); | |
840 | ||
841 | for (i = 0; i < 4; i++) { | |
842 | offset[i] = (code * 8) - results[vcm_final[i]][i]; | |
843 | ||
844 | if (offset[i] < 0) | |
845 | offset[i] = -((abs(offset[i]) + 4) / 8); | |
846 | else | |
847 | offset[i] = (offset[i] + 4) / 8; | |
848 | ||
849 | if (results_min[i] == 248) | |
850 | offset[i] = code - 32; | |
851 | ||
852 | if (i % 2 == 0) | |
853 | b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0, | |
854 | type); | |
855 | else | |
856 | b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1, | |
857 | type); | |
858 | } | |
859 | ||
860 | b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]); | |
861 | b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]); | |
862 | ||
863 | switch (state[2]) { | |
864 | case 1: | |
865 | b43_nphy_rssi_select(dev, 1, 2); | |
866 | break; | |
867 | case 4: | |
868 | b43_nphy_rssi_select(dev, 1, 0); | |
869 | break; | |
870 | case 2: | |
871 | b43_nphy_rssi_select(dev, 1, 1); | |
872 | break; | |
873 | default: | |
874 | b43_nphy_rssi_select(dev, 1, 1); | |
875 | break; | |
876 | } | |
877 | ||
878 | switch (state[3]) { | |
879 | case 1: | |
880 | b43_nphy_rssi_select(dev, 2, 2); | |
881 | break; | |
882 | case 4: | |
883 | b43_nphy_rssi_select(dev, 2, 0); | |
884 | break; | |
885 | default: | |
886 | b43_nphy_rssi_select(dev, 2, 1); | |
887 | break; | |
888 | } | |
889 | ||
890 | b43_nphy_rssi_select(dev, 0, type); | |
891 | ||
892 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]); | |
893 | b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]); | |
894 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]); | |
895 | b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]); | |
896 | ||
897 | b43_nphy_classifier(dev, 7, class); | |
898 | b43_nphy_write_clip_detection(dev, clip_state); | |
4cb99775 RM |
899 | } |
900 | ||
901 | /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */ | |
902 | static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev) | |
903 | { | |
904 | /* TODO */ | |
905 | } | |
906 | ||
907 | /* | |
908 | * RSSI Calibration | |
909 | * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal | |
910 | */ | |
911 | static void b43_nphy_rssi_cal(struct b43_wldev *dev) | |
912 | { | |
913 | if (dev->phy.rev >= 3) { | |
914 | b43_nphy_rev3_rssi_cal(dev); | |
915 | } else { | |
916 | b43_nphy_rev2_rssi_cal(dev, 2); | |
917 | b43_nphy_rev2_rssi_cal(dev, 0); | |
918 | b43_nphy_rev2_rssi_cal(dev, 1); | |
919 | } | |
95b66bad MB |
920 | } |
921 | ||
42e1547e RM |
922 | /* |
923 | * Restore RSSI Calibration | |
924 | * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal | |
925 | */ | |
926 | static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev) | |
927 | { | |
928 | struct b43_phy_n *nphy = dev->phy.n; | |
929 | ||
930 | u16 *rssical_radio_regs = NULL; | |
931 | u16 *rssical_phy_regs = NULL; | |
932 | ||
933 | if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) { | |
934 | if (!nphy->rssical_chanspec_2G) | |
935 | return; | |
936 | rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G; | |
937 | rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G; | |
938 | } else { | |
939 | if (!nphy->rssical_chanspec_5G) | |
940 | return; | |
941 | rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G; | |
942 | rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G; | |
943 | } | |
944 | ||
945 | /* TODO use some definitions */ | |
946 | b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]); | |
947 | b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]); | |
948 | ||
949 | b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]); | |
950 | b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]); | |
951 | b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]); | |
952 | b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]); | |
953 | ||
954 | b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]); | |
955 | b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]); | |
956 | b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]); | |
957 | b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]); | |
958 | ||
959 | b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]); | |
960 | b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]); | |
961 | b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]); | |
962 | b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]); | |
963 | } | |
964 | ||
0988a7a1 RM |
965 | /* |
966 | * Init N-PHY | |
967 | * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N | |
968 | */ | |
424047e6 MB |
969 | int b43_phy_initn(struct b43_wldev *dev) |
970 | { | |
0988a7a1 | 971 | struct ssb_bus *bus = dev->dev->bus; |
95b66bad | 972 | struct b43_phy *phy = &dev->phy; |
0988a7a1 RM |
973 | struct b43_phy_n *nphy = phy->n; |
974 | u8 tx_pwr_state; | |
975 | struct nphy_txgains target; | |
95b66bad | 976 | u16 tmp; |
0988a7a1 RM |
977 | enum ieee80211_band tmp2; |
978 | bool do_rssi_cal; | |
979 | ||
980 | u16 clip[2]; | |
981 | bool do_cal = false; | |
95b66bad | 982 | |
0988a7a1 RM |
983 | if ((dev->phy.rev >= 3) && |
984 | (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) && | |
985 | (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) { | |
986 | chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40); | |
987 | } | |
988 | nphy->deaf_count = 0; | |
95b66bad | 989 | b43_nphy_tables_init(dev); |
0988a7a1 RM |
990 | nphy->crsminpwr_adjusted = false; |
991 | nphy->noisevars_adjusted = false; | |
95b66bad MB |
992 | |
993 | /* Clear all overrides */ | |
0988a7a1 RM |
994 | if (dev->phy.rev >= 3) { |
995 | b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0); | |
996 | b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0); | |
997 | b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0); | |
998 | b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0); | |
999 | } else { | |
1000 | b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0); | |
1001 | } | |
95b66bad MB |
1002 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0); |
1003 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0); | |
0988a7a1 RM |
1004 | if (dev->phy.rev < 6) { |
1005 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0); | |
1006 | b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0); | |
1007 | } | |
95b66bad MB |
1008 | b43_phy_mask(dev, B43_NPHY_RFSEQMODE, |
1009 | ~(B43_NPHY_RFSEQMODE_CAOVER | | |
1010 | B43_NPHY_RFSEQMODE_TROVER)); | |
0988a7a1 RM |
1011 | if (dev->phy.rev >= 3) |
1012 | b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0); | |
95b66bad MB |
1013 | b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0); |
1014 | ||
0988a7a1 RM |
1015 | if (dev->phy.rev <= 2) { |
1016 | tmp = (dev->phy.rev == 2) ? 0x3B : 0x40; | |
1017 | b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, | |
1018 | ~B43_NPHY_BPHY_CTL3_SCALE, | |
1019 | tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT); | |
1020 | } | |
95b66bad MB |
1021 | b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20); |
1022 | b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20); | |
1023 | ||
0988a7a1 RM |
1024 | if (bus->sprom.boardflags2_lo & 0x100 || |
1025 | (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE && | |
1026 | bus->boardinfo.type == 0x8B)) | |
1027 | b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0); | |
1028 | else | |
1029 | b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8); | |
1030 | b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8); | |
1031 | b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50); | |
1032 | b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30); | |
424047e6 | 1033 | |
0988a7a1 RM |
1034 | /* TODO MIMO-Config */ |
1035 | /* TODO Update TX/RX chain */ | |
95b66bad MB |
1036 | |
1037 | if (phy->rev < 2) { | |
1038 | b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8); | |
1039 | b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4); | |
1040 | } | |
0988a7a1 RM |
1041 | |
1042 | tmp2 = b43_current_band(dev->wl); | |
1043 | if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) || | |
1044 | (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) { | |
1045 | b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1); | |
1046 | b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F, | |
1047 | nphy->papd_epsilon_offset[0] << 7); | |
1048 | b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1); | |
1049 | b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F, | |
1050 | nphy->papd_epsilon_offset[1] << 7); | |
1051 | /* TODO N PHY IPA Set TX Dig Filters */ | |
1052 | } else if (phy->rev >= 5) { | |
1053 | /* TODO N PHY Ext PA Set TX Dig Filters */ | |
1054 | } | |
1055 | ||
95b66bad | 1056 | b43_nphy_workarounds(dev); |
95b66bad | 1057 | |
0988a7a1 RM |
1058 | /* Reset CCA, in init code it differs a little from standard way */ |
1059 | /* b43_nphy_bmac_clock_fgc(dev, 1); */ | |
1060 | tmp = b43_phy_read(dev, B43_NPHY_BBCFG); | |
1061 | b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA); | |
1062 | b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA); | |
1063 | /* b43_nphy_bmac_clock_fgc(dev, 0); */ | |
1064 | ||
1065 | /* TODO N PHY MAC PHY Clock Set with argument 1 */ | |
1066 | ||
e50cbcf6 | 1067 | b43_nphy_pa_override(dev, false); |
95b66bad MB |
1068 | b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX); |
1069 | b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX); | |
e50cbcf6 | 1070 | b43_nphy_pa_override(dev, true); |
0988a7a1 | 1071 | |
bbec398c RM |
1072 | b43_nphy_classifier(dev, 0, 0); |
1073 | b43_nphy_read_clip_detection(dev, clip); | |
0988a7a1 RM |
1074 | tx_pwr_state = nphy->txpwrctrl; |
1075 | /* TODO N PHY TX power control with argument 0 | |
1076 | (turning off power control) */ | |
1077 | /* TODO Fix the TX Power Settings */ | |
1078 | /* TODO N PHY TX Power Control Idle TSSI */ | |
1079 | /* TODO N PHY TX Power Control Setup */ | |
1080 | ||
1081 | if (phy->rev >= 3) { | |
1082 | /* TODO */ | |
1083 | } else { | |
1084 | /* TODO Write an N PHY table with ID 26, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */ | |
1085 | /* TODO Write an N PHY table with ID 27, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */ | |
1086 | } | |
95b66bad | 1087 | |
0988a7a1 RM |
1088 | if (nphy->phyrxchain != 3) |
1089 | ;/* TODO N PHY RX Core Set State with phyrxchain as argument */ | |
1090 | if (nphy->mphase_cal_phase_id > 0) | |
1091 | ;/* TODO PHY Periodic Calibration Multi-Phase Restart */ | |
1092 | ||
1093 | do_rssi_cal = false; | |
1094 | if (phy->rev >= 3) { | |
1095 | if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) | |
1096 | do_rssi_cal = (nphy->rssical_chanspec_2G == 0); | |
1097 | else | |
1098 | do_rssi_cal = (nphy->rssical_chanspec_5G == 0); | |
1099 | ||
1100 | if (do_rssi_cal) | |
4cb99775 | 1101 | b43_nphy_rssi_cal(dev); |
0988a7a1 | 1102 | else |
42e1547e | 1103 | b43_nphy_restore_rssi_cal(dev); |
0988a7a1 | 1104 | } else { |
4cb99775 | 1105 | b43_nphy_rssi_cal(dev); |
0988a7a1 RM |
1106 | } |
1107 | ||
1108 | if (!((nphy->measure_hold & 0x6) != 0)) { | |
1109 | if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) | |
1110 | do_cal = (nphy->iqcal_chanspec_2G == 0); | |
1111 | else | |
1112 | do_cal = (nphy->iqcal_chanspec_5G == 0); | |
1113 | ||
1114 | if (nphy->mute) | |
1115 | do_cal = false; | |
1116 | ||
1117 | if (do_cal) { | |
1118 | /* target = b43_nphy_get_tx_gains(dev); */ | |
1119 | ||
1120 | if (nphy->antsel_type == 2) | |
1121 | ;/*TODO NPHY Superswitch Init with argument 1*/ | |
1122 | if (nphy->perical != 2) { | |
90b9738d | 1123 | b43_nphy_rssi_cal(dev); |
0988a7a1 RM |
1124 | if (phy->rev >= 3) { |
1125 | nphy->cal_orig_pwr_idx[0] = | |
1126 | nphy->txpwrindex[0].index_internal; | |
1127 | nphy->cal_orig_pwr_idx[1] = | |
1128 | nphy->txpwrindex[1].index_internal; | |
1129 | /* TODO N PHY Pre Calibrate TX Gain */ | |
1130 | /*target = b43_nphy_get_tx_gains(dev)*/ | |
1131 | } | |
1132 | } | |
1133 | } | |
1134 | } | |
1135 | ||
1136 | /* | |
1137 | if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) { | |
1138 | if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0) | |
1139 | Call N PHY Save Cal | |
1140 | else if (nphy->mphase_cal_phase_id == 0) | |
1141 | N PHY Periodic Calibration with argument 3 | |
1142 | } else { | |
1143 | b43_nphy_restore_cal(dev); | |
1144 | } | |
1145 | */ | |
1146 | ||
1147 | /* b43_nphy_tx_pwr_ctrl_coef_setup(dev); */ | |
1148 | /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */ | |
1149 | b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015); | |
1150 | b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320); | |
1151 | if (phy->rev >= 3 && phy->rev <= 6) | |
1152 | b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014); | |
1153 | /* b43_nphy_tx_lp_fbw(dev); */ | |
1154 | /* TODO N PHY Spur Workaround */ | |
95b66bad MB |
1155 | |
1156 | b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n"); | |
53a6e234 | 1157 | return 0; |
424047e6 | 1158 | } |
ef1a628d MB |
1159 | |
1160 | static int b43_nphy_op_allocate(struct b43_wldev *dev) | |
1161 | { | |
1162 | struct b43_phy_n *nphy; | |
1163 | ||
1164 | nphy = kzalloc(sizeof(*nphy), GFP_KERNEL); | |
1165 | if (!nphy) | |
1166 | return -ENOMEM; | |
1167 | dev->phy.n = nphy; | |
1168 | ||
ef1a628d MB |
1169 | return 0; |
1170 | } | |
1171 | ||
fb11137a | 1172 | static void b43_nphy_op_prepare_structs(struct b43_wldev *dev) |
ef1a628d | 1173 | { |
fb11137a MB |
1174 | struct b43_phy *phy = &dev->phy; |
1175 | struct b43_phy_n *nphy = phy->n; | |
ef1a628d | 1176 | |
fb11137a | 1177 | memset(nphy, 0, sizeof(*nphy)); |
ef1a628d | 1178 | |
fb11137a | 1179 | //TODO init struct b43_phy_n |
ef1a628d MB |
1180 | } |
1181 | ||
fb11137a | 1182 | static void b43_nphy_op_free(struct b43_wldev *dev) |
ef1a628d | 1183 | { |
fb11137a MB |
1184 | struct b43_phy *phy = &dev->phy; |
1185 | struct b43_phy_n *nphy = phy->n; | |
ef1a628d | 1186 | |
ef1a628d | 1187 | kfree(nphy); |
fb11137a MB |
1188 | phy->n = NULL; |
1189 | } | |
1190 | ||
1191 | static int b43_nphy_op_init(struct b43_wldev *dev) | |
1192 | { | |
1193 | return b43_phy_initn(dev); | |
ef1a628d MB |
1194 | } |
1195 | ||
1196 | static inline void check_phyreg(struct b43_wldev *dev, u16 offset) | |
1197 | { | |
1198 | #if B43_DEBUG | |
1199 | if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) { | |
1200 | /* OFDM registers are onnly available on A/G-PHYs */ | |
1201 | b43err(dev->wl, "Invalid OFDM PHY access at " | |
1202 | "0x%04X on N-PHY\n", offset); | |
1203 | dump_stack(); | |
1204 | } | |
1205 | if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) { | |
1206 | /* Ext-G registers are only available on G-PHYs */ | |
1207 | b43err(dev->wl, "Invalid EXT-G PHY access at " | |
1208 | "0x%04X on N-PHY\n", offset); | |
1209 | dump_stack(); | |
1210 | } | |
1211 | #endif /* B43_DEBUG */ | |
1212 | } | |
1213 | ||
1214 | static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg) | |
1215 | { | |
1216 | check_phyreg(dev, reg); | |
1217 | b43_write16(dev, B43_MMIO_PHY_CONTROL, reg); | |
1218 | return b43_read16(dev, B43_MMIO_PHY_DATA); | |
1219 | } | |
1220 | ||
1221 | static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value) | |
1222 | { | |
1223 | check_phyreg(dev, reg); | |
1224 | b43_write16(dev, B43_MMIO_PHY_CONTROL, reg); | |
1225 | b43_write16(dev, B43_MMIO_PHY_DATA, value); | |
1226 | } | |
1227 | ||
1228 | static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg) | |
1229 | { | |
1230 | /* Register 1 is a 32-bit register. */ | |
1231 | B43_WARN_ON(reg == 1); | |
1232 | /* N-PHY needs 0x100 for read access */ | |
1233 | reg |= 0x100; | |
1234 | ||
1235 | b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg); | |
1236 | return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW); | |
1237 | } | |
1238 | ||
1239 | static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value) | |
1240 | { | |
1241 | /* Register 1 is a 32-bit register. */ | |
1242 | B43_WARN_ON(reg == 1); | |
1243 | ||
1244 | b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg); | |
1245 | b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value); | |
1246 | } | |
1247 | ||
1248 | static void b43_nphy_op_software_rfkill(struct b43_wldev *dev, | |
19d337df | 1249 | bool blocked) |
ef1a628d MB |
1250 | {//TODO |
1251 | } | |
1252 | ||
cb24f57f MB |
1253 | static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on) |
1254 | { | |
1255 | b43_phy_write(dev, B43_NPHY_AFECTL_OVER, | |
1256 | on ? 0 : 0x7FFF); | |
1257 | } | |
1258 | ||
ef1a628d MB |
1259 | static int b43_nphy_op_switch_channel(struct b43_wldev *dev, |
1260 | unsigned int new_channel) | |
1261 | { | |
1262 | if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) { | |
1263 | if ((new_channel < 1) || (new_channel > 14)) | |
1264 | return -EINVAL; | |
1265 | } else { | |
1266 | if (new_channel > 200) | |
1267 | return -EINVAL; | |
1268 | } | |
1269 | ||
1270 | return nphy_channel_switch(dev, new_channel); | |
1271 | } | |
1272 | ||
1273 | static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev) | |
1274 | { | |
1275 | if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) | |
1276 | return 1; | |
1277 | return 36; | |
1278 | } | |
1279 | ||
ef1a628d MB |
1280 | const struct b43_phy_operations b43_phyops_n = { |
1281 | .allocate = b43_nphy_op_allocate, | |
fb11137a MB |
1282 | .free = b43_nphy_op_free, |
1283 | .prepare_structs = b43_nphy_op_prepare_structs, | |
ef1a628d | 1284 | .init = b43_nphy_op_init, |
ef1a628d MB |
1285 | .phy_read = b43_nphy_op_read, |
1286 | .phy_write = b43_nphy_op_write, | |
1287 | .radio_read = b43_nphy_op_radio_read, | |
1288 | .radio_write = b43_nphy_op_radio_write, | |
1289 | .software_rfkill = b43_nphy_op_software_rfkill, | |
cb24f57f | 1290 | .switch_analog = b43_nphy_op_switch_analog, |
ef1a628d MB |
1291 | .switch_channel = b43_nphy_op_switch_channel, |
1292 | .get_default_chan = b43_nphy_op_get_default_chan, | |
18c8adeb MB |
1293 | .recalc_txpower = b43_nphy_op_recalc_txpower, |
1294 | .adjust_txpower = b43_nphy_op_adjust_txpower, | |
ef1a628d | 1295 | }; |