atheros: add common debug printing
[linux-2.6-block.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
cee075a2 2 * Copyright (c) 2008-2009 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
22#include <net/mac80211.h>
23#include <linux/leds.h>
394cf0a1
S
24
25#include "hw.h"
26#include "rc.h"
27#include "debug.h"
d15dd3e5 28#include "../ath.h"
c46917bb 29#include "../debug.h"
394cf0a1
S
30
31struct ath_node;
32
33/* Macro to expand scalars to 64-bit objects */
34
35#define ito64(x) (sizeof(x) == 8) ? \
36 (((unsigned long long int)(x)) & (0xff)) : \
37 (sizeof(x) == 16) ? \
38 (((unsigned long long int)(x)) & 0xffff) : \
39 ((sizeof(x) == 32) ? \
40 (((unsigned long long int)(x)) & 0xffffffff) : \
41 (unsigned long long int)(x))
42
43/* increment with wrap-around */
44#define INCR(_l, _sz) do { \
45 (_l)++; \
46 (_l) &= ((_sz) - 1); \
47 } while (0)
48
49/* decrement with wrap-around */
50#define DECR(_l, _sz) do { \
51 (_l)--; \
52 (_l) &= ((_sz) - 1); \
53 } while (0)
54
55#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
56
0ee904c3 57#define ASSERT(exp) BUG_ON(!(exp))
394cf0a1
S
58
59#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
394cf0a1
S
64struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
394cf0a1
S
68};
69
70/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 75 (_bf)->bf_stale = false; \
394cf0a1
S
76 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
a119cc49
S
82#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
394cf0a1
S
86/**
87 * enum buffer_type - Buffer type flags
88 *
89 * @BUF_HT: Send this buffer using HT capabilities
90 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
91 * @BUF_AGGR: Indicates whether the buffer can be aggregated
92 * (used in aggregation scheduling)
93 * @BUF_RETRY: Indicates whether the buffer is retried
94 * @BUF_XRETRY: To denote excessive retries of the buffer
95 */
96enum buffer_type {
97 BUF_HT = BIT(1),
98 BUF_AMPDU = BIT(2),
99 BUF_AGGR = BIT(3),
100 BUF_RETRY = BIT(4),
101 BUF_XRETRY = BIT(5),
102};
103
104struct ath_buf_state {
17d7904d
S
105 int bfs_nframes;
106 u16 bfs_al;
107 u16 bfs_frmlen;
108 int bfs_seqno;
109 int bfs_tidno;
110 int bfs_retries;
a119cc49 111 u8 bf_type;
394cf0a1
S
112 u32 bfs_keyix;
113 enum ath9k_key_type bfs_keytype;
114};
115
116#define bf_nframes bf_state.bfs_nframes
117#define bf_al bf_state.bfs_al
118#define bf_frmlen bf_state.bfs_frmlen
119#define bf_retries bf_state.bfs_retries
120#define bf_seqno bf_state.bfs_seqno
121#define bf_tidno bf_state.bfs_tidno
122#define bf_keyix bf_state.bfs_keyix
123#define bf_keytype bf_state.bfs_keytype
124#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
125#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
126#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
127#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
128#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
f078f209 129
394cf0a1
S
130struct ath_buf {
131 struct list_head list;
132 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
133 an aggregate) */
134 struct ath_buf *bf_next; /* next subframe in the aggregate */
a22be22a 135 struct sk_buff *bf_mpdu; /* enclosing frame structure */
394cf0a1
S
136 struct ath_desc *bf_desc; /* virtual addr of desc */
137 dma_addr_t bf_daddr; /* physical addr of desc */
138 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
a119cc49 139 bool bf_stale;
17d7904d
S
140 u16 bf_flags;
141 struct ath_buf_state bf_state;
394cf0a1
S
142 dma_addr_t bf_dmacontext;
143};
144
394cf0a1 145struct ath_descdma {
17d7904d
S
146 struct ath_desc *dd_desc;
147 dma_addr_t dd_desc_paddr;
148 u32 dd_desc_len;
149 struct ath_buf *dd_bufptr;
394cf0a1
S
150};
151
152int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
153 struct list_head *head, const char *name,
154 int nbuf, int ndesc);
155void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
156 struct list_head *head);
157
158/***********/
159/* RX / TX */
160/***********/
161
162#define ATH_MAX_ANTENNA 3
163#define ATH_RXBUF 512
164#define WME_NUM_TID 16
165#define ATH_TXBUF 512
166#define ATH_TXMAXTRY 13
394cf0a1
S
167#define ATH_MGT_TXMAXTRY 4
168#define WME_BA_BMP_SIZE 64
169#define WME_MAX_BA WME_BA_BMP_SIZE
170#define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
171
172#define TID_TO_WME_AC(_tid) \
173 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
174 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
175 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
176 WME_AC_VO)
177
178#define WME_AC_BE 0
179#define WME_AC_BK 1
180#define WME_AC_VI 2
181#define WME_AC_VO 3
182#define WME_NUM_AC 4
183
184#define ADDBA_EXCHANGE_ATTEMPTS 10
185#define ATH_AGGR_DELIM_SZ 4
186#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
187/* number of delimiters for encryption padding */
188#define ATH_AGGR_ENCRYPTDELIM 10
189/* minimum h/w qdepth to be sustained to maximize aggregation */
190#define ATH_AGGR_MIN_QDEPTH 2
191#define ATH_AMPDU_SUBFRAME_DEFAULT 32
192#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
394cf0a1
S
193
194#define IEEE80211_SEQ_SEQ_SHIFT 4
195#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
196#define IEEE80211_WEP_IVLEN 3
197#define IEEE80211_WEP_KIDLEN 1
198#define IEEE80211_WEP_CRCLEN 4
199#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
200 (IEEE80211_WEP_IVLEN + \
201 IEEE80211_WEP_KIDLEN + \
202 IEEE80211_WEP_CRCLEN))
203
204/* return whether a bit at index _n in bitmap _bm is set
205 * _sz is the size of the bitmap */
206#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
207 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
208
209/* return block-ack bitmap index given sequence and starting sequence */
210#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
211
212/* returns delimiter padding required given the packet length */
213#define ATH_AGGR_GET_NDELIM(_len) \
214 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
215 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
216
217#define BAW_WITHIN(_start, _bawsz, _seqno) \
218 ((((_seqno) - (_start)) & 4095) < (_bawsz))
219
220#define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
221#define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
222#define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
223#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
224
164ace38
SB
225#define ATH_TX_COMPLETE_POLL_INT 1000
226
394cf0a1
S
227enum ATH_AGGR_STATUS {
228 ATH_AGGR_DONE,
229 ATH_AGGR_BAW_CLOSED,
230 ATH_AGGR_LIMITED,
231};
232
233struct ath_txq {
17d7904d
S
234 u32 axq_qnum;
235 u32 *axq_link;
236 struct list_head axq_q;
394cf0a1 237 spinlock_t axq_lock;
17d7904d
S
238 u32 axq_depth;
239 u8 axq_aggr_depth;
17d7904d 240 bool stopped;
164ace38 241 bool axq_tx_inprogress;
17d7904d 242 struct ath_buf *axq_linkbuf;
394cf0a1
S
243
244 /* first desc of the last descriptor that contains CTS */
245 struct ath_desc *axq_lastdsWithCTS;
246
247 /* final desc of the gating desc that determines whether
248 lastdsWithCTS has been DMA'ed or not */
249 struct ath_desc *axq_gatingds;
250
251 struct list_head axq_acq;
252};
253
254#define AGGR_CLEANUP BIT(1)
255#define AGGR_ADDBA_COMPLETE BIT(2)
256#define AGGR_ADDBA_PROGRESS BIT(3)
257
394cf0a1 258struct ath_atx_tid {
17d7904d
S
259 struct list_head list;
260 struct list_head buf_q;
394cf0a1
S
261 struct ath_node *an;
262 struct ath_atx_ac *ac;
17d7904d 263 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
394cf0a1
S
264 u16 seq_start;
265 u16 seq_next;
266 u16 baw_size;
267 int tidno;
17d7904d
S
268 int baw_head; /* first un-acked tx buffer */
269 int baw_tail; /* next unused tx buffer slot */
394cf0a1
S
270 int sched;
271 int paused;
272 u8 state;
394cf0a1
S
273};
274
394cf0a1 275struct ath_atx_ac {
17d7904d
S
276 int sched;
277 int qnum;
278 struct list_head list;
279 struct list_head tid_q;
394cf0a1
S
280};
281
394cf0a1
S
282struct ath_tx_control {
283 struct ath_txq *txq;
284 int if_id;
f0ed85c6 285 enum ath9k_internal_frame_type frame_type;
394cf0a1
S
286};
287
394cf0a1
S
288#define ATH_TX_ERROR 0x01
289#define ATH_TX_XRETRY 0x02
290#define ATH_TX_BAR 0x04
394cf0a1 291
a59b5a5e
SB
292#define ATH_RSSI_LPF_LEN 10
293#define RSSI_LPF_THRESHOLD -20
294#define ATH9K_RSSI_BAD 0x80
295#define ATH_RSSI_EP_MULTIPLIER (1<<7)
296#define ATH_EP_MUL(x, mul) ((x) * (mul))
297#define ATH_RSSI_IN(x) (ATH_EP_MUL((x), ATH_RSSI_EP_MULTIPLIER))
298#define ATH_LPF_RSSI(x, y, len) \
299 ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
300#define ATH_RSSI_LPF(x, y) do { \
301 if ((y) >= RSSI_LPF_THRESHOLD) \
302 x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \
303} while (0)
304#define ATH_EP_RND(x, mul) \
305 ((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
306
394cf0a1
S
307struct ath_node {
308 struct ath_softc *an_sc;
309 struct ath_atx_tid tid[WME_NUM_TID];
310 struct ath_atx_ac ac[WME_NUM_AC];
311 u16 maxampdu;
312 u8 mpdudensity;
a59b5a5e 313 int last_rssi;
394cf0a1
S
314};
315
316struct ath_tx {
317 u16 seq_no;
318 u32 txqsetup;
319 int hwq_map[ATH9K_WME_AC_VO+1];
320 spinlock_t txbuflock;
321 struct list_head txbuf;
322 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
323 struct ath_descdma txdma;
324};
325
326struct ath_rx {
327 u8 defant;
328 u8 rxotherant;
329 u32 *rxlink;
330 int bufsize;
331 unsigned int rxfilter;
332 spinlock_t rxflushlock;
333 spinlock_t rxbuflock;
334 struct list_head rxbuf;
335 struct ath_descdma rxdma;
336};
337
338int ath_startrecv(struct ath_softc *sc);
339bool ath_stoprecv(struct ath_softc *sc);
340void ath_flushrecv(struct ath_softc *sc);
341u32 ath_calcrxfilter(struct ath_softc *sc);
342int ath_rx_init(struct ath_softc *sc, int nbufs);
343void ath_rx_cleanup(struct ath_softc *sc);
344int ath_rx_tasklet(struct ath_softc *sc, int flush);
345struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
346void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
347int ath_tx_setup(struct ath_softc *sc, int haltype);
348void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
349void ath_draintxq(struct ath_softc *sc,
350 struct ath_txq *txq, bool retry_tx);
351void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
352void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
353void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
354int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 355void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
356struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
357int ath_txq_update(struct ath_softc *sc, int qnum,
358 struct ath9k_tx_queue_info *q);
c52f33d0 359int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
360 struct ath_tx_control *txctl);
361void ath_tx_tasklet(struct ath_softc *sc);
c52f33d0 362void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
394cf0a1 363bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
f83da965
S
364void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
365 u16 tid, u16 *ssn);
366void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
367void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
368
369/********/
17d7904d 370/* VIFs */
394cf0a1 371/********/
f078f209 372
17d7904d 373struct ath_vif {
394cf0a1 374 int av_bslot;
4ed96f04 375 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1
S
376 enum nl80211_iftype av_opmode;
377 struct ath_buf *av_bcbuf;
378 struct ath_tx_control av_btxctl;
f0ed85c6 379 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
f078f209
LR
380};
381
394cf0a1
S
382/*******************/
383/* Beacon Handling */
384/*******************/
f078f209 385
394cf0a1
S
386/*
387 * Regardless of the number of beacons we stagger, (i.e. regardless of the
388 * number of BSSIDs) if a given beacon does not go out even after waiting this
389 * number of beacon intervals, the game's up.
390 */
391#define BSTUCK_THRESH (9 * ATH_BCBUF)
4ed96f04 392#define ATH_BCBUF 4
394cf0a1
S
393#define ATH_DEFAULT_BINTVAL 100 /* TU */
394#define ATH_DEFAULT_BMISS_LIMIT 10
395#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
396
397struct ath_beacon_config {
398 u16 beacon_interval;
399 u16 listen_interval;
400 u16 dtim_period;
401 u16 bmiss_timeout;
402 u8 dtim_count;
394cf0a1
S
403};
404
405struct ath_beacon {
406 enum {
407 OK, /* no change needed */
408 UPDATE, /* update pending */
409 COMMIT /* beacon sent, commit change */
410 } updateslot; /* slot time update fsm */
411
412 u32 beaconq;
413 u32 bmisscnt;
414 u32 ast_be_xmit;
415 u64 bc_tstamp;
2c3db3d5 416 struct ieee80211_vif *bslot[ATH_BCBUF];
c52f33d0 417 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
394cf0a1
S
418 int slottime;
419 int slotupdate;
420 struct ath9k_tx_queue_info beacon_qi;
421 struct ath_descdma bdma;
422 struct ath_txq *cabq;
423 struct list_head bbuf;
424};
425
9fc9ab0a 426void ath_beacon_tasklet(unsigned long data);
2c3db3d5 427void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
cbe61d8a 428int ath_beaconq_setup(struct ath_hw *ah);
c52f33d0 429int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
17d7904d 430void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
394cf0a1
S
431
432/*******/
433/* ANI */
434/*******/
f078f209 435
20977d3e
S
436#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
437#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
438#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
439#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
440#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 441
394cf0a1 442struct ath_ani {
17d7904d
S
443 bool caldone;
444 int16_t noise_floor;
445 unsigned int longcal_timer;
446 unsigned int shortcal_timer;
447 unsigned int resetcal_timer;
448 unsigned int checkani_timer;
394cf0a1 449 struct timer_list timer;
f078f209
LR
450};
451
e08a6ace
LR
452/* Defines the BT AR_BT_COEX_WGHT used */
453enum ath_stomp_type {
454 ATH_BTCOEX_NO_STOMP,
455 ATH_BTCOEX_STOMP_ALL,
456 ATH_BTCOEX_STOMP_LOW,
457 ATH_BTCOEX_STOMP_NONE
458};
459
2e20250a
LR
460struct ath_btcoex {
461 bool hw_timer_enabled;
462 spinlock_t btcoex_lock;
463 struct timer_list period_timer; /* Timer for BT period */
464 u32 bt_priority_cnt;
465 unsigned long bt_priority_time;
e08a6ace 466 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
467 u32 btcoex_no_stomp; /* in usec */
468 u32 btcoex_period; /* in usec */
75d7839f 469 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
2e20250a
LR
470};
471
394cf0a1
S
472/********************/
473/* LED Control */
474/********************/
f078f209 475
08fc5c1b
VN
476#define ATH_LED_PIN_DEF 1
477#define ATH_LED_PIN_9287 8
394cf0a1
S
478#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
479#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
f078f209 480
394cf0a1
S
481enum ath_led_type {
482 ATH_LED_RADIO,
483 ATH_LED_ASSOC,
484 ATH_LED_TX,
485 ATH_LED_RX
f078f209
LR
486};
487
394cf0a1
S
488struct ath_led {
489 struct ath_softc *sc;
490 struct led_classdev led_cdev;
491 enum ath_led_type led_type;
492 char name[32];
493 bool registered;
f078f209
LR
494};
495
394cf0a1
S
496/********************/
497/* Main driver core */
498/********************/
f078f209 499
394cf0a1
S
500/*
501 * Default cache line size, in bytes.
502 * Used when PCI device not fully initialized by bootrom/BIOS
503*/
504#define DEFAULT_CACHELINE 32
505#define ATH_DEFAULT_NOISE_FLOOR -95
506#define ATH_REGCLASSIDS_MAX 10
507#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
508#define ATH_MAX_SW_RETRIES 10
509#define ATH_CHAN_MAX 255
510#define IEEE80211_WEP_NKID 4 /* number of key ids */
f1dc5600 511
394cf0a1
S
512/*
513 * The key cache is used for h/w cipher state and also for
514 * tracking station state such as the current tx antenna.
515 * We also setup a mapping table between key cache slot indices
516 * and station state to short-circuit node lookups on rx.
517 * Different parts have different size key caches. We handle
518 * up to ATH_KEYMAX entries (could dynamically allocate state).
519 */
520#define ATH_KEYMAX 128 /* max key cache size we handle */
521
394cf0a1
S
522#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
523#define ATH_RSSI_DUMMY_MARKER 0x127
524#define ATH_RATE_DUMMY_MARKER 0
525
b238e90e
S
526#define SC_OP_INVALID BIT(0)
527#define SC_OP_BEACONS BIT(1)
528#define SC_OP_RXAGGR BIT(2)
529#define SC_OP_TXAGGR BIT(3)
bdbdf46d
S
530#define SC_OP_FULL_RESET BIT(4)
531#define SC_OP_PREAMBLE_SHORT BIT(5)
532#define SC_OP_PROTECT_ENABLE BIT(6)
533#define SC_OP_RXFLUSH BIT(7)
534#define SC_OP_LED_ASSOCIATED BIT(8)
bdbdf46d
S
535#define SC_OP_WAIT_FOR_BEACON BIT(12)
536#define SC_OP_LED_ON BIT(13)
537#define SC_OP_SCANNING BIT(14)
538#define SC_OP_TSF_RESET BIT(15)
cc65965c 539#define SC_OP_WAIT_FOR_CAB BIT(16)
9a23f9ca
JM
540#define SC_OP_WAIT_FOR_PSPOLL_DATA BIT(17)
541#define SC_OP_WAIT_FOR_TX_ACK BIT(18)
ccdfeab6 542#define SC_OP_BEACON_SYNC BIT(19)
1773912b 543#define SC_OP_BT_PRIORITY_DETECTED BIT(21)
394cf0a1
S
544
545struct ath_bus_ops {
546 void (*read_cachesize)(struct ath_softc *sc, int *csz);
547 void (*cleanup)(struct ath_softc *sc);
cbe61d8a 548 bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
867633f0 549 void (*bt_coex_prep)(struct ath_softc *sc);
394cf0a1
S
550};
551
bce048d7
JM
552struct ath_wiphy;
553
394cf0a1
S
554struct ath_softc {
555 struct ieee80211_hw *hw;
556 struct device *dev;
c52f33d0
JM
557
558 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
bce048d7 559 struct ath_wiphy *pri_wiphy;
c52f33d0
JM
560 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
561 * have NULL entries */
562 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
0e2dedf9
JM
563 int chan_idx;
564 int chan_is_ht;
565 struct ath_wiphy *next_wiphy;
566 struct work_struct chan_work;
7ec3e514
JM
567 int wiphy_select_failures;
568 unsigned long wiphy_select_first_fail;
f98c3bd2
JM
569 struct delayed_work wiphy_work;
570 unsigned long wiphy_scheduler_int;
571 int wiphy_scheduler_index;
0e2dedf9 572
394cf0a1
S
573 struct tasklet_struct intr_tq;
574 struct tasklet_struct bcon_tasklet;
cbe61d8a 575 struct ath_hw *sc_ah;
394cf0a1
S
576 void __iomem *mem;
577 int irq;
578 spinlock_t sc_resetlock;
2d6a5e95 579 spinlock_t sc_serial_rw;
e5f0921a 580 spinlock_t ani_lock;
04717ccd 581 spinlock_t sc_pm_lock;
394cf0a1
S
582 struct mutex mutex;
583
17d7904d 584 u32 intrstatus;
394cf0a1 585 u32 sc_flags; /* SC_OP_* */
17d7904d 586 u16 curtxpow;
17d7904d
S
587 u8 nbcnvifs;
588 u16 nvifs;
589 u8 tx_chainmask;
590 u8 rx_chainmask;
591 u32 keymax;
592 DECLARE_BITMAP(keymap, ATH_KEYMAX);
593 u8 splitmic;
96148326 594 bool ps_enabled;
709ade9e 595 unsigned long ps_usecount;
17d7904d
S
596 enum ath9k_int imask;
597 enum ath9k_ht_extprotspacing ht_extprotspacing;
394cf0a1
S
598 enum ath9k_ht_macmode tx_chan_width;
599
17d7904d 600 struct ath_config config;
394cf0a1
S
601 struct ath_rx rx;
602 struct ath_tx tx;
603 struct ath_beacon beacon;
394cf0a1 604 struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
4f0fc7c3
LR
605 const struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
606 const struct ath_rate_table *cur_rate_table;
394cf0a1
S
607 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
608
609 struct ath_led radio_led;
610 struct ath_led assoc_led;
611 struct ath_led tx_led;
612 struct ath_led rx_led;
613 struct delayed_work ath_led_blink_work;
614 int led_on_duration;
615 int led_off_duration;
616 int led_on_cnt;
617 int led_off_cnt;
618
57c4d7b4
JB
619 int beacon_interval;
620
17d7904d 621 struct ath_ani ani;
394cf0a1 622#ifdef CONFIG_ATH9K_DEBUG
17d7904d 623 struct ath9k_debug debug;
394cf0a1
S
624#endif
625 struct ath_bus_ops *bus_ops;
6b96f93e 626 struct ath_beacon_config cur_beacon_conf;
164ace38 627 struct delayed_work tx_complete_work;
2e20250a 628 struct ath_btcoex btcoex;
394cf0a1
S
629};
630
bce048d7
JM
631struct ath_wiphy {
632 struct ath_softc *sc; /* shared for all virtual wiphys */
633 struct ieee80211_hw *hw;
f0ed85c6 634 enum ath_wiphy_state {
9580a222 635 ATH_WIPHY_INACTIVE,
f0ed85c6
JM
636 ATH_WIPHY_ACTIVE,
637 ATH_WIPHY_PAUSING,
638 ATH_WIPHY_PAUSED,
8089cc47 639 ATH_WIPHY_SCAN,
f0ed85c6 640 } state;
0e2dedf9
JM
641 int chan_idx;
642 int chan_is_ht;
bce048d7
JM
643};
644
394cf0a1
S
645int ath_reset(struct ath_softc *sc, bool retry_tx);
646int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
647int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
648int ath_cabq_update(struct ath_softc *);
649
650static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
651{
652 sc->bus_ops->read_cachesize(sc, csz);
653}
654
655static inline void ath_bus_cleanup(struct ath_softc *sc)
656{
657 sc->bus_ops->cleanup(sc);
658}
659
660extern struct ieee80211_ops ath9k_ops;
661
662irqreturn_t ath_isr(int irq, void *dev);
663void ath_cleanup(struct ath_softc *sc);
aeac355d 664int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid);
394cf0a1
S
665void ath_detach(struct ath_softc *sc);
666const char *ath_mac_bb_name(u32 mac_bb_version);
667const char *ath_rf_name(u16 rf_version);
c52f33d0 668void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
0e2dedf9
JM
669void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
670 struct ath9k_channel *ichan);
671void ath_update_chainmask(struct ath_softc *sc, int is_ht);
672int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
673 struct ath9k_channel *hchan);
7ec3e514
JM
674void ath_radio_enable(struct ath_softc *sc);
675void ath_radio_disable(struct ath_softc *sc);
394cf0a1
S
676
677#ifdef CONFIG_PCI
678int ath_pci_init(void);
679void ath_pci_exit(void);
680#else
681static inline int ath_pci_init(void) { return 0; };
682static inline void ath_pci_exit(void) {};
f1dc5600 683#endif
f1dc5600 684
394cf0a1
S
685#ifdef CONFIG_ATHEROS_AR71XX
686int ath_ahb_init(void);
687void ath_ahb_exit(void);
688#else
689static inline int ath_ahb_init(void) { return 0; };
690static inline void ath_ahb_exit(void) {};
f078f209 691#endif
394cf0a1 692
0bc0798b
GJ
693void ath9k_ps_wakeup(struct ath_softc *sc);
694void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01
JM
695
696void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
c52f33d0
JM
697int ath9k_wiphy_add(struct ath_softc *sc);
698int ath9k_wiphy_del(struct ath_wiphy *aphy);
f0ed85c6
JM
699void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
700int ath9k_wiphy_pause(struct ath_wiphy *aphy);
701int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
0e2dedf9 702int ath9k_wiphy_select(struct ath_wiphy *aphy);
f98c3bd2 703void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
0e2dedf9 704void ath9k_wiphy_chan_work(struct work_struct *work);
9580a222 705bool ath9k_wiphy_started(struct ath_softc *sc);
18eb62f8
JM
706void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
707 struct ath_wiphy *selected);
8089cc47 708bool ath9k_wiphy_scanning(struct ath_softc *sc);
f98c3bd2 709void ath9k_wiphy_work(struct work_struct *work);
64839170 710bool ath9k_all_wiphys_idle(struct ath_softc *sc);
8ca21f01 711
1773912b 712int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
394cf0a1 713#endif /* ATH9K_H */