smsc95xx: don't enable remote wakeup directly
[linux-block.git] / drivers / net / usb / smsc95xx.c
CommitLineData
2f7ca802
SG
1 /***************************************************************************
2 *
3 * Copyright (C) 2007-2008 SMSC
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
18 *
19 *****************************************************************************/
20
21#include <linux/module.h>
22#include <linux/kmod.h>
23#include <linux/init.h>
24#include <linux/netdevice.h>
25#include <linux/etherdevice.h>
26#include <linux/ethtool.h>
27#include <linux/mii.h>
28#include <linux/usb.h>
bbd9f9ee
SG
29#include <linux/bitrev.h>
30#include <linux/crc16.h>
2f7ca802
SG
31#include <linux/crc32.h>
32#include <linux/usb/usbnet.h>
5a0e3ad6 33#include <linux/slab.h>
2f7ca802
SG
34#include "smsc95xx.h"
35
36#define SMSC_CHIPNAME "smsc95xx"
f7b29271 37#define SMSC_DRIVER_VERSION "1.0.4"
2f7ca802
SG
38#define HS_USB_PKT_SIZE (512)
39#define FS_USB_PKT_SIZE (64)
40#define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
41#define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
42#define DEFAULT_BULK_IN_DELAY (0x00002000)
43#define MAX_SINGLE_PACKET_SIZE (2048)
44#define LAN95XX_EEPROM_MAGIC (0x9500)
45#define EEPROM_MAC_OFFSET (0x01)
f7b29271 46#define DEFAULT_TX_CSUM_ENABLE (true)
2f7ca802
SG
47#define DEFAULT_RX_CSUM_ENABLE (true)
48#define SMSC95XX_INTERNAL_PHY_ID (1)
49#define SMSC95XX_TX_OVERHEAD (8)
f7b29271 50#define SMSC95XX_TX_OVERHEAD_CSUM (12)
e5e3af83 51#define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \
bbd9f9ee 52 WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
2f7ca802 53
9ebca507
SG
54#define FEATURE_8_WAKEUP_FILTERS (0x01)
55#define FEATURE_PHY_NLP_CROSSOVER (0x02)
56#define FEATURE_AUTOSUSPEND (0x04)
57
769ea6d8
SG
58#define check_warn(ret, fmt, args...) \
59 ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
60
61#define check_warn_return(ret, fmt, args...) \
62 ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
63
64#define check_warn_goto_done(ret, fmt, args...) \
65 ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
66
2f7ca802
SG
67struct smsc95xx_priv {
68 u32 mac_cr;
3c0f3c60
MZ
69 u32 hash_hi;
70 u32 hash_lo;
e0e474a8 71 u32 wolopts;
2f7ca802 72 spinlock_t mac_cr_lock;
9ebca507 73 u8 features;
2f7ca802
SG
74};
75
eb939922 76static bool turbo_mode = true;
2f7ca802
SG
77module_param(turbo_mode, bool, 0644);
78MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
79
ec32115d
ML
80static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index,
81 u32 *data, int in_pm)
2f7ca802 82{
72108fd2 83 u32 buf;
2f7ca802 84 int ret;
ec32115d 85 int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
2f7ca802
SG
86
87 BUG_ON(!dev);
88
ec32115d
ML
89 if (!in_pm)
90 fn = usbnet_read_cmd;
91 else
92 fn = usbnet_read_cmd_nopm;
93
94 ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
95 | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
96 0, index, &buf, 4);
2f7ca802 97 if (unlikely(ret < 0))
1e1d7412
JP
98 netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n",
99 index, ret);
2f7ca802 100
72108fd2
ML
101 le32_to_cpus(&buf);
102 *data = buf;
2f7ca802
SG
103
104 return ret;
105}
106
ec32115d
ML
107static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index,
108 u32 data, int in_pm)
2f7ca802 109{
72108fd2 110 u32 buf;
2f7ca802 111 int ret;
ec32115d 112 int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
2f7ca802
SG
113
114 BUG_ON(!dev);
115
ec32115d
ML
116 if (!in_pm)
117 fn = usbnet_write_cmd;
118 else
119 fn = usbnet_write_cmd_nopm;
120
72108fd2
ML
121 buf = data;
122 cpu_to_le32s(&buf);
2f7ca802 123
ec32115d
ML
124 ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
125 | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
126 0, index, &buf, 4);
2f7ca802 127 if (unlikely(ret < 0))
1e1d7412
JP
128 netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n",
129 index, ret);
2f7ca802 130
2f7ca802
SG
131 return ret;
132}
133
ec32115d
ML
134static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index,
135 u32 *data)
136{
137 return __smsc95xx_read_reg(dev, index, data, 1);
138}
139
140static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index,
141 u32 data)
142{
143 return __smsc95xx_write_reg(dev, index, data, 1);
144}
145
146static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
147 u32 *data)
148{
149 return __smsc95xx_read_reg(dev, index, data, 0);
150}
151
152static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
153 u32 data)
154{
155 return __smsc95xx_write_reg(dev, index, data, 0);
156}
e0e474a8 157
2f7ca802
SG
158/* Loop until the read is completed with timeout
159 * called with phy_mutex held */
e5e3af83
SG
160static int __must_check __smsc95xx_phy_wait_not_busy(struct usbnet *dev,
161 int in_pm)
2f7ca802
SG
162{
163 unsigned long start_time = jiffies;
164 u32 val;
769ea6d8 165 int ret;
2f7ca802
SG
166
167 do {
e5e3af83 168 ret = __smsc95xx_read_reg(dev, MII_ADDR, &val, in_pm);
1e1d7412 169 check_warn_return(ret, "Error reading MII_ACCESS\n");
2f7ca802
SG
170 if (!(val & MII_BUSY_))
171 return 0;
172 } while (!time_after(jiffies, start_time + HZ));
173
174 return -EIO;
175}
176
e5e3af83
SG
177static int __smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx,
178 int in_pm)
2f7ca802
SG
179{
180 struct usbnet *dev = netdev_priv(netdev);
181 u32 val, addr;
769ea6d8 182 int ret;
2f7ca802
SG
183
184 mutex_lock(&dev->phy_mutex);
185
186 /* confirm MII not busy */
e5e3af83 187 ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
1e1d7412 188 check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read\n");
2f7ca802
SG
189
190 /* set the address, index & direction (read from PHY) */
191 phy_id &= dev->mii.phy_id_mask;
192 idx &= dev->mii.reg_num_mask;
80928805 193 addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_;
e5e3af83 194 ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
1e1d7412 195 check_warn_goto_done(ret, "Error writing MII_ADDR\n");
2f7ca802 196
e5e3af83 197 ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
1e1d7412 198 check_warn_goto_done(ret, "Timed out reading MII reg %02X\n", idx);
2f7ca802 199
e5e3af83 200 ret = __smsc95xx_read_reg(dev, MII_DATA, &val, in_pm);
1e1d7412 201 check_warn_goto_done(ret, "Error reading MII_DATA\n");
2f7ca802 202
769ea6d8 203 ret = (u16)(val & 0xFFFF);
2f7ca802 204
769ea6d8
SG
205done:
206 mutex_unlock(&dev->phy_mutex);
207 return ret;
2f7ca802
SG
208}
209
e5e3af83
SG
210static void __smsc95xx_mdio_write(struct net_device *netdev, int phy_id,
211 int idx, int regval, int in_pm)
2f7ca802
SG
212{
213 struct usbnet *dev = netdev_priv(netdev);
214 u32 val, addr;
769ea6d8 215 int ret;
2f7ca802
SG
216
217 mutex_lock(&dev->phy_mutex);
218
219 /* confirm MII not busy */
e5e3af83 220 ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
1e1d7412 221 check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write\n");
2f7ca802
SG
222
223 val = regval;
e5e3af83 224 ret = __smsc95xx_write_reg(dev, MII_DATA, val, in_pm);
1e1d7412 225 check_warn_goto_done(ret, "Error writing MII_DATA\n");
2f7ca802
SG
226
227 /* set the address, index & direction (write to PHY) */
228 phy_id &= dev->mii.phy_id_mask;
229 idx &= dev->mii.reg_num_mask;
80928805 230 addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_;
e5e3af83 231 ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
1e1d7412 232 check_warn_goto_done(ret, "Error writing MII_ADDR\n");
2f7ca802 233
e5e3af83 234 ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
1e1d7412 235 check_warn_goto_done(ret, "Timed out writing MII reg %02X\n", idx);
2f7ca802 236
769ea6d8 237done:
2f7ca802
SG
238 mutex_unlock(&dev->phy_mutex);
239}
240
e5e3af83
SG
241static int smsc95xx_mdio_read_nopm(struct net_device *netdev, int phy_id,
242 int idx)
243{
244 return __smsc95xx_mdio_read(netdev, phy_id, idx, 1);
245}
246
247static void smsc95xx_mdio_write_nopm(struct net_device *netdev, int phy_id,
248 int idx, int regval)
249{
250 __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 1);
251}
252
253static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
254{
255 return __smsc95xx_mdio_read(netdev, phy_id, idx, 0);
256}
257
258static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
259 int regval)
260{
261 __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 0);
262}
263
769ea6d8 264static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
2f7ca802
SG
265{
266 unsigned long start_time = jiffies;
267 u32 val;
769ea6d8 268 int ret;
2f7ca802
SG
269
270 do {
769ea6d8 271 ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
1e1d7412 272 check_warn_return(ret, "Error reading E2P_CMD\n");
2f7ca802
SG
273 if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
274 break;
275 udelay(40);
276 } while (!time_after(jiffies, start_time + HZ));
277
278 if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
60b86755 279 netdev_warn(dev->net, "EEPROM read operation timeout\n");
2f7ca802
SG
280 return -EIO;
281 }
282
283 return 0;
284}
285
769ea6d8 286static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
2f7ca802
SG
287{
288 unsigned long start_time = jiffies;
289 u32 val;
769ea6d8 290 int ret;
2f7ca802
SG
291
292 do {
769ea6d8 293 ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
1e1d7412 294 check_warn_return(ret, "Error reading E2P_CMD\n");
2f7ca802 295
2f7ca802
SG
296 if (!(val & E2P_CMD_BUSY_))
297 return 0;
298
299 udelay(40);
300 } while (!time_after(jiffies, start_time + HZ));
301
60b86755 302 netdev_warn(dev->net, "EEPROM is busy\n");
2f7ca802
SG
303 return -EIO;
304}
305
306static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
307 u8 *data)
308{
309 u32 val;
310 int i, ret;
311
312 BUG_ON(!dev);
313 BUG_ON(!data);
314
315 ret = smsc95xx_eeprom_confirm_not_busy(dev);
316 if (ret)
317 return ret;
318
319 for (i = 0; i < length; i++) {
320 val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
769ea6d8 321 ret = smsc95xx_write_reg(dev, E2P_CMD, val);
1e1d7412 322 check_warn_return(ret, "Error writing E2P_CMD\n");
2f7ca802
SG
323
324 ret = smsc95xx_wait_eeprom(dev);
325 if (ret < 0)
326 return ret;
327
769ea6d8 328 ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
1e1d7412 329 check_warn_return(ret, "Error reading E2P_DATA\n");
2f7ca802
SG
330
331 data[i] = val & 0xFF;
332 offset++;
333 }
334
335 return 0;
336}
337
338static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
339 u8 *data)
340{
341 u32 val;
342 int i, ret;
343
344 BUG_ON(!dev);
345 BUG_ON(!data);
346
347 ret = smsc95xx_eeprom_confirm_not_busy(dev);
348 if (ret)
349 return ret;
350
351 /* Issue write/erase enable command */
352 val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
769ea6d8 353 ret = smsc95xx_write_reg(dev, E2P_CMD, val);
1e1d7412 354 check_warn_return(ret, "Error writing E2P_DATA\n");
2f7ca802
SG
355
356 ret = smsc95xx_wait_eeprom(dev);
357 if (ret < 0)
358 return ret;
359
360 for (i = 0; i < length; i++) {
361
362 /* Fill data register */
363 val = data[i];
769ea6d8 364 ret = smsc95xx_write_reg(dev, E2P_DATA, val);
1e1d7412 365 check_warn_return(ret, "Error writing E2P_DATA\n");
2f7ca802
SG
366
367 /* Send "write" command */
368 val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
769ea6d8 369 ret = smsc95xx_write_reg(dev, E2P_CMD, val);
1e1d7412 370 check_warn_return(ret, "Error writing E2P_CMD\n");
2f7ca802
SG
371
372 ret = smsc95xx_wait_eeprom(dev);
373 if (ret < 0)
374 return ret;
375
376 offset++;
377 }
378
379 return 0;
380}
381
769ea6d8
SG
382static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
383 u32 *data)
2f7ca802 384{
1d74a6bd 385 const u16 size = 4;
72108fd2 386 int ret;
2f7ca802 387
72108fd2
ML
388 ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
389 USB_DIR_OUT | USB_TYPE_VENDOR |
390 USB_RECIP_DEVICE,
391 0, index, data, size);
392 if (ret < 0)
393 netdev_warn(dev->net, "Error write async cmd, sts=%d\n",
394 ret);
395 return ret;
2f7ca802
SG
396}
397
398/* returns hash bit number for given MAC address
399 * example:
400 * 01 00 5E 00 00 01 -> returns bit number 31 */
401static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
402{
403 return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
404}
405
406static void smsc95xx_set_multicast(struct net_device *netdev)
407{
408 struct usbnet *dev = netdev_priv(netdev);
409 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
2f7ca802 410 unsigned long flags;
769ea6d8 411 int ret;
2f7ca802 412
3c0f3c60
MZ
413 pdata->hash_hi = 0;
414 pdata->hash_lo = 0;
415
2f7ca802
SG
416 spin_lock_irqsave(&pdata->mac_cr_lock, flags);
417
418 if (dev->net->flags & IFF_PROMISC) {
a475f603 419 netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
2f7ca802
SG
420 pdata->mac_cr |= MAC_CR_PRMS_;
421 pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
422 } else if (dev->net->flags & IFF_ALLMULTI) {
a475f603 423 netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
2f7ca802
SG
424 pdata->mac_cr |= MAC_CR_MCPAS_;
425 pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
4cd24eaf 426 } else if (!netdev_mc_empty(dev->net)) {
22bedad3 427 struct netdev_hw_addr *ha;
2f7ca802
SG
428
429 pdata->mac_cr |= MAC_CR_HPFILT_;
430 pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
431
22bedad3
JP
432 netdev_for_each_mc_addr(ha, netdev) {
433 u32 bitnum = smsc95xx_hash(ha->addr);
a92635dc
JP
434 u32 mask = 0x01 << (bitnum & 0x1F);
435 if (bitnum & 0x20)
3c0f3c60 436 pdata->hash_hi |= mask;
a92635dc 437 else
3c0f3c60 438 pdata->hash_lo |= mask;
2f7ca802
SG
439 }
440
a475f603 441 netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
3c0f3c60 442 pdata->hash_hi, pdata->hash_lo);
2f7ca802 443 } else {
a475f603 444 netif_dbg(dev, drv, dev->net, "receive own packets only\n");
2f7ca802
SG
445 pdata->mac_cr &=
446 ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
447 }
448
449 spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
450
451 /* Initiate async writes, as we can't wait for completion here */
769ea6d8 452 ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
1e1d7412 453 check_warn(ret, "failed to initiate async write to HASHH\n");
769ea6d8
SG
454
455 ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
1e1d7412 456 check_warn(ret, "failed to initiate async write to HASHL\n");
769ea6d8
SG
457
458 ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
1e1d7412 459 check_warn(ret, "failed to initiate async write to MAC_CR\n");
2f7ca802
SG
460}
461
769ea6d8
SG
462static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
463 u16 lcladv, u16 rmtadv)
2f7ca802
SG
464{
465 u32 flow, afc_cfg = 0;
466
467 int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
1e1d7412 468 check_warn_return(ret, "Error reading AFC_CFG\n");
2f7ca802
SG
469
470 if (duplex == DUPLEX_FULL) {
bc02ff95 471 u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
2f7ca802
SG
472
473 if (cap & FLOW_CTRL_RX)
474 flow = 0xFFFF0002;
475 else
476 flow = 0;
477
478 if (cap & FLOW_CTRL_TX)
479 afc_cfg |= 0xF;
480 else
481 afc_cfg &= ~0xF;
482
a475f603 483 netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
60b86755
JP
484 cap & FLOW_CTRL_RX ? "enabled" : "disabled",
485 cap & FLOW_CTRL_TX ? "enabled" : "disabled");
2f7ca802 486 } else {
a475f603 487 netif_dbg(dev, link, dev->net, "half duplex\n");
2f7ca802
SG
488 flow = 0;
489 afc_cfg |= 0xF;
490 }
491
769ea6d8 492 ret = smsc95xx_write_reg(dev, FLOW, flow);
1e1d7412 493 check_warn_return(ret, "Error writing FLOW\n");
769ea6d8
SG
494
495 ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
1e1d7412 496 check_warn_return(ret, "Error writing AFC_CFG\n");
769ea6d8
SG
497
498 return 0;
2f7ca802
SG
499}
500
501static int smsc95xx_link_reset(struct usbnet *dev)
502{
503 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
504 struct mii_if_info *mii = &dev->mii;
8ae6daca 505 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
2f7ca802
SG
506 unsigned long flags;
507 u16 lcladv, rmtadv;
769ea6d8 508 int ret;
2f7ca802
SG
509
510 /* clear interrupt status */
769ea6d8 511 ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
1e1d7412 512 check_warn_return(ret, "Error reading PHY_INT_SRC\n");
769ea6d8
SG
513
514 ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
1e1d7412 515 check_warn_return(ret, "Error writing INT_STS\n");
2f7ca802
SG
516
517 mii_check_media(mii, 1, 1);
518 mii_ethtool_gset(&dev->mii, &ecmd);
519 lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
520 rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
521
8ae6daca
DD
522 netif_dbg(dev, link, dev->net,
523 "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
524 ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
2f7ca802
SG
525
526 spin_lock_irqsave(&pdata->mac_cr_lock, flags);
527 if (ecmd.duplex != DUPLEX_FULL) {
528 pdata->mac_cr &= ~MAC_CR_FDPX_;
529 pdata->mac_cr |= MAC_CR_RCVOWN_;
530 } else {
531 pdata->mac_cr &= ~MAC_CR_RCVOWN_;
532 pdata->mac_cr |= MAC_CR_FDPX_;
533 }
534 spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
535
769ea6d8 536 ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
1e1d7412 537 check_warn_return(ret, "Error writing MAC_CR\n");
2f7ca802 538
769ea6d8 539 ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
1e1d7412 540 check_warn_return(ret, "Error updating PHY flow control\n");
2f7ca802
SG
541
542 return 0;
543}
544
545static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
546{
547 u32 intdata;
548
549 if (urb->actual_length != 4) {
60b86755
JP
550 netdev_warn(dev->net, "unexpected urb length %d\n",
551 urb->actual_length);
2f7ca802
SG
552 return;
553 }
554
555 memcpy(&intdata, urb->transfer_buffer, 4);
1d74a6bd 556 le32_to_cpus(&intdata);
2f7ca802 557
a475f603 558 netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
2f7ca802
SG
559
560 if (intdata & INT_ENP_PHY_INT_)
561 usbnet_defer_kevent(dev, EVENT_LINK_RESET);
562 else
60b86755
JP
563 netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
564 intdata);
2f7ca802
SG
565}
566
f7b29271 567/* Enable or disable Tx & Rx checksum offload engines */
c8f44aff
MM
568static int smsc95xx_set_features(struct net_device *netdev,
569 netdev_features_t features)
2f7ca802 570{
78e47fe4 571 struct usbnet *dev = netdev_priv(netdev);
2f7ca802 572 u32 read_buf;
78e47fe4
MM
573 int ret;
574
575 ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
769ea6d8 576 check_warn_return(ret, "Failed to read COE_CR: %d\n", ret);
2f7ca802 577
78e47fe4 578 if (features & NETIF_F_HW_CSUM)
f7b29271
SG
579 read_buf |= Tx_COE_EN_;
580 else
581 read_buf &= ~Tx_COE_EN_;
582
78e47fe4 583 if (features & NETIF_F_RXCSUM)
2f7ca802
SG
584 read_buf |= Rx_COE_EN_;
585 else
586 read_buf &= ~Rx_COE_EN_;
587
588 ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
769ea6d8 589 check_warn_return(ret, "Failed to write COE_CR: %d\n", ret);
2f7ca802 590
a475f603 591 netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
2f7ca802
SG
592 return 0;
593}
594
595static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
596{
597 return MAX_EEPROM_SIZE;
598}
599
600static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
601 struct ethtool_eeprom *ee, u8 *data)
602{
603 struct usbnet *dev = netdev_priv(netdev);
604
605 ee->magic = LAN95XX_EEPROM_MAGIC;
606
607 return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
608}
609
610static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
611 struct ethtool_eeprom *ee, u8 *data)
612{
613 struct usbnet *dev = netdev_priv(netdev);
614
615 if (ee->magic != LAN95XX_EEPROM_MAGIC) {
60b86755
JP
616 netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
617 ee->magic);
2f7ca802
SG
618 return -EINVAL;
619 }
620
621 return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
622}
623
9fa32e94
EV
624static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
625{
626 /* all smsc95xx registers */
627 return COE_CR - ID_REV + 1;
628}
629
630static void
631smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
632 void *buf)
633{
634 struct usbnet *dev = netdev_priv(netdev);
d348446b
DC
635 unsigned int i, j;
636 int retval;
9fa32e94
EV
637 u32 *data = buf;
638
639 retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
640 if (retval < 0) {
641 netdev_warn(netdev, "REGS: cannot read ID_REV\n");
642 return;
643 }
644
645 for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
646 retval = smsc95xx_read_reg(dev, i, &data[j]);
647 if (retval < 0) {
648 netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
649 return;
650 }
651 }
652}
653
e0e474a8
SG
654static void smsc95xx_ethtool_get_wol(struct net_device *net,
655 struct ethtool_wolinfo *wolinfo)
656{
657 struct usbnet *dev = netdev_priv(net);
658 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
659
660 wolinfo->supported = SUPPORTED_WAKE;
661 wolinfo->wolopts = pdata->wolopts;
662}
663
664static int smsc95xx_ethtool_set_wol(struct net_device *net,
665 struct ethtool_wolinfo *wolinfo)
666{
667 struct usbnet *dev = netdev_priv(net);
668 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
3b14692c 669 int ret;
e0e474a8
SG
670
671 pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
3b14692c
SG
672
673 ret = device_set_wakeup_enable(&dev->udev->dev, pdata->wolopts);
674 check_warn_return(ret, "device_set_wakeup_enable error %d\n", ret);
675
e0e474a8
SG
676 return 0;
677}
678
0fc0b732 679static const struct ethtool_ops smsc95xx_ethtool_ops = {
2f7ca802
SG
680 .get_link = usbnet_get_link,
681 .nway_reset = usbnet_nway_reset,
682 .get_drvinfo = usbnet_get_drvinfo,
683 .get_msglevel = usbnet_get_msglevel,
684 .set_msglevel = usbnet_set_msglevel,
685 .get_settings = usbnet_get_settings,
686 .set_settings = usbnet_set_settings,
687 .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
688 .get_eeprom = smsc95xx_ethtool_get_eeprom,
689 .set_eeprom = smsc95xx_ethtool_set_eeprom,
9fa32e94
EV
690 .get_regs_len = smsc95xx_ethtool_getregslen,
691 .get_regs = smsc95xx_ethtool_getregs,
e0e474a8
SG
692 .get_wol = smsc95xx_ethtool_get_wol,
693 .set_wol = smsc95xx_ethtool_set_wol,
2f7ca802
SG
694};
695
696static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
697{
698 struct usbnet *dev = netdev_priv(netdev);
699
700 if (!netif_running(netdev))
701 return -EINVAL;
702
703 return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
704}
705
706static void smsc95xx_init_mac_address(struct usbnet *dev)
707{
708 /* try reading mac address from EEPROM */
709 if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
710 dev->net->dev_addr) == 0) {
711 if (is_valid_ether_addr(dev->net->dev_addr)) {
712 /* eeprom values are valid so use them */
a475f603 713 netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
2f7ca802
SG
714 return;
715 }
716 }
717
718 /* no eeprom, or eeprom values are invalid. generate random MAC */
f2cedb63 719 eth_hw_addr_random(dev->net);
c7e12ead 720 netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
2f7ca802
SG
721}
722
723static int smsc95xx_set_mac_address(struct usbnet *dev)
724{
725 u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
726 dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
727 u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
728 int ret;
729
730 ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
769ea6d8 731 check_warn_return(ret, "Failed to write ADDRL: %d\n", ret);
2f7ca802
SG
732
733 ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
769ea6d8 734 check_warn_return(ret, "Failed to write ADDRH: %d\n", ret);
2f7ca802
SG
735
736 return 0;
737}
738
739/* starts the TX path */
769ea6d8 740static int smsc95xx_start_tx_path(struct usbnet *dev)
2f7ca802
SG
741{
742 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
743 unsigned long flags;
769ea6d8 744 int ret;
2f7ca802
SG
745
746 /* Enable Tx at MAC */
747 spin_lock_irqsave(&pdata->mac_cr_lock, flags);
748 pdata->mac_cr |= MAC_CR_TXEN_;
749 spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
750
769ea6d8
SG
751 ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
752 check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
2f7ca802
SG
753
754 /* Enable Tx at SCSRs */
769ea6d8
SG
755 ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
756 check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret);
757
758 return 0;
2f7ca802
SG
759}
760
761/* Starts the Receive path */
ec32115d 762static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm)
2f7ca802
SG
763{
764 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
765 unsigned long flags;
769ea6d8 766 int ret;
2f7ca802
SG
767
768 spin_lock_irqsave(&pdata->mac_cr_lock, flags);
769 pdata->mac_cr |= MAC_CR_RXEN_;
770 spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
771
ec32115d 772 ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm);
769ea6d8
SG
773 check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
774
775 return 0;
2f7ca802
SG
776}
777
778static int smsc95xx_phy_initialize(struct usbnet *dev)
779{
769ea6d8 780 int bmcr, ret, timeout = 0;
db443c44 781
2f7ca802
SG
782 /* Initialize MII structure */
783 dev->mii.dev = dev->net;
784 dev->mii.mdio_read = smsc95xx_mdio_read;
785 dev->mii.mdio_write = smsc95xx_mdio_write;
786 dev->mii.phy_id_mask = 0x1f;
787 dev->mii.reg_num_mask = 0x1f;
788 dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
789
db443c44 790 /* reset phy and wait for reset to complete */
2f7ca802 791 smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
db443c44
SG
792
793 do {
794 msleep(10);
795 bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
796 timeout++;
d9460920 797 } while ((bmcr & BMCR_RESET) && (timeout < 100));
db443c44
SG
798
799 if (timeout >= 100) {
800 netdev_warn(dev->net, "timeout on PHY Reset");
801 return -EIO;
802 }
803
2f7ca802
SG
804 smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
805 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
806 ADVERTISE_PAUSE_ASYM);
807
808 /* read to clear */
769ea6d8 809 ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
1e1d7412 810 check_warn_return(ret, "Failed to read PHY_INT_SRC during init\n");
2f7ca802
SG
811
812 smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
813 PHY_INT_MASK_DEFAULT_);
814 mii_nway_restart(&dev->mii);
815
a475f603 816 netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
2f7ca802
SG
817 return 0;
818}
819
820static int smsc95xx_reset(struct usbnet *dev)
821{
822 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
823 u32 read_buf, write_buf, burst_cap;
824 int ret = 0, timeout;
2f7ca802 825
a475f603 826 netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
2f7ca802 827
4436761b 828 ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
769ea6d8 829 check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
2f7ca802
SG
830
831 timeout = 0;
832 do {
cf2acec2 833 msleep(10);
2f7ca802 834 ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
769ea6d8 835 check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
2f7ca802
SG
836 timeout++;
837 } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
838
839 if (timeout >= 100) {
60b86755 840 netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
2f7ca802
SG
841 return ret;
842 }
843
4436761b 844 ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
769ea6d8 845 check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret);
2f7ca802
SG
846
847 timeout = 0;
848 do {
cf2acec2 849 msleep(10);
2f7ca802 850 ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
769ea6d8 851 check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret);
2f7ca802
SG
852 timeout++;
853 } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
854
855 if (timeout >= 100) {
60b86755 856 netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
2f7ca802
SG
857 return ret;
858 }
859
2f7ca802
SG
860 ret = smsc95xx_set_mac_address(dev);
861 if (ret < 0)
862 return ret;
863
1e1d7412
JP
864 netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n",
865 dev->net->dev_addr);
2f7ca802
SG
866
867 ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
769ea6d8 868 check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
2f7ca802 869
1e1d7412
JP
870 netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n",
871 read_buf);
2f7ca802
SG
872
873 read_buf |= HW_CFG_BIR_;
874
875 ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
769ea6d8 876 check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
2f7ca802
SG
877
878 ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
769ea6d8 879 check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
a475f603
JP
880 netif_dbg(dev, ifup, dev->net,
881 "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
882 read_buf);
2f7ca802
SG
883
884 if (!turbo_mode) {
885 burst_cap = 0;
886 dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
887 } else if (dev->udev->speed == USB_SPEED_HIGH) {
888 burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
889 dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
890 } else {
891 burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
892 dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
893 }
894
1e1d7412
JP
895 netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n",
896 (ulong)dev->rx_urb_size);
2f7ca802
SG
897
898 ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
769ea6d8 899 check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
2f7ca802
SG
900
901 ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
769ea6d8
SG
902 check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
903
a475f603
JP
904 netif_dbg(dev, ifup, dev->net,
905 "Read Value from BURST_CAP after writing: 0x%08x\n",
906 read_buf);
2f7ca802 907
4436761b 908 ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
769ea6d8 909 check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
2f7ca802
SG
910
911 ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
769ea6d8
SG
912 check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
913
a475f603
JP
914 netif_dbg(dev, ifup, dev->net,
915 "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
916 read_buf);
2f7ca802
SG
917
918 ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
769ea6d8
SG
919 check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
920
1e1d7412
JP
921 netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG: 0x%08x\n",
922 read_buf);
2f7ca802
SG
923
924 if (turbo_mode)
925 read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
926
927 read_buf &= ~HW_CFG_RXDOFF_;
928
929 /* set Rx data offset=2, Make IP header aligns on word boundary. */
930 read_buf |= NET_IP_ALIGN << 9;
931
932 ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
769ea6d8 933 check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
2f7ca802
SG
934
935 ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
769ea6d8
SG
936 check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
937
a475f603
JP
938 netif_dbg(dev, ifup, dev->net,
939 "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
2f7ca802 940
4436761b 941 ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
769ea6d8 942 check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
2f7ca802
SG
943
944 ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
769ea6d8 945 check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
a475f603 946 netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
2f7ca802 947
f293501c
SG
948 /* Configure GPIO pins as LED outputs */
949 write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
950 LED_GPIO_CFG_FDX_LED;
951 ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
769ea6d8 952 check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret);
f293501c 953
2f7ca802 954 /* Init Tx */
4436761b 955 ret = smsc95xx_write_reg(dev, FLOW, 0);
769ea6d8 956 check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
2f7ca802 957
4436761b 958 ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
769ea6d8 959 check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret);
2f7ca802
SG
960
961 /* Don't need mac_cr_lock during initialisation */
962 ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
769ea6d8 963 check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
2f7ca802
SG
964
965 /* Init Rx */
966 /* Set Vlan */
4436761b 967 ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
769ea6d8 968 check_warn_return(ret, "Failed to write VLAN1: %d\n", ret);
2f7ca802 969
f7b29271 970 /* Enable or disable checksum offload engines */
769ea6d8 971 ret = smsc95xx_set_features(dev->net, dev->net->features);
1e1d7412 972 check_warn_return(ret, "Failed to set checksum offload features\n");
2f7ca802
SG
973
974 smsc95xx_set_multicast(dev->net);
975
769ea6d8 976 ret = smsc95xx_phy_initialize(dev);
1e1d7412 977 check_warn_return(ret, "Failed to init PHY\n");
2f7ca802
SG
978
979 ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
769ea6d8 980 check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
2f7ca802
SG
981
982 /* enable PHY interrupts */
983 read_buf |= INT_EP_CTL_PHY_INT_;
984
985 ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
769ea6d8 986 check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
2f7ca802 987
769ea6d8 988 ret = smsc95xx_start_tx_path(dev);
1e1d7412 989 check_warn_return(ret, "Failed to start TX path\n");
769ea6d8 990
ec32115d 991 ret = smsc95xx_start_rx_path(dev, 0);
1e1d7412 992 check_warn_return(ret, "Failed to start RX path\n");
2f7ca802 993
a475f603 994 netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
2f7ca802
SG
995 return 0;
996}
997
63e77b39
SH
998static const struct net_device_ops smsc95xx_netdev_ops = {
999 .ndo_open = usbnet_open,
1000 .ndo_stop = usbnet_stop,
1001 .ndo_start_xmit = usbnet_start_xmit,
1002 .ndo_tx_timeout = usbnet_tx_timeout,
1003 .ndo_change_mtu = usbnet_change_mtu,
1004 .ndo_set_mac_address = eth_mac_addr,
1005 .ndo_validate_addr = eth_validate_addr,
1006 .ndo_do_ioctl = smsc95xx_ioctl,
afc4b13d 1007 .ndo_set_rx_mode = smsc95xx_set_multicast,
78e47fe4 1008 .ndo_set_features = smsc95xx_set_features,
63e77b39
SH
1009};
1010
2f7ca802
SG
1011static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
1012{
1013 struct smsc95xx_priv *pdata = NULL;
bbd9f9ee 1014 u32 val;
2f7ca802
SG
1015 int ret;
1016
1017 printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
1018
1019 ret = usbnet_get_endpoints(dev, intf);
769ea6d8 1020 check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
2f7ca802
SG
1021
1022 dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
1023 GFP_KERNEL);
1024
1025 pdata = (struct smsc95xx_priv *)(dev->data[0]);
1026 if (!pdata) {
60b86755 1027 netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
2f7ca802
SG
1028 return -ENOMEM;
1029 }
1030
1031 spin_lock_init(&pdata->mac_cr_lock);
1032
78e47fe4
MM
1033 if (DEFAULT_TX_CSUM_ENABLE)
1034 dev->net->features |= NETIF_F_HW_CSUM;
1035 if (DEFAULT_RX_CSUM_ENABLE)
1036 dev->net->features |= NETIF_F_RXCSUM;
1037
1038 dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
2f7ca802 1039
f4e8ab7c
BB
1040 smsc95xx_init_mac_address(dev);
1041
2f7ca802
SG
1042 /* Init all registers */
1043 ret = smsc95xx_reset(dev);
1044
bbd9f9ee
SG
1045 /* detect device revision as different features may be available */
1046 ret = smsc95xx_read_reg(dev, ID_REV, &val);
1047 check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
1048 val >>= 16;
9ebca507
SG
1049
1050 if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9530_) ||
1051 (val == ID_REV_CHIP_ID_89530_) || (val == ID_REV_CHIP_ID_9730_))
1052 pdata->features = (FEATURE_8_WAKEUP_FILTERS |
1053 FEATURE_PHY_NLP_CROSSOVER |
1054 FEATURE_AUTOSUSPEND);
1055 else if (val == ID_REV_CHIP_ID_9512_)
1056 pdata->features = FEATURE_8_WAKEUP_FILTERS;
bbd9f9ee 1057
63e77b39 1058 dev->net->netdev_ops = &smsc95xx_netdev_ops;
2f7ca802 1059 dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
2f7ca802 1060 dev->net->flags |= IFF_MULTICAST;
78e47fe4 1061 dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
9bbf5660 1062 dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
2f7ca802
SG
1063 return 0;
1064}
1065
1066static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
1067{
1068 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
1069 if (pdata) {
a475f603 1070 netif_dbg(dev, ifdown, dev->net, "free pdata\n");
2f7ca802
SG
1071 kfree(pdata);
1072 pdata = NULL;
1073 dev->data[0] = 0;
1074 }
1075}
1076
bbd9f9ee
SG
1077static u16 smsc_crc(const u8 *buffer, size_t len, int filter)
1078{
1079 return bitrev16(crc16(0xFFFF, buffer, len)) << ((filter % 2) * 16);
1080}
1081
e5e3af83
SG
1082static int smsc95xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask)
1083{
1084 struct mii_if_info *mii = &dev->mii;
1085 int ret;
1086
1e1d7412 1087 netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n");
e5e3af83
SG
1088
1089 /* read to clear */
1090 ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC);
1e1d7412 1091 check_warn_return(ret, "Error reading PHY_INT_SRC\n");
e5e3af83
SG
1092
1093 /* enable interrupt source */
1094 ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK);
1e1d7412 1095 check_warn_return(ret, "Error reading PHY_INT_MASK\n");
e5e3af83
SG
1096
1097 ret |= mask;
1098
1099 smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret);
1100
1101 return 0;
1102}
1103
1104static int smsc95xx_link_ok_nopm(struct usbnet *dev)
1105{
1106 struct mii_if_info *mii = &dev->mii;
1107 int ret;
1108
1109 /* first, a dummy read, needed to latch some MII phys */
1110 ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
1e1d7412 1111 check_warn_return(ret, "Error reading MII_BMSR\n");
e5e3af83
SG
1112
1113 ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
1e1d7412 1114 check_warn_return(ret, "Error reading MII_BMSR\n");
e5e3af83
SG
1115
1116 return !!(ret & BMSR_LSTATUS);
1117}
1118
319b95b5
SG
1119static int smsc95xx_enter_suspend0(struct usbnet *dev)
1120{
1121 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
1122 u32 val;
1123 int ret;
1124
1125 ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1e1d7412 1126 check_warn_return(ret, "Error reading PM_CTRL\n");
319b95b5
SG
1127
1128 val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
1129 val |= PM_CTL_SUS_MODE_0;
1130
1131 ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1e1d7412 1132 check_warn_return(ret, "Error writing PM_CTRL\n");
319b95b5
SG
1133
1134 /* clear wol status */
1135 val &= ~PM_CTL_WUPS_;
1136 val |= PM_CTL_WUPS_WOL_;
1137
1138 /* enable energy detection */
1139 if (pdata->wolopts & WAKE_PHY)
1140 val |= PM_CTL_WUPS_ED_;
1141
1142 ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1e1d7412 1143 check_warn_return(ret, "Error writing PM_CTRL\n");
319b95b5
SG
1144
1145 /* read back PM_CTRL */
1146 ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1e1d7412 1147 check_warn_return(ret, "Error reading PM_CTRL\n");
319b95b5 1148
319b95b5
SG
1149 return 0;
1150}
1151
1152static int smsc95xx_enter_suspend1(struct usbnet *dev)
1153{
1154 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
1155 struct mii_if_info *mii = &dev->mii;
1156 u32 val;
1157 int ret;
1158
1159 /* reconfigure link pulse detection timing for
1160 * compatibility with non-standard link partners
1161 */
1162 if (pdata->features & FEATURE_PHY_NLP_CROSSOVER)
1163 smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_EDPD_CONFIG,
1164 PHY_EDPD_CONFIG_DEFAULT);
1165
1166 /* enable energy detect power-down mode */
1167 ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS);
1e1d7412 1168 check_warn_return(ret, "Error reading PHY_MODE_CTRL_STS\n");
319b95b5
SG
1169
1170 ret |= MODE_CTRL_STS_EDPWRDOWN_;
1171
1172 smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS, ret);
1173
1174 /* enter SUSPEND1 mode */
1175 ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1e1d7412 1176 check_warn_return(ret, "Error reading PM_CTRL\n");
319b95b5
SG
1177
1178 val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
1179 val |= PM_CTL_SUS_MODE_1;
1180
1181 ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1e1d7412 1182 check_warn_return(ret, "Error writing PM_CTRL\n");
319b95b5
SG
1183
1184 /* clear wol status, enable energy detection */
1185 val &= ~PM_CTL_WUPS_;
1186 val |= (PM_CTL_WUPS_ED_ | PM_CTL_ED_EN_);
1187
1188 ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1e1d7412 1189 check_warn_return(ret, "Error writing PM_CTRL\n");
319b95b5 1190
319b95b5
SG
1191 return 0;
1192}
1193
1194static int smsc95xx_enter_suspend2(struct usbnet *dev)
1195{
1196 u32 val;
1197 int ret;
1198
1199 ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1e1d7412 1200 check_warn_return(ret, "Error reading PM_CTRL\n");
319b95b5
SG
1201
1202 val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
1203 val |= PM_CTL_SUS_MODE_2;
1204
1205 ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1e1d7412 1206 check_warn_return(ret, "Error writing PM_CTRL\n");
319b95b5
SG
1207
1208 return 0;
1209}
1210
b5a04475
SG
1211static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
1212{
1213 struct usbnet *dev = usb_get_intfdata(intf);
e0e474a8 1214 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
e5e3af83 1215 u32 val, link_up;
b5a04475 1216 int ret;
b5a04475 1217
b5a04475 1218 ret = usbnet_suspend(intf, message);
1e1d7412 1219 check_warn_return(ret, "usbnet_suspend error\n");
b5a04475 1220
e5e3af83
SG
1221 /* determine if link is up using only _nopm functions */
1222 link_up = smsc95xx_link_ok_nopm(dev);
1223
1224 /* if no wol options set, or if link is down and we're not waking on
1225 * PHY activity, enter lowest power SUSPEND2 mode
1226 */
1227 if (!(pdata->wolopts & SUPPORTED_WAKE) ||
1228 !(link_up || (pdata->wolopts & WAKE_PHY))) {
1e1d7412 1229 netdev_info(dev->net, "entering SUSPEND2 mode\n");
e0e474a8
SG
1230
1231 /* disable energy detect (link up) & wake up events */
ec32115d 1232 ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
3b9f7d8c 1233 check_warn_goto_done(ret, "Error reading WUCSR\n");
e0e474a8
SG
1234
1235 val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);
1236
ec32115d 1237 ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
3b9f7d8c 1238 check_warn_goto_done(ret, "Error writing WUCSR\n");
e0e474a8 1239
ec32115d 1240 ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
3b9f7d8c 1241 check_warn_goto_done(ret, "Error reading PM_CTRL\n");
e0e474a8
SG
1242
1243 val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);
1244
ec32115d 1245 ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
3b9f7d8c 1246 check_warn_goto_done(ret, "Error writing PM_CTRL\n");
e0e474a8 1247
3b9f7d8c
SG
1248 ret = smsc95xx_enter_suspend2(dev);
1249 goto done;
e0e474a8
SG
1250 }
1251
e5e3af83
SG
1252 if (pdata->wolopts & WAKE_PHY) {
1253 ret = smsc95xx_enable_phy_wakeup_interrupts(dev,
1254 (PHY_INT_MASK_ANEG_COMP_ | PHY_INT_MASK_LINK_DOWN_));
3b9f7d8c 1255 check_warn_goto_done(ret, "error enabling PHY wakeup ints\n");
e5e3af83
SG
1256
1257 /* if link is down then configure EDPD and enter SUSPEND1,
1258 * otherwise enter SUSPEND0 below
1259 */
1260 if (!link_up) {
1e1d7412 1261 netdev_info(dev->net, "entering SUSPEND1 mode\n");
3b9f7d8c
SG
1262 ret = smsc95xx_enter_suspend1(dev);
1263 goto done;
e5e3af83
SG
1264 }
1265 }
1266
bbd9f9ee 1267 if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
eed9a729 1268 u32 *filter_mask = kzalloc(sizeof(u32) * 32, GFP_KERNEL);
06a221be
ML
1269 u32 command[2];
1270 u32 offset[2];
1271 u32 crc[4];
9ebca507
SG
1272 int wuff_filter_count =
1273 (pdata->features & FEATURE_8_WAKEUP_FILTERS) ?
1274 LAN9500A_WUFF_NUM : LAN9500_WUFF_NUM;
bbd9f9ee
SG
1275 int i, filter = 0;
1276
eed9a729
SG
1277 if (!filter_mask) {
1278 netdev_warn(dev->net, "Unable to allocate filter_mask\n");
3b9f7d8c
SG
1279 ret = -ENOMEM;
1280 goto done;
eed9a729
SG
1281 }
1282
06a221be
ML
1283 memset(command, 0, sizeof(command));
1284 memset(offset, 0, sizeof(offset));
1285 memset(crc, 0, sizeof(crc));
1286
bbd9f9ee
SG
1287 if (pdata->wolopts & WAKE_BCAST) {
1288 const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF};
1e1d7412 1289 netdev_info(dev->net, "enabling broadcast detection\n");
bbd9f9ee
SG
1290 filter_mask[filter * 4] = 0x003F;
1291 filter_mask[filter * 4 + 1] = 0x00;
1292 filter_mask[filter * 4 + 2] = 0x00;
1293 filter_mask[filter * 4 + 3] = 0x00;
1294 command[filter/4] |= 0x05UL << ((filter % 4) * 8);
1295 offset[filter/4] |= 0x00 << ((filter % 4) * 8);
1296 crc[filter/2] |= smsc_crc(bcast, 6, filter);
1297 filter++;
1298 }
1299
1300 if (pdata->wolopts & WAKE_MCAST) {
1301 const u8 mcast[] = {0x01, 0x00, 0x5E};
1e1d7412 1302 netdev_info(dev->net, "enabling multicast detection\n");
bbd9f9ee
SG
1303 filter_mask[filter * 4] = 0x0007;
1304 filter_mask[filter * 4 + 1] = 0x00;
1305 filter_mask[filter * 4 + 2] = 0x00;
1306 filter_mask[filter * 4 + 3] = 0x00;
1307 command[filter/4] |= 0x09UL << ((filter % 4) * 8);
1308 offset[filter/4] |= 0x00 << ((filter % 4) * 8);
1309 crc[filter/2] |= smsc_crc(mcast, 3, filter);
1310 filter++;
1311 }
1312
1313 if (pdata->wolopts & WAKE_ARP) {
1314 const u8 arp[] = {0x08, 0x06};
1e1d7412 1315 netdev_info(dev->net, "enabling ARP detection\n");
bbd9f9ee
SG
1316 filter_mask[filter * 4] = 0x0003;
1317 filter_mask[filter * 4 + 1] = 0x00;
1318 filter_mask[filter * 4 + 2] = 0x00;
1319 filter_mask[filter * 4 + 3] = 0x00;
1320 command[filter/4] |= 0x05UL << ((filter % 4) * 8);
1321 offset[filter/4] |= 0x0C << ((filter % 4) * 8);
1322 crc[filter/2] |= smsc_crc(arp, 2, filter);
1323 filter++;
1324 }
1325
1326 if (pdata->wolopts & WAKE_UCAST) {
1e1d7412 1327 netdev_info(dev->net, "enabling unicast detection\n");
bbd9f9ee
SG
1328 filter_mask[filter * 4] = 0x003F;
1329 filter_mask[filter * 4 + 1] = 0x00;
1330 filter_mask[filter * 4 + 2] = 0x00;
1331 filter_mask[filter * 4 + 3] = 0x00;
1332 command[filter/4] |= 0x01UL << ((filter % 4) * 8);
1333 offset[filter/4] |= 0x00 << ((filter % 4) * 8);
1334 crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter);
1335 filter++;
1336 }
1337
9ebca507 1338 for (i = 0; i < (wuff_filter_count * 4); i++) {
ec32115d 1339 ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]);
06a221be
ML
1340 if (ret < 0)
1341 kfree(filter_mask);
3b9f7d8c 1342 check_warn_goto_done(ret, "Error writing WUFF\n");
bbd9f9ee 1343 }
06a221be 1344 kfree(filter_mask);
bbd9f9ee 1345
9ebca507 1346 for (i = 0; i < (wuff_filter_count / 4); i++) {
ec32115d 1347 ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]);
3b9f7d8c 1348 check_warn_goto_done(ret, "Error writing WUFF\n");
bbd9f9ee
SG
1349 }
1350
9ebca507 1351 for (i = 0; i < (wuff_filter_count / 4); i++) {
ec32115d 1352 ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]);
3b9f7d8c 1353 check_warn_goto_done(ret, "Error writing WUFF\n");
bbd9f9ee
SG
1354 }
1355
9ebca507 1356 for (i = 0; i < (wuff_filter_count / 2); i++) {
ec32115d 1357 ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]);
3b9f7d8c 1358 check_warn_goto_done(ret, "Error writing WUFF\n");
bbd9f9ee
SG
1359 }
1360
1361 /* clear any pending pattern match packet status */
ec32115d 1362 ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
3b9f7d8c 1363 check_warn_goto_done(ret, "Error reading WUCSR\n");
bbd9f9ee
SG
1364
1365 val |= WUCSR_WUFR_;
1366
ec32115d 1367 ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
3b9f7d8c 1368 check_warn_goto_done(ret, "Error writing WUCSR\n");
bbd9f9ee
SG
1369 }
1370
e0e474a8
SG
1371 if (pdata->wolopts & WAKE_MAGIC) {
1372 /* clear any pending magic packet status */
ec32115d 1373 ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
3b9f7d8c 1374 check_warn_goto_done(ret, "Error reading WUCSR\n");
e0e474a8
SG
1375
1376 val |= WUCSR_MPR_;
1377
ec32115d 1378 ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
3b9f7d8c 1379 check_warn_goto_done(ret, "Error writing WUCSR\n");
e0e474a8
SG
1380 }
1381
bbd9f9ee 1382 /* enable/disable wakeup sources */
ec32115d 1383 ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
3b9f7d8c 1384 check_warn_goto_done(ret, "Error reading WUCSR\n");
e0e474a8 1385
bbd9f9ee 1386 if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
1e1d7412 1387 netdev_info(dev->net, "enabling pattern match wakeup\n");
bbd9f9ee
SG
1388 val |= WUCSR_WAKE_EN_;
1389 } else {
1e1d7412 1390 netdev_info(dev->net, "disabling pattern match wakeup\n");
bbd9f9ee
SG
1391 val &= ~WUCSR_WAKE_EN_;
1392 }
1393
e0e474a8 1394 if (pdata->wolopts & WAKE_MAGIC) {
1e1d7412 1395 netdev_info(dev->net, "enabling magic packet wakeup\n");
e0e474a8
SG
1396 val |= WUCSR_MPEN_;
1397 } else {
1e1d7412 1398 netdev_info(dev->net, "disabling magic packet wakeup\n");
e0e474a8
SG
1399 val &= ~WUCSR_MPEN_;
1400 }
1401
ec32115d 1402 ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
3b9f7d8c 1403 check_warn_goto_done(ret, "Error writing WUCSR\n");
e0e474a8
SG
1404
1405 /* enable wol wakeup source */
ec32115d 1406 ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
3b9f7d8c 1407 check_warn_goto_done(ret, "Error reading PM_CTRL\n");
e0e474a8
SG
1408
1409 val |= PM_CTL_WOL_EN_;
1410
e5e3af83
SG
1411 /* phy energy detect wakeup source */
1412 if (pdata->wolopts & WAKE_PHY)
1413 val |= PM_CTL_ED_EN_;
1414
ec32115d 1415 ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
3b9f7d8c 1416 check_warn_goto_done(ret, "Error writing PM_CTRL\n");
e0e474a8 1417
bbd9f9ee 1418 /* enable receiver to enable frame reception */
ec32115d 1419 smsc95xx_start_rx_path(dev, 1);
e0e474a8
SG
1420
1421 /* some wol options are enabled, so enter SUSPEND0 */
1e1d7412 1422 netdev_info(dev->net, "entering SUSPEND0 mode\n");
3b9f7d8c
SG
1423 ret = smsc95xx_enter_suspend0(dev);
1424
1425done:
1426 if (ret)
1427 usbnet_resume(intf);
1428 return ret;
e0e474a8
SG
1429}
1430
1431static int smsc95xx_resume(struct usb_interface *intf)
1432{
1433 struct usbnet *dev = usb_get_intfdata(intf);
1434 struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
1435 int ret;
1436 u32 val;
1437
1438 BUG_ON(!dev);
1439
bbd9f9ee 1440 if (pdata->wolopts) {
bbd9f9ee 1441 /* clear wake-up sources */
ec32115d 1442 ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
1e1d7412 1443 check_warn_return(ret, "Error reading WUCSR\n");
e0e474a8 1444
bbd9f9ee 1445 val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_);
e0e474a8 1446
ec32115d 1447 ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
1e1d7412 1448 check_warn_return(ret, "Error writing WUCSR\n");
e0e474a8
SG
1449
1450 /* clear wake-up status */
ec32115d 1451 ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1e1d7412 1452 check_warn_return(ret, "Error reading PM_CTRL\n");
e0e474a8
SG
1453
1454 val &= ~PM_CTL_WOL_EN_;
1455 val |= PM_CTL_WUPS_;
1456
ec32115d 1457 ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1e1d7412 1458 check_warn_return(ret, "Error writing PM_CTRL\n");
e0e474a8
SG
1459 }
1460
af3d7c1e 1461 ret = usbnet_resume(intf);
1e1d7412 1462 check_warn_return(ret, "usbnet_resume error\n");
e0e474a8 1463
b5a04475
SG
1464 return 0;
1465}
1466
2f7ca802
SG
1467static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
1468{
1469 skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
1470 skb->ip_summed = CHECKSUM_COMPLETE;
1471 skb_trim(skb, skb->len - 2);
1472}
1473
1474static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
1475{
2f7ca802
SG
1476 while (skb->len > 0) {
1477 u32 header, align_count;
1478 struct sk_buff *ax_skb;
1479 unsigned char *packet;
1480 u16 size;
1481
1482 memcpy(&header, skb->data, sizeof(header));
1483 le32_to_cpus(&header);
1484 skb_pull(skb, 4 + NET_IP_ALIGN);
1485 packet = skb->data;
1486
1487 /* get the packet length */
1488 size = (u16)((header & RX_STS_FL_) >> 16);
1489 align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
1490
1491 if (unlikely(header & RX_STS_ES_)) {
a475f603
JP
1492 netif_dbg(dev, rx_err, dev->net,
1493 "Error header=0x%08x\n", header);
80667ac1
HX
1494 dev->net->stats.rx_errors++;
1495 dev->net->stats.rx_dropped++;
2f7ca802
SG
1496
1497 if (header & RX_STS_CRC_) {
80667ac1 1498 dev->net->stats.rx_crc_errors++;
2f7ca802
SG
1499 } else {
1500 if (header & (RX_STS_TL_ | RX_STS_RF_))
80667ac1 1501 dev->net->stats.rx_frame_errors++;
2f7ca802
SG
1502
1503 if ((header & RX_STS_LE_) &&
1504 (!(header & RX_STS_FT_)))
80667ac1 1505 dev->net->stats.rx_length_errors++;
2f7ca802
SG
1506 }
1507 } else {
1508 /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
1509 if (unlikely(size > (ETH_FRAME_LEN + 12))) {
a475f603
JP
1510 netif_dbg(dev, rx_err, dev->net,
1511 "size err header=0x%08x\n", header);
2f7ca802
SG
1512 return 0;
1513 }
1514
1515 /* last frame in this batch */
1516 if (skb->len == size) {
78e47fe4 1517 if (dev->net->features & NETIF_F_RXCSUM)
2f7ca802 1518 smsc95xx_rx_csum_offload(skb);
df18acca 1519 skb_trim(skb, skb->len - 4); /* remove fcs */
2f7ca802
SG
1520 skb->truesize = size + sizeof(struct sk_buff);
1521
1522 return 1;
1523 }
1524
1525 ax_skb = skb_clone(skb, GFP_ATOMIC);
1526 if (unlikely(!ax_skb)) {
60b86755 1527 netdev_warn(dev->net, "Error allocating skb\n");
2f7ca802
SG
1528 return 0;
1529 }
1530
1531 ax_skb->len = size;
1532 ax_skb->data = packet;
1533 skb_set_tail_pointer(ax_skb, size);
1534
78e47fe4 1535 if (dev->net->features & NETIF_F_RXCSUM)
2f7ca802 1536 smsc95xx_rx_csum_offload(ax_skb);
df18acca 1537 skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
2f7ca802
SG
1538 ax_skb->truesize = size + sizeof(struct sk_buff);
1539
1540 usbnet_skb_return(dev, ax_skb);
1541 }
1542
1543 skb_pull(skb, size);
1544
1545 /* padding bytes before the next frame starts */
1546 if (skb->len)
1547 skb_pull(skb, align_count);
1548 }
1549
1550 if (unlikely(skb->len < 0)) {
60b86755 1551 netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
2f7ca802
SG
1552 return 0;
1553 }
1554
1555 return 1;
1556}
1557
f7b29271
SG
1558static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
1559{
55508d60
MM
1560 u16 low_16 = (u16)skb_checksum_start_offset(skb);
1561 u16 high_16 = low_16 + skb->csum_offset;
f7b29271
SG
1562 return (high_16 << 16) | low_16;
1563}
1564
2f7ca802
SG
1565static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
1566 struct sk_buff *skb, gfp_t flags)
1567{
78e47fe4 1568 bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
f7b29271 1569 int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
2f7ca802
SG
1570 u32 tx_cmd_a, tx_cmd_b;
1571
f7b29271
SG
1572 /* We do not advertise SG, so skbs should be already linearized */
1573 BUG_ON(skb_shinfo(skb)->nr_frags);
1574
1575 if (skb_headroom(skb) < overhead) {
2f7ca802 1576 struct sk_buff *skb2 = skb_copy_expand(skb,
f7b29271 1577 overhead, 0, flags);
2f7ca802
SG
1578 dev_kfree_skb_any(skb);
1579 skb = skb2;
1580 if (!skb)
1581 return NULL;
1582 }
1583
f7b29271 1584 if (csum) {
11bc3088
SG
1585 if (skb->len <= 45) {
1586 /* workaround - hardware tx checksum does not work
1587 * properly with extremely small packets */
55508d60 1588 long csstart = skb_checksum_start_offset(skb);
11bc3088
SG
1589 __wsum calc = csum_partial(skb->data + csstart,
1590 skb->len - csstart, 0);
1591 *((__sum16 *)(skb->data + csstart
1592 + skb->csum_offset)) = csum_fold(calc);
1593
1594 csum = false;
1595 } else {
1596 u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
1597 skb_push(skb, 4);
00acda68 1598 cpu_to_le32s(&csum_preamble);
11bc3088
SG
1599 memcpy(skb->data, &csum_preamble, 4);
1600 }
f7b29271
SG
1601 }
1602
2f7ca802
SG
1603 skb_push(skb, 4);
1604 tx_cmd_b = (u32)(skb->len - 4);
f7b29271
SG
1605 if (csum)
1606 tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
2f7ca802
SG
1607 cpu_to_le32s(&tx_cmd_b);
1608 memcpy(skb->data, &tx_cmd_b, 4);
1609
1610 skb_push(skb, 4);
1611 tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
1612 TX_CMD_A_LAST_SEG_;
1613 cpu_to_le32s(&tx_cmd_a);
1614 memcpy(skb->data, &tx_cmd_a, 4);
1615
1616 return skb;
1617}
1618
1619static const struct driver_info smsc95xx_info = {
1620 .description = "smsc95xx USB 2.0 Ethernet",
1621 .bind = smsc95xx_bind,
1622 .unbind = smsc95xx_unbind,
1623 .link_reset = smsc95xx_link_reset,
1624 .reset = smsc95xx_reset,
1625 .rx_fixup = smsc95xx_rx_fixup,
1626 .tx_fixup = smsc95xx_tx_fixup,
1627 .status = smsc95xx_status,
07d69d42 1628 .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
2f7ca802
SG
1629};
1630
1631static const struct usb_device_id products[] = {
1632 {
1633 /* SMSC9500 USB Ethernet Device */
1634 USB_DEVICE(0x0424, 0x9500),
1635 .driver_info = (unsigned long) &smsc95xx_info,
1636 },
6f41d12b
SG
1637 {
1638 /* SMSC9505 USB Ethernet Device */
1639 USB_DEVICE(0x0424, 0x9505),
1640 .driver_info = (unsigned long) &smsc95xx_info,
1641 },
1642 {
1643 /* SMSC9500A USB Ethernet Device */
1644 USB_DEVICE(0x0424, 0x9E00),
1645 .driver_info = (unsigned long) &smsc95xx_info,
1646 },
1647 {
1648 /* SMSC9505A USB Ethernet Device */
1649 USB_DEVICE(0x0424, 0x9E01),
1650 .driver_info = (unsigned long) &smsc95xx_info,
1651 },
726474b8
SG
1652 {
1653 /* SMSC9512/9514 USB Hub & Ethernet Device */
1654 USB_DEVICE(0x0424, 0xec00),
1655 .driver_info = (unsigned long) &smsc95xx_info,
1656 },
6f41d12b
SG
1657 {
1658 /* SMSC9500 USB Ethernet Device (SAL10) */
1659 USB_DEVICE(0x0424, 0x9900),
1660 .driver_info = (unsigned long) &smsc95xx_info,
1661 },
1662 {
1663 /* SMSC9505 USB Ethernet Device (SAL10) */
1664 USB_DEVICE(0x0424, 0x9901),
1665 .driver_info = (unsigned long) &smsc95xx_info,
1666 },
1667 {
1668 /* SMSC9500A USB Ethernet Device (SAL10) */
1669 USB_DEVICE(0x0424, 0x9902),
1670 .driver_info = (unsigned long) &smsc95xx_info,
1671 },
1672 {
1673 /* SMSC9505A USB Ethernet Device (SAL10) */
1674 USB_DEVICE(0x0424, 0x9903),
1675 .driver_info = (unsigned long) &smsc95xx_info,
1676 },
1677 {
1678 /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
1679 USB_DEVICE(0x0424, 0x9904),
1680 .driver_info = (unsigned long) &smsc95xx_info,
1681 },
1682 {
1683 /* SMSC9500A USB Ethernet Device (HAL) */
1684 USB_DEVICE(0x0424, 0x9905),
1685 .driver_info = (unsigned long) &smsc95xx_info,
1686 },
1687 {
1688 /* SMSC9505A USB Ethernet Device (HAL) */
1689 USB_DEVICE(0x0424, 0x9906),
1690 .driver_info = (unsigned long) &smsc95xx_info,
1691 },
1692 {
1693 /* SMSC9500 USB Ethernet Device (Alternate ID) */
1694 USB_DEVICE(0x0424, 0x9907),
1695 .driver_info = (unsigned long) &smsc95xx_info,
1696 },
1697 {
1698 /* SMSC9500A USB Ethernet Device (Alternate ID) */
1699 USB_DEVICE(0x0424, 0x9908),
1700 .driver_info = (unsigned long) &smsc95xx_info,
1701 },
1702 {
1703 /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
1704 USB_DEVICE(0x0424, 0x9909),
1705 .driver_info = (unsigned long) &smsc95xx_info,
1706 },
88edaa41
SG
1707 {
1708 /* SMSC LAN9530 USB Ethernet Device */
1709 USB_DEVICE(0x0424, 0x9530),
1710 .driver_info = (unsigned long) &smsc95xx_info,
1711 },
1712 {
1713 /* SMSC LAN9730 USB Ethernet Device */
1714 USB_DEVICE(0x0424, 0x9730),
1715 .driver_info = (unsigned long) &smsc95xx_info,
1716 },
1717 {
1718 /* SMSC LAN89530 USB Ethernet Device */
1719 USB_DEVICE(0x0424, 0x9E08),
1720 .driver_info = (unsigned long) &smsc95xx_info,
1721 },
2f7ca802
SG
1722 { }, /* END */
1723};
1724MODULE_DEVICE_TABLE(usb, products);
1725
1726static struct usb_driver smsc95xx_driver = {
1727 .name = "smsc95xx",
1728 .id_table = products,
1729 .probe = usbnet_probe,
b5a04475 1730 .suspend = smsc95xx_suspend,
e0e474a8
SG
1731 .resume = smsc95xx_resume,
1732 .reset_resume = smsc95xx_resume,
2f7ca802 1733 .disconnect = usbnet_disconnect,
e1f12eb6 1734 .disable_hub_initiated_lpm = 1,
2f7ca802
SG
1735};
1736
d632eb1b 1737module_usb_driver(smsc95xx_driver);
2f7ca802
SG
1738
1739MODULE_AUTHOR("Nancy Lin");
90b24cfb 1740MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
2f7ca802
SG
1741MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
1742MODULE_LICENSE("GPL");