[SUNGEM]: Consolidate powerpc and sparc MAC probing code.
[linux-2.6-block.git] / drivers / net / s2io.h
CommitLineData
1da177e4 1/************************************************************************
776bd20f 2 * s2io.h: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
1da177e4
LT
3 * Copyright(c) 2002-2005 Neterion Inc.
4
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 ************************************************************************/
13#ifndef _S2IO_H
14#define _S2IO_H
15
16#define TBD 0
17#define BIT(loc) (0x8000000000000000ULL >> (loc))
18#define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
19#define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
20
21#ifndef BOOL
22#define BOOL int
23#endif
24
25#ifndef TRUE
26#define TRUE 1
27#define FALSE 0
28#endif
29
30#undef SUCCESS
31#define SUCCESS 0
32#define FAILURE -1
19a60522
SS
33#define S2IO_MINUS_ONE 0xFFFFFFFFFFFFFFFFULL
34#define S2IO_MAX_PCI_CONFIG_SPACE_REINIT 100
9fc93a41
SS
35#define S2IO_BIT_RESET 1
36#define S2IO_BIT_SET 2
bd1034f0
AR
37#define CHECKBIT(value, nbit) (value & (1 << nbit))
38
20346722 39/* Maximum time to flicker LED when asked to identify NIC using ethtool */
40#define MAX_FLICKER_TIME 60000 /* 60 Secs */
41
1da177e4 42/* Maximum outstanding splits to be configured into xena. */
1ee6dd77 43enum {
1da177e4
LT
44 XENA_ONE_SPLIT_TRANSACTION = 0,
45 XENA_TWO_SPLIT_TRANSACTION = 1,
46 XENA_THREE_SPLIT_TRANSACTION = 2,
47 XENA_FOUR_SPLIT_TRANSACTION = 3,
48 XENA_EIGHT_SPLIT_TRANSACTION = 4,
49 XENA_TWELVE_SPLIT_TRANSACTION = 5,
50 XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
51 XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
1ee6dd77 52};
1da177e4
LT
53#define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
54
55/* OS concerned variables and constants */
20346722 56#define WATCH_DOG_TIMEOUT 15*HZ
57#define EFILL 0x1234
58#define ALIGN_SIZE 127
59#define PCIX_COMMAND_REGISTER 0x62
1da177e4
LT
60
61/*
62 * Debug related variables.
63 */
64/* different debug levels. */
65#define ERR_DBG 0
66#define INIT_DBG 1
67#define INFO_DBG 2
68#define TX_DBG 3
69#define INTR_DBG 4
70
71/* Global variable that defines the present debug level of the driver. */
26df54bf 72static int debug_level = ERR_DBG;
1da177e4
LT
73
74/* DEBUG message print. */
75#define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
76
77/* Protocol assist features of the NIC */
78#define L3_CKSUM_OK 0xFFFF
79#define L4_CKSUM_OK 0xFFFF
80#define S2IO_JUMBO_SIZE 9600
81
20346722 82/* Driver statistics maintained by driver */
1ee6dd77 83struct swStat {
20346722 84 unsigned long long single_ecc_errs;
85 unsigned long long double_ecc_errs;
bd1034f0
AR
86 unsigned long long parity_err_cnt;
87 unsigned long long serious_err_cnt;
88 unsigned long long soft_reset_cnt;
89 unsigned long long fifo_full_cnt;
90 unsigned long long ring_full_cnt;
7d3d0439
RA
91 /* LRO statistics */
92 unsigned long long clubbed_frms_cnt;
93 unsigned long long sending_both;
94 unsigned long long outof_sequence_pkts;
95 unsigned long long flush_max_pkts;
96 unsigned long long sum_avg_pkts_aggregated;
97 unsigned long long num_aggregations;
1ee6dd77 98};
20346722 99
bd1034f0 100/* Xpak releated alarm and warnings */
1ee6dd77 101struct xpakStat {
bd1034f0
AR
102 u64 alarm_transceiver_temp_high;
103 u64 alarm_transceiver_temp_low;
104 u64 alarm_laser_bias_current_high;
105 u64 alarm_laser_bias_current_low;
106 u64 alarm_laser_output_power_high;
107 u64 alarm_laser_output_power_low;
108 u64 warn_transceiver_temp_high;
109 u64 warn_transceiver_temp_low;
110 u64 warn_laser_bias_current_high;
111 u64 warn_laser_bias_current_low;
112 u64 warn_laser_output_power_high;
113 u64 warn_laser_output_power_low;
114 u64 xpak_regs_stat;
115 u32 xpak_timer_count;
1ee6dd77 116};
bd1034f0
AR
117
118
1da177e4 119/* The statistics block of Xena */
1ee6dd77 120struct stat_block {
1da177e4 121/* Tx MAC statistics counters. */
107c3a73
AV
122 __le32 tmac_data_octets;
123 __le32 tmac_frms;
124 __le64 tmac_drop_frms;
125 __le32 tmac_bcst_frms;
126 __le32 tmac_mcst_frms;
127 __le64 tmac_pause_ctrl_frms;
128 __le32 tmac_ucst_frms;
129 __le32 tmac_ttl_octets;
130 __le32 tmac_any_err_frms;
131 __le32 tmac_nucst_frms;
132 __le64 tmac_ttl_less_fb_octets;
133 __le64 tmac_vld_ip_octets;
134 __le32 tmac_drop_ip;
135 __le32 tmac_vld_ip;
136 __le32 tmac_rst_tcp;
137 __le32 tmac_icmp;
138 __le64 tmac_tcp;
139 __le32 reserved_0;
140 __le32 tmac_udp;
1da177e4
LT
141
142/* Rx MAC Statistics counters. */
107c3a73
AV
143 __le32 rmac_data_octets;
144 __le32 rmac_vld_frms;
145 __le64 rmac_fcs_err_frms;
146 __le64 rmac_drop_frms;
147 __le32 rmac_vld_bcst_frms;
148 __le32 rmac_vld_mcst_frms;
149 __le32 rmac_out_rng_len_err_frms;
150 __le32 rmac_in_rng_len_err_frms;
151 __le64 rmac_long_frms;
152 __le64 rmac_pause_ctrl_frms;
153 __le64 rmac_unsup_ctrl_frms;
154 __le32 rmac_accepted_ucst_frms;
155 __le32 rmac_ttl_octets;
156 __le32 rmac_discarded_frms;
157 __le32 rmac_accepted_nucst_frms;
158 __le32 reserved_1;
159 __le32 rmac_drop_events;
160 __le64 rmac_ttl_less_fb_octets;
161 __le64 rmac_ttl_frms;
162 __le64 reserved_2;
163 __le32 rmac_usized_frms;
164 __le32 reserved_3;
165 __le32 rmac_frag_frms;
166 __le32 rmac_osized_frms;
167 __le32 reserved_4;
168 __le32 rmac_jabber_frms;
169 __le64 rmac_ttl_64_frms;
170 __le64 rmac_ttl_65_127_frms;
171 __le64 reserved_5;
172 __le64 rmac_ttl_128_255_frms;
173 __le64 rmac_ttl_256_511_frms;
174 __le64 reserved_6;
175 __le64 rmac_ttl_512_1023_frms;
176 __le64 rmac_ttl_1024_1518_frms;
177 __le32 rmac_ip;
178 __le32 reserved_7;
179 __le64 rmac_ip_octets;
180 __le32 rmac_drop_ip;
181 __le32 rmac_hdr_err_ip;
182 __le32 reserved_8;
183 __le32 rmac_icmp;
184 __le64 rmac_tcp;
185 __le32 rmac_err_drp_udp;
186 __le32 rmac_udp;
187 __le64 rmac_xgmii_err_sym;
188 __le64 rmac_frms_q0;
189 __le64 rmac_frms_q1;
190 __le64 rmac_frms_q2;
191 __le64 rmac_frms_q3;
192 __le64 rmac_frms_q4;
193 __le64 rmac_frms_q5;
194 __le64 rmac_frms_q6;
195 __le64 rmac_frms_q7;
196 __le16 rmac_full_q3;
197 __le16 rmac_full_q2;
198 __le16 rmac_full_q1;
199 __le16 rmac_full_q0;
200 __le16 rmac_full_q7;
201 __le16 rmac_full_q6;
202 __le16 rmac_full_q5;
203 __le16 rmac_full_q4;
204 __le32 reserved_9;
205 __le32 rmac_pause_cnt;
206 __le64 rmac_xgmii_data_err_cnt;
207 __le64 rmac_xgmii_ctrl_err_cnt;
208 __le32 rmac_err_tcp;
209 __le32 rmac_accepted_ip;
1da177e4
LT
210
211/* PCI/PCI-X Read transaction statistics. */
107c3a73
AV
212 __le32 new_rd_req_cnt;
213 __le32 rd_req_cnt;
214 __le32 rd_rtry_cnt;
215 __le32 new_rd_req_rtry_cnt;
1da177e4
LT
216
217/* PCI/PCI-X Write/Read transaction statistics. */
107c3a73
AV
218 __le32 wr_req_cnt;
219 __le32 wr_rtry_rd_ack_cnt;
220 __le32 new_wr_req_rtry_cnt;
221 __le32 new_wr_req_cnt;
222 __le32 wr_disc_cnt;
223 __le32 wr_rtry_cnt;
1da177e4
LT
224
225/* PCI/PCI-X Write / DMA Transaction statistics. */
107c3a73
AV
226 __le32 txp_wr_cnt;
227 __le32 rd_rtry_wr_ack_cnt;
228 __le32 txd_wr_cnt;
229 __le32 txd_rd_cnt;
230 __le32 rxd_wr_cnt;
231 __le32 rxd_rd_cnt;
232 __le32 rxf_wr_cnt;
233 __le32 txf_rd_cnt;
7ba013ac 234
541ae68f 235/* Tx MAC statistics overflow counters. */
107c3a73
AV
236 __le32 tmac_data_octets_oflow;
237 __le32 tmac_frms_oflow;
238 __le32 tmac_bcst_frms_oflow;
239 __le32 tmac_mcst_frms_oflow;
240 __le32 tmac_ucst_frms_oflow;
241 __le32 tmac_ttl_octets_oflow;
242 __le32 tmac_any_err_frms_oflow;
243 __le32 tmac_nucst_frms_oflow;
244 __le64 tmac_vlan_frms;
245 __le32 tmac_drop_ip_oflow;
246 __le32 tmac_vld_ip_oflow;
247 __le32 tmac_rst_tcp_oflow;
248 __le32 tmac_icmp_oflow;
249 __le32 tpa_unknown_protocol;
250 __le32 tmac_udp_oflow;
251 __le32 reserved_10;
252 __le32 tpa_parse_failure;
541ae68f 253
254/* Rx MAC Statistics overflow counters. */
107c3a73
AV
255 __le32 rmac_data_octets_oflow;
256 __le32 rmac_vld_frms_oflow;
257 __le32 rmac_vld_bcst_frms_oflow;
258 __le32 rmac_vld_mcst_frms_oflow;
259 __le32 rmac_accepted_ucst_frms_oflow;
260 __le32 rmac_ttl_octets_oflow;
261 __le32 rmac_discarded_frms_oflow;
262 __le32 rmac_accepted_nucst_frms_oflow;
263 __le32 rmac_usized_frms_oflow;
264 __le32 rmac_drop_events_oflow;
265 __le32 rmac_frag_frms_oflow;
266 __le32 rmac_osized_frms_oflow;
267 __le32 rmac_ip_oflow;
268 __le32 rmac_jabber_frms_oflow;
269 __le32 rmac_icmp_oflow;
270 __le32 rmac_drop_ip_oflow;
271 __le32 rmac_err_drp_udp_oflow;
272 __le32 rmac_udp_oflow;
273 __le32 reserved_11;
274 __le32 rmac_pause_cnt_oflow;
275 __le64 rmac_ttl_1519_4095_frms;
276 __le64 rmac_ttl_4096_8191_frms;
277 __le64 rmac_ttl_8192_max_frms;
278 __le64 rmac_ttl_gt_max_frms;
279 __le64 rmac_osized_alt_frms;
280 __le64 rmac_jabber_alt_frms;
281 __le64 rmac_gt_max_alt_frms;
282 __le64 rmac_vlan_frms;
283 __le32 rmac_len_discard;
284 __le32 rmac_fcs_discard;
285 __le32 rmac_pf_discard;
286 __le32 rmac_da_discard;
287 __le32 rmac_red_discard;
288 __le32 rmac_rts_discard;
289 __le32 reserved_12;
290 __le32 rmac_ingm_full_discard;
291 __le32 reserved_13;
292 __le32 rmac_accepted_ip_oflow;
293 __le32 reserved_14;
294 __le32 link_fault_cnt;
bd1034f0 295 u8 buffer[20];
1ee6dd77
RB
296 struct swStat sw_stat;
297 struct xpakStat xpak_stat;
298};
1da177e4 299
926930b2
SS
300/* Default value for 'vlan_strip_tag' configuration parameter */
301#define NO_STRIP_IN_PROMISC 2
302
20346722 303/*
304 * Structures representing different init time configuration
1da177e4
LT
305 * parameters of the NIC.
306 */
307
20346722 308#define MAX_TX_FIFOS 8
309#define MAX_RX_RINGS 8
310
311/* FIFO mappings for all possible number of fifos configured */
26df54bf 312static int fifo_map[][MAX_TX_FIFOS] = {
20346722 313 {0, 0, 0, 0, 0, 0, 0, 0},
314 {0, 0, 0, 0, 1, 1, 1, 1},
315 {0, 0, 0, 1, 1, 1, 2, 2},
316 {0, 0, 1, 1, 2, 2, 3, 3},
317 {0, 0, 1, 1, 2, 2, 3, 4},
318 {0, 0, 1, 1, 2, 3, 4, 5},
319 {0, 0, 1, 2, 3, 4, 5, 6},
320 {0, 1, 2, 3, 4, 5, 6, 7},
321};
322
1da177e4 323/* Maintains Per FIFO related information. */
1ee6dd77 324struct tx_fifo_config {
1da177e4
LT
325#define MAX_AVAILABLE_TXDS 8192
326 u32 fifo_len; /* specifies len of FIFO upto 8192, ie no of TxDLs */
327/* Priority definition */
328#define TX_FIFO_PRI_0 0 /*Highest */
329#define TX_FIFO_PRI_1 1
330#define TX_FIFO_PRI_2 2
331#define TX_FIFO_PRI_3 3
332#define TX_FIFO_PRI_4 4
333#define TX_FIFO_PRI_5 5
334#define TX_FIFO_PRI_6 6
335#define TX_FIFO_PRI_7 7 /*lowest */
336 u8 fifo_priority; /* specifies pointer level for FIFO */
337 /* user should not set twos fifos with same pri */
338 u8 f_no_snoop;
339#define NO_SNOOP_TXD 0x01
340#define NO_SNOOP_TXD_BUFFER 0x02
1ee6dd77 341};
1da177e4
LT
342
343
344/* Maintains per Ring related information */
1ee6dd77 345struct rx_ring_config {
1da177e4
LT
346 u32 num_rxd; /*No of RxDs per Rx Ring */
347#define RX_RING_PRI_0 0 /* highest */
348#define RX_RING_PRI_1 1
349#define RX_RING_PRI_2 2
350#define RX_RING_PRI_3 3
351#define RX_RING_PRI_4 4
352#define RX_RING_PRI_5 5
353#define RX_RING_PRI_6 6
354#define RX_RING_PRI_7 7 /* lowest */
355
356 u8 ring_priority; /*Specifies service priority of ring */
357 /* OSM should not set any two rings with same priority */
358 u8 ring_org; /*Organization of ring */
359#define RING_ORG_BUFF1 0x01
360#define RX_RING_ORG_BUFF3 0x03
361#define RX_RING_ORG_BUFF5 0x05
362
363 u8 f_no_snoop;
364#define NO_SNOOP_RXD 0x01
365#define NO_SNOOP_RXD_BUFFER 0x02
1ee6dd77 366};
1da177e4 367
20346722 368/* This structure provides contains values of the tunable parameters
369 * of the H/W
1da177e4
LT
370 */
371struct config_param {
372/* Tx Side */
373 u32 tx_fifo_num; /*Number of Tx FIFOs */
1da177e4 374
20346722 375 u8 fifo_mapping[MAX_TX_FIFOS];
1ee6dd77 376 struct tx_fifo_config tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
1da177e4
LT
377 u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
378 u64 tx_intr_type;
379 /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
380
381/* Rx Side */
382 u32 rx_ring_num; /*Number of receive rings */
1da177e4
LT
383#define MAX_RX_BLOCKS_PER_RING 150
384
1ee6dd77 385 struct rx_ring_config rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
b6e3f982 386 u8 bimodal; /*Flag for setting bimodal interrupts*/
1da177e4
LT
387
388#define HEADER_ETHERNET_II_802_3_SIZE 14
389#define HEADER_802_2_SIZE 3
390#define HEADER_SNAP_SIZE 5
391#define HEADER_VLAN_SIZE 4
392
393#define MIN_MTU 46
394#define MAX_PYLD 1500
395#define MAX_MTU (MAX_PYLD+18)
396#define MAX_MTU_VLAN (MAX_PYLD+22)
397#define MAX_PYLD_JUMBO 9600
398#define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
399#define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
20346722 400 u16 bus_speed;
1da177e4
LT
401};
402
403/* Structure representing MAC Addrs */
1ee6dd77 404struct mac_addr {
1da177e4 405 u8 mac_addr[ETH_ALEN];
1ee6dd77 406};
1da177e4
LT
407
408/* Structure that represent every FIFO element in the BAR1
20346722 409 * Address location.
1da177e4 410 */
1ee6dd77 411struct TxFIFO_element {
1da177e4
LT
412 u64 TxDL_Pointer;
413
414 u64 List_Control;
415#define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
416#define TX_FIFO_FIRST_LIST BIT(14)
417#define TX_FIFO_LAST_LIST BIT(15)
418#define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
419#define TX_FIFO_SPECIAL_FUNC BIT(23)
420#define TX_FIFO_DS_NO_SNOOP BIT(31)
421#define TX_FIFO_BUFF_NO_SNOOP BIT(30)
1ee6dd77 422};
1da177e4
LT
423
424/* Tx descriptor structure */
1ee6dd77 425struct TxD {
1da177e4
LT
426 u64 Control_1;
427/* bit mask */
428#define TXD_LIST_OWN_XENA BIT(7)
429#define TXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
430#define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
431#define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
432#define TXD_GATHER_CODE (BIT(22) | BIT(23))
433#define TXD_GATHER_CODE_FIRST BIT(22)
434#define TXD_GATHER_CODE_LAST BIT(23)
435#define TXD_TCP_LSO_EN BIT(30)
436#define TXD_UDP_COF_EN BIT(31)
fed5eccd 437#define TXD_UFO_EN BIT(31) | BIT(30)
1da177e4 438#define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
fed5eccd 439#define TXD_UFO_MSS(val) vBIT(val,34,14)
1da177e4
LT
440#define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
441
442 u64 Control_2;
443#define TXD_TX_CKO_CONTROL (BIT(5)|BIT(6)|BIT(7))
444#define TXD_TX_CKO_IPV4_EN BIT(5)
445#define TXD_TX_CKO_TCP_EN BIT(6)
446#define TXD_TX_CKO_UDP_EN BIT(7)
447#define TXD_VLAN_ENABLE BIT(15)
448#define TXD_VLAN_TAG(val) vBIT(val,16,16)
449#define TXD_INT_NUMBER(val) vBIT(val,34,6)
450#define TXD_INT_TYPE_PER_LIST BIT(47)
451#define TXD_INT_TYPE_UTILZ BIT(46)
452#define TXD_SET_MARKER vBIT(0x6,0,4)
453
454 u64 Buffer_Pointer;
455 u64 Host_Control; /* reserved for host */
1ee6dd77 456};
1da177e4
LT
457
458/* Structure to hold the phy and virt addr of every TxDL. */
1ee6dd77 459struct list_info_hold {
1da177e4
LT
460 dma_addr_t list_phy_addr;
461 void *list_virt_addr;
1ee6dd77 462};
1da177e4 463
da6971d8 464/* Rx descriptor structure for 1 buffer mode */
1ee6dd77 465struct RxD_t {
1da177e4
LT
466 u64 Host_Control; /* reserved for host */
467 u64 Control_1;
468#define RXD_OWN_XENA BIT(7)
469#define RXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
470#define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
471#define RXD_FRAME_PROTO_IPV4 BIT(27)
472#define RXD_FRAME_PROTO_IPV6 BIT(28)
20346722 473#define RXD_FRAME_IP_FRAG BIT(29)
1da177e4
LT
474#define RXD_FRAME_PROTO_TCP BIT(30)
475#define RXD_FRAME_PROTO_UDP BIT(31)
476#define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
477#define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
478#define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
479
480 u64 Control_2;
5e25b9dd 481#define THE_RXD_MARK 0x3
482#define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
483#define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
484
1da177e4
LT
485#define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
486#define SET_VLAN_TAG(val) vBIT(val,48,16)
487#define SET_NUM_TAG(val) vBIT(val,16,32)
488
da6971d8 489
1ee6dd77 490};
da6971d8 491/* Rx descriptor structure for 1 buffer mode */
1ee6dd77
RB
492struct RxD1 {
493 struct RxD_t h;
da6971d8
AR
494
495#define MASK_BUFFER0_SIZE_1 vBIT(0x3FFF,2,14)
496#define SET_BUFFER0_SIZE_1(val) vBIT(val,2,14)
497#define RXD_GET_BUFFER0_SIZE_1(_Control_2) \
498 (u16)((_Control_2 & MASK_BUFFER0_SIZE_1) >> 48)
499 u64 Buffer0_ptr;
1ee6dd77 500};
da6971d8
AR
501/* Rx descriptor structure for 3 or 2 buffer mode */
502
1ee6dd77
RB
503struct RxD3 {
504 struct RxD_t h;
da6971d8
AR
505
506#define MASK_BUFFER0_SIZE_3 vBIT(0xFF,2,14)
507#define MASK_BUFFER1_SIZE_3 vBIT(0xFFFF,16,16)
508#define MASK_BUFFER2_SIZE_3 vBIT(0xFFFF,32,16)
509#define SET_BUFFER0_SIZE_3(val) vBIT(val,8,8)
510#define SET_BUFFER1_SIZE_3(val) vBIT(val,16,16)
511#define SET_BUFFER2_SIZE_3(val) vBIT(val,32,16)
512#define RXD_GET_BUFFER0_SIZE_3(Control_2) \
513 (u8)((Control_2 & MASK_BUFFER0_SIZE_3) >> 48)
514#define RXD_GET_BUFFER1_SIZE_3(Control_2) \
515 (u16)((Control_2 & MASK_BUFFER1_SIZE_3) >> 32)
516#define RXD_GET_BUFFER2_SIZE_3(Control_2) \
517 (u16)((Control_2 & MASK_BUFFER2_SIZE_3) >> 16)
1da177e4
LT
518#define BUF0_LEN 40
519#define BUF1_LEN 1
1da177e4
LT
520
521 u64 Buffer0_ptr;
1da177e4
LT
522 u64 Buffer1_ptr;
523 u64 Buffer2_ptr;
1ee6dd77 524};
da6971d8 525
1da177e4 526
20346722 527/* Structure that represents the Rx descriptor block which contains
1da177e4
LT
528 * 128 Rx descriptors.
529 */
1ee6dd77 530struct RxD_block {
da6971d8 531#define MAX_RXDS_PER_BLOCK_1 127
1ee6dd77 532 struct RxD1 rxd[MAX_RXDS_PER_BLOCK_1];
1da177e4
LT
533
534 u64 reserved_0;
535#define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
20346722 536 u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
1da177e4
LT
537 * Rxd in this blk */
538 u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
539 u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
20346722 540 * the upper 32 bits should
1da177e4 541 * be 0 */
1ee6dd77 542};
1da177e4 543
1da177e4
LT
544#define SIZE_OF_BLOCK 4096
545
19a60522
SS
546#define RXD_MODE_1 0 /* One Buffer mode */
547#define RXD_MODE_3A 1 /* Three Buffer mode */
548#define RXD_MODE_3B 2 /* Two Buffer mode */
da6971d8 549
20346722 550/* Structure to hold virtual addresses of Buf0 and Buf1 in
1da177e4 551 * 2buf mode. */
1ee6dd77 552struct buffAdd {
1da177e4
LT
553 void *ba_0_org;
554 void *ba_1_org;
555 void *ba_0;
556 void *ba_1;
1ee6dd77 557};
1da177e4
LT
558
559/* Structure which stores all the MAC control parameters */
560
20346722 561/* This structure stores the offset of the RxD in the ring
562 * from which the Rx Interrupt processor can start picking
1da177e4
LT
563 * up the RxDs for processing.
564 */
1ee6dd77 565struct rx_curr_get_info {
1da177e4
LT
566 u32 block_index;
567 u32 offset;
568 u32 ring_len;
1ee6dd77 569};
1da177e4 570
1ee6dd77
RB
571struct rx_curr_put_info {
572 u32 block_index;
573 u32 offset;
574 u32 ring_len;
575};
1da177e4
LT
576
577/* This structure stores the offset of the TxDl in the FIFO
20346722 578 * from which the Tx Interrupt processor can start picking
1da177e4
LT
579 * up the TxDLs for send complete interrupt processing.
580 */
1ee6dd77 581struct tx_curr_get_info {
1da177e4
LT
582 u32 offset;
583 u32 fifo_len;
1ee6dd77 584};
1da177e4 585
1ee6dd77
RB
586struct tx_curr_put_info {
587 u32 offset;
588 u32 fifo_len;
589};
da6971d8 590
1ee6dd77 591struct rxd_info {
da6971d8
AR
592 void *virt_addr;
593 dma_addr_t dma_addr;
1ee6dd77 594};
da6971d8 595
20346722 596/* Structure that holds the Phy and virt addresses of the Blocks */
1ee6dd77 597struct rx_block_info {
da6971d8 598 void *block_virt_addr;
20346722 599 dma_addr_t block_dma_addr;
1ee6dd77
RB
600 struct rxd_info *rxds;
601};
20346722 602
603/* Ring specific structure */
1ee6dd77 604struct ring_info {
20346722 605 /* The ring number */
606 int ring_no;
607
608 /*
609 * Place holders for the virtual and physical addresses of
610 * all the Rx Blocks
611 */
1ee6dd77 612 struct rx_block_info rx_blocks[MAX_RX_BLOCKS_PER_RING];
20346722 613 int block_count;
614 int pkt_cnt;
615
616 /*
617 * Put pointer info which indictes which RxD has to be replenished
1da177e4
LT
618 * with a new buffer.
619 */
1ee6dd77 620 struct rx_curr_put_info rx_curr_put_info;
1da177e4 621
20346722 622 /*
623 * Get pointer info which indictes which is the last RxD that was
1da177e4
LT
624 * processed by the driver.
625 */
1ee6dd77 626 struct rx_curr_get_info rx_curr_get_info;
1da177e4 627
20346722 628 /* Index to the absolute position of the put pointer of Rx ring */
629 int put_pos;
20346722 630
20346722 631 /* Buffer Address store. */
1ee6dd77
RB
632 struct buffAdd **ba;
633 struct s2io_nic *nic;
634};
1da177e4 635
20346722 636/* Fifo specific structure */
1ee6dd77 637struct fifo_info {
20346722 638 /* FIFO number */
639 int fifo_no;
640
641 /* Maximum TxDs per TxDL */
642 int max_txds;
643
644 /* Place holder of all the TX List's Phy and Virt addresses. */
1ee6dd77 645 struct list_info_hold *list_info;
20346722 646
647 /*
648 * Current offset within the tx FIFO where driver would write
649 * new Tx frame
650 */
1ee6dd77 651 struct tx_curr_put_info tx_curr_put_info;
20346722 652
653 /*
654 * Current offset within tx FIFO from where the driver would start freeing
655 * the buffers
656 */
1ee6dd77 657 struct tx_curr_get_info tx_curr_get_info;
20346722 658
1ee6dd77
RB
659 struct s2io_nic *nic;
660};
20346722 661
47bdd718 662/* Information related to the Tx and Rx FIFOs and Rings of Xena
20346722 663 * is maintained in this structure.
664 */
1ee6dd77 665struct mac_info {
1da177e4
LT
666/* tx side stuff */
667 /* logical pointer of start of each Tx FIFO */
1ee6dd77 668 struct TxFIFO_element __iomem *tx_FIFO_start[MAX_TX_FIFOS];
1da177e4 669
20346722 670 /* Fifo specific structure */
1ee6dd77 671 struct fifo_info fifos[MAX_TX_FIFOS];
20346722 672
776bd20f 673 /* Save virtual address of TxD page with zero DMA addr(if any) */
674 void *zerodma_virt_addr;
675
20346722 676/* rx side stuff */
677 /* Ring specific structure */
1ee6dd77 678 struct ring_info rings[MAX_RX_RINGS];
20346722 679
680 u16 rmac_pause_time;
681 u16 mc_pause_threshold_q0q3;
682 u16 mc_pause_threshold_q4q7;
1da177e4
LT
683
684 void *stats_mem; /* orignal pointer to allocated mem */
685 dma_addr_t stats_mem_phy; /* Physical address of the stat block */
686 u32 stats_mem_sz;
1ee6dd77
RB
687 struct stat_block *stats_info; /* Logical address of the stat block */
688};
1da177e4
LT
689
690/* structure representing the user defined MAC addresses */
1ee6dd77 691struct usr_addr {
1da177e4
LT
692 char addr[ETH_ALEN];
693 int usage_cnt;
1ee6dd77 694};
1da177e4 695
1da177e4 696/* Default Tunable parameters of the NIC. */
9dc737a7
AR
697#define DEFAULT_FIFO_0_LEN 4096
698#define DEFAULT_FIFO_1_7_LEN 512
c92ca04b
AR
699#define SMALL_BLK_CNT 30
700#define LARGE_BLK_CNT 100
1da177e4 701
cc6e7c44
RA
702/*
703 * Structure to keep track of the MSI-X vectors and the corresponding
704 * argument registered against each vector
705 */
706#define MAX_REQUESTED_MSI_X 17
707struct s2io_msix_entry
708{
709 u16 vector;
710 u16 entry;
711 void *arg;
712
713 u8 type;
714#define MSIX_FIFO_TYPE 1
715#define MSIX_RING_TYPE 2
716
717 u8 in_use;
718#define MSIX_REGISTERED_SUCCESS 0xAA
719};
720
721struct msix_info_st {
722 u64 addr;
723 u64 data;
724};
725
7d3d0439 726/* Data structure to represent a LRO session */
1ee6dd77 727struct lro {
7d3d0439 728 struct sk_buff *parent;
75c30b13 729 struct sk_buff *last_frag;
7d3d0439
RA
730 u8 *l2h;
731 struct iphdr *iph;
732 struct tcphdr *tcph;
733 u32 tcp_next_seq;
bd4f3ae1 734 __be32 tcp_ack;
7d3d0439
RA
735 int total_len;
736 int frags_len;
737 int sg_num;
738 int in_use;
bd4f3ae1 739 __be16 window;
7d3d0439
RA
740 u32 cur_tsval;
741 u32 cur_tsecr;
742 u8 saw_ts;
1ee6dd77 743};
7d3d0439 744
1da177e4 745/* Structure representing one instance of the NIC */
20346722 746struct s2io_nic {
da6971d8 747 int rxd_mode;
20346722 748 /*
749 * Count of packets to be processed in a given iteration, it will be indicated
750 * by the quota field of the device structure when NAPI is enabled.
751 */
752 int pkts_to_process;
20346722 753 struct net_device *dev;
1ee6dd77 754 struct mac_info mac_control;
20346722 755 struct config_param config;
756 struct pci_dev *pdev;
757 void __iomem *bar0;
758 void __iomem *bar1;
1da177e4
LT
759#define MAX_MAC_SUPPORTED 16
760#define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
761
1ee6dd77
RB
762 struct mac_addr def_mac_addr[MAX_MAC_SUPPORTED];
763 struct mac_addr pre_mac_addr[MAX_MAC_SUPPORTED];
1da177e4
LT
764
765 struct net_device_stats stats;
1da177e4
LT
766 int high_dma_flag;
767 int device_close_flag;
768 int device_enabled_once;
769
c92ca04b 770 char name[60];
1da177e4
LT
771 struct tasklet_struct task;
772 volatile unsigned long tasklet_status;
1da177e4 773
25fff88e 774 /* Timer that handles I/O errors/exceptions */
775 struct timer_list alarm_timer;
776
20346722 777 /* Space to back up the PCI config space */
778 u32 config_space[256 / sizeof(u32)];
779
1da177e4
LT
780 atomic_t rx_bufs_left[MAX_RX_RINGS];
781
782 spinlock_t tx_lock;
1da177e4 783 spinlock_t put_lock;
1da177e4
LT
784
785#define PROMISC 1
786#define ALL_MULTI 2
787
788#define MAX_ADDRS_SUPPORTED 64
789 u16 usr_addr_count;
790 u16 mc_addr_count;
1ee6dd77 791 struct usr_addr usr_addrs[MAX_ADDRS_SUPPORTED];
1da177e4
LT
792
793 u16 m_cast_flg;
794 u16 all_multi_pos;
795 u16 promisc_flg;
796
797 u16 tx_pkt_count;
798 u16 rx_pkt_count;
799 u16 tx_err_count;
800 u16 rx_err_count;
801
1da177e4
LT
802 /* Id timer, used to blink NIC to physically identify NIC. */
803 struct timer_list id_timer;
804
805 /* Restart timer, used to restart NIC if the device is stuck and
20346722 806 * a schedule task that will set the correct Link state once the
1da177e4
LT
807 * NIC's PHY has stabilized after a state change.
808 */
1da177e4
LT
809 struct work_struct rst_timer_task;
810 struct work_struct set_link_task;
1da177e4 811
20346722 812 /* Flag that can be used to turn on or turn off the Rx checksum
1da177e4
LT
813 * offload feature.
814 */
815 int rx_csum;
816
20346722 817 /* after blink, the adapter must be restored with original
1da177e4
LT
818 * values.
819 */
820 u64 adapt_ctrl_org;
821
822 /* Last known link state. */
823 u16 last_link_state;
824#define LINK_DOWN 1
825#define LINK_UP 2
826
1da177e4
LT
827 int task_flag;
828#define CARD_DOWN 1
829#define CARD_UP 2
830 atomic_t card_state;
831 volatile unsigned long link_state;
be3a6b02 832 struct vlan_group *vlgrp;
cc6e7c44
RA
833#define MSIX_FLG 0xA5
834 struct msix_entry *entries;
835 struct s2io_msix_entry *s2io_entries;
e6a8fee2 836 char desc[MAX_REQUESTED_MSI_X][25];
cc6e7c44 837
c92ca04b
AR
838 int avail_msix_vectors; /* No. of MSI-X vectors granted by system */
839
cc6e7c44
RA
840 struct msix_info_st msix_info[0x3f];
841
541ae68f 842#define XFRAME_I_DEVICE 1
843#define XFRAME_II_DEVICE 2
844 u8 device_type;
be3a6b02 845
7d3d0439 846#define MAX_LRO_SESSIONS 32
1ee6dd77 847 struct lro lro0_n[MAX_LRO_SESSIONS];
7d3d0439
RA
848 unsigned long clubbed_frms_cnt;
849 unsigned long sending_both;
850 u8 lro;
851 u16 lro_max_aggr_per_sess;
852
cc6e7c44
RA
853#define INTA 0
854#define MSI 1
855#define MSI_X 2
856 u8 intr_type;
857
7ba013ac 858 spinlock_t rx_lock;
859 atomic_t isr_cnt;
fed5eccd 860 u64 *ufo_in_band_v;
19a60522
SS
861#define VPD_STRING_LEN 80
862 u8 product_name[VPD_STRING_LEN];
863 u8 serial_num[VPD_STRING_LEN];
20346722 864};
1da177e4
LT
865
866#define RESET_ERROR 1;
867#define CMD_ERROR 2;
868
869/* OS related system calls */
870#ifndef readq
871static inline u64 readq(void __iomem *addr)
872{
20346722 873 u64 ret = 0;
874 ret = readl(addr + 4);
7ef24b69
AM
875 ret <<= 32;
876 ret |= readl(addr);
1da177e4
LT
877
878 return ret;
879}
880#endif
881
882#ifndef writeq
883static inline void writeq(u64 val, void __iomem *addr)
884{
885 writel((u32) (val), addr);
886 writel((u32) (val >> 32), (addr + 4));
887}
c92ca04b 888#endif
1da177e4 889
6aa20a22
JG
890/*
891 * Some registers have to be written in a particular order to
892 * expect correct hardware operation. The macro SPECIAL_REG_WRITE
893 * is used to perform such ordered writes. Defines UF (Upper First)
c92ca04b 894 * and LF (Lower First) will be used to specify the required write order.
1da177e4
LT
895 */
896#define UF 1
897#define LF 2
898static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
899{
c92ca04b
AR
900 u32 ret;
901
1da177e4
LT
902 if (order == LF) {
903 writel((u32) (val), addr);
c92ca04b 904 ret = readl(addr);
1da177e4 905 writel((u32) (val >> 32), (addr + 4));
c92ca04b 906 ret = readl(addr + 4);
1da177e4
LT
907 } else {
908 writel((u32) (val >> 32), (addr + 4));
c92ca04b 909 ret = readl(addr + 4);
1da177e4 910 writel((u32) (val), addr);
c92ca04b 911 ret = readl(addr);
1da177e4
LT
912 }
913}
1da177e4
LT
914
915/* Interrupt related values of Xena */
916
917#define ENABLE_INTRS 1
918#define DISABLE_INTRS 2
919
920/* Highest level interrupt blocks */
921#define TX_PIC_INTR (0x0001<<0)
922#define TX_DMA_INTR (0x0001<<1)
923#define TX_MAC_INTR (0x0001<<2)
924#define TX_XGXS_INTR (0x0001<<3)
925#define TX_TRAFFIC_INTR (0x0001<<4)
926#define RX_PIC_INTR (0x0001<<5)
927#define RX_DMA_INTR (0x0001<<6)
928#define RX_MAC_INTR (0x0001<<7)
929#define RX_XGXS_INTR (0x0001<<8)
930#define RX_TRAFFIC_INTR (0x0001<<9)
931#define MC_INTR (0x0001<<10)
932#define ENA_ALL_INTRS ( TX_PIC_INTR | \
933 TX_DMA_INTR | \
934 TX_MAC_INTR | \
935 TX_XGXS_INTR | \
936 TX_TRAFFIC_INTR | \
937 RX_PIC_INTR | \
938 RX_DMA_INTR | \
939 RX_MAC_INTR | \
940 RX_XGXS_INTR | \
941 RX_TRAFFIC_INTR | \
942 MC_INTR )
943
944/* Interrupt masks for the general interrupt mask register */
945#define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
946
947#define TXPIC_INT_M BIT(0)
948#define TXDMA_INT_M BIT(1)
949#define TXMAC_INT_M BIT(2)
950#define TXXGXS_INT_M BIT(3)
951#define TXTRAFFIC_INT_M BIT(8)
952#define PIC_RX_INT_M BIT(32)
953#define RXDMA_INT_M BIT(33)
954#define RXMAC_INT_M BIT(34)
955#define MC_INT_M BIT(35)
956#define RXXGXS_INT_M BIT(36)
957#define RXTRAFFIC_INT_M BIT(40)
958
959/* PIC level Interrupts TODO*/
960
961/* DMA level Inressupts */
962#define TXDMA_PFC_INT_M BIT(0)
963#define TXDMA_PCC_INT_M BIT(2)
964
965/* PFC block interrupts */
966#define PFC_MISC_ERR_1 BIT(0) /* Interrupt to indicate FIFO full */
967
968/* PCC block interrupts. */
969#define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
970 PCC_FB_ECC Error. */
971
20346722 972#define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
1da177e4
LT
973/*
974 * Prototype declaration.
975 */
976static int __devinit s2io_init_nic(struct pci_dev *pdev,
977 const struct pci_device_id *pre);
978static void __devexit s2io_rem_nic(struct pci_dev *pdev);
979static int init_shared_mem(struct s2io_nic *sp);
980static void free_shared_mem(struct s2io_nic *sp);
981static int init_nic(struct s2io_nic *nic);
1ee6dd77
RB
982static void rx_intr_handler(struct ring_info *ring_data);
983static void tx_intr_handler(struct fifo_info *fifo_data);
1da177e4
LT
984static void alarm_intr_handler(struct s2io_nic *sp);
985
986static int s2io_starter(void);
19a60522 987static void s2io_closer(void);
1da177e4
LT
988static void s2io_tx_watchdog(struct net_device *dev);
989static void s2io_tasklet(unsigned long dev_addr);
990static void s2io_set_multicast(struct net_device *dev);
1ee6dd77
RB
991static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp);
992static void s2io_link(struct s2io_nic * sp, int link);
993static void s2io_reset(struct s2io_nic * sp);
1da177e4 994static int s2io_poll(struct net_device *dev, int *budget);
1ee6dd77 995static void s2io_init_pci(struct s2io_nic * sp);
26df54bf 996static int s2io_set_mac_addr(struct net_device *dev, u8 * addr);
25fff88e 997static void s2io_alarm_handle(unsigned long data);
1ee6dd77 998static int s2io_enable_msi(struct s2io_nic *nic);
7d12e780 999static irqreturn_t s2io_msi_handle(int irq, void *dev_id);
cc6e7c44 1000static irqreturn_t
7d12e780 1001s2io_msix_ring_handle(int irq, void *dev_id);
cc6e7c44 1002static irqreturn_t
7d12e780
DH
1003s2io_msix_fifo_handle(int irq, void *dev_id);
1004static irqreturn_t s2io_isr(int irq, void *dev_id);
1ee6dd77 1005static int verify_xena_quiescence(struct s2io_nic *sp);
7282d491 1006static const struct ethtool_ops netdev_ethtool_ops;
c4028958 1007static void s2io_set_link(struct work_struct *work);
1ee6dd77
RB
1008static int s2io_set_swapper(struct s2io_nic * sp);
1009static void s2io_card_down(struct s2io_nic *nic);
1010static int s2io_card_up(struct s2io_nic *nic);
26df54bf 1011static int get_xena_rev_id(struct pci_dev *pdev);
9fc93a41
SS
1012static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
1013 int bit_state);
1ee6dd77
RB
1014static int s2io_add_isr(struct s2io_nic * sp);
1015static void s2io_rem_isr(struct s2io_nic * sp);
19a60522 1016
1ee6dd77 1017static void restore_xmsi_data(struct s2io_nic *nic);
7d3d0439 1018
1ee6dd77
RB
1019static int
1020s2io_club_tcp_session(u8 *buffer, u8 **tcp, u32 *tcp_len, struct lro **lro,
1021 struct RxD_t *rxdp, struct s2io_nic *sp);
1022static void clear_lro_session(struct lro *lro);
7d3d0439 1023static void queue_rx_frame(struct sk_buff *skb);
1ee6dd77
RB
1024static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro);
1025static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
1026 struct sk_buff *skb, u32 tcp_len);
9fc93a41 1027static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring);
b41477f3 1028
75c30b13
AR
1029#define s2io_tcp_mss(skb) skb_shinfo(skb)->gso_size
1030#define s2io_udp_mss(skb) skb_shinfo(skb)->gso_size
1031#define s2io_offload_type(skb) skb_shinfo(skb)->gso_type
1032
b41477f3
AR
1033#define S2IO_PARM_INT(X, def_val) \
1034 static unsigned int X = def_val;\
1035 module_param(X , uint, 0);
1036
1da177e4 1037#endif /* _S2IO_H */