cxgb3 - Fix EEH, missing softirq blocking
[linux-block.git] / drivers / net / s2io.c
CommitLineData
1da177e4 1/************************************************************************
776bd20f 2 * s2io.c: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
0c61ed5f 3 * Copyright(c) 2002-2007 Neterion Inc.
1da177e4
LT
4
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 *
13 * Credits:
20346722 14 * Jeff Garzik : For pointing out the improper error condition
15 * check in the s2io_xmit routine and also some
16 * issues in the Tx watch dog function. Also for
17 * patiently answering all those innumerable
1da177e4
LT
18 * questions regaring the 2.6 porting issues.
19 * Stephen Hemminger : Providing proper 2.6 porting mechanism for some
20 * macros available only in 2.6 Kernel.
20346722 21 * Francois Romieu : For pointing out all code part that were
1da177e4 22 * deprecated and also styling related comments.
20346722 23 * Grant Grundler : For helping me get rid of some Architecture
1da177e4
LT
24 * dependent code.
25 * Christopher Hellwig : Some more 2.6 specific issues in the driver.
20346722 26 *
1da177e4
LT
27 * The module loadable parameters that are supported by the driver and a brief
28 * explaination of all the variables.
9dc737a7 29 *
20346722 30 * rx_ring_num : This can be used to program the number of receive rings used
31 * in the driver.
9dc737a7
AR
32 * rx_ring_sz: This defines the number of receive blocks each ring can have.
33 * This is also an array of size 8.
da6971d8 34 * rx_ring_mode: This defines the operation mode of all 8 rings. The valid
6d517a27 35 * values are 1, 2.
1da177e4 36 * tx_fifo_num: This defines the number of Tx FIFOs thats used int the driver.
20346722 37 * tx_fifo_len: This too is an array of 8. Each element defines the number of
1da177e4 38 * Tx descriptors that can be associated with each corresponding FIFO.
9dc737a7 39 * intr_type: This defines the type of interrupt. The values can be 0(INTA),
8abc4d5b 40 * 2(MSI_X). Default value is '2(MSI_X)'
43b7c451 41 * lro_enable: Specifies whether to enable Large Receive Offload (LRO) or not.
9dc737a7
AR
42 * Possible values '1' for enable '0' for disable. Default is '0'
43 * lro_max_pkts: This parameter defines maximum number of packets can be
44 * aggregated as a single large packet
926930b2
SS
45 * napi: This parameter used to enable/disable NAPI (polling Rx)
46 * Possible values '1' for enable and '0' for disable. Default is '1'
47 * ufo: This parameter used to enable/disable UDP Fragmentation Offload(UFO)
48 * Possible values '1' for enable and '0' for disable. Default is '0'
49 * vlan_tag_strip: This can be used to enable or disable vlan stripping.
50 * Possible values '1' for enable , '0' for disable.
51 * Default is '2' - which means disable in promisc mode
52 * and enable in non-promiscuous mode.
1da177e4
LT
53 ************************************************************************/
54
1da177e4
LT
55#include <linux/module.h>
56#include <linux/types.h>
57#include <linux/errno.h>
58#include <linux/ioport.h>
59#include <linux/pci.h>
1e7f0bd8 60#include <linux/dma-mapping.h>
1da177e4
LT
61#include <linux/kernel.h>
62#include <linux/netdevice.h>
63#include <linux/etherdevice.h>
64#include <linux/skbuff.h>
65#include <linux/init.h>
66#include <linux/delay.h>
67#include <linux/stddef.h>
68#include <linux/ioctl.h>
69#include <linux/timex.h>
1da177e4 70#include <linux/ethtool.h>
1da177e4 71#include <linux/workqueue.h>
be3a6b02 72#include <linux/if_vlan.h>
7d3d0439
RA
73#include <linux/ip.h>
74#include <linux/tcp.h>
75#include <net/tcp.h>
1da177e4 76
1da177e4
LT
77#include <asm/system.h>
78#include <asm/uaccess.h>
20346722 79#include <asm/io.h>
fe931395 80#include <asm/div64.h>
330ce0de 81#include <asm/irq.h>
1da177e4
LT
82
83/* local include */
84#include "s2io.h"
85#include "s2io-regs.h"
86
5f490c96 87#define DRV_VERSION "2.0.26.17"
6c1792f4 88
1da177e4 89/* S2io Driver name & version. */
20346722 90static char s2io_driver_name[] = "Neterion";
6c1792f4 91static char s2io_driver_version[] = DRV_VERSION;
1da177e4 92
6d517a27
VP
93static int rxd_size[2] = {32,48};
94static int rxd_count[2] = {127,85};
da6971d8 95
1ee6dd77 96static inline int RXD_IS_UP2DT(struct RxD_t *rxdp)
5e25b9dd 97{
98 int ret;
99
100 ret = ((!(rxdp->Control_1 & RXD_OWN_XENA)) &&
101 (GET_RXD_MARKER(rxdp->Control_2) != THE_RXD_MARK));
102
103 return ret;
104}
105
20346722 106/*
1da177e4
LT
107 * Cards with following subsystem_id have a link state indication
108 * problem, 600B, 600C, 600D, 640B, 640C and 640D.
109 * macro below identifies these cards given the subsystem_id.
110 */
541ae68f 111#define CARDS_WITH_FAULTY_LINK_INDICATORS(dev_type, subid) \
112 (dev_type == XFRAME_I_DEVICE) ? \
113 ((((subid >= 0x600B) && (subid <= 0x600D)) || \
114 ((subid >= 0x640B) && (subid <= 0x640D))) ? 1 : 0) : 0
1da177e4
LT
115
116#define LINK_IS_UP(val64) (!(val64 & (ADAPTER_STATUS_RMAC_REMOTE_FAULT | \
117 ADAPTER_STATUS_RMAC_LOCAL_FAULT)))
118#define TASKLET_IN_USE test_and_set_bit(0, (&sp->tasklet_status))
119#define PANIC 1
120#define LOW 2
1ee6dd77 121static inline int rx_buffer_level(struct s2io_nic * sp, int rxb_size, int ring)
1da177e4 122{
1ee6dd77 123 struct mac_info *mac_control;
20346722 124
125 mac_control = &sp->mac_control;
863c11a9
AR
126 if (rxb_size <= rxd_count[sp->rxd_mode])
127 return PANIC;
128 else if ((mac_control->rings[ring].pkt_cnt - rxb_size) > 16)
129 return LOW;
130 return 0;
1da177e4
LT
131}
132
92b84437
SS
133static inline int is_s2io_card_up(const struct s2io_nic * sp)
134{
135 return test_bit(__S2IO_STATE_CARD_UP, &sp->state);
136}
137
1da177e4
LT
138/* Ethtool related variables and Macros. */
139static char s2io_gstrings[][ETH_GSTRING_LEN] = {
140 "Register test\t(offline)",
141 "Eeprom test\t(offline)",
142 "Link test\t(online)",
143 "RLDRAM test\t(offline)",
144 "BIST Test\t(offline)"
145};
146
fa1f0cb3 147static char ethtool_xena_stats_keys[][ETH_GSTRING_LEN] = {
1da177e4
LT
148 {"tmac_frms"},
149 {"tmac_data_octets"},
150 {"tmac_drop_frms"},
151 {"tmac_mcst_frms"},
152 {"tmac_bcst_frms"},
153 {"tmac_pause_ctrl_frms"},
bd1034f0
AR
154 {"tmac_ttl_octets"},
155 {"tmac_ucst_frms"},
156 {"tmac_nucst_frms"},
1da177e4 157 {"tmac_any_err_frms"},
bd1034f0 158 {"tmac_ttl_less_fb_octets"},
1da177e4
LT
159 {"tmac_vld_ip_octets"},
160 {"tmac_vld_ip"},
161 {"tmac_drop_ip"},
162 {"tmac_icmp"},
163 {"tmac_rst_tcp"},
164 {"tmac_tcp"},
165 {"tmac_udp"},
166 {"rmac_vld_frms"},
167 {"rmac_data_octets"},
168 {"rmac_fcs_err_frms"},
169 {"rmac_drop_frms"},
170 {"rmac_vld_mcst_frms"},
171 {"rmac_vld_bcst_frms"},
172 {"rmac_in_rng_len_err_frms"},
bd1034f0 173 {"rmac_out_rng_len_err_frms"},
1da177e4
LT
174 {"rmac_long_frms"},
175 {"rmac_pause_ctrl_frms"},
bd1034f0
AR
176 {"rmac_unsup_ctrl_frms"},
177 {"rmac_ttl_octets"},
178 {"rmac_accepted_ucst_frms"},
179 {"rmac_accepted_nucst_frms"},
1da177e4 180 {"rmac_discarded_frms"},
bd1034f0
AR
181 {"rmac_drop_events"},
182 {"rmac_ttl_less_fb_octets"},
183 {"rmac_ttl_frms"},
1da177e4
LT
184 {"rmac_usized_frms"},
185 {"rmac_osized_frms"},
186 {"rmac_frag_frms"},
187 {"rmac_jabber_frms"},
bd1034f0
AR
188 {"rmac_ttl_64_frms"},
189 {"rmac_ttl_65_127_frms"},
190 {"rmac_ttl_128_255_frms"},
191 {"rmac_ttl_256_511_frms"},
192 {"rmac_ttl_512_1023_frms"},
193 {"rmac_ttl_1024_1518_frms"},
1da177e4
LT
194 {"rmac_ip"},
195 {"rmac_ip_octets"},
196 {"rmac_hdr_err_ip"},
197 {"rmac_drop_ip"},
198 {"rmac_icmp"},
199 {"rmac_tcp"},
200 {"rmac_udp"},
201 {"rmac_err_drp_udp"},
bd1034f0
AR
202 {"rmac_xgmii_err_sym"},
203 {"rmac_frms_q0"},
204 {"rmac_frms_q1"},
205 {"rmac_frms_q2"},
206 {"rmac_frms_q3"},
207 {"rmac_frms_q4"},
208 {"rmac_frms_q5"},
209 {"rmac_frms_q6"},
210 {"rmac_frms_q7"},
211 {"rmac_full_q0"},
212 {"rmac_full_q1"},
213 {"rmac_full_q2"},
214 {"rmac_full_q3"},
215 {"rmac_full_q4"},
216 {"rmac_full_q5"},
217 {"rmac_full_q6"},
218 {"rmac_full_q7"},
1da177e4 219 {"rmac_pause_cnt"},
bd1034f0
AR
220 {"rmac_xgmii_data_err_cnt"},
221 {"rmac_xgmii_ctrl_err_cnt"},
1da177e4
LT
222 {"rmac_accepted_ip"},
223 {"rmac_err_tcp"},
bd1034f0
AR
224 {"rd_req_cnt"},
225 {"new_rd_req_cnt"},
226 {"new_rd_req_rtry_cnt"},
227 {"rd_rtry_cnt"},
228 {"wr_rtry_rd_ack_cnt"},
229 {"wr_req_cnt"},
230 {"new_wr_req_cnt"},
231 {"new_wr_req_rtry_cnt"},
232 {"wr_rtry_cnt"},
233 {"wr_disc_cnt"},
234 {"rd_rtry_wr_ack_cnt"},
235 {"txp_wr_cnt"},
236 {"txd_rd_cnt"},
237 {"txd_wr_cnt"},
238 {"rxd_rd_cnt"},
239 {"rxd_wr_cnt"},
240 {"txf_rd_cnt"},
fa1f0cb3
SS
241 {"rxf_wr_cnt"}
242};
243
244static char ethtool_enhanced_stats_keys[][ETH_GSTRING_LEN] = {
bd1034f0
AR
245 {"rmac_ttl_1519_4095_frms"},
246 {"rmac_ttl_4096_8191_frms"},
247 {"rmac_ttl_8192_max_frms"},
248 {"rmac_ttl_gt_max_frms"},
249 {"rmac_osized_alt_frms"},
250 {"rmac_jabber_alt_frms"},
251 {"rmac_gt_max_alt_frms"},
252 {"rmac_vlan_frms"},
253 {"rmac_len_discard"},
254 {"rmac_fcs_discard"},
255 {"rmac_pf_discard"},
256 {"rmac_da_discard"},
257 {"rmac_red_discard"},
258 {"rmac_rts_discard"},
259 {"rmac_ingm_full_discard"},
fa1f0cb3
SS
260 {"link_fault_cnt"}
261};
262
263static char ethtool_driver_stats_keys[][ETH_GSTRING_LEN] = {
7ba013ac 264 {"\n DRIVER STATISTICS"},
265 {"single_bit_ecc_errs"},
266 {"double_bit_ecc_errs"},
bd1034f0
AR
267 {"parity_err_cnt"},
268 {"serious_err_cnt"},
269 {"soft_reset_cnt"},
270 {"fifo_full_cnt"},
8116f3cf
SS
271 {"ring_0_full_cnt"},
272 {"ring_1_full_cnt"},
273 {"ring_2_full_cnt"},
274 {"ring_3_full_cnt"},
275 {"ring_4_full_cnt"},
276 {"ring_5_full_cnt"},
277 {"ring_6_full_cnt"},
278 {"ring_7_full_cnt"},
43b7c451
SH
279 {"alarm_transceiver_temp_high"},
280 {"alarm_transceiver_temp_low"},
281 {"alarm_laser_bias_current_high"},
282 {"alarm_laser_bias_current_low"},
283 {"alarm_laser_output_power_high"},
284 {"alarm_laser_output_power_low"},
285 {"warn_transceiver_temp_high"},
286 {"warn_transceiver_temp_low"},
287 {"warn_laser_bias_current_high"},
288 {"warn_laser_bias_current_low"},
289 {"warn_laser_output_power_high"},
290 {"warn_laser_output_power_low"},
291 {"lro_aggregated_pkts"},
292 {"lro_flush_both_count"},
293 {"lro_out_of_sequence_pkts"},
294 {"lro_flush_due_to_max_pkts"},
295 {"lro_avg_aggr_pkts"},
296 {"mem_alloc_fail_cnt"},
297 {"pci_map_fail_cnt"},
298 {"watchdog_timer_cnt"},
299 {"mem_allocated"},
300 {"mem_freed"},
301 {"link_up_cnt"},
302 {"link_down_cnt"},
303 {"link_up_time"},
304 {"link_down_time"},
305 {"tx_tcode_buf_abort_cnt"},
306 {"tx_tcode_desc_abort_cnt"},
307 {"tx_tcode_parity_err_cnt"},
308 {"tx_tcode_link_loss_cnt"},
309 {"tx_tcode_list_proc_err_cnt"},
310 {"rx_tcode_parity_err_cnt"},
311 {"rx_tcode_abort_cnt"},
312 {"rx_tcode_parity_abort_cnt"},
313 {"rx_tcode_rda_fail_cnt"},
314 {"rx_tcode_unkn_prot_cnt"},
315 {"rx_tcode_fcs_err_cnt"},
316 {"rx_tcode_buf_size_err_cnt"},
317 {"rx_tcode_rxd_corrupt_cnt"},
318 {"rx_tcode_unkn_err_cnt"},
8116f3cf
SS
319 {"tda_err_cnt"},
320 {"pfc_err_cnt"},
321 {"pcc_err_cnt"},
322 {"tti_err_cnt"},
323 {"tpa_err_cnt"},
324 {"sm_err_cnt"},
325 {"lso_err_cnt"},
326 {"mac_tmac_err_cnt"},
327 {"mac_rmac_err_cnt"},
328 {"xgxs_txgxs_err_cnt"},
329 {"xgxs_rxgxs_err_cnt"},
330 {"rc_err_cnt"},
331 {"prc_pcix_err_cnt"},
332 {"rpa_err_cnt"},
333 {"rda_err_cnt"},
334 {"rti_err_cnt"},
335 {"mc_err_cnt"}
1da177e4
LT
336};
337
4c3616cd
AMR
338#define S2IO_XENA_STAT_LEN ARRAY_SIZE(ethtool_xena_stats_keys)
339#define S2IO_ENHANCED_STAT_LEN ARRAY_SIZE(ethtool_enhanced_stats_keys)
340#define S2IO_DRIVER_STAT_LEN ARRAY_SIZE(ethtool_driver_stats_keys)
fa1f0cb3
SS
341
342#define XFRAME_I_STAT_LEN (S2IO_XENA_STAT_LEN + S2IO_DRIVER_STAT_LEN )
343#define XFRAME_II_STAT_LEN (XFRAME_I_STAT_LEN + S2IO_ENHANCED_STAT_LEN )
344
345#define XFRAME_I_STAT_STRINGS_LEN ( XFRAME_I_STAT_LEN * ETH_GSTRING_LEN )
346#define XFRAME_II_STAT_STRINGS_LEN ( XFRAME_II_STAT_LEN * ETH_GSTRING_LEN )
1da177e4 347
4c3616cd 348#define S2IO_TEST_LEN ARRAY_SIZE(s2io_gstrings)
1da177e4
LT
349#define S2IO_STRINGS_LEN S2IO_TEST_LEN * ETH_GSTRING_LEN
350
25fff88e 351#define S2IO_TIMER_CONF(timer, handle, arg, exp) \
352 init_timer(&timer); \
353 timer.function = handle; \
354 timer.data = (unsigned long) arg; \
355 mod_timer(&timer, (jiffies + exp)) \
356
2fd37688
SS
357/* copy mac addr to def_mac_addr array */
358static void do_s2io_copy_mac_addr(struct s2io_nic *sp, int offset, u64 mac_addr)
359{
360 sp->def_mac_addr[offset].mac_addr[5] = (u8) (mac_addr);
361 sp->def_mac_addr[offset].mac_addr[4] = (u8) (mac_addr >> 8);
362 sp->def_mac_addr[offset].mac_addr[3] = (u8) (mac_addr >> 16);
363 sp->def_mac_addr[offset].mac_addr[2] = (u8) (mac_addr >> 24);
364 sp->def_mac_addr[offset].mac_addr[1] = (u8) (mac_addr >> 32);
365 sp->def_mac_addr[offset].mac_addr[0] = (u8) (mac_addr >> 40);
366}
be3a6b02 367/* Add the vlan */
368static void s2io_vlan_rx_register(struct net_device *dev,
369 struct vlan_group *grp)
370{
1ee6dd77 371 struct s2io_nic *nic = dev->priv;
be3a6b02 372 unsigned long flags;
373
374 spin_lock_irqsave(&nic->tx_lock, flags);
375 nic->vlgrp = grp;
376 spin_unlock_irqrestore(&nic->tx_lock, flags);
377}
378
926930b2 379/* A flag indicating whether 'RX_PA_CFG_STRIP_VLAN_TAG' bit is set or not */
7b490343 380static int vlan_strip_flag;
926930b2 381
20346722 382/*
1da177e4
LT
383 * Constants to be programmed into the Xena's registers, to configure
384 * the XAUI.
385 */
386
1da177e4 387#define END_SIGN 0x0
f71e1309 388static const u64 herc_act_dtx_cfg[] = {
541ae68f 389 /* Set address */
e960fc5c 390 0x8000051536750000ULL, 0x80000515367500E0ULL,
541ae68f 391 /* Write data */
e960fc5c 392 0x8000051536750004ULL, 0x80000515367500E4ULL,
541ae68f 393 /* Set address */
394 0x80010515003F0000ULL, 0x80010515003F00E0ULL,
395 /* Write data */
396 0x80010515003F0004ULL, 0x80010515003F00E4ULL,
397 /* Set address */
e960fc5c 398 0x801205150D440000ULL, 0x801205150D4400E0ULL,
399 /* Write data */
400 0x801205150D440004ULL, 0x801205150D4400E4ULL,
401 /* Set address */
541ae68f 402 0x80020515F2100000ULL, 0x80020515F21000E0ULL,
403 /* Write data */
404 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
405 /* Done */
406 END_SIGN
407};
408
f71e1309 409static const u64 xena_dtx_cfg[] = {
c92ca04b 410 /* Set address */
1da177e4 411 0x8000051500000000ULL, 0x80000515000000E0ULL,
c92ca04b
AR
412 /* Write data */
413 0x80000515D9350004ULL, 0x80000515D93500E4ULL,
414 /* Set address */
415 0x8001051500000000ULL, 0x80010515000000E0ULL,
416 /* Write data */
417 0x80010515001E0004ULL, 0x80010515001E00E4ULL,
418 /* Set address */
1da177e4 419 0x8002051500000000ULL, 0x80020515000000E0ULL,
c92ca04b
AR
420 /* Write data */
421 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
1da177e4
LT
422 END_SIGN
423};
424
20346722 425/*
1da177e4
LT
426 * Constants for Fixing the MacAddress problem seen mostly on
427 * Alpha machines.
428 */
f71e1309 429static const u64 fix_mac[] = {
1da177e4
LT
430 0x0060000000000000ULL, 0x0060600000000000ULL,
431 0x0040600000000000ULL, 0x0000600000000000ULL,
432 0x0020600000000000ULL, 0x0060600000000000ULL,
433 0x0020600000000000ULL, 0x0060600000000000ULL,
434 0x0020600000000000ULL, 0x0060600000000000ULL,
435 0x0020600000000000ULL, 0x0060600000000000ULL,
436 0x0020600000000000ULL, 0x0060600000000000ULL,
437 0x0020600000000000ULL, 0x0060600000000000ULL,
438 0x0020600000000000ULL, 0x0060600000000000ULL,
439 0x0020600000000000ULL, 0x0060600000000000ULL,
440 0x0020600000000000ULL, 0x0060600000000000ULL,
441 0x0020600000000000ULL, 0x0060600000000000ULL,
442 0x0020600000000000ULL, 0x0000600000000000ULL,
443 0x0040600000000000ULL, 0x0060600000000000ULL,
444 END_SIGN
445};
446
b41477f3
AR
447MODULE_LICENSE("GPL");
448MODULE_VERSION(DRV_VERSION);
449
450
1da177e4 451/* Module Loadable parameters. */
b41477f3
AR
452S2IO_PARM_INT(tx_fifo_num, 1);
453S2IO_PARM_INT(rx_ring_num, 1);
454
455
456S2IO_PARM_INT(rx_ring_mode, 1);
457S2IO_PARM_INT(use_continuous_tx_intrs, 1);
458S2IO_PARM_INT(rmac_pause_time, 0x100);
459S2IO_PARM_INT(mc_pause_threshold_q0q3, 187);
460S2IO_PARM_INT(mc_pause_threshold_q4q7, 187);
461S2IO_PARM_INT(shared_splits, 0);
462S2IO_PARM_INT(tmac_util_period, 5);
463S2IO_PARM_INT(rmac_util_period, 5);
b41477f3 464S2IO_PARM_INT(l3l4hdr_size, 128);
303bcb4b 465/* Frequency of Rx desc syncs expressed as power of 2 */
b41477f3 466S2IO_PARM_INT(rxsync_frequency, 3);
eccb8628 467/* Interrupt type. Values can be 0(INTA), 2(MSI_X) */
8abc4d5b 468S2IO_PARM_INT(intr_type, 2);
7d3d0439 469/* Large receive offload feature */
43b7c451
SH
470static unsigned int lro_enable;
471module_param_named(lro, lro_enable, uint, 0);
472
7d3d0439
RA
473/* Max pkts to be aggregated by LRO at one time. If not specified,
474 * aggregation happens until we hit max IP pkt size(64K)
475 */
b41477f3 476S2IO_PARM_INT(lro_max_pkts, 0xFFFF);
b41477f3 477S2IO_PARM_INT(indicate_max_pkts, 0);
db874e65
SS
478
479S2IO_PARM_INT(napi, 1);
480S2IO_PARM_INT(ufo, 0);
926930b2 481S2IO_PARM_INT(vlan_tag_strip, NO_STRIP_IN_PROMISC);
b41477f3
AR
482
483static unsigned int tx_fifo_len[MAX_TX_FIFOS] =
484 {DEFAULT_FIFO_0_LEN, [1 ...(MAX_TX_FIFOS - 1)] = DEFAULT_FIFO_1_7_LEN};
485static unsigned int rx_ring_sz[MAX_RX_RINGS] =
486 {[0 ...(MAX_RX_RINGS - 1)] = SMALL_BLK_CNT};
487static unsigned int rts_frm_len[MAX_RX_RINGS] =
488 {[0 ...(MAX_RX_RINGS - 1)] = 0 };
489
490module_param_array(tx_fifo_len, uint, NULL, 0);
491module_param_array(rx_ring_sz, uint, NULL, 0);
492module_param_array(rts_frm_len, uint, NULL, 0);
1da177e4 493
20346722 494/*
1da177e4 495 * S2IO device table.
20346722 496 * This table lists all the devices that this driver supports.
1da177e4
LT
497 */
498static struct pci_device_id s2io_tbl[] __devinitdata = {
499 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_WIN,
500 PCI_ANY_ID, PCI_ANY_ID},
501 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_UNI,
502 PCI_ANY_ID, PCI_ANY_ID},
503 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_WIN,
20346722 504 PCI_ANY_ID, PCI_ANY_ID},
505 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_UNI,
506 PCI_ANY_ID, PCI_ANY_ID},
1da177e4
LT
507 {0,}
508};
509
510MODULE_DEVICE_TABLE(pci, s2io_tbl);
511
d796fdb7
LV
512static struct pci_error_handlers s2io_err_handler = {
513 .error_detected = s2io_io_error_detected,
514 .slot_reset = s2io_io_slot_reset,
515 .resume = s2io_io_resume,
516};
517
1da177e4
LT
518static struct pci_driver s2io_driver = {
519 .name = "S2IO",
520 .id_table = s2io_tbl,
521 .probe = s2io_init_nic,
522 .remove = __devexit_p(s2io_rem_nic),
d796fdb7 523 .err_handler = &s2io_err_handler,
1da177e4
LT
524};
525
526/* A simplifier macro used both by init and free shared_mem Fns(). */
527#define TXD_MEM_PAGE_CNT(len, per_each) ((len+per_each - 1) / per_each)
528
529/**
530 * init_shared_mem - Allocation and Initialization of Memory
531 * @nic: Device private variable.
20346722 532 * Description: The function allocates all the memory areas shared
533 * between the NIC and the driver. This includes Tx descriptors,
1da177e4
LT
534 * Rx descriptors and the statistics block.
535 */
536
537static int init_shared_mem(struct s2io_nic *nic)
538{
539 u32 size;
540 void *tmp_v_addr, *tmp_v_addr_next;
541 dma_addr_t tmp_p_addr, tmp_p_addr_next;
1ee6dd77 542 struct RxD_block *pre_rxd_blk = NULL;
372cc597 543 int i, j, blk_cnt;
1da177e4
LT
544 int lst_size, lst_per_page;
545 struct net_device *dev = nic->dev;
8ae418cf 546 unsigned long tmp;
1ee6dd77 547 struct buffAdd *ba;
1da177e4 548
1ee6dd77 549 struct mac_info *mac_control;
1da177e4 550 struct config_param *config;
491976b2 551 unsigned long long mem_allocated = 0;
1da177e4
LT
552
553 mac_control = &nic->mac_control;
554 config = &nic->config;
555
556
557 /* Allocation and initialization of TXDLs in FIOFs */
558 size = 0;
559 for (i = 0; i < config->tx_fifo_num; i++) {
560 size += config->tx_cfg[i].fifo_len;
561 }
562 if (size > MAX_AVAILABLE_TXDS) {
b41477f3 563 DBG_PRINT(ERR_DBG, "s2io: Requested TxDs too high, ");
0b1f7ebe 564 DBG_PRINT(ERR_DBG, "Requested: %d, max supported: 8192\n", size);
b41477f3 565 return -EINVAL;
1da177e4
LT
566 }
567
1ee6dd77 568 lst_size = (sizeof(struct TxD) * config->max_txds);
1da177e4
LT
569 lst_per_page = PAGE_SIZE / lst_size;
570
571 for (i = 0; i < config->tx_fifo_num; i++) {
572 int fifo_len = config->tx_cfg[i].fifo_len;
1ee6dd77 573 int list_holder_size = fifo_len * sizeof(struct list_info_hold);
bd684e43 574 mac_control->fifos[i].list_info = kzalloc(list_holder_size,
20346722 575 GFP_KERNEL);
576 if (!mac_control->fifos[i].list_info) {
0c61ed5f 577 DBG_PRINT(INFO_DBG,
1da177e4
LT
578 "Malloc failed for list_info\n");
579 return -ENOMEM;
580 }
491976b2 581 mem_allocated += list_holder_size;
1da177e4
LT
582 }
583 for (i = 0; i < config->tx_fifo_num; i++) {
584 int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
585 lst_per_page);
20346722 586 mac_control->fifos[i].tx_curr_put_info.offset = 0;
587 mac_control->fifos[i].tx_curr_put_info.fifo_len =
1da177e4 588 config->tx_cfg[i].fifo_len - 1;
20346722 589 mac_control->fifos[i].tx_curr_get_info.offset = 0;
590 mac_control->fifos[i].tx_curr_get_info.fifo_len =
1da177e4 591 config->tx_cfg[i].fifo_len - 1;
20346722 592 mac_control->fifos[i].fifo_no = i;
593 mac_control->fifos[i].nic = nic;
fed5eccd 594 mac_control->fifos[i].max_txds = MAX_SKB_FRAGS + 2;
20346722 595
1da177e4
LT
596 for (j = 0; j < page_num; j++) {
597 int k = 0;
598 dma_addr_t tmp_p;
599 void *tmp_v;
600 tmp_v = pci_alloc_consistent(nic->pdev,
601 PAGE_SIZE, &tmp_p);
602 if (!tmp_v) {
0c61ed5f 603 DBG_PRINT(INFO_DBG,
1da177e4 604 "pci_alloc_consistent ");
0c61ed5f 605 DBG_PRINT(INFO_DBG, "failed for TxDL\n");
1da177e4
LT
606 return -ENOMEM;
607 }
776bd20f 608 /* If we got a zero DMA address(can happen on
609 * certain platforms like PPC), reallocate.
610 * Store virtual address of page we don't want,
611 * to be freed later.
612 */
613 if (!tmp_p) {
614 mac_control->zerodma_virt_addr = tmp_v;
6aa20a22 615 DBG_PRINT(INIT_DBG,
776bd20f 616 "%s: Zero DMA address for TxDL. ", dev->name);
6aa20a22 617 DBG_PRINT(INIT_DBG,
6b4d617d 618 "Virtual address %p\n", tmp_v);
776bd20f 619 tmp_v = pci_alloc_consistent(nic->pdev,
620 PAGE_SIZE, &tmp_p);
621 if (!tmp_v) {
0c61ed5f 622 DBG_PRINT(INFO_DBG,
776bd20f 623 "pci_alloc_consistent ");
0c61ed5f 624 DBG_PRINT(INFO_DBG, "failed for TxDL\n");
776bd20f 625 return -ENOMEM;
626 }
491976b2 627 mem_allocated += PAGE_SIZE;
776bd20f 628 }
1da177e4
LT
629 while (k < lst_per_page) {
630 int l = (j * lst_per_page) + k;
631 if (l == config->tx_cfg[i].fifo_len)
20346722 632 break;
633 mac_control->fifos[i].list_info[l].list_virt_addr =
1da177e4 634 tmp_v + (k * lst_size);
20346722 635 mac_control->fifos[i].list_info[l].list_phy_addr =
1da177e4
LT
636 tmp_p + (k * lst_size);
637 k++;
638 }
639 }
640 }
1da177e4 641
4384247b 642 nic->ufo_in_band_v = kcalloc(size, sizeof(u64), GFP_KERNEL);
fed5eccd
AR
643 if (!nic->ufo_in_band_v)
644 return -ENOMEM;
491976b2 645 mem_allocated += (size * sizeof(u64));
fed5eccd 646
1da177e4
LT
647 /* Allocation and initialization of RXDs in Rings */
648 size = 0;
649 for (i = 0; i < config->rx_ring_num; i++) {
da6971d8
AR
650 if (config->rx_cfg[i].num_rxd %
651 (rxd_count[nic->rxd_mode] + 1)) {
1da177e4
LT
652 DBG_PRINT(ERR_DBG, "%s: RxD count of ", dev->name);
653 DBG_PRINT(ERR_DBG, "Ring%d is not a multiple of ",
654 i);
655 DBG_PRINT(ERR_DBG, "RxDs per Block");
656 return FAILURE;
657 }
658 size += config->rx_cfg[i].num_rxd;
20346722 659 mac_control->rings[i].block_count =
da6971d8
AR
660 config->rx_cfg[i].num_rxd /
661 (rxd_count[nic->rxd_mode] + 1 );
662 mac_control->rings[i].pkt_cnt = config->rx_cfg[i].num_rxd -
663 mac_control->rings[i].block_count;
1da177e4 664 }
da6971d8 665 if (nic->rxd_mode == RXD_MODE_1)
1ee6dd77 666 size = (size * (sizeof(struct RxD1)));
da6971d8 667 else
1ee6dd77 668 size = (size * (sizeof(struct RxD3)));
1da177e4
LT
669
670 for (i = 0; i < config->rx_ring_num; i++) {
20346722 671 mac_control->rings[i].rx_curr_get_info.block_index = 0;
672 mac_control->rings[i].rx_curr_get_info.offset = 0;
673 mac_control->rings[i].rx_curr_get_info.ring_len =
1da177e4 674 config->rx_cfg[i].num_rxd - 1;
20346722 675 mac_control->rings[i].rx_curr_put_info.block_index = 0;
676 mac_control->rings[i].rx_curr_put_info.offset = 0;
677 mac_control->rings[i].rx_curr_put_info.ring_len =
1da177e4 678 config->rx_cfg[i].num_rxd - 1;
20346722 679 mac_control->rings[i].nic = nic;
680 mac_control->rings[i].ring_no = i;
681
da6971d8
AR
682 blk_cnt = config->rx_cfg[i].num_rxd /
683 (rxd_count[nic->rxd_mode] + 1);
1da177e4
LT
684 /* Allocating all the Rx blocks */
685 for (j = 0; j < blk_cnt; j++) {
1ee6dd77 686 struct rx_block_info *rx_blocks;
da6971d8
AR
687 int l;
688
689 rx_blocks = &mac_control->rings[i].rx_blocks[j];
690 size = SIZE_OF_BLOCK; //size is always page size
1da177e4
LT
691 tmp_v_addr = pci_alloc_consistent(nic->pdev, size,
692 &tmp_p_addr);
693 if (tmp_v_addr == NULL) {
694 /*
20346722 695 * In case of failure, free_shared_mem()
696 * is called, which should free any
697 * memory that was alloced till the
1da177e4
LT
698 * failure happened.
699 */
da6971d8 700 rx_blocks->block_virt_addr = tmp_v_addr;
1da177e4
LT
701 return -ENOMEM;
702 }
491976b2 703 mem_allocated += size;
1da177e4 704 memset(tmp_v_addr, 0, size);
da6971d8
AR
705 rx_blocks->block_virt_addr = tmp_v_addr;
706 rx_blocks->block_dma_addr = tmp_p_addr;
1ee6dd77 707 rx_blocks->rxds = kmalloc(sizeof(struct rxd_info)*
da6971d8
AR
708 rxd_count[nic->rxd_mode],
709 GFP_KERNEL);
372cc597
SS
710 if (!rx_blocks->rxds)
711 return -ENOMEM;
8a4bdbaa 712 mem_allocated +=
491976b2 713 (sizeof(struct rxd_info)* rxd_count[nic->rxd_mode]);
da6971d8
AR
714 for (l=0; l<rxd_count[nic->rxd_mode];l++) {
715 rx_blocks->rxds[l].virt_addr =
716 rx_blocks->block_virt_addr +
717 (rxd_size[nic->rxd_mode] * l);
718 rx_blocks->rxds[l].dma_addr =
719 rx_blocks->block_dma_addr +
720 (rxd_size[nic->rxd_mode] * l);
721 }
1da177e4
LT
722 }
723 /* Interlinking all Rx Blocks */
724 for (j = 0; j < blk_cnt; j++) {
20346722 725 tmp_v_addr =
726 mac_control->rings[i].rx_blocks[j].block_virt_addr;
1da177e4 727 tmp_v_addr_next =
20346722 728 mac_control->rings[i].rx_blocks[(j + 1) %
1da177e4 729 blk_cnt].block_virt_addr;
20346722 730 tmp_p_addr =
731 mac_control->rings[i].rx_blocks[j].block_dma_addr;
1da177e4 732 tmp_p_addr_next =
20346722 733 mac_control->rings[i].rx_blocks[(j + 1) %
1da177e4
LT
734 blk_cnt].block_dma_addr;
735
1ee6dd77 736 pre_rxd_blk = (struct RxD_block *) tmp_v_addr;
1da177e4
LT
737 pre_rxd_blk->reserved_2_pNext_RxD_block =
738 (unsigned long) tmp_v_addr_next;
1da177e4
LT
739 pre_rxd_blk->pNext_RxD_Blk_physical =
740 (u64) tmp_p_addr_next;
741 }
742 }
6d517a27 743 if (nic->rxd_mode == RXD_MODE_3B) {
da6971d8
AR
744 /*
745 * Allocation of Storages for buffer addresses in 2BUFF mode
746 * and the buffers as well.
747 */
748 for (i = 0; i < config->rx_ring_num; i++) {
749 blk_cnt = config->rx_cfg[i].num_rxd /
750 (rxd_count[nic->rxd_mode]+ 1);
751 mac_control->rings[i].ba =
1ee6dd77 752 kmalloc((sizeof(struct buffAdd *) * blk_cnt),
1da177e4 753 GFP_KERNEL);
da6971d8 754 if (!mac_control->rings[i].ba)
1da177e4 755 return -ENOMEM;
491976b2 756 mem_allocated +=(sizeof(struct buffAdd *) * blk_cnt);
da6971d8
AR
757 for (j = 0; j < blk_cnt; j++) {
758 int k = 0;
759 mac_control->rings[i].ba[j] =
1ee6dd77 760 kmalloc((sizeof(struct buffAdd) *
da6971d8
AR
761 (rxd_count[nic->rxd_mode] + 1)),
762 GFP_KERNEL);
763 if (!mac_control->rings[i].ba[j])
1da177e4 764 return -ENOMEM;
491976b2
SH
765 mem_allocated += (sizeof(struct buffAdd) * \
766 (rxd_count[nic->rxd_mode] + 1));
da6971d8
AR
767 while (k != rxd_count[nic->rxd_mode]) {
768 ba = &mac_control->rings[i].ba[j][k];
769
770 ba->ba_0_org = (void *) kmalloc
771 (BUF0_LEN + ALIGN_SIZE, GFP_KERNEL);
772 if (!ba->ba_0_org)
773 return -ENOMEM;
8a4bdbaa 774 mem_allocated +=
491976b2 775 (BUF0_LEN + ALIGN_SIZE);
da6971d8
AR
776 tmp = (unsigned long)ba->ba_0_org;
777 tmp += ALIGN_SIZE;
778 tmp &= ~((unsigned long) ALIGN_SIZE);
779 ba->ba_0 = (void *) tmp;
780
781 ba->ba_1_org = (void *) kmalloc
782 (BUF1_LEN + ALIGN_SIZE, GFP_KERNEL);
783 if (!ba->ba_1_org)
784 return -ENOMEM;
8a4bdbaa 785 mem_allocated
491976b2 786 += (BUF1_LEN + ALIGN_SIZE);
da6971d8
AR
787 tmp = (unsigned long) ba->ba_1_org;
788 tmp += ALIGN_SIZE;
789 tmp &= ~((unsigned long) ALIGN_SIZE);
790 ba->ba_1 = (void *) tmp;
791 k++;
792 }
1da177e4
LT
793 }
794 }
795 }
1da177e4
LT
796
797 /* Allocation and initialization of Statistics block */
1ee6dd77 798 size = sizeof(struct stat_block);
1da177e4
LT
799 mac_control->stats_mem = pci_alloc_consistent
800 (nic->pdev, size, &mac_control->stats_mem_phy);
801
802 if (!mac_control->stats_mem) {
20346722 803 /*
804 * In case of failure, free_shared_mem() is called, which
805 * should free any memory that was alloced till the
1da177e4
LT
806 * failure happened.
807 */
808 return -ENOMEM;
809 }
491976b2 810 mem_allocated += size;
1da177e4
LT
811 mac_control->stats_mem_sz = size;
812
813 tmp_v_addr = mac_control->stats_mem;
1ee6dd77 814 mac_control->stats_info = (struct stat_block *) tmp_v_addr;
1da177e4 815 memset(tmp_v_addr, 0, size);
1da177e4
LT
816 DBG_PRINT(INIT_DBG, "%s:Ring Mem PHY: 0x%llx\n", dev->name,
817 (unsigned long long) tmp_p_addr);
491976b2 818 mac_control->stats_info->sw_stat.mem_allocated += mem_allocated;
1da177e4
LT
819 return SUCCESS;
820}
821
20346722 822/**
823 * free_shared_mem - Free the allocated Memory
1da177e4
LT
824 * @nic: Device private variable.
825 * Description: This function is to free all memory locations allocated by
826 * the init_shared_mem() function and return it to the kernel.
827 */
828
829static void free_shared_mem(struct s2io_nic *nic)
830{
831 int i, j, blk_cnt, size;
491976b2 832 u32 ufo_size = 0;
1da177e4
LT
833 void *tmp_v_addr;
834 dma_addr_t tmp_p_addr;
1ee6dd77 835 struct mac_info *mac_control;
1da177e4
LT
836 struct config_param *config;
837 int lst_size, lst_per_page;
8910b49f 838 struct net_device *dev;
491976b2 839 int page_num = 0;
1da177e4
LT
840
841 if (!nic)
842 return;
843
8910b49f
MG
844 dev = nic->dev;
845
1da177e4
LT
846 mac_control = &nic->mac_control;
847 config = &nic->config;
848
1ee6dd77 849 lst_size = (sizeof(struct TxD) * config->max_txds);
1da177e4
LT
850 lst_per_page = PAGE_SIZE / lst_size;
851
852 for (i = 0; i < config->tx_fifo_num; i++) {
491976b2
SH
853 ufo_size += config->tx_cfg[i].fifo_len;
854 page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
855 lst_per_page);
1da177e4
LT
856 for (j = 0; j < page_num; j++) {
857 int mem_blks = (j * lst_per_page);
776bd20f 858 if (!mac_control->fifos[i].list_info)
6aa20a22 859 return;
776bd20f 860 if (!mac_control->fifos[i].list_info[mem_blks].
861 list_virt_addr)
1da177e4
LT
862 break;
863 pci_free_consistent(nic->pdev, PAGE_SIZE,
20346722 864 mac_control->fifos[i].
865 list_info[mem_blks].
1da177e4 866 list_virt_addr,
20346722 867 mac_control->fifos[i].
868 list_info[mem_blks].
1da177e4 869 list_phy_addr);
8a4bdbaa 870 nic->mac_control.stats_info->sw_stat.mem_freed
491976b2 871 += PAGE_SIZE;
1da177e4 872 }
776bd20f 873 /* If we got a zero DMA address during allocation,
874 * free the page now
875 */
876 if (mac_control->zerodma_virt_addr) {
877 pci_free_consistent(nic->pdev, PAGE_SIZE,
878 mac_control->zerodma_virt_addr,
879 (dma_addr_t)0);
6aa20a22 880 DBG_PRINT(INIT_DBG,
6b4d617d
AM
881 "%s: Freeing TxDL with zero DMA addr. ",
882 dev->name);
883 DBG_PRINT(INIT_DBG, "Virtual address %p\n",
884 mac_control->zerodma_virt_addr);
8a4bdbaa 885 nic->mac_control.stats_info->sw_stat.mem_freed
491976b2 886 += PAGE_SIZE;
776bd20f 887 }
20346722 888 kfree(mac_control->fifos[i].list_info);
8a4bdbaa 889 nic->mac_control.stats_info->sw_stat.mem_freed +=
491976b2 890 (nic->config.tx_cfg[i].fifo_len *sizeof(struct list_info_hold));
1da177e4
LT
891 }
892
1da177e4 893 size = SIZE_OF_BLOCK;
1da177e4 894 for (i = 0; i < config->rx_ring_num; i++) {
20346722 895 blk_cnt = mac_control->rings[i].block_count;
1da177e4 896 for (j = 0; j < blk_cnt; j++) {
20346722 897 tmp_v_addr = mac_control->rings[i].rx_blocks[j].
898 block_virt_addr;
899 tmp_p_addr = mac_control->rings[i].rx_blocks[j].
900 block_dma_addr;
1da177e4
LT
901 if (tmp_v_addr == NULL)
902 break;
903 pci_free_consistent(nic->pdev, size,
904 tmp_v_addr, tmp_p_addr);
491976b2 905 nic->mac_control.stats_info->sw_stat.mem_freed += size;
da6971d8 906 kfree(mac_control->rings[i].rx_blocks[j].rxds);
8a4bdbaa 907 nic->mac_control.stats_info->sw_stat.mem_freed +=
491976b2 908 ( sizeof(struct rxd_info)* rxd_count[nic->rxd_mode]);
1da177e4
LT
909 }
910 }
911
6d517a27 912 if (nic->rxd_mode == RXD_MODE_3B) {
da6971d8
AR
913 /* Freeing buffer storage addresses in 2BUFF mode. */
914 for (i = 0; i < config->rx_ring_num; i++) {
915 blk_cnt = config->rx_cfg[i].num_rxd /
916 (rxd_count[nic->rxd_mode] + 1);
917 for (j = 0; j < blk_cnt; j++) {
918 int k = 0;
919 if (!mac_control->rings[i].ba[j])
920 continue;
921 while (k != rxd_count[nic->rxd_mode]) {
1ee6dd77 922 struct buffAdd *ba =
da6971d8
AR
923 &mac_control->rings[i].ba[j][k];
924 kfree(ba->ba_0_org);
491976b2
SH
925 nic->mac_control.stats_info->sw_stat.\
926 mem_freed += (BUF0_LEN + ALIGN_SIZE);
da6971d8 927 kfree(ba->ba_1_org);
491976b2
SH
928 nic->mac_control.stats_info->sw_stat.\
929 mem_freed += (BUF1_LEN + ALIGN_SIZE);
da6971d8
AR
930 k++;
931 }
932 kfree(mac_control->rings[i].ba[j]);
9caab458
SS
933 nic->mac_control.stats_info->sw_stat.mem_freed +=
934 (sizeof(struct buffAdd) *
935 (rxd_count[nic->rxd_mode] + 1));
1da177e4 936 }
da6971d8 937 kfree(mac_control->rings[i].ba);
8a4bdbaa 938 nic->mac_control.stats_info->sw_stat.mem_freed +=
491976b2 939 (sizeof(struct buffAdd *) * blk_cnt);
1da177e4 940 }
1da177e4 941 }
1da177e4
LT
942
943 if (mac_control->stats_mem) {
944 pci_free_consistent(nic->pdev,
945 mac_control->stats_mem_sz,
946 mac_control->stats_mem,
947 mac_control->stats_mem_phy);
8a4bdbaa 948 nic->mac_control.stats_info->sw_stat.mem_freed +=
491976b2 949 mac_control->stats_mem_sz;
1da177e4 950 }
491976b2 951 if (nic->ufo_in_band_v) {
fed5eccd 952 kfree(nic->ufo_in_band_v);
8a4bdbaa 953 nic->mac_control.stats_info->sw_stat.mem_freed
491976b2
SH
954 += (ufo_size * sizeof(u64));
955 }
1da177e4
LT
956}
957
541ae68f 958/**
959 * s2io_verify_pci_mode -
960 */
961
1ee6dd77 962static int s2io_verify_pci_mode(struct s2io_nic *nic)
541ae68f 963{
1ee6dd77 964 struct XENA_dev_config __iomem *bar0 = nic->bar0;
541ae68f 965 register u64 val64 = 0;
966 int mode;
967
968 val64 = readq(&bar0->pci_mode);
969 mode = (u8)GET_PCI_MODE(val64);
970
971 if ( val64 & PCI_MODE_UNKNOWN_MODE)
972 return -1; /* Unknown PCI mode */
973 return mode;
974}
975
c92ca04b
AR
976#define NEC_VENID 0x1033
977#define NEC_DEVID 0x0125
978static int s2io_on_nec_bridge(struct pci_dev *s2io_pdev)
979{
980 struct pci_dev *tdev = NULL;
26d36b64
AC
981 while ((tdev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, tdev)) != NULL) {
982 if (tdev->vendor == NEC_VENID && tdev->device == NEC_DEVID) {
c92ca04b 983 if (tdev->bus == s2io_pdev->bus->parent)
26d36b64 984 pci_dev_put(tdev);
c92ca04b
AR
985 return 1;
986 }
987 }
988 return 0;
989}
541ae68f 990
7b32a312 991static int bus_speed[8] = {33, 133, 133, 200, 266, 133, 200, 266};
541ae68f 992/**
993 * s2io_print_pci_mode -
994 */
1ee6dd77 995static int s2io_print_pci_mode(struct s2io_nic *nic)
541ae68f 996{
1ee6dd77 997 struct XENA_dev_config __iomem *bar0 = nic->bar0;
541ae68f 998 register u64 val64 = 0;
999 int mode;
1000 struct config_param *config = &nic->config;
1001
1002 val64 = readq(&bar0->pci_mode);
1003 mode = (u8)GET_PCI_MODE(val64);
1004
1005 if ( val64 & PCI_MODE_UNKNOWN_MODE)
1006 return -1; /* Unknown PCI mode */
1007
c92ca04b
AR
1008 config->bus_speed = bus_speed[mode];
1009
1010 if (s2io_on_nec_bridge(nic->pdev)) {
1011 DBG_PRINT(ERR_DBG, "%s: Device is on PCI-E bus\n",
1012 nic->dev->name);
1013 return mode;
1014 }
1015
541ae68f 1016 if (val64 & PCI_MODE_32_BITS) {
1017 DBG_PRINT(ERR_DBG, "%s: Device is on 32 bit ", nic->dev->name);
1018 } else {
1019 DBG_PRINT(ERR_DBG, "%s: Device is on 64 bit ", nic->dev->name);
1020 }
1021
1022 switch(mode) {
1023 case PCI_MODE_PCI_33:
1024 DBG_PRINT(ERR_DBG, "33MHz PCI bus\n");
541ae68f 1025 break;
1026 case PCI_MODE_PCI_66:
1027 DBG_PRINT(ERR_DBG, "66MHz PCI bus\n");
541ae68f 1028 break;
1029 case PCI_MODE_PCIX_M1_66:
1030 DBG_PRINT(ERR_DBG, "66MHz PCIX(M1) bus\n");
541ae68f 1031 break;
1032 case PCI_MODE_PCIX_M1_100:
1033 DBG_PRINT(ERR_DBG, "100MHz PCIX(M1) bus\n");
541ae68f 1034 break;
1035 case PCI_MODE_PCIX_M1_133:
1036 DBG_PRINT(ERR_DBG, "133MHz PCIX(M1) bus\n");
541ae68f 1037 break;
1038 case PCI_MODE_PCIX_M2_66:
1039 DBG_PRINT(ERR_DBG, "133MHz PCIX(M2) bus\n");
541ae68f 1040 break;
1041 case PCI_MODE_PCIX_M2_100:
1042 DBG_PRINT(ERR_DBG, "200MHz PCIX(M2) bus\n");
541ae68f 1043 break;
1044 case PCI_MODE_PCIX_M2_133:
1045 DBG_PRINT(ERR_DBG, "266MHz PCIX(M2) bus\n");
541ae68f 1046 break;
1047 default:
1048 return -1; /* Unsupported bus speed */
1049 }
1050
1051 return mode;
1052}
1053
20346722 1054/**
1055 * init_nic - Initialization of hardware
1da177e4 1056 * @nic: device peivate variable
20346722 1057 * Description: The function sequentially configures every block
1058 * of the H/W from their reset values.
1059 * Return Value: SUCCESS on success and
1da177e4
LT
1060 * '-1' on failure (endian settings incorrect).
1061 */
1062
1063static int init_nic(struct s2io_nic *nic)
1064{
1ee6dd77 1065 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1da177e4
LT
1066 struct net_device *dev = nic->dev;
1067 register u64 val64 = 0;
1068 void __iomem *add;
1069 u32 time;
1070 int i, j;
1ee6dd77 1071 struct mac_info *mac_control;
1da177e4 1072 struct config_param *config;
c92ca04b 1073 int dtx_cnt = 0;
1da177e4 1074 unsigned long long mem_share;
20346722 1075 int mem_size;
1da177e4
LT
1076
1077 mac_control = &nic->mac_control;
1078 config = &nic->config;
1079
5e25b9dd 1080 /* to set the swapper controle on the card */
20346722 1081 if(s2io_set_swapper(nic)) {
1da177e4 1082 DBG_PRINT(ERR_DBG,"ERROR: Setting Swapper failed\n");
9f74ffde 1083 return -EIO;
1da177e4
LT
1084 }
1085
541ae68f 1086 /*
1087 * Herc requires EOI to be removed from reset before XGXS, so..
1088 */
1089 if (nic->device_type & XFRAME_II_DEVICE) {
1090 val64 = 0xA500000000ULL;
1091 writeq(val64, &bar0->sw_reset);
1092 msleep(500);
1093 val64 = readq(&bar0->sw_reset);
1094 }
1095
1da177e4
LT
1096 /* Remove XGXS from reset state */
1097 val64 = 0;
1098 writeq(val64, &bar0->sw_reset);
1da177e4 1099 msleep(500);
20346722 1100 val64 = readq(&bar0->sw_reset);
1da177e4 1101
7962024e
SH
1102 /* Ensure that it's safe to access registers by checking
1103 * RIC_RUNNING bit is reset. Check is valid only for XframeII.
1104 */
1105 if (nic->device_type == XFRAME_II_DEVICE) {
1106 for (i = 0; i < 50; i++) {
1107 val64 = readq(&bar0->adapter_status);
1108 if (!(val64 & ADAPTER_STATUS_RIC_RUNNING))
1109 break;
1110 msleep(10);
1111 }
1112 if (i == 50)
1113 return -ENODEV;
1114 }
1115
1da177e4
LT
1116 /* Enable Receiving broadcasts */
1117 add = &bar0->mac_cfg;
1118 val64 = readq(&bar0->mac_cfg);
1119 val64 |= MAC_RMAC_BCAST_ENABLE;
1120 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1121 writel((u32) val64, add);
1122 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1123 writel((u32) (val64 >> 32), (add + 4));
1124
1125 /* Read registers in all blocks */
1126 val64 = readq(&bar0->mac_int_mask);
1127 val64 = readq(&bar0->mc_int_mask);
1128 val64 = readq(&bar0->xgxs_int_mask);
1129
1130 /* Set MTU */
1131 val64 = dev->mtu;
1132 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
1133
541ae68f 1134 if (nic->device_type & XFRAME_II_DEVICE) {
1135 while (herc_act_dtx_cfg[dtx_cnt] != END_SIGN) {
303bcb4b 1136 SPECIAL_REG_WRITE(herc_act_dtx_cfg[dtx_cnt],
1da177e4 1137 &bar0->dtx_control, UF);
541ae68f 1138 if (dtx_cnt & 0x1)
1139 msleep(1); /* Necessary!! */
1da177e4
LT
1140 dtx_cnt++;
1141 }
541ae68f 1142 } else {
c92ca04b
AR
1143 while (xena_dtx_cfg[dtx_cnt] != END_SIGN) {
1144 SPECIAL_REG_WRITE(xena_dtx_cfg[dtx_cnt],
1145 &bar0->dtx_control, UF);
1146 val64 = readq(&bar0->dtx_control);
1147 dtx_cnt++;
1da177e4
LT
1148 }
1149 }
1150
1151 /* Tx DMA Initialization */
1152 val64 = 0;
1153 writeq(val64, &bar0->tx_fifo_partition_0);
1154 writeq(val64, &bar0->tx_fifo_partition_1);
1155 writeq(val64, &bar0->tx_fifo_partition_2);
1156 writeq(val64, &bar0->tx_fifo_partition_3);
1157
1158
1159 for (i = 0, j = 0; i < config->tx_fifo_num; i++) {
1160 val64 |=
1161 vBIT(config->tx_cfg[i].fifo_len - 1, ((i * 32) + 19),
1162 13) | vBIT(config->tx_cfg[i].fifo_priority,
1163 ((i * 32) + 5), 3);
1164
1165 if (i == (config->tx_fifo_num - 1)) {
1166 if (i % 2 == 0)
1167 i++;
1168 }
1169
1170 switch (i) {
1171 case 1:
1172 writeq(val64, &bar0->tx_fifo_partition_0);
1173 val64 = 0;
1174 break;
1175 case 3:
1176 writeq(val64, &bar0->tx_fifo_partition_1);
1177 val64 = 0;
1178 break;
1179 case 5:
1180 writeq(val64, &bar0->tx_fifo_partition_2);
1181 val64 = 0;
1182 break;
1183 case 7:
1184 writeq(val64, &bar0->tx_fifo_partition_3);
1185 break;
1186 }
1187 }
1188
5e25b9dd 1189 /*
1190 * Disable 4 PCCs for Xena1, 2 and 3 as per H/W bug
1191 * SXE-008 TRANSMIT DMA ARBITRATION ISSUE.
1192 */
541ae68f 1193 if ((nic->device_type == XFRAME_I_DEVICE) &&
44c10138 1194 (nic->pdev->revision < 4))
5e25b9dd 1195 writeq(PCC_ENABLE_FOUR, &bar0->pcc_enable);
1196
1da177e4
LT
1197 val64 = readq(&bar0->tx_fifo_partition_0);
1198 DBG_PRINT(INIT_DBG, "Fifo partition at: 0x%p is: 0x%llx\n",
1199 &bar0->tx_fifo_partition_0, (unsigned long long) val64);
1200
20346722 1201 /*
1202 * Initialization of Tx_PA_CONFIG register to ignore packet
1da177e4
LT
1203 * integrity checking.
1204 */
1205 val64 = readq(&bar0->tx_pa_cfg);
1206 val64 |= TX_PA_CFG_IGNORE_FRM_ERR | TX_PA_CFG_IGNORE_SNAP_OUI |
1207 TX_PA_CFG_IGNORE_LLC_CTRL | TX_PA_CFG_IGNORE_L2_ERR;
1208 writeq(val64, &bar0->tx_pa_cfg);
1209
1210 /* Rx DMA intialization. */
1211 val64 = 0;
1212 for (i = 0; i < config->rx_ring_num; i++) {
1213 val64 |=
1214 vBIT(config->rx_cfg[i].ring_priority, (5 + (i * 8)),
1215 3);
1216 }
1217 writeq(val64, &bar0->rx_queue_priority);
1218
20346722 1219 /*
1220 * Allocating equal share of memory to all the
1da177e4
LT
1221 * configured Rings.
1222 */
1223 val64 = 0;
541ae68f 1224 if (nic->device_type & XFRAME_II_DEVICE)
1225 mem_size = 32;
1226 else
1227 mem_size = 64;
1228
1da177e4
LT
1229 for (i = 0; i < config->rx_ring_num; i++) {
1230 switch (i) {
1231 case 0:
20346722 1232 mem_share = (mem_size / config->rx_ring_num +
1233 mem_size % config->rx_ring_num);
1da177e4
LT
1234 val64 |= RX_QUEUE_CFG_Q0_SZ(mem_share);
1235 continue;
1236 case 1:
20346722 1237 mem_share = (mem_size / config->rx_ring_num);
1da177e4
LT
1238 val64 |= RX_QUEUE_CFG_Q1_SZ(mem_share);
1239 continue;
1240 case 2:
20346722 1241 mem_share = (mem_size / config->rx_ring_num);
1da177e4
LT
1242 val64 |= RX_QUEUE_CFG_Q2_SZ(mem_share);
1243 continue;
1244 case 3:
20346722 1245 mem_share = (mem_size / config->rx_ring_num);
1da177e4
LT
1246 val64 |= RX_QUEUE_CFG_Q3_SZ(mem_share);
1247 continue;
1248 case 4:
20346722 1249 mem_share = (mem_size / config->rx_ring_num);
1da177e4
LT
1250 val64 |= RX_QUEUE_CFG_Q4_SZ(mem_share);
1251 continue;
1252 case 5:
20346722 1253 mem_share = (mem_size / config->rx_ring_num);
1da177e4
LT
1254 val64 |= RX_QUEUE_CFG_Q5_SZ(mem_share);
1255 continue;
1256 case 6:
20346722 1257 mem_share = (mem_size / config->rx_ring_num);
1da177e4
LT
1258 val64 |= RX_QUEUE_CFG_Q6_SZ(mem_share);
1259 continue;
1260 case 7:
20346722 1261 mem_share = (mem_size / config->rx_ring_num);
1da177e4
LT
1262 val64 |= RX_QUEUE_CFG_Q7_SZ(mem_share);
1263 continue;
1264 }
1265 }
1266 writeq(val64, &bar0->rx_queue_cfg);
1267
20346722 1268 /*
5e25b9dd 1269 * Filling Tx round robin registers
1270 * as per the number of FIFOs
1da177e4 1271 */
5e25b9dd 1272 switch (config->tx_fifo_num) {
1273 case 1:
1274 val64 = 0x0000000000000000ULL;
1275 writeq(val64, &bar0->tx_w_round_robin_0);
1276 writeq(val64, &bar0->tx_w_round_robin_1);
1277 writeq(val64, &bar0->tx_w_round_robin_2);
1278 writeq(val64, &bar0->tx_w_round_robin_3);
1279 writeq(val64, &bar0->tx_w_round_robin_4);
1280 break;
1281 case 2:
1282 val64 = 0x0000010000010000ULL;
1283 writeq(val64, &bar0->tx_w_round_robin_0);
1284 val64 = 0x0100000100000100ULL;
1285 writeq(val64, &bar0->tx_w_round_robin_1);
1286 val64 = 0x0001000001000001ULL;
1287 writeq(val64, &bar0->tx_w_round_robin_2);
1288 val64 = 0x0000010000010000ULL;
1289 writeq(val64, &bar0->tx_w_round_robin_3);
1290 val64 = 0x0100000000000000ULL;
1291 writeq(val64, &bar0->tx_w_round_robin_4);
1292 break;
1293 case 3:
1294 val64 = 0x0001000102000001ULL;
1295 writeq(val64, &bar0->tx_w_round_robin_0);
1296 val64 = 0x0001020000010001ULL;
1297 writeq(val64, &bar0->tx_w_round_robin_1);
1298 val64 = 0x0200000100010200ULL;
1299 writeq(val64, &bar0->tx_w_round_robin_2);
1300 val64 = 0x0001000102000001ULL;
1301 writeq(val64, &bar0->tx_w_round_robin_3);
1302 val64 = 0x0001020000000000ULL;
1303 writeq(val64, &bar0->tx_w_round_robin_4);
1304 break;
1305 case 4:
1306 val64 = 0x0001020300010200ULL;
1307 writeq(val64, &bar0->tx_w_round_robin_0);
1308 val64 = 0x0100000102030001ULL;
1309 writeq(val64, &bar0->tx_w_round_robin_1);
1310 val64 = 0x0200010000010203ULL;
1311 writeq(val64, &bar0->tx_w_round_robin_2);
1312 val64 = 0x0001020001000001ULL;
1313 writeq(val64, &bar0->tx_w_round_robin_3);
1314 val64 = 0x0203000100000000ULL;
1315 writeq(val64, &bar0->tx_w_round_robin_4);
1316 break;
1317 case 5:
1318 val64 = 0x0001000203000102ULL;
1319 writeq(val64, &bar0->tx_w_round_robin_0);
1320 val64 = 0x0001020001030004ULL;
1321 writeq(val64, &bar0->tx_w_round_robin_1);
1322 val64 = 0x0001000203000102ULL;
1323 writeq(val64, &bar0->tx_w_round_robin_2);
1324 val64 = 0x0001020001030004ULL;
1325 writeq(val64, &bar0->tx_w_round_robin_3);
1326 val64 = 0x0001000000000000ULL;
1327 writeq(val64, &bar0->tx_w_round_robin_4);
1328 break;
1329 case 6:
1330 val64 = 0x0001020304000102ULL;
1331 writeq(val64, &bar0->tx_w_round_robin_0);
1332 val64 = 0x0304050001020001ULL;
1333 writeq(val64, &bar0->tx_w_round_robin_1);
1334 val64 = 0x0203000100000102ULL;
1335 writeq(val64, &bar0->tx_w_round_robin_2);
1336 val64 = 0x0304000102030405ULL;
1337 writeq(val64, &bar0->tx_w_round_robin_3);
1338 val64 = 0x0001000200000000ULL;
1339 writeq(val64, &bar0->tx_w_round_robin_4);
1340 break;
1341 case 7:
1342 val64 = 0x0001020001020300ULL;
1343 writeq(val64, &bar0->tx_w_round_robin_0);
1344 val64 = 0x0102030400010203ULL;
1345 writeq(val64, &bar0->tx_w_round_robin_1);
1346 val64 = 0x0405060001020001ULL;
1347 writeq(val64, &bar0->tx_w_round_robin_2);
1348 val64 = 0x0304050000010200ULL;
1349 writeq(val64, &bar0->tx_w_round_robin_3);
1350 val64 = 0x0102030000000000ULL;
1351 writeq(val64, &bar0->tx_w_round_robin_4);
1352 break;
1353 case 8:
1354 val64 = 0x0001020300040105ULL;
1355 writeq(val64, &bar0->tx_w_round_robin_0);
1356 val64 = 0x0200030106000204ULL;
1357 writeq(val64, &bar0->tx_w_round_robin_1);
1358 val64 = 0x0103000502010007ULL;
1359 writeq(val64, &bar0->tx_w_round_robin_2);
1360 val64 = 0x0304010002060500ULL;
1361 writeq(val64, &bar0->tx_w_round_robin_3);
1362 val64 = 0x0103020400000000ULL;
1363 writeq(val64, &bar0->tx_w_round_robin_4);
1364 break;
1365 }
1366
b41477f3 1367 /* Enable all configured Tx FIFO partitions */
5d3213cc
AR
1368 val64 = readq(&bar0->tx_fifo_partition_0);
1369 val64 |= (TX_FIFO_PARTITION_EN);
1370 writeq(val64, &bar0->tx_fifo_partition_0);
1371
5e25b9dd 1372 /* Filling the Rx round robin registers as per the
1373 * number of Rings and steering based on QoS.
1374 */
1375 switch (config->rx_ring_num) {
1376 case 1:
1377 val64 = 0x8080808080808080ULL;
1378 writeq(val64, &bar0->rts_qos_steering);
1379 break;
1380 case 2:
1381 val64 = 0x0000010000010000ULL;
1382 writeq(val64, &bar0->rx_w_round_robin_0);
1383 val64 = 0x0100000100000100ULL;
1384 writeq(val64, &bar0->rx_w_round_robin_1);
1385 val64 = 0x0001000001000001ULL;
1386 writeq(val64, &bar0->rx_w_round_robin_2);
1387 val64 = 0x0000010000010000ULL;
1388 writeq(val64, &bar0->rx_w_round_robin_3);
1389 val64 = 0x0100000000000000ULL;
1390 writeq(val64, &bar0->rx_w_round_robin_4);
1391
1392 val64 = 0x8080808040404040ULL;
1393 writeq(val64, &bar0->rts_qos_steering);
1394 break;
1395 case 3:
1396 val64 = 0x0001000102000001ULL;
1397 writeq(val64, &bar0->rx_w_round_robin_0);
1398 val64 = 0x0001020000010001ULL;
1399 writeq(val64, &bar0->rx_w_round_robin_1);
1400 val64 = 0x0200000100010200ULL;
1401 writeq(val64, &bar0->rx_w_round_robin_2);
1402 val64 = 0x0001000102000001ULL;
1403 writeq(val64, &bar0->rx_w_round_robin_3);
1404 val64 = 0x0001020000000000ULL;
1405 writeq(val64, &bar0->rx_w_round_robin_4);
1406
1407 val64 = 0x8080804040402020ULL;
1408 writeq(val64, &bar0->rts_qos_steering);
1409 break;
1410 case 4:
1411 val64 = 0x0001020300010200ULL;
1412 writeq(val64, &bar0->rx_w_round_robin_0);
1413 val64 = 0x0100000102030001ULL;
1414 writeq(val64, &bar0->rx_w_round_robin_1);
1415 val64 = 0x0200010000010203ULL;
1416 writeq(val64, &bar0->rx_w_round_robin_2);
6aa20a22 1417 val64 = 0x0001020001000001ULL;
5e25b9dd 1418 writeq(val64, &bar0->rx_w_round_robin_3);
1419 val64 = 0x0203000100000000ULL;
1420 writeq(val64, &bar0->rx_w_round_robin_4);
1421
1422 val64 = 0x8080404020201010ULL;
1423 writeq(val64, &bar0->rts_qos_steering);
1424 break;
1425 case 5:
1426 val64 = 0x0001000203000102ULL;
1427 writeq(val64, &bar0->rx_w_round_robin_0);
1428 val64 = 0x0001020001030004ULL;
1429 writeq(val64, &bar0->rx_w_round_robin_1);
1430 val64 = 0x0001000203000102ULL;
1431 writeq(val64, &bar0->rx_w_round_robin_2);
1432 val64 = 0x0001020001030004ULL;
1433 writeq(val64, &bar0->rx_w_round_robin_3);
1434 val64 = 0x0001000000000000ULL;
1435 writeq(val64, &bar0->rx_w_round_robin_4);
1436
1437 val64 = 0x8080404020201008ULL;
1438 writeq(val64, &bar0->rts_qos_steering);
1439 break;
1440 case 6:
1441 val64 = 0x0001020304000102ULL;
1442 writeq(val64, &bar0->rx_w_round_robin_0);
1443 val64 = 0x0304050001020001ULL;
1444 writeq(val64, &bar0->rx_w_round_robin_1);
1445 val64 = 0x0203000100000102ULL;
1446 writeq(val64, &bar0->rx_w_round_robin_2);
1447 val64 = 0x0304000102030405ULL;
1448 writeq(val64, &bar0->rx_w_round_robin_3);
1449 val64 = 0x0001000200000000ULL;
1450 writeq(val64, &bar0->rx_w_round_robin_4);
1451
1452 val64 = 0x8080404020100804ULL;
1453 writeq(val64, &bar0->rts_qos_steering);
1454 break;
1455 case 7:
1456 val64 = 0x0001020001020300ULL;
1457 writeq(val64, &bar0->rx_w_round_robin_0);
1458 val64 = 0x0102030400010203ULL;
1459 writeq(val64, &bar0->rx_w_round_robin_1);
1460 val64 = 0x0405060001020001ULL;
1461 writeq(val64, &bar0->rx_w_round_robin_2);
1462 val64 = 0x0304050000010200ULL;
1463 writeq(val64, &bar0->rx_w_round_robin_3);
1464 val64 = 0x0102030000000000ULL;
1465 writeq(val64, &bar0->rx_w_round_robin_4);
1466
1467 val64 = 0x8080402010080402ULL;
1468 writeq(val64, &bar0->rts_qos_steering);
1469 break;
1470 case 8:
1471 val64 = 0x0001020300040105ULL;
1472 writeq(val64, &bar0->rx_w_round_robin_0);
1473 val64 = 0x0200030106000204ULL;
1474 writeq(val64, &bar0->rx_w_round_robin_1);
1475 val64 = 0x0103000502010007ULL;
1476 writeq(val64, &bar0->rx_w_round_robin_2);
1477 val64 = 0x0304010002060500ULL;
1478 writeq(val64, &bar0->rx_w_round_robin_3);
1479 val64 = 0x0103020400000000ULL;
1480 writeq(val64, &bar0->rx_w_round_robin_4);
1481
1482 val64 = 0x8040201008040201ULL;
1483 writeq(val64, &bar0->rts_qos_steering);
1484 break;
1485 }
1da177e4
LT
1486
1487 /* UDP Fix */
1488 val64 = 0;
20346722 1489 for (i = 0; i < 8; i++)
1da177e4
LT
1490 writeq(val64, &bar0->rts_frm_len_n[i]);
1491
5e25b9dd 1492 /* Set the default rts frame length for the rings configured */
1493 val64 = MAC_RTS_FRM_LEN_SET(dev->mtu+22);
1494 for (i = 0 ; i < config->rx_ring_num ; i++)
1495 writeq(val64, &bar0->rts_frm_len_n[i]);
1496
1497 /* Set the frame length for the configured rings
1498 * desired by the user
1499 */
1500 for (i = 0; i < config->rx_ring_num; i++) {
1501 /* If rts_frm_len[i] == 0 then it is assumed that user not
1502 * specified frame length steering.
1503 * If the user provides the frame length then program
1504 * the rts_frm_len register for those values or else
1505 * leave it as it is.
1506 */
1507 if (rts_frm_len[i] != 0) {
1508 writeq(MAC_RTS_FRM_LEN_SET(rts_frm_len[i]),
1509 &bar0->rts_frm_len_n[i]);
1510 }
1511 }
8a4bdbaa 1512
9fc93a41
SS
1513 /* Disable differentiated services steering logic */
1514 for (i = 0; i < 64; i++) {
1515 if (rts_ds_steer(nic, i, 0) == FAILURE) {
1516 DBG_PRINT(ERR_DBG, "%s: failed rts ds steering",
1517 dev->name);
1518 DBG_PRINT(ERR_DBG, "set on codepoint %d\n", i);
9f74ffde 1519 return -ENODEV;
9fc93a41
SS
1520 }
1521 }
1522
20346722 1523 /* Program statistics memory */
1da177e4 1524 writeq(mac_control->stats_mem_phy, &bar0->stat_addr);
1da177e4 1525
541ae68f 1526 if (nic->device_type == XFRAME_II_DEVICE) {
1527 val64 = STAT_BC(0x320);
1528 writeq(val64, &bar0->stat_byte_cnt);
1529 }
1530
20346722 1531 /*
1da177e4
LT
1532 * Initializing the sampling rate for the device to calculate the
1533 * bandwidth utilization.
1534 */
1535 val64 = MAC_TX_LINK_UTIL_VAL(tmac_util_period) |
1536 MAC_RX_LINK_UTIL_VAL(rmac_util_period);
1537 writeq(val64, &bar0->mac_link_util);
1538
1539
20346722 1540 /*
1541 * Initializing the Transmit and Receive Traffic Interrupt
1da177e4
LT
1542 * Scheme.
1543 */
20346722 1544 /*
1545 * TTI Initialization. Default Tx timer gets us about
1da177e4
LT
1546 * 250 interrupts per sec. Continuous interrupts are enabled
1547 * by default.
1548 */
541ae68f 1549 if (nic->device_type == XFRAME_II_DEVICE) {
1550 int count = (nic->config.bus_speed * 125)/2;
1551 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(count);
1552 } else {
1553
1554 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(0x2078);
1555 }
1556 val64 |= TTI_DATA1_MEM_TX_URNG_A(0xA) |
1da177e4 1557 TTI_DATA1_MEM_TX_URNG_B(0x10) |
5e25b9dd 1558 TTI_DATA1_MEM_TX_URNG_C(0x30) | TTI_DATA1_MEM_TX_TIMER_AC_EN;
541ae68f 1559 if (use_continuous_tx_intrs)
1560 val64 |= TTI_DATA1_MEM_TX_TIMER_CI_EN;
1da177e4
LT
1561 writeq(val64, &bar0->tti_data1_mem);
1562
1563 val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
1564 TTI_DATA2_MEM_TX_UFC_B(0x20) |
19a60522 1565 TTI_DATA2_MEM_TX_UFC_C(0x40) | TTI_DATA2_MEM_TX_UFC_D(0x80);
1da177e4
LT
1566 writeq(val64, &bar0->tti_data2_mem);
1567
1568 val64 = TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE_NEW_CMD;
1569 writeq(val64, &bar0->tti_command_mem);
1570
20346722 1571 /*
1da177e4
LT
1572 * Once the operation completes, the Strobe bit of the command
1573 * register will be reset. We poll for this particular condition
1574 * We wait for a maximum of 500ms for the operation to complete,
1575 * if it's not complete by then we return error.
1576 */
1577 time = 0;
1578 while (TRUE) {
1579 val64 = readq(&bar0->tti_command_mem);
1580 if (!(val64 & TTI_CMD_MEM_STROBE_NEW_CMD)) {
1581 break;
1582 }
1583 if (time > 10) {
1584 DBG_PRINT(ERR_DBG, "%s: TTI init Failed\n",
1585 dev->name);
9f74ffde 1586 return -ENODEV;
1da177e4
LT
1587 }
1588 msleep(50);
1589 time++;
1590 }
1591
8a4bdbaa
SS
1592 /* RTI Initialization */
1593 if (nic->device_type == XFRAME_II_DEVICE) {
541ae68f 1594 /*
8a4bdbaa
SS
1595 * Programmed to generate Apprx 500 Intrs per
1596 * second
1597 */
1598 int count = (nic->config.bus_speed * 125)/4;
1599 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(count);
1600 } else
1601 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(0xFFF);
1602 val64 |= RTI_DATA1_MEM_RX_URNG_A(0xA) |
1603 RTI_DATA1_MEM_RX_URNG_B(0x10) |
1604 RTI_DATA1_MEM_RX_URNG_C(0x30) | RTI_DATA1_MEM_RX_TIMER_AC_EN;
1605
1606 writeq(val64, &bar0->rti_data1_mem);
1607
1608 val64 = RTI_DATA2_MEM_RX_UFC_A(0x1) |
1609 RTI_DATA2_MEM_RX_UFC_B(0x2) ;
1610 if (nic->config.intr_type == MSI_X)
1611 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x20) | \
1612 RTI_DATA2_MEM_RX_UFC_D(0x40));
1613 else
1614 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x40) | \
1615 RTI_DATA2_MEM_RX_UFC_D(0x80));
1616 writeq(val64, &bar0->rti_data2_mem);
1da177e4 1617
8a4bdbaa
SS
1618 for (i = 0; i < config->rx_ring_num; i++) {
1619 val64 = RTI_CMD_MEM_WE | RTI_CMD_MEM_STROBE_NEW_CMD
1620 | RTI_CMD_MEM_OFFSET(i);
1621 writeq(val64, &bar0->rti_command_mem);
1da177e4 1622
8a4bdbaa
SS
1623 /*
1624 * Once the operation completes, the Strobe bit of the
1625 * command register will be reset. We poll for this
1626 * particular condition. We wait for a maximum of 500ms
1627 * for the operation to complete, if it's not complete
1628 * by then we return error.
1629 */
1630 time = 0;
1631 while (TRUE) {
1632 val64 = readq(&bar0->rti_command_mem);
1633 if (!(val64 & RTI_CMD_MEM_STROBE_NEW_CMD))
1634 break;
b6e3f982 1635
8a4bdbaa
SS
1636 if (time > 10) {
1637 DBG_PRINT(ERR_DBG, "%s: RTI init Failed\n",
1638 dev->name);
9f74ffde 1639 return -ENODEV;
b6e3f982 1640 }
8a4bdbaa
SS
1641 time++;
1642 msleep(50);
1da177e4 1643 }
1da177e4
LT
1644 }
1645
20346722 1646 /*
1647 * Initializing proper values as Pause threshold into all
1da177e4
LT
1648 * the 8 Queues on Rx side.
1649 */
1650 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q0q3);
1651 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q4q7);
1652
1653 /* Disable RMAC PAD STRIPPING */
509a2671 1654 add = &bar0->mac_cfg;
1da177e4
LT
1655 val64 = readq(&bar0->mac_cfg);
1656 val64 &= ~(MAC_CFG_RMAC_STRIP_PAD);
1657 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1658 writel((u32) (val64), add);
1659 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1660 writel((u32) (val64 >> 32), (add + 4));
1661 val64 = readq(&bar0->mac_cfg);
1662
7d3d0439
RA
1663 /* Enable FCS stripping by adapter */
1664 add = &bar0->mac_cfg;
1665 val64 = readq(&bar0->mac_cfg);
1666 val64 |= MAC_CFG_RMAC_STRIP_FCS;
1667 if (nic->device_type == XFRAME_II_DEVICE)
1668 writeq(val64, &bar0->mac_cfg);
1669 else {
1670 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1671 writel((u32) (val64), add);
1672 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1673 writel((u32) (val64 >> 32), (add + 4));
1674 }
1675
20346722 1676 /*
1677 * Set the time value to be inserted in the pause frame
1da177e4
LT
1678 * generated by xena.
1679 */
1680 val64 = readq(&bar0->rmac_pause_cfg);
1681 val64 &= ~(RMAC_PAUSE_HG_PTIME(0xffff));
1682 val64 |= RMAC_PAUSE_HG_PTIME(nic->mac_control.rmac_pause_time);
1683 writeq(val64, &bar0->rmac_pause_cfg);
1684
20346722 1685 /*
1da177e4
LT
1686 * Set the Threshold Limit for Generating the pause frame
1687 * If the amount of data in any Queue exceeds ratio of
1688 * (mac_control.mc_pause_threshold_q0q3 or q4q7)/256
1689 * pause frame is generated
1690 */
1691 val64 = 0;
1692 for (i = 0; i < 4; i++) {
1693 val64 |=
1694 (((u64) 0xFF00 | nic->mac_control.
1695 mc_pause_threshold_q0q3)
1696 << (i * 2 * 8));
1697 }
1698 writeq(val64, &bar0->mc_pause_thresh_q0q3);
1699
1700 val64 = 0;
1701 for (i = 0; i < 4; i++) {
1702 val64 |=
1703 (((u64) 0xFF00 | nic->mac_control.
1704 mc_pause_threshold_q4q7)
1705 << (i * 2 * 8));
1706 }
1707 writeq(val64, &bar0->mc_pause_thresh_q4q7);
1708
20346722 1709 /*
1710 * TxDMA will stop Read request if the number of read split has
1da177e4
LT
1711 * exceeded the limit pointed by shared_splits
1712 */
1713 val64 = readq(&bar0->pic_control);
1714 val64 |= PIC_CNTL_SHARED_SPLITS(shared_splits);
1715 writeq(val64, &bar0->pic_control);
1716
863c11a9
AR
1717 if (nic->config.bus_speed == 266) {
1718 writeq(TXREQTO_VAL(0x7f) | TXREQTO_EN, &bar0->txreqtimeout);
1719 writeq(0x0, &bar0->read_retry_delay);
1720 writeq(0x0, &bar0->write_retry_delay);
1721 }
1722
541ae68f 1723 /*
1724 * Programming the Herc to split every write transaction
1725 * that does not start on an ADB to reduce disconnects.
1726 */
1727 if (nic->device_type == XFRAME_II_DEVICE) {
19a60522
SS
1728 val64 = FAULT_BEHAVIOUR | EXT_REQ_EN |
1729 MISC_LINK_STABILITY_PRD(3);
863c11a9
AR
1730 writeq(val64, &bar0->misc_control);
1731 val64 = readq(&bar0->pic_control2);
b7b5a128 1732 val64 &= ~(s2BIT(13)|s2BIT(14)|s2BIT(15));
863c11a9 1733 writeq(val64, &bar0->pic_control2);
541ae68f 1734 }
c92ca04b
AR
1735 if (strstr(nic->product_name, "CX4")) {
1736 val64 = TMAC_AVG_IPG(0x17);
1737 writeq(val64, &bar0->tmac_avg_ipg);
a371a07d 1738 }
1739
1da177e4
LT
1740 return SUCCESS;
1741}
a371a07d 1742#define LINK_UP_DOWN_INTERRUPT 1
1743#define MAC_RMAC_ERR_TIMER 2
1744
1ee6dd77 1745static int s2io_link_fault_indication(struct s2io_nic *nic)
a371a07d 1746{
eaae7f72 1747 if (nic->config.intr_type != INTA)
cc6e7c44 1748 return MAC_RMAC_ERR_TIMER;
a371a07d 1749 if (nic->device_type == XFRAME_II_DEVICE)
1750 return LINK_UP_DOWN_INTERRUPT;
1751 else
1752 return MAC_RMAC_ERR_TIMER;
1753}
8116f3cf 1754
9caab458
SS
1755/**
1756 * do_s2io_write_bits - update alarm bits in alarm register
1757 * @value: alarm bits
1758 * @flag: interrupt status
1759 * @addr: address value
1760 * Description: update alarm bits in alarm register
1761 * Return Value:
1762 * NONE.
1763 */
1764static void do_s2io_write_bits(u64 value, int flag, void __iomem *addr)
1765{
1766 u64 temp64;
1767
1768 temp64 = readq(addr);
1769
1770 if(flag == ENABLE_INTRS)
1771 temp64 &= ~((u64) value);
1772 else
1773 temp64 |= ((u64) value);
1774 writeq(temp64, addr);
1775}
1da177e4 1776
43b7c451 1777static void en_dis_err_alarms(struct s2io_nic *nic, u16 mask, int flag)
9caab458
SS
1778{
1779 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1780 register u64 gen_int_mask = 0;
1781
1782 if (mask & TX_DMA_INTR) {
1783
1784 gen_int_mask |= TXDMA_INT_M;
1785
1786 do_s2io_write_bits(TXDMA_TDA_INT | TXDMA_PFC_INT |
1787 TXDMA_PCC_INT | TXDMA_TTI_INT |
1788 TXDMA_LSO_INT | TXDMA_TPA_INT |
1789 TXDMA_SM_INT, flag, &bar0->txdma_int_mask);
1790
1791 do_s2io_write_bits(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM |
1792 PFC_MISC_0_ERR | PFC_MISC_1_ERR |
1793 PFC_PCIX_ERR | PFC_ECC_SG_ERR, flag,
1794 &bar0->pfc_err_mask);
1795
1796 do_s2io_write_bits(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
1797 TDA_SM1_ERR_ALARM | TDA_Fn_ECC_SG_ERR |
1798 TDA_PCIX_ERR, flag, &bar0->tda_err_mask);
1799
1800 do_s2io_write_bits(PCC_FB_ECC_DB_ERR | PCC_TXB_ECC_DB_ERR |
1801 PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM |
1802 PCC_N_SERR | PCC_6_COF_OV_ERR |
1803 PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR |
1804 PCC_7_LSO_OV_ERR | PCC_FB_ECC_SG_ERR |
1805 PCC_TXB_ECC_SG_ERR, flag, &bar0->pcc_err_mask);
1806
1807 do_s2io_write_bits(TTI_SM_ERR_ALARM | TTI_ECC_SG_ERR |
1808 TTI_ECC_DB_ERR, flag, &bar0->tti_err_mask);
1809
1810 do_s2io_write_bits(LSO6_ABORT | LSO7_ABORT |
1811 LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM |
1812 LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
1813 flag, &bar0->lso_err_mask);
1814
1815 do_s2io_write_bits(TPA_SM_ERR_ALARM | TPA_TX_FRM_DROP,
1816 flag, &bar0->tpa_err_mask);
1817
1818 do_s2io_write_bits(SM_SM_ERR_ALARM, flag, &bar0->sm_err_mask);
1819
1820 }
1821
1822 if (mask & TX_MAC_INTR) {
1823 gen_int_mask |= TXMAC_INT_M;
1824 do_s2io_write_bits(MAC_INT_STATUS_TMAC_INT, flag,
1825 &bar0->mac_int_mask);
1826 do_s2io_write_bits(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR |
1827 TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR |
1828 TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
1829 flag, &bar0->mac_tmac_err_mask);
1830 }
1831
1832 if (mask & TX_XGXS_INTR) {
1833 gen_int_mask |= TXXGXS_INT_M;
1834 do_s2io_write_bits(XGXS_INT_STATUS_TXGXS, flag,
1835 &bar0->xgxs_int_mask);
1836 do_s2io_write_bits(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR |
1837 TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
1838 flag, &bar0->xgxs_txgxs_err_mask);
1839 }
1840
1841 if (mask & RX_DMA_INTR) {
1842 gen_int_mask |= RXDMA_INT_M;
1843 do_s2io_write_bits(RXDMA_INT_RC_INT_M | RXDMA_INT_RPA_INT_M |
1844 RXDMA_INT_RDA_INT_M | RXDMA_INT_RTI_INT_M,
1845 flag, &bar0->rxdma_int_mask);
1846 do_s2io_write_bits(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR |
1847 RC_PRCn_SM_ERR_ALARM | RC_FTC_SM_ERR_ALARM |
1848 RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR |
1849 RC_RDA_FAIL_WR_Rn, flag, &bar0->rc_err_mask);
1850 do_s2io_write_bits(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn |
1851 PRC_PCI_AB_F_WR_Rn | PRC_PCI_DP_RD_Rn |
1852 PRC_PCI_DP_WR_Rn | PRC_PCI_DP_F_WR_Rn, flag,
1853 &bar0->prc_pcix_err_mask);
1854 do_s2io_write_bits(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR |
1855 RPA_ECC_SG_ERR | RPA_ECC_DB_ERR, flag,
1856 &bar0->rpa_err_mask);
1857 do_s2io_write_bits(RDA_RXDn_ECC_DB_ERR | RDA_FRM_ECC_DB_N_AERR |
1858 RDA_SM1_ERR_ALARM | RDA_SM0_ERR_ALARM |
1859 RDA_RXD_ECC_DB_SERR | RDA_RXDn_ECC_SG_ERR |
1860 RDA_FRM_ECC_SG_ERR | RDA_MISC_ERR|RDA_PCIX_ERR,
1861 flag, &bar0->rda_err_mask);
1862 do_s2io_write_bits(RTI_SM_ERR_ALARM |
1863 RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
1864 flag, &bar0->rti_err_mask);
1865 }
1866
1867 if (mask & RX_MAC_INTR) {
1868 gen_int_mask |= RXMAC_INT_M;
1869 do_s2io_write_bits(MAC_INT_STATUS_RMAC_INT, flag,
1870 &bar0->mac_int_mask);
1871 do_s2io_write_bits(RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR |
1872 RMAC_UNUSED_INT | RMAC_SINGLE_ECC_ERR |
1873 RMAC_DOUBLE_ECC_ERR |
1874 RMAC_LINK_STATE_CHANGE_INT,
1875 flag, &bar0->mac_rmac_err_mask);
1876 }
1877
1878 if (mask & RX_XGXS_INTR)
1879 {
1880 gen_int_mask |= RXXGXS_INT_M;
1881 do_s2io_write_bits(XGXS_INT_STATUS_RXGXS, flag,
1882 &bar0->xgxs_int_mask);
1883 do_s2io_write_bits(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR, flag,
1884 &bar0->xgxs_rxgxs_err_mask);
1885 }
1886
1887 if (mask & MC_INTR) {
1888 gen_int_mask |= MC_INT_M;
1889 do_s2io_write_bits(MC_INT_MASK_MC_INT, flag, &bar0->mc_int_mask);
1890 do_s2io_write_bits(MC_ERR_REG_SM_ERR | MC_ERR_REG_ECC_ALL_SNG |
1891 MC_ERR_REG_ECC_ALL_DBL | PLL_LOCK_N, flag,
1892 &bar0->mc_err_mask);
1893 }
1894 nic->general_int_mask = gen_int_mask;
1895
1896 /* Remove this line when alarm interrupts are enabled */
1897 nic->general_int_mask = 0;
1898}
20346722 1899/**
1900 * en_dis_able_nic_intrs - Enable or Disable the interrupts
1da177e4
LT
1901 * @nic: device private variable,
1902 * @mask: A mask indicating which Intr block must be modified and,
1903 * @flag: A flag indicating whether to enable or disable the Intrs.
1904 * Description: This function will either disable or enable the interrupts
20346722 1905 * depending on the flag argument. The mask argument can be used to
1906 * enable/disable any Intr block.
1da177e4
LT
1907 * Return Value: NONE.
1908 */
1909
1910static void en_dis_able_nic_intrs(struct s2io_nic *nic, u16 mask, int flag)
1911{
1ee6dd77 1912 struct XENA_dev_config __iomem *bar0 = nic->bar0;
9caab458
SS
1913 register u64 temp64 = 0, intr_mask = 0;
1914
1915 intr_mask = nic->general_int_mask;
1da177e4
LT
1916
1917 /* Top level interrupt classification */
1918 /* PIC Interrupts */
9caab458 1919 if (mask & TX_PIC_INTR) {
1da177e4 1920 /* Enable PIC Intrs in the general intr mask register */
9caab458 1921 intr_mask |= TXPIC_INT_M;
1da177e4 1922 if (flag == ENABLE_INTRS) {
20346722 1923 /*
a371a07d 1924 * If Hercules adapter enable GPIO otherwise
b41477f3 1925 * disable all PCIX, Flash, MDIO, IIC and GPIO
20346722 1926 * interrupts for now.
1927 * TODO
1da177e4 1928 */
a371a07d 1929 if (s2io_link_fault_indication(nic) ==
1930 LINK_UP_DOWN_INTERRUPT ) {
9caab458
SS
1931 do_s2io_write_bits(PIC_INT_GPIO, flag,
1932 &bar0->pic_int_mask);
1933 do_s2io_write_bits(GPIO_INT_MASK_LINK_UP, flag,
1934 &bar0->gpio_int_mask);
1935 } else
a371a07d 1936 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
1da177e4 1937 } else if (flag == DISABLE_INTRS) {
20346722 1938 /*
1939 * Disable PIC Intrs in the general
1940 * intr mask register
1da177e4
LT
1941 */
1942 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
1da177e4
LT
1943 }
1944 }
1945
1da177e4
LT
1946 /* Tx traffic interrupts */
1947 if (mask & TX_TRAFFIC_INTR) {
9caab458 1948 intr_mask |= TXTRAFFIC_INT_M;
1da177e4 1949 if (flag == ENABLE_INTRS) {
20346722 1950 /*
1da177e4 1951 * Enable all the Tx side interrupts
20346722 1952 * writing 0 Enables all 64 TX interrupt levels
1da177e4
LT
1953 */
1954 writeq(0x0, &bar0->tx_traffic_mask);
1955 } else if (flag == DISABLE_INTRS) {
20346722 1956 /*
1957 * Disable Tx Traffic Intrs in the general intr mask
1da177e4
LT
1958 * register.
1959 */
1960 writeq(DISABLE_ALL_INTRS, &bar0->tx_traffic_mask);
1da177e4
LT
1961 }
1962 }
1963
1964 /* Rx traffic interrupts */
1965 if (mask & RX_TRAFFIC_INTR) {
9caab458 1966 intr_mask |= RXTRAFFIC_INT_M;
1da177e4 1967 if (flag == ENABLE_INTRS) {
1da177e4
LT
1968 /* writing 0 Enables all 8 RX interrupt levels */
1969 writeq(0x0, &bar0->rx_traffic_mask);
1970 } else if (flag == DISABLE_INTRS) {
20346722 1971 /*
1972 * Disable Rx Traffic Intrs in the general intr mask
1da177e4
LT
1973 * register.
1974 */
1975 writeq(DISABLE_ALL_INTRS, &bar0->rx_traffic_mask);
1da177e4
LT
1976 }
1977 }
9caab458
SS
1978
1979 temp64 = readq(&bar0->general_int_mask);
1980 if (flag == ENABLE_INTRS)
1981 temp64 &= ~((u64) intr_mask);
1982 else
1983 temp64 = DISABLE_ALL_INTRS;
1984 writeq(temp64, &bar0->general_int_mask);
1985
1986 nic->general_int_mask = readq(&bar0->general_int_mask);
1da177e4
LT
1987}
1988
19a60522
SS
1989/**
1990 * verify_pcc_quiescent- Checks for PCC quiescent state
1991 * Return: 1 If PCC is quiescence
1992 * 0 If PCC is not quiescence
1993 */
1ee6dd77 1994static int verify_pcc_quiescent(struct s2io_nic *sp, int flag)
20346722 1995{
19a60522 1996 int ret = 0, herc;
1ee6dd77 1997 struct XENA_dev_config __iomem *bar0 = sp->bar0;
19a60522 1998 u64 val64 = readq(&bar0->adapter_status);
8a4bdbaa 1999
19a60522 2000 herc = (sp->device_type == XFRAME_II_DEVICE);
20346722 2001
2002 if (flag == FALSE) {
44c10138 2003 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
19a60522 2004 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_IDLE))
5e25b9dd 2005 ret = 1;
19a60522
SS
2006 } else {
2007 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
5e25b9dd 2008 ret = 1;
20346722 2009 }
2010 } else {
44c10138 2011 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
5e25b9dd 2012 if (((val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) ==
19a60522 2013 ADAPTER_STATUS_RMAC_PCC_IDLE))
5e25b9dd 2014 ret = 1;
5e25b9dd 2015 } else {
2016 if (((val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) ==
19a60522 2017 ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
5e25b9dd 2018 ret = 1;
20346722 2019 }
2020 }
2021
2022 return ret;
2023}
2024/**
2025 * verify_xena_quiescence - Checks whether the H/W is ready
1da177e4 2026 * Description: Returns whether the H/W is ready to go or not. Depending
20346722 2027 * on whether adapter enable bit was written or not the comparison
1da177e4
LT
2028 * differs and the calling function passes the input argument flag to
2029 * indicate this.
20346722 2030 * Return: 1 If xena is quiescence
1da177e4
LT
2031 * 0 If Xena is not quiescence
2032 */
2033
1ee6dd77 2034static int verify_xena_quiescence(struct s2io_nic *sp)
1da177e4 2035{
19a60522 2036 int mode;
1ee6dd77 2037 struct XENA_dev_config __iomem *bar0 = sp->bar0;
19a60522
SS
2038 u64 val64 = readq(&bar0->adapter_status);
2039 mode = s2io_verify_pci_mode(sp);
1da177e4 2040
19a60522
SS
2041 if (!(val64 & ADAPTER_STATUS_TDMA_READY)) {
2042 DBG_PRINT(ERR_DBG, "%s", "TDMA is not ready!");
2043 return 0;
2044 }
2045 if (!(val64 & ADAPTER_STATUS_RDMA_READY)) {
2046 DBG_PRINT(ERR_DBG, "%s", "RDMA is not ready!");
2047 return 0;
2048 }
2049 if (!(val64 & ADAPTER_STATUS_PFC_READY)) {
2050 DBG_PRINT(ERR_DBG, "%s", "PFC is not ready!");
2051 return 0;
2052 }
2053 if (!(val64 & ADAPTER_STATUS_TMAC_BUF_EMPTY)) {
2054 DBG_PRINT(ERR_DBG, "%s", "TMAC BUF is not empty!");
2055 return 0;
2056 }
2057 if (!(val64 & ADAPTER_STATUS_PIC_QUIESCENT)) {
2058 DBG_PRINT(ERR_DBG, "%s", "PIC is not QUIESCENT!");
2059 return 0;
2060 }
2061 if (!(val64 & ADAPTER_STATUS_MC_DRAM_READY)) {
2062 DBG_PRINT(ERR_DBG, "%s", "MC_DRAM is not ready!");
2063 return 0;
2064 }
2065 if (!(val64 & ADAPTER_STATUS_MC_QUEUES_READY)) {
2066 DBG_PRINT(ERR_DBG, "%s", "MC_QUEUES is not ready!");
2067 return 0;
2068 }
2069 if (!(val64 & ADAPTER_STATUS_M_PLL_LOCK)) {
2070 DBG_PRINT(ERR_DBG, "%s", "M_PLL is not locked!");
2071 return 0;
1da177e4
LT
2072 }
2073
19a60522
SS
2074 /*
2075 * In PCI 33 mode, the P_PLL is not used, and therefore,
2076 * the the P_PLL_LOCK bit in the adapter_status register will
2077 * not be asserted.
2078 */
2079 if (!(val64 & ADAPTER_STATUS_P_PLL_LOCK) &&
2080 sp->device_type == XFRAME_II_DEVICE && mode !=
2081 PCI_MODE_PCI_33) {
2082 DBG_PRINT(ERR_DBG, "%s", "P_PLL is not locked!");
2083 return 0;
2084 }
2085 if (!((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
2086 ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
2087 DBG_PRINT(ERR_DBG, "%s", "RC_PRC is not QUIESCENT!");
2088 return 0;
2089 }
2090 return 1;
1da177e4
LT
2091}
2092
2093/**
2094 * fix_mac_address - Fix for Mac addr problem on Alpha platforms
2095 * @sp: Pointer to device specifc structure
20346722 2096 * Description :
1da177e4
LT
2097 * New procedure to clear mac address reading problems on Alpha platforms
2098 *
2099 */
2100
1ee6dd77 2101static void fix_mac_address(struct s2io_nic * sp)
1da177e4 2102{
1ee6dd77 2103 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4
LT
2104 u64 val64;
2105 int i = 0;
2106
2107 while (fix_mac[i] != END_SIGN) {
2108 writeq(fix_mac[i++], &bar0->gpio_control);
20346722 2109 udelay(10);
1da177e4
LT
2110 val64 = readq(&bar0->gpio_control);
2111 }
2112}
2113
2114/**
20346722 2115 * start_nic - Turns the device on
1da177e4 2116 * @nic : device private variable.
20346722 2117 * Description:
2118 * This function actually turns the device on. Before this function is
2119 * called,all Registers are configured from their reset states
2120 * and shared memory is allocated but the NIC is still quiescent. On
1da177e4
LT
2121 * calling this function, the device interrupts are cleared and the NIC is
2122 * literally switched on by writing into the adapter control register.
20346722 2123 * Return Value:
1da177e4
LT
2124 * SUCCESS on success and -1 on failure.
2125 */
2126
2127static int start_nic(struct s2io_nic *nic)
2128{
1ee6dd77 2129 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1da177e4
LT
2130 struct net_device *dev = nic->dev;
2131 register u64 val64 = 0;
20346722 2132 u16 subid, i;
1ee6dd77 2133 struct mac_info *mac_control;
1da177e4
LT
2134 struct config_param *config;
2135
2136 mac_control = &nic->mac_control;
2137 config = &nic->config;
2138
2139 /* PRC Initialization and configuration */
2140 for (i = 0; i < config->rx_ring_num; i++) {
20346722 2141 writeq((u64) mac_control->rings[i].rx_blocks[0].block_dma_addr,
1da177e4
LT
2142 &bar0->prc_rxd0_n[i]);
2143
2144 val64 = readq(&bar0->prc_ctrl_n[i]);
da6971d8
AR
2145 if (nic->rxd_mode == RXD_MODE_1)
2146 val64 |= PRC_CTRL_RC_ENABLED;
2147 else
2148 val64 |= PRC_CTRL_RC_ENABLED | PRC_CTRL_RING_MODE_3;
863c11a9
AR
2149 if (nic->device_type == XFRAME_II_DEVICE)
2150 val64 |= PRC_CTRL_GROUP_READS;
2151 val64 &= ~PRC_CTRL_RXD_BACKOFF_INTERVAL(0xFFFFFF);
2152 val64 |= PRC_CTRL_RXD_BACKOFF_INTERVAL(0x1000);
1da177e4
LT
2153 writeq(val64, &bar0->prc_ctrl_n[i]);
2154 }
2155
da6971d8
AR
2156 if (nic->rxd_mode == RXD_MODE_3B) {
2157 /* Enabling 2 buffer mode by writing into Rx_pa_cfg reg. */
2158 val64 = readq(&bar0->rx_pa_cfg);
2159 val64 |= RX_PA_CFG_IGNORE_L2_ERR;
2160 writeq(val64, &bar0->rx_pa_cfg);
2161 }
1da177e4 2162
926930b2
SS
2163 if (vlan_tag_strip == 0) {
2164 val64 = readq(&bar0->rx_pa_cfg);
2165 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
2166 writeq(val64, &bar0->rx_pa_cfg);
2167 vlan_strip_flag = 0;
2168 }
2169
20346722 2170 /*
1da177e4
LT
2171 * Enabling MC-RLDRAM. After enabling the device, we timeout
2172 * for around 100ms, which is approximately the time required
2173 * for the device to be ready for operation.
2174 */
2175 val64 = readq(&bar0->mc_rldram_mrs);
2176 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE | MC_RLDRAM_MRS_ENABLE;
2177 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
2178 val64 = readq(&bar0->mc_rldram_mrs);
2179
20346722 2180 msleep(100); /* Delay by around 100 ms. */
1da177e4
LT
2181
2182 /* Enabling ECC Protection. */
2183 val64 = readq(&bar0->adapter_control);
2184 val64 &= ~ADAPTER_ECC_EN;
2185 writeq(val64, &bar0->adapter_control);
2186
20346722 2187 /*
2188 * Verify if the device is ready to be enabled, if so enable
1da177e4
LT
2189 * it.
2190 */
2191 val64 = readq(&bar0->adapter_status);
19a60522 2192 if (!verify_xena_quiescence(nic)) {
1da177e4
LT
2193 DBG_PRINT(ERR_DBG, "%s: device is not ready, ", dev->name);
2194 DBG_PRINT(ERR_DBG, "Adapter status reads: 0x%llx\n",
2195 (unsigned long long) val64);
2196 return FAILURE;
2197 }
2198
20346722 2199 /*
1da177e4 2200 * With some switches, link might be already up at this point.
20346722 2201 * Because of this weird behavior, when we enable laser,
2202 * we may not get link. We need to handle this. We cannot
2203 * figure out which switch is misbehaving. So we are forced to
2204 * make a global change.
1da177e4
LT
2205 */
2206
2207 /* Enabling Laser. */
2208 val64 = readq(&bar0->adapter_control);
2209 val64 |= ADAPTER_EOI_TX_ON;
2210 writeq(val64, &bar0->adapter_control);
2211
c92ca04b
AR
2212 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
2213 /*
2214 * Dont see link state interrupts initally on some switches,
2215 * so directly scheduling the link state task here.
2216 */
2217 schedule_work(&nic->set_link_task);
2218 }
1da177e4
LT
2219 /* SXE-002: Initialize link and activity LED */
2220 subid = nic->pdev->subsystem_device;
541ae68f 2221 if (((subid & 0xFF) >= 0x07) &&
2222 (nic->device_type == XFRAME_I_DEVICE)) {
1da177e4
LT
2223 val64 = readq(&bar0->gpio_control);
2224 val64 |= 0x0000800000000000ULL;
2225 writeq(val64, &bar0->gpio_control);
2226 val64 = 0x0411040400000000ULL;
509a2671 2227 writeq(val64, (void __iomem *)bar0 + 0x2700);
1da177e4
LT
2228 }
2229
1da177e4
LT
2230 return SUCCESS;
2231}
fed5eccd
AR
2232/**
2233 * s2io_txdl_getskb - Get the skb from txdl, unmap and return skb
2234 */
1ee6dd77
RB
2235static struct sk_buff *s2io_txdl_getskb(struct fifo_info *fifo_data, struct \
2236 TxD *txdlp, int get_off)
fed5eccd 2237{
1ee6dd77 2238 struct s2io_nic *nic = fifo_data->nic;
fed5eccd 2239 struct sk_buff *skb;
1ee6dd77 2240 struct TxD *txds;
fed5eccd
AR
2241 u16 j, frg_cnt;
2242
2243 txds = txdlp;
26b7625c 2244 if (txds->Host_Control == (u64)(long)nic->ufo_in_band_v) {
fed5eccd
AR
2245 pci_unmap_single(nic->pdev, (dma_addr_t)
2246 txds->Buffer_Pointer, sizeof(u64),
2247 PCI_DMA_TODEVICE);
2248 txds++;
2249 }
2250
2251 skb = (struct sk_buff *) ((unsigned long)
2252 txds->Host_Control);
2253 if (!skb) {
1ee6dd77 2254 memset(txdlp, 0, (sizeof(struct TxD) * fifo_data->max_txds));
fed5eccd
AR
2255 return NULL;
2256 }
2257 pci_unmap_single(nic->pdev, (dma_addr_t)
2258 txds->Buffer_Pointer,
2259 skb->len - skb->data_len,
2260 PCI_DMA_TODEVICE);
2261 frg_cnt = skb_shinfo(skb)->nr_frags;
2262 if (frg_cnt) {
2263 txds++;
2264 for (j = 0; j < frg_cnt; j++, txds++) {
2265 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
2266 if (!txds->Buffer_Pointer)
2267 break;
6aa20a22 2268 pci_unmap_page(nic->pdev, (dma_addr_t)
fed5eccd
AR
2269 txds->Buffer_Pointer,
2270 frag->size, PCI_DMA_TODEVICE);
2271 }
2272 }
1ee6dd77 2273 memset(txdlp,0, (sizeof(struct TxD) * fifo_data->max_txds));
fed5eccd
AR
2274 return(skb);
2275}
1da177e4 2276
20346722 2277/**
2278 * free_tx_buffers - Free all queued Tx buffers
1da177e4 2279 * @nic : device private variable.
20346722 2280 * Description:
1da177e4 2281 * Free all queued Tx buffers.
20346722 2282 * Return Value: void
1da177e4
LT
2283*/
2284
2285static void free_tx_buffers(struct s2io_nic *nic)
2286{
2287 struct net_device *dev = nic->dev;
2288 struct sk_buff *skb;
1ee6dd77 2289 struct TxD *txdp;
1da177e4 2290 int i, j;
1ee6dd77 2291 struct mac_info *mac_control;
1da177e4 2292 struct config_param *config;
fed5eccd 2293 int cnt = 0;
1da177e4
LT
2294
2295 mac_control = &nic->mac_control;
2296 config = &nic->config;
2297
2298 for (i = 0; i < config->tx_fifo_num; i++) {
2299 for (j = 0; j < config->tx_cfg[i].fifo_len - 1; j++) {
491976b2
SH
2300 txdp = (struct TxD *) \
2301 mac_control->fifos[i].list_info[j].list_virt_addr;
fed5eccd
AR
2302 skb = s2io_txdl_getskb(&mac_control->fifos[i], txdp, j);
2303 if (skb) {
8a4bdbaa 2304 nic->mac_control.stats_info->sw_stat.mem_freed
491976b2 2305 += skb->truesize;
fed5eccd
AR
2306 dev_kfree_skb(skb);
2307 cnt++;
1da177e4 2308 }
1da177e4
LT
2309 }
2310 DBG_PRINT(INTR_DBG,
2311 "%s:forcibly freeing %d skbs on FIFO%d\n",
2312 dev->name, cnt, i);
20346722 2313 mac_control->fifos[i].tx_curr_get_info.offset = 0;
2314 mac_control->fifos[i].tx_curr_put_info.offset = 0;
1da177e4
LT
2315 }
2316}
2317
20346722 2318/**
2319 * stop_nic - To stop the nic
1da177e4 2320 * @nic ; device private variable.
20346722 2321 * Description:
2322 * This function does exactly the opposite of what the start_nic()
1da177e4
LT
2323 * function does. This function is called to stop the device.
2324 * Return Value:
2325 * void.
2326 */
2327
2328static void stop_nic(struct s2io_nic *nic)
2329{
1ee6dd77 2330 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1da177e4 2331 register u64 val64 = 0;
5d3213cc 2332 u16 interruptible;
1ee6dd77 2333 struct mac_info *mac_control;
1da177e4
LT
2334 struct config_param *config;
2335
2336 mac_control = &nic->mac_control;
2337 config = &nic->config;
2338
2339 /* Disable all interrupts */
9caab458 2340 en_dis_err_alarms(nic, ENA_ALL_INTRS, DISABLE_INTRS);
e960fc5c 2341 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
9caab458 2342 interruptible |= TX_PIC_INTR;
1da177e4
LT
2343 en_dis_able_nic_intrs(nic, interruptible, DISABLE_INTRS);
2344
5d3213cc
AR
2345 /* Clearing Adapter_En bit of ADAPTER_CONTROL Register */
2346 val64 = readq(&bar0->adapter_control);
2347 val64 &= ~(ADAPTER_CNTL_EN);
2348 writeq(val64, &bar0->adapter_control);
1da177e4
LT
2349}
2350
20346722 2351/**
2352 * fill_rx_buffers - Allocates the Rx side skbs
1da177e4 2353 * @nic: device private variable
20346722 2354 * @ring_no: ring number
2355 * Description:
1da177e4
LT
2356 * The function allocates Rx side skbs and puts the physical
2357 * address of these buffers into the RxD buffer pointers, so that the NIC
2358 * can DMA the received frame into these locations.
2359 * The NIC supports 3 receive modes, viz
2360 * 1. single buffer,
2361 * 2. three buffer and
2362 * 3. Five buffer modes.
20346722 2363 * Each mode defines how many fragments the received frame will be split
2364 * up into by the NIC. The frame is split into L3 header, L4 Header,
1da177e4
LT
2365 * L4 payload in three buffer mode and in 5 buffer mode, L4 payload itself
2366 * is split into 3 fragments. As of now only single buffer mode is
2367 * supported.
2368 * Return Value:
2369 * SUCCESS on success or an appropriate -ve value on failure.
2370 */
2371
ac1f60db 2372static int fill_rx_buffers(struct s2io_nic *nic, int ring_no)
1da177e4
LT
2373{
2374 struct net_device *dev = nic->dev;
2375 struct sk_buff *skb;
1ee6dd77 2376 struct RxD_t *rxdp;
1da177e4 2377 int off, off1, size, block_no, block_no1;
1da177e4 2378 u32 alloc_tab = 0;
20346722 2379 u32 alloc_cnt;
1ee6dd77 2380 struct mac_info *mac_control;
1da177e4 2381 struct config_param *config;
20346722 2382 u64 tmp;
1ee6dd77 2383 struct buffAdd *ba;
1da177e4 2384 unsigned long flags;
1ee6dd77 2385 struct RxD_t *first_rxdp = NULL;
363dc367 2386 u64 Buffer0_ptr = 0, Buffer1_ptr = 0;
6d517a27
VP
2387 struct RxD1 *rxdp1;
2388 struct RxD3 *rxdp3;
491abf25 2389 struct swStat *stats = &nic->mac_control.stats_info->sw_stat;
1da177e4
LT
2390
2391 mac_control = &nic->mac_control;
2392 config = &nic->config;
20346722 2393 alloc_cnt = mac_control->rings[ring_no].pkt_cnt -
2394 atomic_read(&nic->rx_bufs_left[ring_no]);
1da177e4 2395
5d3213cc 2396 block_no1 = mac_control->rings[ring_no].rx_curr_get_info.block_index;
863c11a9 2397 off1 = mac_control->rings[ring_no].rx_curr_get_info.offset;
1da177e4 2398 while (alloc_tab < alloc_cnt) {
20346722 2399 block_no = mac_control->rings[ring_no].rx_curr_put_info.
1da177e4 2400 block_index;
20346722 2401 off = mac_control->rings[ring_no].rx_curr_put_info.offset;
1da177e4 2402
da6971d8
AR
2403 rxdp = mac_control->rings[ring_no].
2404 rx_blocks[block_no].rxds[off].virt_addr;
2405
2406 if ((block_no == block_no1) && (off == off1) &&
2407 (rxdp->Host_Control)) {
2408 DBG_PRINT(INTR_DBG, "%s: Get and Put",
2409 dev->name);
1da177e4
LT
2410 DBG_PRINT(INTR_DBG, " info equated\n");
2411 goto end;
2412 }
da6971d8 2413 if (off && (off == rxd_count[nic->rxd_mode])) {
20346722 2414 mac_control->rings[ring_no].rx_curr_put_info.
1da177e4 2415 block_index++;
da6971d8
AR
2416 if (mac_control->rings[ring_no].rx_curr_put_info.
2417 block_index == mac_control->rings[ring_no].
2418 block_count)
2419 mac_control->rings[ring_no].rx_curr_put_info.
2420 block_index = 0;
2421 block_no = mac_control->rings[ring_no].
2422 rx_curr_put_info.block_index;
2423 if (off == rxd_count[nic->rxd_mode])
2424 off = 0;
20346722 2425 mac_control->rings[ring_no].rx_curr_put_info.
da6971d8
AR
2426 offset = off;
2427 rxdp = mac_control->rings[ring_no].
2428 rx_blocks[block_no].block_virt_addr;
1da177e4
LT
2429 DBG_PRINT(INTR_DBG, "%s: Next block at: %p\n",
2430 dev->name, rxdp);
2431 }
db874e65
SS
2432 if(!napi) {
2433 spin_lock_irqsave(&nic->put_lock, flags);
2434 mac_control->rings[ring_no].put_pos =
2435 (block_no * (rxd_count[nic->rxd_mode] + 1)) + off;
2436 spin_unlock_irqrestore(&nic->put_lock, flags);
2437 } else {
2438 mac_control->rings[ring_no].put_pos =
2439 (block_no * (rxd_count[nic->rxd_mode] + 1)) + off;
2440 }
da6971d8 2441 if ((rxdp->Control_1 & RXD_OWN_XENA) &&
6d517a27 2442 ((nic->rxd_mode == RXD_MODE_3B) &&
b7b5a128 2443 (rxdp->Control_2 & s2BIT(0)))) {
20346722 2444 mac_control->rings[ring_no].rx_curr_put_info.
da6971d8 2445 offset = off;
1da177e4
LT
2446 goto end;
2447 }
da6971d8
AR
2448 /* calculate size of skb based on ring mode */
2449 size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
2450 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
2451 if (nic->rxd_mode == RXD_MODE_1)
2452 size += NET_IP_ALIGN;
da6971d8 2453 else
6d517a27 2454 size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
1da177e4 2455
da6971d8
AR
2456 /* allocate skb */
2457 skb = dev_alloc_skb(size);
2458 if(!skb) {
0c61ed5f
RV
2459 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
2460 DBG_PRINT(INFO_DBG, "memory to allocate SKBs\n");
303bcb4b 2461 if (first_rxdp) {
2462 wmb();
2463 first_rxdp->Control_1 |= RXD_OWN_XENA;
2464 }
c53d4945
SH
2465 nic->mac_control.stats_info->sw_stat. \
2466 mem_alloc_fail_cnt++;
da6971d8
AR
2467 return -ENOMEM ;
2468 }
8a4bdbaa 2469 nic->mac_control.stats_info->sw_stat.mem_allocated
491976b2 2470 += skb->truesize;
da6971d8
AR
2471 if (nic->rxd_mode == RXD_MODE_1) {
2472 /* 1 buffer mode - normal operation mode */
6d517a27 2473 rxdp1 = (struct RxD1*)rxdp;
1ee6dd77 2474 memset(rxdp, 0, sizeof(struct RxD1));
da6971d8 2475 skb_reserve(skb, NET_IP_ALIGN);
6d517a27 2476 rxdp1->Buffer0_ptr = pci_map_single
863c11a9
AR
2477 (nic->pdev, skb->data, size - NET_IP_ALIGN,
2478 PCI_DMA_FROMDEVICE);
491abf25
VP
2479 if( (rxdp1->Buffer0_ptr == 0) ||
2480 (rxdp1->Buffer0_ptr ==
2481 DMA_ERROR_CODE))
2482 goto pci_map_failed;
2483
8a4bdbaa 2484 rxdp->Control_2 =
491976b2 2485 SET_BUFFER0_SIZE_1(size - NET_IP_ALIGN);
da6971d8 2486
6d517a27 2487 } else if (nic->rxd_mode == RXD_MODE_3B) {
da6971d8 2488 /*
6d517a27
VP
2489 * 2 buffer mode -
2490 * 2 buffer mode provides 128
da6971d8 2491 * byte aligned receive buffers.
da6971d8
AR
2492 */
2493
6d517a27 2494 rxdp3 = (struct RxD3*)rxdp;
491976b2 2495 /* save buffer pointers to avoid frequent dma mapping */
6d517a27
VP
2496 Buffer0_ptr = rxdp3->Buffer0_ptr;
2497 Buffer1_ptr = rxdp3->Buffer1_ptr;
1ee6dd77 2498 memset(rxdp, 0, sizeof(struct RxD3));
363dc367 2499 /* restore the buffer pointers for dma sync*/
6d517a27
VP
2500 rxdp3->Buffer0_ptr = Buffer0_ptr;
2501 rxdp3->Buffer1_ptr = Buffer1_ptr;
363dc367 2502
da6971d8
AR
2503 ba = &mac_control->rings[ring_no].ba[block_no][off];
2504 skb_reserve(skb, BUF0_LEN);
2505 tmp = (u64)(unsigned long) skb->data;
2506 tmp += ALIGN_SIZE;
2507 tmp &= ~ALIGN_SIZE;
2508 skb->data = (void *) (unsigned long)tmp;
27a884dc 2509 skb_reset_tail_pointer(skb);
da6971d8 2510
6d517a27
VP
2511 if (!(rxdp3->Buffer0_ptr))
2512 rxdp3->Buffer0_ptr =
75c30b13 2513 pci_map_single(nic->pdev, ba->ba_0, BUF0_LEN,
da6971d8 2514 PCI_DMA_FROMDEVICE);
75c30b13
AR
2515 else
2516 pci_dma_sync_single_for_device(nic->pdev,
6d517a27 2517 (dma_addr_t) rxdp3->Buffer0_ptr,
75c30b13 2518 BUF0_LEN, PCI_DMA_FROMDEVICE);
491abf25
VP
2519 if( (rxdp3->Buffer0_ptr == 0) ||
2520 (rxdp3->Buffer0_ptr == DMA_ERROR_CODE))
2521 goto pci_map_failed;
2522
da6971d8
AR
2523 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
2524 if (nic->rxd_mode == RXD_MODE_3B) {
2525 /* Two buffer mode */
2526
2527 /*
6aa20a22 2528 * Buffer2 will have L3/L4 header plus
da6971d8
AR
2529 * L4 payload
2530 */
6d517a27 2531 rxdp3->Buffer2_ptr = pci_map_single
da6971d8
AR
2532 (nic->pdev, skb->data, dev->mtu + 4,
2533 PCI_DMA_FROMDEVICE);
2534
491abf25
VP
2535 if( (rxdp3->Buffer2_ptr == 0) ||
2536 (rxdp3->Buffer2_ptr == DMA_ERROR_CODE))
2537 goto pci_map_failed;
2538
2539 rxdp3->Buffer1_ptr =
6aa20a22 2540 pci_map_single(nic->pdev,
75c30b13
AR
2541 ba->ba_1, BUF1_LEN,
2542 PCI_DMA_FROMDEVICE);
491abf25
VP
2543 if( (rxdp3->Buffer1_ptr == 0) ||
2544 (rxdp3->Buffer1_ptr == DMA_ERROR_CODE)) {
2545 pci_unmap_single
2546 (nic->pdev,
3e847423 2547 (dma_addr_t)rxdp3->Buffer2_ptr,
491abf25
VP
2548 dev->mtu + 4,
2549 PCI_DMA_FROMDEVICE);
2550 goto pci_map_failed;
75c30b13 2551 }
da6971d8
AR
2552 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
2553 rxdp->Control_2 |= SET_BUFFER2_SIZE_3
2554 (dev->mtu + 4);
da6971d8 2555 }
b7b5a128 2556 rxdp->Control_2 |= s2BIT(0);
1da177e4 2557 }
1da177e4 2558 rxdp->Host_Control = (unsigned long) (skb);
303bcb4b 2559 if (alloc_tab & ((1 << rxsync_frequency) - 1))
2560 rxdp->Control_1 |= RXD_OWN_XENA;
1da177e4 2561 off++;
da6971d8
AR
2562 if (off == (rxd_count[nic->rxd_mode] + 1))
2563 off = 0;
20346722 2564 mac_control->rings[ring_no].rx_curr_put_info.offset = off;
20346722 2565
da6971d8 2566 rxdp->Control_2 |= SET_RXD_MARKER;
303bcb4b 2567 if (!(alloc_tab & ((1 << rxsync_frequency) - 1))) {
2568 if (first_rxdp) {
2569 wmb();
2570 first_rxdp->Control_1 |= RXD_OWN_XENA;
2571 }
2572 first_rxdp = rxdp;
2573 }
1da177e4
LT
2574 atomic_inc(&nic->rx_bufs_left[ring_no]);
2575 alloc_tab++;
2576 }
2577
2578 end:
303bcb4b 2579 /* Transfer ownership of first descriptor to adapter just before
2580 * exiting. Before that, use memory barrier so that ownership
2581 * and other fields are seen by adapter correctly.
2582 */
2583 if (first_rxdp) {
2584 wmb();
2585 first_rxdp->Control_1 |= RXD_OWN_XENA;
2586 }
2587
1da177e4 2588 return SUCCESS;
491abf25
VP
2589pci_map_failed:
2590 stats->pci_map_fail_cnt++;
2591 stats->mem_freed += skb->truesize;
2592 dev_kfree_skb_irq(skb);
2593 return -ENOMEM;
1da177e4
LT
2594}
2595
da6971d8
AR
2596static void free_rxd_blk(struct s2io_nic *sp, int ring_no, int blk)
2597{
2598 struct net_device *dev = sp->dev;
2599 int j;
2600 struct sk_buff *skb;
1ee6dd77
RB
2601 struct RxD_t *rxdp;
2602 struct mac_info *mac_control;
2603 struct buffAdd *ba;
6d517a27
VP
2604 struct RxD1 *rxdp1;
2605 struct RxD3 *rxdp3;
da6971d8
AR
2606
2607 mac_control = &sp->mac_control;
2608 for (j = 0 ; j < rxd_count[sp->rxd_mode]; j++) {
2609 rxdp = mac_control->rings[ring_no].
2610 rx_blocks[blk].rxds[j].virt_addr;
2611 skb = (struct sk_buff *)
2612 ((unsigned long) rxdp->Host_Control);
2613 if (!skb) {
2614 continue;
2615 }
2616 if (sp->rxd_mode == RXD_MODE_1) {
6d517a27 2617 rxdp1 = (struct RxD1*)rxdp;
da6971d8 2618 pci_unmap_single(sp->pdev, (dma_addr_t)
6d517a27
VP
2619 rxdp1->Buffer0_ptr,
2620 dev->mtu +
2621 HEADER_ETHERNET_II_802_3_SIZE
2622 + HEADER_802_2_SIZE +
2623 HEADER_SNAP_SIZE,
2624 PCI_DMA_FROMDEVICE);
1ee6dd77 2625 memset(rxdp, 0, sizeof(struct RxD1));
da6971d8 2626 } else if(sp->rxd_mode == RXD_MODE_3B) {
6d517a27 2627 rxdp3 = (struct RxD3*)rxdp;
da6971d8
AR
2628 ba = &mac_control->rings[ring_no].
2629 ba[blk][j];
2630 pci_unmap_single(sp->pdev, (dma_addr_t)
6d517a27
VP
2631 rxdp3->Buffer0_ptr,
2632 BUF0_LEN,
da6971d8
AR
2633 PCI_DMA_FROMDEVICE);
2634 pci_unmap_single(sp->pdev, (dma_addr_t)
6d517a27
VP
2635 rxdp3->Buffer1_ptr,
2636 BUF1_LEN,
da6971d8
AR
2637 PCI_DMA_FROMDEVICE);
2638 pci_unmap_single(sp->pdev, (dma_addr_t)
6d517a27
VP
2639 rxdp3->Buffer2_ptr,
2640 dev->mtu + 4,
da6971d8 2641 PCI_DMA_FROMDEVICE);
1ee6dd77 2642 memset(rxdp, 0, sizeof(struct RxD3));
da6971d8 2643 }
491976b2 2644 sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
da6971d8
AR
2645 dev_kfree_skb(skb);
2646 atomic_dec(&sp->rx_bufs_left[ring_no]);
2647 }
2648}
2649
1da177e4 2650/**
20346722 2651 * free_rx_buffers - Frees all Rx buffers
1da177e4 2652 * @sp: device private variable.
20346722 2653 * Description:
1da177e4
LT
2654 * This function will free all Rx buffers allocated by host.
2655 * Return Value:
2656 * NONE.
2657 */
2658
2659static void free_rx_buffers(struct s2io_nic *sp)
2660{
2661 struct net_device *dev = sp->dev;
da6971d8 2662 int i, blk = 0, buf_cnt = 0;
1ee6dd77 2663 struct mac_info *mac_control;
1da177e4 2664 struct config_param *config;
1da177e4
LT
2665
2666 mac_control = &sp->mac_control;
2667 config = &sp->config;
2668
2669 for (i = 0; i < config->rx_ring_num; i++) {
da6971d8
AR
2670 for (blk = 0; blk < rx_ring_sz[i]; blk++)
2671 free_rxd_blk(sp,i,blk);
1da177e4 2672
20346722 2673 mac_control->rings[i].rx_curr_put_info.block_index = 0;
2674 mac_control->rings[i].rx_curr_get_info.block_index = 0;
2675 mac_control->rings[i].rx_curr_put_info.offset = 0;
2676 mac_control->rings[i].rx_curr_get_info.offset = 0;
1da177e4
LT
2677 atomic_set(&sp->rx_bufs_left[i], 0);
2678 DBG_PRINT(INIT_DBG, "%s:Freed 0x%x Rx Buffers on ring%d\n",
2679 dev->name, buf_cnt, i);
2680 }
2681}
2682
2683/**
2684 * s2io_poll - Rx interrupt handler for NAPI support
bea3348e 2685 * @napi : pointer to the napi structure.
20346722 2686 * @budget : The number of packets that were budgeted to be processed
1da177e4
LT
2687 * during one pass through the 'Poll" function.
2688 * Description:
2689 * Comes into picture only if NAPI support has been incorporated. It does
2690 * the same thing that rx_intr_handler does, but not in a interrupt context
2691 * also It will process only a given number of packets.
2692 * Return value:
2693 * 0 on success and 1 if there are No Rx packets to be processed.
2694 */
2695
bea3348e 2696static int s2io_poll(struct napi_struct *napi, int budget)
1da177e4 2697{
bea3348e
SH
2698 struct s2io_nic *nic = container_of(napi, struct s2io_nic, napi);
2699 struct net_device *dev = nic->dev;
20346722 2700 int pkt_cnt = 0, org_pkts_to_process;
1ee6dd77 2701 struct mac_info *mac_control;
1da177e4 2702 struct config_param *config;
1ee6dd77 2703 struct XENA_dev_config __iomem *bar0 = nic->bar0;
20346722 2704 int i;
1da177e4
LT
2705
2706 mac_control = &nic->mac_control;
2707 config = &nic->config;
2708
bea3348e 2709 nic->pkts_to_process = budget;
20346722 2710 org_pkts_to_process = nic->pkts_to_process;
1da177e4 2711
19a60522
SS
2712 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
2713 readl(&bar0->rx_traffic_int);
1da177e4
LT
2714
2715 for (i = 0; i < config->rx_ring_num; i++) {
20346722 2716 rx_intr_handler(&mac_control->rings[i]);
2717 pkt_cnt = org_pkts_to_process - nic->pkts_to_process;
2718 if (!nic->pkts_to_process) {
2719 /* Quota for the current iteration has been met */
2720 goto no_rx;
1da177e4 2721 }
1da177e4 2722 }
1da177e4 2723
bea3348e 2724 netif_rx_complete(dev, napi);
1da177e4
LT
2725
2726 for (i = 0; i < config->rx_ring_num; i++) {
2727 if (fill_rx_buffers(nic, i) == -ENOMEM) {
0c61ed5f
RV
2728 DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
2729 DBG_PRINT(INFO_DBG, " in Rx Poll!!\n");
1da177e4
LT
2730 break;
2731 }
2732 }
2733 /* Re enable the Rx interrupts. */
c92ca04b 2734 writeq(0x0, &bar0->rx_traffic_mask);
19a60522 2735 readl(&bar0->rx_traffic_mask);
bea3348e 2736 return pkt_cnt;
1da177e4 2737
20346722 2738no_rx:
1da177e4
LT
2739 for (i = 0; i < config->rx_ring_num; i++) {
2740 if (fill_rx_buffers(nic, i) == -ENOMEM) {
0c61ed5f
RV
2741 DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
2742 DBG_PRINT(INFO_DBG, " in Rx Poll!!\n");
1da177e4
LT
2743 break;
2744 }
2745 }
bea3348e 2746 return pkt_cnt;
1da177e4 2747}
20346722 2748
b41477f3 2749#ifdef CONFIG_NET_POLL_CONTROLLER
612eff0e 2750/**
b41477f3 2751 * s2io_netpoll - netpoll event handler entry point
612eff0e
BH
2752 * @dev : pointer to the device structure.
2753 * Description:
b41477f3
AR
2754 * This function will be called by upper layer to check for events on the
2755 * interface in situations where interrupts are disabled. It is used for
2756 * specific in-kernel networking tasks, such as remote consoles and kernel
2757 * debugging over the network (example netdump in RedHat).
612eff0e 2758 */
612eff0e
BH
2759static void s2io_netpoll(struct net_device *dev)
2760{
1ee6dd77
RB
2761 struct s2io_nic *nic = dev->priv;
2762 struct mac_info *mac_control;
612eff0e 2763 struct config_param *config;
1ee6dd77 2764 struct XENA_dev_config __iomem *bar0 = nic->bar0;
b41477f3 2765 u64 val64 = 0xFFFFFFFFFFFFFFFFULL;
612eff0e
BH
2766 int i;
2767
d796fdb7
LV
2768 if (pci_channel_offline(nic->pdev))
2769 return;
2770
612eff0e
BH
2771 disable_irq(dev->irq);
2772
612eff0e
BH
2773 mac_control = &nic->mac_control;
2774 config = &nic->config;
2775
612eff0e 2776 writeq(val64, &bar0->rx_traffic_int);
b41477f3
AR
2777 writeq(val64, &bar0->tx_traffic_int);
2778
6aa20a22 2779 /* we need to free up the transmitted skbufs or else netpoll will
b41477f3
AR
2780 * run out of skbs and will fail and eventually netpoll application such
2781 * as netdump will fail.
2782 */
2783 for (i = 0; i < config->tx_fifo_num; i++)
2784 tx_intr_handler(&mac_control->fifos[i]);
612eff0e 2785
b41477f3 2786 /* check for received packet and indicate up to network */
612eff0e
BH
2787 for (i = 0; i < config->rx_ring_num; i++)
2788 rx_intr_handler(&mac_control->rings[i]);
2789
2790 for (i = 0; i < config->rx_ring_num; i++) {
2791 if (fill_rx_buffers(nic, i) == -ENOMEM) {
0c61ed5f
RV
2792 DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
2793 DBG_PRINT(INFO_DBG, " in Rx Netpoll!!\n");
612eff0e
BH
2794 break;
2795 }
2796 }
612eff0e
BH
2797 enable_irq(dev->irq);
2798 return;
2799}
2800#endif
2801
20346722 2802/**
1da177e4
LT
2803 * rx_intr_handler - Rx interrupt handler
2804 * @nic: device private variable.
20346722 2805 * Description:
2806 * If the interrupt is because of a received frame or if the
1da177e4 2807 * receive ring contains fresh as yet un-processed frames,this function is
20346722 2808 * called. It picks out the RxD at which place the last Rx processing had
2809 * stopped and sends the skb to the OSM's Rx handler and then increments
1da177e4
LT
2810 * the offset.
2811 * Return Value:
2812 * NONE.
2813 */
1ee6dd77 2814static void rx_intr_handler(struct ring_info *ring_data)
1da177e4 2815{
1ee6dd77 2816 struct s2io_nic *nic = ring_data->nic;
1da177e4 2817 struct net_device *dev = (struct net_device *) nic->dev;
da6971d8 2818 int get_block, put_block, put_offset;
1ee6dd77
RB
2819 struct rx_curr_get_info get_info, put_info;
2820 struct RxD_t *rxdp;
1da177e4 2821 struct sk_buff *skb;
20346722 2822 int pkt_cnt = 0;
7d3d0439 2823 int i;
6d517a27
VP
2824 struct RxD1* rxdp1;
2825 struct RxD3* rxdp3;
7d3d0439 2826
7ba013ac 2827 spin_lock(&nic->rx_lock);
7ba013ac 2828
20346722 2829 get_info = ring_data->rx_curr_get_info;
2830 get_block = get_info.block_index;
1ee6dd77 2831 memcpy(&put_info, &ring_data->rx_curr_put_info, sizeof(put_info));
20346722 2832 put_block = put_info.block_index;
da6971d8 2833 rxdp = ring_data->rx_blocks[get_block].rxds[get_info.offset].virt_addr;
db874e65
SS
2834 if (!napi) {
2835 spin_lock(&nic->put_lock);
2836 put_offset = ring_data->put_pos;
2837 spin_unlock(&nic->put_lock);
2838 } else
2839 put_offset = ring_data->put_pos;
2840
da6971d8 2841 while (RXD_IS_UP2DT(rxdp)) {
db874e65
SS
2842 /*
2843 * If your are next to put index then it's
2844 * FIFO full condition
2845 */
da6971d8
AR
2846 if ((get_block == put_block) &&
2847 (get_info.offset + 1) == put_info.offset) {
75c30b13 2848 DBG_PRINT(INTR_DBG, "%s: Ring Full\n",dev->name);
da6971d8
AR
2849 break;
2850 }
20346722 2851 skb = (struct sk_buff *) ((unsigned long)rxdp->Host_Control);
2852 if (skb == NULL) {
2853 DBG_PRINT(ERR_DBG, "%s: The skb is ",
2854 dev->name);
2855 DBG_PRINT(ERR_DBG, "Null in Rx Intr\n");
7ba013ac 2856 spin_unlock(&nic->rx_lock);
20346722 2857 return;
1da177e4 2858 }
da6971d8 2859 if (nic->rxd_mode == RXD_MODE_1) {
6d517a27 2860 rxdp1 = (struct RxD1*)rxdp;
da6971d8 2861 pci_unmap_single(nic->pdev, (dma_addr_t)
6d517a27
VP
2862 rxdp1->Buffer0_ptr,
2863 dev->mtu +
2864 HEADER_ETHERNET_II_802_3_SIZE +
2865 HEADER_802_2_SIZE +
2866 HEADER_SNAP_SIZE,
2867 PCI_DMA_FROMDEVICE);
da6971d8 2868 } else if (nic->rxd_mode == RXD_MODE_3B) {
6d517a27 2869 rxdp3 = (struct RxD3*)rxdp;
75c30b13 2870 pci_dma_sync_single_for_cpu(nic->pdev, (dma_addr_t)
6d517a27
VP
2871 rxdp3->Buffer0_ptr,
2872 BUF0_LEN, PCI_DMA_FROMDEVICE);
da6971d8 2873 pci_unmap_single(nic->pdev, (dma_addr_t)
6d517a27
VP
2874 rxdp3->Buffer2_ptr,
2875 dev->mtu + 4,
2876 PCI_DMA_FROMDEVICE);
da6971d8 2877 }
863c11a9 2878 prefetch(skb->data);
20346722 2879 rx_osm_handler(ring_data, rxdp);
2880 get_info.offset++;
da6971d8
AR
2881 ring_data->rx_curr_get_info.offset = get_info.offset;
2882 rxdp = ring_data->rx_blocks[get_block].
2883 rxds[get_info.offset].virt_addr;
2884 if (get_info.offset == rxd_count[nic->rxd_mode]) {
20346722 2885 get_info.offset = 0;
da6971d8 2886 ring_data->rx_curr_get_info.offset = get_info.offset;
20346722 2887 get_block++;
da6971d8
AR
2888 if (get_block == ring_data->block_count)
2889 get_block = 0;
2890 ring_data->rx_curr_get_info.block_index = get_block;
20346722 2891 rxdp = ring_data->rx_blocks[get_block].block_virt_addr;
2892 }
1da177e4 2893
20346722 2894 nic->pkts_to_process -= 1;
db874e65 2895 if ((napi) && (!nic->pkts_to_process))
20346722 2896 break;
20346722 2897 pkt_cnt++;
1da177e4
LT
2898 if ((indicate_max_pkts) && (pkt_cnt > indicate_max_pkts))
2899 break;
2900 }
7d3d0439
RA
2901 if (nic->lro) {
2902 /* Clear all LRO sessions before exiting */
2903 for (i=0; i<MAX_LRO_SESSIONS; i++) {
1ee6dd77 2904 struct lro *lro = &nic->lro0_n[i];
7d3d0439
RA
2905 if (lro->in_use) {
2906 update_L3L4_header(nic, lro);
2907 queue_rx_frame(lro->parent);
2908 clear_lro_session(lro);
2909 }
2910 }
2911 }
2912
7ba013ac 2913 spin_unlock(&nic->rx_lock);
1da177e4 2914}
20346722 2915
2916/**
1da177e4
LT
2917 * tx_intr_handler - Transmit interrupt handler
2918 * @nic : device private variable
20346722 2919 * Description:
2920 * If an interrupt was raised to indicate DMA complete of the
2921 * Tx packet, this function is called. It identifies the last TxD
2922 * whose buffer was freed and frees all skbs whose data have already
1da177e4
LT
2923 * DMA'ed into the NICs internal memory.
2924 * Return Value:
2925 * NONE
2926 */
2927
1ee6dd77 2928static void tx_intr_handler(struct fifo_info *fifo_data)
1da177e4 2929{
1ee6dd77 2930 struct s2io_nic *nic = fifo_data->nic;
1da177e4 2931 struct net_device *dev = (struct net_device *) nic->dev;
1ee6dd77 2932 struct tx_curr_get_info get_info, put_info;
1da177e4 2933 struct sk_buff *skb;
1ee6dd77 2934 struct TxD *txdlp;
f9046eb3 2935 u8 err_mask;
1da177e4 2936
20346722 2937 get_info = fifo_data->tx_curr_get_info;
1ee6dd77
RB
2938 memcpy(&put_info, &fifo_data->tx_curr_put_info, sizeof(put_info));
2939 txdlp = (struct TxD *) fifo_data->list_info[get_info.offset].
20346722 2940 list_virt_addr;
2941 while ((!(txdlp->Control_1 & TXD_LIST_OWN_XENA)) &&
2942 (get_info.offset != put_info.offset) &&
2943 (txdlp->Host_Control)) {
2944 /* Check for TxD errors */
2945 if (txdlp->Control_1 & TXD_T_CODE) {
2946 unsigned long long err;
2947 err = txdlp->Control_1 & TXD_T_CODE;
bd1034f0
AR
2948 if (err & 0x1) {
2949 nic->mac_control.stats_info->sw_stat.
2950 parity_err_cnt++;
2951 }
491976b2
SH
2952
2953 /* update t_code statistics */
f9046eb3
OH
2954 err_mask = err >> 48;
2955 switch(err_mask) {
491976b2
SH
2956 case 2:
2957 nic->mac_control.stats_info->sw_stat.
2958 tx_buf_abort_cnt++;
2959 break;
2960
2961 case 3:
2962 nic->mac_control.stats_info->sw_stat.
2963 tx_desc_abort_cnt++;
2964 break;
2965
2966 case 7:
2967 nic->mac_control.stats_info->sw_stat.
2968 tx_parity_err_cnt++;
2969 break;
2970
2971 case 10:
2972 nic->mac_control.stats_info->sw_stat.
2973 tx_link_loss_cnt++;
2974 break;
2975
2976 case 15:
2977 nic->mac_control.stats_info->sw_stat.
2978 tx_list_proc_err_cnt++;
2979 break;
2980 }
20346722 2981 }
1da177e4 2982
fed5eccd 2983 skb = s2io_txdl_getskb(fifo_data, txdlp, get_info.offset);
20346722 2984 if (skb == NULL) {
2985 DBG_PRINT(ERR_DBG, "%s: Null skb ",
2986 __FUNCTION__);
2987 DBG_PRINT(ERR_DBG, "in Tx Free Intr\n");
2988 return;
2989 }
2990
20346722 2991 /* Updating the statistics block */
20346722 2992 nic->stats.tx_bytes += skb->len;
491976b2 2993 nic->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
20346722 2994 dev_kfree_skb_irq(skb);
2995
2996 get_info.offset++;
863c11a9
AR
2997 if (get_info.offset == get_info.fifo_len + 1)
2998 get_info.offset = 0;
1ee6dd77 2999 txdlp = (struct TxD *) fifo_data->list_info
20346722 3000 [get_info.offset].list_virt_addr;
3001 fifo_data->tx_curr_get_info.offset =
3002 get_info.offset;
1da177e4
LT
3003 }
3004
3005 spin_lock(&nic->tx_lock);
3006 if (netif_queue_stopped(dev))
3007 netif_wake_queue(dev);
3008 spin_unlock(&nic->tx_lock);
3009}
3010
bd1034f0
AR
3011/**
3012 * s2io_mdio_write - Function to write in to MDIO registers
3013 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3014 * @addr : address value
3015 * @value : data value
3016 * @dev : pointer to net_device structure
3017 * Description:
3018 * This function is used to write values to the MDIO registers
3019 * NONE
3020 */
3021static void s2io_mdio_write(u32 mmd_type, u64 addr, u16 value, struct net_device *dev)
3022{
3023 u64 val64 = 0x0;
1ee6dd77
RB
3024 struct s2io_nic *sp = dev->priv;
3025 struct XENA_dev_config __iomem *bar0 = sp->bar0;
bd1034f0
AR
3026
3027 //address transaction
3028 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3029 | MDIO_MMD_DEV_ADDR(mmd_type)
3030 | MDIO_MMS_PRT_ADDR(0x0);
3031 writeq(val64, &bar0->mdio_control);
3032 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3033 writeq(val64, &bar0->mdio_control);
3034 udelay(100);
3035
3036 //Data transaction
3037 val64 = 0x0;
3038 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3039 | MDIO_MMD_DEV_ADDR(mmd_type)
3040 | MDIO_MMS_PRT_ADDR(0x0)
3041 | MDIO_MDIO_DATA(value)
3042 | MDIO_OP(MDIO_OP_WRITE_TRANS);
3043 writeq(val64, &bar0->mdio_control);
3044 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3045 writeq(val64, &bar0->mdio_control);
3046 udelay(100);
3047
3048 val64 = 0x0;
3049 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3050 | MDIO_MMD_DEV_ADDR(mmd_type)
3051 | MDIO_MMS_PRT_ADDR(0x0)
3052 | MDIO_OP(MDIO_OP_READ_TRANS);
3053 writeq(val64, &bar0->mdio_control);
3054 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3055 writeq(val64, &bar0->mdio_control);
3056 udelay(100);
3057
3058}
3059
3060/**
3061 * s2io_mdio_read - Function to write in to MDIO registers
3062 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3063 * @addr : address value
3064 * @dev : pointer to net_device structure
3065 * Description:
3066 * This function is used to read values to the MDIO registers
3067 * NONE
3068 */
3069static u64 s2io_mdio_read(u32 mmd_type, u64 addr, struct net_device *dev)
3070{
3071 u64 val64 = 0x0;
3072 u64 rval64 = 0x0;
1ee6dd77
RB
3073 struct s2io_nic *sp = dev->priv;
3074 struct XENA_dev_config __iomem *bar0 = sp->bar0;
bd1034f0
AR
3075
3076 /* address transaction */
3077 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3078 | MDIO_MMD_DEV_ADDR(mmd_type)
3079 | MDIO_MMS_PRT_ADDR(0x0);
3080 writeq(val64, &bar0->mdio_control);
3081 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3082 writeq(val64, &bar0->mdio_control);
3083 udelay(100);
3084
3085 /* Data transaction */
3086 val64 = 0x0;
3087 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3088 | MDIO_MMD_DEV_ADDR(mmd_type)
3089 | MDIO_MMS_PRT_ADDR(0x0)
3090 | MDIO_OP(MDIO_OP_READ_TRANS);
3091 writeq(val64, &bar0->mdio_control);
3092 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3093 writeq(val64, &bar0->mdio_control);
3094 udelay(100);
3095
3096 /* Read the value from regs */
3097 rval64 = readq(&bar0->mdio_control);
3098 rval64 = rval64 & 0xFFFF0000;
3099 rval64 = rval64 >> 16;
3100 return rval64;
3101}
3102/**
3103 * s2io_chk_xpak_counter - Function to check the status of the xpak counters
3104 * @counter : couter value to be updated
3105 * @flag : flag to indicate the status
3106 * @type : counter type
3107 * Description:
3108 * This function is to check the status of the xpak counters value
3109 * NONE
3110 */
3111
3112static void s2io_chk_xpak_counter(u64 *counter, u64 * regs_stat, u32 index, u16 flag, u16 type)
3113{
3114 u64 mask = 0x3;
3115 u64 val64;
3116 int i;
3117 for(i = 0; i <index; i++)
3118 mask = mask << 0x2;
3119
3120 if(flag > 0)
3121 {
3122 *counter = *counter + 1;
3123 val64 = *regs_stat & mask;
3124 val64 = val64 >> (index * 0x2);
3125 val64 = val64 + 1;
3126 if(val64 == 3)
3127 {
3128 switch(type)
3129 {
3130 case 1:
3131 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3132 "service. Excessive temperatures may "
3133 "result in premature transceiver "
3134 "failure \n");
3135 break;
3136 case 2:
3137 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3138 "service Excessive bias currents may "
3139 "indicate imminent laser diode "
3140 "failure \n");
3141 break;
3142 case 3:
3143 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3144 "service Excessive laser output "
3145 "power may saturate far-end "
3146 "receiver\n");
3147 break;
3148 default:
3149 DBG_PRINT(ERR_DBG, "Incorrect XPAK Alarm "
3150 "type \n");
3151 }
3152 val64 = 0x0;
3153 }
3154 val64 = val64 << (index * 0x2);
3155 *regs_stat = (*regs_stat & (~mask)) | (val64);
3156
3157 } else {
3158 *regs_stat = *regs_stat & (~mask);
3159 }
3160}
3161
3162/**
3163 * s2io_updt_xpak_counter - Function to update the xpak counters
3164 * @dev : pointer to net_device struct
3165 * Description:
3166 * This function is to upate the status of the xpak counters value
3167 * NONE
3168 */
3169static void s2io_updt_xpak_counter(struct net_device *dev)
3170{
3171 u16 flag = 0x0;
3172 u16 type = 0x0;
3173 u16 val16 = 0x0;
3174 u64 val64 = 0x0;
3175 u64 addr = 0x0;
3176
1ee6dd77
RB
3177 struct s2io_nic *sp = dev->priv;
3178 struct stat_block *stat_info = sp->mac_control.stats_info;
bd1034f0
AR
3179
3180 /* Check the communication with the MDIO slave */
3181 addr = 0x0000;
3182 val64 = 0x0;
3183 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3184 if((val64 == 0xFFFF) || (val64 == 0x0000))
3185 {
3186 DBG_PRINT(ERR_DBG, "ERR: MDIO slave access failed - "
3187 "Returned %llx\n", (unsigned long long)val64);
3188 return;
3189 }
3190
3191 /* Check for the expecte value of 2040 at PMA address 0x0000 */
3192 if(val64 != 0x2040)
3193 {
3194 DBG_PRINT(ERR_DBG, "Incorrect value at PMA address 0x0000 - ");
3195 DBG_PRINT(ERR_DBG, "Returned: %llx- Expected: 0x2040\n",
3196 (unsigned long long)val64);
3197 return;
3198 }
3199
3200 /* Loading the DOM register to MDIO register */
3201 addr = 0xA100;
3202 s2io_mdio_write(MDIO_MMD_PMA_DEV_ADDR, addr, val16, dev);
3203 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3204
3205 /* Reading the Alarm flags */
3206 addr = 0xA070;
3207 val64 = 0x0;
3208 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3209
3210 flag = CHECKBIT(val64, 0x7);
3211 type = 1;
3212 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_transceiver_temp_high,
3213 &stat_info->xpak_stat.xpak_regs_stat,
3214 0x0, flag, type);
3215
3216 if(CHECKBIT(val64, 0x6))
3217 stat_info->xpak_stat.alarm_transceiver_temp_low++;
3218
3219 flag = CHECKBIT(val64, 0x3);
3220 type = 2;
3221 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_bias_current_high,
3222 &stat_info->xpak_stat.xpak_regs_stat,
3223 0x2, flag, type);
3224
3225 if(CHECKBIT(val64, 0x2))
3226 stat_info->xpak_stat.alarm_laser_bias_current_low++;
3227
3228 flag = CHECKBIT(val64, 0x1);
3229 type = 3;
3230 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_output_power_high,
3231 &stat_info->xpak_stat.xpak_regs_stat,
3232 0x4, flag, type);
3233
3234 if(CHECKBIT(val64, 0x0))
3235 stat_info->xpak_stat.alarm_laser_output_power_low++;
3236
3237 /* Reading the Warning flags */
3238 addr = 0xA074;
3239 val64 = 0x0;
3240 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3241
3242 if(CHECKBIT(val64, 0x7))
3243 stat_info->xpak_stat.warn_transceiver_temp_high++;
3244
3245 if(CHECKBIT(val64, 0x6))
3246 stat_info->xpak_stat.warn_transceiver_temp_low++;
3247
3248 if(CHECKBIT(val64, 0x3))
3249 stat_info->xpak_stat.warn_laser_bias_current_high++;
3250
3251 if(CHECKBIT(val64, 0x2))
3252 stat_info->xpak_stat.warn_laser_bias_current_low++;
3253
3254 if(CHECKBIT(val64, 0x1))
3255 stat_info->xpak_stat.warn_laser_output_power_high++;
3256
3257 if(CHECKBIT(val64, 0x0))
3258 stat_info->xpak_stat.warn_laser_output_power_low++;
3259}
3260
20346722 3261/**
1da177e4 3262 * wait_for_cmd_complete - waits for a command to complete.
20346722 3263 * @sp : private member of the device structure, which is a pointer to the
1da177e4 3264 * s2io_nic structure.
20346722 3265 * Description: Function that waits for a command to Write into RMAC
3266 * ADDR DATA registers to be completed and returns either success or
3267 * error depending on whether the command was complete or not.
1da177e4
LT
3268 * Return value:
3269 * SUCCESS on success and FAILURE on failure.
3270 */
3271
9fc93a41
SS
3272static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
3273 int bit_state)
1da177e4 3274{
9fc93a41 3275 int ret = FAILURE, cnt = 0, delay = 1;
1da177e4
LT
3276 u64 val64;
3277
9fc93a41
SS
3278 if ((bit_state != S2IO_BIT_RESET) && (bit_state != S2IO_BIT_SET))
3279 return FAILURE;
3280
3281 do {
c92ca04b 3282 val64 = readq(addr);
9fc93a41
SS
3283 if (bit_state == S2IO_BIT_RESET) {
3284 if (!(val64 & busy_bit)) {
3285 ret = SUCCESS;
3286 break;
3287 }
3288 } else {
3289 if (!(val64 & busy_bit)) {
3290 ret = SUCCESS;
3291 break;
3292 }
1da177e4 3293 }
c92ca04b
AR
3294
3295 if(in_interrupt())
9fc93a41 3296 mdelay(delay);
c92ca04b 3297 else
9fc93a41 3298 msleep(delay);
c92ca04b 3299
9fc93a41
SS
3300 if (++cnt >= 10)
3301 delay = 50;
3302 } while (cnt < 20);
1da177e4
LT
3303 return ret;
3304}
19a60522
SS
3305/*
3306 * check_pci_device_id - Checks if the device id is supported
3307 * @id : device id
3308 * Description: Function to check if the pci device id is supported by driver.
3309 * Return value: Actual device id if supported else PCI_ANY_ID
3310 */
3311static u16 check_pci_device_id(u16 id)
3312{
3313 switch (id) {
3314 case PCI_DEVICE_ID_HERC_WIN:
3315 case PCI_DEVICE_ID_HERC_UNI:
3316 return XFRAME_II_DEVICE;
3317 case PCI_DEVICE_ID_S2IO_UNI:
3318 case PCI_DEVICE_ID_S2IO_WIN:
3319 return XFRAME_I_DEVICE;
3320 default:
3321 return PCI_ANY_ID;
3322 }
3323}
1da177e4 3324
20346722 3325/**
3326 * s2io_reset - Resets the card.
1da177e4
LT
3327 * @sp : private member of the device structure.
3328 * Description: Function to Reset the card. This function then also
20346722 3329 * restores the previously saved PCI configuration space registers as
1da177e4
LT
3330 * the card reset also resets the configuration space.
3331 * Return value:
3332 * void.
3333 */
3334
1ee6dd77 3335static void s2io_reset(struct s2io_nic * sp)
1da177e4 3336{
1ee6dd77 3337 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4 3338 u64 val64;
5e25b9dd 3339 u16 subid, pci_cmd;
19a60522
SS
3340 int i;
3341 u16 val16;
491976b2
SH
3342 unsigned long long up_cnt, down_cnt, up_time, down_time, reset_cnt;
3343 unsigned long long mem_alloc_cnt, mem_free_cnt, watchdog_cnt;
3344
19a60522
SS
3345 DBG_PRINT(INIT_DBG,"%s - Resetting XFrame card %s\n",
3346 __FUNCTION__, sp->dev->name);
1da177e4 3347
0b1f7ebe 3348 /* Back up the PCI-X CMD reg, dont want to lose MMRBC, OST settings */
e960fc5c 3349 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER, &(pci_cmd));
0b1f7ebe 3350
1da177e4
LT
3351 val64 = SW_RESET_ALL;
3352 writeq(val64, &bar0->sw_reset);
c92ca04b
AR
3353 if (strstr(sp->product_name, "CX4")) {
3354 msleep(750);
3355 }
19a60522
SS
3356 msleep(250);
3357 for (i = 0; i < S2IO_MAX_PCI_CONFIG_SPACE_REINIT; i++) {
1da177e4 3358
19a60522
SS
3359 /* Restore the PCI state saved during initialization. */
3360 pci_restore_state(sp->pdev);
3361 pci_read_config_word(sp->pdev, 0x2, &val16);
3362 if (check_pci_device_id(val16) != (u16)PCI_ANY_ID)
3363 break;
3364 msleep(200);
3365 }
1da177e4 3366
19a60522
SS
3367 if (check_pci_device_id(val16) == (u16)PCI_ANY_ID) {
3368 DBG_PRINT(ERR_DBG,"%s SW_Reset failed!\n", __FUNCTION__);
3369 }
3370
3371 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER, pci_cmd);
3372
3373 s2io_init_pci(sp);
1da177e4 3374
20346722 3375 /* Set swapper to enable I/O register access */
3376 s2io_set_swapper(sp);
3377
faa4f796
SH
3378 /* restore mac_addr entries */
3379 do_s2io_restore_unicast_mc(sp);
3380
cc6e7c44
RA
3381 /* Restore the MSIX table entries from local variables */
3382 restore_xmsi_data(sp);
3383
5e25b9dd 3384 /* Clear certain PCI/PCI-X fields after reset */
303bcb4b 3385 if (sp->device_type == XFRAME_II_DEVICE) {
b41477f3 3386 /* Clear "detected parity error" bit */
303bcb4b 3387 pci_write_config_word(sp->pdev, PCI_STATUS, 0x8000);
5e25b9dd 3388
303bcb4b 3389 /* Clearing PCIX Ecc status register */
3390 pci_write_config_dword(sp->pdev, 0x68, 0x7C);
5e25b9dd 3391
303bcb4b 3392 /* Clearing PCI_STATUS error reflected here */
b7b5a128 3393 writeq(s2BIT(62), &bar0->txpic_int_reg);
303bcb4b 3394 }
5e25b9dd 3395
20346722 3396 /* Reset device statistics maintained by OS */
3397 memset(&sp->stats, 0, sizeof (struct net_device_stats));
8a4bdbaa 3398
491976b2
SH
3399 up_cnt = sp->mac_control.stats_info->sw_stat.link_up_cnt;
3400 down_cnt = sp->mac_control.stats_info->sw_stat.link_down_cnt;
3401 up_time = sp->mac_control.stats_info->sw_stat.link_up_time;
3402 down_time = sp->mac_control.stats_info->sw_stat.link_down_time;
363dc367 3403 reset_cnt = sp->mac_control.stats_info->sw_stat.soft_reset_cnt;
491976b2
SH
3404 mem_alloc_cnt = sp->mac_control.stats_info->sw_stat.mem_allocated;
3405 mem_free_cnt = sp->mac_control.stats_info->sw_stat.mem_freed;
3406 watchdog_cnt = sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt;
3407 /* save link up/down time/cnt, reset/memory/watchdog cnt */
363dc367 3408 memset(sp->mac_control.stats_info, 0, sizeof(struct stat_block));
491976b2
SH
3409 /* restore link up/down time/cnt, reset/memory/watchdog cnt */
3410 sp->mac_control.stats_info->sw_stat.link_up_cnt = up_cnt;
3411 sp->mac_control.stats_info->sw_stat.link_down_cnt = down_cnt;
3412 sp->mac_control.stats_info->sw_stat.link_up_time = up_time;
3413 sp->mac_control.stats_info->sw_stat.link_down_time = down_time;
363dc367 3414 sp->mac_control.stats_info->sw_stat.soft_reset_cnt = reset_cnt;
491976b2
SH
3415 sp->mac_control.stats_info->sw_stat.mem_allocated = mem_alloc_cnt;
3416 sp->mac_control.stats_info->sw_stat.mem_freed = mem_free_cnt;
3417 sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt = watchdog_cnt;
20346722 3418
1da177e4
LT
3419 /* SXE-002: Configure link and activity LED to turn it off */
3420 subid = sp->pdev->subsystem_device;
541ae68f 3421 if (((subid & 0xFF) >= 0x07) &&
3422 (sp->device_type == XFRAME_I_DEVICE)) {
1da177e4
LT
3423 val64 = readq(&bar0->gpio_control);
3424 val64 |= 0x0000800000000000ULL;
3425 writeq(val64, &bar0->gpio_control);
3426 val64 = 0x0411040400000000ULL;
509a2671 3427 writeq(val64, (void __iomem *)bar0 + 0x2700);
1da177e4
LT
3428 }
3429
541ae68f 3430 /*
3431 * Clear spurious ECC interrupts that would have occured on
3432 * XFRAME II cards after reset.
3433 */
3434 if (sp->device_type == XFRAME_II_DEVICE) {
3435 val64 = readq(&bar0->pcc_err_reg);
3436 writeq(val64, &bar0->pcc_err_reg);
3437 }
3438
1da177e4
LT
3439 sp->device_enabled_once = FALSE;
3440}
3441
3442/**
20346722 3443 * s2io_set_swapper - to set the swapper controle on the card
3444 * @sp : private member of the device structure,
1da177e4 3445 * pointer to the s2io_nic structure.
20346722 3446 * Description: Function to set the swapper control on the card
1da177e4
LT
3447 * correctly depending on the 'endianness' of the system.
3448 * Return value:
3449 * SUCCESS on success and FAILURE on failure.
3450 */
3451
1ee6dd77 3452static int s2io_set_swapper(struct s2io_nic * sp)
1da177e4
LT
3453{
3454 struct net_device *dev = sp->dev;
1ee6dd77 3455 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4
LT
3456 u64 val64, valt, valr;
3457
20346722 3458 /*
1da177e4
LT
3459 * Set proper endian settings and verify the same by reading
3460 * the PIF Feed-back register.
3461 */
3462
3463 val64 = readq(&bar0->pif_rd_swapper_fb);
3464 if (val64 != 0x0123456789ABCDEFULL) {
3465 int i = 0;
3466 u64 value[] = { 0xC30000C3C30000C3ULL, /* FE=1, SE=1 */
3467 0x8100008181000081ULL, /* FE=1, SE=0 */
3468 0x4200004242000042ULL, /* FE=0, SE=1 */
3469 0}; /* FE=0, SE=0 */
3470
3471 while(i<4) {
3472 writeq(value[i], &bar0->swapper_ctrl);
3473 val64 = readq(&bar0->pif_rd_swapper_fb);
3474 if (val64 == 0x0123456789ABCDEFULL)
3475 break;
3476 i++;
3477 }
3478 if (i == 4) {
3479 DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
3480 dev->name);
3481 DBG_PRINT(ERR_DBG, "feedback read %llx\n",
3482 (unsigned long long) val64);
3483 return FAILURE;
3484 }
3485 valr = value[i];
3486 } else {
3487 valr = readq(&bar0->swapper_ctrl);
3488 }
3489
3490 valt = 0x0123456789ABCDEFULL;
3491 writeq(valt, &bar0->xmsi_address);
3492 val64 = readq(&bar0->xmsi_address);
3493
3494 if(val64 != valt) {
3495 int i = 0;
3496 u64 value[] = { 0x00C3C30000C3C300ULL, /* FE=1, SE=1 */
3497 0x0081810000818100ULL, /* FE=1, SE=0 */
3498 0x0042420000424200ULL, /* FE=0, SE=1 */
3499 0}; /* FE=0, SE=0 */
3500
3501 while(i<4) {
3502 writeq((value[i] | valr), &bar0->swapper_ctrl);
3503 writeq(valt, &bar0->xmsi_address);
3504 val64 = readq(&bar0->xmsi_address);
3505 if(val64 == valt)
3506 break;
3507 i++;
3508 }
3509 if(i == 4) {
20346722 3510 unsigned long long x = val64;
1da177e4 3511 DBG_PRINT(ERR_DBG, "Write failed, Xmsi_addr ");
20346722 3512 DBG_PRINT(ERR_DBG, "reads:0x%llx\n", x);
1da177e4
LT
3513 return FAILURE;
3514 }
3515 }
3516 val64 = readq(&bar0->swapper_ctrl);
3517 val64 &= 0xFFFF000000000000ULL;
3518
3519#ifdef __BIG_ENDIAN
20346722 3520 /*
3521 * The device by default set to a big endian format, so a
1da177e4
LT
3522 * big endian driver need not set anything.
3523 */
3524 val64 |= (SWAPPER_CTRL_TXP_FE |
3525 SWAPPER_CTRL_TXP_SE |
3526 SWAPPER_CTRL_TXD_R_FE |
3527 SWAPPER_CTRL_TXD_W_FE |
3528 SWAPPER_CTRL_TXF_R_FE |
3529 SWAPPER_CTRL_RXD_R_FE |
3530 SWAPPER_CTRL_RXD_W_FE |
3531 SWAPPER_CTRL_RXF_W_FE |
3532 SWAPPER_CTRL_XMSI_FE |
1da177e4 3533 SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
eaae7f72 3534 if (sp->config.intr_type == INTA)
cc6e7c44 3535 val64 |= SWAPPER_CTRL_XMSI_SE;
1da177e4
LT
3536 writeq(val64, &bar0->swapper_ctrl);
3537#else
20346722 3538 /*
1da177e4 3539 * Initially we enable all bits to make it accessible by the
20346722 3540 * driver, then we selectively enable only those bits that
1da177e4
LT
3541 * we want to set.
3542 */
3543 val64 |= (SWAPPER_CTRL_TXP_FE |
3544 SWAPPER_CTRL_TXP_SE |
3545 SWAPPER_CTRL_TXD_R_FE |
3546 SWAPPER_CTRL_TXD_R_SE |
3547 SWAPPER_CTRL_TXD_W_FE |
3548 SWAPPER_CTRL_TXD_W_SE |
3549 SWAPPER_CTRL_TXF_R_FE |
3550 SWAPPER_CTRL_RXD_R_FE |
3551 SWAPPER_CTRL_RXD_R_SE |
3552 SWAPPER_CTRL_RXD_W_FE |
3553 SWAPPER_CTRL_RXD_W_SE |
3554 SWAPPER_CTRL_RXF_W_FE |
3555 SWAPPER_CTRL_XMSI_FE |
1da177e4 3556 SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
eaae7f72 3557 if (sp->config.intr_type == INTA)
cc6e7c44 3558 val64 |= SWAPPER_CTRL_XMSI_SE;
1da177e4
LT
3559 writeq(val64, &bar0->swapper_ctrl);
3560#endif
3561 val64 = readq(&bar0->swapper_ctrl);
3562
20346722 3563 /*
3564 * Verifying if endian settings are accurate by reading a
1da177e4
LT
3565 * feedback register.
3566 */
3567 val64 = readq(&bar0->pif_rd_swapper_fb);
3568 if (val64 != 0x0123456789ABCDEFULL) {
3569 /* Endian settings are incorrect, calls for another dekko. */
3570 DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
3571 dev->name);
3572 DBG_PRINT(ERR_DBG, "feedback read %llx\n",
3573 (unsigned long long) val64);
3574 return FAILURE;
3575 }
3576
3577 return SUCCESS;
3578}
3579
1ee6dd77 3580static int wait_for_msix_trans(struct s2io_nic *nic, int i)
cc6e7c44 3581{
1ee6dd77 3582 struct XENA_dev_config __iomem *bar0 = nic->bar0;
cc6e7c44
RA
3583 u64 val64;
3584 int ret = 0, cnt = 0;
3585
3586 do {
3587 val64 = readq(&bar0->xmsi_access);
b7b5a128 3588 if (!(val64 & s2BIT(15)))
cc6e7c44
RA
3589 break;
3590 mdelay(1);
3591 cnt++;
3592 } while(cnt < 5);
3593 if (cnt == 5) {
3594 DBG_PRINT(ERR_DBG, "XMSI # %d Access failed\n", i);
3595 ret = 1;
3596 }
3597
3598 return ret;
3599}
3600
1ee6dd77 3601static void restore_xmsi_data(struct s2io_nic *nic)
cc6e7c44 3602{
1ee6dd77 3603 struct XENA_dev_config __iomem *bar0 = nic->bar0;
cc6e7c44
RA
3604 u64 val64;
3605 int i;
3606
75c30b13 3607 for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
cc6e7c44
RA
3608 writeq(nic->msix_info[i].addr, &bar0->xmsi_address);
3609 writeq(nic->msix_info[i].data, &bar0->xmsi_data);
b7b5a128 3610 val64 = (s2BIT(7) | s2BIT(15) | vBIT(i, 26, 6));
cc6e7c44
RA
3611 writeq(val64, &bar0->xmsi_access);
3612 if (wait_for_msix_trans(nic, i)) {
3613 DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
3614 continue;
3615 }
3616 }
3617}
3618
1ee6dd77 3619static void store_xmsi_data(struct s2io_nic *nic)
cc6e7c44 3620{
1ee6dd77 3621 struct XENA_dev_config __iomem *bar0 = nic->bar0;
cc6e7c44
RA
3622 u64 val64, addr, data;
3623 int i;
3624
3625 /* Store and display */
75c30b13 3626 for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
b7b5a128 3627 val64 = (s2BIT(15) | vBIT(i, 26, 6));
cc6e7c44
RA
3628 writeq(val64, &bar0->xmsi_access);
3629 if (wait_for_msix_trans(nic, i)) {
3630 DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
3631 continue;
3632 }
3633 addr = readq(&bar0->xmsi_address);
3634 data = readq(&bar0->xmsi_data);
3635 if (addr && data) {
3636 nic->msix_info[i].addr = addr;
3637 nic->msix_info[i].data = data;
3638 }
3639 }
3640}
3641
1ee6dd77 3642static int s2io_enable_msi_x(struct s2io_nic *nic)
cc6e7c44 3643{
1ee6dd77 3644 struct XENA_dev_config __iomem *bar0 = nic->bar0;
cc6e7c44
RA
3645 u64 tx_mat, rx_mat;
3646 u16 msi_control; /* Temp variable */
3647 int ret, i, j, msix_indx = 1;
3648
bd684e43 3649 nic->entries = kcalloc(MAX_REQUESTED_MSI_X, sizeof(struct msix_entry),
cc6e7c44 3650 GFP_KERNEL);
bd684e43 3651 if (!nic->entries) {
491976b2
SH
3652 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n", \
3653 __FUNCTION__);
c53d4945 3654 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
cc6e7c44
RA
3655 return -ENOMEM;
3656 }
8a4bdbaa 3657 nic->mac_control.stats_info->sw_stat.mem_allocated
491976b2 3658 += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
cc6e7c44
RA
3659
3660 nic->s2io_entries =
bd684e43 3661 kcalloc(MAX_REQUESTED_MSI_X, sizeof(struct s2io_msix_entry),
cc6e7c44 3662 GFP_KERNEL);
bd684e43 3663 if (!nic->s2io_entries) {
8a4bdbaa 3664 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n",
491976b2 3665 __FUNCTION__);
c53d4945 3666 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
cc6e7c44 3667 kfree(nic->entries);
8a4bdbaa 3668 nic->mac_control.stats_info->sw_stat.mem_freed
491976b2 3669 += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
cc6e7c44
RA
3670 return -ENOMEM;
3671 }
8a4bdbaa 3672 nic->mac_control.stats_info->sw_stat.mem_allocated
491976b2 3673 += (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
cc6e7c44
RA
3674
3675 for (i=0; i< MAX_REQUESTED_MSI_X; i++) {
3676 nic->entries[i].entry = i;
3677 nic->s2io_entries[i].entry = i;
3678 nic->s2io_entries[i].arg = NULL;
3679 nic->s2io_entries[i].in_use = 0;
3680 }
3681
3682 tx_mat = readq(&bar0->tx_mat0_n[0]);
3683 for (i=0; i<nic->config.tx_fifo_num; i++, msix_indx++) {
3684 tx_mat |= TX_MAT_SET(i, msix_indx);
3685 nic->s2io_entries[msix_indx].arg = &nic->mac_control.fifos[i];
3686 nic->s2io_entries[msix_indx].type = MSIX_FIFO_TYPE;
3687 nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
3688 }
3689 writeq(tx_mat, &bar0->tx_mat0_n[0]);
3690
8a4bdbaa
SS
3691 rx_mat = readq(&bar0->rx_mat);
3692 for (j = 0; j < nic->config.rx_ring_num; j++, msix_indx++) {
3693 rx_mat |= RX_MAT_SET(j, msix_indx);
3694 nic->s2io_entries[msix_indx].arg
3695 = &nic->mac_control.rings[j];
3696 nic->s2io_entries[msix_indx].type = MSIX_RING_TYPE;
3697 nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
cc6e7c44 3698 }
8a4bdbaa 3699 writeq(rx_mat, &bar0->rx_mat);
cc6e7c44 3700
c92ca04b 3701 nic->avail_msix_vectors = 0;
cc6e7c44 3702 ret = pci_enable_msix(nic->pdev, nic->entries, MAX_REQUESTED_MSI_X);
c92ca04b
AR
3703 /* We fail init if error or we get less vectors than min required */
3704 if (ret >= (nic->config.tx_fifo_num + nic->config.rx_ring_num + 1)) {
3705 nic->avail_msix_vectors = ret;
3706 ret = pci_enable_msix(nic->pdev, nic->entries, ret);
3707 }
cc6e7c44
RA
3708 if (ret) {
3709 DBG_PRINT(ERR_DBG, "%s: Enabling MSIX failed\n", nic->dev->name);
3710 kfree(nic->entries);
8a4bdbaa 3711 nic->mac_control.stats_info->sw_stat.mem_freed
491976b2 3712 += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
cc6e7c44 3713 kfree(nic->s2io_entries);
8a4bdbaa 3714 nic->mac_control.stats_info->sw_stat.mem_freed
491976b2 3715 += (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
cc6e7c44
RA
3716 nic->entries = NULL;
3717 nic->s2io_entries = NULL;
c92ca04b 3718 nic->avail_msix_vectors = 0;
cc6e7c44
RA
3719 return -ENOMEM;
3720 }
c92ca04b
AR
3721 if (!nic->avail_msix_vectors)
3722 nic->avail_msix_vectors = MAX_REQUESTED_MSI_X;
cc6e7c44
RA
3723
3724 /*
3725 * To enable MSI-X, MSI also needs to be enabled, due to a bug
3726 * in the herc NIC. (Temp change, needs to be removed later)
3727 */
3728 pci_read_config_word(nic->pdev, 0x42, &msi_control);
3729 msi_control |= 0x1; /* Enable MSI */
3730 pci_write_config_word(nic->pdev, 0x42, msi_control);
3731
3732 return 0;
3733}
3734
8abc4d5b 3735/* Handle software interrupt used during MSI(X) test */
33390a70 3736static irqreturn_t s2io_test_intr(int irq, void *dev_id)
8abc4d5b
SS
3737{
3738 struct s2io_nic *sp = dev_id;
3739
3740 sp->msi_detected = 1;
3741 wake_up(&sp->msi_wait);
3742
3743 return IRQ_HANDLED;
3744}
3745
3746/* Test interrupt path by forcing a a software IRQ */
33390a70 3747static int s2io_test_msi(struct s2io_nic *sp)
8abc4d5b
SS
3748{
3749 struct pci_dev *pdev = sp->pdev;
3750 struct XENA_dev_config __iomem *bar0 = sp->bar0;
3751 int err;
3752 u64 val64, saved64;
3753
3754 err = request_irq(sp->entries[1].vector, s2io_test_intr, 0,
3755 sp->name, sp);
3756 if (err) {
3757 DBG_PRINT(ERR_DBG, "%s: PCI %s: cannot assign irq %d\n",
3758 sp->dev->name, pci_name(pdev), pdev->irq);
3759 return err;
3760 }
3761
3762 init_waitqueue_head (&sp->msi_wait);
3763 sp->msi_detected = 0;
3764
3765 saved64 = val64 = readq(&bar0->scheduled_int_ctrl);
3766 val64 |= SCHED_INT_CTRL_ONE_SHOT;
3767 val64 |= SCHED_INT_CTRL_TIMER_EN;
3768 val64 |= SCHED_INT_CTRL_INT2MSI(1);
3769 writeq(val64, &bar0->scheduled_int_ctrl);
3770
3771 wait_event_timeout(sp->msi_wait, sp->msi_detected, HZ/10);
3772
3773 if (!sp->msi_detected) {
3774 /* MSI(X) test failed, go back to INTx mode */
2450022a 3775 DBG_PRINT(ERR_DBG, "%s: PCI %s: No interrupt was generated "
8abc4d5b
SS
3776 "using MSI(X) during test\n", sp->dev->name,
3777 pci_name(pdev));
3778
3779 err = -EOPNOTSUPP;
3780 }
3781
3782 free_irq(sp->entries[1].vector, sp);
3783
3784 writeq(saved64, &bar0->scheduled_int_ctrl);
3785
3786 return err;
3787}
18b2b7bd
SH
3788
3789static void remove_msix_isr(struct s2io_nic *sp)
3790{
3791 int i;
3792 u16 msi_control;
3793
3794 for (i = 0; i < MAX_REQUESTED_MSI_X; i++) {
3795 if (sp->s2io_entries[i].in_use ==
3796 MSIX_REGISTERED_SUCCESS) {
3797 int vector = sp->entries[i].vector;
3798 void *arg = sp->s2io_entries[i].arg;
3799 free_irq(vector, arg);
3800 }
3801 }
3802
3803 kfree(sp->entries);
3804 kfree(sp->s2io_entries);
3805 sp->entries = NULL;
3806 sp->s2io_entries = NULL;
3807
3808 pci_read_config_word(sp->pdev, 0x42, &msi_control);
3809 msi_control &= 0xFFFE; /* Disable MSI */
3810 pci_write_config_word(sp->pdev, 0x42, msi_control);
3811
3812 pci_disable_msix(sp->pdev);
3813}
3814
3815static void remove_inta_isr(struct s2io_nic *sp)
3816{
3817 struct net_device *dev = sp->dev;
3818
3819 free_irq(sp->pdev->irq, dev);
3820}
3821
1da177e4
LT
3822/* ********************************************************* *
3823 * Functions defined below concern the OS part of the driver *
3824 * ********************************************************* */
3825
20346722 3826/**
1da177e4
LT
3827 * s2io_open - open entry point of the driver
3828 * @dev : pointer to the device structure.
3829 * Description:
3830 * This function is the open entry point of the driver. It mainly calls a
3831 * function to allocate Rx buffers and inserts them into the buffer
20346722 3832 * descriptors and then enables the Rx part of the NIC.
1da177e4
LT
3833 * Return value:
3834 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3835 * file on failure.
3836 */
3837
ac1f60db 3838static int s2io_open(struct net_device *dev)
1da177e4 3839{
1ee6dd77 3840 struct s2io_nic *sp = dev->priv;
1da177e4
LT
3841 int err = 0;
3842
20346722 3843 /*
3844 * Make sure you have link off by default every time
1da177e4
LT
3845 * Nic is initialized
3846 */
3847 netif_carrier_off(dev);
0b1f7ebe 3848 sp->last_link_state = 0;
1da177e4 3849
eaae7f72 3850 if (sp->config.intr_type == MSI_X) {
8abc4d5b
SS
3851 int ret = s2io_enable_msi_x(sp);
3852
3853 if (!ret) {
8abc4d5b 3854 ret = s2io_test_msi(sp);
8abc4d5b 3855 /* rollback MSI-X, will re-enable during add_isr() */
18b2b7bd 3856 remove_msix_isr(sp);
8abc4d5b
SS
3857 }
3858 if (ret) {
3859
3860 DBG_PRINT(ERR_DBG,
3861 "%s: MSI-X requested but failed to enable\n",
3862 dev->name);
eaae7f72 3863 sp->config.intr_type = INTA;
8abc4d5b
SS
3864 }
3865 }
3866
c77dd43e 3867 /* NAPI doesn't work well with MSI(X) */
eaae7f72 3868 if (sp->config.intr_type != INTA) {
c77dd43e
SS
3869 if(sp->config.napi)
3870 sp->config.napi = 0;
3871 }
3872
1da177e4 3873 /* Initialize H/W and enable interrupts */
c92ca04b
AR
3874 err = s2io_card_up(sp);
3875 if (err) {
1da177e4
LT
3876 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
3877 dev->name);
e6a8fee2 3878 goto hw_init_failed;
1da177e4
LT
3879 }
3880
2fd37688 3881 if (do_s2io_prog_unicast(dev, dev->dev_addr) == FAILURE) {
1da177e4 3882 DBG_PRINT(ERR_DBG, "Set Mac Address Failed\n");
e6a8fee2 3883 s2io_card_down(sp);
20346722 3884 err = -ENODEV;
e6a8fee2 3885 goto hw_init_failed;
1da177e4
LT
3886 }
3887
3888 netif_start_queue(dev);
3889 return 0;
20346722 3890
20346722 3891hw_init_failed:
eaae7f72 3892 if (sp->config.intr_type == MSI_X) {
491976b2 3893 if (sp->entries) {
cc6e7c44 3894 kfree(sp->entries);
8a4bdbaa 3895 sp->mac_control.stats_info->sw_stat.mem_freed
491976b2
SH
3896 += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
3897 }
3898 if (sp->s2io_entries) {
cc6e7c44 3899 kfree(sp->s2io_entries);
8a4bdbaa 3900 sp->mac_control.stats_info->sw_stat.mem_freed
491976b2
SH
3901 += (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
3902 }
cc6e7c44 3903 }
20346722 3904 return err;
1da177e4
LT
3905}
3906
3907/**
3908 * s2io_close -close entry point of the driver
3909 * @dev : device pointer.
3910 * Description:
3911 * This is the stop entry point of the driver. It needs to undo exactly
3912 * whatever was done by the open entry point,thus it's usually referred to
3913 * as the close function.Among other things this function mainly stops the
3914 * Rx side of the NIC and frees all the Rx buffers in the Rx rings.
3915 * Return value:
3916 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3917 * file on failure.
3918 */
3919
ac1f60db 3920static int s2io_close(struct net_device *dev)
1da177e4 3921{
1ee6dd77 3922 struct s2io_nic *sp = dev->priv;
faa4f796
SH
3923 struct config_param *config = &sp->config;
3924 u64 tmp64;
3925 int offset;
cc6e7c44 3926
9f74ffde
SH
3927 /* Return if the device is already closed *
3928 * Can happen when s2io_card_up failed in change_mtu *
3929 */
3930 if (!is_s2io_card_up(sp))
3931 return 0;
3932
1da177e4 3933 netif_stop_queue(dev);
faa4f796
SH
3934
3935 /* delete all populated mac entries */
3936 for (offset = 1; offset < config->max_mc_addr; offset++) {
3937 tmp64 = do_s2io_read_unicast_mc(sp, offset);
3938 if (tmp64 != S2IO_DISABLE_MAC_ENTRY)
3939 do_s2io_delete_unicast_mc(sp, tmp64);
3940 }
3941
1da177e4 3942 /* Reset card, kill tasklet and free Tx and Rx buffers. */
e6a8fee2 3943 s2io_card_down(sp);
cc6e7c44 3944
1da177e4
LT
3945 return 0;
3946}
3947
3948/**
3949 * s2io_xmit - Tx entry point of te driver
3950 * @skb : the socket buffer containing the Tx data.
3951 * @dev : device pointer.
3952 * Description :
3953 * This function is the Tx entry point of the driver. S2IO NIC supports
3954 * certain protocol assist features on Tx side, namely CSO, S/G, LSO.
3955 * NOTE: when device cant queue the pkt,just the trans_start variable will
3956 * not be upadted.
3957 * Return value:
3958 * 0 on success & 1 on failure.
3959 */
3960
ac1f60db 3961static int s2io_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4 3962{
1ee6dd77 3963 struct s2io_nic *sp = dev->priv;
1da177e4
LT
3964 u16 frg_cnt, frg_len, i, queue, queue_len, put_off, get_off;
3965 register u64 val64;
1ee6dd77
RB
3966 struct TxD *txdp;
3967 struct TxFIFO_element __iomem *tx_fifo;
1da177e4 3968 unsigned long flags;
be3a6b02 3969 u16 vlan_tag = 0;
3970 int vlan_priority = 0;
1ee6dd77 3971 struct mac_info *mac_control;
1da177e4 3972 struct config_param *config;
75c30b13 3973 int offload_type;
491abf25 3974 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
1da177e4
LT
3975
3976 mac_control = &sp->mac_control;
3977 config = &sp->config;
3978
20346722 3979 DBG_PRINT(TX_DBG, "%s: In Neterion Tx routine\n", dev->name);
491976b2
SH
3980
3981 if (unlikely(skb->len <= 0)) {
3982 DBG_PRINT(TX_DBG, "%s:Buffer has no data..\n", dev->name);
3983 dev_kfree_skb_any(skb);
3984 return 0;
3985}
3986
1da177e4 3987 spin_lock_irqsave(&sp->tx_lock, flags);
92b84437 3988 if (!is_s2io_card_up(sp)) {
20346722 3989 DBG_PRINT(TX_DBG, "%s: Card going down for reset\n",
1da177e4
LT
3990 dev->name);
3991 spin_unlock_irqrestore(&sp->tx_lock, flags);
20346722 3992 dev_kfree_skb(skb);
3993 return 0;
1da177e4
LT
3994 }
3995
3996 queue = 0;
be3a6b02 3997 /* Get Fifo number to Transmit based on vlan priority */
3998 if (sp->vlgrp && vlan_tx_tag_present(skb)) {
3999 vlan_tag = vlan_tx_tag_get(skb);
4000 vlan_priority = vlan_tag >> 13;
4001 queue = config->fifo_mapping[vlan_priority];
4002 }
4003
20346722 4004 put_off = (u16) mac_control->fifos[queue].tx_curr_put_info.offset;
4005 get_off = (u16) mac_control->fifos[queue].tx_curr_get_info.offset;
1ee6dd77 4006 txdp = (struct TxD *) mac_control->fifos[queue].list_info[put_off].
20346722 4007 list_virt_addr;
4008
4009 queue_len = mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1;
1da177e4 4010 /* Avoid "put" pointer going beyond "get" pointer */
863c11a9
AR
4011 if (txdp->Host_Control ||
4012 ((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
776bd20f 4013 DBG_PRINT(TX_DBG, "Error in xmit, No free TXDs.\n");
1da177e4
LT
4014 netif_stop_queue(dev);
4015 dev_kfree_skb(skb);
4016 spin_unlock_irqrestore(&sp->tx_lock, flags);
4017 return 0;
4018 }
0b1f7ebe 4019
75c30b13 4020 offload_type = s2io_offload_type(skb);
75c30b13 4021 if (offload_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1da177e4 4022 txdp->Control_1 |= TXD_TCP_LSO_EN;
75c30b13 4023 txdp->Control_1 |= TXD_TCP_LSO_MSS(s2io_tcp_mss(skb));
1da177e4 4024 }
84fa7933 4025 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1da177e4
LT
4026 txdp->Control_2 |=
4027 (TXD_TX_CKO_IPV4_EN | TXD_TX_CKO_TCP_EN |
4028 TXD_TX_CKO_UDP_EN);
4029 }
fed5eccd
AR
4030 txdp->Control_1 |= TXD_GATHER_CODE_FIRST;
4031 txdp->Control_1 |= TXD_LIST_OWN_XENA;
1da177e4 4032 txdp->Control_2 |= config->tx_intr_type;
d8892c6e 4033
be3a6b02 4034 if (sp->vlgrp && vlan_tx_tag_present(skb)) {
4035 txdp->Control_2 |= TXD_VLAN_ENABLE;
4036 txdp->Control_2 |= TXD_VLAN_TAG(vlan_tag);
4037 }
4038
fed5eccd 4039 frg_len = skb->len - skb->data_len;
75c30b13 4040 if (offload_type == SKB_GSO_UDP) {
fed5eccd
AR
4041 int ufo_size;
4042
75c30b13 4043 ufo_size = s2io_udp_mss(skb);
fed5eccd
AR
4044 ufo_size &= ~7;
4045 txdp->Control_1 |= TXD_UFO_EN;
4046 txdp->Control_1 |= TXD_UFO_MSS(ufo_size);
4047 txdp->Control_1 |= TXD_BUFFER0_SIZE(8);
4048#ifdef __BIG_ENDIAN
4049 sp->ufo_in_band_v[put_off] =
4050 (u64)skb_shinfo(skb)->ip6_frag_id;
4051#else
4052 sp->ufo_in_band_v[put_off] =
4053 (u64)skb_shinfo(skb)->ip6_frag_id << 32;
4054#endif
4055 txdp->Host_Control = (unsigned long)sp->ufo_in_band_v;
4056 txdp->Buffer_Pointer = pci_map_single(sp->pdev,
4057 sp->ufo_in_band_v,
4058 sizeof(u64), PCI_DMA_TODEVICE);
491abf25
VP
4059 if((txdp->Buffer_Pointer == 0) ||
4060 (txdp->Buffer_Pointer == DMA_ERROR_CODE))
4061 goto pci_map_failed;
fed5eccd 4062 txdp++;
fed5eccd 4063 }
1da177e4 4064
fed5eccd
AR
4065 txdp->Buffer_Pointer = pci_map_single
4066 (sp->pdev, skb->data, frg_len, PCI_DMA_TODEVICE);
491abf25
VP
4067 if((txdp->Buffer_Pointer == 0) ||
4068 (txdp->Buffer_Pointer == DMA_ERROR_CODE))
4069 goto pci_map_failed;
4070
fed5eccd
AR
4071 txdp->Host_Control = (unsigned long) skb;
4072 txdp->Control_1 |= TXD_BUFFER0_SIZE(frg_len);
75c30b13 4073 if (offload_type == SKB_GSO_UDP)
fed5eccd
AR
4074 txdp->Control_1 |= TXD_UFO_EN;
4075
4076 frg_cnt = skb_shinfo(skb)->nr_frags;
1da177e4
LT
4077 /* For fragmented SKB. */
4078 for (i = 0; i < frg_cnt; i++) {
4079 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
0b1f7ebe 4080 /* A '0' length fragment will be ignored */
4081 if (!frag->size)
4082 continue;
1da177e4
LT
4083 txdp++;
4084 txdp->Buffer_Pointer = (u64) pci_map_page
4085 (sp->pdev, frag->page, frag->page_offset,
4086 frag->size, PCI_DMA_TODEVICE);
efd51b5c 4087 txdp->Control_1 = TXD_BUFFER0_SIZE(frag->size);
75c30b13 4088 if (offload_type == SKB_GSO_UDP)
fed5eccd 4089 txdp->Control_1 |= TXD_UFO_EN;
1da177e4
LT
4090 }
4091 txdp->Control_1 |= TXD_GATHER_CODE_LAST;
4092
75c30b13 4093 if (offload_type == SKB_GSO_UDP)
fed5eccd
AR
4094 frg_cnt++; /* as Txd0 was used for inband header */
4095
1da177e4 4096 tx_fifo = mac_control->tx_FIFO_start[queue];
20346722 4097 val64 = mac_control->fifos[queue].list_info[put_off].list_phy_addr;
1da177e4
LT
4098 writeq(val64, &tx_fifo->TxDL_Pointer);
4099
4100 val64 = (TX_FIFO_LAST_TXD_NUM(frg_cnt) | TX_FIFO_FIRST_LIST |
4101 TX_FIFO_LAST_LIST);
75c30b13 4102 if (offload_type)
fed5eccd 4103 val64 |= TX_FIFO_SPECIAL_FUNC;
75c30b13 4104
1da177e4
LT
4105 writeq(val64, &tx_fifo->List_Control);
4106
303bcb4b 4107 mmiowb();
4108
1da177e4 4109 put_off++;
863c11a9
AR
4110 if (put_off == mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1)
4111 put_off = 0;
20346722 4112 mac_control->fifos[queue].tx_curr_put_info.offset = put_off;
1da177e4
LT
4113
4114 /* Avoid "put" pointer going beyond "get" pointer */
863c11a9 4115 if (((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
bd1034f0 4116 sp->mac_control.stats_info->sw_stat.fifo_full_cnt++;
1da177e4
LT
4117 DBG_PRINT(TX_DBG,
4118 "No free TxDs for xmit, Put: 0x%x Get:0x%x\n",
4119 put_off, get_off);
4120 netif_stop_queue(dev);
4121 }
491976b2 4122 mac_control->stats_info->sw_stat.mem_allocated += skb->truesize;
1da177e4
LT
4123 dev->trans_start = jiffies;
4124 spin_unlock_irqrestore(&sp->tx_lock, flags);
4125
491abf25
VP
4126 return 0;
4127pci_map_failed:
4128 stats->pci_map_fail_cnt++;
4129 netif_stop_queue(dev);
4130 stats->mem_freed += skb->truesize;
4131 dev_kfree_skb(skb);
4132 spin_unlock_irqrestore(&sp->tx_lock, flags);
1da177e4
LT
4133 return 0;
4134}
4135
25fff88e 4136static void
4137s2io_alarm_handle(unsigned long data)
4138{
1ee6dd77 4139 struct s2io_nic *sp = (struct s2io_nic *)data;
8116f3cf 4140 struct net_device *dev = sp->dev;
25fff88e 4141
8116f3cf 4142 s2io_handle_errors(dev);
25fff88e 4143 mod_timer(&sp->alarm_timer, jiffies + HZ / 2);
4144}
4145
1ee6dd77 4146static int s2io_chk_rx_buffers(struct s2io_nic *sp, int rng_n)
75c30b13
AR
4147{
4148 int rxb_size, level;
4149
4150 if (!sp->lro) {
4151 rxb_size = atomic_read(&sp->rx_bufs_left[rng_n]);
4152 level = rx_buffer_level(sp, rxb_size, rng_n);
4153
4154 if ((level == PANIC) && (!TASKLET_IN_USE)) {
4155 int ret;
4156 DBG_PRINT(INTR_DBG, "%s: Rx BD hit ", __FUNCTION__);
4157 DBG_PRINT(INTR_DBG, "PANIC levels\n");
4158 if ((ret = fill_rx_buffers(sp, rng_n)) == -ENOMEM) {
0c61ed5f 4159 DBG_PRINT(INFO_DBG, "Out of memory in %s",
75c30b13
AR
4160 __FUNCTION__);
4161 clear_bit(0, (&sp->tasklet_status));
4162 return -1;
4163 }
4164 clear_bit(0, (&sp->tasklet_status));
4165 } else if (level == LOW)
4166 tasklet_schedule(&sp->task);
4167
4168 } else if (fill_rx_buffers(sp, rng_n) == -ENOMEM) {
0c61ed5f
RV
4169 DBG_PRINT(INFO_DBG, "%s:Out of memory", sp->dev->name);
4170 DBG_PRINT(INFO_DBG, " in Rx Intr!!\n");
75c30b13
AR
4171 }
4172 return 0;
4173}
4174
7d12e780 4175static irqreturn_t s2io_msix_ring_handle(int irq, void *dev_id)
cc6e7c44 4176{
1ee6dd77
RB
4177 struct ring_info *ring = (struct ring_info *)dev_id;
4178 struct s2io_nic *sp = ring->nic;
cc6e7c44 4179
596c5c97 4180 if (!is_s2io_card_up(sp))
92b84437 4181 return IRQ_HANDLED;
92b84437 4182
75c30b13
AR
4183 rx_intr_handler(ring);
4184 s2io_chk_rx_buffers(sp, ring->ring_no);
7d3d0439 4185
cc6e7c44
RA
4186 return IRQ_HANDLED;
4187}
4188
7d12e780 4189static irqreturn_t s2io_msix_fifo_handle(int irq, void *dev_id)
cc6e7c44 4190{
1ee6dd77
RB
4191 struct fifo_info *fifo = (struct fifo_info *)dev_id;
4192 struct s2io_nic *sp = fifo->nic;
cc6e7c44 4193
596c5c97 4194 if (!is_s2io_card_up(sp))
92b84437 4195 return IRQ_HANDLED;
92b84437 4196
cc6e7c44 4197 tx_intr_handler(fifo);
cc6e7c44
RA
4198 return IRQ_HANDLED;
4199}
1ee6dd77 4200static void s2io_txpic_intr_handle(struct s2io_nic *sp)
a371a07d 4201{
1ee6dd77 4202 struct XENA_dev_config __iomem *bar0 = sp->bar0;
a371a07d 4203 u64 val64;
4204
4205 val64 = readq(&bar0->pic_int_status);
4206 if (val64 & PIC_INT_GPIO) {
4207 val64 = readq(&bar0->gpio_int_reg);
4208 if ((val64 & GPIO_INT_REG_LINK_DOWN) &&
4209 (val64 & GPIO_INT_REG_LINK_UP)) {
c92ca04b
AR
4210 /*
4211 * This is unstable state so clear both up/down
4212 * interrupt and adapter to re-evaluate the link state.
4213 */
a371a07d 4214 val64 |= GPIO_INT_REG_LINK_DOWN;
4215 val64 |= GPIO_INT_REG_LINK_UP;
4216 writeq(val64, &bar0->gpio_int_reg);
a371a07d 4217 val64 = readq(&bar0->gpio_int_mask);
c92ca04b
AR
4218 val64 &= ~(GPIO_INT_MASK_LINK_UP |
4219 GPIO_INT_MASK_LINK_DOWN);
a371a07d 4220 writeq(val64, &bar0->gpio_int_mask);
a371a07d 4221 }
c92ca04b
AR
4222 else if (val64 & GPIO_INT_REG_LINK_UP) {
4223 val64 = readq(&bar0->adapter_status);
c92ca04b 4224 /* Enable Adapter */
19a60522
SS
4225 val64 = readq(&bar0->adapter_control);
4226 val64 |= ADAPTER_CNTL_EN;
4227 writeq(val64, &bar0->adapter_control);
4228 val64 |= ADAPTER_LED_ON;
4229 writeq(val64, &bar0->adapter_control);
4230 if (!sp->device_enabled_once)
4231 sp->device_enabled_once = 1;
c92ca04b 4232
19a60522
SS
4233 s2io_link(sp, LINK_UP);
4234 /*
4235 * unmask link down interrupt and mask link-up
4236 * intr
4237 */
4238 val64 = readq(&bar0->gpio_int_mask);
4239 val64 &= ~GPIO_INT_MASK_LINK_DOWN;
4240 val64 |= GPIO_INT_MASK_LINK_UP;
4241 writeq(val64, &bar0->gpio_int_mask);
c92ca04b 4242
c92ca04b
AR
4243 }else if (val64 & GPIO_INT_REG_LINK_DOWN) {
4244 val64 = readq(&bar0->adapter_status);
19a60522
SS
4245 s2io_link(sp, LINK_DOWN);
4246 /* Link is down so unmaks link up interrupt */
4247 val64 = readq(&bar0->gpio_int_mask);
4248 val64 &= ~GPIO_INT_MASK_LINK_UP;
4249 val64 |= GPIO_INT_MASK_LINK_DOWN;
4250 writeq(val64, &bar0->gpio_int_mask);
ac1f90d6
SS
4251
4252 /* turn off LED */
4253 val64 = readq(&bar0->adapter_control);
4254 val64 = val64 &(~ADAPTER_LED_ON);
4255 writeq(val64, &bar0->adapter_control);
a371a07d 4256 }
4257 }
c92ca04b 4258 val64 = readq(&bar0->gpio_int_mask);
a371a07d 4259}
4260
8116f3cf
SS
4261/**
4262 * do_s2io_chk_alarm_bit - Check for alarm and incrment the counter
4263 * @value: alarm bits
4264 * @addr: address value
4265 * @cnt: counter variable
4266 * Description: Check for alarm and increment the counter
4267 * Return Value:
4268 * 1 - if alarm bit set
4269 * 0 - if alarm bit is not set
4270 */
43b7c451 4271static int do_s2io_chk_alarm_bit(u64 value, void __iomem * addr,
8116f3cf
SS
4272 unsigned long long *cnt)
4273{
4274 u64 val64;
4275 val64 = readq(addr);
4276 if ( val64 & value ) {
4277 writeq(val64, addr);
4278 (*cnt)++;
4279 return 1;
4280 }
4281 return 0;
4282
4283}
4284
4285/**
4286 * s2io_handle_errors - Xframe error indication handler
4287 * @nic: device private variable
4288 * Description: Handle alarms such as loss of link, single or
4289 * double ECC errors, critical and serious errors.
4290 * Return Value:
4291 * NONE
4292 */
4293static void s2io_handle_errors(void * dev_id)
4294{
4295 struct net_device *dev = (struct net_device *) dev_id;
4296 struct s2io_nic *sp = dev->priv;
4297 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4298 u64 temp64 = 0,val64=0;
4299 int i = 0;
4300
4301 struct swStat *sw_stat = &sp->mac_control.stats_info->sw_stat;
4302 struct xpakStat *stats = &sp->mac_control.stats_info->xpak_stat;
4303
92b84437 4304 if (!is_s2io_card_up(sp))
8116f3cf
SS
4305 return;
4306
4307 if (pci_channel_offline(sp->pdev))
4308 return;
4309
4310 memset(&sw_stat->ring_full_cnt, 0,
4311 sizeof(sw_stat->ring_full_cnt));
4312
4313 /* Handling the XPAK counters update */
4314 if(stats->xpak_timer_count < 72000) {
4315 /* waiting for an hour */
4316 stats->xpak_timer_count++;
4317 } else {
4318 s2io_updt_xpak_counter(dev);
4319 /* reset the count to zero */
4320 stats->xpak_timer_count = 0;
4321 }
4322
4323 /* Handling link status change error Intr */
4324 if (s2io_link_fault_indication(sp) == MAC_RMAC_ERR_TIMER) {
4325 val64 = readq(&bar0->mac_rmac_err_reg);
4326 writeq(val64, &bar0->mac_rmac_err_reg);
4327 if (val64 & RMAC_LINK_STATE_CHANGE_INT)
4328 schedule_work(&sp->set_link_task);
4329 }
4330
4331 /* In case of a serious error, the device will be Reset. */
4332 if (do_s2io_chk_alarm_bit(SERR_SOURCE_ANY, &bar0->serr_source,
4333 &sw_stat->serious_err_cnt))
4334 goto reset;
4335
4336 /* Check for data parity error */
4337 if (do_s2io_chk_alarm_bit(GPIO_INT_REG_DP_ERR_INT, &bar0->gpio_int_reg,
4338 &sw_stat->parity_err_cnt))
4339 goto reset;
4340
4341 /* Check for ring full counter */
4342 if (sp->device_type == XFRAME_II_DEVICE) {
4343 val64 = readq(&bar0->ring_bump_counter1);
4344 for (i=0; i<4; i++) {
4345 temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
4346 temp64 >>= 64 - ((i+1)*16);
4347 sw_stat->ring_full_cnt[i] += temp64;
4348 }
4349
4350 val64 = readq(&bar0->ring_bump_counter2);
4351 for (i=0; i<4; i++) {
4352 temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
4353 temp64 >>= 64 - ((i+1)*16);
4354 sw_stat->ring_full_cnt[i+4] += temp64;
4355 }
4356 }
4357
4358 val64 = readq(&bar0->txdma_int_status);
4359 /*check for pfc_err*/
4360 if (val64 & TXDMA_PFC_INT) {
4361 if (do_s2io_chk_alarm_bit(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM|
4362 PFC_MISC_0_ERR | PFC_MISC_1_ERR|
4363 PFC_PCIX_ERR, &bar0->pfc_err_reg,
4364 &sw_stat->pfc_err_cnt))
4365 goto reset;
4366 do_s2io_chk_alarm_bit(PFC_ECC_SG_ERR, &bar0->pfc_err_reg,
4367 &sw_stat->pfc_err_cnt);
4368 }
4369
4370 /*check for tda_err*/
4371 if (val64 & TXDMA_TDA_INT) {
4372 if(do_s2io_chk_alarm_bit(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
4373 TDA_SM1_ERR_ALARM, &bar0->tda_err_reg,
4374 &sw_stat->tda_err_cnt))
4375 goto reset;
4376 do_s2io_chk_alarm_bit(TDA_Fn_ECC_SG_ERR | TDA_PCIX_ERR,
4377 &bar0->tda_err_reg, &sw_stat->tda_err_cnt);
4378 }
4379 /*check for pcc_err*/
4380 if (val64 & TXDMA_PCC_INT) {
4381 if (do_s2io_chk_alarm_bit(PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM
4382 | PCC_N_SERR | PCC_6_COF_OV_ERR
4383 | PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR
4384 | PCC_7_LSO_OV_ERR | PCC_FB_ECC_DB_ERR
4385 | PCC_TXB_ECC_DB_ERR, &bar0->pcc_err_reg,
4386 &sw_stat->pcc_err_cnt))
4387 goto reset;
4388 do_s2io_chk_alarm_bit(PCC_FB_ECC_SG_ERR | PCC_TXB_ECC_SG_ERR,
4389 &bar0->pcc_err_reg, &sw_stat->pcc_err_cnt);
4390 }
4391
4392 /*check for tti_err*/
4393 if (val64 & TXDMA_TTI_INT) {
4394 if (do_s2io_chk_alarm_bit(TTI_SM_ERR_ALARM, &bar0->tti_err_reg,
4395 &sw_stat->tti_err_cnt))
4396 goto reset;
4397 do_s2io_chk_alarm_bit(TTI_ECC_SG_ERR | TTI_ECC_DB_ERR,
4398 &bar0->tti_err_reg, &sw_stat->tti_err_cnt);
4399 }
4400
4401 /*check for lso_err*/
4402 if (val64 & TXDMA_LSO_INT) {
4403 if (do_s2io_chk_alarm_bit(LSO6_ABORT | LSO7_ABORT
4404 | LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM,
4405 &bar0->lso_err_reg, &sw_stat->lso_err_cnt))
4406 goto reset;
4407 do_s2io_chk_alarm_bit(LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
4408 &bar0->lso_err_reg, &sw_stat->lso_err_cnt);
4409 }
4410
4411 /*check for tpa_err*/
4412 if (val64 & TXDMA_TPA_INT) {
4413 if (do_s2io_chk_alarm_bit(TPA_SM_ERR_ALARM, &bar0->tpa_err_reg,
4414 &sw_stat->tpa_err_cnt))
4415 goto reset;
4416 do_s2io_chk_alarm_bit(TPA_TX_FRM_DROP, &bar0->tpa_err_reg,
4417 &sw_stat->tpa_err_cnt);
4418 }
4419
4420 /*check for sm_err*/
4421 if (val64 & TXDMA_SM_INT) {
4422 if (do_s2io_chk_alarm_bit(SM_SM_ERR_ALARM, &bar0->sm_err_reg,
4423 &sw_stat->sm_err_cnt))
4424 goto reset;
4425 }
4426
4427 val64 = readq(&bar0->mac_int_status);
4428 if (val64 & MAC_INT_STATUS_TMAC_INT) {
4429 if (do_s2io_chk_alarm_bit(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR,
4430 &bar0->mac_tmac_err_reg,
4431 &sw_stat->mac_tmac_err_cnt))
4432 goto reset;
4433 do_s2io_chk_alarm_bit(TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR
4434 | TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
4435 &bar0->mac_tmac_err_reg,
4436 &sw_stat->mac_tmac_err_cnt);
4437 }
4438
4439 val64 = readq(&bar0->xgxs_int_status);
4440 if (val64 & XGXS_INT_STATUS_TXGXS) {
4441 if (do_s2io_chk_alarm_bit(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR,
4442 &bar0->xgxs_txgxs_err_reg,
4443 &sw_stat->xgxs_txgxs_err_cnt))
4444 goto reset;
4445 do_s2io_chk_alarm_bit(TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
4446 &bar0->xgxs_txgxs_err_reg,
4447 &sw_stat->xgxs_txgxs_err_cnt);
4448 }
4449
4450 val64 = readq(&bar0->rxdma_int_status);
4451 if (val64 & RXDMA_INT_RC_INT_M) {
4452 if (do_s2io_chk_alarm_bit(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR
4453 | RC_PRCn_SM_ERR_ALARM |RC_FTC_SM_ERR_ALARM,
4454 &bar0->rc_err_reg, &sw_stat->rc_err_cnt))
4455 goto reset;
4456 do_s2io_chk_alarm_bit(RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR
4457 | RC_RDA_FAIL_WR_Rn, &bar0->rc_err_reg,
4458 &sw_stat->rc_err_cnt);
4459 if (do_s2io_chk_alarm_bit(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn
4460 | PRC_PCI_AB_F_WR_Rn, &bar0->prc_pcix_err_reg,
4461 &sw_stat->prc_pcix_err_cnt))
4462 goto reset;
4463 do_s2io_chk_alarm_bit(PRC_PCI_DP_RD_Rn | PRC_PCI_DP_WR_Rn
4464 | PRC_PCI_DP_F_WR_Rn, &bar0->prc_pcix_err_reg,
4465 &sw_stat->prc_pcix_err_cnt);
4466 }
4467
4468 if (val64 & RXDMA_INT_RPA_INT_M) {
4469 if (do_s2io_chk_alarm_bit(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR,
4470 &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt))
4471 goto reset;
4472 do_s2io_chk_alarm_bit(RPA_ECC_SG_ERR | RPA_ECC_DB_ERR,
4473 &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt);
4474 }
4475
4476 if (val64 & RXDMA_INT_RDA_INT_M) {
4477 if (do_s2io_chk_alarm_bit(RDA_RXDn_ECC_DB_ERR
4478 | RDA_FRM_ECC_DB_N_AERR | RDA_SM1_ERR_ALARM
4479 | RDA_SM0_ERR_ALARM | RDA_RXD_ECC_DB_SERR,
4480 &bar0->rda_err_reg, &sw_stat->rda_err_cnt))
4481 goto reset;
4482 do_s2io_chk_alarm_bit(RDA_RXDn_ECC_SG_ERR | RDA_FRM_ECC_SG_ERR
4483 | RDA_MISC_ERR | RDA_PCIX_ERR,
4484 &bar0->rda_err_reg, &sw_stat->rda_err_cnt);
4485 }
4486
4487 if (val64 & RXDMA_INT_RTI_INT_M) {
4488 if (do_s2io_chk_alarm_bit(RTI_SM_ERR_ALARM, &bar0->rti_err_reg,
4489 &sw_stat->rti_err_cnt))
4490 goto reset;
4491 do_s2io_chk_alarm_bit(RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
4492 &bar0->rti_err_reg, &sw_stat->rti_err_cnt);
4493 }
4494
4495 val64 = readq(&bar0->mac_int_status);
4496 if (val64 & MAC_INT_STATUS_RMAC_INT) {
4497 if (do_s2io_chk_alarm_bit(RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR,
4498 &bar0->mac_rmac_err_reg,
4499 &sw_stat->mac_rmac_err_cnt))
4500 goto reset;
4501 do_s2io_chk_alarm_bit(RMAC_UNUSED_INT|RMAC_SINGLE_ECC_ERR|
4502 RMAC_DOUBLE_ECC_ERR, &bar0->mac_rmac_err_reg,
4503 &sw_stat->mac_rmac_err_cnt);
4504 }
4505
4506 val64 = readq(&bar0->xgxs_int_status);
4507 if (val64 & XGXS_INT_STATUS_RXGXS) {
4508 if (do_s2io_chk_alarm_bit(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR,
4509 &bar0->xgxs_rxgxs_err_reg,
4510 &sw_stat->xgxs_rxgxs_err_cnt))
4511 goto reset;
4512 }
4513
4514 val64 = readq(&bar0->mc_int_status);
4515 if(val64 & MC_INT_STATUS_MC_INT) {
4516 if (do_s2io_chk_alarm_bit(MC_ERR_REG_SM_ERR, &bar0->mc_err_reg,
4517 &sw_stat->mc_err_cnt))
4518 goto reset;
4519
4520 /* Handling Ecc errors */
4521 if (val64 & (MC_ERR_REG_ECC_ALL_SNG | MC_ERR_REG_ECC_ALL_DBL)) {
4522 writeq(val64, &bar0->mc_err_reg);
4523 if (val64 & MC_ERR_REG_ECC_ALL_DBL) {
4524 sw_stat->double_ecc_errs++;
4525 if (sp->device_type != XFRAME_II_DEVICE) {
4526 /*
4527 * Reset XframeI only if critical error
4528 */
4529 if (val64 &
4530 (MC_ERR_REG_MIRI_ECC_DB_ERR_0 |
4531 MC_ERR_REG_MIRI_ECC_DB_ERR_1))
4532 goto reset;
4533 }
4534 } else
4535 sw_stat->single_ecc_errs++;
4536 }
4537 }
4538 return;
4539
4540reset:
4541 netif_stop_queue(dev);
4542 schedule_work(&sp->rst_timer_task);
4543 sw_stat->soft_reset_cnt++;
4544 return;
4545}
4546
1da177e4
LT
4547/**
4548 * s2io_isr - ISR handler of the device .
4549 * @irq: the irq of the device.
4550 * @dev_id: a void pointer to the dev structure of the NIC.
20346722 4551 * Description: This function is the ISR handler of the device. It
4552 * identifies the reason for the interrupt and calls the relevant
4553 * service routines. As a contongency measure, this ISR allocates the
1da177e4
LT
4554 * recv buffers, if their numbers are below the panic value which is
4555 * presently set to 25% of the original number of rcv buffers allocated.
4556 * Return value:
20346722 4557 * IRQ_HANDLED: will be returned if IRQ was handled by this routine
1da177e4
LT
4558 * IRQ_NONE: will be returned if interrupt is not from our device
4559 */
7d12e780 4560static irqreturn_t s2io_isr(int irq, void *dev_id)
1da177e4
LT
4561{
4562 struct net_device *dev = (struct net_device *) dev_id;
1ee6dd77
RB
4563 struct s2io_nic *sp = dev->priv;
4564 struct XENA_dev_config __iomem *bar0 = sp->bar0;
20346722 4565 int i;
19a60522 4566 u64 reason = 0;
1ee6dd77 4567 struct mac_info *mac_control;
1da177e4
LT
4568 struct config_param *config;
4569
d796fdb7
LV
4570 /* Pretend we handled any irq's from a disconnected card */
4571 if (pci_channel_offline(sp->pdev))
4572 return IRQ_NONE;
4573
596c5c97 4574 if (!is_s2io_card_up(sp))
92b84437 4575 return IRQ_NONE;
92b84437 4576
1da177e4
LT
4577 mac_control = &sp->mac_control;
4578 config = &sp->config;
4579
20346722 4580 /*
1da177e4
LT
4581 * Identify the cause for interrupt and call the appropriate
4582 * interrupt handler. Causes for the interrupt could be;
4583 * 1. Rx of packet.
4584 * 2. Tx complete.
4585 * 3. Link down.
1da177e4
LT
4586 */
4587 reason = readq(&bar0->general_int_status);
4588
596c5c97
SS
4589 if (unlikely(reason == S2IO_MINUS_ONE) ) {
4590 /* Nothing much can be done. Get out */
4591 return IRQ_HANDLED;
1da177e4 4592 }
5d3213cc 4593
596c5c97
SS
4594 if (reason & (GEN_INTR_RXTRAFFIC |
4595 GEN_INTR_TXTRAFFIC | GEN_INTR_TXPIC))
4596 {
4597 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask);
4598
4599 if (config->napi) {
4600 if (reason & GEN_INTR_RXTRAFFIC) {
4601 if (likely(netif_rx_schedule_prep(dev,
4602 &sp->napi))) {
4603 __netif_rx_schedule(dev, &sp->napi);
4604 writeq(S2IO_MINUS_ONE,
4605 &bar0->rx_traffic_mask);
4606 } else
4607 writeq(S2IO_MINUS_ONE,
4608 &bar0->rx_traffic_int);
db874e65 4609 }
596c5c97
SS
4610 } else {
4611 /*
4612 * rx_traffic_int reg is an R1 register, writing all 1's
4613 * will ensure that the actual interrupt causing bit
4614 * get's cleared and hence a read can be avoided.
4615 */
4616 if (reason & GEN_INTR_RXTRAFFIC)
19a60522 4617 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
596c5c97
SS
4618
4619 for (i = 0; i < config->rx_ring_num; i++)
4620 rx_intr_handler(&mac_control->rings[i]);
db874e65 4621 }
596c5c97 4622
db874e65 4623 /*
596c5c97 4624 * tx_traffic_int reg is an R1 register, writing all 1's
db874e65
SS
4625 * will ensure that the actual interrupt causing bit get's
4626 * cleared and hence a read can be avoided.
4627 */
596c5c97
SS
4628 if (reason & GEN_INTR_TXTRAFFIC)
4629 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int);
19a60522 4630
596c5c97
SS
4631 for (i = 0; i < config->tx_fifo_num; i++)
4632 tx_intr_handler(&mac_control->fifos[i]);
1da177e4 4633
596c5c97
SS
4634 if (reason & GEN_INTR_TXPIC)
4635 s2io_txpic_intr_handle(sp);
fe113638 4636
596c5c97
SS
4637 /*
4638 * Reallocate the buffers from the interrupt handler itself.
4639 */
4640 if (!config->napi) {
4641 for (i = 0; i < config->rx_ring_num; i++)
4642 s2io_chk_rx_buffers(sp, i);
4643 }
4644 writeq(sp->general_int_mask, &bar0->general_int_mask);
4645 readl(&bar0->general_int_status);
20346722 4646
596c5c97 4647 return IRQ_HANDLED;
db874e65 4648
596c5c97
SS
4649 }
4650 else if (!reason) {
4651 /* The interrupt was not raised by us */
4652 return IRQ_NONE;
4653 }
db874e65 4654
1da177e4
LT
4655 return IRQ_HANDLED;
4656}
4657
7ba013ac 4658/**
4659 * s2io_updt_stats -
4660 */
1ee6dd77 4661static void s2io_updt_stats(struct s2io_nic *sp)
7ba013ac 4662{
1ee6dd77 4663 struct XENA_dev_config __iomem *bar0 = sp->bar0;
7ba013ac 4664 u64 val64;
4665 int cnt = 0;
4666
92b84437 4667 if (is_s2io_card_up(sp)) {
7ba013ac 4668 /* Apprx 30us on a 133 MHz bus */
4669 val64 = SET_UPDT_CLICKS(10) |
4670 STAT_CFG_ONE_SHOT_EN | STAT_CFG_STAT_EN;
4671 writeq(val64, &bar0->stat_cfg);
4672 do {
4673 udelay(100);
4674 val64 = readq(&bar0->stat_cfg);
b7b5a128 4675 if (!(val64 & s2BIT(0)))
7ba013ac 4676 break;
4677 cnt++;
4678 if (cnt == 5)
4679 break; /* Updt failed */
4680 } while(1);
8a4bdbaa 4681 }
7ba013ac 4682}
4683
1da177e4 4684/**
20346722 4685 * s2io_get_stats - Updates the device statistics structure.
1da177e4
LT
4686 * @dev : pointer to the device structure.
4687 * Description:
20346722 4688 * This function updates the device statistics structure in the s2io_nic
1da177e4
LT
4689 * structure and returns a pointer to the same.
4690 * Return value:
4691 * pointer to the updated net_device_stats structure.
4692 */
4693
ac1f60db 4694static struct net_device_stats *s2io_get_stats(struct net_device *dev)
1da177e4 4695{
1ee6dd77
RB
4696 struct s2io_nic *sp = dev->priv;
4697 struct mac_info *mac_control;
1da177e4
LT
4698 struct config_param *config;
4699
20346722 4700
1da177e4
LT
4701 mac_control = &sp->mac_control;
4702 config = &sp->config;
4703
7ba013ac 4704 /* Configure Stats for immediate updt */
4705 s2io_updt_stats(sp);
4706
4707 sp->stats.tx_packets =
4708 le32_to_cpu(mac_control->stats_info->tmac_frms);
20346722 4709 sp->stats.tx_errors =
4710 le32_to_cpu(mac_control->stats_info->tmac_any_err_frms);
4711 sp->stats.rx_errors =
ee705dba 4712 le64_to_cpu(mac_control->stats_info->rmac_drop_frms);
20346722 4713 sp->stats.multicast =
4714 le32_to_cpu(mac_control->stats_info->rmac_vld_mcst_frms);
1da177e4 4715 sp->stats.rx_length_errors =
ee705dba 4716 le64_to_cpu(mac_control->stats_info->rmac_long_frms);
1da177e4
LT
4717
4718 return (&sp->stats);
4719}
4720
4721/**
4722 * s2io_set_multicast - entry point for multicast address enable/disable.
4723 * @dev : pointer to the device structure
4724 * Description:
20346722 4725 * This function is a driver entry point which gets called by the kernel
4726 * whenever multicast addresses must be enabled/disabled. This also gets
1da177e4
LT
4727 * called to set/reset promiscuous mode. Depending on the deivce flag, we
4728 * determine, if multicast address must be enabled or if promiscuous mode
4729 * is to be disabled etc.
4730 * Return value:
4731 * void.
4732 */
4733
4734static void s2io_set_multicast(struct net_device *dev)
4735{
4736 int i, j, prev_cnt;
4737 struct dev_mc_list *mclist;
1ee6dd77
RB
4738 struct s2io_nic *sp = dev->priv;
4739 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4
LT
4740 u64 val64 = 0, multi_mac = 0x010203040506ULL, mask =
4741 0xfeffffffffffULL;
faa4f796 4742 u64 dis_addr = S2IO_DISABLE_MAC_ENTRY, mac_addr = 0;
1da177e4 4743 void __iomem *add;
faa4f796 4744 struct config_param *config = &sp->config;
1da177e4
LT
4745
4746 if ((dev->flags & IFF_ALLMULTI) && (!sp->m_cast_flg)) {
4747 /* Enable all Multicast addresses */
4748 writeq(RMAC_ADDR_DATA0_MEM_ADDR(multi_mac),
4749 &bar0->rmac_addr_data0_mem);
4750 writeq(RMAC_ADDR_DATA1_MEM_MASK(mask),
4751 &bar0->rmac_addr_data1_mem);
4752 val64 = RMAC_ADDR_CMD_MEM_WE |
4753 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
faa4f796 4754 RMAC_ADDR_CMD_MEM_OFFSET(config->max_mc_addr - 1);
1da177e4
LT
4755 writeq(val64, &bar0->rmac_addr_cmd_mem);
4756 /* Wait till command completes */
c92ca04b 4757 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
9fc93a41
SS
4758 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4759 S2IO_BIT_RESET);
1da177e4
LT
4760
4761 sp->m_cast_flg = 1;
faa4f796 4762 sp->all_multi_pos = config->max_mc_addr - 1;
1da177e4
LT
4763 } else if ((dev->flags & IFF_ALLMULTI) && (sp->m_cast_flg)) {
4764 /* Disable all Multicast addresses */
4765 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
4766 &bar0->rmac_addr_data0_mem);
5e25b9dd 4767 writeq(RMAC_ADDR_DATA1_MEM_MASK(0x0),
4768 &bar0->rmac_addr_data1_mem);
1da177e4
LT
4769 val64 = RMAC_ADDR_CMD_MEM_WE |
4770 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4771 RMAC_ADDR_CMD_MEM_OFFSET(sp->all_multi_pos);
4772 writeq(val64, &bar0->rmac_addr_cmd_mem);
4773 /* Wait till command completes */
c92ca04b 4774 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
9fc93a41
SS
4775 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4776 S2IO_BIT_RESET);
1da177e4
LT
4777
4778 sp->m_cast_flg = 0;
4779 sp->all_multi_pos = 0;
4780 }
4781
4782 if ((dev->flags & IFF_PROMISC) && (!sp->promisc_flg)) {
4783 /* Put the NIC into promiscuous mode */
4784 add = &bar0->mac_cfg;
4785 val64 = readq(&bar0->mac_cfg);
4786 val64 |= MAC_CFG_RMAC_PROM_ENABLE;
4787
4788 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
4789 writel((u32) val64, add);
4790 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
4791 writel((u32) (val64 >> 32), (add + 4));
4792
926930b2
SS
4793 if (vlan_tag_strip != 1) {
4794 val64 = readq(&bar0->rx_pa_cfg);
4795 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
4796 writeq(val64, &bar0->rx_pa_cfg);
4797 vlan_strip_flag = 0;
4798 }
4799
1da177e4
LT
4800 val64 = readq(&bar0->mac_cfg);
4801 sp->promisc_flg = 1;
776bd20f 4802 DBG_PRINT(INFO_DBG, "%s: entered promiscuous mode\n",
1da177e4
LT
4803 dev->name);
4804 } else if (!(dev->flags & IFF_PROMISC) && (sp->promisc_flg)) {
4805 /* Remove the NIC from promiscuous mode */
4806 add = &bar0->mac_cfg;
4807 val64 = readq(&bar0->mac_cfg);
4808 val64 &= ~MAC_CFG_RMAC_PROM_ENABLE;
4809
4810 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
4811 writel((u32) val64, add);
4812 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
4813 writel((u32) (val64 >> 32), (add + 4));
4814
926930b2
SS
4815 if (vlan_tag_strip != 0) {
4816 val64 = readq(&bar0->rx_pa_cfg);
4817 val64 |= RX_PA_CFG_STRIP_VLAN_TAG;
4818 writeq(val64, &bar0->rx_pa_cfg);
4819 vlan_strip_flag = 1;
4820 }
4821
1da177e4
LT
4822 val64 = readq(&bar0->mac_cfg);
4823 sp->promisc_flg = 0;
776bd20f 4824 DBG_PRINT(INFO_DBG, "%s: left promiscuous mode\n",
1da177e4
LT
4825 dev->name);
4826 }
4827
4828 /* Update individual M_CAST address list */
4829 if ((!sp->m_cast_flg) && dev->mc_count) {
4830 if (dev->mc_count >
faa4f796 4831 (config->max_mc_addr - config->max_mac_addr)) {
1da177e4
LT
4832 DBG_PRINT(ERR_DBG, "%s: No more Rx filters ",
4833 dev->name);
4834 DBG_PRINT(ERR_DBG, "can be added, please enable ");
4835 DBG_PRINT(ERR_DBG, "ALL_MULTI instead\n");
4836 return;
4837 }
4838
4839 prev_cnt = sp->mc_addr_count;
4840 sp->mc_addr_count = dev->mc_count;
4841
4842 /* Clear out the previous list of Mc in the H/W. */
4843 for (i = 0; i < prev_cnt; i++) {
4844 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
4845 &bar0->rmac_addr_data0_mem);
4846 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
20346722 4847 &bar0->rmac_addr_data1_mem);
1da177e4
LT
4848 val64 = RMAC_ADDR_CMD_MEM_WE |
4849 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4850 RMAC_ADDR_CMD_MEM_OFFSET
faa4f796 4851 (config->mc_start_offset + i);
1da177e4
LT
4852 writeq(val64, &bar0->rmac_addr_cmd_mem);
4853
4854 /* Wait for command completes */
c92ca04b 4855 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
9fc93a41
SS
4856 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4857 S2IO_BIT_RESET)) {
1da177e4
LT
4858 DBG_PRINT(ERR_DBG, "%s: Adding ",
4859 dev->name);
4860 DBG_PRINT(ERR_DBG, "Multicasts failed\n");
4861 return;
4862 }
4863 }
4864
4865 /* Create the new Rx filter list and update the same in H/W. */
4866 for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
4867 i++, mclist = mclist->next) {
4868 memcpy(sp->usr_addrs[i].addr, mclist->dmi_addr,
4869 ETH_ALEN);
a7a80d5a 4870 mac_addr = 0;
1da177e4
LT
4871 for (j = 0; j < ETH_ALEN; j++) {
4872 mac_addr |= mclist->dmi_addr[j];
4873 mac_addr <<= 8;
4874 }
4875 mac_addr >>= 8;
4876 writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
4877 &bar0->rmac_addr_data0_mem);
4878 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
20346722 4879 &bar0->rmac_addr_data1_mem);
1da177e4
LT
4880 val64 = RMAC_ADDR_CMD_MEM_WE |
4881 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4882 RMAC_ADDR_CMD_MEM_OFFSET
faa4f796 4883 (i + config->mc_start_offset);
1da177e4
LT
4884 writeq(val64, &bar0->rmac_addr_cmd_mem);
4885
4886 /* Wait for command completes */
c92ca04b 4887 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
9fc93a41
SS
4888 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4889 S2IO_BIT_RESET)) {
1da177e4
LT
4890 DBG_PRINT(ERR_DBG, "%s: Adding ",
4891 dev->name);
4892 DBG_PRINT(ERR_DBG, "Multicasts failed\n");
4893 return;
4894 }
4895 }
4896 }
4897}
4898
faa4f796
SH
4899/* read from CAM unicast & multicast addresses and store it in
4900 * def_mac_addr structure
4901 */
4902void do_s2io_store_unicast_mc(struct s2io_nic *sp)
4903{
4904 int offset;
4905 u64 mac_addr = 0x0;
4906 struct config_param *config = &sp->config;
4907
4908 /* store unicast & multicast mac addresses */
4909 for (offset = 0; offset < config->max_mc_addr; offset++) {
4910 mac_addr = do_s2io_read_unicast_mc(sp, offset);
4911 /* if read fails disable the entry */
4912 if (mac_addr == FAILURE)
4913 mac_addr = S2IO_DISABLE_MAC_ENTRY;
4914 do_s2io_copy_mac_addr(sp, offset, mac_addr);
4915 }
4916}
4917
4918/* restore unicast & multicast MAC to CAM from def_mac_addr structure */
4919static void do_s2io_restore_unicast_mc(struct s2io_nic *sp)
4920{
4921 int offset;
4922 struct config_param *config = &sp->config;
4923 /* restore unicast mac address */
4924 for (offset = 0; offset < config->max_mac_addr; offset++)
4925 do_s2io_prog_unicast(sp->dev,
4926 sp->def_mac_addr[offset].mac_addr);
4927
4928 /* restore multicast mac address */
4929 for (offset = config->mc_start_offset;
4930 offset < config->max_mc_addr; offset++)
4931 do_s2io_add_mc(sp, sp->def_mac_addr[offset].mac_addr);
4932}
4933
4934/* add a multicast MAC address to CAM */
4935static int do_s2io_add_mc(struct s2io_nic *sp, u8 *addr)
4936{
4937 int i;
4938 u64 mac_addr = 0;
4939 struct config_param *config = &sp->config;
4940
4941 for (i = 0; i < ETH_ALEN; i++) {
4942 mac_addr <<= 8;
4943 mac_addr |= addr[i];
4944 }
4945 if ((0ULL == mac_addr) || (mac_addr == S2IO_DISABLE_MAC_ENTRY))
4946 return SUCCESS;
4947
4948 /* check if the multicast mac already preset in CAM */
4949 for (i = config->mc_start_offset; i < config->max_mc_addr; i++) {
4950 u64 tmp64;
4951 tmp64 = do_s2io_read_unicast_mc(sp, i);
4952 if (tmp64 == S2IO_DISABLE_MAC_ENTRY) /* CAM entry is empty */
4953 break;
4954
4955 if (tmp64 == mac_addr)
4956 return SUCCESS;
4957 }
4958 if (i == config->max_mc_addr) {
4959 DBG_PRINT(ERR_DBG,
4960 "CAM full no space left for multicast MAC\n");
4961 return FAILURE;
4962 }
4963 /* Update the internal structure with this new mac address */
4964 do_s2io_copy_mac_addr(sp, i, mac_addr);
4965
4966 return (do_s2io_add_mac(sp, mac_addr, i));
4967}
4968
4969/* add MAC address to CAM */
4970static int do_s2io_add_mac(struct s2io_nic *sp, u64 addr, int off)
2fd37688
SS
4971{
4972 u64 val64;
4973 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4974
4975 writeq(RMAC_ADDR_DATA0_MEM_ADDR(addr),
4976 &bar0->rmac_addr_data0_mem);
4977
4978 val64 =
4979 RMAC_ADDR_CMD_MEM_WE | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4980 RMAC_ADDR_CMD_MEM_OFFSET(off);
4981 writeq(val64, &bar0->rmac_addr_cmd_mem);
4982
4983 /* Wait till command completes */
4984 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
4985 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4986 S2IO_BIT_RESET)) {
faa4f796 4987 DBG_PRINT(INFO_DBG, "do_s2io_add_mac failed\n");
2fd37688
SS
4988 return FAILURE;
4989 }
4990 return SUCCESS;
4991}
faa4f796
SH
4992/* deletes a specified unicast/multicast mac entry from CAM */
4993static int do_s2io_delete_unicast_mc(struct s2io_nic *sp, u64 addr)
4994{
4995 int offset;
4996 u64 dis_addr = S2IO_DISABLE_MAC_ENTRY, tmp64;
4997 struct config_param *config = &sp->config;
4998
4999 for (offset = 1;
5000 offset < config->max_mc_addr; offset++) {
5001 tmp64 = do_s2io_read_unicast_mc(sp, offset);
5002 if (tmp64 == addr) {
5003 /* disable the entry by writing 0xffffffffffffULL */
5004 if (do_s2io_add_mac(sp, dis_addr, offset) == FAILURE)
5005 return FAILURE;
5006 /* store the new mac list from CAM */
5007 do_s2io_store_unicast_mc(sp);
5008 return SUCCESS;
5009 }
5010 }
5011 DBG_PRINT(ERR_DBG, "MAC address 0x%llx not found in CAM\n",
5012 (unsigned long long)addr);
5013 return FAILURE;
5014}
5015
5016/* read mac entries from CAM */
5017static u64 do_s2io_read_unicast_mc(struct s2io_nic *sp, int offset)
5018{
5019 u64 tmp64 = 0xffffffffffff0000ULL, val64;
5020 struct XENA_dev_config __iomem *bar0 = sp->bar0;
5021
5022 /* read mac addr */
5023 val64 =
5024 RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5025 RMAC_ADDR_CMD_MEM_OFFSET(offset);
5026 writeq(val64, &bar0->rmac_addr_cmd_mem);
5027
5028 /* Wait till command completes */
5029 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
5030 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5031 S2IO_BIT_RESET)) {
5032 DBG_PRINT(INFO_DBG, "do_s2io_read_unicast_mc failed\n");
5033 return FAILURE;
5034 }
5035 tmp64 = readq(&bar0->rmac_addr_data0_mem);
5036 return (tmp64 >> 16);
5037}
2fd37688
SS
5038
5039/**
5040 * s2io_set_mac_addr driver entry point
5041 */
faa4f796 5042
2fd37688
SS
5043static int s2io_set_mac_addr(struct net_device *dev, void *p)
5044{
5045 struct sockaddr *addr = p;
5046
5047 if (!is_valid_ether_addr(addr->sa_data))
5048 return -EINVAL;
5049
5050 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5051
5052 /* store the MAC address in CAM */
5053 return (do_s2io_prog_unicast(dev, dev->dev_addr));
5054}
1da177e4 5055/**
2fd37688 5056 * do_s2io_prog_unicast - Programs the Xframe mac address
1da177e4
LT
5057 * @dev : pointer to the device structure.
5058 * @addr: a uchar pointer to the new mac address which is to be set.
20346722 5059 * Description : This procedure will program the Xframe to receive
1da177e4 5060 * frames with new Mac Address
20346722 5061 * Return value: SUCCESS on success and an appropriate (-)ve integer
1da177e4
LT
5062 * as defined in errno.h file on failure.
5063 */
faa4f796 5064
2fd37688 5065static int do_s2io_prog_unicast(struct net_device *dev, u8 *addr)
1da177e4 5066{
1ee6dd77 5067 struct s2io_nic *sp = dev->priv;
2fd37688 5068 register u64 mac_addr = 0, perm_addr = 0;
1da177e4 5069 int i;
faa4f796
SH
5070 u64 tmp64;
5071 struct config_param *config = &sp->config;
1da177e4 5072
20346722 5073 /*
2fd37688
SS
5074 * Set the new MAC address as the new unicast filter and reflect this
5075 * change on the device address registered with the OS. It will be
5076 * at offset 0.
5077 */
1da177e4
LT
5078 for (i = 0; i < ETH_ALEN; i++) {
5079 mac_addr <<= 8;
5080 mac_addr |= addr[i];
2fd37688
SS
5081 perm_addr <<= 8;
5082 perm_addr |= sp->def_mac_addr[0].mac_addr[i];
d8d70caf
SS
5083 }
5084
2fd37688
SS
5085 /* check if the dev_addr is different than perm_addr */
5086 if (mac_addr == perm_addr)
d8d70caf
SS
5087 return SUCCESS;
5088
faa4f796
SH
5089 /* check if the mac already preset in CAM */
5090 for (i = 1; i < config->max_mac_addr; i++) {
5091 tmp64 = do_s2io_read_unicast_mc(sp, i);
5092 if (tmp64 == S2IO_DISABLE_MAC_ENTRY) /* CAM entry is empty */
5093 break;
5094
5095 if (tmp64 == mac_addr) {
5096 DBG_PRINT(INFO_DBG,
5097 "MAC addr:0x%llx already present in CAM\n",
5098 (unsigned long long)mac_addr);
5099 return SUCCESS;
5100 }
5101 }
5102 if (i == config->max_mac_addr) {
5103 DBG_PRINT(ERR_DBG, "CAM full no space left for Unicast MAC\n");
5104 return FAILURE;
5105 }
d8d70caf 5106 /* Update the internal structure with this new mac address */
faa4f796
SH
5107 do_s2io_copy_mac_addr(sp, i, mac_addr);
5108 return (do_s2io_add_mac(sp, mac_addr, i));
1da177e4
LT
5109}
5110
5111/**
20346722 5112 * s2io_ethtool_sset - Sets different link parameters.
1da177e4
LT
5113 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
5114 * @info: pointer to the structure with parameters given by ethtool to set
5115 * link information.
5116 * Description:
20346722 5117 * The function sets different link parameters provided by the user onto
1da177e4
LT
5118 * the NIC.
5119 * Return value:
5120 * 0 on success.
5121*/
5122
5123static int s2io_ethtool_sset(struct net_device *dev,
5124 struct ethtool_cmd *info)
5125{
1ee6dd77 5126 struct s2io_nic *sp = dev->priv;
1da177e4
LT
5127 if ((info->autoneg == AUTONEG_ENABLE) ||
5128 (info->speed != SPEED_10000) || (info->duplex != DUPLEX_FULL))
5129 return -EINVAL;
5130 else {
5131 s2io_close(sp->dev);
5132 s2io_open(sp->dev);
5133 }
5134
5135 return 0;
5136}
5137
5138/**
20346722 5139 * s2io_ethtol_gset - Return link specific information.
1da177e4
LT
5140 * @sp : private member of the device structure, pointer to the
5141 * s2io_nic structure.
5142 * @info : pointer to the structure with parameters given by ethtool
5143 * to return link information.
5144 * Description:
5145 * Returns link specific information like speed, duplex etc.. to ethtool.
5146 * Return value :
5147 * return 0 on success.
5148 */
5149
5150static int s2io_ethtool_gset(struct net_device *dev, struct ethtool_cmd *info)
5151{
1ee6dd77 5152 struct s2io_nic *sp = dev->priv;
1da177e4
LT
5153 info->supported = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
5154 info->advertising = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
5155 info->port = PORT_FIBRE;
1a7eb72b
SS
5156
5157 /* info->transceiver */
5158 info->transceiver = XCVR_EXTERNAL;
1da177e4
LT
5159
5160 if (netif_carrier_ok(sp->dev)) {
5161 info->speed = 10000;
5162 info->duplex = DUPLEX_FULL;
5163 } else {
5164 info->speed = -1;
5165 info->duplex = -1;
5166 }
5167
5168 info->autoneg = AUTONEG_DISABLE;
5169 return 0;
5170}
5171
5172/**
20346722 5173 * s2io_ethtool_gdrvinfo - Returns driver specific information.
5174 * @sp : private member of the device structure, which is a pointer to the
1da177e4
LT
5175 * s2io_nic structure.
5176 * @info : pointer to the structure with parameters given by ethtool to
5177 * return driver information.
5178 * Description:
5179 * Returns driver specefic information like name, version etc.. to ethtool.
5180 * Return value:
5181 * void
5182 */
5183
5184static void s2io_ethtool_gdrvinfo(struct net_device *dev,
5185 struct ethtool_drvinfo *info)
5186{
1ee6dd77 5187 struct s2io_nic *sp = dev->priv;
1da177e4 5188
dbc2309d
JL
5189 strncpy(info->driver, s2io_driver_name, sizeof(info->driver));
5190 strncpy(info->version, s2io_driver_version, sizeof(info->version));
5191 strncpy(info->fw_version, "", sizeof(info->fw_version));
5192 strncpy(info->bus_info, pci_name(sp->pdev), sizeof(info->bus_info));
1da177e4
LT
5193 info->regdump_len = XENA_REG_SPACE;
5194 info->eedump_len = XENA_EEPROM_SPACE;
1da177e4
LT
5195}
5196
5197/**
5198 * s2io_ethtool_gregs - dumps the entire space of Xfame into the buffer.
20346722 5199 * @sp: private member of the device structure, which is a pointer to the
1da177e4 5200 * s2io_nic structure.
20346722 5201 * @regs : pointer to the structure with parameters given by ethtool for
1da177e4
LT
5202 * dumping the registers.
5203 * @reg_space: The input argumnet into which all the registers are dumped.
5204 * Description:
5205 * Dumps the entire register space of xFrame NIC into the user given
5206 * buffer area.
5207 * Return value :
5208 * void .
5209*/
5210
5211static void s2io_ethtool_gregs(struct net_device *dev,
5212 struct ethtool_regs *regs, void *space)
5213{
5214 int i;
5215 u64 reg;
5216 u8 *reg_space = (u8 *) space;
1ee6dd77 5217 struct s2io_nic *sp = dev->priv;
1da177e4
LT
5218
5219 regs->len = XENA_REG_SPACE;
5220 regs->version = sp->pdev->subsystem_device;
5221
5222 for (i = 0; i < regs->len; i += 8) {
5223 reg = readq(sp->bar0 + i);
5224 memcpy((reg_space + i), &reg, 8);
5225 }
5226}
5227
5228/**
5229 * s2io_phy_id - timer function that alternates adapter LED.
20346722 5230 * @data : address of the private member of the device structure, which
1da177e4 5231 * is a pointer to the s2io_nic structure, provided as an u32.
20346722 5232 * Description: This is actually the timer function that alternates the
5233 * adapter LED bit of the adapter control bit to set/reset every time on
5234 * invocation. The timer is set for 1/2 a second, hence tha NIC blinks
1da177e4
LT
5235 * once every second.
5236*/
5237static void s2io_phy_id(unsigned long data)
5238{
1ee6dd77
RB
5239 struct s2io_nic *sp = (struct s2io_nic *) data;
5240 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4
LT
5241 u64 val64 = 0;
5242 u16 subid;
5243
5244 subid = sp->pdev->subsystem_device;
541ae68f 5245 if ((sp->device_type == XFRAME_II_DEVICE) ||
5246 ((subid & 0xFF) >= 0x07)) {
1da177e4
LT
5247 val64 = readq(&bar0->gpio_control);
5248 val64 ^= GPIO_CTRL_GPIO_0;
5249 writeq(val64, &bar0->gpio_control);
5250 } else {
5251 val64 = readq(&bar0->adapter_control);
5252 val64 ^= ADAPTER_LED_ON;
5253 writeq(val64, &bar0->adapter_control);
5254 }
5255
5256 mod_timer(&sp->id_timer, jiffies + HZ / 2);
5257}
5258
5259/**
5260 * s2io_ethtool_idnic - To physically identify the nic on the system.
5261 * @sp : private member of the device structure, which is a pointer to the
5262 * s2io_nic structure.
20346722 5263 * @id : pointer to the structure with identification parameters given by
1da177e4
LT
5264 * ethtool.
5265 * Description: Used to physically identify the NIC on the system.
20346722 5266 * The Link LED will blink for a time specified by the user for
1da177e4 5267 * identification.
20346722 5268 * NOTE: The Link has to be Up to be able to blink the LED. Hence
1da177e4
LT
5269 * identification is possible only if it's link is up.
5270 * Return value:
5271 * int , returns 0 on success
5272 */
5273
5274static int s2io_ethtool_idnic(struct net_device *dev, u32 data)
5275{
5276 u64 val64 = 0, last_gpio_ctrl_val;
1ee6dd77
RB
5277 struct s2io_nic *sp = dev->priv;
5278 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4
LT
5279 u16 subid;
5280
5281 subid = sp->pdev->subsystem_device;
5282 last_gpio_ctrl_val = readq(&bar0->gpio_control);
541ae68f 5283 if ((sp->device_type == XFRAME_I_DEVICE) &&
5284 ((subid & 0xFF) < 0x07)) {
1da177e4
LT
5285 val64 = readq(&bar0->adapter_control);
5286 if (!(val64 & ADAPTER_CNTL_EN)) {
5287 printk(KERN_ERR
5288 "Adapter Link down, cannot blink LED\n");
5289 return -EFAULT;
5290 }
5291 }
5292 if (sp->id_timer.function == NULL) {
5293 init_timer(&sp->id_timer);
5294 sp->id_timer.function = s2io_phy_id;
5295 sp->id_timer.data = (unsigned long) sp;
5296 }
5297 mod_timer(&sp->id_timer, jiffies);
5298 if (data)
20346722 5299 msleep_interruptible(data * HZ);
1da177e4 5300 else
20346722 5301 msleep_interruptible(MAX_FLICKER_TIME);
1da177e4
LT
5302 del_timer_sync(&sp->id_timer);
5303
541ae68f 5304 if (CARDS_WITH_FAULTY_LINK_INDICATORS(sp->device_type, subid)) {
1da177e4
LT
5305 writeq(last_gpio_ctrl_val, &bar0->gpio_control);
5306 last_gpio_ctrl_val = readq(&bar0->gpio_control);
5307 }
5308
5309 return 0;
5310}
5311
0cec35eb
SH
5312static void s2io_ethtool_gringparam(struct net_device *dev,
5313 struct ethtool_ringparam *ering)
5314{
5315 struct s2io_nic *sp = dev->priv;
5316 int i,tx_desc_count=0,rx_desc_count=0;
5317
5318 if (sp->rxd_mode == RXD_MODE_1)
5319 ering->rx_max_pending = MAX_RX_DESC_1;
5320 else if (sp->rxd_mode == RXD_MODE_3B)
5321 ering->rx_max_pending = MAX_RX_DESC_2;
0cec35eb
SH
5322
5323 ering->tx_max_pending = MAX_TX_DESC;
8a4bdbaa 5324 for (i = 0 ; i < sp->config.tx_fifo_num ; i++)
0cec35eb 5325 tx_desc_count += sp->config.tx_cfg[i].fifo_len;
8a4bdbaa 5326
0cec35eb
SH
5327 DBG_PRINT(INFO_DBG,"\nmax txds : %d\n",sp->config.max_txds);
5328 ering->tx_pending = tx_desc_count;
5329 rx_desc_count = 0;
8a4bdbaa 5330 for (i = 0 ; i < sp->config.rx_ring_num ; i++)
0cec35eb 5331 rx_desc_count += sp->config.rx_cfg[i].num_rxd;
b6627672 5332
0cec35eb
SH
5333 ering->rx_pending = rx_desc_count;
5334
5335 ering->rx_mini_max_pending = 0;
5336 ering->rx_mini_pending = 0;
5337 if(sp->rxd_mode == RXD_MODE_1)
5338 ering->rx_jumbo_max_pending = MAX_RX_DESC_1;
5339 else if (sp->rxd_mode == RXD_MODE_3B)
5340 ering->rx_jumbo_max_pending = MAX_RX_DESC_2;
5341 ering->rx_jumbo_pending = rx_desc_count;
5342}
5343
1da177e4
LT
5344/**
5345 * s2io_ethtool_getpause_data -Pause frame frame generation and reception.
20346722 5346 * @sp : private member of the device structure, which is a pointer to the
5347 * s2io_nic structure.
1da177e4
LT
5348 * @ep : pointer to the structure with pause parameters given by ethtool.
5349 * Description:
5350 * Returns the Pause frame generation and reception capability of the NIC.
5351 * Return value:
5352 * void
5353 */
5354static void s2io_ethtool_getpause_data(struct net_device *dev,
5355 struct ethtool_pauseparam *ep)
5356{
5357 u64 val64;
1ee6dd77
RB
5358 struct s2io_nic *sp = dev->priv;
5359 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4
LT
5360
5361 val64 = readq(&bar0->rmac_pause_cfg);
5362 if (val64 & RMAC_PAUSE_GEN_ENABLE)
5363 ep->tx_pause = TRUE;
5364 if (val64 & RMAC_PAUSE_RX_ENABLE)
5365 ep->rx_pause = TRUE;
5366 ep->autoneg = FALSE;
5367}
5368
5369/**
5370 * s2io_ethtool_setpause_data - set/reset pause frame generation.
20346722 5371 * @sp : private member of the device structure, which is a pointer to the
1da177e4
LT
5372 * s2io_nic structure.
5373 * @ep : pointer to the structure with pause parameters given by ethtool.
5374 * Description:
5375 * It can be used to set or reset Pause frame generation or reception
5376 * support of the NIC.
5377 * Return value:
5378 * int, returns 0 on Success
5379 */
5380
5381static int s2io_ethtool_setpause_data(struct net_device *dev,
20346722 5382 struct ethtool_pauseparam *ep)
1da177e4
LT
5383{
5384 u64 val64;
1ee6dd77
RB
5385 struct s2io_nic *sp = dev->priv;
5386 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4
LT
5387
5388 val64 = readq(&bar0->rmac_pause_cfg);
5389 if (ep->tx_pause)
5390 val64 |= RMAC_PAUSE_GEN_ENABLE;
5391 else
5392 val64 &= ~RMAC_PAUSE_GEN_ENABLE;
5393 if (ep->rx_pause)
5394 val64 |= RMAC_PAUSE_RX_ENABLE;
5395 else
5396 val64 &= ~RMAC_PAUSE_RX_ENABLE;
5397 writeq(val64, &bar0->rmac_pause_cfg);
5398 return 0;
5399}
5400
5401/**
5402 * read_eeprom - reads 4 bytes of data from user given offset.
20346722 5403 * @sp : private member of the device structure, which is a pointer to the
1da177e4
LT
5404 * s2io_nic structure.
5405 * @off : offset at which the data must be written
5406 * @data : Its an output parameter where the data read at the given
20346722 5407 * offset is stored.
1da177e4 5408 * Description:
20346722 5409 * Will read 4 bytes of data from the user given offset and return the
1da177e4
LT
5410 * read data.
5411 * NOTE: Will allow to read only part of the EEPROM visible through the
5412 * I2C bus.
5413 * Return value:
5414 * -1 on failure and 0 on success.
5415 */
5416
5417#define S2IO_DEV_ID 5
1ee6dd77 5418static int read_eeprom(struct s2io_nic * sp, int off, u64 * data)
1da177e4
LT
5419{
5420 int ret = -1;
5421 u32 exit_cnt = 0;
5422 u64 val64;
1ee6dd77 5423 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4 5424
ad4ebed0 5425 if (sp->device_type == XFRAME_I_DEVICE) {
5426 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
5427 I2C_CONTROL_BYTE_CNT(0x3) | I2C_CONTROL_READ |
5428 I2C_CONTROL_CNTL_START;
5429 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
1da177e4 5430
ad4ebed0 5431 while (exit_cnt < 5) {
5432 val64 = readq(&bar0->i2c_control);
5433 if (I2C_CONTROL_CNTL_END(val64)) {
5434 *data = I2C_CONTROL_GET_DATA(val64);
5435 ret = 0;
5436 break;
5437 }
5438 msleep(50);
5439 exit_cnt++;
1da177e4 5440 }
1da177e4
LT
5441 }
5442
ad4ebed0 5443 if (sp->device_type == XFRAME_II_DEVICE) {
5444 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
6aa20a22 5445 SPI_CONTROL_BYTECNT(0x3) |
ad4ebed0 5446 SPI_CONTROL_CMD(0x3) | SPI_CONTROL_ADDR(off);
5447 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5448 val64 |= SPI_CONTROL_REQ;
5449 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5450 while (exit_cnt < 5) {
5451 val64 = readq(&bar0->spi_control);
5452 if (val64 & SPI_CONTROL_NACK) {
5453 ret = 1;
5454 break;
5455 } else if (val64 & SPI_CONTROL_DONE) {
5456 *data = readq(&bar0->spi_data);
5457 *data &= 0xffffff;
5458 ret = 0;
5459 break;
5460 }
5461 msleep(50);
5462 exit_cnt++;
5463 }
5464 }
1da177e4
LT
5465 return ret;
5466}
5467
5468/**
5469 * write_eeprom - actually writes the relevant part of the data value.
5470 * @sp : private member of the device structure, which is a pointer to the
5471 * s2io_nic structure.
5472 * @off : offset at which the data must be written
5473 * @data : The data that is to be written
20346722 5474 * @cnt : Number of bytes of the data that are actually to be written into
1da177e4
LT
5475 * the Eeprom. (max of 3)
5476 * Description:
5477 * Actually writes the relevant part of the data value into the Eeprom
5478 * through the I2C bus.
5479 * Return value:
5480 * 0 on success, -1 on failure.
5481 */
5482
1ee6dd77 5483static int write_eeprom(struct s2io_nic * sp, int off, u64 data, int cnt)
1da177e4
LT
5484{
5485 int exit_cnt = 0, ret = -1;
5486 u64 val64;
1ee6dd77 5487 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4 5488
ad4ebed0 5489 if (sp->device_type == XFRAME_I_DEVICE) {
5490 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
5491 I2C_CONTROL_BYTE_CNT(cnt) | I2C_CONTROL_SET_DATA((u32)data) |
5492 I2C_CONTROL_CNTL_START;
5493 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
5494
5495 while (exit_cnt < 5) {
5496 val64 = readq(&bar0->i2c_control);
5497 if (I2C_CONTROL_CNTL_END(val64)) {
5498 if (!(val64 & I2C_CONTROL_NACK))
5499 ret = 0;
5500 break;
5501 }
5502 msleep(50);
5503 exit_cnt++;
5504 }
5505 }
1da177e4 5506
ad4ebed0 5507 if (sp->device_type == XFRAME_II_DEVICE) {
5508 int write_cnt = (cnt == 8) ? 0 : cnt;
5509 writeq(SPI_DATA_WRITE(data,(cnt<<3)), &bar0->spi_data);
5510
5511 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
6aa20a22 5512 SPI_CONTROL_BYTECNT(write_cnt) |
ad4ebed0 5513 SPI_CONTROL_CMD(0x2) | SPI_CONTROL_ADDR(off);
5514 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5515 val64 |= SPI_CONTROL_REQ;
5516 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5517 while (exit_cnt < 5) {
5518 val64 = readq(&bar0->spi_control);
5519 if (val64 & SPI_CONTROL_NACK) {
5520 ret = 1;
5521 break;
5522 } else if (val64 & SPI_CONTROL_DONE) {
1da177e4 5523 ret = 0;
ad4ebed0 5524 break;
5525 }
5526 msleep(50);
5527 exit_cnt++;
1da177e4 5528 }
1da177e4 5529 }
1da177e4
LT
5530 return ret;
5531}
1ee6dd77 5532static void s2io_vpd_read(struct s2io_nic *nic)
9dc737a7 5533{
b41477f3
AR
5534 u8 *vpd_data;
5535 u8 data;
9dc737a7
AR
5536 int i=0, cnt, fail = 0;
5537 int vpd_addr = 0x80;
5538
5539 if (nic->device_type == XFRAME_II_DEVICE) {
5540 strcpy(nic->product_name, "Xframe II 10GbE network adapter");
5541 vpd_addr = 0x80;
5542 }
5543 else {
5544 strcpy(nic->product_name, "Xframe I 10GbE network adapter");
5545 vpd_addr = 0x50;
5546 }
19a60522 5547 strcpy(nic->serial_num, "NOT AVAILABLE");
9dc737a7 5548
b41477f3 5549 vpd_data = kmalloc(256, GFP_KERNEL);
c53d4945
SH
5550 if (!vpd_data) {
5551 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
b41477f3 5552 return;
c53d4945 5553 }
491976b2 5554 nic->mac_control.stats_info->sw_stat.mem_allocated += 256;
b41477f3 5555
9dc737a7
AR
5556 for (i = 0; i < 256; i +=4 ) {
5557 pci_write_config_byte(nic->pdev, (vpd_addr + 2), i);
5558 pci_read_config_byte(nic->pdev, (vpd_addr + 2), &data);
5559 pci_write_config_byte(nic->pdev, (vpd_addr + 3), 0);
5560 for (cnt = 0; cnt <5; cnt++) {
5561 msleep(2);
5562 pci_read_config_byte(nic->pdev, (vpd_addr + 3), &data);
5563 if (data == 0x80)
5564 break;
5565 }
5566 if (cnt >= 5) {
5567 DBG_PRINT(ERR_DBG, "Read of VPD data failed\n");
5568 fail = 1;
5569 break;
5570 }
5571 pci_read_config_dword(nic->pdev, (vpd_addr + 4),
5572 (u32 *)&vpd_data[i]);
5573 }
19a60522
SS
5574
5575 if(!fail) {
5576 /* read serial number of adapter */
5577 for (cnt = 0; cnt < 256; cnt++) {
5578 if ((vpd_data[cnt] == 'S') &&
5579 (vpd_data[cnt+1] == 'N') &&
5580 (vpd_data[cnt+2] < VPD_STRING_LEN)) {
5581 memset(nic->serial_num, 0, VPD_STRING_LEN);
5582 memcpy(nic->serial_num, &vpd_data[cnt + 3],
5583 vpd_data[cnt+2]);
5584 break;
5585 }
5586 }
5587 }
5588
5589 if ((!fail) && (vpd_data[1] < VPD_STRING_LEN)) {
9dc737a7
AR
5590 memset(nic->product_name, 0, vpd_data[1]);
5591 memcpy(nic->product_name, &vpd_data[3], vpd_data[1]);
5592 }
b41477f3 5593 kfree(vpd_data);
491976b2 5594 nic->mac_control.stats_info->sw_stat.mem_freed += 256;
9dc737a7
AR
5595}
5596
1da177e4
LT
5597/**
5598 * s2io_ethtool_geeprom - reads the value stored in the Eeprom.
5599 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
20346722 5600 * @eeprom : pointer to the user level structure provided by ethtool,
1da177e4
LT
5601 * containing all relevant information.
5602 * @data_buf : user defined value to be written into Eeprom.
5603 * Description: Reads the values stored in the Eeprom at given offset
5604 * for a given length. Stores these values int the input argument data
5605 * buffer 'data_buf' and returns these to the caller (ethtool.)
5606 * Return value:
5607 * int 0 on success
5608 */
5609
5610static int s2io_ethtool_geeprom(struct net_device *dev,
20346722 5611 struct ethtool_eeprom *eeprom, u8 * data_buf)
1da177e4 5612{
ad4ebed0 5613 u32 i, valid;
5614 u64 data;
1ee6dd77 5615 struct s2io_nic *sp = dev->priv;
1da177e4
LT
5616
5617 eeprom->magic = sp->pdev->vendor | (sp->pdev->device << 16);
5618
5619 if ((eeprom->offset + eeprom->len) > (XENA_EEPROM_SPACE))
5620 eeprom->len = XENA_EEPROM_SPACE - eeprom->offset;
5621
5622 for (i = 0; i < eeprom->len; i += 4) {
5623 if (read_eeprom(sp, (eeprom->offset + i), &data)) {
5624 DBG_PRINT(ERR_DBG, "Read of EEPROM failed\n");
5625 return -EFAULT;
5626 }
5627 valid = INV(data);
5628 memcpy((data_buf + i), &valid, 4);
5629 }
5630 return 0;
5631}
5632
5633/**
5634 * s2io_ethtool_seeprom - tries to write the user provided value in Eeprom
5635 * @sp : private member of the device structure, which is a pointer to the
5636 * s2io_nic structure.
20346722 5637 * @eeprom : pointer to the user level structure provided by ethtool,
1da177e4
LT
5638 * containing all relevant information.
5639 * @data_buf ; user defined value to be written into Eeprom.
5640 * Description:
5641 * Tries to write the user provided value in the Eeprom, at the offset
5642 * given by the user.
5643 * Return value:
5644 * 0 on success, -EFAULT on failure.
5645 */
5646
5647static int s2io_ethtool_seeprom(struct net_device *dev,
5648 struct ethtool_eeprom *eeprom,
5649 u8 * data_buf)
5650{
5651 int len = eeprom->len, cnt = 0;
ad4ebed0 5652 u64 valid = 0, data;
1ee6dd77 5653 struct s2io_nic *sp = dev->priv;
1da177e4
LT
5654
5655 if (eeprom->magic != (sp->pdev->vendor | (sp->pdev->device << 16))) {
5656 DBG_PRINT(ERR_DBG,
5657 "ETHTOOL_WRITE_EEPROM Err: Magic value ");
5658 DBG_PRINT(ERR_DBG, "is wrong, Its not 0x%x\n",
5659 eeprom->magic);
5660 return -EFAULT;
5661 }
5662
5663 while (len) {
5664 data = (u32) data_buf[cnt] & 0x000000FF;
5665 if (data) {
5666 valid = (u32) (data << 24);
5667 } else
5668 valid = data;
5669
5670 if (write_eeprom(sp, (eeprom->offset + cnt), valid, 0)) {
5671 DBG_PRINT(ERR_DBG,
5672 "ETHTOOL_WRITE_EEPROM Err: Cannot ");
5673 DBG_PRINT(ERR_DBG,
5674 "write into the specified offset\n");
5675 return -EFAULT;
5676 }
5677 cnt++;
5678 len--;
5679 }
5680
5681 return 0;
5682}
5683
5684/**
20346722 5685 * s2io_register_test - reads and writes into all clock domains.
5686 * @sp : private member of the device structure, which is a pointer to the
1da177e4
LT
5687 * s2io_nic structure.
5688 * @data : variable that returns the result of each of the test conducted b
5689 * by the driver.
5690 * Description:
5691 * Read and write into all clock domains. The NIC has 3 clock domains,
5692 * see that registers in all the three regions are accessible.
5693 * Return value:
5694 * 0 on success.
5695 */
5696
1ee6dd77 5697static int s2io_register_test(struct s2io_nic * sp, uint64_t * data)
1da177e4 5698{
1ee6dd77 5699 struct XENA_dev_config __iomem *bar0 = sp->bar0;
ad4ebed0 5700 u64 val64 = 0, exp_val;
1da177e4
LT
5701 int fail = 0;
5702
20346722 5703 val64 = readq(&bar0->pif_rd_swapper_fb);
5704 if (val64 != 0x123456789abcdefULL) {
1da177e4
LT
5705 fail = 1;
5706 DBG_PRINT(INFO_DBG, "Read Test level 1 fails\n");
5707 }
5708
5709 val64 = readq(&bar0->rmac_pause_cfg);
5710 if (val64 != 0xc000ffff00000000ULL) {
5711 fail = 1;
5712 DBG_PRINT(INFO_DBG, "Read Test level 2 fails\n");
5713 }
5714
5715 val64 = readq(&bar0->rx_queue_cfg);
ad4ebed0 5716 if (sp->device_type == XFRAME_II_DEVICE)
5717 exp_val = 0x0404040404040404ULL;
5718 else
5719 exp_val = 0x0808080808080808ULL;
5720 if (val64 != exp_val) {
1da177e4
LT
5721 fail = 1;
5722 DBG_PRINT(INFO_DBG, "Read Test level 3 fails\n");
5723 }
5724
5725 val64 = readq(&bar0->xgxs_efifo_cfg);
5726 if (val64 != 0x000000001923141EULL) {
5727 fail = 1;
5728 DBG_PRINT(INFO_DBG, "Read Test level 4 fails\n");
5729 }
5730
5731 val64 = 0x5A5A5A5A5A5A5A5AULL;
5732 writeq(val64, &bar0->xmsi_data);
5733 val64 = readq(&bar0->xmsi_data);
5734 if (val64 != 0x5A5A5A5A5A5A5A5AULL) {
5735 fail = 1;
5736 DBG_PRINT(ERR_DBG, "Write Test level 1 fails\n");
5737 }
5738
5739 val64 = 0xA5A5A5A5A5A5A5A5ULL;
5740 writeq(val64, &bar0->xmsi_data);
5741 val64 = readq(&bar0->xmsi_data);
5742 if (val64 != 0xA5A5A5A5A5A5A5A5ULL) {
5743 fail = 1;
5744 DBG_PRINT(ERR_DBG, "Write Test level 2 fails\n");
5745 }
5746
5747 *data = fail;
ad4ebed0 5748 return fail;
1da177e4
LT
5749}
5750
5751/**
20346722 5752 * s2io_eeprom_test - to verify that EEprom in the xena can be programmed.
1da177e4
LT
5753 * @sp : private member of the device structure, which is a pointer to the
5754 * s2io_nic structure.
5755 * @data:variable that returns the result of each of the test conducted by
5756 * the driver.
5757 * Description:
20346722 5758 * Verify that EEPROM in the xena can be programmed using I2C_CONTROL
1da177e4
LT
5759 * register.
5760 * Return value:
5761 * 0 on success.
5762 */
5763
1ee6dd77 5764static int s2io_eeprom_test(struct s2io_nic * sp, uint64_t * data)
1da177e4
LT
5765{
5766 int fail = 0;
ad4ebed0 5767 u64 ret_data, org_4F0, org_7F0;
5768 u8 saved_4F0 = 0, saved_7F0 = 0;
5769 struct net_device *dev = sp->dev;
1da177e4
LT
5770
5771 /* Test Write Error at offset 0 */
ad4ebed0 5772 /* Note that SPI interface allows write access to all areas
5773 * of EEPROM. Hence doing all negative testing only for Xframe I.
5774 */
5775 if (sp->device_type == XFRAME_I_DEVICE)
5776 if (!write_eeprom(sp, 0, 0, 3))
5777 fail = 1;
5778
5779 /* Save current values at offsets 0x4F0 and 0x7F0 */
5780 if (!read_eeprom(sp, 0x4F0, &org_4F0))
5781 saved_4F0 = 1;
5782 if (!read_eeprom(sp, 0x7F0, &org_7F0))
5783 saved_7F0 = 1;
1da177e4
LT
5784
5785 /* Test Write at offset 4f0 */
ad4ebed0 5786 if (write_eeprom(sp, 0x4F0, 0x012345, 3))
1da177e4
LT
5787 fail = 1;
5788 if (read_eeprom(sp, 0x4F0, &ret_data))
5789 fail = 1;
5790
ad4ebed0 5791 if (ret_data != 0x012345) {
26b7625c
AM
5792 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x4F0. "
5793 "Data written %llx Data read %llx\n",
5794 dev->name, (unsigned long long)0x12345,
5795 (unsigned long long)ret_data);
1da177e4 5796 fail = 1;
ad4ebed0 5797 }
1da177e4
LT
5798
5799 /* Reset the EEPROM data go FFFF */
ad4ebed0 5800 write_eeprom(sp, 0x4F0, 0xFFFFFF, 3);
1da177e4
LT
5801
5802 /* Test Write Request Error at offset 0x7c */
ad4ebed0 5803 if (sp->device_type == XFRAME_I_DEVICE)
5804 if (!write_eeprom(sp, 0x07C, 0, 3))
5805 fail = 1;
1da177e4 5806
ad4ebed0 5807 /* Test Write Request at offset 0x7f0 */
5808 if (write_eeprom(sp, 0x7F0, 0x012345, 3))
1da177e4 5809 fail = 1;
ad4ebed0 5810 if (read_eeprom(sp, 0x7F0, &ret_data))
1da177e4
LT
5811 fail = 1;
5812
ad4ebed0 5813 if (ret_data != 0x012345) {
26b7625c
AM
5814 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x7F0. "
5815 "Data written %llx Data read %llx\n",
5816 dev->name, (unsigned long long)0x12345,
5817 (unsigned long long)ret_data);
1da177e4 5818 fail = 1;
ad4ebed0 5819 }
1da177e4
LT
5820
5821 /* Reset the EEPROM data go FFFF */
ad4ebed0 5822 write_eeprom(sp, 0x7F0, 0xFFFFFF, 3);
1da177e4 5823
ad4ebed0 5824 if (sp->device_type == XFRAME_I_DEVICE) {
5825 /* Test Write Error at offset 0x80 */
5826 if (!write_eeprom(sp, 0x080, 0, 3))
5827 fail = 1;
1da177e4 5828
ad4ebed0 5829 /* Test Write Error at offset 0xfc */
5830 if (!write_eeprom(sp, 0x0FC, 0, 3))
5831 fail = 1;
1da177e4 5832
ad4ebed0 5833 /* Test Write Error at offset 0x100 */
5834 if (!write_eeprom(sp, 0x100, 0, 3))
5835 fail = 1;
1da177e4 5836
ad4ebed0 5837 /* Test Write Error at offset 4ec */
5838 if (!write_eeprom(sp, 0x4EC, 0, 3))
5839 fail = 1;
5840 }
5841
5842 /* Restore values at offsets 0x4F0 and 0x7F0 */
5843 if (saved_4F0)
5844 write_eeprom(sp, 0x4F0, org_4F0, 3);
5845 if (saved_7F0)
5846 write_eeprom(sp, 0x7F0, org_7F0, 3);
1da177e4
LT
5847
5848 *data = fail;
ad4ebed0 5849 return fail;
1da177e4
LT
5850}
5851
5852/**
5853 * s2io_bist_test - invokes the MemBist test of the card .
20346722 5854 * @sp : private member of the device structure, which is a pointer to the
1da177e4 5855 * s2io_nic structure.
20346722 5856 * @data:variable that returns the result of each of the test conducted by
1da177e4
LT
5857 * the driver.
5858 * Description:
5859 * This invokes the MemBist test of the card. We give around
5860 * 2 secs time for the Test to complete. If it's still not complete
20346722 5861 * within this peiod, we consider that the test failed.
1da177e4
LT
5862 * Return value:
5863 * 0 on success and -1 on failure.
5864 */
5865
1ee6dd77 5866static int s2io_bist_test(struct s2io_nic * sp, uint64_t * data)
1da177e4
LT
5867{
5868 u8 bist = 0;
5869 int cnt = 0, ret = -1;
5870
5871 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
5872 bist |= PCI_BIST_START;
5873 pci_write_config_word(sp->pdev, PCI_BIST, bist);
5874
5875 while (cnt < 20) {
5876 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
5877 if (!(bist & PCI_BIST_START)) {
5878 *data = (bist & PCI_BIST_CODE_MASK);
5879 ret = 0;
5880 break;
5881 }
5882 msleep(100);
5883 cnt++;
5884 }
5885
5886 return ret;
5887}
5888
5889/**
20346722 5890 * s2io-link_test - verifies the link state of the nic
5891 * @sp ; private member of the device structure, which is a pointer to the
1da177e4
LT
5892 * s2io_nic structure.
5893 * @data: variable that returns the result of each of the test conducted by
5894 * the driver.
5895 * Description:
20346722 5896 * The function verifies the link state of the NIC and updates the input
1da177e4
LT
5897 * argument 'data' appropriately.
5898 * Return value:
5899 * 0 on success.
5900 */
5901
1ee6dd77 5902static int s2io_link_test(struct s2io_nic * sp, uint64_t * data)
1da177e4 5903{
1ee6dd77 5904 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4
LT
5905 u64 val64;
5906
5907 val64 = readq(&bar0->adapter_status);
c92ca04b 5908 if(!(LINK_IS_UP(val64)))
1da177e4 5909 *data = 1;
c92ca04b
AR
5910 else
5911 *data = 0;
1da177e4 5912
b41477f3 5913 return *data;
1da177e4
LT
5914}
5915
5916/**
20346722 5917 * s2io_rldram_test - offline test for access to the RldRam chip on the NIC
5918 * @sp - private member of the device structure, which is a pointer to the
1da177e4 5919 * s2io_nic structure.
20346722 5920 * @data - variable that returns the result of each of the test
1da177e4
LT
5921 * conducted by the driver.
5922 * Description:
20346722 5923 * This is one of the offline test that tests the read and write
1da177e4
LT
5924 * access to the RldRam chip on the NIC.
5925 * Return value:
5926 * 0 on success.
5927 */
5928
1ee6dd77 5929static int s2io_rldram_test(struct s2io_nic * sp, uint64_t * data)
1da177e4 5930{
1ee6dd77 5931 struct XENA_dev_config __iomem *bar0 = sp->bar0;
1da177e4 5932 u64 val64;
ad4ebed0 5933 int cnt, iteration = 0, test_fail = 0;
1da177e4
LT
5934
5935 val64 = readq(&bar0->adapter_control);
5936 val64 &= ~ADAPTER_ECC_EN;
5937 writeq(val64, &bar0->adapter_control);
5938
5939 val64 = readq(&bar0->mc_rldram_test_ctrl);
5940 val64 |= MC_RLDRAM_TEST_MODE;
ad4ebed0 5941 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
1da177e4
LT
5942
5943 val64 = readq(&bar0->mc_rldram_mrs);
5944 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE;
5945 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
5946
5947 val64 |= MC_RLDRAM_MRS_ENABLE;
5948 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
5949
5950 while (iteration < 2) {
5951 val64 = 0x55555555aaaa0000ULL;
5952 if (iteration == 1) {
5953 val64 ^= 0xFFFFFFFFFFFF0000ULL;
5954 }
5955 writeq(val64, &bar0->mc_rldram_test_d0);
5956
5957 val64 = 0xaaaa5a5555550000ULL;
5958 if (iteration == 1) {
5959 val64 ^= 0xFFFFFFFFFFFF0000ULL;
5960 }
5961 writeq(val64, &bar0->mc_rldram_test_d1);
5962
5963 val64 = 0x55aaaaaaaa5a0000ULL;
5964 if (iteration == 1) {
5965 val64 ^= 0xFFFFFFFFFFFF0000ULL;
5966 }
5967 writeq(val64, &bar0->mc_rldram_test_d2);
5968
ad4ebed0 5969 val64 = (u64) (0x0000003ffffe0100ULL);
1da177e4
LT
5970 writeq(val64, &bar0->mc_rldram_test_add);
5971
ad4ebed0 5972 val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_WRITE |
5973 MC_RLDRAM_TEST_GO;
5974 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
1da177e4
LT
5975
5976 for (cnt = 0; cnt < 5; cnt++) {
5977 val64 = readq(&bar0->mc_rldram_test_ctrl);
5978 if (val64 & MC_RLDRAM_TEST_DONE)
5979 break;
5980 msleep(200);
5981 }
5982
5983 if (cnt == 5)
5984 break;
5985
ad4ebed0 5986 val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_GO;
5987 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
1da177e4
LT
5988
5989 for (cnt = 0; cnt < 5; cnt++) {
5990 val64 = readq(&bar0->mc_rldram_test_ctrl);
5991 if (val64 & MC_RLDRAM_TEST_DONE)
5992 break;
5993 msleep(500);
5994 }
5995
5996 if (cnt == 5)
5997 break;
5998
5999 val64 = readq(&bar0->mc_rldram_test_ctrl);
ad4ebed0 6000 if (!(val64 & MC_RLDRAM_TEST_PASS))
6001 test_fail = 1;
1da177e4
LT
6002
6003 iteration++;
6004 }
6005
ad4ebed0 6006 *data = test_fail;
1da177e4 6007
ad4ebed0 6008 /* Bring the adapter out of test mode */
6009 SPECIAL_REG_WRITE(0, &bar0->mc_rldram_test_ctrl, LF);
6010
6011 return test_fail;
1da177e4
LT
6012}
6013
6014/**
6015 * s2io_ethtool_test - conducts 6 tsets to determine the health of card.
6016 * @sp : private member of the device structure, which is a pointer to the
6017 * s2io_nic structure.
6018 * @ethtest : pointer to a ethtool command specific structure that will be
6019 * returned to the user.
20346722 6020 * @data : variable that returns the result of each of the test
1da177e4
LT
6021 * conducted by the driver.
6022 * Description:
6023 * This function conducts 6 tests ( 4 offline and 2 online) to determine
6024 * the health of the card.
6025 * Return value:
6026 * void
6027 */
6028
6029static void s2io_ethtool_test(struct net_device *dev,
6030 struct ethtool_test *ethtest,
6031 uint64_t * data)
6032{
1ee6dd77 6033 struct s2io_nic *sp = dev->priv;
1da177e4
LT
6034 int orig_state = netif_running(sp->dev);
6035
6036 if (ethtest->flags == ETH_TEST_FL_OFFLINE) {
6037 /* Offline Tests. */
20346722 6038 if (orig_state)
1da177e4 6039 s2io_close(sp->dev);
1da177e4
LT
6040
6041 if (s2io_register_test(sp, &data[0]))
6042 ethtest->flags |= ETH_TEST_FL_FAILED;
6043
6044 s2io_reset(sp);
1da177e4
LT
6045
6046 if (s2io_rldram_test(sp, &data[3]))
6047 ethtest->flags |= ETH_TEST_FL_FAILED;
6048
6049 s2io_reset(sp);
1da177e4
LT
6050
6051 if (s2io_eeprom_test(sp, &data[1]))
6052 ethtest->flags |= ETH_TEST_FL_FAILED;
6053
6054 if (s2io_bist_test(sp, &data[4]))
6055 ethtest->flags |= ETH_TEST_FL_FAILED;
6056
6057 if (orig_state)
6058 s2io_open(sp->dev);
6059
6060 data[2] = 0;
6061 } else {
6062 /* Online Tests. */
6063 if (!orig_state) {
6064 DBG_PRINT(ERR_DBG,
6065 "%s: is not up, cannot run test\n",
6066 dev->name);
6067 data[0] = -1;
6068 data[1] = -1;
6069 data[2] = -1;
6070 data[3] = -1;
6071 data[4] = -1;
6072 }
6073
6074 if (s2io_link_test(sp, &data[2]))
6075 ethtest->flags |= ETH_TEST_FL_FAILED;
6076
6077 data[0] = 0;
6078 data[1] = 0;
6079 data[3] = 0;
6080 data[4] = 0;
6081 }
6082}
6083
6084static void s2io_get_ethtool_stats(struct net_device *dev,
6085 struct ethtool_stats *estats,
6086 u64 * tmp_stats)
6087{
8116f3cf 6088 int i = 0, k;
1ee6dd77
RB
6089 struct s2io_nic *sp = dev->priv;
6090 struct stat_block *stat_info = sp->mac_control.stats_info;
1da177e4 6091
7ba013ac 6092 s2io_updt_stats(sp);
541ae68f 6093 tmp_stats[i++] =
6094 (u64)le32_to_cpu(stat_info->tmac_frms_oflow) << 32 |
6095 le32_to_cpu(stat_info->tmac_frms);
6096 tmp_stats[i++] =
6097 (u64)le32_to_cpu(stat_info->tmac_data_octets_oflow) << 32 |
6098 le32_to_cpu(stat_info->tmac_data_octets);
1da177e4 6099 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_drop_frms);
541ae68f 6100 tmp_stats[i++] =
6101 (u64)le32_to_cpu(stat_info->tmac_mcst_frms_oflow) << 32 |
6102 le32_to_cpu(stat_info->tmac_mcst_frms);
6103 tmp_stats[i++] =
6104 (u64)le32_to_cpu(stat_info->tmac_bcst_frms_oflow) << 32 |
6105 le32_to_cpu(stat_info->tmac_bcst_frms);
1da177e4 6106 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_pause_ctrl_frms);
bd1034f0
AR
6107 tmp_stats[i++] =
6108 (u64)le32_to_cpu(stat_info->tmac_ttl_octets_oflow) << 32 |
6109 le32_to_cpu(stat_info->tmac_ttl_octets);
6110 tmp_stats[i++] =
6111 (u64)le32_to_cpu(stat_info->tmac_ucst_frms_oflow) << 32 |
6112 le32_to_cpu(stat_info->tmac_ucst_frms);
6113 tmp_stats[i++] =
6114 (u64)le32_to_cpu(stat_info->tmac_nucst_frms_oflow) << 32 |
6115 le32_to_cpu(stat_info->tmac_nucst_frms);
541ae68f 6116 tmp_stats[i++] =
6117 (u64)le32_to_cpu(stat_info->tmac_any_err_frms_oflow) << 32 |
6118 le32_to_cpu(stat_info->tmac_any_err_frms);
bd1034f0 6119 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_ttl_less_fb_octets);
1da177e4 6120 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_vld_ip_octets);
541ae68f 6121 tmp_stats[i++] =
6122 (u64)le32_to_cpu(stat_info->tmac_vld_ip_oflow) << 32 |
6123 le32_to_cpu(stat_info->tmac_vld_ip);
6124 tmp_stats[i++] =
6125 (u64)le32_to_cpu(stat_info->tmac_drop_ip_oflow) << 32 |
6126 le32_to_cpu(stat_info->tmac_drop_ip);
6127 tmp_stats[i++] =
6128 (u64)le32_to_cpu(stat_info->tmac_icmp_oflow) << 32 |
6129 le32_to_cpu(stat_info->tmac_icmp);
6130 tmp_stats[i++] =
6131 (u64)le32_to_cpu(stat_info->tmac_rst_tcp_oflow) << 32 |
6132 le32_to_cpu(stat_info->tmac_rst_tcp);
1da177e4 6133 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_tcp);
541ae68f 6134 tmp_stats[i++] = (u64)le32_to_cpu(stat_info->tmac_udp_oflow) << 32 |
6135 le32_to_cpu(stat_info->tmac_udp);
6136 tmp_stats[i++] =
6137 (u64)le32_to_cpu(stat_info->rmac_vld_frms_oflow) << 32 |
6138 le32_to_cpu(stat_info->rmac_vld_frms);
6139 tmp_stats[i++] =
6140 (u64)le32_to_cpu(stat_info->rmac_data_octets_oflow) << 32 |
6141 le32_to_cpu(stat_info->rmac_data_octets);
1da177e4
LT
6142 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_fcs_err_frms);
6143 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_drop_frms);
541ae68f 6144 tmp_stats[i++] =
6145 (u64)le32_to_cpu(stat_info->rmac_vld_mcst_frms_oflow) << 32 |
6146 le32_to_cpu(stat_info->rmac_vld_mcst_frms);
6147 tmp_stats[i++] =
6148 (u64)le32_to_cpu(stat_info->rmac_vld_bcst_frms_oflow) << 32 |
6149 le32_to_cpu(stat_info->rmac_vld_bcst_frms);
1da177e4 6150 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_in_rng_len_err_frms);
bd1034f0 6151 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_out_rng_len_err_frms);
1da177e4
LT
6152 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_long_frms);
6153 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_pause_ctrl_frms);
bd1034f0
AR
6154 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_unsup_ctrl_frms);
6155 tmp_stats[i++] =
6156 (u64)le32_to_cpu(stat_info->rmac_ttl_octets_oflow) << 32 |
6157 le32_to_cpu(stat_info->rmac_ttl_octets);
6158 tmp_stats[i++] =
6159 (u64)le32_to_cpu(stat_info->rmac_accepted_ucst_frms_oflow)
6160 << 32 | le32_to_cpu(stat_info->rmac_accepted_ucst_frms);
6161 tmp_stats[i++] =
6162 (u64)le32_to_cpu(stat_info->rmac_accepted_nucst_frms_oflow)
6163 << 32 | le32_to_cpu(stat_info->rmac_accepted_nucst_frms);
541ae68f 6164 tmp_stats[i++] =
6165 (u64)le32_to_cpu(stat_info->rmac_discarded_frms_oflow) << 32 |
6166 le32_to_cpu(stat_info->rmac_discarded_frms);
bd1034f0
AR
6167 tmp_stats[i++] =
6168 (u64)le32_to_cpu(stat_info->rmac_drop_events_oflow)
6169 << 32 | le32_to_cpu(stat_info->rmac_drop_events);
6170 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_less_fb_octets);
6171 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_frms);
541ae68f 6172 tmp_stats[i++] =
6173 (u64)le32_to_cpu(stat_info->rmac_usized_frms_oflow) << 32 |
6174 le32_to_cpu(stat_info->rmac_usized_frms);
6175 tmp_stats[i++] =
6176 (u64)le32_to_cpu(stat_info->rmac_osized_frms_oflow) << 32 |
6177 le32_to_cpu(stat_info->rmac_osized_frms);
6178 tmp_stats[i++] =
6179 (u64)le32_to_cpu(stat_info->rmac_frag_frms_oflow) << 32 |
6180 le32_to_cpu(stat_info->rmac_frag_frms);
6181 tmp_stats[i++] =
6182 (u64)le32_to_cpu(stat_info->rmac_jabber_frms_oflow) << 32 |
6183 le32_to_cpu(stat_info->rmac_jabber_frms);
bd1034f0
AR
6184 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_64_frms);
6185 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_65_127_frms);
6186 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_128_255_frms);
6187 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_256_511_frms);
6188 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_512_1023_frms);
6189 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_1024_1518_frms);
6190 tmp_stats[i++] =
6191 (u64)le32_to_cpu(stat_info->rmac_ip_oflow) << 32 |
541ae68f 6192 le32_to_cpu(stat_info->rmac_ip);
1da177e4
LT
6193 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ip_octets);
6194 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_hdr_err_ip);
bd1034f0
AR
6195 tmp_stats[i++] =
6196 (u64)le32_to_cpu(stat_info->rmac_drop_ip_oflow) << 32 |
541ae68f 6197 le32_to_cpu(stat_info->rmac_drop_ip);
bd1034f0
AR
6198 tmp_stats[i++] =
6199 (u64)le32_to_cpu(stat_info->rmac_icmp_oflow) << 32 |
541ae68f 6200 le32_to_cpu(stat_info->rmac_icmp);
1da177e4 6201 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_tcp);
bd1034f0
AR
6202 tmp_stats[i++] =
6203 (u64)le32_to_cpu(stat_info->rmac_udp_oflow) << 32 |
541ae68f 6204 le32_to_cpu(stat_info->rmac_udp);
6205 tmp_stats[i++] =
6206 (u64)le32_to_cpu(stat_info->rmac_err_drp_udp_oflow) << 32 |
6207 le32_to_cpu(stat_info->rmac_err_drp_udp);
bd1034f0
AR
6208 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_err_sym);
6209 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q0);
6210 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q1);
6211 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q2);
6212 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q3);
6213 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q4);
6214 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q5);
6215 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q6);
6216 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q7);
6217 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q0);
6218 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q1);
6219 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q2);
6220 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q3);
6221 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q4);
6222 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q5);
6223 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q6);
6224 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q7);
541ae68f 6225 tmp_stats[i++] =
6226 (u64)le32_to_cpu(stat_info->rmac_pause_cnt_oflow) << 32 |
6227 le32_to_cpu(stat_info->rmac_pause_cnt);
bd1034f0
AR
6228 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_data_err_cnt);
6229 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_ctrl_err_cnt);
541ae68f 6230 tmp_stats[i++] =
6231 (u64)le32_to_cpu(stat_info->rmac_accepted_ip_oflow) << 32 |
6232 le32_to_cpu(stat_info->rmac_accepted_ip);
1da177e4 6233 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_err_tcp);
bd1034f0
AR
6234 tmp_stats[i++] = le32_to_cpu(stat_info->rd_req_cnt);
6235 tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_cnt);
6236 tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_rtry_cnt);
6237 tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_cnt);
6238 tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_rd_ack_cnt);
6239 tmp_stats[i++] = le32_to_cpu(stat_info->wr_req_cnt);
6240 tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_cnt);
6241 tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_rtry_cnt);
6242 tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_cnt);
6243 tmp_stats[i++] = le32_to_cpu(stat_info->wr_disc_cnt);
6244 tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_wr_ack_cnt);
6245 tmp_stats[i++] = le32_to_cpu(stat_info->txp_wr_cnt);
6246 tmp_stats[i++] = le32_to_cpu(stat_info->txd_rd_cnt);
6247 tmp_stats[i++] = le32_to_cpu(stat_info->txd_wr_cnt);
6248 tmp_stats[i++] = le32_to_cpu(stat_info->rxd_rd_cnt);
6249 tmp_stats[i++] = le32_to_cpu(stat_info->rxd_wr_cnt);
6250 tmp_stats[i++] = le32_to_cpu(stat_info->txf_rd_cnt);
6251 tmp_stats[i++] = le32_to_cpu(stat_info->rxf_wr_cnt);
fa1f0cb3
SS
6252
6253 /* Enhanced statistics exist only for Hercules */
6254 if(sp->device_type == XFRAME_II_DEVICE) {
6255 tmp_stats[i++] =
6256 le64_to_cpu(stat_info->rmac_ttl_1519_4095_frms);
6257 tmp_stats[i++] =
6258 le64_to_cpu(stat_info->rmac_ttl_4096_8191_frms);
6259 tmp_stats[i++] =
6260 le64_to_cpu(stat_info->rmac_ttl_8192_max_frms);
6261 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_gt_max_frms);
6262 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_osized_alt_frms);
6263 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_jabber_alt_frms);
6264 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_gt_max_alt_frms);
6265 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_vlan_frms);
6266 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_len_discard);
6267 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_fcs_discard);
6268 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_pf_discard);
6269 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_da_discard);
6270 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_red_discard);
6271 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_rts_discard);
6272 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_ingm_full_discard);
6273 tmp_stats[i++] = le32_to_cpu(stat_info->link_fault_cnt);
6274 }
6275
7ba013ac 6276 tmp_stats[i++] = 0;
6277 tmp_stats[i++] = stat_info->sw_stat.single_ecc_errs;
6278 tmp_stats[i++] = stat_info->sw_stat.double_ecc_errs;
bd1034f0
AR
6279 tmp_stats[i++] = stat_info->sw_stat.parity_err_cnt;
6280 tmp_stats[i++] = stat_info->sw_stat.serious_err_cnt;
6281 tmp_stats[i++] = stat_info->sw_stat.soft_reset_cnt;
6282 tmp_stats[i++] = stat_info->sw_stat.fifo_full_cnt;
8116f3cf
SS
6283 for (k = 0; k < MAX_RX_RINGS; k++)
6284 tmp_stats[i++] = stat_info->sw_stat.ring_full_cnt[k];
bd1034f0
AR
6285 tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_high;
6286 tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_low;
6287 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_high;
6288 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_low;
6289 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_high;
6290 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_low;
6291 tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_high;
6292 tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_low;
6293 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_high;
6294 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_low;
6295 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_high;
6296 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_low;
7d3d0439
RA
6297 tmp_stats[i++] = stat_info->sw_stat.clubbed_frms_cnt;
6298 tmp_stats[i++] = stat_info->sw_stat.sending_both;
6299 tmp_stats[i++] = stat_info->sw_stat.outof_sequence_pkts;
6300 tmp_stats[i++] = stat_info->sw_stat.flush_max_pkts;
fe931395 6301 if (stat_info->sw_stat.num_aggregations) {
bd1034f0
AR
6302 u64 tmp = stat_info->sw_stat.sum_avg_pkts_aggregated;
6303 int count = 0;
6aa20a22 6304 /*
bd1034f0
AR
6305 * Since 64-bit divide does not work on all platforms,
6306 * do repeated subtraction.
6307 */
6308 while (tmp >= stat_info->sw_stat.num_aggregations) {
6309 tmp -= stat_info->sw_stat.num_aggregations;
6310 count++;
6311 }
6312 tmp_stats[i++] = count;
fe931395 6313 }
bd1034f0
AR
6314 else
6315 tmp_stats[i++] = 0;
c53d4945 6316 tmp_stats[i++] = stat_info->sw_stat.mem_alloc_fail_cnt;
491abf25 6317 tmp_stats[i++] = stat_info->sw_stat.pci_map_fail_cnt;
c53d4945 6318 tmp_stats[i++] = stat_info->sw_stat.watchdog_timer_cnt;
491976b2
SH
6319 tmp_stats[i++] = stat_info->sw_stat.mem_allocated;
6320 tmp_stats[i++] = stat_info->sw_stat.mem_freed;
6321 tmp_stats[i++] = stat_info->sw_stat.link_up_cnt;
6322 tmp_stats[i++] = stat_info->sw_stat.link_down_cnt;
6323 tmp_stats[i++] = stat_info->sw_stat.link_up_time;
6324 tmp_stats[i++] = stat_info->sw_stat.link_down_time;
6325
6326 tmp_stats[i++] = stat_info->sw_stat.tx_buf_abort_cnt;
6327 tmp_stats[i++] = stat_info->sw_stat.tx_desc_abort_cnt;
6328 tmp_stats[i++] = stat_info->sw_stat.tx_parity_err_cnt;
6329 tmp_stats[i++] = stat_info->sw_stat.tx_link_loss_cnt;
6330 tmp_stats[i++] = stat_info->sw_stat.tx_list_proc_err_cnt;
6331
6332 tmp_stats[i++] = stat_info->sw_stat.rx_parity_err_cnt;
6333 tmp_stats[i++] = stat_info->sw_stat.rx_abort_cnt;
6334 tmp_stats[i++] = stat_info->sw_stat.rx_parity_abort_cnt;
6335 tmp_stats[i++] = stat_info->sw_stat.rx_rda_fail_cnt;
6336 tmp_stats[i++] = stat_info->sw_stat.rx_unkn_prot_cnt;
6337 tmp_stats[i++] = stat_info->sw_stat.rx_fcs_err_cnt;
6338 tmp_stats[i++] = stat_info->sw_stat.rx_buf_size_err_cnt;
6339 tmp_stats[i++] = stat_info->sw_stat.rx_rxd_corrupt_cnt;
6340 tmp_stats[i++] = stat_info->sw_stat.rx_unkn_err_cnt;
8116f3cf
SS
6341 tmp_stats[i++] = stat_info->sw_stat.tda_err_cnt;
6342 tmp_stats[i++] = stat_info->sw_stat.pfc_err_cnt;
6343 tmp_stats[i++] = stat_info->sw_stat.pcc_err_cnt;
6344 tmp_stats[i++] = stat_info->sw_stat.tti_err_cnt;
6345 tmp_stats[i++] = stat_info->sw_stat.tpa_err_cnt;
6346 tmp_stats[i++] = stat_info->sw_stat.sm_err_cnt;
6347 tmp_stats[i++] = stat_info->sw_stat.lso_err_cnt;
6348 tmp_stats[i++] = stat_info->sw_stat.mac_tmac_err_cnt;
6349 tmp_stats[i++] = stat_info->sw_stat.mac_rmac_err_cnt;
6350 tmp_stats[i++] = stat_info->sw_stat.xgxs_txgxs_err_cnt;
6351 tmp_stats[i++] = stat_info->sw_stat.xgxs_rxgxs_err_cnt;
6352 tmp_stats[i++] = stat_info->sw_stat.rc_err_cnt;
6353 tmp_stats[i++] = stat_info->sw_stat.prc_pcix_err_cnt;
6354 tmp_stats[i++] = stat_info->sw_stat.rpa_err_cnt;
6355 tmp_stats[i++] = stat_info->sw_stat.rda_err_cnt;
6356 tmp_stats[i++] = stat_info->sw_stat.rti_err_cnt;
6357 tmp_stats[i++] = stat_info->sw_stat.mc_err_cnt;
1da177e4
LT
6358}
6359
ac1f60db 6360static int s2io_ethtool_get_regs_len(struct net_device *dev)
1da177e4
LT
6361{
6362 return (XENA_REG_SPACE);
6363}
6364
6365
ac1f60db 6366static u32 s2io_ethtool_get_rx_csum(struct net_device * dev)
1da177e4 6367{
1ee6dd77 6368 struct s2io_nic *sp = dev->priv;
1da177e4
LT
6369
6370 return (sp->rx_csum);
6371}
ac1f60db
AB
6372
6373static int s2io_ethtool_set_rx_csum(struct net_device *dev, u32 data)
1da177e4 6374{
1ee6dd77 6375 struct s2io_nic *sp = dev->priv;
1da177e4
LT
6376
6377 if (data)
6378 sp->rx_csum = 1;
6379 else
6380 sp->rx_csum = 0;
6381
6382 return 0;
6383}
ac1f60db
AB
6384
6385static int s2io_get_eeprom_len(struct net_device *dev)
1da177e4
LT
6386{
6387 return (XENA_EEPROM_SPACE);
6388}
6389
b9f2c044 6390static int s2io_get_sset_count(struct net_device *dev, int sset)
1da177e4 6391{
b9f2c044
JG
6392 struct s2io_nic *sp = dev->priv;
6393
6394 switch (sset) {
6395 case ETH_SS_TEST:
6396 return S2IO_TEST_LEN;
6397 case ETH_SS_STATS:
6398 switch(sp->device_type) {
6399 case XFRAME_I_DEVICE:
6400 return XFRAME_I_STAT_LEN;
6401 case XFRAME_II_DEVICE:
6402 return XFRAME_II_STAT_LEN;
6403 default:
6404 return 0;
6405 }
6406 default:
6407 return -EOPNOTSUPP;
6408 }
1da177e4 6409}
ac1f60db
AB
6410
6411static void s2io_ethtool_get_strings(struct net_device *dev,
6412 u32 stringset, u8 * data)
1da177e4 6413{
fa1f0cb3
SS
6414 int stat_size = 0;
6415 struct s2io_nic *sp = dev->priv;
6416
1da177e4
LT
6417 switch (stringset) {
6418 case ETH_SS_TEST:
6419 memcpy(data, s2io_gstrings, S2IO_STRINGS_LEN);
6420 break;
6421 case ETH_SS_STATS:
fa1f0cb3
SS
6422 stat_size = sizeof(ethtool_xena_stats_keys);
6423 memcpy(data, &ethtool_xena_stats_keys,stat_size);
6424 if(sp->device_type == XFRAME_II_DEVICE) {
6425 memcpy(data + stat_size,
6426 &ethtool_enhanced_stats_keys,
6427 sizeof(ethtool_enhanced_stats_keys));
6428 stat_size += sizeof(ethtool_enhanced_stats_keys);
6429 }
6430
6431 memcpy(data + stat_size, &ethtool_driver_stats_keys,
6432 sizeof(ethtool_driver_stats_keys));
1da177e4
LT
6433 }
6434}
1da177e4 6435
ac1f60db 6436static int s2io_ethtool_op_set_tx_csum(struct net_device *dev, u32 data)
1da177e4
LT
6437{
6438 if (data)
6439 dev->features |= NETIF_F_IP_CSUM;
6440 else
6441 dev->features &= ~NETIF_F_IP_CSUM;
6442
6443 return 0;
6444}
6445
75c30b13
AR
6446static u32 s2io_ethtool_op_get_tso(struct net_device *dev)
6447{
6448 return (dev->features & NETIF_F_TSO) != 0;
6449}
6450static int s2io_ethtool_op_set_tso(struct net_device *dev, u32 data)
6451{
6452 if (data)
6453 dev->features |= (NETIF_F_TSO | NETIF_F_TSO6);
6454 else
6455 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
6456
6457 return 0;
6458}
1da177e4 6459
7282d491 6460static const struct ethtool_ops netdev_ethtool_ops = {
1da177e4
LT
6461 .get_settings = s2io_ethtool_gset,
6462 .set_settings = s2io_ethtool_sset,
6463 .get_drvinfo = s2io_ethtool_gdrvinfo,
6464 .get_regs_len = s2io_ethtool_get_regs_len,
6465 .get_regs = s2io_ethtool_gregs,
6466 .get_link = ethtool_op_get_link,
6467 .get_eeprom_len = s2io_get_eeprom_len,
6468 .get_eeprom = s2io_ethtool_geeprom,
6469 .set_eeprom = s2io_ethtool_seeprom,
0cec35eb 6470 .get_ringparam = s2io_ethtool_gringparam,
1da177e4
LT
6471 .get_pauseparam = s2io_ethtool_getpause_data,
6472 .set_pauseparam = s2io_ethtool_setpause_data,
6473 .get_rx_csum = s2io_ethtool_get_rx_csum,
6474 .set_rx_csum = s2io_ethtool_set_rx_csum,
1da177e4 6475 .set_tx_csum = s2io_ethtool_op_set_tx_csum,
1da177e4 6476 .set_sg = ethtool_op_set_sg,
75c30b13
AR
6477 .get_tso = s2io_ethtool_op_get_tso,
6478 .set_tso = s2io_ethtool_op_set_tso,
fed5eccd 6479 .set_ufo = ethtool_op_set_ufo,
1da177e4
LT
6480 .self_test = s2io_ethtool_test,
6481 .get_strings = s2io_ethtool_get_strings,
6482 .phys_id = s2io_ethtool_idnic,
b9f2c044
JG
6483 .get_ethtool_stats = s2io_get_ethtool_stats,
6484 .get_sset_count = s2io_get_sset_count,
1da177e4
LT
6485};
6486
6487/**
20346722 6488 * s2io_ioctl - Entry point for the Ioctl
1da177e4
LT
6489 * @dev : Device pointer.
6490 * @ifr : An IOCTL specefic structure, that can contain a pointer to
6491 * a proprietary structure used to pass information to the driver.
6492 * @cmd : This is used to distinguish between the different commands that
6493 * can be passed to the IOCTL functions.
6494 * Description:
20346722 6495 * Currently there are no special functionality supported in IOCTL, hence
6496 * function always return EOPNOTSUPPORTED
1da177e4
LT
6497 */
6498
ac1f60db 6499static int s2io_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1da177e4
LT
6500{
6501 return -EOPNOTSUPP;
6502}
6503
6504/**
6505 * s2io_change_mtu - entry point to change MTU size for the device.
6506 * @dev : device pointer.
6507 * @new_mtu : the new MTU size for the device.
6508 * Description: A driver entry point to change MTU size for the device.
6509 * Before changing the MTU the device must be stopped.
6510 * Return value:
6511 * 0 on success and an appropriate (-)ve integer as defined in errno.h
6512 * file on failure.
6513 */
6514
ac1f60db 6515static int s2io_change_mtu(struct net_device *dev, int new_mtu)
1da177e4 6516{
1ee6dd77 6517 struct s2io_nic *sp = dev->priv;
9f74ffde 6518 int ret = 0;
1da177e4
LT
6519
6520 if ((new_mtu < MIN_MTU) || (new_mtu > S2IO_JUMBO_SIZE)) {
6521 DBG_PRINT(ERR_DBG, "%s: MTU size is invalid.\n",
6522 dev->name);
6523 return -EPERM;
6524 }
6525
1da177e4 6526 dev->mtu = new_mtu;
d8892c6e 6527 if (netif_running(dev)) {
e6a8fee2 6528 s2io_card_down(sp);
d8892c6e 6529 netif_stop_queue(dev);
9f74ffde
SH
6530 ret = s2io_card_up(sp);
6531 if (ret) {
d8892c6e 6532 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
6533 __FUNCTION__);
9f74ffde 6534 return ret;
d8892c6e 6535 }
6536 if (netif_queue_stopped(dev))
6537 netif_wake_queue(dev);
6538 } else { /* Device is down */
1ee6dd77 6539 struct XENA_dev_config __iomem *bar0 = sp->bar0;
d8892c6e 6540 u64 val64 = new_mtu;
6541
6542 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
6543 }
1da177e4 6544
9f74ffde 6545 return ret;
1da177e4
LT
6546}
6547
6548/**
6549 * s2io_tasklet - Bottom half of the ISR.
6550 * @dev_adr : address of the device structure in dma_addr_t format.
6551 * Description:
6552 * This is the tasklet or the bottom half of the ISR. This is
20346722 6553 * an extension of the ISR which is scheduled by the scheduler to be run
1da177e4 6554 * when the load on the CPU is low. All low priority tasks of the ISR can
20346722 6555 * be pushed into the tasklet. For now the tasklet is used only to
1da177e4
LT
6556 * replenish the Rx buffers in the Rx buffer descriptors.
6557 * Return value:
6558 * void.
6559 */
6560
6561static void s2io_tasklet(unsigned long dev_addr)
6562{
6563 struct net_device *dev = (struct net_device *) dev_addr;
1ee6dd77 6564 struct s2io_nic *sp = dev->priv;
1da177e4 6565 int i, ret;
1ee6dd77 6566 struct mac_info *mac_control;
1da177e4
LT
6567 struct config_param *config;
6568
6569 mac_control = &sp->mac_control;
6570 config = &sp->config;
6571
6572 if (!TASKLET_IN_USE) {
6573 for (i = 0; i < config->rx_ring_num; i++) {
6574 ret = fill_rx_buffers(sp, i);
6575 if (ret == -ENOMEM) {
0c61ed5f 6576 DBG_PRINT(INFO_DBG, "%s: Out of ",
1da177e4 6577 dev->name);
491976b2 6578 DBG_PRINT(INFO_DBG, "memory in tasklet\n");
1da177e4
LT
6579 break;
6580 } else if (ret == -EFILL) {
0c61ed5f 6581 DBG_PRINT(INFO_DBG,
1da177e4
LT
6582 "%s: Rx Ring %d is full\n",
6583 dev->name, i);
6584 break;
6585 }
6586 }
6587 clear_bit(0, (&sp->tasklet_status));
6588 }
6589}
6590
6591/**
6592 * s2io_set_link - Set the LInk status
6593 * @data: long pointer to device private structue
6594 * Description: Sets the link status for the adapter
6595 */
6596
c4028958 6597static void s2io_set_link(struct work_struct *work)
1da177e4 6598{
1ee6dd77 6599 struct s2io_nic *nic = container_of(work, struct s2io_nic, set_link_task);
1da177e4 6600 struct net_device *dev = nic->dev;
1ee6dd77 6601 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1da177e4
LT
6602 register u64 val64;
6603 u16 subid;
6604
22747d6b
FR
6605 rtnl_lock();
6606
6607 if (!netif_running(dev))
6608 goto out_unlock;
6609
92b84437 6610 if (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(nic->state))) {
1da177e4 6611 /* The card is being reset, no point doing anything */
22747d6b 6612 goto out_unlock;
1da177e4
LT
6613 }
6614
6615 subid = nic->pdev->subsystem_device;
a371a07d 6616 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
6617 /*
6618 * Allow a small delay for the NICs self initiated
6619 * cleanup to complete.
6620 */
6621 msleep(100);
6622 }
1da177e4
LT
6623
6624 val64 = readq(&bar0->adapter_status);
19a60522
SS
6625 if (LINK_IS_UP(val64)) {
6626 if (!(readq(&bar0->adapter_control) & ADAPTER_CNTL_EN)) {
6627 if (verify_xena_quiescence(nic)) {
6628 val64 = readq(&bar0->adapter_control);
6629 val64 |= ADAPTER_CNTL_EN;
1da177e4 6630 writeq(val64, &bar0->adapter_control);
19a60522
SS
6631 if (CARDS_WITH_FAULTY_LINK_INDICATORS(
6632 nic->device_type, subid)) {
6633 val64 = readq(&bar0->gpio_control);
6634 val64 |= GPIO_CTRL_GPIO_0;
6635 writeq(val64, &bar0->gpio_control);
6636 val64 = readq(&bar0->gpio_control);
6637 } else {
6638 val64 |= ADAPTER_LED_ON;
6639 writeq(val64, &bar0->adapter_control);
a371a07d 6640 }
1da177e4 6641 nic->device_enabled_once = TRUE;
19a60522
SS
6642 } else {
6643 DBG_PRINT(ERR_DBG, "%s: Error: ", dev->name);
6644 DBG_PRINT(ERR_DBG, "device is not Quiescent\n");
6645 netif_stop_queue(dev);
1da177e4 6646 }
19a60522 6647 }
92c48799
SS
6648 val64 = readq(&bar0->adapter_control);
6649 val64 |= ADAPTER_LED_ON;
6650 writeq(val64, &bar0->adapter_control);
6651 s2io_link(nic, LINK_UP);
19a60522
SS
6652 } else {
6653 if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
6654 subid)) {
6655 val64 = readq(&bar0->gpio_control);
6656 val64 &= ~GPIO_CTRL_GPIO_0;
6657 writeq(val64, &bar0->gpio_control);
6658 val64 = readq(&bar0->gpio_control);
1da177e4 6659 }
92c48799
SS
6660 /* turn off LED */
6661 val64 = readq(&bar0->adapter_control);
6662 val64 = val64 &(~ADAPTER_LED_ON);
6663 writeq(val64, &bar0->adapter_control);
19a60522 6664 s2io_link(nic, LINK_DOWN);
1da177e4 6665 }
92b84437 6666 clear_bit(__S2IO_STATE_LINK_TASK, &(nic->state));
22747d6b
FR
6667
6668out_unlock:
d8d70caf 6669 rtnl_unlock();
1da177e4
LT
6670}
6671
1ee6dd77
RB
6672static int set_rxd_buffer_pointer(struct s2io_nic *sp, struct RxD_t *rxdp,
6673 struct buffAdd *ba,
6674 struct sk_buff **skb, u64 *temp0, u64 *temp1,
6675 u64 *temp2, int size)
5d3213cc
AR
6676{
6677 struct net_device *dev = sp->dev;
491abf25 6678 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
5d3213cc
AR
6679
6680 if ((sp->rxd_mode == RXD_MODE_1) && (rxdp->Host_Control == 0)) {
6d517a27 6681 struct RxD1 *rxdp1 = (struct RxD1 *)rxdp;
5d3213cc
AR
6682 /* allocate skb */
6683 if (*skb) {
6684 DBG_PRINT(INFO_DBG, "SKB is not NULL\n");
6685 /*
6686 * As Rx frame are not going to be processed,
6687 * using same mapped address for the Rxd
6688 * buffer pointer
6689 */
6d517a27 6690 rxdp1->Buffer0_ptr = *temp0;
5d3213cc
AR
6691 } else {
6692 *skb = dev_alloc_skb(size);
6693 if (!(*skb)) {
0c61ed5f 6694 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
c53d4945
SH
6695 DBG_PRINT(INFO_DBG, "memory to allocate ");
6696 DBG_PRINT(INFO_DBG, "1 buf mode SKBs\n");
6697 sp->mac_control.stats_info->sw_stat. \
6698 mem_alloc_fail_cnt++;
5d3213cc
AR
6699 return -ENOMEM ;
6700 }
8a4bdbaa 6701 sp->mac_control.stats_info->sw_stat.mem_allocated
491976b2 6702 += (*skb)->truesize;
5d3213cc
AR
6703 /* storing the mapped addr in a temp variable
6704 * such it will be used for next rxd whose
6705 * Host Control is NULL
6706 */
6d517a27 6707 rxdp1->Buffer0_ptr = *temp0 =
5d3213cc
AR
6708 pci_map_single( sp->pdev, (*skb)->data,
6709 size - NET_IP_ALIGN,
6710 PCI_DMA_FROMDEVICE);
491abf25
VP
6711 if( (rxdp1->Buffer0_ptr == 0) ||
6712 (rxdp1->Buffer0_ptr == DMA_ERROR_CODE)) {
6713 goto memalloc_failed;
6714 }
5d3213cc
AR
6715 rxdp->Host_Control = (unsigned long) (*skb);
6716 }
6717 } else if ((sp->rxd_mode == RXD_MODE_3B) && (rxdp->Host_Control == 0)) {
6d517a27 6718 struct RxD3 *rxdp3 = (struct RxD3 *)rxdp;
5d3213cc
AR
6719 /* Two buffer Mode */
6720 if (*skb) {
6d517a27
VP
6721 rxdp3->Buffer2_ptr = *temp2;
6722 rxdp3->Buffer0_ptr = *temp0;
6723 rxdp3->Buffer1_ptr = *temp1;
5d3213cc
AR
6724 } else {
6725 *skb = dev_alloc_skb(size);
2ceaac75 6726 if (!(*skb)) {
c53d4945
SH
6727 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
6728 DBG_PRINT(INFO_DBG, "memory to allocate ");
6729 DBG_PRINT(INFO_DBG, "2 buf mode SKBs\n");
6730 sp->mac_control.stats_info->sw_stat. \
6731 mem_alloc_fail_cnt++;
2ceaac75
DR
6732 return -ENOMEM;
6733 }
8a4bdbaa 6734 sp->mac_control.stats_info->sw_stat.mem_allocated
491976b2 6735 += (*skb)->truesize;
6d517a27 6736 rxdp3->Buffer2_ptr = *temp2 =
5d3213cc
AR
6737 pci_map_single(sp->pdev, (*skb)->data,
6738 dev->mtu + 4,
6739 PCI_DMA_FROMDEVICE);
491abf25
VP
6740 if( (rxdp3->Buffer2_ptr == 0) ||
6741 (rxdp3->Buffer2_ptr == DMA_ERROR_CODE)) {
6742 goto memalloc_failed;
6743 }
6d517a27 6744 rxdp3->Buffer0_ptr = *temp0 =
5d3213cc
AR
6745 pci_map_single( sp->pdev, ba->ba_0, BUF0_LEN,
6746 PCI_DMA_FROMDEVICE);
491abf25
VP
6747 if( (rxdp3->Buffer0_ptr == 0) ||
6748 (rxdp3->Buffer0_ptr == DMA_ERROR_CODE)) {
6749 pci_unmap_single (sp->pdev,
3e847423 6750 (dma_addr_t)rxdp3->Buffer2_ptr,
491abf25
VP
6751 dev->mtu + 4, PCI_DMA_FROMDEVICE);
6752 goto memalloc_failed;
6753 }
5d3213cc
AR
6754 rxdp->Host_Control = (unsigned long) (*skb);
6755
6756 /* Buffer-1 will be dummy buffer not used */
6d517a27 6757 rxdp3->Buffer1_ptr = *temp1 =
5d3213cc 6758 pci_map_single(sp->pdev, ba->ba_1, BUF1_LEN,
5d3213cc 6759 PCI_DMA_FROMDEVICE);
491abf25
VP
6760 if( (rxdp3->Buffer1_ptr == 0) ||
6761 (rxdp3->Buffer1_ptr == DMA_ERROR_CODE)) {
6762 pci_unmap_single (sp->pdev,
3e847423
AV
6763 (dma_addr_t)rxdp3->Buffer0_ptr,
6764 BUF0_LEN, PCI_DMA_FROMDEVICE);
6765 pci_unmap_single (sp->pdev,
6766 (dma_addr_t)rxdp3->Buffer2_ptr,
491abf25
VP
6767 dev->mtu + 4, PCI_DMA_FROMDEVICE);
6768 goto memalloc_failed;
6769 }
5d3213cc
AR
6770 }
6771 }
6772 return 0;
491abf25
VP
6773 memalloc_failed:
6774 stats->pci_map_fail_cnt++;
6775 stats->mem_freed += (*skb)->truesize;
6776 dev_kfree_skb(*skb);
6777 return -ENOMEM;
5d3213cc 6778}
491abf25 6779
1ee6dd77
RB
6780static void set_rxd_buffer_size(struct s2io_nic *sp, struct RxD_t *rxdp,
6781 int size)
5d3213cc
AR
6782{
6783 struct net_device *dev = sp->dev;
6784 if (sp->rxd_mode == RXD_MODE_1) {
6785 rxdp->Control_2 = SET_BUFFER0_SIZE_1( size - NET_IP_ALIGN);
6786 } else if (sp->rxd_mode == RXD_MODE_3B) {
6787 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
6788 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
6789 rxdp->Control_2 |= SET_BUFFER2_SIZE_3( dev->mtu + 4);
5d3213cc
AR
6790 }
6791}
6792
1ee6dd77 6793static int rxd_owner_bit_reset(struct s2io_nic *sp)
5d3213cc
AR
6794{
6795 int i, j, k, blk_cnt = 0, size;
1ee6dd77 6796 struct mac_info * mac_control = &sp->mac_control;
5d3213cc
AR
6797 struct config_param *config = &sp->config;
6798 struct net_device *dev = sp->dev;
1ee6dd77 6799 struct RxD_t *rxdp = NULL;
5d3213cc 6800 struct sk_buff *skb = NULL;
1ee6dd77 6801 struct buffAdd *ba = NULL;
5d3213cc
AR
6802 u64 temp0_64 = 0, temp1_64 = 0, temp2_64 = 0;
6803
6804 /* Calculate the size based on ring mode */
6805 size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
6806 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
6807 if (sp->rxd_mode == RXD_MODE_1)
6808 size += NET_IP_ALIGN;
6809 else if (sp->rxd_mode == RXD_MODE_3B)
6810 size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
5d3213cc
AR
6811
6812 for (i = 0; i < config->rx_ring_num; i++) {
6813 blk_cnt = config->rx_cfg[i].num_rxd /
6814 (rxd_count[sp->rxd_mode] +1);
6815
6816 for (j = 0; j < blk_cnt; j++) {
6817 for (k = 0; k < rxd_count[sp->rxd_mode]; k++) {
6818 rxdp = mac_control->rings[i].
6819 rx_blocks[j].rxds[k].virt_addr;
6d517a27 6820 if(sp->rxd_mode == RXD_MODE_3B)
5d3213cc 6821 ba = &mac_control->rings[i].ba[j][k];
ac1f90d6 6822 if (set_rxd_buffer_pointer(sp, rxdp, ba,
5d3213cc
AR
6823 &skb,(u64 *)&temp0_64,
6824 (u64 *)&temp1_64,
ac1f90d6
SS
6825 (u64 *)&temp2_64,
6826 size) == ENOMEM) {
6827 return 0;
6828 }
5d3213cc
AR
6829
6830 set_rxd_buffer_size(sp, rxdp, size);
6831 wmb();
6832 /* flip the Ownership bit to Hardware */
6833 rxdp->Control_1 |= RXD_OWN_XENA;
6834 }
6835 }
6836 }
6837 return 0;
6838
6839}
6840
1ee6dd77 6841static int s2io_add_isr(struct s2io_nic * sp)
1da177e4 6842{
e6a8fee2 6843 int ret = 0;
c92ca04b 6844 struct net_device *dev = sp->dev;
e6a8fee2 6845 int err = 0;
1da177e4 6846
eaae7f72 6847 if (sp->config.intr_type == MSI_X)
e6a8fee2
AR
6848 ret = s2io_enable_msi_x(sp);
6849 if (ret) {
6850 DBG_PRINT(ERR_DBG, "%s: Defaulting to INTA\n", dev->name);
eaae7f72 6851 sp->config.intr_type = INTA;
20346722 6852 }
1da177e4 6853
1ee6dd77 6854 /* Store the values of the MSIX table in the struct s2io_nic structure */
e6a8fee2 6855 store_xmsi_data(sp);
c92ca04b 6856
e6a8fee2 6857 /* After proper initialization of H/W, register ISR */
eaae7f72 6858 if (sp->config.intr_type == MSI_X) {
fb6a825b 6859 int i, msix_tx_cnt=0,msix_rx_cnt=0;
c92ca04b 6860
e6a8fee2
AR
6861 for (i=1; (sp->s2io_entries[i].in_use == MSIX_FLG); i++) {
6862 if (sp->s2io_entries[i].type == MSIX_FIFO_TYPE) {
6863 sprintf(sp->desc[i], "%s:MSI-X-%d-TX",
6864 dev->name, i);
6865 err = request_irq(sp->entries[i].vector,
6866 s2io_msix_fifo_handle, 0, sp->desc[i],
6867 sp->s2io_entries[i].arg);
fb6a825b
SS
6868 /* If either data or addr is zero print it */
6869 if(!(sp->msix_info[i].addr &&
6870 sp->msix_info[i].data)) {
2450022a 6871 DBG_PRINT(ERR_DBG, "%s @ Addr:0x%llx "
fb6a825b
SS
6872 "Data:0x%lx\n",sp->desc[i],
6873 (unsigned long long)
6874 sp->msix_info[i].addr,
6875 (unsigned long)
6876 ntohl(sp->msix_info[i].data));
6877 } else {
6878 msix_tx_cnt++;
6879 }
e6a8fee2
AR
6880 } else {
6881 sprintf(sp->desc[i], "%s:MSI-X-%d-RX",
6882 dev->name, i);
6883 err = request_irq(sp->entries[i].vector,
6884 s2io_msix_ring_handle, 0, sp->desc[i],
6885 sp->s2io_entries[i].arg);
fb6a825b
SS
6886 /* If either data or addr is zero print it */
6887 if(!(sp->msix_info[i].addr &&
6888 sp->msix_info[i].data)) {
2450022a 6889 DBG_PRINT(ERR_DBG, "%s @ Addr:0x%llx "
fb6a825b
SS
6890 "Data:0x%lx\n",sp->desc[i],
6891 (unsigned long long)
6892 sp->msix_info[i].addr,
6893 (unsigned long)
6894 ntohl(sp->msix_info[i].data));
6895 } else {
6896 msix_rx_cnt++;
6897 }
c92ca04b 6898 }
e6a8fee2 6899 if (err) {
18b2b7bd 6900 remove_msix_isr(sp);
e6a8fee2
AR
6901 DBG_PRINT(ERR_DBG,"%s:MSI-X-%d registration "
6902 "failed\n", dev->name, i);
18b2b7bd
SH
6903 DBG_PRINT(ERR_DBG, "%s: defaulting to INTA\n",
6904 dev->name);
6905 sp->config.intr_type = INTA;
6906 break;
e6a8fee2
AR
6907 }
6908 sp->s2io_entries[i].in_use = MSIX_REGISTERED_SUCCESS;
6909 }
18b2b7bd
SH
6910 if (!err) {
6911 printk(KERN_INFO "MSI-X-TX %d entries enabled\n",
6912 msix_tx_cnt);
6913 printk(KERN_INFO "MSI-X-RX %d entries enabled\n",
6914 msix_rx_cnt);
6915 }
e6a8fee2 6916 }
eaae7f72 6917 if (sp->config.intr_type == INTA) {
e6a8fee2
AR
6918 err = request_irq((int) sp->pdev->irq, s2io_isr, IRQF_SHARED,
6919 sp->name, dev);
6920 if (err) {
6921 DBG_PRINT(ERR_DBG, "%s: ISR registration failed\n",
6922 dev->name);
6923 return -1;
6924 }
6925 }
6926 return 0;
6927}
1ee6dd77 6928static void s2io_rem_isr(struct s2io_nic * sp)
e6a8fee2 6929{
18b2b7bd
SH
6930 if (sp->config.intr_type == MSI_X)
6931 remove_msix_isr(sp);
6932 else
6933 remove_inta_isr(sp);
e6a8fee2
AR
6934}
6935
d796fdb7 6936static void do_s2io_card_down(struct s2io_nic * sp, int do_io)
e6a8fee2
AR
6937{
6938 int cnt = 0;
1ee6dd77 6939 struct XENA_dev_config __iomem *bar0 = sp->bar0;
e6a8fee2
AR
6940 unsigned long flags;
6941 register u64 val64 = 0;
5f490c96
SH
6942 struct config_param *config;
6943 config = &sp->config;
e6a8fee2 6944
9f74ffde
SH
6945 if (!is_s2io_card_up(sp))
6946 return;
6947
e6a8fee2
AR
6948 del_timer_sync(&sp->alarm_timer);
6949 /* If s2io_set_link task is executing, wait till it completes. */
92b84437 6950 while (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(sp->state))) {
e6a8fee2
AR
6951 msleep(50);
6952 }
92b84437 6953 clear_bit(__S2IO_STATE_CARD_UP, &sp->state);
e6a8fee2 6954
5f490c96
SH
6955 /* Disable napi */
6956 if (config->napi)
6957 napi_disable(&sp->napi);
6958
e6a8fee2 6959 /* disable Tx and Rx traffic on the NIC */
d796fdb7
LV
6960 if (do_io)
6961 stop_nic(sp);
e6a8fee2
AR
6962
6963 s2io_rem_isr(sp);
1da177e4
LT
6964
6965 /* Kill tasklet. */
6966 tasklet_kill(&sp->task);
6967
6968 /* Check if the device is Quiescent and then Reset the NIC */
d796fdb7 6969 while(do_io) {
5d3213cc
AR
6970 /* As per the HW requirement we need to replenish the
6971 * receive buffer to avoid the ring bump. Since there is
6972 * no intention of processing the Rx frame at this pointwe are
6973 * just settting the ownership bit of rxd in Each Rx
6974 * ring to HW and set the appropriate buffer size
6975 * based on the ring mode
6976 */
6977 rxd_owner_bit_reset(sp);
6978
1da177e4 6979 val64 = readq(&bar0->adapter_status);
19a60522
SS
6980 if (verify_xena_quiescence(sp)) {
6981 if(verify_pcc_quiescent(sp, sp->device_enabled_once))
1da177e4
LT
6982 break;
6983 }
6984
6985 msleep(50);
6986 cnt++;
6987 if (cnt == 10) {
6988 DBG_PRINT(ERR_DBG,
6989 "s2io_close:Device not Quiescent ");
6990 DBG_PRINT(ERR_DBG, "adaper status reads 0x%llx\n",
6991 (unsigned long long) val64);
6992 break;
6993 }
d796fdb7
LV
6994 }
6995 if (do_io)
6996 s2io_reset(sp);
1da177e4 6997
7ba013ac 6998 spin_lock_irqsave(&sp->tx_lock, flags);
6999 /* Free all Tx buffers */
1da177e4 7000 free_tx_buffers(sp);
7ba013ac 7001 spin_unlock_irqrestore(&sp->tx_lock, flags);
7002
7003 /* Free all Rx buffers */
7004 spin_lock_irqsave(&sp->rx_lock, flags);
1da177e4 7005 free_rx_buffers(sp);
7ba013ac 7006 spin_unlock_irqrestore(&sp->rx_lock, flags);
1da177e4 7007
92b84437 7008 clear_bit(__S2IO_STATE_LINK_TASK, &(sp->state));
1da177e4
LT
7009}
7010
d796fdb7
LV
7011static void s2io_card_down(struct s2io_nic * sp)
7012{
7013 do_s2io_card_down(sp, 1);
7014}
7015
1ee6dd77 7016static int s2io_card_up(struct s2io_nic * sp)
1da177e4 7017{
cc6e7c44 7018 int i, ret = 0;
1ee6dd77 7019 struct mac_info *mac_control;
1da177e4
LT
7020 struct config_param *config;
7021 struct net_device *dev = (struct net_device *) sp->dev;
e6a8fee2 7022 u16 interruptible;
1da177e4
LT
7023
7024 /* Initialize the H/W I/O registers */
9f74ffde
SH
7025 ret = init_nic(sp);
7026 if (ret != 0) {
1da177e4
LT
7027 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
7028 dev->name);
9f74ffde
SH
7029 if (ret != -EIO)
7030 s2io_reset(sp);
7031 return ret;
1da177e4
LT
7032 }
7033
20346722 7034 /*
7035 * Initializing the Rx buffers. For now we are considering only 1
1da177e4
LT
7036 * Rx ring and initializing buffers into 30 Rx blocks
7037 */
7038 mac_control = &sp->mac_control;
7039 config = &sp->config;
7040
7041 for (i = 0; i < config->rx_ring_num; i++) {
7042 if ((ret = fill_rx_buffers(sp, i))) {
7043 DBG_PRINT(ERR_DBG, "%s: Out of memory in Open\n",
7044 dev->name);
7045 s2io_reset(sp);
7046 free_rx_buffers(sp);
7047 return -ENOMEM;
7048 }
7049 DBG_PRINT(INFO_DBG, "Buf in ring:%d is %d:\n", i,
7050 atomic_read(&sp->rx_bufs_left[i]));
7051 }
5f490c96
SH
7052
7053 /* Initialise napi */
7054 if (config->napi)
7055 napi_enable(&sp->napi);
7056
19a60522
SS
7057 /* Maintain the state prior to the open */
7058 if (sp->promisc_flg)
7059 sp->promisc_flg = 0;
7060 if (sp->m_cast_flg) {
7061 sp->m_cast_flg = 0;
7062 sp->all_multi_pos= 0;
7063 }
1da177e4
LT
7064
7065 /* Setting its receive mode */
7066 s2io_set_multicast(dev);
7067
7d3d0439 7068 if (sp->lro) {
b41477f3 7069 /* Initialize max aggregatable pkts per session based on MTU */
7d3d0439
RA
7070 sp->lro_max_aggr_per_sess = ((1<<16) - 1) / dev->mtu;
7071 /* Check if we can use(if specified) user provided value */
7072 if (lro_max_pkts < sp->lro_max_aggr_per_sess)
7073 sp->lro_max_aggr_per_sess = lro_max_pkts;
7074 }
7075
1da177e4
LT
7076 /* Enable Rx Traffic and interrupts on the NIC */
7077 if (start_nic(sp)) {
7078 DBG_PRINT(ERR_DBG, "%s: Starting NIC failed\n", dev->name);
1da177e4 7079 s2io_reset(sp);
e6a8fee2
AR
7080 free_rx_buffers(sp);
7081 return -ENODEV;
7082 }
7083
7084 /* Add interrupt service routine */
7085 if (s2io_add_isr(sp) != 0) {
eaae7f72 7086 if (sp->config.intr_type == MSI_X)
e6a8fee2
AR
7087 s2io_rem_isr(sp);
7088 s2io_reset(sp);
1da177e4
LT
7089 free_rx_buffers(sp);
7090 return -ENODEV;
7091 }
7092
25fff88e 7093 S2IO_TIMER_CONF(sp->alarm_timer, s2io_alarm_handle, sp, (HZ/2));
7094
e6a8fee2
AR
7095 /* Enable tasklet for the device */
7096 tasklet_init(&sp->task, s2io_tasklet, (unsigned long) dev);
7097
7098 /* Enable select interrupts */
9caab458 7099 en_dis_err_alarms(sp, ENA_ALL_INTRS, ENABLE_INTRS);
eaae7f72 7100 if (sp->config.intr_type != INTA)
e6a8fee2
AR
7101 en_dis_able_nic_intrs(sp, ENA_ALL_INTRS, DISABLE_INTRS);
7102 else {
7103 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
9caab458 7104 interruptible |= TX_PIC_INTR;
e6a8fee2
AR
7105 en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
7106 }
7107
92b84437 7108 set_bit(__S2IO_STATE_CARD_UP, &sp->state);
1da177e4
LT
7109 return 0;
7110}
7111
20346722 7112/**
1da177e4
LT
7113 * s2io_restart_nic - Resets the NIC.
7114 * @data : long pointer to the device private structure
7115 * Description:
7116 * This function is scheduled to be run by the s2io_tx_watchdog
20346722 7117 * function after 0.5 secs to reset the NIC. The idea is to reduce
1da177e4
LT
7118 * the run time of the watch dog routine which is run holding a
7119 * spin lock.
7120 */
7121
c4028958 7122static void s2io_restart_nic(struct work_struct *work)
1da177e4 7123{
1ee6dd77 7124 struct s2io_nic *sp = container_of(work, struct s2io_nic, rst_timer_task);
c4028958 7125 struct net_device *dev = sp->dev;
1da177e4 7126
22747d6b
FR
7127 rtnl_lock();
7128
7129 if (!netif_running(dev))
7130 goto out_unlock;
7131
e6a8fee2 7132 s2io_card_down(sp);
1da177e4
LT
7133 if (s2io_card_up(sp)) {
7134 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
7135 dev->name);
7136 }
7137 netif_wake_queue(dev);
7138 DBG_PRINT(ERR_DBG, "%s: was reset by Tx watchdog timer\n",
7139 dev->name);
22747d6b
FR
7140out_unlock:
7141 rtnl_unlock();
1da177e4
LT
7142}
7143
20346722 7144/**
7145 * s2io_tx_watchdog - Watchdog for transmit side.
1da177e4
LT
7146 * @dev : Pointer to net device structure
7147 * Description:
7148 * This function is triggered if the Tx Queue is stopped
7149 * for a pre-defined amount of time when the Interface is still up.
7150 * If the Interface is jammed in such a situation, the hardware is
7151 * reset (by s2io_close) and restarted again (by s2io_open) to
7152 * overcome any problem that might have been caused in the hardware.
7153 * Return value:
7154 * void
7155 */
7156
7157static void s2io_tx_watchdog(struct net_device *dev)
7158{
1ee6dd77 7159 struct s2io_nic *sp = dev->priv;
1da177e4
LT
7160
7161 if (netif_carrier_ok(dev)) {
c53d4945 7162 sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt++;
1da177e4 7163 schedule_work(&sp->rst_timer_task);
bd1034f0 7164 sp->mac_control.stats_info->sw_stat.soft_reset_cnt++;
1da177e4
LT
7165 }
7166}
7167
7168/**
7169 * rx_osm_handler - To perform some OS related operations on SKB.
7170 * @sp: private member of the device structure,pointer to s2io_nic structure.
7171 * @skb : the socket buffer pointer.
7172 * @len : length of the packet
7173 * @cksum : FCS checksum of the frame.
7174 * @ring_no : the ring from which this RxD was extracted.
20346722 7175 * Description:
b41477f3 7176 * This function is called by the Rx interrupt serivce routine to perform
1da177e4
LT
7177 * some OS related operations on the SKB before passing it to the upper
7178 * layers. It mainly checks if the checksum is OK, if so adds it to the
7179 * SKBs cksum variable, increments the Rx packet count and passes the SKB
7180 * to the upper layer. If the checksum is wrong, it increments the Rx
7181 * packet error count, frees the SKB and returns error.
7182 * Return value:
7183 * SUCCESS on success and -1 on failure.
7184 */
1ee6dd77 7185static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp)
1da177e4 7186{
1ee6dd77 7187 struct s2io_nic *sp = ring_data->nic;
1da177e4 7188 struct net_device *dev = (struct net_device *) sp->dev;
20346722 7189 struct sk_buff *skb = (struct sk_buff *)
7190 ((unsigned long) rxdp->Host_Control);
7191 int ring_no = ring_data->ring_no;
1da177e4 7192 u16 l3_csum, l4_csum;
863c11a9 7193 unsigned long long err = rxdp->Control_1 & RXD_T_CODE;
1ee6dd77 7194 struct lro *lro;
f9046eb3 7195 u8 err_mask;
da6971d8 7196
20346722 7197 skb->dev = dev;
c92ca04b 7198
863c11a9 7199 if (err) {
bd1034f0
AR
7200 /* Check for parity error */
7201 if (err & 0x1) {
7202 sp->mac_control.stats_info->sw_stat.parity_err_cnt++;
7203 }
f9046eb3
OH
7204 err_mask = err >> 48;
7205 switch(err_mask) {
491976b2
SH
7206 case 1:
7207 sp->mac_control.stats_info->sw_stat.
7208 rx_parity_err_cnt++;
7209 break;
7210
7211 case 2:
7212 sp->mac_control.stats_info->sw_stat.
7213 rx_abort_cnt++;
7214 break;
7215
7216 case 3:
7217 sp->mac_control.stats_info->sw_stat.
7218 rx_parity_abort_cnt++;
7219 break;
7220
7221 case 4:
7222 sp->mac_control.stats_info->sw_stat.
7223 rx_rda_fail_cnt++;
7224 break;
7225
7226 case 5:
7227 sp->mac_control.stats_info->sw_stat.
7228 rx_unkn_prot_cnt++;
7229 break;
7230
7231 case 6:
7232 sp->mac_control.stats_info->sw_stat.
7233 rx_fcs_err_cnt++;
7234 break;
bd1034f0 7235
491976b2
SH
7236 case 7:
7237 sp->mac_control.stats_info->sw_stat.
7238 rx_buf_size_err_cnt++;
7239 break;
7240
7241 case 8:
7242 sp->mac_control.stats_info->sw_stat.
7243 rx_rxd_corrupt_cnt++;
7244 break;
7245
7246 case 15:
7247 sp->mac_control.stats_info->sw_stat.
7248 rx_unkn_err_cnt++;
7249 break;
7250 }
863c11a9
AR
7251 /*
7252 * Drop the packet if bad transfer code. Exception being
7253 * 0x5, which could be due to unsupported IPv6 extension header.
7254 * In this case, we let stack handle the packet.
7255 * Note that in this case, since checksum will be incorrect,
7256 * stack will validate the same.
7257 */
f9046eb3
OH
7258 if (err_mask != 0x5) {
7259 DBG_PRINT(ERR_DBG, "%s: Rx error Value: 0x%x\n",
7260 dev->name, err_mask);
863c11a9 7261 sp->stats.rx_crc_errors++;
8a4bdbaa 7262 sp->mac_control.stats_info->sw_stat.mem_freed
491976b2 7263 += skb->truesize;
863c11a9
AR
7264 dev_kfree_skb(skb);
7265 atomic_dec(&sp->rx_bufs_left[ring_no]);
7266 rxdp->Host_Control = 0;
7267 return 0;
7268 }
20346722 7269 }
1da177e4 7270
20346722 7271 /* Updating statistics */
573608e4 7272 sp->stats.rx_packets++;
20346722 7273 rxdp->Host_Control = 0;
da6971d8
AR
7274 if (sp->rxd_mode == RXD_MODE_1) {
7275 int len = RXD_GET_BUFFER0_SIZE_1(rxdp->Control_2);
20346722 7276
da6971d8
AR
7277 sp->stats.rx_bytes += len;
7278 skb_put(skb, len);
7279
6d517a27 7280 } else if (sp->rxd_mode == RXD_MODE_3B) {
da6971d8
AR
7281 int get_block = ring_data->rx_curr_get_info.block_index;
7282 int get_off = ring_data->rx_curr_get_info.offset;
7283 int buf0_len = RXD_GET_BUFFER0_SIZE_3(rxdp->Control_2);
7284 int buf2_len = RXD_GET_BUFFER2_SIZE_3(rxdp->Control_2);
7285 unsigned char *buff = skb_push(skb, buf0_len);
7286
1ee6dd77 7287 struct buffAdd *ba = &ring_data->ba[get_block][get_off];
da6971d8
AR
7288 sp->stats.rx_bytes += buf0_len + buf2_len;
7289 memcpy(buff, ba->ba_0, buf0_len);
6d517a27 7290 skb_put(skb, buf2_len);
da6971d8 7291 }
20346722 7292
7d3d0439
RA
7293 if ((rxdp->Control_1 & TCP_OR_UDP_FRAME) && ((!sp->lro) ||
7294 (sp->lro && (!(rxdp->Control_1 & RXD_FRAME_IP_FRAG)))) &&
20346722 7295 (sp->rx_csum)) {
7296 l3_csum = RXD_GET_L3_CKSUM(rxdp->Control_1);
1da177e4
LT
7297 l4_csum = RXD_GET_L4_CKSUM(rxdp->Control_1);
7298 if ((l3_csum == L3_CKSUM_OK) && (l4_csum == L4_CKSUM_OK)) {
20346722 7299 /*
1da177e4
LT
7300 * NIC verifies if the Checksum of the received
7301 * frame is Ok or not and accordingly returns
7302 * a flag in the RxD.
7303 */
7304 skb->ip_summed = CHECKSUM_UNNECESSARY;
7d3d0439
RA
7305 if (sp->lro) {
7306 u32 tcp_len;
7307 u8 *tcp;
7308 int ret = 0;
7309
7310 ret = s2io_club_tcp_session(skb->data, &tcp,
43b7c451
SH
7311 &tcp_len, &lro,
7312 rxdp, sp);
7d3d0439
RA
7313 switch (ret) {
7314 case 3: /* Begin anew */
7315 lro->parent = skb;
7316 goto aggregate;
7317 case 1: /* Aggregate */
7318 {
7319 lro_append_pkt(sp, lro,
7320 skb, tcp_len);
7321 goto aggregate;
7322 }
7323 case 4: /* Flush session */
7324 {
7325 lro_append_pkt(sp, lro,
7326 skb, tcp_len);
7327 queue_rx_frame(lro->parent);
7328 clear_lro_session(lro);
7329 sp->mac_control.stats_info->
7330 sw_stat.flush_max_pkts++;
7331 goto aggregate;
7332 }
7333 case 2: /* Flush both */
7334 lro->parent->data_len =
7335 lro->frags_len;
7336 sp->mac_control.stats_info->
7337 sw_stat.sending_both++;
7338 queue_rx_frame(lro->parent);
7339 clear_lro_session(lro);
7340 goto send_up;
7341 case 0: /* sessions exceeded */
c92ca04b
AR
7342 case -1: /* non-TCP or not
7343 * L2 aggregatable
7344 */
7d3d0439
RA
7345 case 5: /*
7346 * First pkt in session not
7347 * L3/L4 aggregatable
7348 */
7349 break;
7350 default:
7351 DBG_PRINT(ERR_DBG,
7352 "%s: Samadhana!!\n",
7353 __FUNCTION__);
7354 BUG();
7355 }
7356 }
1da177e4 7357 } else {
20346722 7358 /*
7359 * Packet with erroneous checksum, let the
1da177e4
LT
7360 * upper layers deal with it.
7361 */
7362 skb->ip_summed = CHECKSUM_NONE;
7363 }
7364 } else {
7365 skb->ip_summed = CHECKSUM_NONE;
7366 }
491976b2 7367 sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
7d3d0439
RA
7368 if (!sp->lro) {
7369 skb->protocol = eth_type_trans(skb, dev);
926930b2
SS
7370 if ((sp->vlgrp && RXD_GET_VLAN_TAG(rxdp->Control_2) &&
7371 vlan_strip_flag)) {
7d3d0439 7372 /* Queueing the vlan frame to the upper layer */
db874e65
SS
7373 if (napi)
7374 vlan_hwaccel_receive_skb(skb, sp->vlgrp,
7375 RXD_GET_VLAN_TAG(rxdp->Control_2));
7376 else
7377 vlan_hwaccel_rx(skb, sp->vlgrp,
7378 RXD_GET_VLAN_TAG(rxdp->Control_2));
7d3d0439 7379 } else {
db874e65
SS
7380 if (napi)
7381 netif_receive_skb(skb);
7382 else
7383 netif_rx(skb);
7d3d0439 7384 }
7d3d0439
RA
7385 } else {
7386send_up:
7387 queue_rx_frame(skb);
6aa20a22 7388 }
1da177e4 7389 dev->last_rx = jiffies;
7d3d0439 7390aggregate:
1da177e4 7391 atomic_dec(&sp->rx_bufs_left[ring_no]);
1da177e4
LT
7392 return SUCCESS;
7393}
7394
7395/**
7396 * s2io_link - stops/starts the Tx queue.
7397 * @sp : private member of the device structure, which is a pointer to the
7398 * s2io_nic structure.
7399 * @link : inidicates whether link is UP/DOWN.
7400 * Description:
7401 * This function stops/starts the Tx queue depending on whether the link
20346722 7402 * status of the NIC is is down or up. This is called by the Alarm
7403 * interrupt handler whenever a link change interrupt comes up.
1da177e4
LT
7404 * Return value:
7405 * void.
7406 */
7407
1ee6dd77 7408static void s2io_link(struct s2io_nic * sp, int link)
1da177e4
LT
7409{
7410 struct net_device *dev = (struct net_device *) sp->dev;
7411
7412 if (link != sp->last_link_state) {
7413 if (link == LINK_DOWN) {
7414 DBG_PRINT(ERR_DBG, "%s: Link down\n", dev->name);
7415 netif_carrier_off(dev);
491976b2 7416 if(sp->mac_control.stats_info->sw_stat.link_up_cnt)
8a4bdbaa 7417 sp->mac_control.stats_info->sw_stat.link_up_time =
491976b2
SH
7418 jiffies - sp->start_time;
7419 sp->mac_control.stats_info->sw_stat.link_down_cnt++;
1da177e4
LT
7420 } else {
7421 DBG_PRINT(ERR_DBG, "%s: Link Up\n", dev->name);
491976b2 7422 if (sp->mac_control.stats_info->sw_stat.link_down_cnt)
8a4bdbaa 7423 sp->mac_control.stats_info->sw_stat.link_down_time =
491976b2
SH
7424 jiffies - sp->start_time;
7425 sp->mac_control.stats_info->sw_stat.link_up_cnt++;
1da177e4
LT
7426 netif_carrier_on(dev);
7427 }
7428 }
7429 sp->last_link_state = link;
491976b2 7430 sp->start_time = jiffies;
1da177e4
LT
7431}
7432
20346722 7433/**
7434 * s2io_init_pci -Initialization of PCI and PCI-X configuration registers .
7435 * @sp : private member of the device structure, which is a pointer to the
1da177e4
LT
7436 * s2io_nic structure.
7437 * Description:
7438 * This function initializes a few of the PCI and PCI-X configuration registers
7439 * with recommended values.
7440 * Return value:
7441 * void
7442 */
7443
1ee6dd77 7444static void s2io_init_pci(struct s2io_nic * sp)
1da177e4 7445{
20346722 7446 u16 pci_cmd = 0, pcix_cmd = 0;
1da177e4
LT
7447
7448 /* Enable Data Parity Error Recovery in PCI-X command register. */
7449 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
20346722 7450 &(pcix_cmd));
1da177e4 7451 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
20346722 7452 (pcix_cmd | 1));
1da177e4 7453 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
20346722 7454 &(pcix_cmd));
1da177e4
LT
7455
7456 /* Set the PErr Response bit in PCI command register. */
7457 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
7458 pci_write_config_word(sp->pdev, PCI_COMMAND,
7459 (pci_cmd | PCI_COMMAND_PARITY));
7460 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
1da177e4
LT
7461}
7462
9dc737a7
AR
7463static int s2io_verify_parm(struct pci_dev *pdev, u8 *dev_intr_type)
7464{
7465 if ( tx_fifo_num > 8) {
7466 DBG_PRINT(ERR_DBG, "s2io: Requested number of Tx fifos not "
7467 "supported\n");
7468 DBG_PRINT(ERR_DBG, "s2io: Default to 8 Tx fifos\n");
7469 tx_fifo_num = 8;
7470 }
7471 if ( rx_ring_num > 8) {
7472 DBG_PRINT(ERR_DBG, "s2io: Requested number of Rx rings not "
7473 "supported\n");
7474 DBG_PRINT(ERR_DBG, "s2io: Default to 8 Rx rings\n");
7475 rx_ring_num = 8;
7476 }
db874e65
SS
7477 if (*dev_intr_type != INTA)
7478 napi = 0;
7479
eccb8628 7480 if ((*dev_intr_type != INTA) && (*dev_intr_type != MSI_X)) {
9dc737a7
AR
7481 DBG_PRINT(ERR_DBG, "s2io: Wrong intr_type requested. "
7482 "Defaulting to INTA\n");
7483 *dev_intr_type = INTA;
7484 }
596c5c97 7485
9dc737a7
AR
7486 if ((*dev_intr_type == MSI_X) &&
7487 ((pdev->device != PCI_DEVICE_ID_HERC_WIN) &&
7488 (pdev->device != PCI_DEVICE_ID_HERC_UNI))) {
6aa20a22 7489 DBG_PRINT(ERR_DBG, "s2io: Xframe I does not support MSI_X. "
9dc737a7
AR
7490 "Defaulting to INTA\n");
7491 *dev_intr_type = INTA;
7492 }
fb6a825b 7493
6d517a27 7494 if ((rx_ring_mode != 1) && (rx_ring_mode != 2)) {
9dc737a7 7495 DBG_PRINT(ERR_DBG, "s2io: Requested ring mode not supported\n");
6d517a27
VP
7496 DBG_PRINT(ERR_DBG, "s2io: Defaulting to 1-buffer mode\n");
7497 rx_ring_mode = 1;
9dc737a7
AR
7498 }
7499 return SUCCESS;
7500}
7501
9fc93a41
SS
7502/**
7503 * rts_ds_steer - Receive traffic steering based on IPv4 or IPv6 TOS
7504 * or Traffic class respectively.
7505 * @nic: device peivate variable
7506 * Description: The function configures the receive steering to
7507 * desired receive ring.
7508 * Return Value: SUCCESS on success and
7509 * '-1' on failure (endian settings incorrect).
7510 */
7511static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring)
7512{
7513 struct XENA_dev_config __iomem *bar0 = nic->bar0;
7514 register u64 val64 = 0;
7515
7516 if (ds_codepoint > 63)
7517 return FAILURE;
7518
7519 val64 = RTS_DS_MEM_DATA(ring);
7520 writeq(val64, &bar0->rts_ds_mem_data);
7521
7522 val64 = RTS_DS_MEM_CTRL_WE |
7523 RTS_DS_MEM_CTRL_STROBE_NEW_CMD |
7524 RTS_DS_MEM_CTRL_OFFSET(ds_codepoint);
7525
7526 writeq(val64, &bar0->rts_ds_mem_ctrl);
7527
7528 return wait_for_cmd_complete(&bar0->rts_ds_mem_ctrl,
7529 RTS_DS_MEM_CTRL_STROBE_CMD_BEING_EXECUTED,
7530 S2IO_BIT_RESET);
7531}
7532
1da177e4 7533/**
20346722 7534 * s2io_init_nic - Initialization of the adapter .
1da177e4
LT
7535 * @pdev : structure containing the PCI related information of the device.
7536 * @pre: List of PCI devices supported by the driver listed in s2io_tbl.
7537 * Description:
7538 * The function initializes an adapter identified by the pci_dec structure.
20346722 7539 * All OS related initialization including memory and device structure and
7540 * initlaization of the device private variable is done. Also the swapper
7541 * control register is initialized to enable read and write into the I/O
1da177e4
LT
7542 * registers of the device.
7543 * Return value:
7544 * returns 0 on success and negative on failure.
7545 */
7546
7547static int __devinit
7548s2io_init_nic(struct pci_dev *pdev, const struct pci_device_id *pre)
7549{
1ee6dd77 7550 struct s2io_nic *sp;
1da177e4 7551 struct net_device *dev;
1da177e4
LT
7552 int i, j, ret;
7553 int dma_flag = FALSE;
7554 u32 mac_up, mac_down;
7555 u64 val64 = 0, tmp64 = 0;
1ee6dd77 7556 struct XENA_dev_config __iomem *bar0 = NULL;
1da177e4 7557 u16 subid;
1ee6dd77 7558 struct mac_info *mac_control;
1da177e4 7559 struct config_param *config;
541ae68f 7560 int mode;
cc6e7c44 7561 u8 dev_intr_type = intr_type;
0795af57 7562 DECLARE_MAC_BUF(mac);
1da177e4 7563
9dc737a7
AR
7564 if ((ret = s2io_verify_parm(pdev, &dev_intr_type)))
7565 return ret;
1da177e4
LT
7566
7567 if ((ret = pci_enable_device(pdev))) {
7568 DBG_PRINT(ERR_DBG,
7569 "s2io_init_nic: pci_enable_device failed\n");
7570 return ret;
7571 }
7572
1e7f0bd8 7573 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1da177e4
LT
7574 DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 64bit DMA\n");
7575 dma_flag = TRUE;
1da177e4 7576 if (pci_set_consistent_dma_mask
1e7f0bd8 7577 (pdev, DMA_64BIT_MASK)) {
1da177e4
LT
7578 DBG_PRINT(ERR_DBG,
7579 "Unable to obtain 64bit DMA for \
7580 consistent allocations\n");
7581 pci_disable_device(pdev);
7582 return -ENOMEM;
7583 }
1e7f0bd8 7584 } else if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
1da177e4
LT
7585 DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 32bit DMA\n");
7586 } else {
7587 pci_disable_device(pdev);
7588 return -ENOMEM;
7589 }
eccb8628
VP
7590 if ((ret = pci_request_regions(pdev, s2io_driver_name))) {
7591 DBG_PRINT(ERR_DBG, "%s: Request Regions failed - %x \n", __FUNCTION__, ret);
7592 pci_disable_device(pdev);
7593 return -ENODEV;
1da177e4
LT
7594 }
7595
1ee6dd77 7596 dev = alloc_etherdev(sizeof(struct s2io_nic));
1da177e4
LT
7597 if (dev == NULL) {
7598 DBG_PRINT(ERR_DBG, "Device allocation failed\n");
7599 pci_disable_device(pdev);
7600 pci_release_regions(pdev);
7601 return -ENODEV;
7602 }
7603
7604 pci_set_master(pdev);
7605 pci_set_drvdata(pdev, dev);
1da177e4
LT
7606 SET_NETDEV_DEV(dev, &pdev->dev);
7607
7608 /* Private member variable initialized to s2io NIC structure */
7609 sp = dev->priv;
1ee6dd77 7610 memset(sp, 0, sizeof(struct s2io_nic));
1da177e4
LT
7611 sp->dev = dev;
7612 sp->pdev = pdev;
1da177e4 7613 sp->high_dma_flag = dma_flag;
1da177e4 7614 sp->device_enabled_once = FALSE;
da6971d8
AR
7615 if (rx_ring_mode == 1)
7616 sp->rxd_mode = RXD_MODE_1;
7617 if (rx_ring_mode == 2)
7618 sp->rxd_mode = RXD_MODE_3B;
da6971d8 7619
eaae7f72 7620 sp->config.intr_type = dev_intr_type;
1da177e4 7621
541ae68f 7622 if ((pdev->device == PCI_DEVICE_ID_HERC_WIN) ||
7623 (pdev->device == PCI_DEVICE_ID_HERC_UNI))
7624 sp->device_type = XFRAME_II_DEVICE;
7625 else
7626 sp->device_type = XFRAME_I_DEVICE;
7627
43b7c451 7628 sp->lro = lro_enable;
6aa20a22 7629
1da177e4
LT
7630 /* Initialize some PCI/PCI-X fields of the NIC. */
7631 s2io_init_pci(sp);
7632
20346722 7633 /*
1da177e4 7634 * Setting the device configuration parameters.
20346722 7635 * Most of these parameters can be specified by the user during
7636 * module insertion as they are module loadable parameters. If
7637 * these parameters are not not specified during load time, they
1da177e4
LT
7638 * are initialized with default values.
7639 */
7640 mac_control = &sp->mac_control;
7641 config = &sp->config;
7642
596c5c97
SS
7643 config->napi = napi;
7644
1da177e4 7645 /* Tx side parameters. */
1da177e4
LT
7646 config->tx_fifo_num = tx_fifo_num;
7647 for (i = 0; i < MAX_TX_FIFOS; i++) {
7648 config->tx_cfg[i].fifo_len = tx_fifo_len[i];
7649 config->tx_cfg[i].fifo_priority = i;
7650 }
7651
20346722 7652 /* mapping the QoS priority to the configured fifos */
7653 for (i = 0; i < MAX_TX_FIFOS; i++)
7654 config->fifo_mapping[i] = fifo_map[config->tx_fifo_num][i];
7655
1da177e4
LT
7656 config->tx_intr_type = TXD_INT_TYPE_UTILZ;
7657 for (i = 0; i < config->tx_fifo_num; i++) {
7658 config->tx_cfg[i].f_no_snoop =
7659 (NO_SNOOP_TXD | NO_SNOOP_TXD_BUFFER);
7660 if (config->tx_cfg[i].fifo_len < 65) {
7661 config->tx_intr_type = TXD_INT_TYPE_PER_LIST;
7662 break;
7663 }
7664 }
fed5eccd
AR
7665 /* + 2 because one Txd for skb->data and one Txd for UFO */
7666 config->max_txds = MAX_SKB_FRAGS + 2;
1da177e4
LT
7667
7668 /* Rx side parameters. */
1da177e4
LT
7669 config->rx_ring_num = rx_ring_num;
7670 for (i = 0; i < MAX_RX_RINGS; i++) {
7671 config->rx_cfg[i].num_rxd = rx_ring_sz[i] *
da6971d8 7672 (rxd_count[sp->rxd_mode] + 1);
1da177e4
LT
7673 config->rx_cfg[i].ring_priority = i;
7674 }
7675
7676 for (i = 0; i < rx_ring_num; i++) {
7677 config->rx_cfg[i].ring_org = RING_ORG_BUFF1;
7678 config->rx_cfg[i].f_no_snoop =
7679 (NO_SNOOP_RXD | NO_SNOOP_RXD_BUFFER);
7680 }
7681
7682 /* Setting Mac Control parameters */
7683 mac_control->rmac_pause_time = rmac_pause_time;
7684 mac_control->mc_pause_threshold_q0q3 = mc_pause_threshold_q0q3;
7685 mac_control->mc_pause_threshold_q4q7 = mc_pause_threshold_q4q7;
7686
7687
7688 /* Initialize Ring buffer parameters. */
7689 for (i = 0; i < config->rx_ring_num; i++)
7690 atomic_set(&sp->rx_bufs_left[i], 0);
7691
7692 /* initialize the shared memory used by the NIC and the host */
7693 if (init_shared_mem(sp)) {
7694 DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n",
b41477f3 7695 dev->name);
1da177e4
LT
7696 ret = -ENOMEM;
7697 goto mem_alloc_failed;
7698 }
7699
7700 sp->bar0 = ioremap(pci_resource_start(pdev, 0),
7701 pci_resource_len(pdev, 0));
7702 if (!sp->bar0) {
19a60522 7703 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem1\n",
1da177e4
LT
7704 dev->name);
7705 ret = -ENOMEM;
7706 goto bar0_remap_failed;
7707 }
7708
7709 sp->bar1 = ioremap(pci_resource_start(pdev, 2),
7710 pci_resource_len(pdev, 2));
7711 if (!sp->bar1) {
19a60522 7712 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem2\n",
1da177e4
LT
7713 dev->name);
7714 ret = -ENOMEM;
7715 goto bar1_remap_failed;
7716 }
7717
7718 dev->irq = pdev->irq;
7719 dev->base_addr = (unsigned long) sp->bar0;
7720
7721 /* Initializing the BAR1 address as the start of the FIFO pointer. */
7722 for (j = 0; j < MAX_TX_FIFOS; j++) {
1ee6dd77 7723 mac_control->tx_FIFO_start[j] = (struct TxFIFO_element __iomem *)
1da177e4
LT
7724 (sp->bar1 + (j * 0x00020000));
7725 }
7726
7727 /* Driver entry points */
7728 dev->open = &s2io_open;
7729 dev->stop = &s2io_close;
7730 dev->hard_start_xmit = &s2io_xmit;
7731 dev->get_stats = &s2io_get_stats;
7732 dev->set_multicast_list = &s2io_set_multicast;
7733 dev->do_ioctl = &s2io_ioctl;
2fd37688 7734 dev->set_mac_address = &s2io_set_mac_addr;
1da177e4
LT
7735 dev->change_mtu = &s2io_change_mtu;
7736 SET_ETHTOOL_OPS(dev, &netdev_ethtool_ops);
be3a6b02 7737 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7738 dev->vlan_rx_register = s2io_vlan_rx_register;
20346722 7739
1da177e4
LT
7740 /*
7741 * will use eth_mac_addr() for dev->set_mac_address
7742 * mac address will be set every time dev->open() is called
7743 */
bea3348e 7744 netif_napi_add(dev, &sp->napi, s2io_poll, 32);
1da177e4 7745
612eff0e
BH
7746#ifdef CONFIG_NET_POLL_CONTROLLER
7747 dev->poll_controller = s2io_netpoll;
7748#endif
7749
1da177e4
LT
7750 dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
7751 if (sp->high_dma_flag == TRUE)
7752 dev->features |= NETIF_F_HIGHDMA;
1da177e4 7753 dev->features |= NETIF_F_TSO;
f83ef8c0 7754 dev->features |= NETIF_F_TSO6;
db874e65 7755 if ((sp->device_type & XFRAME_II_DEVICE) && (ufo)) {
fed5eccd
AR
7756 dev->features |= NETIF_F_UFO;
7757 dev->features |= NETIF_F_HW_CSUM;
7758 }
1da177e4
LT
7759
7760 dev->tx_timeout = &s2io_tx_watchdog;
7761 dev->watchdog_timeo = WATCH_DOG_TIMEOUT;
c4028958
DH
7762 INIT_WORK(&sp->rst_timer_task, s2io_restart_nic);
7763 INIT_WORK(&sp->set_link_task, s2io_set_link);
1da177e4 7764
e960fc5c 7765 pci_save_state(sp->pdev);
1da177e4
LT
7766
7767 /* Setting swapper control on the NIC, for proper reset operation */
7768 if (s2io_set_swapper(sp)) {
7769 DBG_PRINT(ERR_DBG, "%s:swapper settings are wrong\n",
7770 dev->name);
7771 ret = -EAGAIN;
7772 goto set_swap_failed;
7773 }
7774
541ae68f 7775 /* Verify if the Herc works on the slot its placed into */
7776 if (sp->device_type & XFRAME_II_DEVICE) {
7777 mode = s2io_verify_pci_mode(sp);
7778 if (mode < 0) {
7779 DBG_PRINT(ERR_DBG, "%s: ", __FUNCTION__);
7780 DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
7781 ret = -EBADSLT;
7782 goto set_swap_failed;
7783 }
7784 }
7785
7786 /* Not needed for Herc */
7787 if (sp->device_type & XFRAME_I_DEVICE) {
7788 /*
7789 * Fix for all "FFs" MAC address problems observed on
7790 * Alpha platforms
7791 */
7792 fix_mac_address(sp);
7793 s2io_reset(sp);
7794 }
1da177e4
LT
7795
7796 /*
1da177e4
LT
7797 * MAC address initialization.
7798 * For now only one mac address will be read and used.
7799 */
7800 bar0 = sp->bar0;
7801 val64 = RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
faa4f796 7802 RMAC_ADDR_CMD_MEM_OFFSET(0 + S2IO_MAC_ADDR_START_OFFSET);
1da177e4 7803 writeq(val64, &bar0->rmac_addr_cmd_mem);
c92ca04b 7804 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
9fc93a41 7805 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING, S2IO_BIT_RESET);
1da177e4
LT
7806 tmp64 = readq(&bar0->rmac_addr_data0_mem);
7807 mac_down = (u32) tmp64;
7808 mac_up = (u32) (tmp64 >> 32);
7809
1da177e4
LT
7810 sp->def_mac_addr[0].mac_addr[3] = (u8) (mac_up);
7811 sp->def_mac_addr[0].mac_addr[2] = (u8) (mac_up >> 8);
7812 sp->def_mac_addr[0].mac_addr[1] = (u8) (mac_up >> 16);
7813 sp->def_mac_addr[0].mac_addr[0] = (u8) (mac_up >> 24);
7814 sp->def_mac_addr[0].mac_addr[5] = (u8) (mac_down >> 16);
7815 sp->def_mac_addr[0].mac_addr[4] = (u8) (mac_down >> 24);
7816
1da177e4
LT
7817 /* Set the factory defined MAC address initially */
7818 dev->addr_len = ETH_ALEN;
7819 memcpy(dev->dev_addr, sp->def_mac_addr, ETH_ALEN);
2fd37688 7820 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
1da177e4 7821
faa4f796
SH
7822 /* initialize number of multicast & unicast MAC entries variables */
7823 if (sp->device_type == XFRAME_I_DEVICE) {
7824 config->max_mc_addr = S2IO_XENA_MAX_MC_ADDRESSES;
7825 config->max_mac_addr = S2IO_XENA_MAX_MAC_ADDRESSES;
7826 config->mc_start_offset = S2IO_XENA_MC_ADDR_START_OFFSET;
7827 } else if (sp->device_type == XFRAME_II_DEVICE) {
7828 config->max_mc_addr = S2IO_HERC_MAX_MC_ADDRESSES;
7829 config->max_mac_addr = S2IO_HERC_MAX_MAC_ADDRESSES;
7830 config->mc_start_offset = S2IO_HERC_MC_ADDR_START_OFFSET;
7831 }
7832
7833 /* store mac addresses from CAM to s2io_nic structure */
7834 do_s2io_store_unicast_mc(sp);
7835
c77dd43e
SS
7836 /* Store the values of the MSIX table in the s2io_nic structure */
7837 store_xmsi_data(sp);
b41477f3
AR
7838 /* reset Nic and bring it to known state */
7839 s2io_reset(sp);
7840
1da177e4 7841 /*
20346722 7842 * Initialize the tasklet status and link state flags
541ae68f 7843 * and the card state parameter
1da177e4 7844 */
1da177e4 7845 sp->tasklet_status = 0;
92b84437 7846 sp->state = 0;
1da177e4 7847
1da177e4
LT
7848 /* Initialize spinlocks */
7849 spin_lock_init(&sp->tx_lock);
db874e65
SS
7850
7851 if (!napi)
7852 spin_lock_init(&sp->put_lock);
7ba013ac 7853 spin_lock_init(&sp->rx_lock);
1da177e4 7854
20346722 7855 /*
7856 * SXE-002: Configure link and activity LED to init state
7857 * on driver load.
1da177e4
LT
7858 */
7859 subid = sp->pdev->subsystem_device;
7860 if ((subid & 0xFF) >= 0x07) {
7861 val64 = readq(&bar0->gpio_control);
7862 val64 |= 0x0000800000000000ULL;
7863 writeq(val64, &bar0->gpio_control);
7864 val64 = 0x0411040400000000ULL;
7865 writeq(val64, (void __iomem *) bar0 + 0x2700);
7866 val64 = readq(&bar0->gpio_control);
7867 }
7868
7869 sp->rx_csum = 1; /* Rx chksum verify enabled by default */
7870
7871 if (register_netdev(dev)) {
7872 DBG_PRINT(ERR_DBG, "Device registration failed\n");
7873 ret = -ENODEV;
7874 goto register_failed;
7875 }
9dc737a7 7876 s2io_vpd_read(sp);
0c61ed5f 7877 DBG_PRINT(ERR_DBG, "Copyright(c) 2002-2007 Neterion Inc.\n");
b41477f3 7878 DBG_PRINT(ERR_DBG, "%s: Neterion %s (rev %d)\n",dev->name,
44c10138 7879 sp->product_name, pdev->revision);
b41477f3
AR
7880 DBG_PRINT(ERR_DBG, "%s: Driver version %s\n", dev->name,
7881 s2io_driver_version);
0795af57
JP
7882 DBG_PRINT(ERR_DBG, "%s: MAC ADDR: %s\n",
7883 dev->name, print_mac(mac, dev->dev_addr));
19a60522 7884 DBG_PRINT(ERR_DBG, "SERIAL NUMBER: %s\n", sp->serial_num);
9dc737a7 7885 if (sp->device_type & XFRAME_II_DEVICE) {
0b1f7ebe 7886 mode = s2io_print_pci_mode(sp);
541ae68f 7887 if (mode < 0) {
9dc737a7 7888 DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
541ae68f 7889 ret = -EBADSLT;
9dc737a7 7890 unregister_netdev(dev);
541ae68f 7891 goto set_swap_failed;
7892 }
541ae68f 7893 }
9dc737a7
AR
7894 switch(sp->rxd_mode) {
7895 case RXD_MODE_1:
7896 DBG_PRINT(ERR_DBG, "%s: 1-Buffer receive mode enabled\n",
7897 dev->name);
7898 break;
7899 case RXD_MODE_3B:
7900 DBG_PRINT(ERR_DBG, "%s: 2-Buffer receive mode enabled\n",
7901 dev->name);
7902 break;
9dc737a7 7903 }
db874e65
SS
7904
7905 if (napi)
7906 DBG_PRINT(ERR_DBG, "%s: NAPI enabled\n", dev->name);
eaae7f72 7907 switch(sp->config.intr_type) {
9dc737a7
AR
7908 case INTA:
7909 DBG_PRINT(ERR_DBG, "%s: Interrupt type INTA\n", dev->name);
7910 break;
9dc737a7
AR
7911 case MSI_X:
7912 DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI-X\n", dev->name);
7913 break;
7914 }
7d3d0439
RA
7915 if (sp->lro)
7916 DBG_PRINT(ERR_DBG, "%s: Large receive offload enabled\n",
9dc737a7 7917 dev->name);
db874e65
SS
7918 if (ufo)
7919 DBG_PRINT(ERR_DBG, "%s: UDP Fragmentation Offload(UFO)"
7920 " enabled\n", dev->name);
7ba013ac 7921 /* Initialize device name */
9dc737a7 7922 sprintf(sp->name, "%s Neterion %s", dev->name, sp->product_name);
7ba013ac 7923
20346722 7924 /*
7925 * Make Link state as off at this point, when the Link change
7926 * interrupt comes the state will be automatically changed to
1da177e4
LT
7927 * the right state.
7928 */
7929 netif_carrier_off(dev);
1da177e4
LT
7930
7931 return 0;
7932
7933 register_failed:
7934 set_swap_failed:
7935 iounmap(sp->bar1);
7936 bar1_remap_failed:
7937 iounmap(sp->bar0);
7938 bar0_remap_failed:
7939 mem_alloc_failed:
7940 free_shared_mem(sp);
7941 pci_disable_device(pdev);
eccb8628 7942 pci_release_regions(pdev);
1da177e4
LT
7943 pci_set_drvdata(pdev, NULL);
7944 free_netdev(dev);
7945
7946 return ret;
7947}
7948
7949/**
20346722 7950 * s2io_rem_nic - Free the PCI device
1da177e4 7951 * @pdev: structure containing the PCI related information of the device.
20346722 7952 * Description: This function is called by the Pci subsystem to release a
1da177e4 7953 * PCI device and free up all resource held up by the device. This could
20346722 7954 * be in response to a Hot plug event or when the driver is to be removed
1da177e4
LT
7955 * from memory.
7956 */
7957
7958static void __devexit s2io_rem_nic(struct pci_dev *pdev)
7959{
7960 struct net_device *dev =
7961 (struct net_device *) pci_get_drvdata(pdev);
1ee6dd77 7962 struct s2io_nic *sp;
1da177e4
LT
7963
7964 if (dev == NULL) {
7965 DBG_PRINT(ERR_DBG, "Driver Data is NULL!!\n");
7966 return;
7967 }
7968
22747d6b
FR
7969 flush_scheduled_work();
7970
1da177e4
LT
7971 sp = dev->priv;
7972 unregister_netdev(dev);
7973
7974 free_shared_mem(sp);
7975 iounmap(sp->bar0);
7976 iounmap(sp->bar1);
eccb8628 7977 pci_release_regions(pdev);
1da177e4 7978 pci_set_drvdata(pdev, NULL);
1da177e4 7979 free_netdev(dev);
19a60522 7980 pci_disable_device(pdev);
1da177e4
LT
7981}
7982
7983/**
7984 * s2io_starter - Entry point for the driver
7985 * Description: This function is the entry point for the driver. It verifies
7986 * the module loadable parameters and initializes PCI configuration space.
7987 */
7988
43b7c451 7989static int __init s2io_starter(void)
1da177e4 7990{
29917620 7991 return pci_register_driver(&s2io_driver);
1da177e4
LT
7992}
7993
7994/**
20346722 7995 * s2io_closer - Cleanup routine for the driver
1da177e4
LT
7996 * Description: This function is the cleanup routine for the driver. It unregist * ers the driver.
7997 */
7998
372cc597 7999static __exit void s2io_closer(void)
1da177e4
LT
8000{
8001 pci_unregister_driver(&s2io_driver);
8002 DBG_PRINT(INIT_DBG, "cleanup done\n");
8003}
8004
8005module_init(s2io_starter);
8006module_exit(s2io_closer);
7d3d0439 8007
6aa20a22 8008static int check_L2_lro_capable(u8 *buffer, struct iphdr **ip,
1ee6dd77 8009 struct tcphdr **tcp, struct RxD_t *rxdp)
7d3d0439
RA
8010{
8011 int ip_off;
8012 u8 l2_type = (u8)((rxdp->Control_1 >> 37) & 0x7), ip_len;
8013
8014 if (!(rxdp->Control_1 & RXD_FRAME_PROTO_TCP)) {
8015 DBG_PRINT(INIT_DBG,"%s: Non-TCP frames not supported for LRO\n",
8016 __FUNCTION__);
8017 return -1;
8018 }
8019
8020 /* TODO:
8021 * By default the VLAN field in the MAC is stripped by the card, if this
8022 * feature is turned off in rx_pa_cfg register, then the ip_off field
8023 * has to be shifted by a further 2 bytes
8024 */
8025 switch (l2_type) {
8026 case 0: /* DIX type */
8027 case 4: /* DIX type with VLAN */
8028 ip_off = HEADER_ETHERNET_II_802_3_SIZE;
8029 break;
8030 /* LLC, SNAP etc are considered non-mergeable */
8031 default:
8032 return -1;
8033 }
8034
8035 *ip = (struct iphdr *)((u8 *)buffer + ip_off);
8036 ip_len = (u8)((*ip)->ihl);
8037 ip_len <<= 2;
8038 *tcp = (struct tcphdr *)((unsigned long)*ip + ip_len);
8039
8040 return 0;
8041}
8042
1ee6dd77 8043static int check_for_socket_match(struct lro *lro, struct iphdr *ip,
7d3d0439
RA
8044 struct tcphdr *tcp)
8045{
8046 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
8047 if ((lro->iph->saddr != ip->saddr) || (lro->iph->daddr != ip->daddr) ||
8048 (lro->tcph->source != tcp->source) || (lro->tcph->dest != tcp->dest))
8049 return -1;
8050 return 0;
8051}
8052
8053static inline int get_l4_pyld_length(struct iphdr *ip, struct tcphdr *tcp)
8054{
8055 return(ntohs(ip->tot_len) - (ip->ihl << 2) - (tcp->doff << 2));
8056}
8057
1ee6dd77 8058static void initiate_new_session(struct lro *lro, u8 *l2h,
7d3d0439
RA
8059 struct iphdr *ip, struct tcphdr *tcp, u32 tcp_pyld_len)
8060{
8061 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
8062 lro->l2h = l2h;
8063 lro->iph = ip;
8064 lro->tcph = tcp;
8065 lro->tcp_next_seq = tcp_pyld_len + ntohl(tcp->seq);
8066 lro->tcp_ack = ntohl(tcp->ack_seq);
8067 lro->sg_num = 1;
8068 lro->total_len = ntohs(ip->tot_len);
8069 lro->frags_len = 0;
6aa20a22 8070 /*
7d3d0439
RA
8071 * check if we saw TCP timestamp. Other consistency checks have
8072 * already been done.
8073 */
8074 if (tcp->doff == 8) {
8075 u32 *ptr;
8076 ptr = (u32 *)(tcp+1);
8077 lro->saw_ts = 1;
8078 lro->cur_tsval = *(ptr+1);
8079 lro->cur_tsecr = *(ptr+2);
8080 }
8081 lro->in_use = 1;
8082}
8083
1ee6dd77 8084static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro)
7d3d0439
RA
8085{
8086 struct iphdr *ip = lro->iph;
8087 struct tcphdr *tcp = lro->tcph;
bd4f3ae1 8088 __sum16 nchk;
1ee6dd77 8089 struct stat_block *statinfo = sp->mac_control.stats_info;
7d3d0439
RA
8090 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
8091
8092 /* Update L3 header */
8093 ip->tot_len = htons(lro->total_len);
8094 ip->check = 0;
8095 nchk = ip_fast_csum((u8 *)lro->iph, ip->ihl);
8096 ip->check = nchk;
8097
8098 /* Update L4 header */
8099 tcp->ack_seq = lro->tcp_ack;
8100 tcp->window = lro->window;
8101
8102 /* Update tsecr field if this session has timestamps enabled */
8103 if (lro->saw_ts) {
8104 u32 *ptr = (u32 *)(tcp + 1);
8105 *(ptr+2) = lro->cur_tsecr;
8106 }
8107
8108 /* Update counters required for calculation of
8109 * average no. of packets aggregated.
8110 */
8111 statinfo->sw_stat.sum_avg_pkts_aggregated += lro->sg_num;
8112 statinfo->sw_stat.num_aggregations++;
8113}
8114
1ee6dd77 8115static void aggregate_new_rx(struct lro *lro, struct iphdr *ip,
7d3d0439
RA
8116 struct tcphdr *tcp, u32 l4_pyld)
8117{
8118 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
8119 lro->total_len += l4_pyld;
8120 lro->frags_len += l4_pyld;
8121 lro->tcp_next_seq += l4_pyld;
8122 lro->sg_num++;
8123
8124 /* Update ack seq no. and window ad(from this pkt) in LRO object */
8125 lro->tcp_ack = tcp->ack_seq;
8126 lro->window = tcp->window;
6aa20a22 8127
7d3d0439
RA
8128 if (lro->saw_ts) {
8129 u32 *ptr;
8130 /* Update tsecr and tsval from this packet */
8131 ptr = (u32 *) (tcp + 1);
6aa20a22 8132 lro->cur_tsval = *(ptr + 1);
7d3d0439
RA
8133 lro->cur_tsecr = *(ptr + 2);
8134 }
8135}
8136
1ee6dd77 8137static int verify_l3_l4_lro_capable(struct lro *l_lro, struct iphdr *ip,
7d3d0439
RA
8138 struct tcphdr *tcp, u32 tcp_pyld_len)
8139{
7d3d0439
RA
8140 u8 *ptr;
8141
79dc1901
AM
8142 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
8143
7d3d0439
RA
8144 if (!tcp_pyld_len) {
8145 /* Runt frame or a pure ack */
8146 return -1;
8147 }
8148
8149 if (ip->ihl != 5) /* IP has options */
8150 return -1;
8151
75c30b13
AR
8152 /* If we see CE codepoint in IP header, packet is not mergeable */
8153 if (INET_ECN_is_ce(ipv4_get_dsfield(ip)))
8154 return -1;
8155
8156 /* If we see ECE or CWR flags in TCP header, packet is not mergeable */
7d3d0439 8157 if (tcp->urg || tcp->psh || tcp->rst || tcp->syn || tcp->fin ||
75c30b13 8158 tcp->ece || tcp->cwr || !tcp->ack) {
7d3d0439
RA
8159 /*
8160 * Currently recognize only the ack control word and
8161 * any other control field being set would result in
8162 * flushing the LRO session
8163 */
8164 return -1;
8165 }
8166
6aa20a22 8167 /*
7d3d0439
RA
8168 * Allow only one TCP timestamp option. Don't aggregate if
8169 * any other options are detected.
8170 */
8171 if (tcp->doff != 5 && tcp->doff != 8)
8172 return -1;
8173
8174 if (tcp->doff == 8) {
6aa20a22 8175 ptr = (u8 *)(tcp + 1);
7d3d0439
RA
8176 while (*ptr == TCPOPT_NOP)
8177 ptr++;
8178 if (*ptr != TCPOPT_TIMESTAMP || *(ptr+1) != TCPOLEN_TIMESTAMP)
8179 return -1;
8180
8181 /* Ensure timestamp value increases monotonically */
8182 if (l_lro)
8183 if (l_lro->cur_tsval > *((u32 *)(ptr+2)))
8184 return -1;
8185
8186 /* timestamp echo reply should be non-zero */
6aa20a22 8187 if (*((u32 *)(ptr+6)) == 0)
7d3d0439
RA
8188 return -1;
8189 }
8190
8191 return 0;
8192}
8193
8194static int
1ee6dd77
RB
8195s2io_club_tcp_session(u8 *buffer, u8 **tcp, u32 *tcp_len, struct lro **lro,
8196 struct RxD_t *rxdp, struct s2io_nic *sp)
7d3d0439
RA
8197{
8198 struct iphdr *ip;
8199 struct tcphdr *tcph;
8200 int ret = 0, i;
8201
8202 if (!(ret = check_L2_lro_capable(buffer, &ip, (struct tcphdr **)tcp,
8203 rxdp))) {
8204 DBG_PRINT(INFO_DBG,"IP Saddr: %x Daddr: %x\n",
8205 ip->saddr, ip->daddr);
8206 } else {
8207 return ret;
8208 }
8209
8210 tcph = (struct tcphdr *)*tcp;
8211 *tcp_len = get_l4_pyld_length(ip, tcph);
8212 for (i=0; i<MAX_LRO_SESSIONS; i++) {
1ee6dd77 8213 struct lro *l_lro = &sp->lro0_n[i];
7d3d0439
RA
8214 if (l_lro->in_use) {
8215 if (check_for_socket_match(l_lro, ip, tcph))
8216 continue;
8217 /* Sock pair matched */
8218 *lro = l_lro;
8219
8220 if ((*lro)->tcp_next_seq != ntohl(tcph->seq)) {
8221 DBG_PRINT(INFO_DBG, "%s:Out of order. expected "
8222 "0x%x, actual 0x%x\n", __FUNCTION__,
8223 (*lro)->tcp_next_seq,
8224 ntohl(tcph->seq));
8225
8226 sp->mac_control.stats_info->
8227 sw_stat.outof_sequence_pkts++;
8228 ret = 2;
8229 break;
8230 }
8231
8232 if (!verify_l3_l4_lro_capable(l_lro, ip, tcph,*tcp_len))
8233 ret = 1; /* Aggregate */
8234 else
8235 ret = 2; /* Flush both */
8236 break;
8237 }
8238 }
8239
8240 if (ret == 0) {
8241 /* Before searching for available LRO objects,
8242 * check if the pkt is L3/L4 aggregatable. If not
8243 * don't create new LRO session. Just send this
8244 * packet up.
8245 */
8246 if (verify_l3_l4_lro_capable(NULL, ip, tcph, *tcp_len)) {
8247 return 5;
8248 }
8249
8250 for (i=0; i<MAX_LRO_SESSIONS; i++) {
1ee6dd77 8251 struct lro *l_lro = &sp->lro0_n[i];
7d3d0439
RA
8252 if (!(l_lro->in_use)) {
8253 *lro = l_lro;
8254 ret = 3; /* Begin anew */
8255 break;
8256 }
8257 }
8258 }
8259
8260 if (ret == 0) { /* sessions exceeded */
8261 DBG_PRINT(INFO_DBG,"%s:All LRO sessions already in use\n",
8262 __FUNCTION__);
8263 *lro = NULL;
8264 return ret;
8265 }
8266
8267 switch (ret) {
8268 case 3:
8269 initiate_new_session(*lro, buffer, ip, tcph, *tcp_len);
8270 break;
8271 case 2:
8272 update_L3L4_header(sp, *lro);
8273 break;
8274 case 1:
8275 aggregate_new_rx(*lro, ip, tcph, *tcp_len);
8276 if ((*lro)->sg_num == sp->lro_max_aggr_per_sess) {
8277 update_L3L4_header(sp, *lro);
8278 ret = 4; /* Flush the LRO */
8279 }
8280 break;
8281 default:
8282 DBG_PRINT(ERR_DBG,"%s:Dont know, can't say!!\n",
8283 __FUNCTION__);
8284 break;
8285 }
8286
8287 return ret;
8288}
8289
1ee6dd77 8290static void clear_lro_session(struct lro *lro)
7d3d0439 8291{
1ee6dd77 8292 static u16 lro_struct_size = sizeof(struct lro);
7d3d0439
RA
8293
8294 memset(lro, 0, lro_struct_size);
8295}
8296
8297static void queue_rx_frame(struct sk_buff *skb)
8298{
8299 struct net_device *dev = skb->dev;
8300
8301 skb->protocol = eth_type_trans(skb, dev);
db874e65
SS
8302 if (napi)
8303 netif_receive_skb(skb);
8304 else
8305 netif_rx(skb);
7d3d0439
RA
8306}
8307
1ee6dd77
RB
8308static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
8309 struct sk_buff *skb,
7d3d0439
RA
8310 u32 tcp_len)
8311{
75c30b13 8312 struct sk_buff *first = lro->parent;
7d3d0439
RA
8313
8314 first->len += tcp_len;
8315 first->data_len = lro->frags_len;
8316 skb_pull(skb, (skb->len - tcp_len));
75c30b13
AR
8317 if (skb_shinfo(first)->frag_list)
8318 lro->last_frag->next = skb;
7d3d0439
RA
8319 else
8320 skb_shinfo(first)->frag_list = skb;
372cc597 8321 first->truesize += skb->truesize;
75c30b13 8322 lro->last_frag = skb;
7d3d0439
RA
8323 sp->mac_control.stats_info->sw_stat.clubbed_frms_cnt++;
8324 return;
8325}
d796fdb7
LV
8326
8327/**
8328 * s2io_io_error_detected - called when PCI error is detected
8329 * @pdev: Pointer to PCI device
8453d43f 8330 * @state: The current pci connection state
d796fdb7
LV
8331 *
8332 * This function is called after a PCI bus error affecting
8333 * this device has been detected.
8334 */
8335static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
8336 pci_channel_state_t state)
8337{
8338 struct net_device *netdev = pci_get_drvdata(pdev);
8339 struct s2io_nic *sp = netdev->priv;
8340
8341 netif_device_detach(netdev);
8342
8343 if (netif_running(netdev)) {
8344 /* Bring down the card, while avoiding PCI I/O */
8345 do_s2io_card_down(sp, 0);
d796fdb7
LV
8346 }
8347 pci_disable_device(pdev);
8348
8349 return PCI_ERS_RESULT_NEED_RESET;
8350}
8351
8352/**
8353 * s2io_io_slot_reset - called after the pci bus has been reset.
8354 * @pdev: Pointer to PCI device
8355 *
8356 * Restart the card from scratch, as if from a cold-boot.
8357 * At this point, the card has exprienced a hard reset,
8358 * followed by fixups by BIOS, and has its config space
8359 * set up identically to what it was at cold boot.
8360 */
8361static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev)
8362{
8363 struct net_device *netdev = pci_get_drvdata(pdev);
8364 struct s2io_nic *sp = netdev->priv;
8365
8366 if (pci_enable_device(pdev)) {
8367 printk(KERN_ERR "s2io: "
8368 "Cannot re-enable PCI device after reset.\n");
8369 return PCI_ERS_RESULT_DISCONNECT;
8370 }
8371
8372 pci_set_master(pdev);
8373 s2io_reset(sp);
8374
8375 return PCI_ERS_RESULT_RECOVERED;
8376}
8377
8378/**
8379 * s2io_io_resume - called when traffic can start flowing again.
8380 * @pdev: Pointer to PCI device
8381 *
8382 * This callback is called when the error recovery driver tells
8383 * us that its OK to resume normal operation.
8384 */
8385static void s2io_io_resume(struct pci_dev *pdev)
8386{
8387 struct net_device *netdev = pci_get_drvdata(pdev);
8388 struct s2io_nic *sp = netdev->priv;
8389
8390 if (netif_running(netdev)) {
8391 if (s2io_card_up(sp)) {
8392 printk(KERN_ERR "s2io: "
8393 "Can't bring device back up after reset.\n");
8394 return;
8395 }
8396
8397 if (s2io_set_mac_addr(netdev, netdev->dev_addr) == FAILURE) {
8398 s2io_card_down(sp);
8399 printk(KERN_ERR "s2io: "
8400 "Can't resetore mac addr after reset.\n");
8401 return;
8402 }
8403 }
8404
8405 netif_device_attach(netdev);
8406 netif_wake_queue(netdev);
8407}