include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit...
[linux-2.6-block.git] / drivers / net / r6040.c
CommitLineData
7a47dd7a
SW
1/*
2 * RDC R6040 Fast Ethernet MAC support
3 *
4 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
5 * Copyright (C) 2007
5ac5d616 6 * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
7a47dd7a
SW
7 * Florian Fainelli <florian@openwrt.org>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the
21 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
22 * Boston, MA 02110-1301, USA.
23*/
24
25#include <linux/kernel.h>
26#include <linux/module.h>
7a47dd7a
SW
27#include <linux/moduleparam.h>
28#include <linux/string.h>
29#include <linux/timer.h>
30#include <linux/errno.h>
31#include <linux/ioport.h>
7a47dd7a
SW
32#include <linux/interrupt.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/mii.h>
40#include <linux/ethtool.h>
41#include <linux/crc32.h>
42#include <linux/spinlock.h>
092427be
JG
43#include <linux/bitops.h>
44#include <linux/io.h>
45#include <linux/irq.h>
46#include <linux/uaccess.h>
7a47dd7a
SW
47
48#include <asm/processor.h>
7a47dd7a
SW
49
50#define DRV_NAME "r6040"
9818f660
FF
51#define DRV_VERSION "0.25"
52#define DRV_RELDATE "20Aug2009"
7a47dd7a
SW
53
54/* PHY CHIP Address */
55#define PHY1_ADDR 1 /* For MAC1 */
2a30ca8b 56#define PHY2_ADDR 3 /* For MAC2 */
7a47dd7a
SW
57#define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
58#define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
59
60/* Time in jiffies before concluding the transmitter is hung. */
5ac5d616 61#define TX_TIMEOUT (6000 * HZ / 1000)
7a47dd7a
SW
62
63/* RDC MAC I/O Size */
64#define R6040_IO_SIZE 256
65
66/* MAX RDC MAC */
67#define MAX_MAC 2
68
69/* MAC registers */
70#define MCR0 0x00 /* Control register 0 */
71#define MCR1 0x04 /* Control register 1 */
72#define MAC_RST 0x0001 /* Reset the MAC */
73#define MBCR 0x08 /* Bus control */
74#define MT_ICR 0x0C /* TX interrupt control */
75#define MR_ICR 0x10 /* RX interrupt control */
76#define MTPR 0x14 /* TX poll command register */
77#define MR_BSR 0x18 /* RX buffer size */
78#define MR_DCR 0x1A /* RX descriptor control */
79#define MLSR 0x1C /* Last status */
80#define MMDIO 0x20 /* MDIO control register */
81#define MDIO_WRITE 0x4000 /* MDIO write */
82#define MDIO_READ 0x2000 /* MDIO read */
83#define MMRD 0x24 /* MDIO read data register */
84#define MMWD 0x28 /* MDIO write data register */
85#define MTD_SA0 0x2C /* TX descriptor start address 0 */
86#define MTD_SA1 0x30 /* TX descriptor start address 1 */
87#define MRD_SA0 0x34 /* RX descriptor start address 0 */
88#define MRD_SA1 0x38 /* RX descriptor start address 1 */
89#define MISR 0x3C /* Status register */
90#define MIER 0x40 /* INT enable register */
91#define MSK_INT 0x0000 /* Mask off interrupts */
3d254348
FF
92#define RX_FINISH 0x0001 /* RX finished */
93#define RX_NO_DESC 0x0002 /* No RX descriptor available */
94#define RX_FIFO_FULL 0x0004 /* RX FIFO full */
95#define RX_EARLY 0x0008 /* RX early */
96#define TX_FINISH 0x0010 /* TX finished */
97#define TX_EARLY 0x0080 /* TX early */
98#define EVENT_OVRFL 0x0100 /* Event counter overflow */
99#define LINK_CHANGED 0x0200 /* PHY link changed */
7a47dd7a
SW
100#define ME_CISR 0x44 /* Event counter INT status */
101#define ME_CIER 0x48 /* Event counter INT enable */
102#define MR_CNT 0x50 /* Successfully received packet counter */
103#define ME_CNT0 0x52 /* Event counter 0 */
104#define ME_CNT1 0x54 /* Event counter 1 */
105#define ME_CNT2 0x56 /* Event counter 2 */
106#define ME_CNT3 0x58 /* Event counter 3 */
107#define MT_CNT 0x5A /* Successfully transmit packet counter */
108#define ME_CNT4 0x5C /* Event counter 4 */
109#define MP_CNT 0x5E /* Pause frame counter register */
110#define MAR0 0x60 /* Hash table 0 */
111#define MAR1 0x62 /* Hash table 1 */
112#define MAR2 0x64 /* Hash table 2 */
113#define MAR3 0x66 /* Hash table 3 */
114#define MID_0L 0x68 /* Multicast address MID0 Low */
115#define MID_0M 0x6A /* Multicast address MID0 Medium */
116#define MID_0H 0x6C /* Multicast address MID0 High */
117#define MID_1L 0x70 /* MID1 Low */
118#define MID_1M 0x72 /* MID1 Medium */
119#define MID_1H 0x74 /* MID1 High */
120#define MID_2L 0x78 /* MID2 Low */
121#define MID_2M 0x7A /* MID2 Medium */
122#define MID_2H 0x7C /* MID2 High */
123#define MID_3L 0x80 /* MID3 Low */
124#define MID_3M 0x82 /* MID3 Medium */
125#define MID_3H 0x84 /* MID3 High */
126#define PHY_CC 0x88 /* PHY status change configuration register */
127#define PHY_ST 0x8A /* PHY status register */
128#define MAC_SM 0xAC /* MAC status machine */
129#define MAC_ID 0xBE /* Identifier register */
130
131#define TX_DCNT 0x80 /* TX descriptor count */
132#define RX_DCNT 0x80 /* RX descriptor count */
133#define MAX_BUF_SIZE 0x600
6c323103
FR
134#define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
135#define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
7a47dd7a
SW
136#define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
137#define MCAST_MAX 4 /* Max number multicast addresses to filter */
138
32f565df
FF
139/* Descriptor status */
140#define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
141#define DSC_RX_OK 0x4000 /* RX was successful */
142#define DSC_RX_ERR 0x0800 /* RX PHY error */
143#define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
144#define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
145#define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
146#define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
147#define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
148#define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
149#define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
150#define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
151#define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
152#define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
153
7a47dd7a
SW
154/* PHY settings */
155#define ICPLUS_PHY_ID 0x0243
156
157MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
158 "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
159 "Florian Fainelli <florian@openwrt.org>");
160MODULE_LICENSE("GPL");
161MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
bc4de260 162MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
7a47dd7a 163
3d254348 164/* RX and TX interrupts that we handle */
e24ddf3a
FF
165#define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
166#define TX_INTS (TX_FINISH)
167#define INT_MASK (RX_INTS | TX_INTS)
7a47dd7a
SW
168
169struct r6040_descriptor {
170 u16 status, len; /* 0-3 */
171 __le32 buf; /* 4-7 */
172 __le32 ndesc; /* 8-B */
173 u32 rev1; /* C-F */
174 char *vbufp; /* 10-13 */
175 struct r6040_descriptor *vndescp; /* 14-17 */
176 struct sk_buff *skb_ptr; /* 18-1B */
177 u32 rev2; /* 1C-1F */
178} __attribute__((aligned(32)));
179
180struct r6040_private {
181 spinlock_t lock; /* driver lock */
182 struct timer_list timer;
183 struct pci_dev *pdev;
184 struct r6040_descriptor *rx_insert_ptr;
185 struct r6040_descriptor *rx_remove_ptr;
186 struct r6040_descriptor *tx_insert_ptr;
187 struct r6040_descriptor *tx_remove_ptr;
6c323103
FR
188 struct r6040_descriptor *rx_ring;
189 struct r6040_descriptor *tx_ring;
190 dma_addr_t rx_ring_dma;
191 dma_addr_t tx_ring_dma;
9ca28dc4 192 u16 tx_free_desc, phy_addr, phy_mode;
7a47dd7a 193 u16 mcr0, mcr1;
7a47dd7a
SW
194 u16 switch_sig;
195 struct net_device *dev;
196 struct mii_if_info mii_if;
197 struct napi_struct napi;
7a47dd7a
SW
198 void __iomem *base;
199};
200
201static char version[] __devinitdata = KERN_INFO DRV_NAME
202 ": RDC R6040 NAPI net driver,"
9a48ce84 203 "version "DRV_VERSION " (" DRV_RELDATE ")";
7a47dd7a 204
092427be 205static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
7a47dd7a
SW
206
207/* Read a word data from PHY Chip */
c6e69bb9 208static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
7a47dd7a
SW
209{
210 int limit = 2048;
211 u16 cmd;
212
213 iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
214 /* Wait for the read bit to be cleared */
215 while (limit--) {
216 cmd = ioread16(ioaddr + MMDIO);
11e5e8f5 217 if (!(cmd & MDIO_READ))
7a47dd7a
SW
218 break;
219 }
220
221 return ioread16(ioaddr + MMRD);
222}
223
224/* Write a word data from PHY Chip */
c6e69bb9 225static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
7a47dd7a
SW
226{
227 int limit = 2048;
228 u16 cmd;
229
230 iowrite16(val, ioaddr + MMWD);
231 /* Write the command to the MDIO bus */
232 iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
233 /* Wait for the write bit to be cleared */
234 while (limit--) {
235 cmd = ioread16(ioaddr + MMDIO);
11e5e8f5 236 if (!(cmd & MDIO_WRITE))
7a47dd7a
SW
237 break;
238 }
239}
240
c6e69bb9 241static int r6040_mdio_read(struct net_device *dev, int mii_id, int reg)
7a47dd7a
SW
242{
243 struct r6040_private *lp = netdev_priv(dev);
244 void __iomem *ioaddr = lp->base;
245
c6e69bb9 246 return (r6040_phy_read(ioaddr, lp->phy_addr, reg));
7a47dd7a
SW
247}
248
c6e69bb9 249static void r6040_mdio_write(struct net_device *dev, int mii_id, int reg, int val)
7a47dd7a
SW
250{
251 struct r6040_private *lp = netdev_priv(dev);
252 void __iomem *ioaddr = lp->base;
253
c6e69bb9 254 r6040_phy_write(ioaddr, lp->phy_addr, reg, val);
7a47dd7a
SW
255}
256
b4f1255d
FF
257static void r6040_free_txbufs(struct net_device *dev)
258{
259 struct r6040_private *lp = netdev_priv(dev);
260 int i;
261
262 for (i = 0; i < TX_DCNT; i++) {
263 if (lp->tx_insert_ptr->skb_ptr) {
ed773b4a
AV
264 pci_unmap_single(lp->pdev,
265 le32_to_cpu(lp->tx_insert_ptr->buf),
b4f1255d
FF
266 MAX_BUF_SIZE, PCI_DMA_TODEVICE);
267 dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
3b060be0 268 lp->tx_insert_ptr->skb_ptr = NULL;
b4f1255d
FF
269 }
270 lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
271 }
272}
273
274static void r6040_free_rxbufs(struct net_device *dev)
275{
276 struct r6040_private *lp = netdev_priv(dev);
277 int i;
278
279 for (i = 0; i < RX_DCNT; i++) {
280 if (lp->rx_insert_ptr->skb_ptr) {
ed773b4a
AV
281 pci_unmap_single(lp->pdev,
282 le32_to_cpu(lp->rx_insert_ptr->buf),
b4f1255d
FF
283 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
284 dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
285 lp->rx_insert_ptr->skb_ptr = NULL;
286 }
287 lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
288 }
289}
290
b4f1255d
FF
291static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
292 dma_addr_t desc_dma, int size)
293{
294 struct r6040_descriptor *desc = desc_ring;
295 dma_addr_t mapping = desc_dma;
296
297 while (size-- > 0) {
3f6602ad 298 mapping += sizeof(*desc);
b4f1255d
FF
299 desc->ndesc = cpu_to_le32(mapping);
300 desc->vndescp = desc + 1;
301 desc++;
302 }
303 desc--;
304 desc->ndesc = cpu_to_le32(desc_dma);
305 desc->vndescp = desc_ring;
306}
307
3d463419 308static void r6040_init_txbufs(struct net_device *dev)
b4f1255d
FF
309{
310 struct r6040_private *lp = netdev_priv(dev);
b4f1255d
FF
311
312 lp->tx_free_desc = TX_DCNT;
313
314 lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
315 r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
b4f1255d
FF
316}
317
3d463419 318static int r6040_alloc_rxbufs(struct net_device *dev)
b4f1255d
FF
319{
320 struct r6040_private *lp = netdev_priv(dev);
3d463419
FF
321 struct r6040_descriptor *desc;
322 struct sk_buff *skb;
323 int rc;
b4f1255d
FF
324
325 lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
326 r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
327
3d463419
FF
328 /* Allocate skbs for the rx descriptors */
329 desc = lp->rx_ring;
330 do {
331 skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
332 if (!skb) {
9a48ce84 333 printk(KERN_ERR DRV_NAME "%s: failed to alloc skb for rx\n", dev->name);
3d463419
FF
334 rc = -ENOMEM;
335 goto err_exit;
336 }
337 desc->skb_ptr = skb;
338 desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
339 desc->skb_ptr->data,
340 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
32f565df 341 desc->status = DSC_OWNER_MAC;
3d463419
FF
342 desc = desc->vndescp;
343 } while (desc != lp->rx_ring);
344
345 return 0;
346
347err_exit:
348 /* Deallocate all previously allocated skbs */
349 r6040_free_rxbufs(dev);
350 return rc;
fec3a23b
FF
351}
352
353static void r6040_init_mac_regs(struct net_device *dev)
354{
355 struct r6040_private *lp = netdev_priv(dev);
356 void __iomem *ioaddr = lp->base;
357 int limit = 2048;
358 u16 cmd;
359
360 /* Mask Off Interrupt */
361 iowrite16(MSK_INT, ioaddr + MIER);
362
363 /* Reset RDC MAC */
364 iowrite16(MAC_RST, ioaddr + MCR1);
365 while (limit--) {
366 cmd = ioread16(ioaddr + MCR1);
367 if (cmd & 0x1)
368 break;
369 }
370 /* Reset internal state machine */
371 iowrite16(2, ioaddr + MAC_SM);
372 iowrite16(0, ioaddr + MAC_SM);
c1d69937 373 mdelay(5);
fec3a23b
FF
374
375 /* MAC Bus Control Register */
376 iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
377
378 /* Buffer Size Register */
379 iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
380
381 /* Write TX ring start address */
382 iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
383 iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
b4f1255d 384
fec3a23b 385 /* Write RX ring start address */
b4f1255d
FF
386 iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
387 iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
fec3a23b
FF
388
389 /* Set interrupt waiting time and packet numbers */
31718ded
FF
390 iowrite16(0, ioaddr + MT_ICR);
391 iowrite16(0, ioaddr + MR_ICR);
fec3a23b
FF
392
393 /* Enable interrupts */
394 iowrite16(INT_MASK, ioaddr + MIER);
395
396 /* Enable TX and RX */
397 iowrite16(lp->mcr0 | 0x0002, ioaddr);
398
399 /* Let TX poll the descriptors
400 * we may got called by r6040_tx_timeout which has left
401 * some unsent tx buffers */
402 iowrite16(0x01, ioaddr + MTPR);
824fb38e
FF
403
404 /* Check media */
405 mii_check_media(&lp->mii_if, 1, 1);
b4f1255d 406}
7a47dd7a 407
106adf3c
FF
408static void r6040_tx_timeout(struct net_device *dev)
409{
410 struct r6040_private *priv = netdev_priv(dev);
411 void __iomem *ioaddr = priv->base;
412
fec3a23b
FF
413 printk(KERN_WARNING "%s: transmit timed out, int enable %4.4x "
414 "status %4.4x, PHY status %4.4x\n",
106adf3c 415 dev->name, ioread16(ioaddr + MIER),
fec3a23b 416 ioread16(ioaddr + MISR),
c6e69bb9 417 r6040_mdio_read(dev, priv->mii_if.phy_id, MII_BMSR));
106adf3c 418
106adf3c 419 dev->stats.tx_errors++;
fec3a23b
FF
420
421 /* Reset MAC and re-init all registers */
422 r6040_init_mac_regs(dev);
106adf3c
FF
423}
424
7a47dd7a
SW
425static struct net_device_stats *r6040_get_stats(struct net_device *dev)
426{
427 struct r6040_private *priv = netdev_priv(dev);
428 void __iomem *ioaddr = priv->base;
429 unsigned long flags;
430
431 spin_lock_irqsave(&priv->lock, flags);
d248fd77
FF
432 dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
433 dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
7a47dd7a
SW
434 spin_unlock_irqrestore(&priv->lock, flags);
435
d248fd77 436 return &dev->stats;
7a47dd7a
SW
437}
438
439/* Stop RDC MAC and Free the allocated resource */
440static void r6040_down(struct net_device *dev)
441{
442 struct r6040_private *lp = netdev_priv(dev);
443 void __iomem *ioaddr = lp->base;
7a47dd7a
SW
444 int limit = 2048;
445 u16 *adrp;
446 u16 cmd;
447
448 /* Stop MAC */
449 iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
450 iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
451 while (limit--) {
452 cmd = ioread16(ioaddr + MCR1);
453 if (cmd & 0x1)
454 break;
455 }
456
457 /* Restore MAC Address to MIDx */
458 adrp = (u16 *) dev->dev_addr;
459 iowrite16(adrp[0], ioaddr + MID_0L);
460 iowrite16(adrp[1], ioaddr + MID_0M);
461 iowrite16(adrp[2], ioaddr + MID_0H);
7a47dd7a
SW
462}
463
5ac5d616 464static int r6040_close(struct net_device *dev)
7a47dd7a
SW
465{
466 struct r6040_private *lp = netdev_priv(dev);
58854c6b 467 struct pci_dev *pdev = lp->pdev;
7a47dd7a
SW
468
469 /* deleted timer */
470 del_timer_sync(&lp->timer);
471
472 spin_lock_irq(&lp->lock);
129cf9a7 473 napi_disable(&lp->napi);
7a47dd7a
SW
474 netif_stop_queue(dev);
475 r6040_down(dev);
58854c6b
FF
476
477 free_irq(dev->irq, dev);
478
479 /* Free RX buffer */
480 r6040_free_rxbufs(dev);
481
482 /* Free TX buffer */
483 r6040_free_txbufs(dev);
484
7a47dd7a
SW
485 spin_unlock_irq(&lp->lock);
486
58854c6b
FF
487 /* Free Descriptor memory */
488 if (lp->rx_ring) {
489 pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
5b5103ec 490 lp->rx_ring = NULL;
58854c6b
FF
491 }
492
493 if (lp->tx_ring) {
494 pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
5b5103ec 495 lp->tx_ring = NULL;
58854c6b
FF
496 }
497
7a47dd7a
SW
498 return 0;
499}
500
501/* Status of PHY CHIP */
c6e69bb9 502static int r6040_phy_mode_chk(struct net_device *dev)
7a47dd7a
SW
503{
504 struct r6040_private *lp = netdev_priv(dev);
505 void __iomem *ioaddr = lp->base;
506 int phy_dat;
507
508 /* PHY Link Status Check */
c6e69bb9 509 phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
7a47dd7a
SW
510 if (!(phy_dat & 0x4))
511 phy_dat = 0x8000; /* Link Failed, full duplex */
512
513 /* PHY Chip Auto-Negotiation Status */
c6e69bb9 514 phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
7a47dd7a
SW
515 if (phy_dat & 0x0020) {
516 /* Auto Negotiation Mode */
c6e69bb9
FF
517 phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 5);
518 phy_dat &= r6040_phy_read(ioaddr, lp->phy_addr, 4);
7a47dd7a
SW
519 if (phy_dat & 0x140)
520 /* Force full duplex */
521 phy_dat = 0x8000;
522 else
523 phy_dat = 0;
524 } else {
525 /* Force Mode */
c6e69bb9 526 phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 0);
7a47dd7a
SW
527 if (phy_dat & 0x100)
528 phy_dat = 0x8000;
529 else
530 phy_dat = 0x0000;
531 }
532
824fb38e
FF
533 mii_check_media(&lp->mii_if, 0, 1);
534
7a47dd7a
SW
535 return phy_dat;
536};
537
538static void r6040_set_carrier(struct mii_if_info *mii)
539{
c6e69bb9 540 if (r6040_phy_mode_chk(mii->dev)) {
7a47dd7a
SW
541 /* autoneg is off: Link is always assumed to be up */
542 if (!netif_carrier_ok(mii->dev))
543 netif_carrier_on(mii->dev);
544 } else
c6e69bb9 545 r6040_phy_mode_chk(mii->dev);
7a47dd7a
SW
546}
547
548static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
549{
550 struct r6040_private *lp = netdev_priv(dev);
5ac5d616 551 struct mii_ioctl_data *data = if_mii(rq);
7a47dd7a
SW
552 int rc;
553
554 if (!netif_running(dev))
555 return -EINVAL;
556 spin_lock_irq(&lp->lock);
557 rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
558 spin_unlock_irq(&lp->lock);
559 r6040_set_carrier(&lp->mii_if);
560 return rc;
561}
562
563static int r6040_rx(struct net_device *dev, int limit)
564{
565 struct r6040_private *priv = netdev_priv(dev);
9ca28dc4
FF
566 struct r6040_descriptor *descptr = priv->rx_remove_ptr;
567 struct sk_buff *skb_ptr, *new_skb;
568 int count = 0;
7a47dd7a
SW
569 u16 err;
570
9ca28dc4 571 /* Limit not reached and the descriptor belongs to the CPU */
32f565df 572 while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
9ca28dc4
FF
573 /* Read the descriptor status */
574 err = descptr->status;
575 /* Global error status set */
32f565df 576 if (err & DSC_RX_ERR) {
9ca28dc4 577 /* RX dribble */
32f565df 578 if (err & DSC_RX_ERR_DRI)
9ca28dc4
FF
579 dev->stats.rx_frame_errors++;
580 /* Buffer lenght exceeded */
32f565df 581 if (err & DSC_RX_ERR_BUF)
9ca28dc4
FF
582 dev->stats.rx_length_errors++;
583 /* Packet too long */
32f565df 584 if (err & DSC_RX_ERR_LONG)
9ca28dc4
FF
585 dev->stats.rx_length_errors++;
586 /* Packet < 64 bytes */
32f565df 587 if (err & DSC_RX_ERR_RUNT)
9ca28dc4
FF
588 dev->stats.rx_length_errors++;
589 /* CRC error */
32f565df 590 if (err & DSC_RX_ERR_CRC) {
9ca28dc4
FF
591 spin_lock(&priv->lock);
592 dev->stats.rx_crc_errors++;
593 spin_unlock(&priv->lock);
7a47dd7a 594 }
9ca28dc4
FF
595 goto next_descr;
596 }
597
598 /* Packet successfully received */
599 new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
600 if (!new_skb) {
601 dev->stats.rx_dropped++;
602 goto next_descr;
7a47dd7a 603 }
9ca28dc4
FF
604 skb_ptr = descptr->skb_ptr;
605 skb_ptr->dev = priv->dev;
606
607 /* Do not count the CRC */
608 skb_put(skb_ptr, descptr->len - 4);
609 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
610 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
611 skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
612
613 /* Send to upper layer */
614 netif_receive_skb(skb_ptr);
9ca28dc4
FF
615 dev->stats.rx_packets++;
616 dev->stats.rx_bytes += descptr->len - 4;
617
618 /* put new skb into descriptor */
619 descptr->skb_ptr = new_skb;
620 descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
621 descptr->skb_ptr->data,
622 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
623
624next_descr:
625 /* put the descriptor back to the MAC */
32f565df 626 descptr->status = DSC_OWNER_MAC;
9ca28dc4
FF
627 descptr = descptr->vndescp;
628 count++;
7a47dd7a 629 }
9ca28dc4 630 priv->rx_remove_ptr = descptr;
7a47dd7a
SW
631
632 return count;
633}
634
635static void r6040_tx(struct net_device *dev)
636{
637 struct r6040_private *priv = netdev_priv(dev);
638 struct r6040_descriptor *descptr;
639 void __iomem *ioaddr = priv->base;
640 struct sk_buff *skb_ptr;
641 u16 err;
642
643 spin_lock(&priv->lock);
644 descptr = priv->tx_remove_ptr;
645 while (priv->tx_free_desc < TX_DCNT) {
646 /* Check for errors */
647 err = ioread16(ioaddr + MLSR);
648
d248fd77
FF
649 if (err & 0x0200)
650 dev->stats.rx_fifo_errors++;
651 if (err & (0x2000 | 0x4000))
652 dev->stats.tx_carrier_errors++;
7a47dd7a 653
32f565df 654 if (descptr->status & DSC_OWNER_MAC)
ec6d2d45 655 break; /* Not complete */
7a47dd7a 656 skb_ptr = descptr->skb_ptr;
ed773b4a 657 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
7a47dd7a
SW
658 skb_ptr->len, PCI_DMA_TODEVICE);
659 /* Free buffer */
660 dev_kfree_skb_irq(skb_ptr);
661 descptr->skb_ptr = NULL;
662 /* To next descriptor */
663 descptr = descptr->vndescp;
664 priv->tx_free_desc++;
665 }
666 priv->tx_remove_ptr = descptr;
667
668 if (priv->tx_free_desc)
669 netif_wake_queue(dev);
670 spin_unlock(&priv->lock);
671}
672
673static int r6040_poll(struct napi_struct *napi, int budget)
674{
675 struct r6040_private *priv =
676 container_of(napi, struct r6040_private, napi);
677 struct net_device *dev = priv->dev;
678 void __iomem *ioaddr = priv->base;
679 int work_done;
680
681 work_done = r6040_rx(dev, budget);
682
683 if (work_done < budget) {
288379f0 684 napi_complete(napi);
7a47dd7a 685 /* Enable RX interrupt */
e24ddf3a 686 iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
7a47dd7a
SW
687 }
688 return work_done;
689}
690
691/* The RDC interrupt handler. */
692static irqreturn_t r6040_interrupt(int irq, void *dev_id)
693{
694 struct net_device *dev = dev_id;
695 struct r6040_private *lp = netdev_priv(dev);
696 void __iomem *ioaddr = lp->base;
3e7c469f 697 u16 misr, status;
7a47dd7a 698
3e7c469f
JC
699 /* Save MIER */
700 misr = ioread16(ioaddr + MIER);
7a47dd7a
SW
701 /* Mask off RDC MAC interrupt */
702 iowrite16(MSK_INT, ioaddr + MIER);
703 /* Read MISR status and clear */
704 status = ioread16(ioaddr + MISR);
705
35976d4d
FF
706 if (status == 0x0000 || status == 0xffff) {
707 /* Restore RDC MAC interrupt */
708 iowrite16(misr, ioaddr + MIER);
7a47dd7a 709 return IRQ_NONE;
35976d4d 710 }
7a47dd7a
SW
711
712 /* RX interrupt request */
e24ddf3a
FF
713 if (status & RX_INTS) {
714 if (status & RX_NO_DESC) {
715 /* RX descriptor unavailable */
716 dev->stats.rx_dropped++;
717 dev->stats.rx_missed_errors++;
718 }
719 if (status & RX_FIFO_FULL)
720 dev->stats.rx_fifo_errors++;
721
3d254348 722 /* Mask off RX interrupt */
3e7c469f 723 misr &= ~RX_INTS;
288379f0 724 napi_schedule(&lp->napi);
7a47dd7a
SW
725 }
726
727 /* TX interrupt request */
e24ddf3a 728 if (status & TX_INTS)
7a47dd7a
SW
729 r6040_tx(dev);
730
3e7c469f
JC
731 /* Restore RDC MAC interrupt */
732 iowrite16(misr, ioaddr + MIER);
733
ec6d2d45 734 return IRQ_HANDLED;
7a47dd7a
SW
735}
736
737#ifdef CONFIG_NET_POLL_CONTROLLER
738static void r6040_poll_controller(struct net_device *dev)
739{
740 disable_irq(dev->irq);
5ac5d616 741 r6040_interrupt(dev->irq, dev);
7a47dd7a
SW
742 enable_irq(dev->irq);
743}
744#endif
745
7a47dd7a 746/* Init RDC MAC */
3d463419 747static int r6040_up(struct net_device *dev)
7a47dd7a
SW
748{
749 struct r6040_private *lp = netdev_priv(dev);
7a47dd7a 750 void __iomem *ioaddr = lp->base;
3d463419 751 int ret;
7a47dd7a 752
b4f1255d 753 /* Initialise and alloc RX/TX buffers */
3d463419
FF
754 r6040_init_txbufs(dev);
755 ret = r6040_alloc_rxbufs(dev);
756 if (ret)
757 return ret;
7a47dd7a 758
7a47dd7a 759 /* Read the PHY ID */
c6e69bb9 760 lp->switch_sig = r6040_phy_read(ioaddr, 0, 2);
7a47dd7a
SW
761
762 if (lp->switch_sig == ICPLUS_PHY_ID) {
c6e69bb9 763 r6040_phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
7a47dd7a
SW
764 lp->phy_mode = 0x8000;
765 } else {
766 /* PHY Mode Check */
c6e69bb9
FF
767 r6040_phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
768 r6040_phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
7a47dd7a
SW
769
770 if (PHY_MODE == 0x3100)
c6e69bb9 771 lp->phy_mode = r6040_phy_mode_chk(dev);
7a47dd7a
SW
772 else
773 lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
774 }
7a47dd7a 775
fec3a23b 776 /* Set duplex mode */
7a47dd7a 777 lp->mcr0 |= lp->phy_mode;
7a47dd7a
SW
778
779 /* improve performance (by RDC guys) */
c6e69bb9
FF
780 r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
781 r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
782 r6040_phy_write(ioaddr, 0, 19, 0x0000);
783 r6040_phy_write(ioaddr, 0, 30, 0x01F0);
7a47dd7a 784
fec3a23b
FF
785 /* Initialize all MAC registers */
786 r6040_init_mac_regs(dev);
3d463419
FF
787
788 return 0;
7a47dd7a
SW
789}
790
791/*
792 A periodic timer routine
793 Polling PHY Chip Link Status
794*/
795static void r6040_timer(unsigned long data)
796{
797 struct net_device *dev = (struct net_device *)data;
e6a9ea10 798 struct r6040_private *lp = netdev_priv(dev);
7a47dd7a
SW
799 void __iomem *ioaddr = lp->base;
800 u16 phy_mode;
801
802 /* Polling PHY Chip Status */
803 if (PHY_MODE == 0x3100)
c6e69bb9 804 phy_mode = r6040_phy_mode_chk(dev);
7a47dd7a
SW
805 else
806 phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
807
808 if (phy_mode != lp->phy_mode) {
809 lp->phy_mode = phy_mode;
810 lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
811 iowrite16(lp->mcr0, ioaddr);
7a47dd7a
SW
812 }
813
814 /* Timer active again */
208aefa2 815 mod_timer(&lp->timer, round_jiffies(jiffies + HZ));
7a47dd7a
SW
816}
817
818/* Read/set MAC address routines */
819static void r6040_mac_address(struct net_device *dev)
820{
821 struct r6040_private *lp = netdev_priv(dev);
822 void __iomem *ioaddr = lp->base;
823 u16 *adrp;
824
825 /* MAC operation register */
826 iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
827 iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
828 iowrite16(0, ioaddr + MAC_SM);
c1d69937 829 mdelay(5);
7a47dd7a
SW
830
831 /* Restore MAC Address */
832 adrp = (u16 *) dev->dev_addr;
833 iowrite16(adrp[0], ioaddr + MID_0L);
834 iowrite16(adrp[1], ioaddr + MID_0M);
835 iowrite16(adrp[2], ioaddr + MID_0H);
836}
837
5ac5d616 838static int r6040_open(struct net_device *dev)
7a47dd7a 839{
5ac5d616 840 struct r6040_private *lp = netdev_priv(dev);
7a47dd7a
SW
841 int ret;
842
843 /* Request IRQ and Register interrupt handler */
91dcbf36 844 ret = request_irq(dev->irq, r6040_interrupt,
7a47dd7a
SW
845 IRQF_SHARED, dev->name, dev);
846 if (ret)
847 return ret;
848
849 /* Set MAC address */
850 r6040_mac_address(dev);
851
852 /* Allocate Descriptor memory */
6c323103
FR
853 lp->rx_ring =
854 pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
855 if (!lp->rx_ring)
7a47dd7a
SW
856 return -ENOMEM;
857
6c323103
FR
858 lp->tx_ring =
859 pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
860 if (!lp->tx_ring) {
861 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
862 lp->rx_ring_dma);
863 return -ENOMEM;
864 }
865
3d463419
FF
866 ret = r6040_up(dev);
867 if (ret) {
868 pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
869 lp->tx_ring_dma);
870 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
871 lp->rx_ring_dma);
872 return ret;
873 }
7a47dd7a
SW
874
875 napi_enable(&lp->napi);
876 netif_start_queue(dev);
877
106adf3c
FF
878 /* set and active a timer process */
879 setup_timer(&lp->timer, r6040_timer, (unsigned long) dev);
880 if (lp->switch_sig != ICPLUS_PHY_ID)
881 mod_timer(&lp->timer, jiffies + HZ);
7a47dd7a
SW
882 return 0;
883}
884
61357325
SH
885static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
886 struct net_device *dev)
7a47dd7a
SW
887{
888 struct r6040_private *lp = netdev_priv(dev);
889 struct r6040_descriptor *descptr;
890 void __iomem *ioaddr = lp->base;
891 unsigned long flags;
7a47dd7a
SW
892
893 /* Critical Section */
894 spin_lock_irqsave(&lp->lock, flags);
895
896 /* TX resource check */
897 if (!lp->tx_free_desc) {
898 spin_unlock_irqrestore(&lp->lock, flags);
092427be 899 netif_stop_queue(dev);
7a47dd7a 900 printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
61357325 901 return NETDEV_TX_BUSY;
7a47dd7a
SW
902 }
903
904 /* Statistic Counter */
905 dev->stats.tx_packets++;
906 dev->stats.tx_bytes += skb->len;
907 /* Set TX descriptor & Transmit it */
908 lp->tx_free_desc--;
909 descptr = lp->tx_insert_ptr;
910 if (skb->len < MISR)
911 descptr->len = MISR;
912 else
913 descptr->len = skb->len;
914
915 descptr->skb_ptr = skb;
916 descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
917 skb->data, skb->len, PCI_DMA_TODEVICE));
32f565df 918 descptr->status = DSC_OWNER_MAC;
7a47dd7a
SW
919 /* Trigger the MAC to check the TX descriptor */
920 iowrite16(0x01, ioaddr + MTPR);
921 lp->tx_insert_ptr = descptr->vndescp;
922
923 /* If no tx resource, stop */
924 if (!lp->tx_free_desc)
925 netif_stop_queue(dev);
926
927 dev->trans_start = jiffies;
928 spin_unlock_irqrestore(&lp->lock, flags);
61357325
SH
929
930 return NETDEV_TX_OK;
7a47dd7a
SW
931}
932
5ac5d616 933static void r6040_multicast_list(struct net_device *dev)
7a47dd7a
SW
934{
935 struct r6040_private *lp = netdev_priv(dev);
936 void __iomem *ioaddr = lp->base;
937 u16 *adrp;
938 u16 reg;
939 unsigned long flags;
f9dcbcc9 940 struct dev_mc_list *dmi;
7a47dd7a
SW
941 int i;
942
943 /* MAC Address */
944 adrp = (u16 *)dev->dev_addr;
945 iowrite16(adrp[0], ioaddr + MID_0L);
946 iowrite16(adrp[1], ioaddr + MID_0M);
947 iowrite16(adrp[2], ioaddr + MID_0H);
948
949 /* Promiscous Mode */
950 spin_lock_irqsave(&lp->lock, flags);
951
952 /* Clear AMCP & PROM bits */
953 reg = ioread16(ioaddr) & ~0x0120;
954 if (dev->flags & IFF_PROMISC) {
955 reg |= 0x0020;
956 lp->mcr0 |= 0x0020;
957 }
958 /* Too many multicast addresses
959 * accept all traffic */
4cd24eaf
JP
960 else if ((netdev_mc_count(dev) > MCAST_MAX) ||
961 (dev->flags & IFF_ALLMULTI))
7a47dd7a
SW
962 reg |= 0x0020;
963
964 iowrite16(reg, ioaddr);
965 spin_unlock_irqrestore(&lp->lock, flags);
966
967 /* Build the hash table */
4cd24eaf 968 if (netdev_mc_count(dev) > MCAST_MAX) {
7a47dd7a
SW
969 u16 hash_table[4];
970 u32 crc;
971
972 for (i = 0; i < 4; i++)
973 hash_table[i] = 0;
974
f9dcbcc9 975 netdev_for_each_mc_addr(dmi, dev) {
7a47dd7a
SW
976 char *addrs = dmi->dmi_addr;
977
7a47dd7a
SW
978 if (!(*addrs & 1))
979 continue;
980
981 crc = ether_crc_le(6, addrs);
982 crc >>= 26;
983 hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
984 }
985 /* Write the index of the hash table */
986 for (i = 0; i < 4; i++)
987 iowrite16(hash_table[i] << 14, ioaddr + MCR1);
988 /* Fill the MAC hash tables with their values */
989 iowrite16(hash_table[0], ioaddr + MAR0);
990 iowrite16(hash_table[1], ioaddr + MAR1);
991 iowrite16(hash_table[2], ioaddr + MAR2);
992 iowrite16(hash_table[3], ioaddr + MAR3);
993 }
994 /* Multicast Address 1~4 case */
f9dcbcc9
JP
995 i = 0;
996 netdev_for_each_mc_addr(dmi, dev) {
997 if (i < MCAST_MAX) {
998 adrp = (u16 *) dmi->dmi_addr;
999 iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
1000 iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
1001 iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
1002 } else {
1003 iowrite16(0xffff, ioaddr + MID_0L + 8 * i);
1004 iowrite16(0xffff, ioaddr + MID_0M + 8 * i);
1005 iowrite16(0xffff, ioaddr + MID_0H + 8 * i);
1006 }
1007 i++;
7a47dd7a
SW
1008 }
1009}
1010
1011static void netdev_get_drvinfo(struct net_device *dev,
1012 struct ethtool_drvinfo *info)
1013{
1014 struct r6040_private *rp = netdev_priv(dev);
1015
1016 strcpy(info->driver, DRV_NAME);
1017 strcpy(info->version, DRV_VERSION);
1018 strcpy(info->bus_info, pci_name(rp->pdev));
1019}
1020
1021static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1022{
1023 struct r6040_private *rp = netdev_priv(dev);
1024 int rc;
1025
1026 spin_lock_irq(&rp->lock);
1027 rc = mii_ethtool_gset(&rp->mii_if, cmd);
092427be 1028 spin_unlock_irq(&rp->lock);
7a47dd7a
SW
1029
1030 return rc;
1031}
1032
1033static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1034{
1035 struct r6040_private *rp = netdev_priv(dev);
1036 int rc;
1037
1038 spin_lock_irq(&rp->lock);
1039 rc = mii_ethtool_sset(&rp->mii_if, cmd);
1040 spin_unlock_irq(&rp->lock);
1041 r6040_set_carrier(&rp->mii_if);
1042
1043 return rc;
1044}
1045
1046static u32 netdev_get_link(struct net_device *dev)
1047{
1048 struct r6040_private *rp = netdev_priv(dev);
1049
1050 return mii_link_ok(&rp->mii_if);
1051}
1052
a7bd89cb 1053static const struct ethtool_ops netdev_ethtool_ops = {
7a47dd7a
SW
1054 .get_drvinfo = netdev_get_drvinfo,
1055 .get_settings = netdev_get_settings,
1056 .set_settings = netdev_set_settings,
1057 .get_link = netdev_get_link,
1058};
1059
a7bd89cb
SH
1060static const struct net_device_ops r6040_netdev_ops = {
1061 .ndo_open = r6040_open,
1062 .ndo_stop = r6040_close,
1063 .ndo_start_xmit = r6040_start_xmit,
1064 .ndo_get_stats = r6040_get_stats,
1065 .ndo_set_multicast_list = r6040_multicast_list,
1066 .ndo_change_mtu = eth_change_mtu,
1067 .ndo_validate_addr = eth_validate_addr,
fe96aaa1 1068 .ndo_set_mac_address = eth_mac_addr,
a7bd89cb
SH
1069 .ndo_do_ioctl = r6040_ioctl,
1070 .ndo_tx_timeout = r6040_tx_timeout,
1071#ifdef CONFIG_NET_POLL_CONTROLLER
1072 .ndo_poll_controller = r6040_poll_controller,
1073#endif
1074};
1075
7a47dd7a
SW
1076static int __devinit r6040_init_one(struct pci_dev *pdev,
1077 const struct pci_device_id *ent)
1078{
1079 struct net_device *dev;
1080 struct r6040_private *lp;
1081 void __iomem *ioaddr;
1082 int err, io_size = R6040_IO_SIZE;
1083 static int card_idx = -1;
1084 int bar = 0;
7a47dd7a
SW
1085 u16 *adrp;
1086
3fa8486b 1087 printk("%s\n", version);
7a47dd7a
SW
1088
1089 err = pci_enable_device(pdev);
1090 if (err)
b0e45390 1091 goto err_out;
7a47dd7a
SW
1092
1093 /* this should always be supported */
284901a9 1094 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
b0e45390 1095 if (err) {
9a48ce84 1096 printk(KERN_ERR DRV_NAME ": 32-bit PCI DMA addresses"
7a47dd7a 1097 "not supported by the card\n");
b0e45390 1098 goto err_out;
7a47dd7a 1099 }
284901a9 1100 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
b0e45390 1101 if (err) {
9a48ce84 1102 printk(KERN_ERR DRV_NAME ": 32-bit PCI DMA addresses"
092427be 1103 "not supported by the card\n");
b0e45390 1104 goto err_out;
092427be 1105 }
7a47dd7a
SW
1106
1107 /* IO Size check */
6f5bec19 1108 if (pci_resource_len(pdev, bar) < io_size) {
9a48ce84 1109 printk(KERN_ERR DRV_NAME ": Insufficient PCI resources, aborting\n");
b0e45390
FF
1110 err = -EIO;
1111 goto err_out;
7a47dd7a
SW
1112 }
1113
7a47dd7a
SW
1114 pci_set_master(pdev);
1115
1116 dev = alloc_etherdev(sizeof(struct r6040_private));
1117 if (!dev) {
9a48ce84 1118 printk(KERN_ERR DRV_NAME ": Failed to allocate etherdev\n");
b0e45390
FF
1119 err = -ENOMEM;
1120 goto err_out;
7a47dd7a
SW
1121 }
1122 SET_NETDEV_DEV(dev, &pdev->dev);
1123 lp = netdev_priv(dev);
7a47dd7a 1124
b0e45390
FF
1125 err = pci_request_regions(pdev, DRV_NAME);
1126
1127 if (err) {
7a47dd7a 1128 printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
b0e45390 1129 goto err_out_free_dev;
7a47dd7a
SW
1130 }
1131
1132 ioaddr = pci_iomap(pdev, bar, io_size);
1133 if (!ioaddr) {
9a48ce84 1134 printk(KERN_ERR DRV_NAME ": ioremap failed for device %s\n",
7a47dd7a 1135 pci_name(pdev));
b0e45390
FF
1136 err = -EIO;
1137 goto err_out_free_res;
7a47dd7a 1138 }
84314bf9
FF
1139 /* If PHY status change register is still set to zero it means the
1140 * bootloader didn't initialize it */
1141 if (ioread16(ioaddr + PHY_CC) == 0)
1142 iowrite16(0x9f07, ioaddr + PHY_CC);
7a47dd7a
SW
1143
1144 /* Init system & device */
7a47dd7a
SW
1145 lp->base = ioaddr;
1146 dev->irq = pdev->irq;
1147
1148 spin_lock_init(&lp->lock);
1149 pci_set_drvdata(pdev, dev);
1150
1151 /* Set MAC address */
1152 card_idx++;
1153
1154 adrp = (u16 *)dev->dev_addr;
1155 adrp[0] = ioread16(ioaddr + MID_0L);
1156 adrp[1] = ioread16(ioaddr + MID_0M);
1157 adrp[2] = ioread16(ioaddr + MID_0H);
1158
1d2b1a76
FF
1159 /* Some bootloader/BIOSes do not initialize
1160 * MAC address, warn about that */
9f113618
FF
1161 if (!(adrp[0] || adrp[1] || adrp[2])) {
1162 printk(KERN_WARNING DRV_NAME ": MAC address not initialized, generating random\n");
1163 random_ether_addr(dev->dev_addr);
1164 }
1d2b1a76 1165
7a47dd7a
SW
1166 /* Link new device into r6040_root_dev */
1167 lp->pdev = pdev;
129cf9a7 1168 lp->dev = dev;
7a47dd7a
SW
1169
1170 /* Init RDC private data */
1171 lp->mcr0 = 0x1002;
1172 lp->phy_addr = phy_table[card_idx];
1173 lp->switch_sig = 0;
1174
1175 /* The RDC-specific entries in the device structure. */
a7bd89cb 1176 dev->netdev_ops = &r6040_netdev_ops;
7a47dd7a 1177 dev->ethtool_ops = &netdev_ethtool_ops;
7a47dd7a 1178 dev->watchdog_timeo = TX_TIMEOUT;
a7bd89cb 1179
7a47dd7a
SW
1180 netif_napi_add(dev, &lp->napi, r6040_poll, 64);
1181 lp->mii_if.dev = dev;
c6e69bb9
FF
1182 lp->mii_if.mdio_read = r6040_mdio_read;
1183 lp->mii_if.mdio_write = r6040_mdio_write;
7a47dd7a
SW
1184 lp->mii_if.phy_id = lp->phy_addr;
1185 lp->mii_if.phy_id_mask = 0x1f;
1186 lp->mii_if.reg_num_mask = 0x1f;
1187
e03f614a
MK
1188 /* Check the vendor ID on the PHY, if 0xffff assume none attached */
1189 if (r6040_phy_read(ioaddr, lp->phy_addr, 2) == 0xffff) {
1190 printk(KERN_ERR DRV_NAME ": Failed to detect an attached PHY\n");
1191 err = -ENODEV;
1192 goto err_out_unmap;
1193 }
1194
7a47dd7a
SW
1195 /* Register net device. After this dev->name assign */
1196 err = register_netdev(dev);
1197 if (err) {
1198 printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
b0e45390 1199 goto err_out_unmap;
7a47dd7a
SW
1200 }
1201 return 0;
1202
b0e45390
FF
1203err_out_unmap:
1204 pci_iounmap(pdev, ioaddr);
1205err_out_free_res:
7a47dd7a 1206 pci_release_regions(pdev);
b0e45390 1207err_out_free_dev:
7a47dd7a 1208 free_netdev(dev);
b0e45390 1209err_out:
7a47dd7a
SW
1210 return err;
1211}
1212
1213static void __devexit r6040_remove_one(struct pci_dev *pdev)
1214{
1215 struct net_device *dev = pci_get_drvdata(pdev);
1216
1217 unregister_netdev(dev);
1218 pci_release_regions(pdev);
1219 free_netdev(dev);
1220 pci_disable_device(pdev);
1221 pci_set_drvdata(pdev, NULL);
1222}
1223
1224
a3aa1884 1225static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
5ac5d616
FR
1226 { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
1227 { 0 }
7a47dd7a
SW
1228};
1229MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
1230
1231static struct pci_driver r6040_driver = {
5ac5d616 1232 .name = DRV_NAME,
7a47dd7a
SW
1233 .id_table = r6040_pci_tbl,
1234 .probe = r6040_init_one,
1235 .remove = __devexit_p(r6040_remove_one),
1236};
1237
1238
1239static int __init r6040_init(void)
1240{
1241 return pci_register_driver(&r6040_driver);
1242}
1243
1244
1245static void __exit r6040_cleanup(void)
1246{
1247 pci_unregister_driver(&r6040_driver);
1248}
1249
1250module_init(r6040_init);
1251module_exit(r6040_cleanup);