Commit | Line | Data |
---|---|---|
a3138df9 DM |
1 | /* niu.c: Neptune ethernet driver. |
2 | * | |
be0c007a | 3 | * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net) |
a3138df9 DM |
4 | */ |
5 | ||
f10a1f2e JP |
6 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
7 | ||
a3138df9 DM |
8 | #include <linux/module.h> |
9 | #include <linux/init.h> | |
10 | #include <linux/pci.h> | |
11 | #include <linux/dma-mapping.h> | |
12 | #include <linux/netdevice.h> | |
13 | #include <linux/ethtool.h> | |
14 | #include <linux/etherdevice.h> | |
15 | #include <linux/platform_device.h> | |
16 | #include <linux/delay.h> | |
17 | #include <linux/bitops.h> | |
18 | #include <linux/mii.h> | |
19 | #include <linux/if_ether.h> | |
20 | #include <linux/if_vlan.h> | |
21 | #include <linux/ip.h> | |
22 | #include <linux/in.h> | |
23 | #include <linux/ipv6.h> | |
24 | #include <linux/log2.h> | |
25 | #include <linux/jiffies.h> | |
26 | #include <linux/crc32.h> | |
ccffad25 | 27 | #include <linux/list.h> |
a3138df9 DM |
28 | |
29 | #include <linux/io.h> | |
30 | ||
31 | #ifdef CONFIG_SPARC64 | |
32 | #include <linux/of_device.h> | |
33 | #endif | |
34 | ||
35 | #include "niu.h" | |
36 | ||
37 | #define DRV_MODULE_NAME "niu" | |
d8c3e23d DM |
38 | #define DRV_MODULE_VERSION "1.0" |
39 | #define DRV_MODULE_RELDATE "Nov 14, 2008" | |
a3138df9 DM |
40 | |
41 | static char version[] __devinitdata = | |
42 | DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n"; | |
43 | ||
44 | MODULE_AUTHOR("David S. Miller (davem@davemloft.net)"); | |
45 | MODULE_DESCRIPTION("NIU ethernet driver"); | |
46 | MODULE_LICENSE("GPL"); | |
47 | MODULE_VERSION(DRV_MODULE_VERSION); | |
48 | ||
a3138df9 DM |
49 | #ifndef readq |
50 | static u64 readq(void __iomem *reg) | |
51 | { | |
e23a59e1 | 52 | return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32); |
a3138df9 DM |
53 | } |
54 | ||
55 | static void writeq(u64 val, void __iomem *reg) | |
56 | { | |
57 | writel(val & 0xffffffff, reg); | |
58 | writel(val >> 32, reg + 0x4UL); | |
59 | } | |
60 | #endif | |
61 | ||
a3aa1884 | 62 | static DEFINE_PCI_DEVICE_TABLE(niu_pci_tbl) = { |
a3138df9 DM |
63 | {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)}, |
64 | {} | |
65 | }; | |
66 | ||
67 | MODULE_DEVICE_TABLE(pci, niu_pci_tbl); | |
68 | ||
69 | #define NIU_TX_TIMEOUT (5 * HZ) | |
70 | ||
71 | #define nr64(reg) readq(np->regs + (reg)) | |
72 | #define nw64(reg, val) writeq((val), np->regs + (reg)) | |
73 | ||
74 | #define nr64_mac(reg) readq(np->mac_regs + (reg)) | |
75 | #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg)) | |
76 | ||
77 | #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg)) | |
78 | #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg)) | |
79 | ||
80 | #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg)) | |
81 | #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg)) | |
82 | ||
83 | #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg)) | |
84 | #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg)) | |
85 | ||
86 | #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) | |
87 | ||
88 | static int niu_debug; | |
89 | static int debug = -1; | |
90 | module_param(debug, int, 0); | |
91 | MODULE_PARM_DESC(debug, "NIU debug level"); | |
92 | ||
a3138df9 DM |
93 | #define niu_lock_parent(np, flags) \ |
94 | spin_lock_irqsave(&np->parent->lock, flags) | |
95 | #define niu_unlock_parent(np, flags) \ | |
96 | spin_unlock_irqrestore(&np->parent->lock, flags) | |
97 | ||
5fbd7e24 MW |
98 | static int serdes_init_10g_serdes(struct niu *np); |
99 | ||
a3138df9 DM |
100 | static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg, |
101 | u64 bits, int limit, int delay) | |
102 | { | |
103 | while (--limit >= 0) { | |
104 | u64 val = nr64_mac(reg); | |
105 | ||
106 | if (!(val & bits)) | |
107 | break; | |
108 | udelay(delay); | |
109 | } | |
110 | if (limit < 0) | |
111 | return -ENODEV; | |
112 | return 0; | |
113 | } | |
114 | ||
115 | static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg, | |
116 | u64 bits, int limit, int delay, | |
117 | const char *reg_name) | |
118 | { | |
119 | int err; | |
120 | ||
121 | nw64_mac(reg, bits); | |
122 | err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay); | |
123 | if (err) | |
f10a1f2e JP |
124 | netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n", |
125 | (unsigned long long)bits, reg_name, | |
126 | (unsigned long long)nr64_mac(reg)); | |
a3138df9 DM |
127 | return err; |
128 | } | |
129 | ||
130 | #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \ | |
131 | ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \ | |
132 | __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \ | |
133 | }) | |
134 | ||
135 | static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg, | |
136 | u64 bits, int limit, int delay) | |
137 | { | |
138 | while (--limit >= 0) { | |
139 | u64 val = nr64_ipp(reg); | |
140 | ||
141 | if (!(val & bits)) | |
142 | break; | |
143 | udelay(delay); | |
144 | } | |
145 | if (limit < 0) | |
146 | return -ENODEV; | |
147 | return 0; | |
148 | } | |
149 | ||
150 | static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg, | |
151 | u64 bits, int limit, int delay, | |
152 | const char *reg_name) | |
153 | { | |
154 | int err; | |
155 | u64 val; | |
156 | ||
157 | val = nr64_ipp(reg); | |
158 | val |= bits; | |
159 | nw64_ipp(reg, val); | |
160 | ||
161 | err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay); | |
162 | if (err) | |
f10a1f2e JP |
163 | netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n", |
164 | (unsigned long long)bits, reg_name, | |
165 | (unsigned long long)nr64_ipp(reg)); | |
a3138df9 DM |
166 | return err; |
167 | } | |
168 | ||
169 | #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \ | |
170 | ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \ | |
171 | __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \ | |
172 | }) | |
173 | ||
174 | static int __niu_wait_bits_clear(struct niu *np, unsigned long reg, | |
175 | u64 bits, int limit, int delay) | |
176 | { | |
177 | while (--limit >= 0) { | |
178 | u64 val = nr64(reg); | |
179 | ||
180 | if (!(val & bits)) | |
181 | break; | |
182 | udelay(delay); | |
183 | } | |
184 | if (limit < 0) | |
185 | return -ENODEV; | |
186 | return 0; | |
187 | } | |
188 | ||
189 | #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \ | |
190 | ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \ | |
191 | __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \ | |
192 | }) | |
193 | ||
194 | static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg, | |
195 | u64 bits, int limit, int delay, | |
196 | const char *reg_name) | |
197 | { | |
198 | int err; | |
199 | ||
200 | nw64(reg, bits); | |
201 | err = __niu_wait_bits_clear(np, reg, bits, limit, delay); | |
202 | if (err) | |
f10a1f2e JP |
203 | netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n", |
204 | (unsigned long long)bits, reg_name, | |
205 | (unsigned long long)nr64(reg)); | |
a3138df9 DM |
206 | return err; |
207 | } | |
208 | ||
209 | #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \ | |
210 | ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \ | |
211 | __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \ | |
212 | }) | |
213 | ||
214 | static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on) | |
215 | { | |
216 | u64 val = (u64) lp->timer; | |
217 | ||
218 | if (on) | |
219 | val |= LDG_IMGMT_ARM; | |
220 | ||
221 | nw64(LDG_IMGMT(lp->ldg_num), val); | |
222 | } | |
223 | ||
224 | static int niu_ldn_irq_enable(struct niu *np, int ldn, int on) | |
225 | { | |
226 | unsigned long mask_reg, bits; | |
227 | u64 val; | |
228 | ||
229 | if (ldn < 0 || ldn > LDN_MAX) | |
230 | return -EINVAL; | |
231 | ||
232 | if (ldn < 64) { | |
233 | mask_reg = LD_IM0(ldn); | |
234 | bits = LD_IM0_MASK; | |
235 | } else { | |
236 | mask_reg = LD_IM1(ldn - 64); | |
237 | bits = LD_IM1_MASK; | |
238 | } | |
239 | ||
240 | val = nr64(mask_reg); | |
241 | if (on) | |
242 | val &= ~bits; | |
243 | else | |
244 | val |= bits; | |
245 | nw64(mask_reg, val); | |
246 | ||
247 | return 0; | |
248 | } | |
249 | ||
250 | static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on) | |
251 | { | |
252 | struct niu_parent *parent = np->parent; | |
253 | int i; | |
254 | ||
255 | for (i = 0; i <= LDN_MAX; i++) { | |
256 | int err; | |
257 | ||
258 | if (parent->ldg_map[i] != lp->ldg_num) | |
259 | continue; | |
260 | ||
261 | err = niu_ldn_irq_enable(np, i, on); | |
262 | if (err) | |
263 | return err; | |
264 | } | |
265 | return 0; | |
266 | } | |
267 | ||
268 | static int niu_enable_interrupts(struct niu *np, int on) | |
269 | { | |
270 | int i; | |
271 | ||
272 | for (i = 0; i < np->num_ldg; i++) { | |
273 | struct niu_ldg *lp = &np->ldg[i]; | |
274 | int err; | |
275 | ||
276 | err = niu_enable_ldn_in_ldg(np, lp, on); | |
277 | if (err) | |
278 | return err; | |
279 | } | |
280 | for (i = 0; i < np->num_ldg; i++) | |
281 | niu_ldg_rearm(np, &np->ldg[i], on); | |
282 | ||
283 | return 0; | |
284 | } | |
285 | ||
286 | static u32 phy_encode(u32 type, int port) | |
287 | { | |
288 | return (type << (port * 2)); | |
289 | } | |
290 | ||
291 | static u32 phy_decode(u32 val, int port) | |
292 | { | |
293 | return (val >> (port * 2)) & PORT_TYPE_MASK; | |
294 | } | |
295 | ||
296 | static int mdio_wait(struct niu *np) | |
297 | { | |
298 | int limit = 1000; | |
299 | u64 val; | |
300 | ||
301 | while (--limit > 0) { | |
302 | val = nr64(MIF_FRAME_OUTPUT); | |
303 | if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1) | |
304 | return val & MIF_FRAME_OUTPUT_DATA; | |
305 | ||
306 | udelay(10); | |
307 | } | |
308 | ||
309 | return -ENODEV; | |
310 | } | |
311 | ||
312 | static int mdio_read(struct niu *np, int port, int dev, int reg) | |
313 | { | |
314 | int err; | |
315 | ||
316 | nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg)); | |
317 | err = mdio_wait(np); | |
318 | if (err < 0) | |
319 | return err; | |
320 | ||
321 | nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev)); | |
322 | return mdio_wait(np); | |
323 | } | |
324 | ||
325 | static int mdio_write(struct niu *np, int port, int dev, int reg, int data) | |
326 | { | |
327 | int err; | |
328 | ||
329 | nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg)); | |
330 | err = mdio_wait(np); | |
331 | if (err < 0) | |
332 | return err; | |
333 | ||
334 | nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data)); | |
335 | err = mdio_wait(np); | |
336 | if (err < 0) | |
337 | return err; | |
338 | ||
339 | return 0; | |
340 | } | |
341 | ||
342 | static int mii_read(struct niu *np, int port, int reg) | |
343 | { | |
344 | nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg)); | |
345 | return mdio_wait(np); | |
346 | } | |
347 | ||
348 | static int mii_write(struct niu *np, int port, int reg, int data) | |
349 | { | |
350 | int err; | |
351 | ||
352 | nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data)); | |
353 | err = mdio_wait(np); | |
354 | if (err < 0) | |
355 | return err; | |
356 | ||
357 | return 0; | |
358 | } | |
359 | ||
360 | static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val) | |
361 | { | |
362 | int err; | |
363 | ||
364 | err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
365 | ESR2_TI_PLL_TX_CFG_L(channel), | |
366 | val & 0xffff); | |
367 | if (!err) | |
368 | err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
369 | ESR2_TI_PLL_TX_CFG_H(channel), | |
370 | val >> 16); | |
371 | return err; | |
372 | } | |
373 | ||
374 | static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val) | |
375 | { | |
376 | int err; | |
377 | ||
378 | err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
379 | ESR2_TI_PLL_RX_CFG_L(channel), | |
380 | val & 0xffff); | |
381 | if (!err) | |
382 | err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
383 | ESR2_TI_PLL_RX_CFG_H(channel), | |
384 | val >> 16); | |
385 | return err; | |
386 | } | |
387 | ||
388 | /* Mode is always 10G fiber. */ | |
e3e081e1 | 389 | static int serdes_init_niu_10g_fiber(struct niu *np) |
a3138df9 DM |
390 | { |
391 | struct niu_link_config *lp = &np->link_config; | |
392 | u32 tx_cfg, rx_cfg; | |
393 | unsigned long i; | |
394 | ||
395 | tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV); | |
396 | rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT | | |
397 | PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH | | |
398 | PLL_RX_CFG_EQ_LP_ADAPTIVE); | |
399 | ||
400 | if (lp->loopback_mode == LOOPBACK_PHY) { | |
401 | u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS; | |
402 | ||
403 | mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
404 | ESR2_TI_PLL_TEST_CFG_L, test_cfg); | |
405 | ||
406 | tx_cfg |= PLL_TX_CFG_ENTEST; | |
407 | rx_cfg |= PLL_RX_CFG_ENTEST; | |
408 | } | |
409 | ||
410 | /* Initialize all 4 lanes of the SERDES. */ | |
411 | for (i = 0; i < 4; i++) { | |
412 | int err = esr2_set_tx_cfg(np, i, tx_cfg); | |
413 | if (err) | |
414 | return err; | |
415 | } | |
416 | ||
417 | for (i = 0; i < 4; i++) { | |
418 | int err = esr2_set_rx_cfg(np, i, rx_cfg); | |
419 | if (err) | |
420 | return err; | |
421 | } | |
422 | ||
423 | return 0; | |
424 | } | |
425 | ||
e3e081e1 SB |
426 | static int serdes_init_niu_1g_serdes(struct niu *np) |
427 | { | |
428 | struct niu_link_config *lp = &np->link_config; | |
429 | u16 pll_cfg, pll_sts; | |
430 | int max_retry = 100; | |
51e0f058 | 431 | u64 uninitialized_var(sig), mask, val; |
e3e081e1 SB |
432 | u32 tx_cfg, rx_cfg; |
433 | unsigned long i; | |
434 | int err; | |
435 | ||
436 | tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV | | |
437 | PLL_TX_CFG_RATE_HALF); | |
438 | rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT | | |
439 | PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH | | |
440 | PLL_RX_CFG_RATE_HALF); | |
441 | ||
442 | if (np->port == 0) | |
443 | rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE; | |
444 | ||
445 | if (lp->loopback_mode == LOOPBACK_PHY) { | |
446 | u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS; | |
447 | ||
448 | mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
449 | ESR2_TI_PLL_TEST_CFG_L, test_cfg); | |
450 | ||
451 | tx_cfg |= PLL_TX_CFG_ENTEST; | |
452 | rx_cfg |= PLL_RX_CFG_ENTEST; | |
453 | } | |
454 | ||
455 | /* Initialize PLL for 1G */ | |
456 | pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X); | |
457 | ||
458 | err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
459 | ESR2_TI_PLL_CFG_L, pll_cfg); | |
460 | if (err) { | |
f10a1f2e JP |
461 | netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n", |
462 | np->port, __func__); | |
e3e081e1 SB |
463 | return err; |
464 | } | |
465 | ||
466 | pll_sts = PLL_CFG_ENPLL; | |
467 | ||
468 | err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
469 | ESR2_TI_PLL_STS_L, pll_sts); | |
470 | if (err) { | |
f10a1f2e JP |
471 | netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n", |
472 | np->port, __func__); | |
e3e081e1 SB |
473 | return err; |
474 | } | |
475 | ||
476 | udelay(200); | |
477 | ||
478 | /* Initialize all 4 lanes of the SERDES. */ | |
479 | for (i = 0; i < 4; i++) { | |
480 | err = esr2_set_tx_cfg(np, i, tx_cfg); | |
481 | if (err) | |
482 | return err; | |
483 | } | |
484 | ||
485 | for (i = 0; i < 4; i++) { | |
486 | err = esr2_set_rx_cfg(np, i, rx_cfg); | |
487 | if (err) | |
488 | return err; | |
489 | } | |
490 | ||
491 | switch (np->port) { | |
492 | case 0: | |
493 | val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0); | |
494 | mask = val; | |
495 | break; | |
496 | ||
497 | case 1: | |
498 | val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1); | |
499 | mask = val; | |
500 | break; | |
501 | ||
502 | default: | |
503 | return -EINVAL; | |
504 | } | |
505 | ||
506 | while (max_retry--) { | |
507 | sig = nr64(ESR_INT_SIGNALS); | |
508 | if ((sig & mask) == val) | |
509 | break; | |
510 | ||
511 | mdelay(500); | |
512 | } | |
513 | ||
514 | if ((sig & mask) != val) { | |
f10a1f2e JP |
515 | netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n", |
516 | np->port, (int)(sig & mask), (int)val); | |
e3e081e1 SB |
517 | return -ENODEV; |
518 | } | |
519 | ||
520 | return 0; | |
521 | } | |
522 | ||
523 | static int serdes_init_niu_10g_serdes(struct niu *np) | |
524 | { | |
525 | struct niu_link_config *lp = &np->link_config; | |
526 | u32 tx_cfg, rx_cfg, pll_cfg, pll_sts; | |
527 | int max_retry = 100; | |
51e0f058 | 528 | u64 uninitialized_var(sig), mask, val; |
e3e081e1 SB |
529 | unsigned long i; |
530 | int err; | |
531 | ||
532 | tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV); | |
533 | rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT | | |
534 | PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH | | |
535 | PLL_RX_CFG_EQ_LP_ADAPTIVE); | |
536 | ||
537 | if (lp->loopback_mode == LOOPBACK_PHY) { | |
538 | u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS; | |
539 | ||
540 | mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
541 | ESR2_TI_PLL_TEST_CFG_L, test_cfg); | |
542 | ||
543 | tx_cfg |= PLL_TX_CFG_ENTEST; | |
544 | rx_cfg |= PLL_RX_CFG_ENTEST; | |
545 | } | |
546 | ||
547 | /* Initialize PLL for 10G */ | |
548 | pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X); | |
549 | ||
550 | err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
551 | ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff); | |
552 | if (err) { | |
f10a1f2e JP |
553 | netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n", |
554 | np->port, __func__); | |
e3e081e1 SB |
555 | return err; |
556 | } | |
557 | ||
558 | pll_sts = PLL_CFG_ENPLL; | |
559 | ||
560 | err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR, | |
561 | ESR2_TI_PLL_STS_L, pll_sts & 0xffff); | |
562 | if (err) { | |
f10a1f2e JP |
563 | netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n", |
564 | np->port, __func__); | |
e3e081e1 SB |
565 | return err; |
566 | } | |
567 | ||
568 | udelay(200); | |
569 | ||
570 | /* Initialize all 4 lanes of the SERDES. */ | |
571 | for (i = 0; i < 4; i++) { | |
572 | err = esr2_set_tx_cfg(np, i, tx_cfg); | |
573 | if (err) | |
574 | return err; | |
575 | } | |
576 | ||
577 | for (i = 0; i < 4; i++) { | |
578 | err = esr2_set_rx_cfg(np, i, rx_cfg); | |
579 | if (err) | |
580 | return err; | |
581 | } | |
582 | ||
583 | /* check if serdes is ready */ | |
584 | ||
585 | switch (np->port) { | |
586 | case 0: | |
587 | mask = ESR_INT_SIGNALS_P0_BITS; | |
588 | val = (ESR_INT_SRDY0_P0 | | |
589 | ESR_INT_DET0_P0 | | |
590 | ESR_INT_XSRDY_P0 | | |
591 | ESR_INT_XDP_P0_CH3 | | |
592 | ESR_INT_XDP_P0_CH2 | | |
593 | ESR_INT_XDP_P0_CH1 | | |
594 | ESR_INT_XDP_P0_CH0); | |
595 | break; | |
596 | ||
597 | case 1: | |
598 | mask = ESR_INT_SIGNALS_P1_BITS; | |
599 | val = (ESR_INT_SRDY0_P1 | | |
600 | ESR_INT_DET0_P1 | | |
601 | ESR_INT_XSRDY_P1 | | |
602 | ESR_INT_XDP_P1_CH3 | | |
603 | ESR_INT_XDP_P1_CH2 | | |
604 | ESR_INT_XDP_P1_CH1 | | |
605 | ESR_INT_XDP_P1_CH0); | |
606 | break; | |
607 | ||
608 | default: | |
609 | return -EINVAL; | |
610 | } | |
611 | ||
612 | while (max_retry--) { | |
613 | sig = nr64(ESR_INT_SIGNALS); | |
614 | if ((sig & mask) == val) | |
615 | break; | |
616 | ||
617 | mdelay(500); | |
618 | } | |
619 | ||
620 | if ((sig & mask) != val) { | |
f10a1f2e JP |
621 | pr_info("NIU Port %u signal bits [%08x] are not [%08x] for 10G...trying 1G\n", |
622 | np->port, (int)(sig & mask), (int)val); | |
e3e081e1 SB |
623 | |
624 | /* 10G failed, try initializing at 1G */ | |
625 | err = serdes_init_niu_1g_serdes(np); | |
626 | if (!err) { | |
627 | np->flags &= ~NIU_FLAGS_10G; | |
628 | np->mac_xcvr = MAC_XCVR_PCS; | |
629 | } else { | |
f10a1f2e JP |
630 | netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n", |
631 | np->port); | |
e3e081e1 SB |
632 | return -ENODEV; |
633 | } | |
634 | } | |
635 | return 0; | |
636 | } | |
637 | ||
a3138df9 DM |
638 | static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val) |
639 | { | |
640 | int err; | |
641 | ||
642 | err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan)); | |
643 | if (err >= 0) { | |
644 | *val = (err & 0xffff); | |
645 | err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, | |
646 | ESR_RXTX_CTRL_H(chan)); | |
647 | if (err >= 0) | |
648 | *val |= ((err & 0xffff) << 16); | |
649 | err = 0; | |
650 | } | |
651 | return err; | |
652 | } | |
653 | ||
654 | static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val) | |
655 | { | |
656 | int err; | |
657 | ||
658 | err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, | |
659 | ESR_GLUE_CTRL0_L(chan)); | |
660 | if (err >= 0) { | |
661 | *val = (err & 0xffff); | |
662 | err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, | |
663 | ESR_GLUE_CTRL0_H(chan)); | |
664 | if (err >= 0) { | |
665 | *val |= ((err & 0xffff) << 16); | |
666 | err = 0; | |
667 | } | |
668 | } | |
669 | return err; | |
670 | } | |
671 | ||
672 | static int esr_read_reset(struct niu *np, u32 *val) | |
673 | { | |
674 | int err; | |
675 | ||
676 | err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, | |
677 | ESR_RXTX_RESET_CTRL_L); | |
678 | if (err >= 0) { | |
679 | *val = (err & 0xffff); | |
680 | err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, | |
681 | ESR_RXTX_RESET_CTRL_H); | |
682 | if (err >= 0) { | |
683 | *val |= ((err & 0xffff) << 16); | |
684 | err = 0; | |
685 | } | |
686 | } | |
687 | return err; | |
688 | } | |
689 | ||
690 | static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val) | |
691 | { | |
692 | int err; | |
693 | ||
694 | err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR, | |
695 | ESR_RXTX_CTRL_L(chan), val & 0xffff); | |
696 | if (!err) | |
697 | err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR, | |
698 | ESR_RXTX_CTRL_H(chan), (val >> 16)); | |
699 | return err; | |
700 | } | |
701 | ||
702 | static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val) | |
703 | { | |
704 | int err; | |
705 | ||
706 | err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR, | |
707 | ESR_GLUE_CTRL0_L(chan), val & 0xffff); | |
708 | if (!err) | |
709 | err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR, | |
710 | ESR_GLUE_CTRL0_H(chan), (val >> 16)); | |
711 | return err; | |
712 | } | |
713 | ||
714 | static int esr_reset(struct niu *np) | |
715 | { | |
f166400b | 716 | u32 uninitialized_var(reset); |
a3138df9 DM |
717 | int err; |
718 | ||
719 | err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR, | |
720 | ESR_RXTX_RESET_CTRL_L, 0x0000); | |
721 | if (err) | |
722 | return err; | |
723 | err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR, | |
724 | ESR_RXTX_RESET_CTRL_H, 0xffff); | |
725 | if (err) | |
726 | return err; | |
727 | udelay(200); | |
728 | ||
729 | err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR, | |
730 | ESR_RXTX_RESET_CTRL_L, 0xffff); | |
731 | if (err) | |
732 | return err; | |
733 | udelay(200); | |
734 | ||
735 | err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR, | |
736 | ESR_RXTX_RESET_CTRL_H, 0x0000); | |
737 | if (err) | |
738 | return err; | |
739 | udelay(200); | |
740 | ||
741 | err = esr_read_reset(np, &reset); | |
742 | if (err) | |
743 | return err; | |
744 | if (reset != 0) { | |
f10a1f2e JP |
745 | netdev_err(np->dev, "Port %u ESR_RESET did not clear [%08x]\n", |
746 | np->port, reset); | |
a3138df9 DM |
747 | return -ENODEV; |
748 | } | |
749 | ||
750 | return 0; | |
751 | } | |
752 | ||
753 | static int serdes_init_10g(struct niu *np) | |
754 | { | |
755 | struct niu_link_config *lp = &np->link_config; | |
756 | unsigned long ctrl_reg, test_cfg_reg, i; | |
757 | u64 ctrl_val, test_cfg_val, sig, mask, val; | |
758 | int err; | |
759 | ||
760 | switch (np->port) { | |
761 | case 0: | |
762 | ctrl_reg = ENET_SERDES_0_CTRL_CFG; | |
763 | test_cfg_reg = ENET_SERDES_0_TEST_CFG; | |
764 | break; | |
765 | case 1: | |
766 | ctrl_reg = ENET_SERDES_1_CTRL_CFG; | |
767 | test_cfg_reg = ENET_SERDES_1_TEST_CFG; | |
768 | break; | |
769 | ||
770 | default: | |
771 | return -EINVAL; | |
772 | } | |
773 | ctrl_val = (ENET_SERDES_CTRL_SDET_0 | | |
774 | ENET_SERDES_CTRL_SDET_1 | | |
775 | ENET_SERDES_CTRL_SDET_2 | | |
776 | ENET_SERDES_CTRL_SDET_3 | | |
777 | (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) | | |
778 | (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) | | |
779 | (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) | | |
780 | (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) | | |
781 | (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) | | |
782 | (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) | | |
783 | (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) | | |
784 | (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT)); | |
785 | test_cfg_val = 0; | |
786 | ||
787 | if (lp->loopback_mode == LOOPBACK_PHY) { | |
788 | test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK << | |
789 | ENET_SERDES_TEST_MD_0_SHIFT) | | |
790 | (ENET_TEST_MD_PAD_LOOPBACK << | |
791 | ENET_SERDES_TEST_MD_1_SHIFT) | | |
792 | (ENET_TEST_MD_PAD_LOOPBACK << | |
793 | ENET_SERDES_TEST_MD_2_SHIFT) | | |
794 | (ENET_TEST_MD_PAD_LOOPBACK << | |
795 | ENET_SERDES_TEST_MD_3_SHIFT)); | |
796 | } | |
797 | ||
798 | nw64(ctrl_reg, ctrl_val); | |
799 | nw64(test_cfg_reg, test_cfg_val); | |
800 | ||
801 | /* Initialize all 4 lanes of the SERDES. */ | |
802 | for (i = 0; i < 4; i++) { | |
803 | u32 rxtx_ctrl, glue0; | |
804 | ||
805 | err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl); | |
806 | if (err) | |
807 | return err; | |
808 | err = esr_read_glue0(np, i, &glue0); | |
809 | if (err) | |
810 | return err; | |
811 | ||
812 | rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO); | |
813 | rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH | | |
814 | (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT)); | |
815 | ||
816 | glue0 &= ~(ESR_GLUE_CTRL0_SRATE | | |
817 | ESR_GLUE_CTRL0_THCNT | | |
818 | ESR_GLUE_CTRL0_BLTIME); | |
819 | glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB | | |
820 | (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) | | |
821 | (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) | | |
822 | (BLTIME_300_CYCLES << | |
823 | ESR_GLUE_CTRL0_BLTIME_SHIFT)); | |
824 | ||
825 | err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl); | |
826 | if (err) | |
827 | return err; | |
828 | err = esr_write_glue0(np, i, glue0); | |
829 | if (err) | |
830 | return err; | |
831 | } | |
832 | ||
833 | err = esr_reset(np); | |
834 | if (err) | |
835 | return err; | |
836 | ||
837 | sig = nr64(ESR_INT_SIGNALS); | |
838 | switch (np->port) { | |
839 | case 0: | |
840 | mask = ESR_INT_SIGNALS_P0_BITS; | |
841 | val = (ESR_INT_SRDY0_P0 | | |
842 | ESR_INT_DET0_P0 | | |
843 | ESR_INT_XSRDY_P0 | | |
844 | ESR_INT_XDP_P0_CH3 | | |
845 | ESR_INT_XDP_P0_CH2 | | |
846 | ESR_INT_XDP_P0_CH1 | | |
847 | ESR_INT_XDP_P0_CH0); | |
848 | break; | |
849 | ||
850 | case 1: | |
851 | mask = ESR_INT_SIGNALS_P1_BITS; | |
852 | val = (ESR_INT_SRDY0_P1 | | |
853 | ESR_INT_DET0_P1 | | |
854 | ESR_INT_XSRDY_P1 | | |
855 | ESR_INT_XDP_P1_CH3 | | |
856 | ESR_INT_XDP_P1_CH2 | | |
857 | ESR_INT_XDP_P1_CH1 | | |
858 | ESR_INT_XDP_P1_CH0); | |
859 | break; | |
860 | ||
861 | default: | |
862 | return -EINVAL; | |
863 | } | |
864 | ||
865 | if ((sig & mask) != val) { | |
a5d6ab56 MW |
866 | if (np->flags & NIU_FLAGS_HOTPLUG_PHY) { |
867 | np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT; | |
868 | return 0; | |
869 | } | |
f10a1f2e JP |
870 | netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n", |
871 | np->port, (int)(sig & mask), (int)val); | |
a3138df9 DM |
872 | return -ENODEV; |
873 | } | |
a5d6ab56 MW |
874 | if (np->flags & NIU_FLAGS_HOTPLUG_PHY) |
875 | np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT; | |
a3138df9 DM |
876 | return 0; |
877 | } | |
878 | ||
879 | static int serdes_init_1g(struct niu *np) | |
880 | { | |
881 | u64 val; | |
882 | ||
883 | val = nr64(ENET_SERDES_1_PLL_CFG); | |
884 | val &= ~ENET_SERDES_PLL_FBDIV2; | |
885 | switch (np->port) { | |
886 | case 0: | |
887 | val |= ENET_SERDES_PLL_HRATE0; | |
888 | break; | |
889 | case 1: | |
890 | val |= ENET_SERDES_PLL_HRATE1; | |
891 | break; | |
892 | case 2: | |
893 | val |= ENET_SERDES_PLL_HRATE2; | |
894 | break; | |
895 | case 3: | |
896 | val |= ENET_SERDES_PLL_HRATE3; | |
897 | break; | |
898 | default: | |
899 | return -EINVAL; | |
900 | } | |
901 | nw64(ENET_SERDES_1_PLL_CFG, val); | |
902 | ||
903 | return 0; | |
904 | } | |
905 | ||
5fbd7e24 MW |
906 | static int serdes_init_1g_serdes(struct niu *np) |
907 | { | |
908 | struct niu_link_config *lp = &np->link_config; | |
909 | unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i; | |
910 | u64 ctrl_val, test_cfg_val, sig, mask, val; | |
911 | int err; | |
912 | u64 reset_val, val_rd; | |
913 | ||
914 | val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 | | |
915 | ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 | | |
916 | ENET_SERDES_PLL_FBDIV0; | |
917 | switch (np->port) { | |
918 | case 0: | |
919 | reset_val = ENET_SERDES_RESET_0; | |
920 | ctrl_reg = ENET_SERDES_0_CTRL_CFG; | |
921 | test_cfg_reg = ENET_SERDES_0_TEST_CFG; | |
922 | pll_cfg = ENET_SERDES_0_PLL_CFG; | |
923 | break; | |
924 | case 1: | |
925 | reset_val = ENET_SERDES_RESET_1; | |
926 | ctrl_reg = ENET_SERDES_1_CTRL_CFG; | |
927 | test_cfg_reg = ENET_SERDES_1_TEST_CFG; | |
928 | pll_cfg = ENET_SERDES_1_PLL_CFG; | |
929 | break; | |
930 | ||
931 | default: | |
932 | return -EINVAL; | |
933 | } | |
934 | ctrl_val = (ENET_SERDES_CTRL_SDET_0 | | |
935 | ENET_SERDES_CTRL_SDET_1 | | |
936 | ENET_SERDES_CTRL_SDET_2 | | |
937 | ENET_SERDES_CTRL_SDET_3 | | |
938 | (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) | | |
939 | (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) | | |
940 | (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) | | |
941 | (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) | | |
942 | (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) | | |
943 | (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) | | |
944 | (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) | | |
945 | (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT)); | |
946 | test_cfg_val = 0; | |
947 | ||
948 | if (lp->loopback_mode == LOOPBACK_PHY) { | |
949 | test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK << | |
950 | ENET_SERDES_TEST_MD_0_SHIFT) | | |
951 | (ENET_TEST_MD_PAD_LOOPBACK << | |
952 | ENET_SERDES_TEST_MD_1_SHIFT) | | |
953 | (ENET_TEST_MD_PAD_LOOPBACK << | |
954 | ENET_SERDES_TEST_MD_2_SHIFT) | | |
955 | (ENET_TEST_MD_PAD_LOOPBACK << | |
956 | ENET_SERDES_TEST_MD_3_SHIFT)); | |
957 | } | |
958 | ||
959 | nw64(ENET_SERDES_RESET, reset_val); | |
960 | mdelay(20); | |
961 | val_rd = nr64(ENET_SERDES_RESET); | |
962 | val_rd &= ~reset_val; | |
963 | nw64(pll_cfg, val); | |
964 | nw64(ctrl_reg, ctrl_val); | |
965 | nw64(test_cfg_reg, test_cfg_val); | |
966 | nw64(ENET_SERDES_RESET, val_rd); | |
967 | mdelay(2000); | |
968 | ||
969 | /* Initialize all 4 lanes of the SERDES. */ | |
970 | for (i = 0; i < 4; i++) { | |
971 | u32 rxtx_ctrl, glue0; | |
972 | ||
973 | err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl); | |
974 | if (err) | |
975 | return err; | |
976 | err = esr_read_glue0(np, i, &glue0); | |
977 | if (err) | |
978 | return err; | |
979 | ||
980 | rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO); | |
981 | rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH | | |
982 | (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT)); | |
983 | ||
984 | glue0 &= ~(ESR_GLUE_CTRL0_SRATE | | |
985 | ESR_GLUE_CTRL0_THCNT | | |
986 | ESR_GLUE_CTRL0_BLTIME); | |
987 | glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB | | |
988 | (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) | | |
989 | (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) | | |
990 | (BLTIME_300_CYCLES << | |
991 | ESR_GLUE_CTRL0_BLTIME_SHIFT)); | |
992 | ||
993 | err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl); | |
994 | if (err) | |
995 | return err; | |
996 | err = esr_write_glue0(np, i, glue0); | |
997 | if (err) | |
998 | return err; | |
999 | } | |
1000 | ||
1001 | ||
1002 | sig = nr64(ESR_INT_SIGNALS); | |
1003 | switch (np->port) { | |
1004 | case 0: | |
1005 | val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0); | |
1006 | mask = val; | |
1007 | break; | |
1008 | ||
1009 | case 1: | |
1010 | val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1); | |
1011 | mask = val; | |
1012 | break; | |
1013 | ||
1014 | default: | |
1015 | return -EINVAL; | |
1016 | } | |
1017 | ||
1018 | if ((sig & mask) != val) { | |
f10a1f2e JP |
1019 | netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n", |
1020 | np->port, (int)(sig & mask), (int)val); | |
5fbd7e24 MW |
1021 | return -ENODEV; |
1022 | } | |
1023 | ||
1024 | return 0; | |
1025 | } | |
1026 | ||
1027 | static int link_status_1g_serdes(struct niu *np, int *link_up_p) | |
1028 | { | |
1029 | struct niu_link_config *lp = &np->link_config; | |
1030 | int link_up; | |
1031 | u64 val; | |
1032 | u16 current_speed; | |
1033 | unsigned long flags; | |
1034 | u8 current_duplex; | |
1035 | ||
1036 | link_up = 0; | |
1037 | current_speed = SPEED_INVALID; | |
1038 | current_duplex = DUPLEX_INVALID; | |
1039 | ||
1040 | spin_lock_irqsave(&np->lock, flags); | |
1041 | ||
1042 | val = nr64_pcs(PCS_MII_STAT); | |
1043 | ||
1044 | if (val & PCS_MII_STAT_LINK_STATUS) { | |
1045 | link_up = 1; | |
1046 | current_speed = SPEED_1000; | |
1047 | current_duplex = DUPLEX_FULL; | |
1048 | } | |
1049 | ||
1050 | lp->active_speed = current_speed; | |
1051 | lp->active_duplex = current_duplex; | |
1052 | spin_unlock_irqrestore(&np->lock, flags); | |
1053 | ||
1054 | *link_up_p = link_up; | |
1055 | return 0; | |
1056 | } | |
1057 | ||
5fbd7e24 MW |
1058 | static int link_status_10g_serdes(struct niu *np, int *link_up_p) |
1059 | { | |
1060 | unsigned long flags; | |
1061 | struct niu_link_config *lp = &np->link_config; | |
1062 | int link_up = 0; | |
1063 | int link_ok = 1; | |
1064 | u64 val, val2; | |
1065 | u16 current_speed; | |
1066 | u8 current_duplex; | |
1067 | ||
1068 | if (!(np->flags & NIU_FLAGS_10G)) | |
1069 | return link_status_1g_serdes(np, link_up_p); | |
1070 | ||
1071 | current_speed = SPEED_INVALID; | |
1072 | current_duplex = DUPLEX_INVALID; | |
1073 | spin_lock_irqsave(&np->lock, flags); | |
1074 | ||
1075 | val = nr64_xpcs(XPCS_STATUS(0)); | |
1076 | val2 = nr64_mac(XMAC_INTER2); | |
1077 | if (val2 & 0x01000000) | |
1078 | link_ok = 0; | |
1079 | ||
1080 | if ((val & 0x1000ULL) && link_ok) { | |
1081 | link_up = 1; | |
1082 | current_speed = SPEED_10000; | |
1083 | current_duplex = DUPLEX_FULL; | |
1084 | } | |
1085 | lp->active_speed = current_speed; | |
1086 | lp->active_duplex = current_duplex; | |
1087 | spin_unlock_irqrestore(&np->lock, flags); | |
1088 | *link_up_p = link_up; | |
1089 | return 0; | |
1090 | } | |
1091 | ||
38bb045d CB |
1092 | static int link_status_mii(struct niu *np, int *link_up_p) |
1093 | { | |
1094 | struct niu_link_config *lp = &np->link_config; | |
1095 | int err; | |
1096 | int bmsr, advert, ctrl1000, stat1000, lpa, bmcr, estatus; | |
1097 | int supported, advertising, active_speed, active_duplex; | |
1098 | ||
1099 | err = mii_read(np, np->phy_addr, MII_BMCR); | |
1100 | if (unlikely(err < 0)) | |
1101 | return err; | |
1102 | bmcr = err; | |
1103 | ||
1104 | err = mii_read(np, np->phy_addr, MII_BMSR); | |
1105 | if (unlikely(err < 0)) | |
1106 | return err; | |
1107 | bmsr = err; | |
1108 | ||
1109 | err = mii_read(np, np->phy_addr, MII_ADVERTISE); | |
1110 | if (unlikely(err < 0)) | |
1111 | return err; | |
1112 | advert = err; | |
1113 | ||
1114 | err = mii_read(np, np->phy_addr, MII_LPA); | |
1115 | if (unlikely(err < 0)) | |
1116 | return err; | |
1117 | lpa = err; | |
1118 | ||
1119 | if (likely(bmsr & BMSR_ESTATEN)) { | |
1120 | err = mii_read(np, np->phy_addr, MII_ESTATUS); | |
1121 | if (unlikely(err < 0)) | |
1122 | return err; | |
1123 | estatus = err; | |
1124 | ||
1125 | err = mii_read(np, np->phy_addr, MII_CTRL1000); | |
1126 | if (unlikely(err < 0)) | |
1127 | return err; | |
1128 | ctrl1000 = err; | |
1129 | ||
1130 | err = mii_read(np, np->phy_addr, MII_STAT1000); | |
1131 | if (unlikely(err < 0)) | |
1132 | return err; | |
1133 | stat1000 = err; | |
1134 | } else | |
1135 | estatus = ctrl1000 = stat1000 = 0; | |
1136 | ||
1137 | supported = 0; | |
1138 | if (bmsr & BMSR_ANEGCAPABLE) | |
1139 | supported |= SUPPORTED_Autoneg; | |
1140 | if (bmsr & BMSR_10HALF) | |
1141 | supported |= SUPPORTED_10baseT_Half; | |
1142 | if (bmsr & BMSR_10FULL) | |
1143 | supported |= SUPPORTED_10baseT_Full; | |
1144 | if (bmsr & BMSR_100HALF) | |
1145 | supported |= SUPPORTED_100baseT_Half; | |
1146 | if (bmsr & BMSR_100FULL) | |
1147 | supported |= SUPPORTED_100baseT_Full; | |
1148 | if (estatus & ESTATUS_1000_THALF) | |
1149 | supported |= SUPPORTED_1000baseT_Half; | |
1150 | if (estatus & ESTATUS_1000_TFULL) | |
1151 | supported |= SUPPORTED_1000baseT_Full; | |
1152 | lp->supported = supported; | |
1153 | ||
1154 | advertising = 0; | |
1155 | if (advert & ADVERTISE_10HALF) | |
1156 | advertising |= ADVERTISED_10baseT_Half; | |
1157 | if (advert & ADVERTISE_10FULL) | |
1158 | advertising |= ADVERTISED_10baseT_Full; | |
1159 | if (advert & ADVERTISE_100HALF) | |
1160 | advertising |= ADVERTISED_100baseT_Half; | |
1161 | if (advert & ADVERTISE_100FULL) | |
1162 | advertising |= ADVERTISED_100baseT_Full; | |
1163 | if (ctrl1000 & ADVERTISE_1000HALF) | |
1164 | advertising |= ADVERTISED_1000baseT_Half; | |
1165 | if (ctrl1000 & ADVERTISE_1000FULL) | |
1166 | advertising |= ADVERTISED_1000baseT_Full; | |
1167 | ||
1168 | if (bmcr & BMCR_ANENABLE) { | |
1169 | int neg, neg1000; | |
1170 | ||
1171 | lp->active_autoneg = 1; | |
1172 | advertising |= ADVERTISED_Autoneg; | |
1173 | ||
1174 | neg = advert & lpa; | |
1175 | neg1000 = (ctrl1000 << 2) & stat1000; | |
1176 | ||
1177 | if (neg1000 & (LPA_1000FULL | LPA_1000HALF)) | |
1178 | active_speed = SPEED_1000; | |
1179 | else if (neg & LPA_100) | |
1180 | active_speed = SPEED_100; | |
1181 | else if (neg & (LPA_10HALF | LPA_10FULL)) | |
1182 | active_speed = SPEED_10; | |
1183 | else | |
1184 | active_speed = SPEED_INVALID; | |
1185 | ||
1186 | if ((neg1000 & LPA_1000FULL) || (neg & LPA_DUPLEX)) | |
1187 | active_duplex = DUPLEX_FULL; | |
1188 | else if (active_speed != SPEED_INVALID) | |
1189 | active_duplex = DUPLEX_HALF; | |
1190 | else | |
1191 | active_duplex = DUPLEX_INVALID; | |
1192 | } else { | |
1193 | lp->active_autoneg = 0; | |
1194 | ||
1195 | if ((bmcr & BMCR_SPEED1000) && !(bmcr & BMCR_SPEED100)) | |
1196 | active_speed = SPEED_1000; | |
1197 | else if (bmcr & BMCR_SPEED100) | |
1198 | active_speed = SPEED_100; | |
1199 | else | |
1200 | active_speed = SPEED_10; | |
1201 | ||
1202 | if (bmcr & BMCR_FULLDPLX) | |
1203 | active_duplex = DUPLEX_FULL; | |
1204 | else | |
1205 | active_duplex = DUPLEX_HALF; | |
1206 | } | |
1207 | ||
1208 | lp->active_advertising = advertising; | |
1209 | lp->active_speed = active_speed; | |
1210 | lp->active_duplex = active_duplex; | |
1211 | *link_up_p = !!(bmsr & BMSR_LSTATUS); | |
1212 | ||
1213 | return 0; | |
1214 | } | |
1215 | ||
5fbd7e24 MW |
1216 | static int link_status_1g_rgmii(struct niu *np, int *link_up_p) |
1217 | { | |
1218 | struct niu_link_config *lp = &np->link_config; | |
1219 | u16 current_speed, bmsr; | |
1220 | unsigned long flags; | |
1221 | u8 current_duplex; | |
1222 | int err, link_up; | |
1223 | ||
1224 | link_up = 0; | |
1225 | current_speed = SPEED_INVALID; | |
1226 | current_duplex = DUPLEX_INVALID; | |
1227 | ||
1228 | spin_lock_irqsave(&np->lock, flags); | |
1229 | ||
1230 | err = -EINVAL; | |
1231 | ||
1232 | err = mii_read(np, np->phy_addr, MII_BMSR); | |
1233 | if (err < 0) | |
1234 | goto out; | |
1235 | ||
1236 | bmsr = err; | |
1237 | if (bmsr & BMSR_LSTATUS) { | |
1238 | u16 adv, lpa, common, estat; | |
1239 | ||
1240 | err = mii_read(np, np->phy_addr, MII_ADVERTISE); | |
1241 | if (err < 0) | |
1242 | goto out; | |
1243 | adv = err; | |
1244 | ||
1245 | err = mii_read(np, np->phy_addr, MII_LPA); | |
1246 | if (err < 0) | |
1247 | goto out; | |
1248 | lpa = err; | |
1249 | ||
1250 | common = adv & lpa; | |
1251 | ||
1252 | err = mii_read(np, np->phy_addr, MII_ESTATUS); | |
1253 | if (err < 0) | |
1254 | goto out; | |
1255 | estat = err; | |
1256 | link_up = 1; | |
1257 | current_speed = SPEED_1000; | |
1258 | current_duplex = DUPLEX_FULL; | |
1259 | ||
1260 | } | |
1261 | lp->active_speed = current_speed; | |
1262 | lp->active_duplex = current_duplex; | |
1263 | err = 0; | |
1264 | ||
1265 | out: | |
1266 | spin_unlock_irqrestore(&np->lock, flags); | |
1267 | ||
1268 | *link_up_p = link_up; | |
1269 | return err; | |
1270 | } | |
1271 | ||
38bb045d CB |
1272 | static int link_status_1g(struct niu *np, int *link_up_p) |
1273 | { | |
1274 | struct niu_link_config *lp = &np->link_config; | |
1275 | unsigned long flags; | |
1276 | int err; | |
1277 | ||
1278 | spin_lock_irqsave(&np->lock, flags); | |
1279 | ||
1280 | err = link_status_mii(np, link_up_p); | |
1281 | lp->supported |= SUPPORTED_TP; | |
1282 | lp->active_advertising |= ADVERTISED_TP; | |
1283 | ||
1284 | spin_unlock_irqrestore(&np->lock, flags); | |
1285 | return err; | |
1286 | } | |
1287 | ||
a3138df9 DM |
1288 | static int bcm8704_reset(struct niu *np) |
1289 | { | |
1290 | int err, limit; | |
1291 | ||
1292 | err = mdio_read(np, np->phy_addr, | |
1293 | BCM8704_PHYXS_DEV_ADDR, MII_BMCR); | |
9c5cd670 | 1294 | if (err < 0 || err == 0xffff) |
a3138df9 DM |
1295 | return err; |
1296 | err |= BMCR_RESET; | |
1297 | err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR, | |
1298 | MII_BMCR, err); | |
1299 | if (err) | |
1300 | return err; | |
1301 | ||
1302 | limit = 1000; | |
1303 | while (--limit >= 0) { | |
1304 | err = mdio_read(np, np->phy_addr, | |
1305 | BCM8704_PHYXS_DEV_ADDR, MII_BMCR); | |
1306 | if (err < 0) | |
1307 | return err; | |
1308 | if (!(err & BMCR_RESET)) | |
1309 | break; | |
1310 | } | |
1311 | if (limit < 0) { | |
f10a1f2e JP |
1312 | netdev_err(np->dev, "Port %u PHY will not reset (bmcr=%04x)\n", |
1313 | np->port, (err & 0xffff)); | |
a3138df9 DM |
1314 | return -ENODEV; |
1315 | } | |
1316 | return 0; | |
1317 | } | |
1318 | ||
1319 | /* When written, certain PHY registers need to be read back twice | |
1320 | * in order for the bits to settle properly. | |
1321 | */ | |
1322 | static int bcm8704_user_dev3_readback(struct niu *np, int reg) | |
1323 | { | |
1324 | int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg); | |
1325 | if (err < 0) | |
1326 | return err; | |
1327 | err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg); | |
1328 | if (err < 0) | |
1329 | return err; | |
1330 | return 0; | |
1331 | } | |
1332 | ||
a5d6ab56 MW |
1333 | static int bcm8706_init_user_dev3(struct niu *np) |
1334 | { | |
1335 | int err; | |
1336 | ||
1337 | ||
1338 | err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, | |
1339 | BCM8704_USER_OPT_DIGITAL_CTRL); | |
1340 | if (err < 0) | |
1341 | return err; | |
1342 | err &= ~USER_ODIG_CTRL_GPIOS; | |
1343 | err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT); | |
1344 | err |= USER_ODIG_CTRL_RESV2; | |
1345 | err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, | |
1346 | BCM8704_USER_OPT_DIGITAL_CTRL, err); | |
1347 | if (err) | |
1348 | return err; | |
1349 | ||
1350 | mdelay(1000); | |
1351 | ||
1352 | return 0; | |
1353 | } | |
1354 | ||
a3138df9 DM |
1355 | static int bcm8704_init_user_dev3(struct niu *np) |
1356 | { | |
1357 | int err; | |
1358 | ||
1359 | err = mdio_write(np, np->phy_addr, | |
1360 | BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL, | |
1361 | (USER_CONTROL_OPTXRST_LVL | | |
1362 | USER_CONTROL_OPBIASFLT_LVL | | |
1363 | USER_CONTROL_OBTMPFLT_LVL | | |
1364 | USER_CONTROL_OPPRFLT_LVL | | |
1365 | USER_CONTROL_OPTXFLT_LVL | | |
1366 | USER_CONTROL_OPRXLOS_LVL | | |
1367 | USER_CONTROL_OPRXFLT_LVL | | |
1368 | USER_CONTROL_OPTXON_LVL | | |
1369 | (0x3f << USER_CONTROL_RES1_SHIFT))); | |
1370 | if (err) | |
1371 | return err; | |
1372 | ||
1373 | err = mdio_write(np, np->phy_addr, | |
1374 | BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL, | |
1375 | (USER_PMD_TX_CTL_XFP_CLKEN | | |
1376 | (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) | | |
1377 | (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) | | |
1378 | USER_PMD_TX_CTL_TSCK_LPWREN)); | |
1379 | if (err) | |
1380 | return err; | |
1381 | ||
1382 | err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL); | |
1383 | if (err) | |
1384 | return err; | |
1385 | err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL); | |
1386 | if (err) | |
1387 | return err; | |
1388 | ||
1389 | err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, | |
1390 | BCM8704_USER_OPT_DIGITAL_CTRL); | |
1391 | if (err < 0) | |
1392 | return err; | |
1393 | err &= ~USER_ODIG_CTRL_GPIOS; | |
1394 | err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT); | |
1395 | err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, | |
1396 | BCM8704_USER_OPT_DIGITAL_CTRL, err); | |
1397 | if (err) | |
1398 | return err; | |
1399 | ||
1400 | mdelay(1000); | |
1401 | ||
1402 | return 0; | |
1403 | } | |
1404 | ||
b0de8e40 ML |
1405 | static int mrvl88x2011_act_led(struct niu *np, int val) |
1406 | { | |
1407 | int err; | |
1408 | ||
1409 | err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR, | |
1410 | MRVL88X2011_LED_8_TO_11_CTL); | |
1411 | if (err < 0) | |
1412 | return err; | |
1413 | ||
1414 | err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK); | |
1415 | err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val); | |
1416 | ||
1417 | return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR, | |
1418 | MRVL88X2011_LED_8_TO_11_CTL, err); | |
1419 | } | |
1420 | ||
1421 | static int mrvl88x2011_led_blink_rate(struct niu *np, int rate) | |
1422 | { | |
1423 | int err; | |
1424 | ||
1425 | err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR, | |
1426 | MRVL88X2011_LED_BLINK_CTL); | |
1427 | if (err >= 0) { | |
1428 | err &= ~MRVL88X2011_LED_BLKRATE_MASK; | |
1429 | err |= (rate << 4); | |
1430 | ||
1431 | err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR, | |
1432 | MRVL88X2011_LED_BLINK_CTL, err); | |
1433 | } | |
1434 | ||
1435 | return err; | |
1436 | } | |
1437 | ||
1438 | static int xcvr_init_10g_mrvl88x2011(struct niu *np) | |
1439 | { | |
1440 | int err; | |
1441 | ||
1442 | /* Set LED functions */ | |
1443 | err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS); | |
1444 | if (err) | |
1445 | return err; | |
1446 | ||
1447 | /* led activity */ | |
1448 | err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF); | |
1449 | if (err) | |
1450 | return err; | |
1451 | ||
1452 | err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR, | |
1453 | MRVL88X2011_GENERAL_CTL); | |
1454 | if (err < 0) | |
1455 | return err; | |
1456 | ||
1457 | err |= MRVL88X2011_ENA_XFPREFCLK; | |
1458 | ||
1459 | err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR, | |
1460 | MRVL88X2011_GENERAL_CTL, err); | |
1461 | if (err < 0) | |
1462 | return err; | |
1463 | ||
1464 | err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR, | |
1465 | MRVL88X2011_PMA_PMD_CTL_1); | |
1466 | if (err < 0) | |
1467 | return err; | |
1468 | ||
1469 | if (np->link_config.loopback_mode == LOOPBACK_MAC) | |
1470 | err |= MRVL88X2011_LOOPBACK; | |
1471 | else | |
1472 | err &= ~MRVL88X2011_LOOPBACK; | |
1473 | ||
1474 | err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR, | |
1475 | MRVL88X2011_PMA_PMD_CTL_1, err); | |
1476 | if (err < 0) | |
1477 | return err; | |
1478 | ||
1479 | /* Enable PMD */ | |
1480 | return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR, | |
1481 | MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX); | |
1482 | } | |
1483 | ||
a5d6ab56 MW |
1484 | |
1485 | static int xcvr_diag_bcm870x(struct niu *np) | |
a3138df9 | 1486 | { |
a3138df9 | 1487 | u16 analog_stat0, tx_alarm_status; |
a5d6ab56 | 1488 | int err = 0; |
a3138df9 DM |
1489 | |
1490 | #if 1 | |
1491 | err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR, | |
1492 | MII_STAT1000); | |
1493 | if (err < 0) | |
1494 | return err; | |
f10a1f2e | 1495 | pr_info("Port %u PMA_PMD(MII_STAT1000) [%04x]\n", np->port, err); |
a3138df9 DM |
1496 | |
1497 | err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20); | |
1498 | if (err < 0) | |
1499 | return err; | |
f10a1f2e | 1500 | pr_info("Port %u USER_DEV3(0x20) [%04x]\n", np->port, err); |
a3138df9 DM |
1501 | |
1502 | err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR, | |
1503 | MII_NWAYTEST); | |
1504 | if (err < 0) | |
1505 | return err; | |
f10a1f2e | 1506 | pr_info("Port %u PHYXS(MII_NWAYTEST) [%04x]\n", np->port, err); |
a3138df9 DM |
1507 | #endif |
1508 | ||
1509 | /* XXX dig this out it might not be so useful XXX */ | |
1510 | err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, | |
1511 | BCM8704_USER_ANALOG_STATUS0); | |
1512 | if (err < 0) | |
1513 | return err; | |
1514 | err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, | |
1515 | BCM8704_USER_ANALOG_STATUS0); | |
1516 | if (err < 0) | |
1517 | return err; | |
1518 | analog_stat0 = err; | |
1519 | ||
1520 | err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, | |
1521 | BCM8704_USER_TX_ALARM_STATUS); | |
1522 | if (err < 0) | |
1523 | return err; | |
1524 | err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, | |
1525 | BCM8704_USER_TX_ALARM_STATUS); | |
1526 | if (err < 0) | |
1527 | return err; | |
1528 | tx_alarm_status = err; | |
1529 | ||
1530 | if (analog_stat0 != 0x03fc) { | |
1531 | if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) { | |
f10a1f2e JP |
1532 | pr_info("Port %u cable not connected or bad cable\n", |
1533 | np->port); | |
a3138df9 | 1534 | } else if (analog_stat0 == 0x639c) { |
f10a1f2e JP |
1535 | pr_info("Port %u optical module is bad or missing\n", |
1536 | np->port); | |
a3138df9 DM |
1537 | } |
1538 | } | |
1539 | ||
1540 | return 0; | |
1541 | } | |
1542 | ||
a5d6ab56 MW |
1543 | static int xcvr_10g_set_lb_bcm870x(struct niu *np) |
1544 | { | |
1545 | struct niu_link_config *lp = &np->link_config; | |
1546 | int err; | |
1547 | ||
1548 | err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR, | |
1549 | MII_BMCR); | |
1550 | if (err < 0) | |
1551 | return err; | |
1552 | ||
1553 | err &= ~BMCR_LOOPBACK; | |
1554 | ||
1555 | if (lp->loopback_mode == LOOPBACK_MAC) | |
1556 | err |= BMCR_LOOPBACK; | |
1557 | ||
1558 | err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR, | |
1559 | MII_BMCR, err); | |
1560 | if (err) | |
1561 | return err; | |
1562 | ||
1563 | return 0; | |
1564 | } | |
1565 | ||
1566 | static int xcvr_init_10g_bcm8706(struct niu *np) | |
1567 | { | |
1568 | int err = 0; | |
1569 | u64 val; | |
1570 | ||
1571 | if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) && | |
1572 | (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0) | |
1573 | return err; | |
1574 | ||
1575 | val = nr64_mac(XMAC_CONFIG); | |
1576 | val &= ~XMAC_CONFIG_LED_POLARITY; | |
1577 | val |= XMAC_CONFIG_FORCE_LED_ON; | |
1578 | nw64_mac(XMAC_CONFIG, val); | |
1579 | ||
1580 | val = nr64(MIF_CONFIG); | |
1581 | val |= MIF_CONFIG_INDIRECT_MODE; | |
1582 | nw64(MIF_CONFIG, val); | |
1583 | ||
1584 | err = bcm8704_reset(np); | |
1585 | if (err) | |
1586 | return err; | |
1587 | ||
1588 | err = xcvr_10g_set_lb_bcm870x(np); | |
1589 | if (err) | |
1590 | return err; | |
1591 | ||
1592 | err = bcm8706_init_user_dev3(np); | |
1593 | if (err) | |
1594 | return err; | |
1595 | ||
1596 | err = xcvr_diag_bcm870x(np); | |
1597 | if (err) | |
1598 | return err; | |
1599 | ||
1600 | return 0; | |
1601 | } | |
1602 | ||
1603 | static int xcvr_init_10g_bcm8704(struct niu *np) | |
1604 | { | |
1605 | int err; | |
1606 | ||
1607 | err = bcm8704_reset(np); | |
1608 | if (err) | |
1609 | return err; | |
1610 | ||
1611 | err = bcm8704_init_user_dev3(np); | |
1612 | if (err) | |
1613 | return err; | |
1614 | ||
1615 | err = xcvr_10g_set_lb_bcm870x(np); | |
1616 | if (err) | |
1617 | return err; | |
1618 | ||
1619 | err = xcvr_diag_bcm870x(np); | |
1620 | if (err) | |
1621 | return err; | |
1622 | ||
1623 | return 0; | |
1624 | } | |
1625 | ||
b0de8e40 ML |
1626 | static int xcvr_init_10g(struct niu *np) |
1627 | { | |
1628 | int phy_id, err; | |
1629 | u64 val; | |
1630 | ||
1631 | val = nr64_mac(XMAC_CONFIG); | |
1632 | val &= ~XMAC_CONFIG_LED_POLARITY; | |
1633 | val |= XMAC_CONFIG_FORCE_LED_ON; | |
1634 | nw64_mac(XMAC_CONFIG, val); | |
1635 | ||
1636 | /* XXX shared resource, lock parent XXX */ | |
1637 | val = nr64(MIF_CONFIG); | |
1638 | val |= MIF_CONFIG_INDIRECT_MODE; | |
1639 | nw64(MIF_CONFIG, val); | |
1640 | ||
1641 | phy_id = phy_decode(np->parent->port_phy, np->port); | |
1642 | phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port]; | |
1643 | ||
1644 | /* handle different phy types */ | |
1645 | switch (phy_id & NIU_PHY_ID_MASK) { | |
1646 | case NIU_PHY_ID_MRVL88X2011: | |
1647 | err = xcvr_init_10g_mrvl88x2011(np); | |
1648 | break; | |
1649 | ||
1650 | default: /* bcom 8704 */ | |
1651 | err = xcvr_init_10g_bcm8704(np); | |
1652 | break; | |
1653 | } | |
1654 | ||
1655 | return 0; | |
1656 | } | |
1657 | ||
a3138df9 DM |
1658 | static int mii_reset(struct niu *np) |
1659 | { | |
1660 | int limit, err; | |
1661 | ||
1662 | err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET); | |
1663 | if (err) | |
1664 | return err; | |
1665 | ||
1666 | limit = 1000; | |
1667 | while (--limit >= 0) { | |
1668 | udelay(500); | |
1669 | err = mii_read(np, np->phy_addr, MII_BMCR); | |
1670 | if (err < 0) | |
1671 | return err; | |
1672 | if (!(err & BMCR_RESET)) | |
1673 | break; | |
1674 | } | |
1675 | if (limit < 0) { | |
f10a1f2e JP |
1676 | netdev_err(np->dev, "Port %u MII would not reset, bmcr[%04x]\n", |
1677 | np->port, err); | |
a3138df9 DM |
1678 | return -ENODEV; |
1679 | } | |
1680 | ||
1681 | return 0; | |
1682 | } | |
1683 | ||
5fbd7e24 MW |
1684 | static int xcvr_init_1g_rgmii(struct niu *np) |
1685 | { | |
1686 | int err; | |
1687 | u64 val; | |
1688 | u16 bmcr, bmsr, estat; | |
1689 | ||
1690 | val = nr64(MIF_CONFIG); | |
1691 | val &= ~MIF_CONFIG_INDIRECT_MODE; | |
1692 | nw64(MIF_CONFIG, val); | |
1693 | ||
1694 | err = mii_reset(np); | |
1695 | if (err) | |
1696 | return err; | |
1697 | ||
1698 | err = mii_read(np, np->phy_addr, MII_BMSR); | |
1699 | if (err < 0) | |
1700 | return err; | |
1701 | bmsr = err; | |
1702 | ||
1703 | estat = 0; | |
1704 | if (bmsr & BMSR_ESTATEN) { | |
1705 | err = mii_read(np, np->phy_addr, MII_ESTATUS); | |
1706 | if (err < 0) | |
1707 | return err; | |
1708 | estat = err; | |
1709 | } | |
1710 | ||
1711 | bmcr = 0; | |
1712 | err = mii_write(np, np->phy_addr, MII_BMCR, bmcr); | |
1713 | if (err) | |
1714 | return err; | |
1715 | ||
1716 | if (bmsr & BMSR_ESTATEN) { | |
1717 | u16 ctrl1000 = 0; | |
1718 | ||
1719 | if (estat & ESTATUS_1000_TFULL) | |
1720 | ctrl1000 |= ADVERTISE_1000FULL; | |
1721 | err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000); | |
1722 | if (err) | |
1723 | return err; | |
1724 | } | |
1725 | ||
1726 | bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX); | |
1727 | ||
1728 | err = mii_write(np, np->phy_addr, MII_BMCR, bmcr); | |
1729 | if (err) | |
1730 | return err; | |
1731 | ||
1732 | err = mii_read(np, np->phy_addr, MII_BMCR); | |
1733 | if (err < 0) | |
1734 | return err; | |
1735 | bmcr = mii_read(np, np->phy_addr, MII_BMCR); | |
1736 | ||
1737 | err = mii_read(np, np->phy_addr, MII_BMSR); | |
1738 | if (err < 0) | |
1739 | return err; | |
1740 | ||
1741 | return 0; | |
1742 | } | |
1743 | ||
a3138df9 DM |
1744 | static int mii_init_common(struct niu *np) |
1745 | { | |
1746 | struct niu_link_config *lp = &np->link_config; | |
1747 | u16 bmcr, bmsr, adv, estat; | |
1748 | int err; | |
1749 | ||
1750 | err = mii_reset(np); | |
1751 | if (err) | |
1752 | return err; | |
1753 | ||
1754 | err = mii_read(np, np->phy_addr, MII_BMSR); | |
1755 | if (err < 0) | |
1756 | return err; | |
1757 | bmsr = err; | |
1758 | ||
1759 | estat = 0; | |
1760 | if (bmsr & BMSR_ESTATEN) { | |
1761 | err = mii_read(np, np->phy_addr, MII_ESTATUS); | |
1762 | if (err < 0) | |
1763 | return err; | |
1764 | estat = err; | |
1765 | } | |
1766 | ||
1767 | bmcr = 0; | |
1768 | err = mii_write(np, np->phy_addr, MII_BMCR, bmcr); | |
1769 | if (err) | |
1770 | return err; | |
1771 | ||
1772 | if (lp->loopback_mode == LOOPBACK_MAC) { | |
1773 | bmcr |= BMCR_LOOPBACK; | |
1774 | if (lp->active_speed == SPEED_1000) | |
1775 | bmcr |= BMCR_SPEED1000; | |
1776 | if (lp->active_duplex == DUPLEX_FULL) | |
1777 | bmcr |= BMCR_FULLDPLX; | |
1778 | } | |
1779 | ||
1780 | if (lp->loopback_mode == LOOPBACK_PHY) { | |
1781 | u16 aux; | |
1782 | ||
1783 | aux = (BCM5464R_AUX_CTL_EXT_LB | | |
1784 | BCM5464R_AUX_CTL_WRITE_1); | |
1785 | err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux); | |
1786 | if (err) | |
1787 | return err; | |
1788 | } | |
1789 | ||
38bb045d CB |
1790 | if (lp->autoneg) { |
1791 | u16 ctrl1000; | |
1792 | ||
1793 | adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP; | |
1794 | if ((bmsr & BMSR_10HALF) && | |
1795 | (lp->advertising & ADVERTISED_10baseT_Half)) | |
1796 | adv |= ADVERTISE_10HALF; | |
1797 | if ((bmsr & BMSR_10FULL) && | |
1798 | (lp->advertising & ADVERTISED_10baseT_Full)) | |
1799 | adv |= ADVERTISE_10FULL; | |
1800 | if ((bmsr & BMSR_100HALF) && | |
1801 | (lp->advertising & ADVERTISED_100baseT_Half)) | |
1802 | adv |= ADVERTISE_100HALF; | |
1803 | if ((bmsr & BMSR_100FULL) && | |
1804 | (lp->advertising & ADVERTISED_100baseT_Full)) | |
1805 | adv |= ADVERTISE_100FULL; | |
1806 | err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv); | |
a3138df9 DM |
1807 | if (err) |
1808 | return err; | |
38bb045d CB |
1809 | |
1810 | if (likely(bmsr & BMSR_ESTATEN)) { | |
1811 | ctrl1000 = 0; | |
1812 | if ((estat & ESTATUS_1000_THALF) && | |
1813 | (lp->advertising & ADVERTISED_1000baseT_Half)) | |
1814 | ctrl1000 |= ADVERTISE_1000HALF; | |
1815 | if ((estat & ESTATUS_1000_TFULL) && | |
1816 | (lp->advertising & ADVERTISED_1000baseT_Full)) | |
1817 | ctrl1000 |= ADVERTISE_1000FULL; | |
1818 | err = mii_write(np, np->phy_addr, | |
1819 | MII_CTRL1000, ctrl1000); | |
1820 | if (err) | |
1821 | return err; | |
1822 | } | |
1823 | ||
1824 | bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART); | |
1825 | } else { | |
1826 | /* !lp->autoneg */ | |
1827 | int fulldpx; | |
1828 | ||
1829 | if (lp->duplex == DUPLEX_FULL) { | |
1830 | bmcr |= BMCR_FULLDPLX; | |
1831 | fulldpx = 1; | |
1832 | } else if (lp->duplex == DUPLEX_HALF) | |
1833 | fulldpx = 0; | |
1834 | else | |
1835 | return -EINVAL; | |
1836 | ||
1837 | if (lp->speed == SPEED_1000) { | |
1838 | /* if X-full requested while not supported, or | |
1839 | X-half requested while not supported... */ | |
1840 | if ((fulldpx && !(estat & ESTATUS_1000_TFULL)) || | |
1841 | (!fulldpx && !(estat & ESTATUS_1000_THALF))) | |
1842 | return -EINVAL; | |
1843 | bmcr |= BMCR_SPEED1000; | |
1844 | } else if (lp->speed == SPEED_100) { | |
1845 | if ((fulldpx && !(bmsr & BMSR_100FULL)) || | |
1846 | (!fulldpx && !(bmsr & BMSR_100HALF))) | |
1847 | return -EINVAL; | |
1848 | bmcr |= BMCR_SPEED100; | |
1849 | } else if (lp->speed == SPEED_10) { | |
1850 | if ((fulldpx && !(bmsr & BMSR_10FULL)) || | |
1851 | (!fulldpx && !(bmsr & BMSR_10HALF))) | |
1852 | return -EINVAL; | |
1853 | } else | |
1854 | return -EINVAL; | |
a3138df9 | 1855 | } |
a3138df9 DM |
1856 | |
1857 | err = mii_write(np, np->phy_addr, MII_BMCR, bmcr); | |
1858 | if (err) | |
1859 | return err; | |
1860 | ||
38bb045d | 1861 | #if 0 |
a3138df9 DM |
1862 | err = mii_read(np, np->phy_addr, MII_BMCR); |
1863 | if (err < 0) | |
1864 | return err; | |
38bb045d CB |
1865 | bmcr = err; |
1866 | ||
a3138df9 DM |
1867 | err = mii_read(np, np->phy_addr, MII_BMSR); |
1868 | if (err < 0) | |
1869 | return err; | |
38bb045d CB |
1870 | bmsr = err; |
1871 | ||
f10a1f2e | 1872 | pr_info("Port %u after MII init bmcr[%04x] bmsr[%04x]\n", |
a3138df9 DM |
1873 | np->port, bmcr, bmsr); |
1874 | #endif | |
1875 | ||
1876 | return 0; | |
1877 | } | |
1878 | ||
1879 | static int xcvr_init_1g(struct niu *np) | |
1880 | { | |
1881 | u64 val; | |
1882 | ||
1883 | /* XXX shared resource, lock parent XXX */ | |
1884 | val = nr64(MIF_CONFIG); | |
1885 | val &= ~MIF_CONFIG_INDIRECT_MODE; | |
1886 | nw64(MIF_CONFIG, val); | |
1887 | ||
1888 | return mii_init_common(np); | |
1889 | } | |
1890 | ||
1891 | static int niu_xcvr_init(struct niu *np) | |
1892 | { | |
1893 | const struct niu_phy_ops *ops = np->phy_ops; | |
1894 | int err; | |
1895 | ||
1896 | err = 0; | |
1897 | if (ops->xcvr_init) | |
1898 | err = ops->xcvr_init(np); | |
1899 | ||
1900 | return err; | |
1901 | } | |
1902 | ||
1903 | static int niu_serdes_init(struct niu *np) | |
1904 | { | |
1905 | const struct niu_phy_ops *ops = np->phy_ops; | |
1906 | int err; | |
1907 | ||
1908 | err = 0; | |
1909 | if (ops->serdes_init) | |
1910 | err = ops->serdes_init(np); | |
1911 | ||
1912 | return err; | |
1913 | } | |
1914 | ||
1915 | static void niu_init_xif(struct niu *); | |
0c3b091b | 1916 | static void niu_handle_led(struct niu *, int status); |
a3138df9 DM |
1917 | |
1918 | static int niu_link_status_common(struct niu *np, int link_up) | |
1919 | { | |
1920 | struct niu_link_config *lp = &np->link_config; | |
1921 | struct net_device *dev = np->dev; | |
1922 | unsigned long flags; | |
1923 | ||
1924 | if (!netif_carrier_ok(dev) && link_up) { | |
f10a1f2e JP |
1925 | netif_info(np, link, dev, "Link is up at %s, %s duplex\n", |
1926 | lp->active_speed == SPEED_10000 ? "10Gb/sec" : | |
1927 | lp->active_speed == SPEED_1000 ? "1Gb/sec" : | |
1928 | lp->active_speed == SPEED_100 ? "100Mbit/sec" : | |
1929 | "10Mbit/sec", | |
1930 | lp->active_duplex == DUPLEX_FULL ? "full" : "half"); | |
a3138df9 DM |
1931 | |
1932 | spin_lock_irqsave(&np->lock, flags); | |
1933 | niu_init_xif(np); | |
0c3b091b | 1934 | niu_handle_led(np, 1); |
a3138df9 DM |
1935 | spin_unlock_irqrestore(&np->lock, flags); |
1936 | ||
1937 | netif_carrier_on(dev); | |
1938 | } else if (netif_carrier_ok(dev) && !link_up) { | |
f10a1f2e | 1939 | netif_warn(np, link, dev, "Link is down\n"); |
0c3b091b ML |
1940 | spin_lock_irqsave(&np->lock, flags); |
1941 | niu_handle_led(np, 0); | |
1942 | spin_unlock_irqrestore(&np->lock, flags); | |
a3138df9 DM |
1943 | netif_carrier_off(dev); |
1944 | } | |
1945 | ||
1946 | return 0; | |
1947 | } | |
1948 | ||
b0de8e40 | 1949 | static int link_status_10g_mrvl(struct niu *np, int *link_up_p) |
a3138df9 | 1950 | { |
b0de8e40 | 1951 | int err, link_up, pma_status, pcs_status; |
a3138df9 DM |
1952 | |
1953 | link_up = 0; | |
1954 | ||
b0de8e40 ML |
1955 | err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR, |
1956 | MRVL88X2011_10G_PMD_STATUS_2); | |
1957 | if (err < 0) | |
1958 | goto out; | |
a3138df9 | 1959 | |
b0de8e40 ML |
1960 | /* Check PMA/PMD Register: 1.0001.2 == 1 */ |
1961 | err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR, | |
1962 | MRVL88X2011_PMA_PMD_STATUS_1); | |
1963 | if (err < 0) | |
1964 | goto out; | |
1965 | ||
1966 | pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0); | |
1967 | ||
1968 | /* Check PMC Register : 3.0001.2 == 1: read twice */ | |
1969 | err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR, | |
1970 | MRVL88X2011_PMA_PMD_STATUS_1); | |
1971 | if (err < 0) | |
1972 | goto out; | |
1973 | ||
1974 | err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR, | |
1975 | MRVL88X2011_PMA_PMD_STATUS_1); | |
1976 | if (err < 0) | |
1977 | goto out; | |
1978 | ||
1979 | pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0); | |
1980 | ||
1981 | /* Check XGXS Register : 4.0018.[0-3,12] */ | |
1982 | err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR, | |
1983 | MRVL88X2011_10G_XGXS_LANE_STAT); | |
1984 | if (err < 0) | |
a3138df9 DM |
1985 | goto out; |
1986 | ||
b0de8e40 ML |
1987 | if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 | |
1988 | PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 | | |
1989 | PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC | | |
1990 | 0x800)) | |
1991 | link_up = (pma_status && pcs_status) ? 1 : 0; | |
1992 | ||
1993 | np->link_config.active_speed = SPEED_10000; | |
1994 | np->link_config.active_duplex = DUPLEX_FULL; | |
1995 | err = 0; | |
1996 | out: | |
1997 | mrvl88x2011_act_led(np, (link_up ? | |
1998 | MRVL88X2011_LED_CTL_PCS_ACT : | |
1999 | MRVL88X2011_LED_CTL_OFF)); | |
2000 | ||
2001 | *link_up_p = link_up; | |
2002 | return err; | |
2003 | } | |
2004 | ||
a5d6ab56 MW |
2005 | static int link_status_10g_bcm8706(struct niu *np, int *link_up_p) |
2006 | { | |
2007 | int err, link_up; | |
2008 | link_up = 0; | |
2009 | ||
2010 | err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR, | |
2011 | BCM8704_PMD_RCV_SIGDET); | |
9c5cd670 | 2012 | if (err < 0 || err == 0xffff) |
a5d6ab56 MW |
2013 | goto out; |
2014 | if (!(err & PMD_RCV_SIGDET_GLOBAL)) { | |
2015 | err = 0; | |
2016 | goto out; | |
2017 | } | |
2018 | ||
2019 | err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR, | |
2020 | BCM8704_PCS_10G_R_STATUS); | |
2021 | if (err < 0) | |
2022 | goto out; | |
2023 | ||
2024 | if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) { | |
2025 | err = 0; | |
2026 | goto out; | |
2027 | } | |
2028 | ||
2029 | err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR, | |
2030 | BCM8704_PHYXS_XGXS_LANE_STAT); | |
2031 | if (err < 0) | |
2032 | goto out; | |
2033 | if (err != (PHYXS_XGXS_LANE_STAT_ALINGED | | |
2034 | PHYXS_XGXS_LANE_STAT_MAGIC | | |
2035 | PHYXS_XGXS_LANE_STAT_PATTEST | | |
2036 | PHYXS_XGXS_LANE_STAT_LANE3 | | |
2037 | PHYXS_XGXS_LANE_STAT_LANE2 | | |
2038 | PHYXS_XGXS_LANE_STAT_LANE1 | | |
2039 | PHYXS_XGXS_LANE_STAT_LANE0)) { | |
2040 | err = 0; | |
2041 | np->link_config.active_speed = SPEED_INVALID; | |
2042 | np->link_config.active_duplex = DUPLEX_INVALID; | |
2043 | goto out; | |
2044 | } | |
2045 | ||
2046 | link_up = 1; | |
2047 | np->link_config.active_speed = SPEED_10000; | |
2048 | np->link_config.active_duplex = DUPLEX_FULL; | |
2049 | err = 0; | |
2050 | ||
2051 | out: | |
2052 | *link_up_p = link_up; | |
a5d6ab56 MW |
2053 | return err; |
2054 | } | |
2055 | ||
b0de8e40 ML |
2056 | static int link_status_10g_bcom(struct niu *np, int *link_up_p) |
2057 | { | |
2058 | int err, link_up; | |
2059 | ||
2060 | link_up = 0; | |
2061 | ||
a3138df9 DM |
2062 | err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR, |
2063 | BCM8704_PMD_RCV_SIGDET); | |
2064 | if (err < 0) | |
2065 | goto out; | |
2066 | if (!(err & PMD_RCV_SIGDET_GLOBAL)) { | |
2067 | err = 0; | |
2068 | goto out; | |
2069 | } | |
2070 | ||
2071 | err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR, | |
2072 | BCM8704_PCS_10G_R_STATUS); | |
2073 | if (err < 0) | |
2074 | goto out; | |
2075 | if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) { | |
2076 | err = 0; | |
2077 | goto out; | |
2078 | } | |
2079 | ||
2080 | err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR, | |
2081 | BCM8704_PHYXS_XGXS_LANE_STAT); | |
2082 | if (err < 0) | |
2083 | goto out; | |
2084 | ||
2085 | if (err != (PHYXS_XGXS_LANE_STAT_ALINGED | | |
2086 | PHYXS_XGXS_LANE_STAT_MAGIC | | |
2087 | PHYXS_XGXS_LANE_STAT_LANE3 | | |
2088 | PHYXS_XGXS_LANE_STAT_LANE2 | | |
2089 | PHYXS_XGXS_LANE_STAT_LANE1 | | |
2090 | PHYXS_XGXS_LANE_STAT_LANE0)) { | |
2091 | err = 0; | |
2092 | goto out; | |
2093 | } | |
2094 | ||
2095 | link_up = 1; | |
2096 | np->link_config.active_speed = SPEED_10000; | |
2097 | np->link_config.active_duplex = DUPLEX_FULL; | |
2098 | err = 0; | |
2099 | ||
2100 | out: | |
b0de8e40 ML |
2101 | *link_up_p = link_up; |
2102 | return err; | |
2103 | } | |
2104 | ||
2105 | static int link_status_10g(struct niu *np, int *link_up_p) | |
2106 | { | |
2107 | unsigned long flags; | |
2108 | int err = -EINVAL; | |
2109 | ||
2110 | spin_lock_irqsave(&np->lock, flags); | |
2111 | ||
2112 | if (np->link_config.loopback_mode == LOOPBACK_DISABLED) { | |
2113 | int phy_id; | |
2114 | ||
2115 | phy_id = phy_decode(np->parent->port_phy, np->port); | |
2116 | phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port]; | |
2117 | ||
2118 | /* handle different phy types */ | |
2119 | switch (phy_id & NIU_PHY_ID_MASK) { | |
2120 | case NIU_PHY_ID_MRVL88X2011: | |
2121 | err = link_status_10g_mrvl(np, link_up_p); | |
2122 | break; | |
2123 | ||
2124 | default: /* bcom 8704 */ | |
2125 | err = link_status_10g_bcom(np, link_up_p); | |
2126 | break; | |
2127 | } | |
2128 | } | |
2129 | ||
a3138df9 DM |
2130 | spin_unlock_irqrestore(&np->lock, flags); |
2131 | ||
a3138df9 DM |
2132 | return err; |
2133 | } | |
2134 | ||
a5d6ab56 MW |
2135 | static int niu_10g_phy_present(struct niu *np) |
2136 | { | |
2137 | u64 sig, mask, val; | |
2138 | ||
2139 | sig = nr64(ESR_INT_SIGNALS); | |
2140 | switch (np->port) { | |
2141 | case 0: | |
2142 | mask = ESR_INT_SIGNALS_P0_BITS; | |
2143 | val = (ESR_INT_SRDY0_P0 | | |
2144 | ESR_INT_DET0_P0 | | |
2145 | ESR_INT_XSRDY_P0 | | |
2146 | ESR_INT_XDP_P0_CH3 | | |
2147 | ESR_INT_XDP_P0_CH2 | | |
2148 | ESR_INT_XDP_P0_CH1 | | |
2149 | ESR_INT_XDP_P0_CH0); | |
2150 | break; | |
2151 | ||
2152 | case 1: | |
2153 | mask = ESR_INT_SIGNALS_P1_BITS; | |
2154 | val = (ESR_INT_SRDY0_P1 | | |
2155 | ESR_INT_DET0_P1 | | |
2156 | ESR_INT_XSRDY_P1 | | |
2157 | ESR_INT_XDP_P1_CH3 | | |
2158 | ESR_INT_XDP_P1_CH2 | | |
2159 | ESR_INT_XDP_P1_CH1 | | |
2160 | ESR_INT_XDP_P1_CH0); | |
2161 | break; | |
2162 | ||
2163 | default: | |
2164 | return 0; | |
2165 | } | |
2166 | ||
2167 | if ((sig & mask) != val) | |
2168 | return 0; | |
2169 | return 1; | |
2170 | } | |
2171 | ||
2172 | static int link_status_10g_hotplug(struct niu *np, int *link_up_p) | |
2173 | { | |
2174 | unsigned long flags; | |
2175 | int err = 0; | |
2176 | int phy_present; | |
2177 | int phy_present_prev; | |
2178 | ||
2179 | spin_lock_irqsave(&np->lock, flags); | |
2180 | ||
2181 | if (np->link_config.loopback_mode == LOOPBACK_DISABLED) { | |
2182 | phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ? | |
2183 | 1 : 0; | |
2184 | phy_present = niu_10g_phy_present(np); | |
2185 | if (phy_present != phy_present_prev) { | |
2186 | /* state change */ | |
2187 | if (phy_present) { | |
9c5cd670 | 2188 | /* A NEM was just plugged in */ |
a5d6ab56 MW |
2189 | np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT; |
2190 | if (np->phy_ops->xcvr_init) | |
2191 | err = np->phy_ops->xcvr_init(np); | |
2192 | if (err) { | |
9c5cd670 TC |
2193 | err = mdio_read(np, np->phy_addr, |
2194 | BCM8704_PHYXS_DEV_ADDR, MII_BMCR); | |
2195 | if (err == 0xffff) { | |
2196 | /* No mdio, back-to-back XAUI */ | |
2197 | goto out; | |
2198 | } | |
a5d6ab56 MW |
2199 | /* debounce */ |
2200 | np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT; | |
2201 | } | |
2202 | } else { | |
2203 | np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT; | |
2204 | *link_up_p = 0; | |
f10a1f2e JP |
2205 | netif_warn(np, link, np->dev, |
2206 | "Hotplug PHY Removed\n"); | |
a5d6ab56 MW |
2207 | } |
2208 | } | |
9c5cd670 TC |
2209 | out: |
2210 | if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) { | |
a5d6ab56 | 2211 | err = link_status_10g_bcm8706(np, link_up_p); |
9c5cd670 TC |
2212 | if (err == 0xffff) { |
2213 | /* No mdio, back-to-back XAUI: it is C10NEM */ | |
2214 | *link_up_p = 1; | |
2215 | np->link_config.active_speed = SPEED_10000; | |
2216 | np->link_config.active_duplex = DUPLEX_FULL; | |
2217 | } | |
2218 | } | |
a5d6ab56 MW |
2219 | } |
2220 | ||
2221 | spin_unlock_irqrestore(&np->lock, flags); | |
2222 | ||
9c5cd670 | 2223 | return 0; |
a5d6ab56 MW |
2224 | } |
2225 | ||
a3138df9 DM |
2226 | static int niu_link_status(struct niu *np, int *link_up_p) |
2227 | { | |
2228 | const struct niu_phy_ops *ops = np->phy_ops; | |
2229 | int err; | |
2230 | ||
2231 | err = 0; | |
2232 | if (ops->link_status) | |
2233 | err = ops->link_status(np, link_up_p); | |
2234 | ||
2235 | return err; | |
2236 | } | |
2237 | ||
2238 | static void niu_timer(unsigned long __opaque) | |
2239 | { | |
2240 | struct niu *np = (struct niu *) __opaque; | |
2241 | unsigned long off; | |
2242 | int err, link_up; | |
2243 | ||
2244 | err = niu_link_status(np, &link_up); | |
2245 | if (!err) | |
2246 | niu_link_status_common(np, link_up); | |
2247 | ||
2248 | if (netif_carrier_ok(np->dev)) | |
2249 | off = 5 * HZ; | |
2250 | else | |
2251 | off = 1 * HZ; | |
2252 | np->timer.expires = jiffies + off; | |
2253 | ||
2254 | add_timer(&np->timer); | |
2255 | } | |
2256 | ||
5fbd7e24 MW |
2257 | static const struct niu_phy_ops phy_ops_10g_serdes = { |
2258 | .serdes_init = serdes_init_10g_serdes, | |
2259 | .link_status = link_status_10g_serdes, | |
2260 | }; | |
2261 | ||
e3e081e1 SB |
2262 | static const struct niu_phy_ops phy_ops_10g_serdes_niu = { |
2263 | .serdes_init = serdes_init_niu_10g_serdes, | |
2264 | .link_status = link_status_10g_serdes, | |
2265 | }; | |
2266 | ||
2267 | static const struct niu_phy_ops phy_ops_1g_serdes_niu = { | |
2268 | .serdes_init = serdes_init_niu_1g_serdes, | |
2269 | .link_status = link_status_1g_serdes, | |
2270 | }; | |
2271 | ||
5fbd7e24 MW |
2272 | static const struct niu_phy_ops phy_ops_1g_rgmii = { |
2273 | .xcvr_init = xcvr_init_1g_rgmii, | |
2274 | .link_status = link_status_1g_rgmii, | |
2275 | }; | |
2276 | ||
a3138df9 | 2277 | static const struct niu_phy_ops phy_ops_10g_fiber_niu = { |
e3e081e1 | 2278 | .serdes_init = serdes_init_niu_10g_fiber, |
a3138df9 DM |
2279 | .xcvr_init = xcvr_init_10g, |
2280 | .link_status = link_status_10g, | |
2281 | }; | |
2282 | ||
2283 | static const struct niu_phy_ops phy_ops_10g_fiber = { | |
2284 | .serdes_init = serdes_init_10g, | |
2285 | .xcvr_init = xcvr_init_10g, | |
2286 | .link_status = link_status_10g, | |
2287 | }; | |
2288 | ||
a5d6ab56 MW |
2289 | static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = { |
2290 | .serdes_init = serdes_init_10g, | |
2291 | .xcvr_init = xcvr_init_10g_bcm8706, | |
2292 | .link_status = link_status_10g_hotplug, | |
2293 | }; | |
2294 | ||
9c5cd670 TC |
2295 | static const struct niu_phy_ops phy_ops_niu_10g_hotplug = { |
2296 | .serdes_init = serdes_init_niu_10g_fiber, | |
2297 | .xcvr_init = xcvr_init_10g_bcm8706, | |
2298 | .link_status = link_status_10g_hotplug, | |
2299 | }; | |
2300 | ||
a3138df9 DM |
2301 | static const struct niu_phy_ops phy_ops_10g_copper = { |
2302 | .serdes_init = serdes_init_10g, | |
2303 | .link_status = link_status_10g, /* XXX */ | |
2304 | }; | |
2305 | ||
2306 | static const struct niu_phy_ops phy_ops_1g_fiber = { | |
2307 | .serdes_init = serdes_init_1g, | |
2308 | .xcvr_init = xcvr_init_1g, | |
2309 | .link_status = link_status_1g, | |
2310 | }; | |
2311 | ||
2312 | static const struct niu_phy_ops phy_ops_1g_copper = { | |
2313 | .xcvr_init = xcvr_init_1g, | |
2314 | .link_status = link_status_1g, | |
2315 | }; | |
2316 | ||
2317 | struct niu_phy_template { | |
2318 | const struct niu_phy_ops *ops; | |
2319 | u32 phy_addr_base; | |
2320 | }; | |
2321 | ||
e3e081e1 | 2322 | static const struct niu_phy_template phy_template_niu_10g_fiber = { |
a3138df9 DM |
2323 | .ops = &phy_ops_10g_fiber_niu, |
2324 | .phy_addr_base = 16, | |
2325 | }; | |
2326 | ||
e3e081e1 SB |
2327 | static const struct niu_phy_template phy_template_niu_10g_serdes = { |
2328 | .ops = &phy_ops_10g_serdes_niu, | |
2329 | .phy_addr_base = 0, | |
2330 | }; | |
2331 | ||
2332 | static const struct niu_phy_template phy_template_niu_1g_serdes = { | |
2333 | .ops = &phy_ops_1g_serdes_niu, | |
2334 | .phy_addr_base = 0, | |
2335 | }; | |
2336 | ||
a3138df9 DM |
2337 | static const struct niu_phy_template phy_template_10g_fiber = { |
2338 | .ops = &phy_ops_10g_fiber, | |
2339 | .phy_addr_base = 8, | |
2340 | }; | |
2341 | ||
a5d6ab56 MW |
2342 | static const struct niu_phy_template phy_template_10g_fiber_hotplug = { |
2343 | .ops = &phy_ops_10g_fiber_hotplug, | |
2344 | .phy_addr_base = 8, | |
2345 | }; | |
2346 | ||
9c5cd670 TC |
2347 | static const struct niu_phy_template phy_template_niu_10g_hotplug = { |
2348 | .ops = &phy_ops_niu_10g_hotplug, | |
2349 | .phy_addr_base = 8, | |
2350 | }; | |
2351 | ||
a3138df9 DM |
2352 | static const struct niu_phy_template phy_template_10g_copper = { |
2353 | .ops = &phy_ops_10g_copper, | |
2354 | .phy_addr_base = 10, | |
2355 | }; | |
2356 | ||
2357 | static const struct niu_phy_template phy_template_1g_fiber = { | |
2358 | .ops = &phy_ops_1g_fiber, | |
2359 | .phy_addr_base = 0, | |
2360 | }; | |
2361 | ||
2362 | static const struct niu_phy_template phy_template_1g_copper = { | |
2363 | .ops = &phy_ops_1g_copper, | |
2364 | .phy_addr_base = 0, | |
2365 | }; | |
2366 | ||
5fbd7e24 MW |
2367 | static const struct niu_phy_template phy_template_1g_rgmii = { |
2368 | .ops = &phy_ops_1g_rgmii, | |
2369 | .phy_addr_base = 0, | |
2370 | }; | |
2371 | ||
2372 | static const struct niu_phy_template phy_template_10g_serdes = { | |
2373 | .ops = &phy_ops_10g_serdes, | |
2374 | .phy_addr_base = 0, | |
2375 | }; | |
2376 | ||
2377 | static int niu_atca_port_num[4] = { | |
2378 | 0, 0, 11, 10 | |
2379 | }; | |
2380 | ||
2381 | static int serdes_init_10g_serdes(struct niu *np) | |
2382 | { | |
2383 | struct niu_link_config *lp = &np->link_config; | |
2384 | unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i; | |
2385 | u64 ctrl_val, test_cfg_val, sig, mask, val; | |
5fbd7e24 MW |
2386 | u64 reset_val; |
2387 | ||
2388 | switch (np->port) { | |
2389 | case 0: | |
2390 | reset_val = ENET_SERDES_RESET_0; | |
2391 | ctrl_reg = ENET_SERDES_0_CTRL_CFG; | |
2392 | test_cfg_reg = ENET_SERDES_0_TEST_CFG; | |
2393 | pll_cfg = ENET_SERDES_0_PLL_CFG; | |
2394 | break; | |
2395 | case 1: | |
2396 | reset_val = ENET_SERDES_RESET_1; | |
2397 | ctrl_reg = ENET_SERDES_1_CTRL_CFG; | |
2398 | test_cfg_reg = ENET_SERDES_1_TEST_CFG; | |
2399 | pll_cfg = ENET_SERDES_1_PLL_CFG; | |
2400 | break; | |
2401 | ||
2402 | default: | |
2403 | return -EINVAL; | |
2404 | } | |
2405 | ctrl_val = (ENET_SERDES_CTRL_SDET_0 | | |
2406 | ENET_SERDES_CTRL_SDET_1 | | |
2407 | ENET_SERDES_CTRL_SDET_2 | | |
2408 | ENET_SERDES_CTRL_SDET_3 | | |
2409 | (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) | | |
2410 | (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) | | |
2411 | (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) | | |
2412 | (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) | | |
2413 | (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) | | |
2414 | (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) | | |
2415 | (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) | | |
2416 | (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT)); | |
2417 | test_cfg_val = 0; | |
2418 | ||
2419 | if (lp->loopback_mode == LOOPBACK_PHY) { | |
2420 | test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK << | |
2421 | ENET_SERDES_TEST_MD_0_SHIFT) | | |
2422 | (ENET_TEST_MD_PAD_LOOPBACK << | |
2423 | ENET_SERDES_TEST_MD_1_SHIFT) | | |
2424 | (ENET_TEST_MD_PAD_LOOPBACK << | |
2425 | ENET_SERDES_TEST_MD_2_SHIFT) | | |
2426 | (ENET_TEST_MD_PAD_LOOPBACK << | |
2427 | ENET_SERDES_TEST_MD_3_SHIFT)); | |
2428 | } | |
2429 | ||
2430 | esr_reset(np); | |
2431 | nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2); | |
2432 | nw64(ctrl_reg, ctrl_val); | |
2433 | nw64(test_cfg_reg, test_cfg_val); | |
2434 | ||
2435 | /* Initialize all 4 lanes of the SERDES. */ | |
2436 | for (i = 0; i < 4; i++) { | |
2437 | u32 rxtx_ctrl, glue0; | |
7c34eb89 | 2438 | int err; |
5fbd7e24 MW |
2439 | |
2440 | err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl); | |
2441 | if (err) | |
2442 | return err; | |
2443 | err = esr_read_glue0(np, i, &glue0); | |
2444 | if (err) | |
2445 | return err; | |
2446 | ||
2447 | rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO); | |
2448 | rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH | | |
2449 | (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT)); | |
2450 | ||
2451 | glue0 &= ~(ESR_GLUE_CTRL0_SRATE | | |
2452 | ESR_GLUE_CTRL0_THCNT | | |
2453 | ESR_GLUE_CTRL0_BLTIME); | |
2454 | glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB | | |
2455 | (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) | | |
2456 | (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) | | |
2457 | (BLTIME_300_CYCLES << | |
2458 | ESR_GLUE_CTRL0_BLTIME_SHIFT)); | |
2459 | ||
2460 | err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl); | |
2461 | if (err) | |
2462 | return err; | |
2463 | err = esr_write_glue0(np, i, glue0); | |
2464 | if (err) | |
2465 | return err; | |
2466 | } | |
2467 | ||
2468 | ||
2469 | sig = nr64(ESR_INT_SIGNALS); | |
2470 | switch (np->port) { | |
2471 | case 0: | |
2472 | mask = ESR_INT_SIGNALS_P0_BITS; | |
2473 | val = (ESR_INT_SRDY0_P0 | | |
2474 | ESR_INT_DET0_P0 | | |
2475 | ESR_INT_XSRDY_P0 | | |
2476 | ESR_INT_XDP_P0_CH3 | | |
2477 | ESR_INT_XDP_P0_CH2 | | |
2478 | ESR_INT_XDP_P0_CH1 | | |
2479 | ESR_INT_XDP_P0_CH0); | |
2480 | break; | |
2481 | ||
2482 | case 1: | |
2483 | mask = ESR_INT_SIGNALS_P1_BITS; | |
2484 | val = (ESR_INT_SRDY0_P1 | | |
2485 | ESR_INT_DET0_P1 | | |
2486 | ESR_INT_XSRDY_P1 | | |
2487 | ESR_INT_XDP_P1_CH3 | | |
2488 | ESR_INT_XDP_P1_CH2 | | |
2489 | ESR_INT_XDP_P1_CH1 | | |
2490 | ESR_INT_XDP_P1_CH0); | |
2491 | break; | |
2492 | ||
2493 | default: | |
2494 | return -EINVAL; | |
2495 | } | |
2496 | ||
2497 | if ((sig & mask) != val) { | |
2498 | int err; | |
2499 | err = serdes_init_1g_serdes(np); | |
2500 | if (!err) { | |
2501 | np->flags &= ~NIU_FLAGS_10G; | |
2502 | np->mac_xcvr = MAC_XCVR_PCS; | |
2503 | } else { | |
f10a1f2e JP |
2504 | netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n", |
2505 | np->port); | |
5fbd7e24 MW |
2506 | return -ENODEV; |
2507 | } | |
2508 | } | |
2509 | ||
2510 | return 0; | |
2511 | } | |
2512 | ||
a3138df9 DM |
2513 | static int niu_determine_phy_disposition(struct niu *np) |
2514 | { | |
2515 | struct niu_parent *parent = np->parent; | |
2516 | u8 plat_type = parent->plat_type; | |
2517 | const struct niu_phy_template *tp; | |
2518 | u32 phy_addr_off = 0; | |
2519 | ||
2520 | if (plat_type == PLAT_TYPE_NIU) { | |
e3e081e1 SB |
2521 | switch (np->flags & |
2522 | (NIU_FLAGS_10G | | |
2523 | NIU_FLAGS_FIBER | | |
2524 | NIU_FLAGS_XCVR_SERDES)) { | |
2525 | case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES: | |
2526 | /* 10G Serdes */ | |
2527 | tp = &phy_template_niu_10g_serdes; | |
2528 | break; | |
2529 | case NIU_FLAGS_XCVR_SERDES: | |
2530 | /* 1G Serdes */ | |
2531 | tp = &phy_template_niu_1g_serdes; | |
2532 | break; | |
2533 | case NIU_FLAGS_10G | NIU_FLAGS_FIBER: | |
2534 | /* 10G Fiber */ | |
2535 | default: | |
9c5cd670 TC |
2536 | if (np->flags & NIU_FLAGS_HOTPLUG_PHY) { |
2537 | tp = &phy_template_niu_10g_hotplug; | |
2538 | if (np->port == 0) | |
2539 | phy_addr_off = 8; | |
2540 | if (np->port == 1) | |
2541 | phy_addr_off = 12; | |
2542 | } else { | |
2543 | tp = &phy_template_niu_10g_fiber; | |
2544 | phy_addr_off += np->port; | |
2545 | } | |
e3e081e1 SB |
2546 | break; |
2547 | } | |
a3138df9 | 2548 | } else { |
5fbd7e24 MW |
2549 | switch (np->flags & |
2550 | (NIU_FLAGS_10G | | |
2551 | NIU_FLAGS_FIBER | | |
2552 | NIU_FLAGS_XCVR_SERDES)) { | |
a3138df9 DM |
2553 | case 0: |
2554 | /* 1G copper */ | |
2555 | tp = &phy_template_1g_copper; | |
2556 | if (plat_type == PLAT_TYPE_VF_P0) | |
2557 | phy_addr_off = 10; | |
2558 | else if (plat_type == PLAT_TYPE_VF_P1) | |
2559 | phy_addr_off = 26; | |
2560 | ||
2561 | phy_addr_off += (np->port ^ 0x3); | |
2562 | break; | |
2563 | ||
2564 | case NIU_FLAGS_10G: | |
2565 | /* 10G copper */ | |
e0d8496a | 2566 | tp = &phy_template_10g_copper; |
a3138df9 DM |
2567 | break; |
2568 | ||
2569 | case NIU_FLAGS_FIBER: | |
2570 | /* 1G fiber */ | |
2571 | tp = &phy_template_1g_fiber; | |
2572 | break; | |
2573 | ||
2574 | case NIU_FLAGS_10G | NIU_FLAGS_FIBER: | |
2575 | /* 10G fiber */ | |
2576 | tp = &phy_template_10g_fiber; | |
2577 | if (plat_type == PLAT_TYPE_VF_P0 || | |
2578 | plat_type == PLAT_TYPE_VF_P1) | |
2579 | phy_addr_off = 8; | |
2580 | phy_addr_off += np->port; | |
a5d6ab56 MW |
2581 | if (np->flags & NIU_FLAGS_HOTPLUG_PHY) { |
2582 | tp = &phy_template_10g_fiber_hotplug; | |
2583 | if (np->port == 0) | |
2584 | phy_addr_off = 8; | |
2585 | if (np->port == 1) | |
2586 | phy_addr_off = 12; | |
2587 | } | |
a3138df9 DM |
2588 | break; |
2589 | ||
5fbd7e24 MW |
2590 | case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES: |
2591 | case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER: | |
2592 | case NIU_FLAGS_XCVR_SERDES: | |
2593 | switch(np->port) { | |
2594 | case 0: | |
2595 | case 1: | |
2596 | tp = &phy_template_10g_serdes; | |
2597 | break; | |
2598 | case 2: | |
2599 | case 3: | |
2600 | tp = &phy_template_1g_rgmii; | |
2601 | break; | |
2602 | default: | |
2603 | return -EINVAL; | |
2604 | break; | |
2605 | } | |
2606 | phy_addr_off = niu_atca_port_num[np->port]; | |
2607 | break; | |
2608 | ||
a3138df9 DM |
2609 | default: |
2610 | return -EINVAL; | |
2611 | } | |
2612 | } | |
2613 | ||
2614 | np->phy_ops = tp->ops; | |
2615 | np->phy_addr = tp->phy_addr_base + phy_addr_off; | |
2616 | ||
2617 | return 0; | |
2618 | } | |
2619 | ||
2620 | static int niu_init_link(struct niu *np) | |
2621 | { | |
2622 | struct niu_parent *parent = np->parent; | |
2623 | int err, ignore; | |
2624 | ||
2625 | if (parent->plat_type == PLAT_TYPE_NIU) { | |
2626 | err = niu_xcvr_init(np); | |
2627 | if (err) | |
2628 | return err; | |
2629 | msleep(200); | |
2630 | } | |
2631 | err = niu_serdes_init(np); | |
9c5cd670 | 2632 | if (err && !(np->flags & NIU_FLAGS_HOTPLUG_PHY)) |
a3138df9 DM |
2633 | return err; |
2634 | msleep(200); | |
2635 | err = niu_xcvr_init(np); | |
9c5cd670 | 2636 | if (!err || (np->flags & NIU_FLAGS_HOTPLUG_PHY)) |
a3138df9 DM |
2637 | niu_link_status(np, &ignore); |
2638 | return 0; | |
2639 | } | |
2640 | ||
2641 | static void niu_set_primary_mac(struct niu *np, unsigned char *addr) | |
2642 | { | |
2643 | u16 reg0 = addr[4] << 8 | addr[5]; | |
2644 | u16 reg1 = addr[2] << 8 | addr[3]; | |
2645 | u16 reg2 = addr[0] << 8 | addr[1]; | |
2646 | ||
2647 | if (np->flags & NIU_FLAGS_XMAC) { | |
2648 | nw64_mac(XMAC_ADDR0, reg0); | |
2649 | nw64_mac(XMAC_ADDR1, reg1); | |
2650 | nw64_mac(XMAC_ADDR2, reg2); | |
2651 | } else { | |
2652 | nw64_mac(BMAC_ADDR0, reg0); | |
2653 | nw64_mac(BMAC_ADDR1, reg1); | |
2654 | nw64_mac(BMAC_ADDR2, reg2); | |
2655 | } | |
2656 | } | |
2657 | ||
2658 | static int niu_num_alt_addr(struct niu *np) | |
2659 | { | |
2660 | if (np->flags & NIU_FLAGS_XMAC) | |
2661 | return XMAC_NUM_ALT_ADDR; | |
2662 | else | |
2663 | return BMAC_NUM_ALT_ADDR; | |
2664 | } | |
2665 | ||
2666 | static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr) | |
2667 | { | |
2668 | u16 reg0 = addr[4] << 8 | addr[5]; | |
2669 | u16 reg1 = addr[2] << 8 | addr[3]; | |
2670 | u16 reg2 = addr[0] << 8 | addr[1]; | |
2671 | ||
2672 | if (index >= niu_num_alt_addr(np)) | |
2673 | return -EINVAL; | |
2674 | ||
2675 | if (np->flags & NIU_FLAGS_XMAC) { | |
2676 | nw64_mac(XMAC_ALT_ADDR0(index), reg0); | |
2677 | nw64_mac(XMAC_ALT_ADDR1(index), reg1); | |
2678 | nw64_mac(XMAC_ALT_ADDR2(index), reg2); | |
2679 | } else { | |
2680 | nw64_mac(BMAC_ALT_ADDR0(index), reg0); | |
2681 | nw64_mac(BMAC_ALT_ADDR1(index), reg1); | |
2682 | nw64_mac(BMAC_ALT_ADDR2(index), reg2); | |
2683 | } | |
2684 | ||
2685 | return 0; | |
2686 | } | |
2687 | ||
2688 | static int niu_enable_alt_mac(struct niu *np, int index, int on) | |
2689 | { | |
2690 | unsigned long reg; | |
2691 | u64 val, mask; | |
2692 | ||
2693 | if (index >= niu_num_alt_addr(np)) | |
2694 | return -EINVAL; | |
2695 | ||
fa907895 | 2696 | if (np->flags & NIU_FLAGS_XMAC) { |
a3138df9 | 2697 | reg = XMAC_ADDR_CMPEN; |
fa907895 MW |
2698 | mask = 1 << index; |
2699 | } else { | |
a3138df9 | 2700 | reg = BMAC_ADDR_CMPEN; |
fa907895 MW |
2701 | mask = 1 << (index + 1); |
2702 | } | |
a3138df9 DM |
2703 | |
2704 | val = nr64_mac(reg); | |
2705 | if (on) | |
2706 | val |= mask; | |
2707 | else | |
2708 | val &= ~mask; | |
2709 | nw64_mac(reg, val); | |
2710 | ||
2711 | return 0; | |
2712 | } | |
2713 | ||
2714 | static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg, | |
2715 | int num, int mac_pref) | |
2716 | { | |
2717 | u64 val = nr64_mac(reg); | |
2718 | val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR); | |
2719 | val |= num; | |
2720 | if (mac_pref) | |
2721 | val |= HOST_INFO_MPR; | |
2722 | nw64_mac(reg, val); | |
2723 | } | |
2724 | ||
2725 | static int __set_rdc_table_num(struct niu *np, | |
2726 | int xmac_index, int bmac_index, | |
2727 | int rdc_table_num, int mac_pref) | |
2728 | { | |
2729 | unsigned long reg; | |
2730 | ||
2731 | if (rdc_table_num & ~HOST_INFO_MACRDCTBLN) | |
2732 | return -EINVAL; | |
2733 | if (np->flags & NIU_FLAGS_XMAC) | |
2734 | reg = XMAC_HOST_INFO(xmac_index); | |
2735 | else | |
2736 | reg = BMAC_HOST_INFO(bmac_index); | |
2737 | __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref); | |
2738 | return 0; | |
2739 | } | |
2740 | ||
2741 | static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num, | |
2742 | int mac_pref) | |
2743 | { | |
2744 | return __set_rdc_table_num(np, 17, 0, table_num, mac_pref); | |
2745 | } | |
2746 | ||
2747 | static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num, | |
2748 | int mac_pref) | |
2749 | { | |
2750 | return __set_rdc_table_num(np, 16, 8, table_num, mac_pref); | |
2751 | } | |
2752 | ||
2753 | static int niu_set_alt_mac_rdc_table(struct niu *np, int idx, | |
2754 | int table_num, int mac_pref) | |
2755 | { | |
2756 | if (idx >= niu_num_alt_addr(np)) | |
2757 | return -EINVAL; | |
2758 | return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref); | |
2759 | } | |
2760 | ||
2761 | static u64 vlan_entry_set_parity(u64 reg_val) | |
2762 | { | |
2763 | u64 port01_mask; | |
2764 | u64 port23_mask; | |
2765 | ||
2766 | port01_mask = 0x00ff; | |
2767 | port23_mask = 0xff00; | |
2768 | ||
2769 | if (hweight64(reg_val & port01_mask) & 1) | |
2770 | reg_val |= ENET_VLAN_TBL_PARITY0; | |
2771 | else | |
2772 | reg_val &= ~ENET_VLAN_TBL_PARITY0; | |
2773 | ||
2774 | if (hweight64(reg_val & port23_mask) & 1) | |
2775 | reg_val |= ENET_VLAN_TBL_PARITY1; | |
2776 | else | |
2777 | reg_val &= ~ENET_VLAN_TBL_PARITY1; | |
2778 | ||
2779 | return reg_val; | |
2780 | } | |
2781 | ||
2782 | static void vlan_tbl_write(struct niu *np, unsigned long index, | |
2783 | int port, int vpr, int rdc_table) | |
2784 | { | |
2785 | u64 reg_val = nr64(ENET_VLAN_TBL(index)); | |
2786 | ||
2787 | reg_val &= ~((ENET_VLAN_TBL_VPR | | |
2788 | ENET_VLAN_TBL_VLANRDCTBLN) << | |
2789 | ENET_VLAN_TBL_SHIFT(port)); | |
2790 | if (vpr) | |
2791 | reg_val |= (ENET_VLAN_TBL_VPR << | |
2792 | ENET_VLAN_TBL_SHIFT(port)); | |
2793 | reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port)); | |
2794 | ||
2795 | reg_val = vlan_entry_set_parity(reg_val); | |
2796 | ||
2797 | nw64(ENET_VLAN_TBL(index), reg_val); | |
2798 | } | |
2799 | ||
2800 | static void vlan_tbl_clear(struct niu *np) | |
2801 | { | |
2802 | int i; | |
2803 | ||
2804 | for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) | |
2805 | nw64(ENET_VLAN_TBL(i), 0); | |
2806 | } | |
2807 | ||
2808 | static int tcam_wait_bit(struct niu *np, u64 bit) | |
2809 | { | |
2810 | int limit = 1000; | |
2811 | ||
2812 | while (--limit > 0) { | |
2813 | if (nr64(TCAM_CTL) & bit) | |
2814 | break; | |
2815 | udelay(1); | |
2816 | } | |
d2a928e4 | 2817 | if (limit <= 0) |
a3138df9 DM |
2818 | return -ENODEV; |
2819 | ||
2820 | return 0; | |
2821 | } | |
2822 | ||
2823 | static int tcam_flush(struct niu *np, int index) | |
2824 | { | |
2825 | nw64(TCAM_KEY_0, 0x00); | |
2826 | nw64(TCAM_KEY_MASK_0, 0xff); | |
2827 | nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index)); | |
2828 | ||
2829 | return tcam_wait_bit(np, TCAM_CTL_STAT); | |
2830 | } | |
2831 | ||
2832 | #if 0 | |
2833 | static int tcam_read(struct niu *np, int index, | |
2834 | u64 *key, u64 *mask) | |
2835 | { | |
2836 | int err; | |
2837 | ||
2838 | nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index)); | |
2839 | err = tcam_wait_bit(np, TCAM_CTL_STAT); | |
2840 | if (!err) { | |
2841 | key[0] = nr64(TCAM_KEY_0); | |
2842 | key[1] = nr64(TCAM_KEY_1); | |
2843 | key[2] = nr64(TCAM_KEY_2); | |
2844 | key[3] = nr64(TCAM_KEY_3); | |
2845 | mask[0] = nr64(TCAM_KEY_MASK_0); | |
2846 | mask[1] = nr64(TCAM_KEY_MASK_1); | |
2847 | mask[2] = nr64(TCAM_KEY_MASK_2); | |
2848 | mask[3] = nr64(TCAM_KEY_MASK_3); | |
2849 | } | |
2850 | return err; | |
2851 | } | |
2852 | #endif | |
2853 | ||
2854 | static int tcam_write(struct niu *np, int index, | |
2855 | u64 *key, u64 *mask) | |
2856 | { | |
2857 | nw64(TCAM_KEY_0, key[0]); | |
2858 | nw64(TCAM_KEY_1, key[1]); | |
2859 | nw64(TCAM_KEY_2, key[2]); | |
2860 | nw64(TCAM_KEY_3, key[3]); | |
2861 | nw64(TCAM_KEY_MASK_0, mask[0]); | |
2862 | nw64(TCAM_KEY_MASK_1, mask[1]); | |
2863 | nw64(TCAM_KEY_MASK_2, mask[2]); | |
2864 | nw64(TCAM_KEY_MASK_3, mask[3]); | |
2865 | nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index)); | |
2866 | ||
2867 | return tcam_wait_bit(np, TCAM_CTL_STAT); | |
2868 | } | |
2869 | ||
2870 | #if 0 | |
2871 | static int tcam_assoc_read(struct niu *np, int index, u64 *data) | |
2872 | { | |
2873 | int err; | |
2874 | ||
2875 | nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index)); | |
2876 | err = tcam_wait_bit(np, TCAM_CTL_STAT); | |
2877 | if (!err) | |
2878 | *data = nr64(TCAM_KEY_1); | |
2879 | ||
2880 | return err; | |
2881 | } | |
2882 | #endif | |
2883 | ||
2884 | static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data) | |
2885 | { | |
2886 | nw64(TCAM_KEY_1, assoc_data); | |
2887 | nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index)); | |
2888 | ||
2889 | return tcam_wait_bit(np, TCAM_CTL_STAT); | |
2890 | } | |
2891 | ||
2892 | static void tcam_enable(struct niu *np, int on) | |
2893 | { | |
2894 | u64 val = nr64(FFLP_CFG_1); | |
2895 | ||
2896 | if (on) | |
2897 | val &= ~FFLP_CFG_1_TCAM_DIS; | |
2898 | else | |
2899 | val |= FFLP_CFG_1_TCAM_DIS; | |
2900 | nw64(FFLP_CFG_1, val); | |
2901 | } | |
2902 | ||
2903 | static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio) | |
2904 | { | |
2905 | u64 val = nr64(FFLP_CFG_1); | |
2906 | ||
2907 | val &= ~(FFLP_CFG_1_FFLPINITDONE | | |
2908 | FFLP_CFG_1_CAMLAT | | |
2909 | FFLP_CFG_1_CAMRATIO); | |
2910 | val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT); | |
2911 | val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT); | |
2912 | nw64(FFLP_CFG_1, val); | |
2913 | ||
2914 | val = nr64(FFLP_CFG_1); | |
2915 | val |= FFLP_CFG_1_FFLPINITDONE; | |
2916 | nw64(FFLP_CFG_1, val); | |
2917 | } | |
2918 | ||
2919 | static int tcam_user_eth_class_enable(struct niu *np, unsigned long class, | |
2920 | int on) | |
2921 | { | |
2922 | unsigned long reg; | |
2923 | u64 val; | |
2924 | ||
2925 | if (class < CLASS_CODE_ETHERTYPE1 || | |
2926 | class > CLASS_CODE_ETHERTYPE2) | |
2927 | return -EINVAL; | |
2928 | ||
2929 | reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1); | |
2930 | val = nr64(reg); | |
2931 | if (on) | |
2932 | val |= L2_CLS_VLD; | |
2933 | else | |
2934 | val &= ~L2_CLS_VLD; | |
2935 | nw64(reg, val); | |
2936 | ||
2937 | return 0; | |
2938 | } | |
2939 | ||
2940 | #if 0 | |
2941 | static int tcam_user_eth_class_set(struct niu *np, unsigned long class, | |
2942 | u64 ether_type) | |
2943 | { | |
2944 | unsigned long reg; | |
2945 | u64 val; | |
2946 | ||
2947 | if (class < CLASS_CODE_ETHERTYPE1 || | |
2948 | class > CLASS_CODE_ETHERTYPE2 || | |
2949 | (ether_type & ~(u64)0xffff) != 0) | |
2950 | return -EINVAL; | |
2951 | ||
2952 | reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1); | |
2953 | val = nr64(reg); | |
2954 | val &= ~L2_CLS_ETYPE; | |
2955 | val |= (ether_type << L2_CLS_ETYPE_SHIFT); | |
2956 | nw64(reg, val); | |
2957 | ||
2958 | return 0; | |
2959 | } | |
2960 | #endif | |
2961 | ||
2962 | static int tcam_user_ip_class_enable(struct niu *np, unsigned long class, | |
2963 | int on) | |
2964 | { | |
2965 | unsigned long reg; | |
2966 | u64 val; | |
2967 | ||
2968 | if (class < CLASS_CODE_USER_PROG1 || | |
2969 | class > CLASS_CODE_USER_PROG4) | |
2970 | return -EINVAL; | |
2971 | ||
2972 | reg = L3_CLS(class - CLASS_CODE_USER_PROG1); | |
2973 | val = nr64(reg); | |
2974 | if (on) | |
2975 | val |= L3_CLS_VALID; | |
2976 | else | |
2977 | val &= ~L3_CLS_VALID; | |
2978 | nw64(reg, val); | |
2979 | ||
2980 | return 0; | |
2981 | } | |
2982 | ||
a3138df9 DM |
2983 | static int tcam_user_ip_class_set(struct niu *np, unsigned long class, |
2984 | int ipv6, u64 protocol_id, | |
2985 | u64 tos_mask, u64 tos_val) | |
2986 | { | |
2987 | unsigned long reg; | |
2988 | u64 val; | |
2989 | ||
2990 | if (class < CLASS_CODE_USER_PROG1 || | |
2991 | class > CLASS_CODE_USER_PROG4 || | |
2992 | (protocol_id & ~(u64)0xff) != 0 || | |
2993 | (tos_mask & ~(u64)0xff) != 0 || | |
2994 | (tos_val & ~(u64)0xff) != 0) | |
2995 | return -EINVAL; | |
2996 | ||
2997 | reg = L3_CLS(class - CLASS_CODE_USER_PROG1); | |
2998 | val = nr64(reg); | |
2999 | val &= ~(L3_CLS_IPVER | L3_CLS_PID | | |
3000 | L3_CLS_TOSMASK | L3_CLS_TOS); | |
3001 | if (ipv6) | |
3002 | val |= L3_CLS_IPVER; | |
3003 | val |= (protocol_id << L3_CLS_PID_SHIFT); | |
3004 | val |= (tos_mask << L3_CLS_TOSMASK_SHIFT); | |
3005 | val |= (tos_val << L3_CLS_TOS_SHIFT); | |
3006 | nw64(reg, val); | |
3007 | ||
3008 | return 0; | |
3009 | } | |
a3138df9 DM |
3010 | |
3011 | static int tcam_early_init(struct niu *np) | |
3012 | { | |
3013 | unsigned long i; | |
3014 | int err; | |
3015 | ||
3016 | tcam_enable(np, 0); | |
3017 | tcam_set_lat_and_ratio(np, | |
3018 | DEFAULT_TCAM_LATENCY, | |
3019 | DEFAULT_TCAM_ACCESS_RATIO); | |
3020 | for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) { | |
3021 | err = tcam_user_eth_class_enable(np, i, 0); | |
3022 | if (err) | |
3023 | return err; | |
3024 | } | |
3025 | for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) { | |
3026 | err = tcam_user_ip_class_enable(np, i, 0); | |
3027 | if (err) | |
3028 | return err; | |
3029 | } | |
3030 | ||
3031 | return 0; | |
3032 | } | |
3033 | ||
3034 | static int tcam_flush_all(struct niu *np) | |
3035 | { | |
3036 | unsigned long i; | |
3037 | ||
3038 | for (i = 0; i < np->parent->tcam_num_entries; i++) { | |
3039 | int err = tcam_flush(np, i); | |
3040 | if (err) | |
3041 | return err; | |
3042 | } | |
3043 | return 0; | |
3044 | } | |
3045 | ||
3046 | static u64 hash_addr_regval(unsigned long index, unsigned long num_entries) | |
3047 | { | |
3048 | return ((u64)index | (num_entries == 1 ? | |
3049 | HASH_TBL_ADDR_AUTOINC : 0)); | |
3050 | } | |
3051 | ||
3052 | #if 0 | |
3053 | static int hash_read(struct niu *np, unsigned long partition, | |
3054 | unsigned long index, unsigned long num_entries, | |
3055 | u64 *data) | |
3056 | { | |
3057 | u64 val = hash_addr_regval(index, num_entries); | |
3058 | unsigned long i; | |
3059 | ||
3060 | if (partition >= FCRAM_NUM_PARTITIONS || | |
3061 | index + num_entries > FCRAM_SIZE) | |
3062 | return -EINVAL; | |
3063 | ||
3064 | nw64(HASH_TBL_ADDR(partition), val); | |
3065 | for (i = 0; i < num_entries; i++) | |
3066 | data[i] = nr64(HASH_TBL_DATA(partition)); | |
3067 | ||
3068 | return 0; | |
3069 | } | |
3070 | #endif | |
3071 | ||
3072 | static int hash_write(struct niu *np, unsigned long partition, | |
3073 | unsigned long index, unsigned long num_entries, | |
3074 | u64 *data) | |
3075 | { | |
3076 | u64 val = hash_addr_regval(index, num_entries); | |
3077 | unsigned long i; | |
3078 | ||
3079 | if (partition >= FCRAM_NUM_PARTITIONS || | |
3080 | index + (num_entries * 8) > FCRAM_SIZE) | |
3081 | return -EINVAL; | |
3082 | ||
3083 | nw64(HASH_TBL_ADDR(partition), val); | |
3084 | for (i = 0; i < num_entries; i++) | |
3085 | nw64(HASH_TBL_DATA(partition), data[i]); | |
3086 | ||
3087 | return 0; | |
3088 | } | |
3089 | ||
3090 | static void fflp_reset(struct niu *np) | |
3091 | { | |
3092 | u64 val; | |
3093 | ||
3094 | nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST); | |
3095 | udelay(10); | |
3096 | nw64(FFLP_CFG_1, 0); | |
3097 | ||
3098 | val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE; | |
3099 | nw64(FFLP_CFG_1, val); | |
3100 | } | |
3101 | ||
3102 | static void fflp_set_timings(struct niu *np) | |
3103 | { | |
3104 | u64 val = nr64(FFLP_CFG_1); | |
3105 | ||
3106 | val &= ~FFLP_CFG_1_FFLPINITDONE; | |
3107 | val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT); | |
3108 | nw64(FFLP_CFG_1, val); | |
3109 | ||
3110 | val = nr64(FFLP_CFG_1); | |
3111 | val |= FFLP_CFG_1_FFLPINITDONE; | |
3112 | nw64(FFLP_CFG_1, val); | |
3113 | ||
3114 | val = nr64(FCRAM_REF_TMR); | |
3115 | val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN); | |
3116 | val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT); | |
3117 | val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT); | |
3118 | nw64(FCRAM_REF_TMR, val); | |
3119 | } | |
3120 | ||
3121 | static int fflp_set_partition(struct niu *np, u64 partition, | |
3122 | u64 mask, u64 base, int enable) | |
3123 | { | |
3124 | unsigned long reg; | |
3125 | u64 val; | |
3126 | ||
3127 | if (partition >= FCRAM_NUM_PARTITIONS || | |
3128 | (mask & ~(u64)0x1f) != 0 || | |
3129 | (base & ~(u64)0x1f) != 0) | |
3130 | return -EINVAL; | |
3131 | ||
3132 | reg = FLW_PRT_SEL(partition); | |
3133 | ||
3134 | val = nr64(reg); | |
3135 | val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE); | |
3136 | val |= (mask << FLW_PRT_SEL_MASK_SHIFT); | |
3137 | val |= (base << FLW_PRT_SEL_BASE_SHIFT); | |
3138 | if (enable) | |
3139 | val |= FLW_PRT_SEL_EXT; | |
3140 | nw64(reg, val); | |
3141 | ||
3142 | return 0; | |
3143 | } | |
3144 | ||
3145 | static int fflp_disable_all_partitions(struct niu *np) | |
3146 | { | |
3147 | unsigned long i; | |
3148 | ||
3149 | for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) { | |
3150 | int err = fflp_set_partition(np, 0, 0, 0, 0); | |
3151 | if (err) | |
3152 | return err; | |
3153 | } | |
3154 | return 0; | |
3155 | } | |
3156 | ||
3157 | static void fflp_llcsnap_enable(struct niu *np, int on) | |
3158 | { | |
3159 | u64 val = nr64(FFLP_CFG_1); | |
3160 | ||
3161 | if (on) | |
3162 | val |= FFLP_CFG_1_LLCSNAP; | |
3163 | else | |
3164 | val &= ~FFLP_CFG_1_LLCSNAP; | |
3165 | nw64(FFLP_CFG_1, val); | |
3166 | } | |
3167 | ||
3168 | static void fflp_errors_enable(struct niu *np, int on) | |
3169 | { | |
3170 | u64 val = nr64(FFLP_CFG_1); | |
3171 | ||
3172 | if (on) | |
3173 | val &= ~FFLP_CFG_1_ERRORDIS; | |
3174 | else | |
3175 | val |= FFLP_CFG_1_ERRORDIS; | |
3176 | nw64(FFLP_CFG_1, val); | |
3177 | } | |
3178 | ||
3179 | static int fflp_hash_clear(struct niu *np) | |
3180 | { | |
3181 | struct fcram_hash_ipv4 ent; | |
3182 | unsigned long i; | |
3183 | ||
3184 | /* IPV4 hash entry with valid bit clear, rest is don't care. */ | |
3185 | memset(&ent, 0, sizeof(ent)); | |
3186 | ent.header = HASH_HEADER_EXT; | |
3187 | ||
3188 | for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) { | |
3189 | int err = hash_write(np, 0, i, 1, (u64 *) &ent); | |
3190 | if (err) | |
3191 | return err; | |
3192 | } | |
3193 | return 0; | |
3194 | } | |
3195 | ||
3196 | static int fflp_early_init(struct niu *np) | |
3197 | { | |
3198 | struct niu_parent *parent; | |
3199 | unsigned long flags; | |
3200 | int err; | |
3201 | ||
3202 | niu_lock_parent(np, flags); | |
3203 | ||
3204 | parent = np->parent; | |
3205 | err = 0; | |
3206 | if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) { | |
a3138df9 DM |
3207 | if (np->parent->plat_type != PLAT_TYPE_NIU) { |
3208 | fflp_reset(np); | |
3209 | fflp_set_timings(np); | |
3210 | err = fflp_disable_all_partitions(np); | |
3211 | if (err) { | |
f10a1f2e JP |
3212 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
3213 | "fflp_disable_all_partitions failed, err=%d\n", | |
3214 | err); | |
a3138df9 DM |
3215 | goto out; |
3216 | } | |
3217 | } | |
3218 | ||
3219 | err = tcam_early_init(np); | |
3220 | if (err) { | |
f10a1f2e JP |
3221 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
3222 | "tcam_early_init failed, err=%d\n", err); | |
a3138df9 DM |
3223 | goto out; |
3224 | } | |
3225 | fflp_llcsnap_enable(np, 1); | |
3226 | fflp_errors_enable(np, 0); | |
3227 | nw64(H1POLY, 0); | |
3228 | nw64(H2POLY, 0); | |
3229 | ||
3230 | err = tcam_flush_all(np); | |
3231 | if (err) { | |
f10a1f2e JP |
3232 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
3233 | "tcam_flush_all failed, err=%d\n", err); | |
a3138df9 DM |
3234 | goto out; |
3235 | } | |
3236 | if (np->parent->plat_type != PLAT_TYPE_NIU) { | |
3237 | err = fflp_hash_clear(np); | |
3238 | if (err) { | |
f10a1f2e JP |
3239 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
3240 | "fflp_hash_clear failed, err=%d\n", | |
3241 | err); | |
a3138df9 DM |
3242 | goto out; |
3243 | } | |
3244 | } | |
3245 | ||
3246 | vlan_tbl_clear(np); | |
3247 | ||
a3138df9 DM |
3248 | parent->flags |= PARENT_FLGS_CLS_HWINIT; |
3249 | } | |
3250 | out: | |
3251 | niu_unlock_parent(np, flags); | |
3252 | return err; | |
3253 | } | |
3254 | ||
3255 | static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key) | |
3256 | { | |
3257 | if (class_code < CLASS_CODE_USER_PROG1 || | |
3258 | class_code > CLASS_CODE_SCTP_IPV6) | |
3259 | return -EINVAL; | |
3260 | ||
3261 | nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key); | |
3262 | return 0; | |
3263 | } | |
3264 | ||
3265 | static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key) | |
3266 | { | |
3267 | if (class_code < CLASS_CODE_USER_PROG1 || | |
3268 | class_code > CLASS_CODE_SCTP_IPV6) | |
3269 | return -EINVAL; | |
3270 | ||
3271 | nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key); | |
3272 | return 0; | |
3273 | } | |
3274 | ||
2d96cf8c SB |
3275 | /* Entries for the ports are interleaved in the TCAM */ |
3276 | static u16 tcam_get_index(struct niu *np, u16 idx) | |
3277 | { | |
3278 | /* One entry reserved for IP fragment rule */ | |
3279 | if (idx >= (np->clas.tcam_sz - 1)) | |
3280 | idx = 0; | |
3281 | return (np->clas.tcam_top + ((idx+1) * np->parent->num_ports)); | |
3282 | } | |
3283 | ||
3284 | static u16 tcam_get_size(struct niu *np) | |
3285 | { | |
3286 | /* One entry reserved for IP fragment rule */ | |
3287 | return np->clas.tcam_sz - 1; | |
3288 | } | |
3289 | ||
3290 | static u16 tcam_get_valid_entry_cnt(struct niu *np) | |
3291 | { | |
3292 | /* One entry reserved for IP fragment rule */ | |
3293 | return np->clas.tcam_valid_entries - 1; | |
3294 | } | |
3295 | ||
a3138df9 DM |
3296 | static void niu_rx_skb_append(struct sk_buff *skb, struct page *page, |
3297 | u32 offset, u32 size) | |
3298 | { | |
3299 | int i = skb_shinfo(skb)->nr_frags; | |
3300 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; | |
3301 | ||
3302 | frag->page = page; | |
3303 | frag->page_offset = offset; | |
3304 | frag->size = size; | |
3305 | ||
3306 | skb->len += size; | |
3307 | skb->data_len += size; | |
3308 | skb->truesize += size; | |
3309 | ||
3310 | skb_shinfo(skb)->nr_frags = i + 1; | |
3311 | } | |
3312 | ||
3313 | static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a) | |
3314 | { | |
3315 | a >>= PAGE_SHIFT; | |
3316 | a ^= (a >> ilog2(MAX_RBR_RING_SIZE)); | |
3317 | ||
3318 | return (a & (MAX_RBR_RING_SIZE - 1)); | |
3319 | } | |
3320 | ||
3321 | static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr, | |
3322 | struct page ***link) | |
3323 | { | |
3324 | unsigned int h = niu_hash_rxaddr(rp, addr); | |
3325 | struct page *p, **pp; | |
3326 | ||
3327 | addr &= PAGE_MASK; | |
3328 | pp = &rp->rxhash[h]; | |
3329 | for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) { | |
3330 | if (p->index == addr) { | |
3331 | *link = pp; | |
3332 | break; | |
3333 | } | |
3334 | } | |
3335 | ||
3336 | return p; | |
3337 | } | |
3338 | ||
3339 | static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base) | |
3340 | { | |
3341 | unsigned int h = niu_hash_rxaddr(rp, base); | |
3342 | ||
3343 | page->index = base; | |
3344 | page->mapping = (struct address_space *) rp->rxhash[h]; | |
3345 | rp->rxhash[h] = page; | |
3346 | } | |
3347 | ||
3348 | static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp, | |
3349 | gfp_t mask, int start_index) | |
3350 | { | |
3351 | struct page *page; | |
3352 | u64 addr; | |
3353 | int i; | |
3354 | ||
3355 | page = alloc_page(mask); | |
3356 | if (!page) | |
3357 | return -ENOMEM; | |
3358 | ||
3359 | addr = np->ops->map_page(np->device, page, 0, | |
3360 | PAGE_SIZE, DMA_FROM_DEVICE); | |
3361 | ||
3362 | niu_hash_page(rp, page, addr); | |
3363 | if (rp->rbr_blocks_per_page > 1) | |
3364 | atomic_add(rp->rbr_blocks_per_page - 1, | |
3365 | &compound_head(page)->_count); | |
3366 | ||
3367 | for (i = 0; i < rp->rbr_blocks_per_page; i++) { | |
3368 | __le32 *rbr = &rp->rbr[start_index + i]; | |
3369 | ||
3370 | *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT); | |
3371 | addr += rp->rbr_block_size; | |
3372 | } | |
3373 | ||
3374 | return 0; | |
3375 | } | |
3376 | ||
3377 | static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask) | |
3378 | { | |
3379 | int index = rp->rbr_index; | |
3380 | ||
3381 | rp->rbr_pending++; | |
3382 | if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) { | |
3383 | int err = niu_rbr_add_page(np, rp, mask, index); | |
3384 | ||
3385 | if (unlikely(err)) { | |
3386 | rp->rbr_pending--; | |
3387 | return; | |
3388 | } | |
3389 | ||
3390 | rp->rbr_index += rp->rbr_blocks_per_page; | |
3391 | BUG_ON(rp->rbr_index > rp->rbr_table_size); | |
3392 | if (rp->rbr_index == rp->rbr_table_size) | |
3393 | rp->rbr_index = 0; | |
3394 | ||
3395 | if (rp->rbr_pending >= rp->rbr_kick_thresh) { | |
3396 | nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending); | |
3397 | rp->rbr_pending = 0; | |
3398 | } | |
3399 | } | |
3400 | } | |
3401 | ||
3402 | static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp) | |
3403 | { | |
3404 | unsigned int index = rp->rcr_index; | |
3405 | int num_rcr = 0; | |
3406 | ||
3407 | rp->rx_dropped++; | |
3408 | while (1) { | |
3409 | struct page *page, **link; | |
3410 | u64 addr, val; | |
3411 | u32 rcr_size; | |
3412 | ||
3413 | num_rcr++; | |
3414 | ||
3415 | val = le64_to_cpup(&rp->rcr[index]); | |
3416 | addr = (val & RCR_ENTRY_PKT_BUF_ADDR) << | |
3417 | RCR_ENTRY_PKT_BUF_ADDR_SHIFT; | |
3418 | page = niu_find_rxpage(rp, addr, &link); | |
3419 | ||
3420 | rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >> | |
3421 | RCR_ENTRY_PKTBUFSZ_SHIFT]; | |
3422 | if ((page->index + PAGE_SIZE) - rcr_size == addr) { | |
3423 | *link = (struct page *) page->mapping; | |
3424 | np->ops->unmap_page(np->device, page->index, | |
3425 | PAGE_SIZE, DMA_FROM_DEVICE); | |
3426 | page->index = 0; | |
3427 | page->mapping = NULL; | |
3428 | __free_page(page); | |
3429 | rp->rbr_refill_pending++; | |
3430 | } | |
3431 | ||
3432 | index = NEXT_RCR(rp, index); | |
3433 | if (!(val & RCR_ENTRY_MULTI)) | |
3434 | break; | |
3435 | ||
3436 | } | |
3437 | rp->rcr_index = index; | |
3438 | ||
3439 | return num_rcr; | |
3440 | } | |
3441 | ||
4099e012 DM |
3442 | static int niu_process_rx_pkt(struct napi_struct *napi, struct niu *np, |
3443 | struct rx_ring_info *rp) | |
a3138df9 DM |
3444 | { |
3445 | unsigned int index = rp->rcr_index; | |
3446 | struct sk_buff *skb; | |
3447 | int len, num_rcr; | |
3448 | ||
3449 | skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE); | |
3450 | if (unlikely(!skb)) | |
3451 | return niu_rx_pkt_ignore(np, rp); | |
3452 | ||
3453 | num_rcr = 0; | |
3454 | while (1) { | |
3455 | struct page *page, **link; | |
3456 | u32 rcr_size, append_size; | |
3457 | u64 addr, val, off; | |
3458 | ||
3459 | num_rcr++; | |
3460 | ||
3461 | val = le64_to_cpup(&rp->rcr[index]); | |
3462 | ||
3463 | len = (val & RCR_ENTRY_L2_LEN) >> | |
3464 | RCR_ENTRY_L2_LEN_SHIFT; | |
3465 | len -= ETH_FCS_LEN; | |
3466 | ||
3467 | addr = (val & RCR_ENTRY_PKT_BUF_ADDR) << | |
3468 | RCR_ENTRY_PKT_BUF_ADDR_SHIFT; | |
3469 | page = niu_find_rxpage(rp, addr, &link); | |
3470 | ||
3471 | rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >> | |
3472 | RCR_ENTRY_PKTBUFSZ_SHIFT]; | |
3473 | ||
3474 | off = addr & ~PAGE_MASK; | |
3475 | append_size = rcr_size; | |
3476 | if (num_rcr == 1) { | |
3477 | int ptype; | |
3478 | ||
3479 | off += 2; | |
3480 | append_size -= 2; | |
3481 | ||
3482 | ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT); | |
3483 | if ((ptype == RCR_PKT_TYPE_TCP || | |
3484 | ptype == RCR_PKT_TYPE_UDP) && | |
3485 | !(val & (RCR_ENTRY_NOPORT | | |
3486 | RCR_ENTRY_ERROR))) | |
3487 | skb->ip_summed = CHECKSUM_UNNECESSARY; | |
3488 | else | |
3489 | skb->ip_summed = CHECKSUM_NONE; | |
3490 | } | |
3491 | if (!(val & RCR_ENTRY_MULTI)) | |
3492 | append_size = len - skb->len; | |
3493 | ||
3494 | niu_rx_skb_append(skb, page, off, append_size); | |
3495 | if ((page->index + rp->rbr_block_size) - rcr_size == addr) { | |
3496 | *link = (struct page *) page->mapping; | |
3497 | np->ops->unmap_page(np->device, page->index, | |
3498 | PAGE_SIZE, DMA_FROM_DEVICE); | |
3499 | page->index = 0; | |
3500 | page->mapping = NULL; | |
3501 | rp->rbr_refill_pending++; | |
3502 | } else | |
3503 | get_page(page); | |
3504 | ||
3505 | index = NEXT_RCR(rp, index); | |
3506 | if (!(val & RCR_ENTRY_MULTI)) | |
3507 | break; | |
3508 | ||
3509 | } | |
3510 | rp->rcr_index = index; | |
3511 | ||
3512 | skb_reserve(skb, NET_IP_ALIGN); | |
845de8af | 3513 | __pskb_pull_tail(skb, min(len, VLAN_ETH_HLEN)); |
a3138df9 DM |
3514 | |
3515 | rp->rx_packets++; | |
3516 | rp->rx_bytes += skb->len; | |
3517 | ||
3518 | skb->protocol = eth_type_trans(skb, np->dev); | |
0c8dfc83 | 3519 | skb_record_rx_queue(skb, rp->rx_channel); |
4099e012 | 3520 | napi_gro_receive(napi, skb); |
a3138df9 DM |
3521 | |
3522 | return num_rcr; | |
3523 | } | |
3524 | ||
3525 | static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask) | |
3526 | { | |
3527 | int blocks_per_page = rp->rbr_blocks_per_page; | |
3528 | int err, index = rp->rbr_index; | |
3529 | ||
3530 | err = 0; | |
3531 | while (index < (rp->rbr_table_size - blocks_per_page)) { | |
3532 | err = niu_rbr_add_page(np, rp, mask, index); | |
3533 | if (err) | |
3534 | break; | |
3535 | ||
3536 | index += blocks_per_page; | |
3537 | } | |
3538 | ||
3539 | rp->rbr_index = index; | |
3540 | return err; | |
3541 | } | |
3542 | ||
3543 | static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp) | |
3544 | { | |
3545 | int i; | |
3546 | ||
3547 | for (i = 0; i < MAX_RBR_RING_SIZE; i++) { | |
3548 | struct page *page; | |
3549 | ||
3550 | page = rp->rxhash[i]; | |
3551 | while (page) { | |
3552 | struct page *next = (struct page *) page->mapping; | |
3553 | u64 base = page->index; | |
3554 | ||
3555 | np->ops->unmap_page(np->device, base, PAGE_SIZE, | |
3556 | DMA_FROM_DEVICE); | |
3557 | page->index = 0; | |
3558 | page->mapping = NULL; | |
3559 | ||
3560 | __free_page(page); | |
3561 | ||
3562 | page = next; | |
3563 | } | |
3564 | } | |
3565 | ||
3566 | for (i = 0; i < rp->rbr_table_size; i++) | |
3567 | rp->rbr[i] = cpu_to_le32(0); | |
3568 | rp->rbr_index = 0; | |
3569 | } | |
3570 | ||
3571 | static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx) | |
3572 | { | |
3573 | struct tx_buff_info *tb = &rp->tx_buffs[idx]; | |
3574 | struct sk_buff *skb = tb->skb; | |
3575 | struct tx_pkt_hdr *tp; | |
3576 | u64 tx_flags; | |
3577 | int i, len; | |
3578 | ||
3579 | tp = (struct tx_pkt_hdr *) skb->data; | |
3580 | tx_flags = le64_to_cpup(&tp->flags); | |
3581 | ||
3582 | rp->tx_packets++; | |
3583 | rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) - | |
3584 | ((tx_flags & TXHDR_PAD) / 2)); | |
3585 | ||
3586 | len = skb_headlen(skb); | |
3587 | np->ops->unmap_single(np->device, tb->mapping, | |
3588 | len, DMA_TO_DEVICE); | |
3589 | ||
3590 | if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK) | |
3591 | rp->mark_pending--; | |
3592 | ||
3593 | tb->skb = NULL; | |
3594 | do { | |
3595 | idx = NEXT_TX(rp, idx); | |
3596 | len -= MAX_TX_DESC_LEN; | |
3597 | } while (len > 0); | |
3598 | ||
3599 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { | |
3600 | tb = &rp->tx_buffs[idx]; | |
3601 | BUG_ON(tb->skb != NULL); | |
3602 | np->ops->unmap_page(np->device, tb->mapping, | |
3603 | skb_shinfo(skb)->frags[i].size, | |
3604 | DMA_TO_DEVICE); | |
3605 | idx = NEXT_TX(rp, idx); | |
3606 | } | |
3607 | ||
3608 | dev_kfree_skb(skb); | |
3609 | ||
3610 | return idx; | |
3611 | } | |
3612 | ||
3613 | #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4) | |
3614 | ||
3615 | static void niu_tx_work(struct niu *np, struct tx_ring_info *rp) | |
3616 | { | |
b4c21639 | 3617 | struct netdev_queue *txq; |
a3138df9 | 3618 | u16 pkt_cnt, tmp; |
b4c21639 | 3619 | int cons, index; |
a3138df9 DM |
3620 | u64 cs; |
3621 | ||
b4c21639 DM |
3622 | index = (rp - np->tx_rings); |
3623 | txq = netdev_get_tx_queue(np->dev, index); | |
3624 | ||
a3138df9 DM |
3625 | cs = rp->tx_cs; |
3626 | if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK)))) | |
3627 | goto out; | |
3628 | ||
3629 | tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT; | |
3630 | pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) & | |
3631 | (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT); | |
3632 | ||
3633 | rp->last_pkt_cnt = tmp; | |
3634 | ||
3635 | cons = rp->cons; | |
3636 | ||
f10a1f2e JP |
3637 | netif_printk(np, tx_done, KERN_DEBUG, np->dev, |
3638 | "%s() pkt_cnt[%u] cons[%d]\n", __func__, pkt_cnt, cons); | |
a3138df9 DM |
3639 | |
3640 | while (pkt_cnt--) | |
3641 | cons = release_tx_packet(np, rp, cons); | |
3642 | ||
3643 | rp->cons = cons; | |
3644 | smp_mb(); | |
3645 | ||
3646 | out: | |
b4c21639 | 3647 | if (unlikely(netif_tx_queue_stopped(txq) && |
a3138df9 | 3648 | (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) { |
b4c21639 DM |
3649 | __netif_tx_lock(txq, smp_processor_id()); |
3650 | if (netif_tx_queue_stopped(txq) && | |
a3138df9 | 3651 | (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))) |
b4c21639 DM |
3652 | netif_tx_wake_queue(txq); |
3653 | __netif_tx_unlock(txq); | |
a3138df9 DM |
3654 | } |
3655 | } | |
3656 | ||
b8a606b8 JDB |
3657 | static inline void niu_sync_rx_discard_stats(struct niu *np, |
3658 | struct rx_ring_info *rp, | |
3659 | const int limit) | |
3660 | { | |
3661 | /* This elaborate scheme is needed for reading the RX discard | |
3662 | * counters, as they are only 16-bit and can overflow quickly, | |
3663 | * and because the overflow indication bit is not usable as | |
3664 | * the counter value does not wrap, but remains at max value | |
3665 | * 0xFFFF. | |
3666 | * | |
3667 | * In theory and in practice counters can be lost in between | |
3668 | * reading nr64() and clearing the counter nw64(). For this | |
3669 | * reason, the number of counter clearings nw64() is | |
3670 | * limited/reduced though the limit parameter. | |
3671 | */ | |
3672 | int rx_channel = rp->rx_channel; | |
3673 | u32 misc, wred; | |
3674 | ||
3675 | /* RXMISC (Receive Miscellaneous Discard Count), covers the | |
3676 | * following discard events: IPP (Input Port Process), | |
3677 | * FFLP/TCAM, Full RCR (Receive Completion Ring) RBR (Receive | |
3678 | * Block Ring) prefetch buffer is empty. | |
3679 | */ | |
3680 | misc = nr64(RXMISC(rx_channel)); | |
3681 | if (unlikely((misc & RXMISC_COUNT) > limit)) { | |
3682 | nw64(RXMISC(rx_channel), 0); | |
3683 | rp->rx_errors += misc & RXMISC_COUNT; | |
3684 | ||
3685 | if (unlikely(misc & RXMISC_OFLOW)) | |
f10a1f2e JP |
3686 | dev_err(np->device, "rx-%d: Counter overflow RXMISC discard\n", |
3687 | rx_channel); | |
d231776f | 3688 | |
f10a1f2e JP |
3689 | netif_printk(np, rx_err, KERN_DEBUG, np->dev, |
3690 | "rx-%d: MISC drop=%u over=%u\n", | |
3691 | rx_channel, misc, misc-limit); | |
b8a606b8 JDB |
3692 | } |
3693 | ||
3694 | /* WRED (Weighted Random Early Discard) by hardware */ | |
3695 | wred = nr64(RED_DIS_CNT(rx_channel)); | |
3696 | if (unlikely((wred & RED_DIS_CNT_COUNT) > limit)) { | |
3697 | nw64(RED_DIS_CNT(rx_channel), 0); | |
3698 | rp->rx_dropped += wred & RED_DIS_CNT_COUNT; | |
3699 | ||
3700 | if (unlikely(wred & RED_DIS_CNT_OFLOW)) | |
f10a1f2e | 3701 | dev_err(np->device, "rx-%d: Counter overflow WRED discard\n", rx_channel); |
d231776f | 3702 | |
f10a1f2e JP |
3703 | netif_printk(np, rx_err, KERN_DEBUG, np->dev, |
3704 | "rx-%d: WRED drop=%u over=%u\n", | |
3705 | rx_channel, wred, wred-limit); | |
b8a606b8 JDB |
3706 | } |
3707 | } | |
3708 | ||
4099e012 DM |
3709 | static int niu_rx_work(struct napi_struct *napi, struct niu *np, |
3710 | struct rx_ring_info *rp, int budget) | |
a3138df9 DM |
3711 | { |
3712 | int qlen, rcr_done = 0, work_done = 0; | |
3713 | struct rxdma_mailbox *mbox = rp->mbox; | |
3714 | u64 stat; | |
3715 | ||
3716 | #if 1 | |
3717 | stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel)); | |
3718 | qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN; | |
3719 | #else | |
3720 | stat = le64_to_cpup(&mbox->rx_dma_ctl_stat); | |
3721 | qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN); | |
3722 | #endif | |
3723 | mbox->rx_dma_ctl_stat = 0; | |
3724 | mbox->rcrstat_a = 0; | |
3725 | ||
f10a1f2e JP |
3726 | netif_printk(np, rx_status, KERN_DEBUG, np->dev, |
3727 | "%s(chan[%d]), stat[%llx] qlen=%d\n", | |
3728 | __func__, rp->rx_channel, (unsigned long long)stat, qlen); | |
a3138df9 DM |
3729 | |
3730 | rcr_done = work_done = 0; | |
3731 | qlen = min(qlen, budget); | |
3732 | while (work_done < qlen) { | |
4099e012 | 3733 | rcr_done += niu_process_rx_pkt(napi, np, rp); |
a3138df9 DM |
3734 | work_done++; |
3735 | } | |
3736 | ||
3737 | if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) { | |
3738 | unsigned int i; | |
3739 | ||
3740 | for (i = 0; i < rp->rbr_refill_pending; i++) | |
3741 | niu_rbr_refill(np, rp, GFP_ATOMIC); | |
3742 | rp->rbr_refill_pending = 0; | |
3743 | } | |
3744 | ||
3745 | stat = (RX_DMA_CTL_STAT_MEX | | |
3746 | ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) | | |
3747 | ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT)); | |
3748 | ||
3749 | nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat); | |
3750 | ||
e98def1f JDB |
3751 | /* Only sync discards stats when qlen indicate potential for drops */ |
3752 | if (qlen > 10) | |
3753 | niu_sync_rx_discard_stats(np, rp, 0x7FFF); | |
b8a606b8 | 3754 | |
a3138df9 DM |
3755 | return work_done; |
3756 | } | |
3757 | ||
3758 | static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget) | |
3759 | { | |
3760 | u64 v0 = lp->v0; | |
3761 | u32 tx_vec = (v0 >> 32); | |
3762 | u32 rx_vec = (v0 & 0xffffffff); | |
3763 | int i, work_done = 0; | |
3764 | ||
f10a1f2e JP |
3765 | netif_printk(np, intr, KERN_DEBUG, np->dev, |
3766 | "%s() v0[%016llx]\n", __func__, (unsigned long long)v0); | |
a3138df9 DM |
3767 | |
3768 | for (i = 0; i < np->num_tx_rings; i++) { | |
3769 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
3770 | if (tx_vec & (1 << rp->tx_channel)) | |
3771 | niu_tx_work(np, rp); | |
3772 | nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0); | |
3773 | } | |
3774 | ||
3775 | for (i = 0; i < np->num_rx_rings; i++) { | |
3776 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
3777 | ||
3778 | if (rx_vec & (1 << rp->rx_channel)) { | |
3779 | int this_work_done; | |
3780 | ||
4099e012 | 3781 | this_work_done = niu_rx_work(&lp->napi, np, rp, |
a3138df9 DM |
3782 | budget); |
3783 | ||
3784 | budget -= this_work_done; | |
3785 | work_done += this_work_done; | |
3786 | } | |
3787 | nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0); | |
3788 | } | |
3789 | ||
3790 | return work_done; | |
3791 | } | |
3792 | ||
3793 | static int niu_poll(struct napi_struct *napi, int budget) | |
3794 | { | |
3795 | struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi); | |
3796 | struct niu *np = lp->np; | |
3797 | int work_done; | |
3798 | ||
3799 | work_done = niu_poll_core(np, lp, budget); | |
3800 | ||
3801 | if (work_done < budget) { | |
288379f0 | 3802 | napi_complete(napi); |
a3138df9 DM |
3803 | niu_ldg_rearm(np, lp, 1); |
3804 | } | |
3805 | return work_done; | |
3806 | } | |
3807 | ||
3808 | static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp, | |
3809 | u64 stat) | |
3810 | { | |
f10a1f2e | 3811 | netdev_err(np->dev, "RX channel %u errors ( ", rp->rx_channel); |
a3138df9 DM |
3812 | |
3813 | if (stat & RX_DMA_CTL_STAT_RBR_TMOUT) | |
f10a1f2e | 3814 | pr_cont("RBR_TMOUT "); |
a3138df9 | 3815 | if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR) |
f10a1f2e | 3816 | pr_cont("RSP_CNT "); |
a3138df9 | 3817 | if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS) |
f10a1f2e | 3818 | pr_cont("BYTE_EN_BUS "); |
a3138df9 | 3819 | if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR) |
f10a1f2e | 3820 | pr_cont("RSP_DAT "); |
a3138df9 | 3821 | if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR) |
f10a1f2e | 3822 | pr_cont("RCR_ACK "); |
a3138df9 | 3823 | if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR) |
f10a1f2e | 3824 | pr_cont("RCR_SHA_PAR "); |
a3138df9 | 3825 | if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR) |
f10a1f2e | 3826 | pr_cont("RBR_PRE_PAR "); |
a3138df9 | 3827 | if (stat & RX_DMA_CTL_STAT_CONFIG_ERR) |
f10a1f2e | 3828 | pr_cont("CONFIG "); |
a3138df9 | 3829 | if (stat & RX_DMA_CTL_STAT_RCRINCON) |
f10a1f2e | 3830 | pr_cont("RCRINCON "); |
a3138df9 | 3831 | if (stat & RX_DMA_CTL_STAT_RCRFULL) |
f10a1f2e | 3832 | pr_cont("RCRFULL "); |
a3138df9 | 3833 | if (stat & RX_DMA_CTL_STAT_RBRFULL) |
f10a1f2e | 3834 | pr_cont("RBRFULL "); |
a3138df9 | 3835 | if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE) |
f10a1f2e | 3836 | pr_cont("RBRLOGPAGE "); |
a3138df9 | 3837 | if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE) |
f10a1f2e | 3838 | pr_cont("CFIGLOGPAGE "); |
a3138df9 | 3839 | if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR) |
f10a1f2e | 3840 | pr_cont("DC_FIDO "); |
a3138df9 | 3841 | |
f10a1f2e | 3842 | pr_cont(")\n"); |
a3138df9 DM |
3843 | } |
3844 | ||
3845 | static int niu_rx_error(struct niu *np, struct rx_ring_info *rp) | |
3846 | { | |
3847 | u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel)); | |
3848 | int err = 0; | |
3849 | ||
a3138df9 DM |
3850 | |
3851 | if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL | | |
3852 | RX_DMA_CTL_STAT_PORT_FATAL)) | |
3853 | err = -EINVAL; | |
3854 | ||
406f353c | 3855 | if (err) { |
f10a1f2e JP |
3856 | netdev_err(np->dev, "RX channel %u error, stat[%llx]\n", |
3857 | rp->rx_channel, | |
3858 | (unsigned long long) stat); | |
406f353c MW |
3859 | |
3860 | niu_log_rxchan_errors(np, rp, stat); | |
3861 | } | |
3862 | ||
a3138df9 DM |
3863 | nw64(RX_DMA_CTL_STAT(rp->rx_channel), |
3864 | stat & RX_DMA_CTL_WRITE_CLEAR_ERRS); | |
3865 | ||
3866 | return err; | |
3867 | } | |
3868 | ||
3869 | static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp, | |
3870 | u64 cs) | |
3871 | { | |
f10a1f2e | 3872 | netdev_err(np->dev, "TX channel %u errors ( ", rp->tx_channel); |
a3138df9 DM |
3873 | |
3874 | if (cs & TX_CS_MBOX_ERR) | |
f10a1f2e | 3875 | pr_cont("MBOX "); |
a3138df9 | 3876 | if (cs & TX_CS_PKT_SIZE_ERR) |
f10a1f2e | 3877 | pr_cont("PKT_SIZE "); |
a3138df9 | 3878 | if (cs & TX_CS_TX_RING_OFLOW) |
f10a1f2e | 3879 | pr_cont("TX_RING_OFLOW "); |
a3138df9 | 3880 | if (cs & TX_CS_PREF_BUF_PAR_ERR) |
f10a1f2e | 3881 | pr_cont("PREF_BUF_PAR "); |
a3138df9 | 3882 | if (cs & TX_CS_NACK_PREF) |
f10a1f2e | 3883 | pr_cont("NACK_PREF "); |
a3138df9 | 3884 | if (cs & TX_CS_NACK_PKT_RD) |
f10a1f2e | 3885 | pr_cont("NACK_PKT_RD "); |
a3138df9 | 3886 | if (cs & TX_CS_CONF_PART_ERR) |
f10a1f2e | 3887 | pr_cont("CONF_PART "); |
a3138df9 | 3888 | if (cs & TX_CS_PKT_PRT_ERR) |
f10a1f2e | 3889 | pr_cont("PKT_PTR "); |
a3138df9 | 3890 | |
f10a1f2e | 3891 | pr_cont(")\n"); |
a3138df9 DM |
3892 | } |
3893 | ||
3894 | static int niu_tx_error(struct niu *np, struct tx_ring_info *rp) | |
3895 | { | |
3896 | u64 cs, logh, logl; | |
3897 | ||
3898 | cs = nr64(TX_CS(rp->tx_channel)); | |
3899 | logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel)); | |
3900 | logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel)); | |
3901 | ||
f10a1f2e JP |
3902 | netdev_err(np->dev, "TX channel %u error, cs[%llx] logh[%llx] logl[%llx]\n", |
3903 | rp->tx_channel, | |
3904 | (unsigned long long)cs, | |
3905 | (unsigned long long)logh, | |
3906 | (unsigned long long)logl); | |
a3138df9 DM |
3907 | |
3908 | niu_log_txchan_errors(np, rp, cs); | |
3909 | ||
3910 | return -ENODEV; | |
3911 | } | |
3912 | ||
3913 | static int niu_mif_interrupt(struct niu *np) | |
3914 | { | |
3915 | u64 mif_status = nr64(MIF_STATUS); | |
3916 | int phy_mdint = 0; | |
3917 | ||
3918 | if (np->flags & NIU_FLAGS_XMAC) { | |
3919 | u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS); | |
3920 | ||
3921 | if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT) | |
3922 | phy_mdint = 1; | |
3923 | } | |
3924 | ||
f10a1f2e JP |
3925 | netdev_err(np->dev, "MIF interrupt, stat[%llx] phy_mdint(%d)\n", |
3926 | (unsigned long long)mif_status, phy_mdint); | |
a3138df9 DM |
3927 | |
3928 | return -ENODEV; | |
3929 | } | |
3930 | ||
3931 | static void niu_xmac_interrupt(struct niu *np) | |
3932 | { | |
3933 | struct niu_xmac_stats *mp = &np->mac_stats.xmac; | |
3934 | u64 val; | |
3935 | ||
3936 | val = nr64_mac(XTXMAC_STATUS); | |
3937 | if (val & XTXMAC_STATUS_FRAME_CNT_EXP) | |
3938 | mp->tx_frames += TXMAC_FRM_CNT_COUNT; | |
3939 | if (val & XTXMAC_STATUS_BYTE_CNT_EXP) | |
3940 | mp->tx_bytes += TXMAC_BYTE_CNT_COUNT; | |
3941 | if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR) | |
3942 | mp->tx_fifo_errors++; | |
3943 | if (val & XTXMAC_STATUS_TXMAC_OFLOW) | |
3944 | mp->tx_overflow_errors++; | |
3945 | if (val & XTXMAC_STATUS_MAX_PSIZE_ERR) | |
3946 | mp->tx_max_pkt_size_errors++; | |
3947 | if (val & XTXMAC_STATUS_TXMAC_UFLOW) | |
3948 | mp->tx_underflow_errors++; | |
3949 | ||
3950 | val = nr64_mac(XRXMAC_STATUS); | |
3951 | if (val & XRXMAC_STATUS_LCL_FLT_STATUS) | |
3952 | mp->rx_local_faults++; | |
3953 | if (val & XRXMAC_STATUS_RFLT_DET) | |
3954 | mp->rx_remote_faults++; | |
3955 | if (val & XRXMAC_STATUS_LFLT_CNT_EXP) | |
3956 | mp->rx_link_faults += LINK_FAULT_CNT_COUNT; | |
3957 | if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP) | |
3958 | mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT; | |
3959 | if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP) | |
3960 | mp->rx_frags += RXMAC_FRAG_CNT_COUNT; | |
3961 | if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP) | |
3962 | mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT; | |
3963 | if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP) | |
3964 | mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT; | |
3965 | if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP) | |
3966 | mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT; | |
3967 | if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP) | |
3968 | mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT; | |
3969 | if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP) | |
3970 | mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT; | |
3971 | if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP) | |
3972 | mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT; | |
3973 | if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP) | |
3974 | mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT; | |
3975 | if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP) | |
3976 | mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT; | |
3977 | if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP) | |
3978 | mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT; | |
3979 | if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP) | |
3980 | mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT; | |
176edd52 | 3981 | if (val & XRXMAC_STATUS_RXOCTET_CNT_EXP) |
a3138df9 DM |
3982 | mp->rx_octets += RXMAC_BT_CNT_COUNT; |
3983 | if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP) | |
3984 | mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT; | |
3985 | if (val & XRXMAC_STATUS_LENERR_CNT_EXP) | |
3986 | mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT; | |
3987 | if (val & XRXMAC_STATUS_CRCERR_CNT_EXP) | |
3988 | mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT; | |
3989 | if (val & XRXMAC_STATUS_RXUFLOW) | |
3990 | mp->rx_underflows++; | |
3991 | if (val & XRXMAC_STATUS_RXOFLOW) | |
3992 | mp->rx_overflows++; | |
3993 | ||
3994 | val = nr64_mac(XMAC_FC_STAT); | |
3995 | if (val & XMAC_FC_STAT_TX_MAC_NPAUSE) | |
3996 | mp->pause_off_state++; | |
3997 | if (val & XMAC_FC_STAT_TX_MAC_PAUSE) | |
3998 | mp->pause_on_state++; | |
3999 | if (val & XMAC_FC_STAT_RX_MAC_RPAUSE) | |
4000 | mp->pause_received++; | |
4001 | } | |
4002 | ||
4003 | static void niu_bmac_interrupt(struct niu *np) | |
4004 | { | |
4005 | struct niu_bmac_stats *mp = &np->mac_stats.bmac; | |
4006 | u64 val; | |
4007 | ||
4008 | val = nr64_mac(BTXMAC_STATUS); | |
4009 | if (val & BTXMAC_STATUS_UNDERRUN) | |
4010 | mp->tx_underflow_errors++; | |
4011 | if (val & BTXMAC_STATUS_MAX_PKT_ERR) | |
4012 | mp->tx_max_pkt_size_errors++; | |
4013 | if (val & BTXMAC_STATUS_BYTE_CNT_EXP) | |
4014 | mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT; | |
4015 | if (val & BTXMAC_STATUS_FRAME_CNT_EXP) | |
4016 | mp->tx_frames += BTXMAC_FRM_CNT_COUNT; | |
4017 | ||
4018 | val = nr64_mac(BRXMAC_STATUS); | |
4019 | if (val & BRXMAC_STATUS_OVERFLOW) | |
4020 | mp->rx_overflows++; | |
4021 | if (val & BRXMAC_STATUS_FRAME_CNT_EXP) | |
4022 | mp->rx_frames += BRXMAC_FRAME_CNT_COUNT; | |
4023 | if (val & BRXMAC_STATUS_ALIGN_ERR_EXP) | |
4024 | mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT; | |
4025 | if (val & BRXMAC_STATUS_CRC_ERR_EXP) | |
4026 | mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT; | |
4027 | if (val & BRXMAC_STATUS_LEN_ERR_EXP) | |
4028 | mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT; | |
4029 | ||
4030 | val = nr64_mac(BMAC_CTRL_STATUS); | |
4031 | if (val & BMAC_CTRL_STATUS_NOPAUSE) | |
4032 | mp->pause_off_state++; | |
4033 | if (val & BMAC_CTRL_STATUS_PAUSE) | |
4034 | mp->pause_on_state++; | |
4035 | if (val & BMAC_CTRL_STATUS_PAUSE_RECV) | |
4036 | mp->pause_received++; | |
4037 | } | |
4038 | ||
4039 | static int niu_mac_interrupt(struct niu *np) | |
4040 | { | |
4041 | if (np->flags & NIU_FLAGS_XMAC) | |
4042 | niu_xmac_interrupt(np); | |
4043 | else | |
4044 | niu_bmac_interrupt(np); | |
4045 | ||
4046 | return 0; | |
4047 | } | |
4048 | ||
4049 | static void niu_log_device_error(struct niu *np, u64 stat) | |
4050 | { | |
f10a1f2e | 4051 | netdev_err(np->dev, "Core device errors ( "); |
a3138df9 DM |
4052 | |
4053 | if (stat & SYS_ERR_MASK_META2) | |
f10a1f2e | 4054 | pr_cont("META2 "); |
a3138df9 | 4055 | if (stat & SYS_ERR_MASK_META1) |
f10a1f2e | 4056 | pr_cont("META1 "); |
a3138df9 | 4057 | if (stat & SYS_ERR_MASK_PEU) |
f10a1f2e | 4058 | pr_cont("PEU "); |
a3138df9 | 4059 | if (stat & SYS_ERR_MASK_TXC) |
f10a1f2e | 4060 | pr_cont("TXC "); |
a3138df9 | 4061 | if (stat & SYS_ERR_MASK_RDMC) |
f10a1f2e | 4062 | pr_cont("RDMC "); |
a3138df9 | 4063 | if (stat & SYS_ERR_MASK_TDMC) |
f10a1f2e | 4064 | pr_cont("TDMC "); |
a3138df9 | 4065 | if (stat & SYS_ERR_MASK_ZCP) |
f10a1f2e | 4066 | pr_cont("ZCP "); |
a3138df9 | 4067 | if (stat & SYS_ERR_MASK_FFLP) |
f10a1f2e | 4068 | pr_cont("FFLP "); |
a3138df9 | 4069 | if (stat & SYS_ERR_MASK_IPP) |
f10a1f2e | 4070 | pr_cont("IPP "); |
a3138df9 | 4071 | if (stat & SYS_ERR_MASK_MAC) |
f10a1f2e | 4072 | pr_cont("MAC "); |
a3138df9 | 4073 | if (stat & SYS_ERR_MASK_SMX) |
f10a1f2e | 4074 | pr_cont("SMX "); |
a3138df9 | 4075 | |
f10a1f2e | 4076 | pr_cont(")\n"); |
a3138df9 DM |
4077 | } |
4078 | ||
4079 | static int niu_device_error(struct niu *np) | |
4080 | { | |
4081 | u64 stat = nr64(SYS_ERR_STAT); | |
4082 | ||
f10a1f2e JP |
4083 | netdev_err(np->dev, "Core device error, stat[%llx]\n", |
4084 | (unsigned long long)stat); | |
a3138df9 DM |
4085 | |
4086 | niu_log_device_error(np, stat); | |
4087 | ||
4088 | return -ENODEV; | |
4089 | } | |
4090 | ||
406f353c MW |
4091 | static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp, |
4092 | u64 v0, u64 v1, u64 v2) | |
a3138df9 | 4093 | { |
406f353c | 4094 | |
a3138df9 DM |
4095 | int i, err = 0; |
4096 | ||
406f353c MW |
4097 | lp->v0 = v0; |
4098 | lp->v1 = v1; | |
4099 | lp->v2 = v2; | |
4100 | ||
a3138df9 DM |
4101 | if (v1 & 0x00000000ffffffffULL) { |
4102 | u32 rx_vec = (v1 & 0xffffffff); | |
4103 | ||
4104 | for (i = 0; i < np->num_rx_rings; i++) { | |
4105 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
4106 | ||
4107 | if (rx_vec & (1 << rp->rx_channel)) { | |
4108 | int r = niu_rx_error(np, rp); | |
406f353c | 4109 | if (r) { |
a3138df9 | 4110 | err = r; |
406f353c MW |
4111 | } else { |
4112 | if (!v0) | |
4113 | nw64(RX_DMA_CTL_STAT(rp->rx_channel), | |
4114 | RX_DMA_CTL_STAT_MEX); | |
4115 | } | |
a3138df9 DM |
4116 | } |
4117 | } | |
4118 | } | |
4119 | if (v1 & 0x7fffffff00000000ULL) { | |
4120 | u32 tx_vec = (v1 >> 32) & 0x7fffffff; | |
4121 | ||
4122 | for (i = 0; i < np->num_tx_rings; i++) { | |
4123 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
4124 | ||
4125 | if (tx_vec & (1 << rp->tx_channel)) { | |
4126 | int r = niu_tx_error(np, rp); | |
4127 | if (r) | |
4128 | err = r; | |
4129 | } | |
4130 | } | |
4131 | } | |
4132 | if ((v0 | v1) & 0x8000000000000000ULL) { | |
4133 | int r = niu_mif_interrupt(np); | |
4134 | if (r) | |
4135 | err = r; | |
4136 | } | |
4137 | if (v2) { | |
4138 | if (v2 & 0x01ef) { | |
4139 | int r = niu_mac_interrupt(np); | |
4140 | if (r) | |
4141 | err = r; | |
4142 | } | |
4143 | if (v2 & 0x0210) { | |
4144 | int r = niu_device_error(np); | |
4145 | if (r) | |
4146 | err = r; | |
4147 | } | |
4148 | } | |
4149 | ||
4150 | if (err) | |
4151 | niu_enable_interrupts(np, 0); | |
4152 | ||
406f353c | 4153 | return err; |
a3138df9 DM |
4154 | } |
4155 | ||
4156 | static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp, | |
4157 | int ldn) | |
4158 | { | |
4159 | struct rxdma_mailbox *mbox = rp->mbox; | |
4160 | u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat); | |
4161 | ||
4162 | stat_write = (RX_DMA_CTL_STAT_RCRTHRES | | |
4163 | RX_DMA_CTL_STAT_RCRTO); | |
4164 | nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write); | |
4165 | ||
f10a1f2e JP |
4166 | netif_printk(np, intr, KERN_DEBUG, np->dev, |
4167 | "%s() stat[%llx]\n", __func__, (unsigned long long)stat); | |
a3138df9 DM |
4168 | } |
4169 | ||
4170 | static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp, | |
4171 | int ldn) | |
4172 | { | |
4173 | rp->tx_cs = nr64(TX_CS(rp->tx_channel)); | |
4174 | ||
f10a1f2e JP |
4175 | netif_printk(np, intr, KERN_DEBUG, np->dev, |
4176 | "%s() cs[%llx]\n", __func__, (unsigned long long)rp->tx_cs); | |
a3138df9 DM |
4177 | } |
4178 | ||
4179 | static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0) | |
4180 | { | |
4181 | struct niu_parent *parent = np->parent; | |
4182 | u32 rx_vec, tx_vec; | |
4183 | int i; | |
4184 | ||
4185 | tx_vec = (v0 >> 32); | |
4186 | rx_vec = (v0 & 0xffffffff); | |
4187 | ||
4188 | for (i = 0; i < np->num_rx_rings; i++) { | |
4189 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
4190 | int ldn = LDN_RXDMA(rp->rx_channel); | |
4191 | ||
4192 | if (parent->ldg_map[ldn] != ldg) | |
4193 | continue; | |
4194 | ||
4195 | nw64(LD_IM0(ldn), LD_IM0_MASK); | |
4196 | if (rx_vec & (1 << rp->rx_channel)) | |
4197 | niu_rxchan_intr(np, rp, ldn); | |
4198 | } | |
4199 | ||
4200 | for (i = 0; i < np->num_tx_rings; i++) { | |
4201 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
4202 | int ldn = LDN_TXDMA(rp->tx_channel); | |
4203 | ||
4204 | if (parent->ldg_map[ldn] != ldg) | |
4205 | continue; | |
4206 | ||
4207 | nw64(LD_IM0(ldn), LD_IM0_MASK); | |
4208 | if (tx_vec & (1 << rp->tx_channel)) | |
4209 | niu_txchan_intr(np, rp, ldn); | |
4210 | } | |
4211 | } | |
4212 | ||
4213 | static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp, | |
4214 | u64 v0, u64 v1, u64 v2) | |
4215 | { | |
288379f0 | 4216 | if (likely(napi_schedule_prep(&lp->napi))) { |
a3138df9 DM |
4217 | lp->v0 = v0; |
4218 | lp->v1 = v1; | |
4219 | lp->v2 = v2; | |
4220 | __niu_fastpath_interrupt(np, lp->ldg_num, v0); | |
288379f0 | 4221 | __napi_schedule(&lp->napi); |
a3138df9 DM |
4222 | } |
4223 | } | |
4224 | ||
4225 | static irqreturn_t niu_interrupt(int irq, void *dev_id) | |
4226 | { | |
4227 | struct niu_ldg *lp = dev_id; | |
4228 | struct niu *np = lp->np; | |
4229 | int ldg = lp->ldg_num; | |
4230 | unsigned long flags; | |
4231 | u64 v0, v1, v2; | |
4232 | ||
4233 | if (netif_msg_intr(np)) | |
f10a1f2e JP |
4234 | printk(KERN_DEBUG KBUILD_MODNAME ": " "%s() ldg[%p](%d)", |
4235 | __func__, lp, ldg); | |
a3138df9 DM |
4236 | |
4237 | spin_lock_irqsave(&np->lock, flags); | |
4238 | ||
4239 | v0 = nr64(LDSV0(ldg)); | |
4240 | v1 = nr64(LDSV1(ldg)); | |
4241 | v2 = nr64(LDSV2(ldg)); | |
4242 | ||
4243 | if (netif_msg_intr(np)) | |
02b1bae5 | 4244 | pr_cont(" v0[%llx] v1[%llx] v2[%llx]\n", |
a3138df9 DM |
4245 | (unsigned long long) v0, |
4246 | (unsigned long long) v1, | |
4247 | (unsigned long long) v2); | |
4248 | ||
4249 | if (unlikely(!v0 && !v1 && !v2)) { | |
4250 | spin_unlock_irqrestore(&np->lock, flags); | |
4251 | return IRQ_NONE; | |
4252 | } | |
4253 | ||
4254 | if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) { | |
406f353c | 4255 | int err = niu_slowpath_interrupt(np, lp, v0, v1, v2); |
a3138df9 DM |
4256 | if (err) |
4257 | goto out; | |
4258 | } | |
4259 | if (likely(v0 & ~((u64)1 << LDN_MIF))) | |
4260 | niu_schedule_napi(np, lp, v0, v1, v2); | |
4261 | else | |
4262 | niu_ldg_rearm(np, lp, 1); | |
4263 | out: | |
4264 | spin_unlock_irqrestore(&np->lock, flags); | |
4265 | ||
4266 | return IRQ_HANDLED; | |
4267 | } | |
4268 | ||
4269 | static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp) | |
4270 | { | |
4271 | if (rp->mbox) { | |
4272 | np->ops->free_coherent(np->device, | |
4273 | sizeof(struct rxdma_mailbox), | |
4274 | rp->mbox, rp->mbox_dma); | |
4275 | rp->mbox = NULL; | |
4276 | } | |
4277 | if (rp->rcr) { | |
4278 | np->ops->free_coherent(np->device, | |
4279 | MAX_RCR_RING_SIZE * sizeof(__le64), | |
4280 | rp->rcr, rp->rcr_dma); | |
4281 | rp->rcr = NULL; | |
4282 | rp->rcr_table_size = 0; | |
4283 | rp->rcr_index = 0; | |
4284 | } | |
4285 | if (rp->rbr) { | |
4286 | niu_rbr_free(np, rp); | |
4287 | ||
4288 | np->ops->free_coherent(np->device, | |
4289 | MAX_RBR_RING_SIZE * sizeof(__le32), | |
4290 | rp->rbr, rp->rbr_dma); | |
4291 | rp->rbr = NULL; | |
4292 | rp->rbr_table_size = 0; | |
4293 | rp->rbr_index = 0; | |
4294 | } | |
4295 | kfree(rp->rxhash); | |
4296 | rp->rxhash = NULL; | |
4297 | } | |
4298 | ||
4299 | static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp) | |
4300 | { | |
4301 | if (rp->mbox) { | |
4302 | np->ops->free_coherent(np->device, | |
4303 | sizeof(struct txdma_mailbox), | |
4304 | rp->mbox, rp->mbox_dma); | |
4305 | rp->mbox = NULL; | |
4306 | } | |
4307 | if (rp->descr) { | |
4308 | int i; | |
4309 | ||
4310 | for (i = 0; i < MAX_TX_RING_SIZE; i++) { | |
4311 | if (rp->tx_buffs[i].skb) | |
4312 | (void) release_tx_packet(np, rp, i); | |
4313 | } | |
4314 | ||
4315 | np->ops->free_coherent(np->device, | |
4316 | MAX_TX_RING_SIZE * sizeof(__le64), | |
4317 | rp->descr, rp->descr_dma); | |
4318 | rp->descr = NULL; | |
4319 | rp->pending = 0; | |
4320 | rp->prod = 0; | |
4321 | rp->cons = 0; | |
4322 | rp->wrap_bit = 0; | |
4323 | } | |
4324 | } | |
4325 | ||
4326 | static void niu_free_channels(struct niu *np) | |
4327 | { | |
4328 | int i; | |
4329 | ||
4330 | if (np->rx_rings) { | |
4331 | for (i = 0; i < np->num_rx_rings; i++) { | |
4332 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
4333 | ||
4334 | niu_free_rx_ring_info(np, rp); | |
4335 | } | |
4336 | kfree(np->rx_rings); | |
4337 | np->rx_rings = NULL; | |
4338 | np->num_rx_rings = 0; | |
4339 | } | |
4340 | ||
4341 | if (np->tx_rings) { | |
4342 | for (i = 0; i < np->num_tx_rings; i++) { | |
4343 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
4344 | ||
4345 | niu_free_tx_ring_info(np, rp); | |
4346 | } | |
4347 | kfree(np->tx_rings); | |
4348 | np->tx_rings = NULL; | |
4349 | np->num_tx_rings = 0; | |
4350 | } | |
4351 | } | |
4352 | ||
4353 | static int niu_alloc_rx_ring_info(struct niu *np, | |
4354 | struct rx_ring_info *rp) | |
4355 | { | |
4356 | BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64); | |
4357 | ||
4358 | rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *), | |
4359 | GFP_KERNEL); | |
4360 | if (!rp->rxhash) | |
4361 | return -ENOMEM; | |
4362 | ||
4363 | rp->mbox = np->ops->alloc_coherent(np->device, | |
4364 | sizeof(struct rxdma_mailbox), | |
4365 | &rp->mbox_dma, GFP_KERNEL); | |
4366 | if (!rp->mbox) | |
4367 | return -ENOMEM; | |
4368 | if ((unsigned long)rp->mbox & (64UL - 1)) { | |
f10a1f2e JP |
4369 | netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA mailbox %p\n", |
4370 | rp->mbox); | |
a3138df9 DM |
4371 | return -EINVAL; |
4372 | } | |
4373 | ||
4374 | rp->rcr = np->ops->alloc_coherent(np->device, | |
4375 | MAX_RCR_RING_SIZE * sizeof(__le64), | |
4376 | &rp->rcr_dma, GFP_KERNEL); | |
4377 | if (!rp->rcr) | |
4378 | return -ENOMEM; | |
4379 | if ((unsigned long)rp->rcr & (64UL - 1)) { | |
f10a1f2e JP |
4380 | netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RCR table %p\n", |
4381 | rp->rcr); | |
a3138df9 DM |
4382 | return -EINVAL; |
4383 | } | |
4384 | rp->rcr_table_size = MAX_RCR_RING_SIZE; | |
4385 | rp->rcr_index = 0; | |
4386 | ||
4387 | rp->rbr = np->ops->alloc_coherent(np->device, | |
4388 | MAX_RBR_RING_SIZE * sizeof(__le32), | |
4389 | &rp->rbr_dma, GFP_KERNEL); | |
4390 | if (!rp->rbr) | |
4391 | return -ENOMEM; | |
4392 | if ((unsigned long)rp->rbr & (64UL - 1)) { | |
f10a1f2e JP |
4393 | netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RBR table %p\n", |
4394 | rp->rbr); | |
a3138df9 DM |
4395 | return -EINVAL; |
4396 | } | |
4397 | rp->rbr_table_size = MAX_RBR_RING_SIZE; | |
4398 | rp->rbr_index = 0; | |
4399 | rp->rbr_pending = 0; | |
4400 | ||
4401 | return 0; | |
4402 | } | |
4403 | ||
4404 | static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp) | |
4405 | { | |
4406 | int mtu = np->dev->mtu; | |
4407 | ||
4408 | /* These values are recommended by the HW designers for fair | |
4409 | * utilization of DRR amongst the rings. | |
4410 | */ | |
4411 | rp->max_burst = mtu + 32; | |
4412 | if (rp->max_burst > 4096) | |
4413 | rp->max_burst = 4096; | |
4414 | } | |
4415 | ||
4416 | static int niu_alloc_tx_ring_info(struct niu *np, | |
4417 | struct tx_ring_info *rp) | |
4418 | { | |
4419 | BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64); | |
4420 | ||
4421 | rp->mbox = np->ops->alloc_coherent(np->device, | |
4422 | sizeof(struct txdma_mailbox), | |
4423 | &rp->mbox_dma, GFP_KERNEL); | |
4424 | if (!rp->mbox) | |
4425 | return -ENOMEM; | |
4426 | if ((unsigned long)rp->mbox & (64UL - 1)) { | |
f10a1f2e JP |
4427 | netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA mailbox %p\n", |
4428 | rp->mbox); | |
a3138df9 DM |
4429 | return -EINVAL; |
4430 | } | |
4431 | ||
4432 | rp->descr = np->ops->alloc_coherent(np->device, | |
4433 | MAX_TX_RING_SIZE * sizeof(__le64), | |
4434 | &rp->descr_dma, GFP_KERNEL); | |
4435 | if (!rp->descr) | |
4436 | return -ENOMEM; | |
4437 | if ((unsigned long)rp->descr & (64UL - 1)) { | |
f10a1f2e JP |
4438 | netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA descr table %p\n", |
4439 | rp->descr); | |
a3138df9 DM |
4440 | return -EINVAL; |
4441 | } | |
4442 | ||
4443 | rp->pending = MAX_TX_RING_SIZE; | |
4444 | rp->prod = 0; | |
4445 | rp->cons = 0; | |
4446 | rp->wrap_bit = 0; | |
4447 | ||
4448 | /* XXX make these configurable... XXX */ | |
4449 | rp->mark_freq = rp->pending / 4; | |
4450 | ||
4451 | niu_set_max_burst(np, rp); | |
4452 | ||
4453 | return 0; | |
4454 | } | |
4455 | ||
4456 | static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp) | |
4457 | { | |
81429973 | 4458 | u16 bss; |
a3138df9 | 4459 | |
81429973 | 4460 | bss = min(PAGE_SHIFT, 15); |
a3138df9 | 4461 | |
81429973 OJ |
4462 | rp->rbr_block_size = 1 << bss; |
4463 | rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss); | |
a3138df9 DM |
4464 | |
4465 | rp->rbr_sizes[0] = 256; | |
4466 | rp->rbr_sizes[1] = 1024; | |
4467 | if (np->dev->mtu > ETH_DATA_LEN) { | |
4468 | switch (PAGE_SIZE) { | |
4469 | case 4 * 1024: | |
4470 | rp->rbr_sizes[2] = 4096; | |
4471 | break; | |
4472 | ||
4473 | default: | |
4474 | rp->rbr_sizes[2] = 8192; | |
4475 | break; | |
4476 | } | |
4477 | } else { | |
4478 | rp->rbr_sizes[2] = 2048; | |
4479 | } | |
4480 | rp->rbr_sizes[3] = rp->rbr_block_size; | |
4481 | } | |
4482 | ||
4483 | static int niu_alloc_channels(struct niu *np) | |
4484 | { | |
4485 | struct niu_parent *parent = np->parent; | |
4486 | int first_rx_channel, first_tx_channel; | |
4487 | int i, port, err; | |
4488 | ||
4489 | port = np->port; | |
4490 | first_rx_channel = first_tx_channel = 0; | |
4491 | for (i = 0; i < port; i++) { | |
4492 | first_rx_channel += parent->rxchan_per_port[i]; | |
4493 | first_tx_channel += parent->txchan_per_port[i]; | |
4494 | } | |
4495 | ||
4496 | np->num_rx_rings = parent->rxchan_per_port[port]; | |
4497 | np->num_tx_rings = parent->txchan_per_port[port]; | |
4498 | ||
b4c21639 DM |
4499 | np->dev->real_num_tx_queues = np->num_tx_rings; |
4500 | ||
a3138df9 DM |
4501 | np->rx_rings = kzalloc(np->num_rx_rings * sizeof(struct rx_ring_info), |
4502 | GFP_KERNEL); | |
4503 | err = -ENOMEM; | |
4504 | if (!np->rx_rings) | |
4505 | goto out_err; | |
4506 | ||
4507 | for (i = 0; i < np->num_rx_rings; i++) { | |
4508 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
4509 | ||
4510 | rp->np = np; | |
4511 | rp->rx_channel = first_rx_channel + i; | |
4512 | ||
4513 | err = niu_alloc_rx_ring_info(np, rp); | |
4514 | if (err) | |
4515 | goto out_err; | |
4516 | ||
4517 | niu_size_rbr(np, rp); | |
4518 | ||
4519 | /* XXX better defaults, configurable, etc... XXX */ | |
4520 | rp->nonsyn_window = 64; | |
4521 | rp->nonsyn_threshold = rp->rcr_table_size - 64; | |
4522 | rp->syn_window = 64; | |
4523 | rp->syn_threshold = rp->rcr_table_size - 64; | |
4524 | rp->rcr_pkt_threshold = 16; | |
4525 | rp->rcr_timeout = 8; | |
4526 | rp->rbr_kick_thresh = RBR_REFILL_MIN; | |
4527 | if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page) | |
4528 | rp->rbr_kick_thresh = rp->rbr_blocks_per_page; | |
4529 | ||
4530 | err = niu_rbr_fill(np, rp, GFP_KERNEL); | |
4531 | if (err) | |
4532 | return err; | |
4533 | } | |
4534 | ||
4535 | np->tx_rings = kzalloc(np->num_tx_rings * sizeof(struct tx_ring_info), | |
4536 | GFP_KERNEL); | |
4537 | err = -ENOMEM; | |
4538 | if (!np->tx_rings) | |
4539 | goto out_err; | |
4540 | ||
4541 | for (i = 0; i < np->num_tx_rings; i++) { | |
4542 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
4543 | ||
4544 | rp->np = np; | |
4545 | rp->tx_channel = first_tx_channel + i; | |
4546 | ||
4547 | err = niu_alloc_tx_ring_info(np, rp); | |
4548 | if (err) | |
4549 | goto out_err; | |
4550 | } | |
4551 | ||
4552 | return 0; | |
4553 | ||
4554 | out_err: | |
4555 | niu_free_channels(np); | |
4556 | return err; | |
4557 | } | |
4558 | ||
4559 | static int niu_tx_cs_sng_poll(struct niu *np, int channel) | |
4560 | { | |
4561 | int limit = 1000; | |
4562 | ||
4563 | while (--limit > 0) { | |
4564 | u64 val = nr64(TX_CS(channel)); | |
4565 | if (val & TX_CS_SNG_STATE) | |
4566 | return 0; | |
4567 | } | |
4568 | return -ENODEV; | |
4569 | } | |
4570 | ||
4571 | static int niu_tx_channel_stop(struct niu *np, int channel) | |
4572 | { | |
4573 | u64 val = nr64(TX_CS(channel)); | |
4574 | ||
4575 | val |= TX_CS_STOP_N_GO; | |
4576 | nw64(TX_CS(channel), val); | |
4577 | ||
4578 | return niu_tx_cs_sng_poll(np, channel); | |
4579 | } | |
4580 | ||
4581 | static int niu_tx_cs_reset_poll(struct niu *np, int channel) | |
4582 | { | |
4583 | int limit = 1000; | |
4584 | ||
4585 | while (--limit > 0) { | |
4586 | u64 val = nr64(TX_CS(channel)); | |
4587 | if (!(val & TX_CS_RST)) | |
4588 | return 0; | |
4589 | } | |
4590 | return -ENODEV; | |
4591 | } | |
4592 | ||
4593 | static int niu_tx_channel_reset(struct niu *np, int channel) | |
4594 | { | |
4595 | u64 val = nr64(TX_CS(channel)); | |
4596 | int err; | |
4597 | ||
4598 | val |= TX_CS_RST; | |
4599 | nw64(TX_CS(channel), val); | |
4600 | ||
4601 | err = niu_tx_cs_reset_poll(np, channel); | |
4602 | if (!err) | |
4603 | nw64(TX_RING_KICK(channel), 0); | |
4604 | ||
4605 | return err; | |
4606 | } | |
4607 | ||
4608 | static int niu_tx_channel_lpage_init(struct niu *np, int channel) | |
4609 | { | |
4610 | u64 val; | |
4611 | ||
4612 | nw64(TX_LOG_MASK1(channel), 0); | |
4613 | nw64(TX_LOG_VAL1(channel), 0); | |
4614 | nw64(TX_LOG_MASK2(channel), 0); | |
4615 | nw64(TX_LOG_VAL2(channel), 0); | |
4616 | nw64(TX_LOG_PAGE_RELO1(channel), 0); | |
4617 | nw64(TX_LOG_PAGE_RELO2(channel), 0); | |
4618 | nw64(TX_LOG_PAGE_HDL(channel), 0); | |
4619 | ||
4620 | val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT; | |
4621 | val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1); | |
4622 | nw64(TX_LOG_PAGE_VLD(channel), val); | |
4623 | ||
4624 | /* XXX TXDMA 32bit mode? XXX */ | |
4625 | ||
4626 | return 0; | |
4627 | } | |
4628 | ||
4629 | static void niu_txc_enable_port(struct niu *np, int on) | |
4630 | { | |
4631 | unsigned long flags; | |
4632 | u64 val, mask; | |
4633 | ||
4634 | niu_lock_parent(np, flags); | |
4635 | val = nr64(TXC_CONTROL); | |
4636 | mask = (u64)1 << np->port; | |
4637 | if (on) { | |
4638 | val |= TXC_CONTROL_ENABLE | mask; | |
4639 | } else { | |
4640 | val &= ~mask; | |
4641 | if ((val & ~TXC_CONTROL_ENABLE) == 0) | |
4642 | val &= ~TXC_CONTROL_ENABLE; | |
4643 | } | |
4644 | nw64(TXC_CONTROL, val); | |
4645 | niu_unlock_parent(np, flags); | |
4646 | } | |
4647 | ||
4648 | static void niu_txc_set_imask(struct niu *np, u64 imask) | |
4649 | { | |
4650 | unsigned long flags; | |
4651 | u64 val; | |
4652 | ||
4653 | niu_lock_parent(np, flags); | |
4654 | val = nr64(TXC_INT_MASK); | |
4655 | val &= ~TXC_INT_MASK_VAL(np->port); | |
4656 | val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port)); | |
4657 | niu_unlock_parent(np, flags); | |
4658 | } | |
4659 | ||
4660 | static void niu_txc_port_dma_enable(struct niu *np, int on) | |
4661 | { | |
4662 | u64 val = 0; | |
4663 | ||
4664 | if (on) { | |
4665 | int i; | |
4666 | ||
4667 | for (i = 0; i < np->num_tx_rings; i++) | |
4668 | val |= (1 << np->tx_rings[i].tx_channel); | |
4669 | } | |
4670 | nw64(TXC_PORT_DMA(np->port), val); | |
4671 | } | |
4672 | ||
4673 | static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp) | |
4674 | { | |
4675 | int err, channel = rp->tx_channel; | |
4676 | u64 val, ring_len; | |
4677 | ||
4678 | err = niu_tx_channel_stop(np, channel); | |
4679 | if (err) | |
4680 | return err; | |
4681 | ||
4682 | err = niu_tx_channel_reset(np, channel); | |
4683 | if (err) | |
4684 | return err; | |
4685 | ||
4686 | err = niu_tx_channel_lpage_init(np, channel); | |
4687 | if (err) | |
4688 | return err; | |
4689 | ||
4690 | nw64(TXC_DMA_MAX(channel), rp->max_burst); | |
4691 | nw64(TX_ENT_MSK(channel), 0); | |
4692 | ||
4693 | if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE | | |
4694 | TX_RNG_CFIG_STADDR)) { | |
f10a1f2e JP |
4695 | netdev_err(np->dev, "TX ring channel %d DMA addr (%llx) is not aligned\n", |
4696 | channel, (unsigned long long)rp->descr_dma); | |
a3138df9 DM |
4697 | return -EINVAL; |
4698 | } | |
4699 | ||
4700 | /* The length field in TX_RNG_CFIG is measured in 64-byte | |
4701 | * blocks. rp->pending is the number of TX descriptors in | |
4702 | * our ring, 8 bytes each, thus we divide by 8 bytes more | |
4703 | * to get the proper value the chip wants. | |
4704 | */ | |
4705 | ring_len = (rp->pending / 8); | |
4706 | ||
4707 | val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) | | |
4708 | rp->descr_dma); | |
4709 | nw64(TX_RNG_CFIG(channel), val); | |
4710 | ||
4711 | if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) || | |
4712 | ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) { | |
f10a1f2e JP |
4713 | netdev_err(np->dev, "TX ring channel %d MBOX addr (%llx) has invalid bits\n", |
4714 | channel, (unsigned long long)rp->mbox_dma); | |
a3138df9 DM |
4715 | return -EINVAL; |
4716 | } | |
4717 | nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32); | |
4718 | nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR); | |
4719 | ||
4720 | nw64(TX_CS(channel), 0); | |
4721 | ||
4722 | rp->last_pkt_cnt = 0; | |
4723 | ||
4724 | return 0; | |
4725 | } | |
4726 | ||
4727 | static void niu_init_rdc_groups(struct niu *np) | |
4728 | { | |
4729 | struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port]; | |
4730 | int i, first_table_num = tp->first_table_num; | |
4731 | ||
4732 | for (i = 0; i < tp->num_tables; i++) { | |
4733 | struct rdc_table *tbl = &tp->tables[i]; | |
4734 | int this_table = first_table_num + i; | |
4735 | int slot; | |
4736 | ||
4737 | for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) | |
4738 | nw64(RDC_TBL(this_table, slot), | |
4739 | tbl->rxdma_channel[slot]); | |
4740 | } | |
4741 | ||
4742 | nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]); | |
4743 | } | |
4744 | ||
4745 | static void niu_init_drr_weight(struct niu *np) | |
4746 | { | |
4747 | int type = phy_decode(np->parent->port_phy, np->port); | |
4748 | u64 val; | |
4749 | ||
4750 | switch (type) { | |
4751 | case PORT_TYPE_10G: | |
4752 | val = PT_DRR_WEIGHT_DEFAULT_10G; | |
4753 | break; | |
4754 | ||
4755 | case PORT_TYPE_1G: | |
4756 | default: | |
4757 | val = PT_DRR_WEIGHT_DEFAULT_1G; | |
4758 | break; | |
4759 | } | |
4760 | nw64(PT_DRR_WT(np->port), val); | |
4761 | } | |
4762 | ||
4763 | static int niu_init_hostinfo(struct niu *np) | |
4764 | { | |
4765 | struct niu_parent *parent = np->parent; | |
4766 | struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port]; | |
4767 | int i, err, num_alt = niu_num_alt_addr(np); | |
4768 | int first_rdc_table = tp->first_table_num; | |
4769 | ||
4770 | err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1); | |
4771 | if (err) | |
4772 | return err; | |
4773 | ||
4774 | err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1); | |
4775 | if (err) | |
4776 | return err; | |
4777 | ||
4778 | for (i = 0; i < num_alt; i++) { | |
4779 | err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1); | |
4780 | if (err) | |
4781 | return err; | |
4782 | } | |
4783 | ||
4784 | return 0; | |
4785 | } | |
4786 | ||
4787 | static int niu_rx_channel_reset(struct niu *np, int channel) | |
4788 | { | |
4789 | return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel), | |
4790 | RXDMA_CFIG1_RST, 1000, 10, | |
4791 | "RXDMA_CFIG1"); | |
4792 | } | |
4793 | ||
4794 | static int niu_rx_channel_lpage_init(struct niu *np, int channel) | |
4795 | { | |
4796 | u64 val; | |
4797 | ||
4798 | nw64(RX_LOG_MASK1(channel), 0); | |
4799 | nw64(RX_LOG_VAL1(channel), 0); | |
4800 | nw64(RX_LOG_MASK2(channel), 0); | |
4801 | nw64(RX_LOG_VAL2(channel), 0); | |
4802 | nw64(RX_LOG_PAGE_RELO1(channel), 0); | |
4803 | nw64(RX_LOG_PAGE_RELO2(channel), 0); | |
4804 | nw64(RX_LOG_PAGE_HDL(channel), 0); | |
4805 | ||
4806 | val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT; | |
4807 | val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1); | |
4808 | nw64(RX_LOG_PAGE_VLD(channel), val); | |
4809 | ||
4810 | return 0; | |
4811 | } | |
4812 | ||
4813 | static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp) | |
4814 | { | |
4815 | u64 val; | |
4816 | ||
4817 | val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) | | |
4818 | ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) | | |
4819 | ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) | | |
4820 | ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT)); | |
4821 | nw64(RDC_RED_PARA(rp->rx_channel), val); | |
4822 | } | |
4823 | ||
4824 | static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret) | |
4825 | { | |
4826 | u64 val = 0; | |
4827 | ||
efb6c736 | 4828 | *ret = 0; |
a3138df9 DM |
4829 | switch (rp->rbr_block_size) { |
4830 | case 4 * 1024: | |
4831 | val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT); | |
4832 | break; | |
4833 | case 8 * 1024: | |
4834 | val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT); | |
4835 | break; | |
4836 | case 16 * 1024: | |
4837 | val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT); | |
4838 | break; | |
4839 | case 32 * 1024: | |
4840 | val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT); | |
4841 | break; | |
4842 | default: | |
4843 | return -EINVAL; | |
4844 | } | |
4845 | val |= RBR_CFIG_B_VLD2; | |
4846 | switch (rp->rbr_sizes[2]) { | |
4847 | case 2 * 1024: | |
4848 | val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT); | |
4849 | break; | |
4850 | case 4 * 1024: | |
4851 | val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT); | |
4852 | break; | |
4853 | case 8 * 1024: | |
4854 | val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT); | |
4855 | break; | |
4856 | case 16 * 1024: | |
4857 | val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT); | |
4858 | break; | |
4859 | ||
4860 | default: | |
4861 | return -EINVAL; | |
4862 | } | |
4863 | val |= RBR_CFIG_B_VLD1; | |
4864 | switch (rp->rbr_sizes[1]) { | |
4865 | case 1 * 1024: | |
4866 | val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT); | |
4867 | break; | |
4868 | case 2 * 1024: | |
4869 | val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT); | |
4870 | break; | |
4871 | case 4 * 1024: | |
4872 | val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT); | |
4873 | break; | |
4874 | case 8 * 1024: | |
4875 | val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT); | |
4876 | break; | |
4877 | ||
4878 | default: | |
4879 | return -EINVAL; | |
4880 | } | |
4881 | val |= RBR_CFIG_B_VLD0; | |
4882 | switch (rp->rbr_sizes[0]) { | |
4883 | case 256: | |
4884 | val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT); | |
4885 | break; | |
4886 | case 512: | |
4887 | val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT); | |
4888 | break; | |
4889 | case 1 * 1024: | |
4890 | val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT); | |
4891 | break; | |
4892 | case 2 * 1024: | |
4893 | val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT); | |
4894 | break; | |
4895 | ||
4896 | default: | |
4897 | return -EINVAL; | |
4898 | } | |
4899 | ||
4900 | *ret = val; | |
4901 | return 0; | |
4902 | } | |
4903 | ||
4904 | static int niu_enable_rx_channel(struct niu *np, int channel, int on) | |
4905 | { | |
4906 | u64 val = nr64(RXDMA_CFIG1(channel)); | |
4907 | int limit; | |
4908 | ||
4909 | if (on) | |
4910 | val |= RXDMA_CFIG1_EN; | |
4911 | else | |
4912 | val &= ~RXDMA_CFIG1_EN; | |
4913 | nw64(RXDMA_CFIG1(channel), val); | |
4914 | ||
4915 | limit = 1000; | |
4916 | while (--limit > 0) { | |
4917 | if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST) | |
4918 | break; | |
4919 | udelay(10); | |
4920 | } | |
4921 | if (limit <= 0) | |
4922 | return -ENODEV; | |
4923 | return 0; | |
4924 | } | |
4925 | ||
4926 | static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp) | |
4927 | { | |
4928 | int err, channel = rp->rx_channel; | |
4929 | u64 val; | |
4930 | ||
4931 | err = niu_rx_channel_reset(np, channel); | |
4932 | if (err) | |
4933 | return err; | |
4934 | ||
4935 | err = niu_rx_channel_lpage_init(np, channel); | |
4936 | if (err) | |
4937 | return err; | |
4938 | ||
4939 | niu_rx_channel_wred_init(np, rp); | |
4940 | ||
4941 | nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY); | |
4942 | nw64(RX_DMA_CTL_STAT(channel), | |
4943 | (RX_DMA_CTL_STAT_MEX | | |
4944 | RX_DMA_CTL_STAT_RCRTHRES | | |
4945 | RX_DMA_CTL_STAT_RCRTO | | |
4946 | RX_DMA_CTL_STAT_RBR_EMPTY)); | |
4947 | nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32); | |
4948 | nw64(RXDMA_CFIG2(channel), (rp->mbox_dma & 0x00000000ffffffc0)); | |
4949 | nw64(RBR_CFIG_A(channel), | |
4950 | ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) | | |
4951 | (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR))); | |
4952 | err = niu_compute_rbr_cfig_b(rp, &val); | |
4953 | if (err) | |
4954 | return err; | |
4955 | nw64(RBR_CFIG_B(channel), val); | |
4956 | nw64(RCRCFIG_A(channel), | |
4957 | ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) | | |
4958 | (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR))); | |
4959 | nw64(RCRCFIG_B(channel), | |
4960 | ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) | | |
4961 | RCRCFIG_B_ENTOUT | | |
4962 | ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT)); | |
4963 | ||
4964 | err = niu_enable_rx_channel(np, channel, 1); | |
4965 | if (err) | |
4966 | return err; | |
4967 | ||
4968 | nw64(RBR_KICK(channel), rp->rbr_index); | |
4969 | ||
4970 | val = nr64(RX_DMA_CTL_STAT(channel)); | |
4971 | val |= RX_DMA_CTL_STAT_RBR_EMPTY; | |
4972 | nw64(RX_DMA_CTL_STAT(channel), val); | |
4973 | ||
4974 | return 0; | |
4975 | } | |
4976 | ||
4977 | static int niu_init_rx_channels(struct niu *np) | |
4978 | { | |
4979 | unsigned long flags; | |
4980 | u64 seed = jiffies_64; | |
4981 | int err, i; | |
4982 | ||
4983 | niu_lock_parent(np, flags); | |
4984 | nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider); | |
4985 | nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL)); | |
4986 | niu_unlock_parent(np, flags); | |
4987 | ||
4988 | /* XXX RXDMA 32bit mode? XXX */ | |
4989 | ||
4990 | niu_init_rdc_groups(np); | |
4991 | niu_init_drr_weight(np); | |
4992 | ||
4993 | err = niu_init_hostinfo(np); | |
4994 | if (err) | |
4995 | return err; | |
4996 | ||
4997 | for (i = 0; i < np->num_rx_rings; i++) { | |
4998 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
4999 | ||
5000 | err = niu_init_one_rx_channel(np, rp); | |
5001 | if (err) | |
5002 | return err; | |
5003 | } | |
5004 | ||
5005 | return 0; | |
5006 | } | |
5007 | ||
5008 | static int niu_set_ip_frag_rule(struct niu *np) | |
5009 | { | |
5010 | struct niu_parent *parent = np->parent; | |
5011 | struct niu_classifier *cp = &np->clas; | |
5012 | struct niu_tcam_entry *tp; | |
5013 | int index, err; | |
5014 | ||
2d96cf8c | 5015 | index = cp->tcam_top; |
a3138df9 DM |
5016 | tp = &parent->tcam[index]; |
5017 | ||
5018 | /* Note that the noport bit is the same in both ipv4 and | |
5019 | * ipv6 format TCAM entries. | |
5020 | */ | |
5021 | memset(tp, 0, sizeof(*tp)); | |
5022 | tp->key[1] = TCAM_V4KEY1_NOPORT; | |
5023 | tp->key_mask[1] = TCAM_V4KEY1_NOPORT; | |
5024 | tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET | | |
5025 | ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT)); | |
5026 | err = tcam_write(np, index, tp->key, tp->key_mask); | |
5027 | if (err) | |
5028 | return err; | |
5029 | err = tcam_assoc_write(np, index, tp->assoc_data); | |
5030 | if (err) | |
5031 | return err; | |
2d96cf8c SB |
5032 | tp->valid = 1; |
5033 | cp->tcam_valid_entries++; | |
a3138df9 DM |
5034 | |
5035 | return 0; | |
5036 | } | |
5037 | ||
5038 | static int niu_init_classifier_hw(struct niu *np) | |
5039 | { | |
5040 | struct niu_parent *parent = np->parent; | |
5041 | struct niu_classifier *cp = &np->clas; | |
5042 | int i, err; | |
5043 | ||
5044 | nw64(H1POLY, cp->h1_init); | |
5045 | nw64(H2POLY, cp->h2_init); | |
5046 | ||
5047 | err = niu_init_hostinfo(np); | |
5048 | if (err) | |
5049 | return err; | |
5050 | ||
5051 | for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) { | |
5052 | struct niu_vlan_rdc *vp = &cp->vlan_mappings[i]; | |
5053 | ||
5054 | vlan_tbl_write(np, i, np->port, | |
5055 | vp->vlan_pref, vp->rdc_num); | |
5056 | } | |
5057 | ||
5058 | for (i = 0; i < cp->num_alt_mac_mappings; i++) { | |
5059 | struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i]; | |
5060 | ||
5061 | err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num, | |
5062 | ap->rdc_num, ap->mac_pref); | |
5063 | if (err) | |
5064 | return err; | |
5065 | } | |
5066 | ||
5067 | for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) { | |
5068 | int index = i - CLASS_CODE_USER_PROG1; | |
5069 | ||
5070 | err = niu_set_tcam_key(np, i, parent->tcam_key[index]); | |
5071 | if (err) | |
5072 | return err; | |
5073 | err = niu_set_flow_key(np, i, parent->flow_key[index]); | |
5074 | if (err) | |
5075 | return err; | |
5076 | } | |
5077 | ||
5078 | err = niu_set_ip_frag_rule(np); | |
5079 | if (err) | |
5080 | return err; | |
5081 | ||
5082 | tcam_enable(np, 1); | |
5083 | ||
5084 | return 0; | |
5085 | } | |
5086 | ||
5087 | static int niu_zcp_write(struct niu *np, int index, u64 *data) | |
5088 | { | |
5089 | nw64(ZCP_RAM_DATA0, data[0]); | |
5090 | nw64(ZCP_RAM_DATA1, data[1]); | |
5091 | nw64(ZCP_RAM_DATA2, data[2]); | |
5092 | nw64(ZCP_RAM_DATA3, data[3]); | |
5093 | nw64(ZCP_RAM_DATA4, data[4]); | |
5094 | nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL); | |
5095 | nw64(ZCP_RAM_ACC, | |
5096 | (ZCP_RAM_ACC_WRITE | | |
5097 | (0 << ZCP_RAM_ACC_ZFCID_SHIFT) | | |
5098 | (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT))); | |
5099 | ||
5100 | return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY, | |
5101 | 1000, 100); | |
5102 | } | |
5103 | ||
5104 | static int niu_zcp_read(struct niu *np, int index, u64 *data) | |
5105 | { | |
5106 | int err; | |
5107 | ||
5108 | err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY, | |
5109 | 1000, 100); | |
5110 | if (err) { | |
f10a1f2e JP |
5111 | netdev_err(np->dev, "ZCP read busy won't clear, ZCP_RAM_ACC[%llx]\n", |
5112 | (unsigned long long)nr64(ZCP_RAM_ACC)); | |
a3138df9 DM |
5113 | return err; |
5114 | } | |
5115 | ||
5116 | nw64(ZCP_RAM_ACC, | |
5117 | (ZCP_RAM_ACC_READ | | |
5118 | (0 << ZCP_RAM_ACC_ZFCID_SHIFT) | | |
5119 | (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT))); | |
5120 | ||
5121 | err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY, | |
5122 | 1000, 100); | |
5123 | if (err) { | |
f10a1f2e JP |
5124 | netdev_err(np->dev, "ZCP read busy2 won't clear, ZCP_RAM_ACC[%llx]\n", |
5125 | (unsigned long long)nr64(ZCP_RAM_ACC)); | |
a3138df9 DM |
5126 | return err; |
5127 | } | |
5128 | ||
5129 | data[0] = nr64(ZCP_RAM_DATA0); | |
5130 | data[1] = nr64(ZCP_RAM_DATA1); | |
5131 | data[2] = nr64(ZCP_RAM_DATA2); | |
5132 | data[3] = nr64(ZCP_RAM_DATA3); | |
5133 | data[4] = nr64(ZCP_RAM_DATA4); | |
5134 | ||
5135 | return 0; | |
5136 | } | |
5137 | ||
5138 | static void niu_zcp_cfifo_reset(struct niu *np) | |
5139 | { | |
5140 | u64 val = nr64(RESET_CFIFO); | |
5141 | ||
5142 | val |= RESET_CFIFO_RST(np->port); | |
5143 | nw64(RESET_CFIFO, val); | |
5144 | udelay(10); | |
5145 | ||
5146 | val &= ~RESET_CFIFO_RST(np->port); | |
5147 | nw64(RESET_CFIFO, val); | |
5148 | } | |
5149 | ||
5150 | static int niu_init_zcp(struct niu *np) | |
5151 | { | |
5152 | u64 data[5], rbuf[5]; | |
5153 | int i, max, err; | |
5154 | ||
5155 | if (np->parent->plat_type != PLAT_TYPE_NIU) { | |
5156 | if (np->port == 0 || np->port == 1) | |
5157 | max = ATLAS_P0_P1_CFIFO_ENTRIES; | |
5158 | else | |
5159 | max = ATLAS_P2_P3_CFIFO_ENTRIES; | |
5160 | } else | |
5161 | max = NIU_CFIFO_ENTRIES; | |
5162 | ||
5163 | data[0] = 0; | |
5164 | data[1] = 0; | |
5165 | data[2] = 0; | |
5166 | data[3] = 0; | |
5167 | data[4] = 0; | |
5168 | ||
5169 | for (i = 0; i < max; i++) { | |
5170 | err = niu_zcp_write(np, i, data); | |
5171 | if (err) | |
5172 | return err; | |
5173 | err = niu_zcp_read(np, i, rbuf); | |
5174 | if (err) | |
5175 | return err; | |
5176 | } | |
5177 | ||
5178 | niu_zcp_cfifo_reset(np); | |
5179 | nw64(CFIFO_ECC(np->port), 0); | |
5180 | nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL); | |
5181 | (void) nr64(ZCP_INT_STAT); | |
5182 | nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL); | |
5183 | ||
5184 | return 0; | |
5185 | } | |
5186 | ||
5187 | static void niu_ipp_write(struct niu *np, int index, u64 *data) | |
5188 | { | |
5189 | u64 val = nr64_ipp(IPP_CFIG); | |
5190 | ||
5191 | nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W); | |
5192 | nw64_ipp(IPP_DFIFO_WR_PTR, index); | |
5193 | nw64_ipp(IPP_DFIFO_WR0, data[0]); | |
5194 | nw64_ipp(IPP_DFIFO_WR1, data[1]); | |
5195 | nw64_ipp(IPP_DFIFO_WR2, data[2]); | |
5196 | nw64_ipp(IPP_DFIFO_WR3, data[3]); | |
5197 | nw64_ipp(IPP_DFIFO_WR4, data[4]); | |
5198 | nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W); | |
5199 | } | |
5200 | ||
5201 | static void niu_ipp_read(struct niu *np, int index, u64 *data) | |
5202 | { | |
5203 | nw64_ipp(IPP_DFIFO_RD_PTR, index); | |
5204 | data[0] = nr64_ipp(IPP_DFIFO_RD0); | |
5205 | data[1] = nr64_ipp(IPP_DFIFO_RD1); | |
5206 | data[2] = nr64_ipp(IPP_DFIFO_RD2); | |
5207 | data[3] = nr64_ipp(IPP_DFIFO_RD3); | |
5208 | data[4] = nr64_ipp(IPP_DFIFO_RD4); | |
5209 | } | |
5210 | ||
5211 | static int niu_ipp_reset(struct niu *np) | |
5212 | { | |
5213 | return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST, | |
5214 | 1000, 100, "IPP_CFIG"); | |
5215 | } | |
5216 | ||
5217 | static int niu_init_ipp(struct niu *np) | |
5218 | { | |
5219 | u64 data[5], rbuf[5], val; | |
5220 | int i, max, err; | |
5221 | ||
5222 | if (np->parent->plat_type != PLAT_TYPE_NIU) { | |
5223 | if (np->port == 0 || np->port == 1) | |
5224 | max = ATLAS_P0_P1_DFIFO_ENTRIES; | |
5225 | else | |
5226 | max = ATLAS_P2_P3_DFIFO_ENTRIES; | |
5227 | } else | |
5228 | max = NIU_DFIFO_ENTRIES; | |
5229 | ||
5230 | data[0] = 0; | |
5231 | data[1] = 0; | |
5232 | data[2] = 0; | |
5233 | data[3] = 0; | |
5234 | data[4] = 0; | |
5235 | ||
5236 | for (i = 0; i < max; i++) { | |
5237 | niu_ipp_write(np, i, data); | |
5238 | niu_ipp_read(np, i, rbuf); | |
5239 | } | |
5240 | ||
5241 | (void) nr64_ipp(IPP_INT_STAT); | |
5242 | (void) nr64_ipp(IPP_INT_STAT); | |
5243 | ||
5244 | err = niu_ipp_reset(np); | |
5245 | if (err) | |
5246 | return err; | |
5247 | ||
5248 | (void) nr64_ipp(IPP_PKT_DIS); | |
5249 | (void) nr64_ipp(IPP_BAD_CS_CNT); | |
5250 | (void) nr64_ipp(IPP_ECC); | |
5251 | ||
5252 | (void) nr64_ipp(IPP_INT_STAT); | |
5253 | ||
5254 | nw64_ipp(IPP_MSK, ~IPP_MSK_ALL); | |
5255 | ||
5256 | val = nr64_ipp(IPP_CFIG); | |
5257 | val &= ~IPP_CFIG_IP_MAX_PKT; | |
5258 | val |= (IPP_CFIG_IPP_ENABLE | | |
5259 | IPP_CFIG_DFIFO_ECC_EN | | |
5260 | IPP_CFIG_DROP_BAD_CRC | | |
5261 | IPP_CFIG_CKSUM_EN | | |
5262 | (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT)); | |
5263 | nw64_ipp(IPP_CFIG, val); | |
5264 | ||
5265 | return 0; | |
5266 | } | |
5267 | ||
0c3b091b | 5268 | static void niu_handle_led(struct niu *np, int status) |
a3138df9 | 5269 | { |
a3138df9 | 5270 | u64 val; |
a3138df9 DM |
5271 | val = nr64_mac(XMAC_CONFIG); |
5272 | ||
5273 | if ((np->flags & NIU_FLAGS_10G) != 0 && | |
5274 | (np->flags & NIU_FLAGS_FIBER) != 0) { | |
0c3b091b | 5275 | if (status) { |
a3138df9 DM |
5276 | val |= XMAC_CONFIG_LED_POLARITY; |
5277 | val &= ~XMAC_CONFIG_FORCE_LED_ON; | |
5278 | } else { | |
5279 | val |= XMAC_CONFIG_FORCE_LED_ON; | |
5280 | val &= ~XMAC_CONFIG_LED_POLARITY; | |
5281 | } | |
5282 | } | |
5283 | ||
0c3b091b ML |
5284 | nw64_mac(XMAC_CONFIG, val); |
5285 | } | |
5286 | ||
5287 | static void niu_init_xif_xmac(struct niu *np) | |
5288 | { | |
5289 | struct niu_link_config *lp = &np->link_config; | |
5290 | u64 val; | |
5291 | ||
5fbd7e24 MW |
5292 | if (np->flags & NIU_FLAGS_XCVR_SERDES) { |
5293 | val = nr64(MIF_CONFIG); | |
5294 | val |= MIF_CONFIG_ATCA_GE; | |
5295 | nw64(MIF_CONFIG, val); | |
5296 | } | |
5297 | ||
0c3b091b | 5298 | val = nr64_mac(XMAC_CONFIG); |
a3138df9 DM |
5299 | val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC; |
5300 | ||
5301 | val |= XMAC_CONFIG_TX_OUTPUT_EN; | |
5302 | ||
5303 | if (lp->loopback_mode == LOOPBACK_MAC) { | |
5304 | val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC; | |
5305 | val |= XMAC_CONFIG_LOOPBACK; | |
5306 | } else { | |
5307 | val &= ~XMAC_CONFIG_LOOPBACK; | |
5308 | } | |
5309 | ||
5310 | if (np->flags & NIU_FLAGS_10G) { | |
5311 | val &= ~XMAC_CONFIG_LFS_DISABLE; | |
5312 | } else { | |
5313 | val |= XMAC_CONFIG_LFS_DISABLE; | |
5fbd7e24 MW |
5314 | if (!(np->flags & NIU_FLAGS_FIBER) && |
5315 | !(np->flags & NIU_FLAGS_XCVR_SERDES)) | |
a3138df9 DM |
5316 | val |= XMAC_CONFIG_1G_PCS_BYPASS; |
5317 | else | |
5318 | val &= ~XMAC_CONFIG_1G_PCS_BYPASS; | |
5319 | } | |
5320 | ||
5321 | val &= ~XMAC_CONFIG_10G_XPCS_BYPASS; | |
5322 | ||
5323 | if (lp->active_speed == SPEED_100) | |
5324 | val |= XMAC_CONFIG_SEL_CLK_25MHZ; | |
5325 | else | |
5326 | val &= ~XMAC_CONFIG_SEL_CLK_25MHZ; | |
5327 | ||
5328 | nw64_mac(XMAC_CONFIG, val); | |
5329 | ||
5330 | val = nr64_mac(XMAC_CONFIG); | |
5331 | val &= ~XMAC_CONFIG_MODE_MASK; | |
5332 | if (np->flags & NIU_FLAGS_10G) { | |
5333 | val |= XMAC_CONFIG_MODE_XGMII; | |
5334 | } else { | |
38bb045d | 5335 | if (lp->active_speed == SPEED_1000) |
a3138df9 | 5336 | val |= XMAC_CONFIG_MODE_GMII; |
38bb045d CB |
5337 | else |
5338 | val |= XMAC_CONFIG_MODE_MII; | |
a3138df9 DM |
5339 | } |
5340 | ||
5341 | nw64_mac(XMAC_CONFIG, val); | |
5342 | } | |
5343 | ||
5344 | static void niu_init_xif_bmac(struct niu *np) | |
5345 | { | |
5346 | struct niu_link_config *lp = &np->link_config; | |
5347 | u64 val; | |
5348 | ||
5349 | val = BMAC_XIF_CONFIG_TX_OUTPUT_EN; | |
5350 | ||
5351 | if (lp->loopback_mode == LOOPBACK_MAC) | |
5352 | val |= BMAC_XIF_CONFIG_MII_LOOPBACK; | |
5353 | else | |
5354 | val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK; | |
5355 | ||
5356 | if (lp->active_speed == SPEED_1000) | |
5357 | val |= BMAC_XIF_CONFIG_GMII_MODE; | |
5358 | else | |
5359 | val &= ~BMAC_XIF_CONFIG_GMII_MODE; | |
5360 | ||
5361 | val &= ~(BMAC_XIF_CONFIG_LINK_LED | | |
5362 | BMAC_XIF_CONFIG_LED_POLARITY); | |
5363 | ||
5364 | if (!(np->flags & NIU_FLAGS_10G) && | |
5365 | !(np->flags & NIU_FLAGS_FIBER) && | |
5366 | lp->active_speed == SPEED_100) | |
5367 | val |= BMAC_XIF_CONFIG_25MHZ_CLOCK; | |
5368 | else | |
5369 | val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK; | |
5370 | ||
5371 | nw64_mac(BMAC_XIF_CONFIG, val); | |
5372 | } | |
5373 | ||
5374 | static void niu_init_xif(struct niu *np) | |
5375 | { | |
5376 | if (np->flags & NIU_FLAGS_XMAC) | |
5377 | niu_init_xif_xmac(np); | |
5378 | else | |
5379 | niu_init_xif_bmac(np); | |
5380 | } | |
5381 | ||
5382 | static void niu_pcs_mii_reset(struct niu *np) | |
5383 | { | |
5fbd7e24 | 5384 | int limit = 1000; |
a3138df9 DM |
5385 | u64 val = nr64_pcs(PCS_MII_CTL); |
5386 | val |= PCS_MII_CTL_RST; | |
5387 | nw64_pcs(PCS_MII_CTL, val); | |
5fbd7e24 MW |
5388 | while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) { |
5389 | udelay(100); | |
5390 | val = nr64_pcs(PCS_MII_CTL); | |
5391 | } | |
a3138df9 DM |
5392 | } |
5393 | ||
5394 | static void niu_xpcs_reset(struct niu *np) | |
5395 | { | |
5fbd7e24 | 5396 | int limit = 1000; |
a3138df9 DM |
5397 | u64 val = nr64_xpcs(XPCS_CONTROL1); |
5398 | val |= XPCS_CONTROL1_RESET; | |
5399 | nw64_xpcs(XPCS_CONTROL1, val); | |
5fbd7e24 MW |
5400 | while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) { |
5401 | udelay(100); | |
5402 | val = nr64_xpcs(XPCS_CONTROL1); | |
5403 | } | |
a3138df9 DM |
5404 | } |
5405 | ||
5406 | static int niu_init_pcs(struct niu *np) | |
5407 | { | |
5408 | struct niu_link_config *lp = &np->link_config; | |
5409 | u64 val; | |
5410 | ||
5fbd7e24 MW |
5411 | switch (np->flags & (NIU_FLAGS_10G | |
5412 | NIU_FLAGS_FIBER | | |
5413 | NIU_FLAGS_XCVR_SERDES)) { | |
a3138df9 DM |
5414 | case NIU_FLAGS_FIBER: |
5415 | /* 1G fiber */ | |
5416 | nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE); | |
5417 | nw64_pcs(PCS_DPATH_MODE, 0); | |
5418 | niu_pcs_mii_reset(np); | |
5419 | break; | |
5420 | ||
5421 | case NIU_FLAGS_10G: | |
5422 | case NIU_FLAGS_10G | NIU_FLAGS_FIBER: | |
5fbd7e24 MW |
5423 | case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES: |
5424 | /* 10G SERDES */ | |
a3138df9 DM |
5425 | if (!(np->flags & NIU_FLAGS_XMAC)) |
5426 | return -EINVAL; | |
5427 | ||
5428 | /* 10G copper or fiber */ | |
5429 | val = nr64_mac(XMAC_CONFIG); | |
5430 | val &= ~XMAC_CONFIG_10G_XPCS_BYPASS; | |
5431 | nw64_mac(XMAC_CONFIG, val); | |
5432 | ||
5433 | niu_xpcs_reset(np); | |
5434 | ||
5435 | val = nr64_xpcs(XPCS_CONTROL1); | |
5436 | if (lp->loopback_mode == LOOPBACK_PHY) | |
5437 | val |= XPCS_CONTROL1_LOOPBACK; | |
5438 | else | |
5439 | val &= ~XPCS_CONTROL1_LOOPBACK; | |
5440 | nw64_xpcs(XPCS_CONTROL1, val); | |
5441 | ||
5442 | nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0); | |
5443 | (void) nr64_xpcs(XPCS_SYMERR_CNT01); | |
5444 | (void) nr64_xpcs(XPCS_SYMERR_CNT23); | |
5445 | break; | |
5446 | ||
5fbd7e24 MW |
5447 | |
5448 | case NIU_FLAGS_XCVR_SERDES: | |
5449 | /* 1G SERDES */ | |
5450 | niu_pcs_mii_reset(np); | |
5451 | nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE); | |
5452 | nw64_pcs(PCS_DPATH_MODE, 0); | |
5453 | break; | |
5454 | ||
a3138df9 DM |
5455 | case 0: |
5456 | /* 1G copper */ | |
5fbd7e24 MW |
5457 | case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER: |
5458 | /* 1G RGMII FIBER */ | |
a3138df9 DM |
5459 | nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII); |
5460 | niu_pcs_mii_reset(np); | |
5461 | break; | |
5462 | ||
5463 | default: | |
5464 | return -EINVAL; | |
5465 | } | |
5466 | ||
5467 | return 0; | |
5468 | } | |
5469 | ||
5470 | static int niu_reset_tx_xmac(struct niu *np) | |
5471 | { | |
5472 | return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST, | |
5473 | (XTXMAC_SW_RST_REG_RS | | |
5474 | XTXMAC_SW_RST_SOFT_RST), | |
5475 | 1000, 100, "XTXMAC_SW_RST"); | |
5476 | } | |
5477 | ||
5478 | static int niu_reset_tx_bmac(struct niu *np) | |
5479 | { | |
5480 | int limit; | |
5481 | ||
5482 | nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET); | |
5483 | limit = 1000; | |
5484 | while (--limit >= 0) { | |
5485 | if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET)) | |
5486 | break; | |
5487 | udelay(100); | |
5488 | } | |
5489 | if (limit < 0) { | |
f10a1f2e | 5490 | dev_err(np->device, "Port %u TX BMAC would not reset, BTXMAC_SW_RST[%llx]\n", |
a3138df9 DM |
5491 | np->port, |
5492 | (unsigned long long) nr64_mac(BTXMAC_SW_RST)); | |
5493 | return -ENODEV; | |
5494 | } | |
5495 | ||
5496 | return 0; | |
5497 | } | |
5498 | ||
5499 | static int niu_reset_tx_mac(struct niu *np) | |
5500 | { | |
5501 | if (np->flags & NIU_FLAGS_XMAC) | |
5502 | return niu_reset_tx_xmac(np); | |
5503 | else | |
5504 | return niu_reset_tx_bmac(np); | |
5505 | } | |
5506 | ||
5507 | static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max) | |
5508 | { | |
5509 | u64 val; | |
5510 | ||
5511 | val = nr64_mac(XMAC_MIN); | |
5512 | val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE | | |
5513 | XMAC_MIN_RX_MIN_PKT_SIZE); | |
5514 | val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT); | |
5515 | val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT); | |
5516 | nw64_mac(XMAC_MIN, val); | |
5517 | ||
5518 | nw64_mac(XMAC_MAX, max); | |
5519 | ||
5520 | nw64_mac(XTXMAC_STAT_MSK, ~(u64)0); | |
5521 | ||
5522 | val = nr64_mac(XMAC_IPG); | |
5523 | if (np->flags & NIU_FLAGS_10G) { | |
5524 | val &= ~XMAC_IPG_IPG_XGMII; | |
5525 | val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT); | |
5526 | } else { | |
5527 | val &= ~XMAC_IPG_IPG_MII_GMII; | |
5528 | val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT); | |
5529 | } | |
5530 | nw64_mac(XMAC_IPG, val); | |
5531 | ||
5532 | val = nr64_mac(XMAC_CONFIG); | |
5533 | val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC | | |
5534 | XMAC_CONFIG_STRETCH_MODE | | |
5535 | XMAC_CONFIG_VAR_MIN_IPG_EN | | |
5536 | XMAC_CONFIG_TX_ENABLE); | |
5537 | nw64_mac(XMAC_CONFIG, val); | |
5538 | ||
5539 | nw64_mac(TXMAC_FRM_CNT, 0); | |
5540 | nw64_mac(TXMAC_BYTE_CNT, 0); | |
5541 | } | |
5542 | ||
5543 | static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max) | |
5544 | { | |
5545 | u64 val; | |
5546 | ||
5547 | nw64_mac(BMAC_MIN_FRAME, min); | |
5548 | nw64_mac(BMAC_MAX_FRAME, max); | |
5549 | ||
5550 | nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0); | |
5551 | nw64_mac(BMAC_CTRL_TYPE, 0x8808); | |
5552 | nw64_mac(BMAC_PREAMBLE_SIZE, 7); | |
5553 | ||
5554 | val = nr64_mac(BTXMAC_CONFIG); | |
5555 | val &= ~(BTXMAC_CONFIG_FCS_DISABLE | | |
5556 | BTXMAC_CONFIG_ENABLE); | |
5557 | nw64_mac(BTXMAC_CONFIG, val); | |
5558 | } | |
5559 | ||
5560 | static void niu_init_tx_mac(struct niu *np) | |
5561 | { | |
5562 | u64 min, max; | |
5563 | ||
5564 | min = 64; | |
5565 | if (np->dev->mtu > ETH_DATA_LEN) | |
5566 | max = 9216; | |
5567 | else | |
5568 | max = 1522; | |
5569 | ||
5570 | /* The XMAC_MIN register only accepts values for TX min which | |
5571 | * have the low 3 bits cleared. | |
5572 | */ | |
8c87df45 | 5573 | BUG_ON(min & 0x7); |
a3138df9 DM |
5574 | |
5575 | if (np->flags & NIU_FLAGS_XMAC) | |
5576 | niu_init_tx_xmac(np, min, max); | |
5577 | else | |
5578 | niu_init_tx_bmac(np, min, max); | |
5579 | } | |
5580 | ||
5581 | static int niu_reset_rx_xmac(struct niu *np) | |
5582 | { | |
5583 | int limit; | |
5584 | ||
5585 | nw64_mac(XRXMAC_SW_RST, | |
5586 | XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST); | |
5587 | limit = 1000; | |
5588 | while (--limit >= 0) { | |
5589 | if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS | | |
5590 | XRXMAC_SW_RST_SOFT_RST))) | |
f10a1f2e | 5591 | break; |
a3138df9 DM |
5592 | udelay(100); |
5593 | } | |
5594 | if (limit < 0) { | |
f10a1f2e | 5595 | dev_err(np->device, "Port %u RX XMAC would not reset, XRXMAC_SW_RST[%llx]\n", |
a3138df9 DM |
5596 | np->port, |
5597 | (unsigned long long) nr64_mac(XRXMAC_SW_RST)); | |
5598 | return -ENODEV; | |
5599 | } | |
5600 | ||
5601 | return 0; | |
5602 | } | |
5603 | ||
5604 | static int niu_reset_rx_bmac(struct niu *np) | |
5605 | { | |
5606 | int limit; | |
5607 | ||
5608 | nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET); | |
5609 | limit = 1000; | |
5610 | while (--limit >= 0) { | |
5611 | if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET)) | |
5612 | break; | |
5613 | udelay(100); | |
5614 | } | |
5615 | if (limit < 0) { | |
f10a1f2e | 5616 | dev_err(np->device, "Port %u RX BMAC would not reset, BRXMAC_SW_RST[%llx]\n", |
a3138df9 DM |
5617 | np->port, |
5618 | (unsigned long long) nr64_mac(BRXMAC_SW_RST)); | |
5619 | return -ENODEV; | |
5620 | } | |
5621 | ||
5622 | return 0; | |
5623 | } | |
5624 | ||
5625 | static int niu_reset_rx_mac(struct niu *np) | |
5626 | { | |
5627 | if (np->flags & NIU_FLAGS_XMAC) | |
5628 | return niu_reset_rx_xmac(np); | |
5629 | else | |
5630 | return niu_reset_rx_bmac(np); | |
5631 | } | |
5632 | ||
5633 | static void niu_init_rx_xmac(struct niu *np) | |
5634 | { | |
5635 | struct niu_parent *parent = np->parent; | |
5636 | struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port]; | |
5637 | int first_rdc_table = tp->first_table_num; | |
5638 | unsigned long i; | |
5639 | u64 val; | |
5640 | ||
5641 | nw64_mac(XMAC_ADD_FILT0, 0); | |
5642 | nw64_mac(XMAC_ADD_FILT1, 0); | |
5643 | nw64_mac(XMAC_ADD_FILT2, 0); | |
5644 | nw64_mac(XMAC_ADD_FILT12_MASK, 0); | |
5645 | nw64_mac(XMAC_ADD_FILT00_MASK, 0); | |
5646 | for (i = 0; i < MAC_NUM_HASH; i++) | |
5647 | nw64_mac(XMAC_HASH_TBL(i), 0); | |
5648 | nw64_mac(XRXMAC_STAT_MSK, ~(u64)0); | |
5649 | niu_set_primary_mac_rdc_table(np, first_rdc_table, 1); | |
5650 | niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1); | |
5651 | ||
5652 | val = nr64_mac(XMAC_CONFIG); | |
5653 | val &= ~(XMAC_CONFIG_RX_MAC_ENABLE | | |
5654 | XMAC_CONFIG_PROMISCUOUS | | |
5655 | XMAC_CONFIG_PROMISC_GROUP | | |
5656 | XMAC_CONFIG_ERR_CHK_DIS | | |
5657 | XMAC_CONFIG_RX_CRC_CHK_DIS | | |
5658 | XMAC_CONFIG_RESERVED_MULTICAST | | |
5659 | XMAC_CONFIG_RX_CODEV_CHK_DIS | | |
5660 | XMAC_CONFIG_ADDR_FILTER_EN | | |
5661 | XMAC_CONFIG_RCV_PAUSE_ENABLE | | |
5662 | XMAC_CONFIG_STRIP_CRC | | |
5663 | XMAC_CONFIG_PASS_FLOW_CTRL | | |
5664 | XMAC_CONFIG_MAC2IPP_PKT_CNT_EN); | |
5665 | val |= (XMAC_CONFIG_HASH_FILTER_EN); | |
5666 | nw64_mac(XMAC_CONFIG, val); | |
5667 | ||
5668 | nw64_mac(RXMAC_BT_CNT, 0); | |
5669 | nw64_mac(RXMAC_BC_FRM_CNT, 0); | |
5670 | nw64_mac(RXMAC_MC_FRM_CNT, 0); | |
5671 | nw64_mac(RXMAC_FRAG_CNT, 0); | |
5672 | nw64_mac(RXMAC_HIST_CNT1, 0); | |
5673 | nw64_mac(RXMAC_HIST_CNT2, 0); | |
5674 | nw64_mac(RXMAC_HIST_CNT3, 0); | |
5675 | nw64_mac(RXMAC_HIST_CNT4, 0); | |
5676 | nw64_mac(RXMAC_HIST_CNT5, 0); | |
5677 | nw64_mac(RXMAC_HIST_CNT6, 0); | |
5678 | nw64_mac(RXMAC_HIST_CNT7, 0); | |
5679 | nw64_mac(RXMAC_MPSZER_CNT, 0); | |
5680 | nw64_mac(RXMAC_CRC_ER_CNT, 0); | |
5681 | nw64_mac(RXMAC_CD_VIO_CNT, 0); | |
5682 | nw64_mac(LINK_FAULT_CNT, 0); | |
5683 | } | |
5684 | ||
5685 | static void niu_init_rx_bmac(struct niu *np) | |
5686 | { | |
5687 | struct niu_parent *parent = np->parent; | |
5688 | struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port]; | |
5689 | int first_rdc_table = tp->first_table_num; | |
5690 | unsigned long i; | |
5691 | u64 val; | |
5692 | ||
5693 | nw64_mac(BMAC_ADD_FILT0, 0); | |
5694 | nw64_mac(BMAC_ADD_FILT1, 0); | |
5695 | nw64_mac(BMAC_ADD_FILT2, 0); | |
5696 | nw64_mac(BMAC_ADD_FILT12_MASK, 0); | |
5697 | nw64_mac(BMAC_ADD_FILT00_MASK, 0); | |
5698 | for (i = 0; i < MAC_NUM_HASH; i++) | |
5699 | nw64_mac(BMAC_HASH_TBL(i), 0); | |
5700 | niu_set_primary_mac_rdc_table(np, first_rdc_table, 1); | |
5701 | niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1); | |
5702 | nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0); | |
5703 | ||
5704 | val = nr64_mac(BRXMAC_CONFIG); | |
5705 | val &= ~(BRXMAC_CONFIG_ENABLE | | |
5706 | BRXMAC_CONFIG_STRIP_PAD | | |
5707 | BRXMAC_CONFIG_STRIP_FCS | | |
5708 | BRXMAC_CONFIG_PROMISC | | |
5709 | BRXMAC_CONFIG_PROMISC_GRP | | |
5710 | BRXMAC_CONFIG_ADDR_FILT_EN | | |
5711 | BRXMAC_CONFIG_DISCARD_DIS); | |
5712 | val |= (BRXMAC_CONFIG_HASH_FILT_EN); | |
5713 | nw64_mac(BRXMAC_CONFIG, val); | |
5714 | ||
5715 | val = nr64_mac(BMAC_ADDR_CMPEN); | |
5716 | val |= BMAC_ADDR_CMPEN_EN0; | |
5717 | nw64_mac(BMAC_ADDR_CMPEN, val); | |
5718 | } | |
5719 | ||
5720 | static void niu_init_rx_mac(struct niu *np) | |
5721 | { | |
5722 | niu_set_primary_mac(np, np->dev->dev_addr); | |
5723 | ||
5724 | if (np->flags & NIU_FLAGS_XMAC) | |
5725 | niu_init_rx_xmac(np); | |
5726 | else | |
5727 | niu_init_rx_bmac(np); | |
5728 | } | |
5729 | ||
5730 | static void niu_enable_tx_xmac(struct niu *np, int on) | |
5731 | { | |
5732 | u64 val = nr64_mac(XMAC_CONFIG); | |
5733 | ||
5734 | if (on) | |
5735 | val |= XMAC_CONFIG_TX_ENABLE; | |
5736 | else | |
5737 | val &= ~XMAC_CONFIG_TX_ENABLE; | |
5738 | nw64_mac(XMAC_CONFIG, val); | |
5739 | } | |
5740 | ||
5741 | static void niu_enable_tx_bmac(struct niu *np, int on) | |
5742 | { | |
5743 | u64 val = nr64_mac(BTXMAC_CONFIG); | |
5744 | ||
5745 | if (on) | |
5746 | val |= BTXMAC_CONFIG_ENABLE; | |
5747 | else | |
5748 | val &= ~BTXMAC_CONFIG_ENABLE; | |
5749 | nw64_mac(BTXMAC_CONFIG, val); | |
5750 | } | |
5751 | ||
5752 | static void niu_enable_tx_mac(struct niu *np, int on) | |
5753 | { | |
5754 | if (np->flags & NIU_FLAGS_XMAC) | |
5755 | niu_enable_tx_xmac(np, on); | |
5756 | else | |
5757 | niu_enable_tx_bmac(np, on); | |
5758 | } | |
5759 | ||
5760 | static void niu_enable_rx_xmac(struct niu *np, int on) | |
5761 | { | |
5762 | u64 val = nr64_mac(XMAC_CONFIG); | |
5763 | ||
5764 | val &= ~(XMAC_CONFIG_HASH_FILTER_EN | | |
5765 | XMAC_CONFIG_PROMISCUOUS); | |
5766 | ||
5767 | if (np->flags & NIU_FLAGS_MCAST) | |
5768 | val |= XMAC_CONFIG_HASH_FILTER_EN; | |
5769 | if (np->flags & NIU_FLAGS_PROMISC) | |
5770 | val |= XMAC_CONFIG_PROMISCUOUS; | |
5771 | ||
5772 | if (on) | |
5773 | val |= XMAC_CONFIG_RX_MAC_ENABLE; | |
5774 | else | |
5775 | val &= ~XMAC_CONFIG_RX_MAC_ENABLE; | |
5776 | nw64_mac(XMAC_CONFIG, val); | |
5777 | } | |
5778 | ||
5779 | static void niu_enable_rx_bmac(struct niu *np, int on) | |
5780 | { | |
5781 | u64 val = nr64_mac(BRXMAC_CONFIG); | |
5782 | ||
5783 | val &= ~(BRXMAC_CONFIG_HASH_FILT_EN | | |
5784 | BRXMAC_CONFIG_PROMISC); | |
5785 | ||
5786 | if (np->flags & NIU_FLAGS_MCAST) | |
5787 | val |= BRXMAC_CONFIG_HASH_FILT_EN; | |
5788 | if (np->flags & NIU_FLAGS_PROMISC) | |
5789 | val |= BRXMAC_CONFIG_PROMISC; | |
5790 | ||
5791 | if (on) | |
5792 | val |= BRXMAC_CONFIG_ENABLE; | |
5793 | else | |
5794 | val &= ~BRXMAC_CONFIG_ENABLE; | |
5795 | nw64_mac(BRXMAC_CONFIG, val); | |
5796 | } | |
5797 | ||
5798 | static void niu_enable_rx_mac(struct niu *np, int on) | |
5799 | { | |
5800 | if (np->flags & NIU_FLAGS_XMAC) | |
5801 | niu_enable_rx_xmac(np, on); | |
5802 | else | |
5803 | niu_enable_rx_bmac(np, on); | |
5804 | } | |
5805 | ||
5806 | static int niu_init_mac(struct niu *np) | |
5807 | { | |
5808 | int err; | |
5809 | ||
5810 | niu_init_xif(np); | |
5811 | err = niu_init_pcs(np); | |
5812 | if (err) | |
5813 | return err; | |
5814 | ||
5815 | err = niu_reset_tx_mac(np); | |
5816 | if (err) | |
5817 | return err; | |
5818 | niu_init_tx_mac(np); | |
5819 | err = niu_reset_rx_mac(np); | |
5820 | if (err) | |
5821 | return err; | |
5822 | niu_init_rx_mac(np); | |
5823 | ||
5824 | /* This looks hookey but the RX MAC reset we just did will | |
5825 | * undo some of the state we setup in niu_init_tx_mac() so we | |
5826 | * have to call it again. In particular, the RX MAC reset will | |
5827 | * set the XMAC_MAX register back to it's default value. | |
5828 | */ | |
5829 | niu_init_tx_mac(np); | |
5830 | niu_enable_tx_mac(np, 1); | |
5831 | ||
5832 | niu_enable_rx_mac(np, 1); | |
5833 | ||
5834 | return 0; | |
5835 | } | |
5836 | ||
5837 | static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp) | |
5838 | { | |
5839 | (void) niu_tx_channel_stop(np, rp->tx_channel); | |
5840 | } | |
5841 | ||
5842 | static void niu_stop_tx_channels(struct niu *np) | |
5843 | { | |
5844 | int i; | |
5845 | ||
5846 | for (i = 0; i < np->num_tx_rings; i++) { | |
5847 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
5848 | ||
5849 | niu_stop_one_tx_channel(np, rp); | |
5850 | } | |
5851 | } | |
5852 | ||
5853 | static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp) | |
5854 | { | |
5855 | (void) niu_tx_channel_reset(np, rp->tx_channel); | |
5856 | } | |
5857 | ||
5858 | static void niu_reset_tx_channels(struct niu *np) | |
5859 | { | |
5860 | int i; | |
5861 | ||
5862 | for (i = 0; i < np->num_tx_rings; i++) { | |
5863 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
5864 | ||
5865 | niu_reset_one_tx_channel(np, rp); | |
5866 | } | |
5867 | } | |
5868 | ||
5869 | static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp) | |
5870 | { | |
5871 | (void) niu_enable_rx_channel(np, rp->rx_channel, 0); | |
5872 | } | |
5873 | ||
5874 | static void niu_stop_rx_channels(struct niu *np) | |
5875 | { | |
5876 | int i; | |
5877 | ||
5878 | for (i = 0; i < np->num_rx_rings; i++) { | |
5879 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
5880 | ||
5881 | niu_stop_one_rx_channel(np, rp); | |
5882 | } | |
5883 | } | |
5884 | ||
5885 | static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp) | |
5886 | { | |
5887 | int channel = rp->rx_channel; | |
5888 | ||
5889 | (void) niu_rx_channel_reset(np, channel); | |
5890 | nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL); | |
5891 | nw64(RX_DMA_CTL_STAT(channel), 0); | |
5892 | (void) niu_enable_rx_channel(np, channel, 0); | |
5893 | } | |
5894 | ||
5895 | static void niu_reset_rx_channels(struct niu *np) | |
5896 | { | |
5897 | int i; | |
5898 | ||
5899 | for (i = 0; i < np->num_rx_rings; i++) { | |
5900 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
5901 | ||
5902 | niu_reset_one_rx_channel(np, rp); | |
5903 | } | |
5904 | } | |
5905 | ||
5906 | static void niu_disable_ipp(struct niu *np) | |
5907 | { | |
5908 | u64 rd, wr, val; | |
5909 | int limit; | |
5910 | ||
5911 | rd = nr64_ipp(IPP_DFIFO_RD_PTR); | |
5912 | wr = nr64_ipp(IPP_DFIFO_WR_PTR); | |
5913 | limit = 100; | |
5914 | while (--limit >= 0 && (rd != wr)) { | |
5915 | rd = nr64_ipp(IPP_DFIFO_RD_PTR); | |
5916 | wr = nr64_ipp(IPP_DFIFO_WR_PTR); | |
5917 | } | |
5918 | if (limit < 0 && | |
5919 | (rd != 0 && wr != 1)) { | |
f10a1f2e JP |
5920 | netdev_err(np->dev, "IPP would not quiesce, rd_ptr[%llx] wr_ptr[%llx]\n", |
5921 | (unsigned long long)nr64_ipp(IPP_DFIFO_RD_PTR), | |
5922 | (unsigned long long)nr64_ipp(IPP_DFIFO_WR_PTR)); | |
a3138df9 DM |
5923 | } |
5924 | ||
5925 | val = nr64_ipp(IPP_CFIG); | |
5926 | val &= ~(IPP_CFIG_IPP_ENABLE | | |
5927 | IPP_CFIG_DFIFO_ECC_EN | | |
5928 | IPP_CFIG_DROP_BAD_CRC | | |
5929 | IPP_CFIG_CKSUM_EN); | |
5930 | nw64_ipp(IPP_CFIG, val); | |
5931 | ||
5932 | (void) niu_ipp_reset(np); | |
5933 | } | |
5934 | ||
5935 | static int niu_init_hw(struct niu *np) | |
5936 | { | |
5937 | int i, err; | |
5938 | ||
f10a1f2e | 5939 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TXC\n"); |
a3138df9 DM |
5940 | niu_txc_enable_port(np, 1); |
5941 | niu_txc_port_dma_enable(np, 1); | |
5942 | niu_txc_set_imask(np, 0); | |
5943 | ||
f10a1f2e | 5944 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TX channels\n"); |
a3138df9 DM |
5945 | for (i = 0; i < np->num_tx_rings; i++) { |
5946 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
5947 | ||
5948 | err = niu_init_one_tx_channel(np, rp); | |
5949 | if (err) | |
5950 | return err; | |
5951 | } | |
5952 | ||
f10a1f2e | 5953 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize RX channels\n"); |
a3138df9 DM |
5954 | err = niu_init_rx_channels(np); |
5955 | if (err) | |
5956 | goto out_uninit_tx_channels; | |
5957 | ||
f10a1f2e | 5958 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize classifier\n"); |
a3138df9 DM |
5959 | err = niu_init_classifier_hw(np); |
5960 | if (err) | |
5961 | goto out_uninit_rx_channels; | |
5962 | ||
f10a1f2e | 5963 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize ZCP\n"); |
a3138df9 DM |
5964 | err = niu_init_zcp(np); |
5965 | if (err) | |
5966 | goto out_uninit_rx_channels; | |
5967 | ||
f10a1f2e | 5968 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize IPP\n"); |
a3138df9 DM |
5969 | err = niu_init_ipp(np); |
5970 | if (err) | |
5971 | goto out_uninit_rx_channels; | |
5972 | ||
f10a1f2e | 5973 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize MAC\n"); |
a3138df9 DM |
5974 | err = niu_init_mac(np); |
5975 | if (err) | |
5976 | goto out_uninit_ipp; | |
5977 | ||
5978 | return 0; | |
5979 | ||
5980 | out_uninit_ipp: | |
f10a1f2e | 5981 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit IPP\n"); |
a3138df9 DM |
5982 | niu_disable_ipp(np); |
5983 | ||
5984 | out_uninit_rx_channels: | |
f10a1f2e | 5985 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit RX channels\n"); |
a3138df9 DM |
5986 | niu_stop_rx_channels(np); |
5987 | niu_reset_rx_channels(np); | |
5988 | ||
5989 | out_uninit_tx_channels: | |
f10a1f2e | 5990 | netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit TX channels\n"); |
a3138df9 DM |
5991 | niu_stop_tx_channels(np); |
5992 | niu_reset_tx_channels(np); | |
5993 | ||
5994 | return err; | |
5995 | } | |
5996 | ||
5997 | static void niu_stop_hw(struct niu *np) | |
5998 | { | |
f10a1f2e | 5999 | netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable interrupts\n"); |
a3138df9 DM |
6000 | niu_enable_interrupts(np, 0); |
6001 | ||
f10a1f2e | 6002 | netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable RX MAC\n"); |
a3138df9 DM |
6003 | niu_enable_rx_mac(np, 0); |
6004 | ||
f10a1f2e | 6005 | netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable IPP\n"); |
a3138df9 DM |
6006 | niu_disable_ipp(np); |
6007 | ||
f10a1f2e | 6008 | netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop TX channels\n"); |
a3138df9 DM |
6009 | niu_stop_tx_channels(np); |
6010 | ||
f10a1f2e | 6011 | netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop RX channels\n"); |
a3138df9 DM |
6012 | niu_stop_rx_channels(np); |
6013 | ||
f10a1f2e | 6014 | netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset TX channels\n"); |
a3138df9 DM |
6015 | niu_reset_tx_channels(np); |
6016 | ||
f10a1f2e | 6017 | netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset RX channels\n"); |
a3138df9 DM |
6018 | niu_reset_rx_channels(np); |
6019 | } | |
6020 | ||
70340d72 RO |
6021 | static void niu_set_irq_name(struct niu *np) |
6022 | { | |
6023 | int port = np->port; | |
6024 | int i, j = 1; | |
6025 | ||
6026 | sprintf(np->irq_name[0], "%s:MAC", np->dev->name); | |
6027 | ||
6028 | if (port == 0) { | |
6029 | sprintf(np->irq_name[1], "%s:MIF", np->dev->name); | |
6030 | sprintf(np->irq_name[2], "%s:SYSERR", np->dev->name); | |
6031 | j = 3; | |
6032 | } | |
6033 | ||
6034 | for (i = 0; i < np->num_ldg - j; i++) { | |
6035 | if (i < np->num_rx_rings) | |
6036 | sprintf(np->irq_name[i+j], "%s-rx-%d", | |
6037 | np->dev->name, i); | |
6038 | else if (i < np->num_tx_rings + np->num_rx_rings) | |
6039 | sprintf(np->irq_name[i+j], "%s-tx-%d", np->dev->name, | |
6040 | i - np->num_rx_rings); | |
6041 | } | |
6042 | } | |
6043 | ||
a3138df9 DM |
6044 | static int niu_request_irq(struct niu *np) |
6045 | { | |
6046 | int i, j, err; | |
6047 | ||
70340d72 RO |
6048 | niu_set_irq_name(np); |
6049 | ||
a3138df9 DM |
6050 | err = 0; |
6051 | for (i = 0; i < np->num_ldg; i++) { | |
6052 | struct niu_ldg *lp = &np->ldg[i]; | |
6053 | ||
6054 | err = request_irq(lp->irq, niu_interrupt, | |
6055 | IRQF_SHARED | IRQF_SAMPLE_RANDOM, | |
70340d72 | 6056 | np->irq_name[i], lp); |
a3138df9 DM |
6057 | if (err) |
6058 | goto out_free_irqs; | |
6059 | ||
6060 | } | |
6061 | ||
6062 | return 0; | |
6063 | ||
6064 | out_free_irqs: | |
6065 | for (j = 0; j < i; j++) { | |
6066 | struct niu_ldg *lp = &np->ldg[j]; | |
6067 | ||
6068 | free_irq(lp->irq, lp); | |
6069 | } | |
6070 | return err; | |
6071 | } | |
6072 | ||
6073 | static void niu_free_irq(struct niu *np) | |
6074 | { | |
6075 | int i; | |
6076 | ||
6077 | for (i = 0; i < np->num_ldg; i++) { | |
6078 | struct niu_ldg *lp = &np->ldg[i]; | |
6079 | ||
6080 | free_irq(lp->irq, lp); | |
6081 | } | |
6082 | } | |
6083 | ||
6084 | static void niu_enable_napi(struct niu *np) | |
6085 | { | |
6086 | int i; | |
6087 | ||
6088 | for (i = 0; i < np->num_ldg; i++) | |
6089 | napi_enable(&np->ldg[i].napi); | |
6090 | } | |
6091 | ||
6092 | static void niu_disable_napi(struct niu *np) | |
6093 | { | |
6094 | int i; | |
6095 | ||
6096 | for (i = 0; i < np->num_ldg; i++) | |
6097 | napi_disable(&np->ldg[i].napi); | |
6098 | } | |
6099 | ||
6100 | static int niu_open(struct net_device *dev) | |
6101 | { | |
6102 | struct niu *np = netdev_priv(dev); | |
6103 | int err; | |
6104 | ||
6105 | netif_carrier_off(dev); | |
6106 | ||
6107 | err = niu_alloc_channels(np); | |
6108 | if (err) | |
6109 | goto out_err; | |
6110 | ||
6111 | err = niu_enable_interrupts(np, 0); | |
6112 | if (err) | |
6113 | goto out_free_channels; | |
6114 | ||
6115 | err = niu_request_irq(np); | |
6116 | if (err) | |
6117 | goto out_free_channels; | |
6118 | ||
6119 | niu_enable_napi(np); | |
6120 | ||
6121 | spin_lock_irq(&np->lock); | |
6122 | ||
6123 | err = niu_init_hw(np); | |
6124 | if (!err) { | |
6125 | init_timer(&np->timer); | |
6126 | np->timer.expires = jiffies + HZ; | |
6127 | np->timer.data = (unsigned long) np; | |
6128 | np->timer.function = niu_timer; | |
6129 | ||
6130 | err = niu_enable_interrupts(np, 1); | |
6131 | if (err) | |
6132 | niu_stop_hw(np); | |
6133 | } | |
6134 | ||
6135 | spin_unlock_irq(&np->lock); | |
6136 | ||
6137 | if (err) { | |
6138 | niu_disable_napi(np); | |
6139 | goto out_free_irq; | |
6140 | } | |
6141 | ||
b4c21639 | 6142 | netif_tx_start_all_queues(dev); |
a3138df9 DM |
6143 | |
6144 | if (np->link_config.loopback_mode != LOOPBACK_DISABLED) | |
6145 | netif_carrier_on(dev); | |
6146 | ||
6147 | add_timer(&np->timer); | |
6148 | ||
6149 | return 0; | |
6150 | ||
6151 | out_free_irq: | |
6152 | niu_free_irq(np); | |
6153 | ||
6154 | out_free_channels: | |
6155 | niu_free_channels(np); | |
6156 | ||
6157 | out_err: | |
6158 | return err; | |
6159 | } | |
6160 | ||
6161 | static void niu_full_shutdown(struct niu *np, struct net_device *dev) | |
6162 | { | |
6163 | cancel_work_sync(&np->reset_task); | |
6164 | ||
6165 | niu_disable_napi(np); | |
b4c21639 | 6166 | netif_tx_stop_all_queues(dev); |
a3138df9 DM |
6167 | |
6168 | del_timer_sync(&np->timer); | |
6169 | ||
6170 | spin_lock_irq(&np->lock); | |
6171 | ||
6172 | niu_stop_hw(np); | |
6173 | ||
6174 | spin_unlock_irq(&np->lock); | |
6175 | } | |
6176 | ||
6177 | static int niu_close(struct net_device *dev) | |
6178 | { | |
6179 | struct niu *np = netdev_priv(dev); | |
6180 | ||
6181 | niu_full_shutdown(np, dev); | |
6182 | ||
6183 | niu_free_irq(np); | |
6184 | ||
6185 | niu_free_channels(np); | |
6186 | ||
0c3b091b ML |
6187 | niu_handle_led(np, 0); |
6188 | ||
a3138df9 DM |
6189 | return 0; |
6190 | } | |
6191 | ||
6192 | static void niu_sync_xmac_stats(struct niu *np) | |
6193 | { | |
6194 | struct niu_xmac_stats *mp = &np->mac_stats.xmac; | |
6195 | ||
6196 | mp->tx_frames += nr64_mac(TXMAC_FRM_CNT); | |
6197 | mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT); | |
6198 | ||
6199 | mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT); | |
6200 | mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT); | |
6201 | mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT); | |
6202 | mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT); | |
6203 | mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT); | |
6204 | mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1); | |
6205 | mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2); | |
6206 | mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3); | |
6207 | mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4); | |
6208 | mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5); | |
6209 | mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6); | |
6210 | mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7); | |
6211 | mp->rx_octets += nr64_mac(RXMAC_BT_CNT); | |
6212 | mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT); | |
6213 | mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT); | |
6214 | mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT); | |
6215 | } | |
6216 | ||
6217 | static void niu_sync_bmac_stats(struct niu *np) | |
6218 | { | |
6219 | struct niu_bmac_stats *mp = &np->mac_stats.bmac; | |
6220 | ||
6221 | mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT); | |
6222 | mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT); | |
6223 | ||
6224 | mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT); | |
6225 | mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT); | |
6226 | mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT); | |
6227 | mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT); | |
6228 | } | |
6229 | ||
6230 | static void niu_sync_mac_stats(struct niu *np) | |
6231 | { | |
6232 | if (np->flags & NIU_FLAGS_XMAC) | |
6233 | niu_sync_xmac_stats(np); | |
6234 | else | |
6235 | niu_sync_bmac_stats(np); | |
6236 | } | |
6237 | ||
6238 | static void niu_get_rx_stats(struct niu *np) | |
6239 | { | |
6240 | unsigned long pkts, dropped, errors, bytes; | |
6241 | int i; | |
6242 | ||
6243 | pkts = dropped = errors = bytes = 0; | |
6244 | for (i = 0; i < np->num_rx_rings; i++) { | |
6245 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
6246 | ||
b8a606b8 JDB |
6247 | niu_sync_rx_discard_stats(np, rp, 0); |
6248 | ||
a3138df9 DM |
6249 | pkts += rp->rx_packets; |
6250 | bytes += rp->rx_bytes; | |
6251 | dropped += rp->rx_dropped; | |
6252 | errors += rp->rx_errors; | |
6253 | } | |
9fd42876 IJ |
6254 | np->dev->stats.rx_packets = pkts; |
6255 | np->dev->stats.rx_bytes = bytes; | |
6256 | np->dev->stats.rx_dropped = dropped; | |
6257 | np->dev->stats.rx_errors = errors; | |
a3138df9 DM |
6258 | } |
6259 | ||
6260 | static void niu_get_tx_stats(struct niu *np) | |
6261 | { | |
6262 | unsigned long pkts, errors, bytes; | |
6263 | int i; | |
6264 | ||
6265 | pkts = errors = bytes = 0; | |
6266 | for (i = 0; i < np->num_tx_rings; i++) { | |
6267 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
6268 | ||
6269 | pkts += rp->tx_packets; | |
6270 | bytes += rp->tx_bytes; | |
6271 | errors += rp->tx_errors; | |
6272 | } | |
9fd42876 IJ |
6273 | np->dev->stats.tx_packets = pkts; |
6274 | np->dev->stats.tx_bytes = bytes; | |
6275 | np->dev->stats.tx_errors = errors; | |
a3138df9 DM |
6276 | } |
6277 | ||
6278 | static struct net_device_stats *niu_get_stats(struct net_device *dev) | |
6279 | { | |
6280 | struct niu *np = netdev_priv(dev); | |
6281 | ||
6282 | niu_get_rx_stats(np); | |
6283 | niu_get_tx_stats(np); | |
6284 | ||
9fd42876 | 6285 | return &dev->stats; |
a3138df9 DM |
6286 | } |
6287 | ||
6288 | static void niu_load_hash_xmac(struct niu *np, u16 *hash) | |
6289 | { | |
6290 | int i; | |
6291 | ||
6292 | for (i = 0; i < 16; i++) | |
6293 | nw64_mac(XMAC_HASH_TBL(i), hash[i]); | |
6294 | } | |
6295 | ||
6296 | static void niu_load_hash_bmac(struct niu *np, u16 *hash) | |
6297 | { | |
6298 | int i; | |
6299 | ||
6300 | for (i = 0; i < 16; i++) | |
6301 | nw64_mac(BMAC_HASH_TBL(i), hash[i]); | |
6302 | } | |
6303 | ||
6304 | static void niu_load_hash(struct niu *np, u16 *hash) | |
6305 | { | |
6306 | if (np->flags & NIU_FLAGS_XMAC) | |
6307 | niu_load_hash_xmac(np, hash); | |
6308 | else | |
6309 | niu_load_hash_bmac(np, hash); | |
6310 | } | |
6311 | ||
6312 | static void niu_set_rx_mode(struct net_device *dev) | |
6313 | { | |
6314 | struct niu *np = netdev_priv(dev); | |
6315 | int i, alt_cnt, err; | |
ccffad25 | 6316 | struct netdev_hw_addr *ha; |
a3138df9 DM |
6317 | unsigned long flags; |
6318 | u16 hash[16] = { 0, }; | |
6319 | ||
6320 | spin_lock_irqsave(&np->lock, flags); | |
6321 | niu_enable_rx_mac(np, 0); | |
6322 | ||
6323 | np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC); | |
6324 | if (dev->flags & IFF_PROMISC) | |
6325 | np->flags |= NIU_FLAGS_PROMISC; | |
4cd24eaf | 6326 | if ((dev->flags & IFF_ALLMULTI) || (!netdev_mc_empty(dev))) |
a3138df9 DM |
6327 | np->flags |= NIU_FLAGS_MCAST; |
6328 | ||
32e7bfc4 | 6329 | alt_cnt = netdev_uc_count(dev); |
a3138df9 DM |
6330 | if (alt_cnt > niu_num_alt_addr(np)) { |
6331 | alt_cnt = 0; | |
6332 | np->flags |= NIU_FLAGS_PROMISC; | |
6333 | } | |
6334 | ||
6335 | if (alt_cnt) { | |
6336 | int index = 0; | |
6337 | ||
32e7bfc4 | 6338 | netdev_for_each_uc_addr(ha, dev) { |
ccffad25 | 6339 | err = niu_set_alt_mac(np, index, ha->addr); |
a3138df9 | 6340 | if (err) |
f10a1f2e JP |
6341 | netdev_warn(dev, "Error %d adding alt mac %d\n", |
6342 | err, index); | |
a3138df9 DM |
6343 | err = niu_enable_alt_mac(np, index, 1); |
6344 | if (err) | |
f10a1f2e JP |
6345 | netdev_warn(dev, "Error %d enabling alt mac %d\n", |
6346 | err, index); | |
a3138df9 DM |
6347 | |
6348 | index++; | |
6349 | } | |
6350 | } else { | |
3b5bcede MW |
6351 | int alt_start; |
6352 | if (np->flags & NIU_FLAGS_XMAC) | |
6353 | alt_start = 0; | |
6354 | else | |
6355 | alt_start = 1; | |
6356 | for (i = alt_start; i < niu_num_alt_addr(np); i++) { | |
a3138df9 DM |
6357 | err = niu_enable_alt_mac(np, i, 0); |
6358 | if (err) | |
f10a1f2e JP |
6359 | netdev_warn(dev, "Error %d disabling alt mac %d\n", |
6360 | err, i); | |
a3138df9 DM |
6361 | } |
6362 | } | |
6363 | if (dev->flags & IFF_ALLMULTI) { | |
6364 | for (i = 0; i < 16; i++) | |
6365 | hash[i] = 0xffff; | |
4cd24eaf | 6366 | } else if (!netdev_mc_empty(dev)) { |
22bedad3 JP |
6367 | netdev_for_each_mc_addr(ha, dev) { |
6368 | u32 crc = ether_crc_le(ETH_ALEN, ha->addr); | |
a3138df9 DM |
6369 | |
6370 | crc >>= 24; | |
6371 | hash[crc >> 4] |= (1 << (15 - (crc & 0xf))); | |
6372 | } | |
6373 | } | |
6374 | ||
6375 | if (np->flags & NIU_FLAGS_MCAST) | |
6376 | niu_load_hash(np, hash); | |
6377 | ||
6378 | niu_enable_rx_mac(np, 1); | |
6379 | spin_unlock_irqrestore(&np->lock, flags); | |
6380 | } | |
6381 | ||
6382 | static int niu_set_mac_addr(struct net_device *dev, void *p) | |
6383 | { | |
6384 | struct niu *np = netdev_priv(dev); | |
6385 | struct sockaddr *addr = p; | |
6386 | unsigned long flags; | |
6387 | ||
6388 | if (!is_valid_ether_addr(addr->sa_data)) | |
6389 | return -EINVAL; | |
6390 | ||
6391 | memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN); | |
6392 | ||
6393 | if (!netif_running(dev)) | |
6394 | return 0; | |
6395 | ||
6396 | spin_lock_irqsave(&np->lock, flags); | |
6397 | niu_enable_rx_mac(np, 0); | |
6398 | niu_set_primary_mac(np, dev->dev_addr); | |
6399 | niu_enable_rx_mac(np, 1); | |
6400 | spin_unlock_irqrestore(&np->lock, flags); | |
6401 | ||
6402 | return 0; | |
6403 | } | |
6404 | ||
6405 | static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) | |
6406 | { | |
6407 | return -EOPNOTSUPP; | |
6408 | } | |
6409 | ||
6410 | static void niu_netif_stop(struct niu *np) | |
6411 | { | |
6412 | np->dev->trans_start = jiffies; /* prevent tx timeout */ | |
6413 | ||
6414 | niu_disable_napi(np); | |
6415 | ||
6416 | netif_tx_disable(np->dev); | |
6417 | } | |
6418 | ||
6419 | static void niu_netif_start(struct niu *np) | |
6420 | { | |
6421 | /* NOTE: unconditional netif_wake_queue is only appropriate | |
6422 | * so long as all callers are assured to have free tx slots | |
6423 | * (such as after niu_init_hw). | |
6424 | */ | |
b4c21639 | 6425 | netif_tx_wake_all_queues(np->dev); |
a3138df9 DM |
6426 | |
6427 | niu_enable_napi(np); | |
6428 | ||
6429 | niu_enable_interrupts(np, 1); | |
6430 | } | |
6431 | ||
cff502a3 SB |
6432 | static void niu_reset_buffers(struct niu *np) |
6433 | { | |
6434 | int i, j, k, err; | |
6435 | ||
6436 | if (np->rx_rings) { | |
6437 | for (i = 0; i < np->num_rx_rings; i++) { | |
6438 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
6439 | ||
6440 | for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) { | |
6441 | struct page *page; | |
6442 | ||
6443 | page = rp->rxhash[j]; | |
6444 | while (page) { | |
6445 | struct page *next = | |
6446 | (struct page *) page->mapping; | |
6447 | u64 base = page->index; | |
6448 | base = base >> RBR_DESCR_ADDR_SHIFT; | |
6449 | rp->rbr[k++] = cpu_to_le32(base); | |
6450 | page = next; | |
6451 | } | |
6452 | } | |
6453 | for (; k < MAX_RBR_RING_SIZE; k++) { | |
6454 | err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k); | |
6455 | if (unlikely(err)) | |
6456 | break; | |
6457 | } | |
6458 | ||
6459 | rp->rbr_index = rp->rbr_table_size - 1; | |
6460 | rp->rcr_index = 0; | |
6461 | rp->rbr_pending = 0; | |
6462 | rp->rbr_refill_pending = 0; | |
6463 | } | |
6464 | } | |
6465 | if (np->tx_rings) { | |
6466 | for (i = 0; i < np->num_tx_rings; i++) { | |
6467 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
6468 | ||
6469 | for (j = 0; j < MAX_TX_RING_SIZE; j++) { | |
6470 | if (rp->tx_buffs[j].skb) | |
6471 | (void) release_tx_packet(np, rp, j); | |
6472 | } | |
6473 | ||
6474 | rp->pending = MAX_TX_RING_SIZE; | |
6475 | rp->prod = 0; | |
6476 | rp->cons = 0; | |
6477 | rp->wrap_bit = 0; | |
6478 | } | |
6479 | } | |
6480 | } | |
6481 | ||
a3138df9 DM |
6482 | static void niu_reset_task(struct work_struct *work) |
6483 | { | |
6484 | struct niu *np = container_of(work, struct niu, reset_task); | |
6485 | unsigned long flags; | |
6486 | int err; | |
6487 | ||
6488 | spin_lock_irqsave(&np->lock, flags); | |
6489 | if (!netif_running(np->dev)) { | |
6490 | spin_unlock_irqrestore(&np->lock, flags); | |
6491 | return; | |
6492 | } | |
6493 | ||
6494 | spin_unlock_irqrestore(&np->lock, flags); | |
6495 | ||
6496 | del_timer_sync(&np->timer); | |
6497 | ||
6498 | niu_netif_stop(np); | |
6499 | ||
6500 | spin_lock_irqsave(&np->lock, flags); | |
6501 | ||
6502 | niu_stop_hw(np); | |
6503 | ||
cff502a3 SB |
6504 | spin_unlock_irqrestore(&np->lock, flags); |
6505 | ||
6506 | niu_reset_buffers(np); | |
6507 | ||
6508 | spin_lock_irqsave(&np->lock, flags); | |
6509 | ||
a3138df9 DM |
6510 | err = niu_init_hw(np); |
6511 | if (!err) { | |
6512 | np->timer.expires = jiffies + HZ; | |
6513 | add_timer(&np->timer); | |
6514 | niu_netif_start(np); | |
6515 | } | |
6516 | ||
6517 | spin_unlock_irqrestore(&np->lock, flags); | |
6518 | } | |
6519 | ||
6520 | static void niu_tx_timeout(struct net_device *dev) | |
6521 | { | |
6522 | struct niu *np = netdev_priv(dev); | |
6523 | ||
f10a1f2e | 6524 | dev_err(np->device, "%s: Transmit timed out, resetting\n", |
a3138df9 DM |
6525 | dev->name); |
6526 | ||
6527 | schedule_work(&np->reset_task); | |
6528 | } | |
6529 | ||
6530 | static void niu_set_txd(struct tx_ring_info *rp, int index, | |
6531 | u64 mapping, u64 len, u64 mark, | |
6532 | u64 n_frags) | |
6533 | { | |
6534 | __le64 *desc = &rp->descr[index]; | |
6535 | ||
6536 | *desc = cpu_to_le64(mark | | |
6537 | (n_frags << TX_DESC_NUM_PTR_SHIFT) | | |
6538 | (len << TX_DESC_TR_LEN_SHIFT) | | |
6539 | (mapping & TX_DESC_SAD)); | |
6540 | } | |
6541 | ||
6542 | static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr, | |
6543 | u64 pad_bytes, u64 len) | |
6544 | { | |
6545 | u16 eth_proto, eth_proto_inner; | |
6546 | u64 csum_bits, l3off, ihl, ret; | |
6547 | u8 ip_proto; | |
6548 | int ipv6; | |
6549 | ||
6550 | eth_proto = be16_to_cpu(ehdr->h_proto); | |
6551 | eth_proto_inner = eth_proto; | |
6552 | if (eth_proto == ETH_P_8021Q) { | |
6553 | struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr; | |
6554 | __be16 val = vp->h_vlan_encapsulated_proto; | |
6555 | ||
6556 | eth_proto_inner = be16_to_cpu(val); | |
6557 | } | |
6558 | ||
6559 | ipv6 = ihl = 0; | |
6560 | switch (skb->protocol) { | |
09640e63 | 6561 | case cpu_to_be16(ETH_P_IP): |
a3138df9 DM |
6562 | ip_proto = ip_hdr(skb)->protocol; |
6563 | ihl = ip_hdr(skb)->ihl; | |
6564 | break; | |
09640e63 | 6565 | case cpu_to_be16(ETH_P_IPV6): |
a3138df9 DM |
6566 | ip_proto = ipv6_hdr(skb)->nexthdr; |
6567 | ihl = (40 >> 2); | |
6568 | ipv6 = 1; | |
6569 | break; | |
6570 | default: | |
6571 | ip_proto = ihl = 0; | |
6572 | break; | |
6573 | } | |
6574 | ||
6575 | csum_bits = TXHDR_CSUM_NONE; | |
6576 | if (skb->ip_summed == CHECKSUM_PARTIAL) { | |
6577 | u64 start, stuff; | |
6578 | ||
6579 | csum_bits = (ip_proto == IPPROTO_TCP ? | |
6580 | TXHDR_CSUM_TCP : | |
6581 | (ip_proto == IPPROTO_UDP ? | |
6582 | TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP)); | |
6583 | ||
6584 | start = skb_transport_offset(skb) - | |
6585 | (pad_bytes + sizeof(struct tx_pkt_hdr)); | |
6586 | stuff = start + skb->csum_offset; | |
6587 | ||
6588 | csum_bits |= (start / 2) << TXHDR_L4START_SHIFT; | |
6589 | csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT; | |
6590 | } | |
6591 | ||
6592 | l3off = skb_network_offset(skb) - | |
6593 | (pad_bytes + sizeof(struct tx_pkt_hdr)); | |
6594 | ||
6595 | ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) | | |
6596 | (len << TXHDR_LEN_SHIFT) | | |
6597 | ((l3off / 2) << TXHDR_L3START_SHIFT) | | |
6598 | (ihl << TXHDR_IHL_SHIFT) | | |
6599 | ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) | | |
6600 | ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) | | |
6601 | (ipv6 ? TXHDR_IP_VER : 0) | | |
6602 | csum_bits); | |
6603 | ||
6604 | return ret; | |
6605 | } | |
6606 | ||
61357325 SH |
6607 | static netdev_tx_t niu_start_xmit(struct sk_buff *skb, |
6608 | struct net_device *dev) | |
a3138df9 DM |
6609 | { |
6610 | struct niu *np = netdev_priv(dev); | |
6611 | unsigned long align, headroom; | |
b4c21639 | 6612 | struct netdev_queue *txq; |
a3138df9 DM |
6613 | struct tx_ring_info *rp; |
6614 | struct tx_pkt_hdr *tp; | |
6615 | unsigned int len, nfg; | |
6616 | struct ethhdr *ehdr; | |
6617 | int prod, i, tlen; | |
6618 | u64 mapping, mrk; | |
6619 | ||
b4c21639 DM |
6620 | i = skb_get_queue_mapping(skb); |
6621 | rp = &np->tx_rings[i]; | |
6622 | txq = netdev_get_tx_queue(dev, i); | |
a3138df9 DM |
6623 | |
6624 | if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) { | |
b4c21639 | 6625 | netif_tx_stop_queue(txq); |
f10a1f2e | 6626 | dev_err(np->device, "%s: BUG! Tx ring full when queue awake!\n", dev->name); |
a3138df9 DM |
6627 | rp->tx_errors++; |
6628 | return NETDEV_TX_BUSY; | |
6629 | } | |
6630 | ||
6631 | if (skb->len < ETH_ZLEN) { | |
6632 | unsigned int pad_bytes = ETH_ZLEN - skb->len; | |
6633 | ||
6634 | if (skb_pad(skb, pad_bytes)) | |
6635 | goto out; | |
6636 | skb_put(skb, pad_bytes); | |
6637 | } | |
6638 | ||
6639 | len = sizeof(struct tx_pkt_hdr) + 15; | |
6640 | if (skb_headroom(skb) < len) { | |
6641 | struct sk_buff *skb_new; | |
6642 | ||
6643 | skb_new = skb_realloc_headroom(skb, len); | |
6644 | if (!skb_new) { | |
6645 | rp->tx_errors++; | |
6646 | goto out_drop; | |
6647 | } | |
6648 | kfree_skb(skb); | |
6649 | skb = skb_new; | |
3ebebccf DM |
6650 | } else |
6651 | skb_orphan(skb); | |
a3138df9 DM |
6652 | |
6653 | align = ((unsigned long) skb->data & (16 - 1)); | |
6654 | headroom = align + sizeof(struct tx_pkt_hdr); | |
6655 | ||
6656 | ehdr = (struct ethhdr *) skb->data; | |
6657 | tp = (struct tx_pkt_hdr *) skb_push(skb, headroom); | |
6658 | ||
6659 | len = skb->len - sizeof(struct tx_pkt_hdr); | |
6660 | tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len)); | |
6661 | tp->resv = 0; | |
6662 | ||
6663 | len = skb_headlen(skb); | |
6664 | mapping = np->ops->map_single(np->device, skb->data, | |
6665 | len, DMA_TO_DEVICE); | |
6666 | ||
6667 | prod = rp->prod; | |
6668 | ||
6669 | rp->tx_buffs[prod].skb = skb; | |
6670 | rp->tx_buffs[prod].mapping = mapping; | |
6671 | ||
6672 | mrk = TX_DESC_SOP; | |
6673 | if (++rp->mark_counter == rp->mark_freq) { | |
6674 | rp->mark_counter = 0; | |
6675 | mrk |= TX_DESC_MARK; | |
6676 | rp->mark_pending++; | |
6677 | } | |
6678 | ||
6679 | tlen = len; | |
6680 | nfg = skb_shinfo(skb)->nr_frags; | |
6681 | while (tlen > 0) { | |
6682 | tlen -= MAX_TX_DESC_LEN; | |
6683 | nfg++; | |
6684 | } | |
6685 | ||
6686 | while (len > 0) { | |
6687 | unsigned int this_len = len; | |
6688 | ||
6689 | if (this_len > MAX_TX_DESC_LEN) | |
6690 | this_len = MAX_TX_DESC_LEN; | |
6691 | ||
6692 | niu_set_txd(rp, prod, mapping, this_len, mrk, nfg); | |
6693 | mrk = nfg = 0; | |
6694 | ||
6695 | prod = NEXT_TX(rp, prod); | |
6696 | mapping += this_len; | |
6697 | len -= this_len; | |
6698 | } | |
6699 | ||
6700 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { | |
6701 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; | |
6702 | ||
6703 | len = frag->size; | |
6704 | mapping = np->ops->map_page(np->device, frag->page, | |
6705 | frag->page_offset, len, | |
6706 | DMA_TO_DEVICE); | |
6707 | ||
6708 | rp->tx_buffs[prod].skb = NULL; | |
6709 | rp->tx_buffs[prod].mapping = mapping; | |
6710 | ||
6711 | niu_set_txd(rp, prod, mapping, len, 0, 0); | |
6712 | ||
6713 | prod = NEXT_TX(rp, prod); | |
6714 | } | |
6715 | ||
6716 | if (prod < rp->prod) | |
6717 | rp->wrap_bit ^= TX_RING_KICK_WRAP; | |
6718 | rp->prod = prod; | |
6719 | ||
6720 | nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3)); | |
6721 | ||
6722 | if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) { | |
b4c21639 | 6723 | netif_tx_stop_queue(txq); |
a3138df9 | 6724 | if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)) |
b4c21639 | 6725 | netif_tx_wake_queue(txq); |
a3138df9 DM |
6726 | } |
6727 | ||
a3138df9 DM |
6728 | out: |
6729 | return NETDEV_TX_OK; | |
6730 | ||
6731 | out_drop: | |
6732 | rp->tx_errors++; | |
6733 | kfree_skb(skb); | |
6734 | goto out; | |
6735 | } | |
6736 | ||
6737 | static int niu_change_mtu(struct net_device *dev, int new_mtu) | |
6738 | { | |
6739 | struct niu *np = netdev_priv(dev); | |
6740 | int err, orig_jumbo, new_jumbo; | |
6741 | ||
6742 | if (new_mtu < 68 || new_mtu > NIU_MAX_MTU) | |
6743 | return -EINVAL; | |
6744 | ||
6745 | orig_jumbo = (dev->mtu > ETH_DATA_LEN); | |
6746 | new_jumbo = (new_mtu > ETH_DATA_LEN); | |
6747 | ||
6748 | dev->mtu = new_mtu; | |
6749 | ||
6750 | if (!netif_running(dev) || | |
6751 | (orig_jumbo == new_jumbo)) | |
6752 | return 0; | |
6753 | ||
6754 | niu_full_shutdown(np, dev); | |
6755 | ||
6756 | niu_free_channels(np); | |
6757 | ||
6758 | niu_enable_napi(np); | |
6759 | ||
6760 | err = niu_alloc_channels(np); | |
6761 | if (err) | |
6762 | return err; | |
6763 | ||
6764 | spin_lock_irq(&np->lock); | |
6765 | ||
6766 | err = niu_init_hw(np); | |
6767 | if (!err) { | |
6768 | init_timer(&np->timer); | |
6769 | np->timer.expires = jiffies + HZ; | |
6770 | np->timer.data = (unsigned long) np; | |
6771 | np->timer.function = niu_timer; | |
6772 | ||
6773 | err = niu_enable_interrupts(np, 1); | |
6774 | if (err) | |
6775 | niu_stop_hw(np); | |
6776 | } | |
6777 | ||
6778 | spin_unlock_irq(&np->lock); | |
6779 | ||
6780 | if (!err) { | |
b4c21639 | 6781 | netif_tx_start_all_queues(dev); |
a3138df9 DM |
6782 | if (np->link_config.loopback_mode != LOOPBACK_DISABLED) |
6783 | netif_carrier_on(dev); | |
6784 | ||
6785 | add_timer(&np->timer); | |
6786 | } | |
6787 | ||
6788 | return err; | |
6789 | } | |
6790 | ||
6791 | static void niu_get_drvinfo(struct net_device *dev, | |
6792 | struct ethtool_drvinfo *info) | |
6793 | { | |
6794 | struct niu *np = netdev_priv(dev); | |
6795 | struct niu_vpd *vpd = &np->vpd; | |
6796 | ||
6797 | strcpy(info->driver, DRV_MODULE_NAME); | |
6798 | strcpy(info->version, DRV_MODULE_VERSION); | |
6799 | sprintf(info->fw_version, "%d.%d", | |
6800 | vpd->fcode_major, vpd->fcode_minor); | |
6801 | if (np->parent->plat_type != PLAT_TYPE_NIU) | |
6802 | strcpy(info->bus_info, pci_name(np->pdev)); | |
6803 | } | |
6804 | ||
6805 | static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) | |
6806 | { | |
6807 | struct niu *np = netdev_priv(dev); | |
6808 | struct niu_link_config *lp; | |
6809 | ||
6810 | lp = &np->link_config; | |
6811 | ||
6812 | memset(cmd, 0, sizeof(*cmd)); | |
6813 | cmd->phy_address = np->phy_addr; | |
6814 | cmd->supported = lp->supported; | |
38bb045d CB |
6815 | cmd->advertising = lp->active_advertising; |
6816 | cmd->autoneg = lp->active_autoneg; | |
a3138df9 DM |
6817 | cmd->speed = lp->active_speed; |
6818 | cmd->duplex = lp->active_duplex; | |
38bb045d CB |
6819 | cmd->port = (np->flags & NIU_FLAGS_FIBER) ? PORT_FIBRE : PORT_TP; |
6820 | cmd->transceiver = (np->flags & NIU_FLAGS_XCVR_SERDES) ? | |
6821 | XCVR_EXTERNAL : XCVR_INTERNAL; | |
a3138df9 DM |
6822 | |
6823 | return 0; | |
6824 | } | |
6825 | ||
6826 | static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd) | |
6827 | { | |
38bb045d CB |
6828 | struct niu *np = netdev_priv(dev); |
6829 | struct niu_link_config *lp = &np->link_config; | |
6830 | ||
6831 | lp->advertising = cmd->advertising; | |
6832 | lp->speed = cmd->speed; | |
6833 | lp->duplex = cmd->duplex; | |
6834 | lp->autoneg = cmd->autoneg; | |
6835 | return niu_init_link(np); | |
a3138df9 DM |
6836 | } |
6837 | ||
6838 | static u32 niu_get_msglevel(struct net_device *dev) | |
6839 | { | |
6840 | struct niu *np = netdev_priv(dev); | |
6841 | return np->msg_enable; | |
6842 | } | |
6843 | ||
6844 | static void niu_set_msglevel(struct net_device *dev, u32 value) | |
6845 | { | |
6846 | struct niu *np = netdev_priv(dev); | |
6847 | np->msg_enable = value; | |
6848 | } | |
6849 | ||
38bb045d CB |
6850 | static int niu_nway_reset(struct net_device *dev) |
6851 | { | |
6852 | struct niu *np = netdev_priv(dev); | |
6853 | ||
6854 | if (np->link_config.autoneg) | |
6855 | return niu_init_link(np); | |
6856 | ||
6857 | return 0; | |
6858 | } | |
6859 | ||
a3138df9 DM |
6860 | static int niu_get_eeprom_len(struct net_device *dev) |
6861 | { | |
6862 | struct niu *np = netdev_priv(dev); | |
6863 | ||
6864 | return np->eeprom_len; | |
6865 | } | |
6866 | ||
6867 | static int niu_get_eeprom(struct net_device *dev, | |
6868 | struct ethtool_eeprom *eeprom, u8 *data) | |
6869 | { | |
6870 | struct niu *np = netdev_priv(dev); | |
6871 | u32 offset, len, val; | |
6872 | ||
6873 | offset = eeprom->offset; | |
6874 | len = eeprom->len; | |
6875 | ||
6876 | if (offset + len < offset) | |
6877 | return -EINVAL; | |
6878 | if (offset >= np->eeprom_len) | |
6879 | return -EINVAL; | |
6880 | if (offset + len > np->eeprom_len) | |
6881 | len = eeprom->len = np->eeprom_len - offset; | |
6882 | ||
6883 | if (offset & 3) { | |
6884 | u32 b_offset, b_count; | |
6885 | ||
6886 | b_offset = offset & 3; | |
6887 | b_count = 4 - b_offset; | |
6888 | if (b_count > len) | |
6889 | b_count = len; | |
6890 | ||
6891 | val = nr64(ESPC_NCR((offset - b_offset) / 4)); | |
6892 | memcpy(data, ((char *)&val) + b_offset, b_count); | |
6893 | data += b_count; | |
6894 | len -= b_count; | |
6895 | offset += b_count; | |
6896 | } | |
6897 | while (len >= 4) { | |
6898 | val = nr64(ESPC_NCR(offset / 4)); | |
6899 | memcpy(data, &val, 4); | |
6900 | data += 4; | |
6901 | len -= 4; | |
6902 | offset += 4; | |
6903 | } | |
6904 | if (len) { | |
6905 | val = nr64(ESPC_NCR(offset / 4)); | |
6906 | memcpy(data, &val, len); | |
6907 | } | |
6908 | return 0; | |
6909 | } | |
6910 | ||
2d96cf8c SB |
6911 | static void niu_ethflow_to_l3proto(int flow_type, u8 *pid) |
6912 | { | |
6913 | switch (flow_type) { | |
6914 | case TCP_V4_FLOW: | |
6915 | case TCP_V6_FLOW: | |
6916 | *pid = IPPROTO_TCP; | |
6917 | break; | |
6918 | case UDP_V4_FLOW: | |
6919 | case UDP_V6_FLOW: | |
6920 | *pid = IPPROTO_UDP; | |
6921 | break; | |
6922 | case SCTP_V4_FLOW: | |
6923 | case SCTP_V6_FLOW: | |
6924 | *pid = IPPROTO_SCTP; | |
6925 | break; | |
6926 | case AH_V4_FLOW: | |
6927 | case AH_V6_FLOW: | |
6928 | *pid = IPPROTO_AH; | |
6929 | break; | |
6930 | case ESP_V4_FLOW: | |
6931 | case ESP_V6_FLOW: | |
6932 | *pid = IPPROTO_ESP; | |
6933 | break; | |
6934 | default: | |
6935 | *pid = 0; | |
6936 | break; | |
6937 | } | |
6938 | } | |
6939 | ||
6940 | static int niu_class_to_ethflow(u64 class, int *flow_type) | |
6941 | { | |
6942 | switch (class) { | |
6943 | case CLASS_CODE_TCP_IPV4: | |
6944 | *flow_type = TCP_V4_FLOW; | |
6945 | break; | |
6946 | case CLASS_CODE_UDP_IPV4: | |
6947 | *flow_type = UDP_V4_FLOW; | |
6948 | break; | |
6949 | case CLASS_CODE_AH_ESP_IPV4: | |
6950 | *flow_type = AH_V4_FLOW; | |
6951 | break; | |
6952 | case CLASS_CODE_SCTP_IPV4: | |
6953 | *flow_type = SCTP_V4_FLOW; | |
6954 | break; | |
6955 | case CLASS_CODE_TCP_IPV6: | |
6956 | *flow_type = TCP_V6_FLOW; | |
6957 | break; | |
6958 | case CLASS_CODE_UDP_IPV6: | |
6959 | *flow_type = UDP_V6_FLOW; | |
6960 | break; | |
6961 | case CLASS_CODE_AH_ESP_IPV6: | |
6962 | *flow_type = AH_V6_FLOW; | |
6963 | break; | |
6964 | case CLASS_CODE_SCTP_IPV6: | |
6965 | *flow_type = SCTP_V6_FLOW; | |
6966 | break; | |
6967 | case CLASS_CODE_USER_PROG1: | |
6968 | case CLASS_CODE_USER_PROG2: | |
6969 | case CLASS_CODE_USER_PROG3: | |
6970 | case CLASS_CODE_USER_PROG4: | |
6971 | *flow_type = IP_USER_FLOW; | |
6972 | break; | |
6973 | default: | |
6974 | return 0; | |
6975 | } | |
6976 | ||
6977 | return 1; | |
6978 | } | |
6979 | ||
b4653e99 SB |
6980 | static int niu_ethflow_to_class(int flow_type, u64 *class) |
6981 | { | |
6982 | switch (flow_type) { | |
6983 | case TCP_V4_FLOW: | |
6984 | *class = CLASS_CODE_TCP_IPV4; | |
6985 | break; | |
6986 | case UDP_V4_FLOW: | |
6987 | *class = CLASS_CODE_UDP_IPV4; | |
6988 | break; | |
2d96cf8c SB |
6989 | case AH_V4_FLOW: |
6990 | case ESP_V4_FLOW: | |
b4653e99 SB |
6991 | *class = CLASS_CODE_AH_ESP_IPV4; |
6992 | break; | |
6993 | case SCTP_V4_FLOW: | |
6994 | *class = CLASS_CODE_SCTP_IPV4; | |
6995 | break; | |
6996 | case TCP_V6_FLOW: | |
6997 | *class = CLASS_CODE_TCP_IPV6; | |
6998 | break; | |
6999 | case UDP_V6_FLOW: | |
7000 | *class = CLASS_CODE_UDP_IPV6; | |
7001 | break; | |
2d96cf8c SB |
7002 | case AH_V6_FLOW: |
7003 | case ESP_V6_FLOW: | |
b4653e99 SB |
7004 | *class = CLASS_CODE_AH_ESP_IPV6; |
7005 | break; | |
7006 | case SCTP_V6_FLOW: | |
7007 | *class = CLASS_CODE_SCTP_IPV6; | |
7008 | break; | |
7009 | default: | |
38c080ff | 7010 | return 0; |
b4653e99 SB |
7011 | } |
7012 | ||
7013 | return 1; | |
7014 | } | |
7015 | ||
7016 | static u64 niu_flowkey_to_ethflow(u64 flow_key) | |
7017 | { | |
7018 | u64 ethflow = 0; | |
7019 | ||
b4653e99 SB |
7020 | if (flow_key & FLOW_KEY_L2DA) |
7021 | ethflow |= RXH_L2DA; | |
7022 | if (flow_key & FLOW_KEY_VLAN) | |
7023 | ethflow |= RXH_VLAN; | |
7024 | if (flow_key & FLOW_KEY_IPSA) | |
7025 | ethflow |= RXH_IP_SRC; | |
7026 | if (flow_key & FLOW_KEY_IPDA) | |
7027 | ethflow |= RXH_IP_DST; | |
7028 | if (flow_key & FLOW_KEY_PROTO) | |
7029 | ethflow |= RXH_L3_PROTO; | |
7030 | if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT)) | |
7031 | ethflow |= RXH_L4_B_0_1; | |
7032 | if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT)) | |
7033 | ethflow |= RXH_L4_B_2_3; | |
7034 | ||
7035 | return ethflow; | |
7036 | ||
7037 | } | |
7038 | ||
7039 | static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key) | |
7040 | { | |
7041 | u64 key = 0; | |
7042 | ||
b4653e99 SB |
7043 | if (ethflow & RXH_L2DA) |
7044 | key |= FLOW_KEY_L2DA; | |
7045 | if (ethflow & RXH_VLAN) | |
7046 | key |= FLOW_KEY_VLAN; | |
7047 | if (ethflow & RXH_IP_SRC) | |
7048 | key |= FLOW_KEY_IPSA; | |
7049 | if (ethflow & RXH_IP_DST) | |
7050 | key |= FLOW_KEY_IPDA; | |
7051 | if (ethflow & RXH_L3_PROTO) | |
7052 | key |= FLOW_KEY_PROTO; | |
7053 | if (ethflow & RXH_L4_B_0_1) | |
7054 | key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT); | |
7055 | if (ethflow & RXH_L4_B_2_3) | |
7056 | key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT); | |
7057 | ||
7058 | *flow_key = key; | |
7059 | ||
7060 | return 1; | |
7061 | ||
7062 | } | |
7063 | ||
2d96cf8c | 7064 | static int niu_get_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc) |
b4653e99 | 7065 | { |
b4653e99 SB |
7066 | u64 class; |
7067 | ||
2d96cf8c | 7068 | nfc->data = 0; |
b4653e99 | 7069 | |
2d96cf8c | 7070 | if (!niu_ethflow_to_class(nfc->flow_type, &class)) |
b4653e99 SB |
7071 | return -EINVAL; |
7072 | ||
7073 | if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] & | |
7074 | TCAM_KEY_DISC) | |
2d96cf8c | 7075 | nfc->data = RXH_DISCARD; |
b4653e99 | 7076 | else |
2d96cf8c | 7077 | nfc->data = niu_flowkey_to_ethflow(np->parent->flow_key[class - |
b4653e99 SB |
7078 | CLASS_CODE_USER_PROG1]); |
7079 | return 0; | |
7080 | } | |
7081 | ||
2d96cf8c SB |
7082 | static void niu_get_ip4fs_from_tcam_key(struct niu_tcam_entry *tp, |
7083 | struct ethtool_rx_flow_spec *fsp) | |
7084 | { | |
7085 | ||
7086 | fsp->h_u.tcp_ip4_spec.ip4src = (tp->key[3] & TCAM_V4KEY3_SADDR) >> | |
7087 | TCAM_V4KEY3_SADDR_SHIFT; | |
7088 | fsp->h_u.tcp_ip4_spec.ip4dst = (tp->key[3] & TCAM_V4KEY3_DADDR) >> | |
7089 | TCAM_V4KEY3_DADDR_SHIFT; | |
7090 | fsp->m_u.tcp_ip4_spec.ip4src = (tp->key_mask[3] & TCAM_V4KEY3_SADDR) >> | |
7091 | TCAM_V4KEY3_SADDR_SHIFT; | |
7092 | fsp->m_u.tcp_ip4_spec.ip4dst = (tp->key_mask[3] & TCAM_V4KEY3_DADDR) >> | |
7093 | TCAM_V4KEY3_DADDR_SHIFT; | |
7094 | ||
7095 | fsp->h_u.tcp_ip4_spec.ip4src = | |
7096 | cpu_to_be32(fsp->h_u.tcp_ip4_spec.ip4src); | |
7097 | fsp->m_u.tcp_ip4_spec.ip4src = | |
7098 | cpu_to_be32(fsp->m_u.tcp_ip4_spec.ip4src); | |
7099 | fsp->h_u.tcp_ip4_spec.ip4dst = | |
7100 | cpu_to_be32(fsp->h_u.tcp_ip4_spec.ip4dst); | |
7101 | fsp->m_u.tcp_ip4_spec.ip4dst = | |
7102 | cpu_to_be32(fsp->m_u.tcp_ip4_spec.ip4dst); | |
7103 | ||
7104 | fsp->h_u.tcp_ip4_spec.tos = (tp->key[2] & TCAM_V4KEY2_TOS) >> | |
7105 | TCAM_V4KEY2_TOS_SHIFT; | |
7106 | fsp->m_u.tcp_ip4_spec.tos = (tp->key_mask[2] & TCAM_V4KEY2_TOS) >> | |
7107 | TCAM_V4KEY2_TOS_SHIFT; | |
7108 | ||
7109 | switch (fsp->flow_type) { | |
7110 | case TCP_V4_FLOW: | |
7111 | case UDP_V4_FLOW: | |
7112 | case SCTP_V4_FLOW: | |
7113 | fsp->h_u.tcp_ip4_spec.psrc = | |
7114 | ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >> | |
7115 | TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16; | |
7116 | fsp->h_u.tcp_ip4_spec.pdst = | |
7117 | ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >> | |
7118 | TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff; | |
7119 | fsp->m_u.tcp_ip4_spec.psrc = | |
7120 | ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >> | |
7121 | TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16; | |
7122 | fsp->m_u.tcp_ip4_spec.pdst = | |
7123 | ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >> | |
7124 | TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff; | |
7125 | ||
7126 | fsp->h_u.tcp_ip4_spec.psrc = | |
7127 | cpu_to_be16(fsp->h_u.tcp_ip4_spec.psrc); | |
7128 | fsp->h_u.tcp_ip4_spec.pdst = | |
7129 | cpu_to_be16(fsp->h_u.tcp_ip4_spec.pdst); | |
7130 | fsp->m_u.tcp_ip4_spec.psrc = | |
7131 | cpu_to_be16(fsp->m_u.tcp_ip4_spec.psrc); | |
7132 | fsp->m_u.tcp_ip4_spec.pdst = | |
7133 | cpu_to_be16(fsp->m_u.tcp_ip4_spec.pdst); | |
7134 | break; | |
7135 | case AH_V4_FLOW: | |
7136 | case ESP_V4_FLOW: | |
7137 | fsp->h_u.ah_ip4_spec.spi = | |
7138 | (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >> | |
7139 | TCAM_V4KEY2_PORT_SPI_SHIFT; | |
7140 | fsp->m_u.ah_ip4_spec.spi = | |
7141 | (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >> | |
7142 | TCAM_V4KEY2_PORT_SPI_SHIFT; | |
7143 | ||
7144 | fsp->h_u.ah_ip4_spec.spi = | |
7145 | cpu_to_be32(fsp->h_u.ah_ip4_spec.spi); | |
7146 | fsp->m_u.ah_ip4_spec.spi = | |
7147 | cpu_to_be32(fsp->m_u.ah_ip4_spec.spi); | |
7148 | break; | |
7149 | case IP_USER_FLOW: | |
7150 | fsp->h_u.usr_ip4_spec.l4_4_bytes = | |
7151 | (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >> | |
7152 | TCAM_V4KEY2_PORT_SPI_SHIFT; | |
7153 | fsp->m_u.usr_ip4_spec.l4_4_bytes = | |
7154 | (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >> | |
7155 | TCAM_V4KEY2_PORT_SPI_SHIFT; | |
7156 | ||
7157 | fsp->h_u.usr_ip4_spec.l4_4_bytes = | |
7158 | cpu_to_be32(fsp->h_u.usr_ip4_spec.l4_4_bytes); | |
7159 | fsp->m_u.usr_ip4_spec.l4_4_bytes = | |
7160 | cpu_to_be32(fsp->m_u.usr_ip4_spec.l4_4_bytes); | |
7161 | ||
7162 | fsp->h_u.usr_ip4_spec.proto = | |
7163 | (tp->key[2] & TCAM_V4KEY2_PROTO) >> | |
7164 | TCAM_V4KEY2_PROTO_SHIFT; | |
7165 | fsp->m_u.usr_ip4_spec.proto = | |
7166 | (tp->key_mask[2] & TCAM_V4KEY2_PROTO) >> | |
7167 | TCAM_V4KEY2_PROTO_SHIFT; | |
7168 | ||
7169 | fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4; | |
7170 | break; | |
7171 | default: | |
7172 | break; | |
7173 | } | |
7174 | } | |
7175 | ||
7176 | static int niu_get_ethtool_tcam_entry(struct niu *np, | |
7177 | struct ethtool_rxnfc *nfc) | |
7178 | { | |
7179 | struct niu_parent *parent = np->parent; | |
7180 | struct niu_tcam_entry *tp; | |
7181 | struct ethtool_rx_flow_spec *fsp = &nfc->fs; | |
7182 | u16 idx; | |
7183 | u64 class; | |
7184 | int ret = 0; | |
7185 | ||
7186 | idx = tcam_get_index(np, (u16)nfc->fs.location); | |
7187 | ||
7188 | tp = &parent->tcam[idx]; | |
7189 | if (!tp->valid) { | |
f10a1f2e JP |
7190 | netdev_info(np->dev, "niu%d: entry [%d] invalid for idx[%d]\n", |
7191 | parent->index, (u16)nfc->fs.location, idx); | |
2d96cf8c SB |
7192 | return -EINVAL; |
7193 | } | |
7194 | ||
7195 | /* fill the flow spec entry */ | |
7196 | class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >> | |
7197 | TCAM_V4KEY0_CLASS_CODE_SHIFT; | |
7198 | ret = niu_class_to_ethflow(class, &fsp->flow_type); | |
7199 | ||
7200 | if (ret < 0) { | |
f10a1f2e JP |
7201 | netdev_info(np->dev, "niu%d: niu_class_to_ethflow failed\n", |
7202 | parent->index); | |
2d96cf8c SB |
7203 | ret = -EINVAL; |
7204 | goto out; | |
7205 | } | |
7206 | ||
7207 | if (fsp->flow_type == AH_V4_FLOW || fsp->flow_type == AH_V6_FLOW) { | |
7208 | u32 proto = (tp->key[2] & TCAM_V4KEY2_PROTO) >> | |
7209 | TCAM_V4KEY2_PROTO_SHIFT; | |
7210 | if (proto == IPPROTO_ESP) { | |
7211 | if (fsp->flow_type == AH_V4_FLOW) | |
7212 | fsp->flow_type = ESP_V4_FLOW; | |
7213 | else | |
7214 | fsp->flow_type = ESP_V6_FLOW; | |
7215 | } | |
7216 | } | |
7217 | ||
7218 | switch (fsp->flow_type) { | |
7219 | case TCP_V4_FLOW: | |
7220 | case UDP_V4_FLOW: | |
7221 | case SCTP_V4_FLOW: | |
7222 | case AH_V4_FLOW: | |
7223 | case ESP_V4_FLOW: | |
7224 | niu_get_ip4fs_from_tcam_key(tp, fsp); | |
7225 | break; | |
7226 | case TCP_V6_FLOW: | |
7227 | case UDP_V6_FLOW: | |
7228 | case SCTP_V6_FLOW: | |
7229 | case AH_V6_FLOW: | |
7230 | case ESP_V6_FLOW: | |
7231 | /* Not yet implemented */ | |
7232 | ret = -EINVAL; | |
7233 | break; | |
7234 | case IP_USER_FLOW: | |
7235 | niu_get_ip4fs_from_tcam_key(tp, fsp); | |
7236 | break; | |
7237 | default: | |
7238 | ret = -EINVAL; | |
7239 | break; | |
7240 | } | |
7241 | ||
7242 | if (ret < 0) | |
7243 | goto out; | |
7244 | ||
7245 | if (tp->assoc_data & TCAM_ASSOCDATA_DISC) | |
7246 | fsp->ring_cookie = RX_CLS_FLOW_DISC; | |
7247 | else | |
7248 | fsp->ring_cookie = (tp->assoc_data & TCAM_ASSOCDATA_OFFSET) >> | |
7249 | TCAM_ASSOCDATA_OFFSET_SHIFT; | |
7250 | ||
7251 | /* put the tcam size here */ | |
7252 | nfc->data = tcam_get_size(np); | |
7253 | out: | |
7254 | return ret; | |
7255 | } | |
7256 | ||
7257 | static int niu_get_ethtool_tcam_all(struct niu *np, | |
7258 | struct ethtool_rxnfc *nfc, | |
7259 | u32 *rule_locs) | |
7260 | { | |
7261 | struct niu_parent *parent = np->parent; | |
7262 | struct niu_tcam_entry *tp; | |
7263 | int i, idx, cnt; | |
7264 | u16 n_entries; | |
7265 | unsigned long flags; | |
7266 | ||
7267 | ||
7268 | /* put the tcam size here */ | |
7269 | nfc->data = tcam_get_size(np); | |
7270 | ||
7271 | niu_lock_parent(np, flags); | |
7272 | n_entries = nfc->rule_cnt; | |
7273 | for (cnt = 0, i = 0; i < nfc->data; i++) { | |
7274 | idx = tcam_get_index(np, i); | |
7275 | tp = &parent->tcam[idx]; | |
7276 | if (!tp->valid) | |
7277 | continue; | |
7278 | rule_locs[cnt] = i; | |
7279 | cnt++; | |
7280 | } | |
7281 | niu_unlock_parent(np, flags); | |
7282 | ||
7283 | if (n_entries != cnt) { | |
7284 | /* print warning, this should not happen */ | |
f10a1f2e JP |
7285 | netdev_info(np->dev, "niu%d: In %s(): n_entries[%d] != cnt[%d]!!!\n", |
7286 | np->parent->index, __func__, n_entries, cnt); | |
2d96cf8c SB |
7287 | } |
7288 | ||
7289 | return 0; | |
7290 | } | |
7291 | ||
7292 | static int niu_get_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd, | |
7293 | void *rule_locs) | |
b4653e99 SB |
7294 | { |
7295 | struct niu *np = netdev_priv(dev); | |
2d96cf8c SB |
7296 | int ret = 0; |
7297 | ||
7298 | switch (cmd->cmd) { | |
7299 | case ETHTOOL_GRXFH: | |
7300 | ret = niu_get_hash_opts(np, cmd); | |
7301 | break; | |
7302 | case ETHTOOL_GRXRINGS: | |
7303 | cmd->data = np->num_rx_rings; | |
7304 | break; | |
7305 | case ETHTOOL_GRXCLSRLCNT: | |
7306 | cmd->rule_cnt = tcam_get_valid_entry_cnt(np); | |
7307 | break; | |
7308 | case ETHTOOL_GRXCLSRULE: | |
7309 | ret = niu_get_ethtool_tcam_entry(np, cmd); | |
7310 | break; | |
7311 | case ETHTOOL_GRXCLSRLALL: | |
7312 | ret = niu_get_ethtool_tcam_all(np, cmd, (u32 *)rule_locs); | |
7313 | break; | |
7314 | default: | |
7315 | ret = -EINVAL; | |
7316 | break; | |
7317 | } | |
7318 | ||
7319 | return ret; | |
7320 | } | |
7321 | ||
7322 | static int niu_set_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc) | |
7323 | { | |
b4653e99 SB |
7324 | u64 class; |
7325 | u64 flow_key = 0; | |
7326 | unsigned long flags; | |
7327 | ||
2d96cf8c | 7328 | if (!niu_ethflow_to_class(nfc->flow_type, &class)) |
b4653e99 SB |
7329 | return -EINVAL; |
7330 | ||
7331 | if (class < CLASS_CODE_USER_PROG1 || | |
7332 | class > CLASS_CODE_SCTP_IPV6) | |
7333 | return -EINVAL; | |
7334 | ||
2d96cf8c | 7335 | if (nfc->data & RXH_DISCARD) { |
b4653e99 SB |
7336 | niu_lock_parent(np, flags); |
7337 | flow_key = np->parent->tcam_key[class - | |
7338 | CLASS_CODE_USER_PROG1]; | |
7339 | flow_key |= TCAM_KEY_DISC; | |
7340 | nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key); | |
7341 | np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key; | |
7342 | niu_unlock_parent(np, flags); | |
7343 | return 0; | |
7344 | } else { | |
7345 | /* Discard was set before, but is not set now */ | |
7346 | if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] & | |
7347 | TCAM_KEY_DISC) { | |
7348 | niu_lock_parent(np, flags); | |
7349 | flow_key = np->parent->tcam_key[class - | |
7350 | CLASS_CODE_USER_PROG1]; | |
7351 | flow_key &= ~TCAM_KEY_DISC; | |
7352 | nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), | |
7353 | flow_key); | |
7354 | np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = | |
7355 | flow_key; | |
7356 | niu_unlock_parent(np, flags); | |
7357 | } | |
7358 | } | |
7359 | ||
2d96cf8c | 7360 | if (!niu_ethflow_to_flowkey(nfc->data, &flow_key)) |
b4653e99 SB |
7361 | return -EINVAL; |
7362 | ||
7363 | niu_lock_parent(np, flags); | |
7364 | nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key); | |
7365 | np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key; | |
7366 | niu_unlock_parent(np, flags); | |
7367 | ||
7368 | return 0; | |
7369 | } | |
7370 | ||
2d96cf8c SB |
7371 | static void niu_get_tcamkey_from_ip4fs(struct ethtool_rx_flow_spec *fsp, |
7372 | struct niu_tcam_entry *tp, | |
7373 | int l2_rdc_tab, u64 class) | |
7374 | { | |
7375 | u8 pid = 0; | |
7376 | u32 sip, dip, sipm, dipm, spi, spim; | |
7377 | u16 sport, dport, spm, dpm; | |
7378 | ||
7379 | sip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4src); | |
7380 | sipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4src); | |
7381 | dip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4dst); | |
7382 | dipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4dst); | |
7383 | ||
7384 | tp->key[0] = class << TCAM_V4KEY0_CLASS_CODE_SHIFT; | |
7385 | tp->key_mask[0] = TCAM_V4KEY0_CLASS_CODE; | |
7386 | tp->key[1] = (u64)l2_rdc_tab << TCAM_V4KEY1_L2RDCNUM_SHIFT; | |
7387 | tp->key_mask[1] = TCAM_V4KEY1_L2RDCNUM; | |
7388 | ||
7389 | tp->key[3] = (u64)sip << TCAM_V4KEY3_SADDR_SHIFT; | |
7390 | tp->key[3] |= dip; | |
7391 | ||
7392 | tp->key_mask[3] = (u64)sipm << TCAM_V4KEY3_SADDR_SHIFT; | |
7393 | tp->key_mask[3] |= dipm; | |
7394 | ||
7395 | tp->key[2] |= ((u64)fsp->h_u.tcp_ip4_spec.tos << | |
7396 | TCAM_V4KEY2_TOS_SHIFT); | |
7397 | tp->key_mask[2] |= ((u64)fsp->m_u.tcp_ip4_spec.tos << | |
7398 | TCAM_V4KEY2_TOS_SHIFT); | |
7399 | switch (fsp->flow_type) { | |
7400 | case TCP_V4_FLOW: | |
7401 | case UDP_V4_FLOW: | |
7402 | case SCTP_V4_FLOW: | |
7403 | sport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.psrc); | |
7404 | spm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.psrc); | |
7405 | dport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.pdst); | |
7406 | dpm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.pdst); | |
7407 | ||
7408 | tp->key[2] |= (((u64)sport << 16) | dport); | |
7409 | tp->key_mask[2] |= (((u64)spm << 16) | dpm); | |
7410 | niu_ethflow_to_l3proto(fsp->flow_type, &pid); | |
7411 | break; | |
7412 | case AH_V4_FLOW: | |
7413 | case ESP_V4_FLOW: | |
7414 | spi = be32_to_cpu(fsp->h_u.ah_ip4_spec.spi); | |
7415 | spim = be32_to_cpu(fsp->m_u.ah_ip4_spec.spi); | |
7416 | ||
7417 | tp->key[2] |= spi; | |
7418 | tp->key_mask[2] |= spim; | |
7419 | niu_ethflow_to_l3proto(fsp->flow_type, &pid); | |
7420 | break; | |
7421 | case IP_USER_FLOW: | |
7422 | spi = be32_to_cpu(fsp->h_u.usr_ip4_spec.l4_4_bytes); | |
7423 | spim = be32_to_cpu(fsp->m_u.usr_ip4_spec.l4_4_bytes); | |
7424 | ||
7425 | tp->key[2] |= spi; | |
7426 | tp->key_mask[2] |= spim; | |
7427 | pid = fsp->h_u.usr_ip4_spec.proto; | |
7428 | break; | |
7429 | default: | |
7430 | break; | |
7431 | } | |
7432 | ||
7433 | tp->key[2] |= ((u64)pid << TCAM_V4KEY2_PROTO_SHIFT); | |
7434 | if (pid) { | |
7435 | tp->key_mask[2] |= TCAM_V4KEY2_PROTO; | |
7436 | } | |
7437 | } | |
7438 | ||
7439 | static int niu_add_ethtool_tcam_entry(struct niu *np, | |
7440 | struct ethtool_rxnfc *nfc) | |
7441 | { | |
7442 | struct niu_parent *parent = np->parent; | |
7443 | struct niu_tcam_entry *tp; | |
7444 | struct ethtool_rx_flow_spec *fsp = &nfc->fs; | |
7445 | struct niu_rdc_tables *rdc_table = &parent->rdc_group_cfg[np->port]; | |
7446 | int l2_rdc_table = rdc_table->first_table_num; | |
7447 | u16 idx; | |
7448 | u64 class; | |
7449 | unsigned long flags; | |
7450 | int err, ret; | |
7451 | ||
7452 | ret = 0; | |
7453 | ||
7454 | idx = nfc->fs.location; | |
7455 | if (idx >= tcam_get_size(np)) | |
7456 | return -EINVAL; | |
7457 | ||
7458 | if (fsp->flow_type == IP_USER_FLOW) { | |
7459 | int i; | |
7460 | int add_usr_cls = 0; | |
7461 | int ipv6 = 0; | |
7462 | struct ethtool_usrip4_spec *uspec = &fsp->h_u.usr_ip4_spec; | |
7463 | struct ethtool_usrip4_spec *umask = &fsp->m_u.usr_ip4_spec; | |
7464 | ||
7465 | niu_lock_parent(np, flags); | |
7466 | ||
7467 | for (i = 0; i < NIU_L3_PROG_CLS; i++) { | |
7468 | if (parent->l3_cls[i]) { | |
7469 | if (uspec->proto == parent->l3_cls_pid[i]) { | |
7470 | class = parent->l3_cls[i]; | |
7471 | parent->l3_cls_refcnt[i]++; | |
7472 | add_usr_cls = 1; | |
7473 | break; | |
7474 | } | |
7475 | } else { | |
7476 | /* Program new user IP class */ | |
7477 | switch (i) { | |
7478 | case 0: | |
7479 | class = CLASS_CODE_USER_PROG1; | |
7480 | break; | |
7481 | case 1: | |
7482 | class = CLASS_CODE_USER_PROG2; | |
7483 | break; | |
7484 | case 2: | |
7485 | class = CLASS_CODE_USER_PROG3; | |
7486 | break; | |
7487 | case 3: | |
7488 | class = CLASS_CODE_USER_PROG4; | |
7489 | break; | |
7490 | default: | |
7491 | break; | |
7492 | } | |
7493 | if (uspec->ip_ver == ETH_RX_NFC_IP6) | |
7494 | ipv6 = 1; | |
7495 | ret = tcam_user_ip_class_set(np, class, ipv6, | |
7496 | uspec->proto, | |
7497 | uspec->tos, | |
7498 | umask->tos); | |
7499 | if (ret) | |
7500 | goto out; | |
7501 | ||
7502 | ret = tcam_user_ip_class_enable(np, class, 1); | |
7503 | if (ret) | |
7504 | goto out; | |
7505 | parent->l3_cls[i] = class; | |
7506 | parent->l3_cls_pid[i] = uspec->proto; | |
7507 | parent->l3_cls_refcnt[i]++; | |
7508 | add_usr_cls = 1; | |
7509 | break; | |
7510 | } | |
7511 | } | |
7512 | if (!add_usr_cls) { | |
f10a1f2e JP |
7513 | netdev_info(np->dev, "niu%d: %s(): Could not find/insert class for pid %d\n", |
7514 | parent->index, __func__, uspec->proto); | |
2d96cf8c SB |
7515 | ret = -EINVAL; |
7516 | goto out; | |
7517 | } | |
7518 | niu_unlock_parent(np, flags); | |
7519 | } else { | |
7520 | if (!niu_ethflow_to_class(fsp->flow_type, &class)) { | |
7521 | return -EINVAL; | |
7522 | } | |
7523 | } | |
7524 | ||
7525 | niu_lock_parent(np, flags); | |
7526 | ||
7527 | idx = tcam_get_index(np, idx); | |
7528 | tp = &parent->tcam[idx]; | |
7529 | ||
7530 | memset(tp, 0, sizeof(*tp)); | |
7531 | ||
7532 | /* fill in the tcam key and mask */ | |
7533 | switch (fsp->flow_type) { | |
7534 | case TCP_V4_FLOW: | |
7535 | case UDP_V4_FLOW: | |
7536 | case SCTP_V4_FLOW: | |
7537 | case AH_V4_FLOW: | |
7538 | case ESP_V4_FLOW: | |
7539 | niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class); | |
7540 | break; | |
7541 | case TCP_V6_FLOW: | |
7542 | case UDP_V6_FLOW: | |
7543 | case SCTP_V6_FLOW: | |
7544 | case AH_V6_FLOW: | |
7545 | case ESP_V6_FLOW: | |
7546 | /* Not yet implemented */ | |
f10a1f2e JP |
7547 | netdev_info(np->dev, "niu%d: In %s(): flow %d for IPv6 not implemented\n", |
7548 | parent->index, __func__, fsp->flow_type); | |
2d96cf8c SB |
7549 | ret = -EINVAL; |
7550 | goto out; | |
7551 | case IP_USER_FLOW: | |
7552 | if (fsp->h_u.usr_ip4_spec.ip_ver == ETH_RX_NFC_IP4) { | |
7553 | niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, | |
7554 | class); | |
7555 | } else { | |
7556 | /* Not yet implemented */ | |
f10a1f2e JP |
7557 | netdev_info(np->dev, "niu%d: In %s(): usr flow for IPv6 not implemented\n", |
7558 | parent->index, __func__); | |
2d96cf8c SB |
7559 | ret = -EINVAL; |
7560 | goto out; | |
7561 | } | |
7562 | break; | |
7563 | default: | |
f10a1f2e JP |
7564 | netdev_info(np->dev, "niu%d: In %s(): Unknown flow type %d\n", |
7565 | parent->index, __func__, fsp->flow_type); | |
2d96cf8c SB |
7566 | ret = -EINVAL; |
7567 | goto out; | |
7568 | } | |
7569 | ||
7570 | /* fill in the assoc data */ | |
7571 | if (fsp->ring_cookie == RX_CLS_FLOW_DISC) { | |
7572 | tp->assoc_data = TCAM_ASSOCDATA_DISC; | |
7573 | } else { | |
7574 | if (fsp->ring_cookie >= np->num_rx_rings) { | |
f10a1f2e JP |
7575 | netdev_info(np->dev, "niu%d: In %s(): Invalid RX ring %lld\n", |
7576 | parent->index, __func__, | |
7577 | (long long)fsp->ring_cookie); | |
2d96cf8c SB |
7578 | ret = -EINVAL; |
7579 | goto out; | |
7580 | } | |
7581 | tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET | | |
7582 | (fsp->ring_cookie << | |
7583 | TCAM_ASSOCDATA_OFFSET_SHIFT)); | |
7584 | } | |
7585 | ||
7586 | err = tcam_write(np, idx, tp->key, tp->key_mask); | |
7587 | if (err) { | |
7588 | ret = -EINVAL; | |
7589 | goto out; | |
7590 | } | |
7591 | err = tcam_assoc_write(np, idx, tp->assoc_data); | |
7592 | if (err) { | |
7593 | ret = -EINVAL; | |
7594 | goto out; | |
7595 | } | |
7596 | ||
7597 | /* validate the entry */ | |
7598 | tp->valid = 1; | |
7599 | np->clas.tcam_valid_entries++; | |
7600 | out: | |
7601 | niu_unlock_parent(np, flags); | |
7602 | ||
7603 | return ret; | |
7604 | } | |
7605 | ||
7606 | static int niu_del_ethtool_tcam_entry(struct niu *np, u32 loc) | |
7607 | { | |
7608 | struct niu_parent *parent = np->parent; | |
7609 | struct niu_tcam_entry *tp; | |
7610 | u16 idx; | |
7611 | unsigned long flags; | |
7612 | u64 class; | |
7613 | int ret = 0; | |
7614 | ||
7615 | if (loc >= tcam_get_size(np)) | |
7616 | return -EINVAL; | |
7617 | ||
7618 | niu_lock_parent(np, flags); | |
7619 | ||
7620 | idx = tcam_get_index(np, loc); | |
7621 | tp = &parent->tcam[idx]; | |
7622 | ||
7623 | /* if the entry is of a user defined class, then update*/ | |
7624 | class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >> | |
7625 | TCAM_V4KEY0_CLASS_CODE_SHIFT; | |
7626 | ||
7627 | if (class >= CLASS_CODE_USER_PROG1 && class <= CLASS_CODE_USER_PROG4) { | |
7628 | int i; | |
7629 | for (i = 0; i < NIU_L3_PROG_CLS; i++) { | |
7630 | if (parent->l3_cls[i] == class) { | |
7631 | parent->l3_cls_refcnt[i]--; | |
7632 | if (!parent->l3_cls_refcnt[i]) { | |
7633 | /* disable class */ | |
7634 | ret = tcam_user_ip_class_enable(np, | |
7635 | class, | |
7636 | 0); | |
7637 | if (ret) | |
7638 | goto out; | |
7639 | parent->l3_cls[i] = 0; | |
7640 | parent->l3_cls_pid[i] = 0; | |
7641 | } | |
7642 | break; | |
7643 | } | |
7644 | } | |
7645 | if (i == NIU_L3_PROG_CLS) { | |
f10a1f2e JP |
7646 | netdev_info(np->dev, "niu%d: In %s(): Usr class 0x%llx not found\n", |
7647 | parent->index, __func__, | |
7648 | (unsigned long long)class); | |
2d96cf8c SB |
7649 | ret = -EINVAL; |
7650 | goto out; | |
7651 | } | |
7652 | } | |
7653 | ||
7654 | ret = tcam_flush(np, idx); | |
7655 | if (ret) | |
7656 | goto out; | |
7657 | ||
7658 | /* invalidate the entry */ | |
7659 | tp->valid = 0; | |
7660 | np->clas.tcam_valid_entries--; | |
7661 | out: | |
7662 | niu_unlock_parent(np, flags); | |
7663 | ||
7664 | return ret; | |
7665 | } | |
7666 | ||
7667 | static int niu_set_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd) | |
7668 | { | |
7669 | struct niu *np = netdev_priv(dev); | |
7670 | int ret = 0; | |
7671 | ||
7672 | switch (cmd->cmd) { | |
7673 | case ETHTOOL_SRXFH: | |
7674 | ret = niu_set_hash_opts(np, cmd); | |
7675 | break; | |
7676 | case ETHTOOL_SRXCLSRLINS: | |
7677 | ret = niu_add_ethtool_tcam_entry(np, cmd); | |
7678 | break; | |
7679 | case ETHTOOL_SRXCLSRLDEL: | |
7680 | ret = niu_del_ethtool_tcam_entry(np, cmd->fs.location); | |
7681 | break; | |
7682 | default: | |
7683 | ret = -EINVAL; | |
7684 | break; | |
7685 | } | |
7686 | ||
7687 | return ret; | |
7688 | } | |
7689 | ||
a3138df9 DM |
7690 | static const struct { |
7691 | const char string[ETH_GSTRING_LEN]; | |
7692 | } niu_xmac_stat_keys[] = { | |
7693 | { "tx_frames" }, | |
7694 | { "tx_bytes" }, | |
7695 | { "tx_fifo_errors" }, | |
7696 | { "tx_overflow_errors" }, | |
7697 | { "tx_max_pkt_size_errors" }, | |
7698 | { "tx_underflow_errors" }, | |
7699 | { "rx_local_faults" }, | |
7700 | { "rx_remote_faults" }, | |
7701 | { "rx_link_faults" }, | |
7702 | { "rx_align_errors" }, | |
7703 | { "rx_frags" }, | |
7704 | { "rx_mcasts" }, | |
7705 | { "rx_bcasts" }, | |
7706 | { "rx_hist_cnt1" }, | |
7707 | { "rx_hist_cnt2" }, | |
7708 | { "rx_hist_cnt3" }, | |
7709 | { "rx_hist_cnt4" }, | |
7710 | { "rx_hist_cnt5" }, | |
7711 | { "rx_hist_cnt6" }, | |
7712 | { "rx_hist_cnt7" }, | |
7713 | { "rx_octets" }, | |
7714 | { "rx_code_violations" }, | |
7715 | { "rx_len_errors" }, | |
7716 | { "rx_crc_errors" }, | |
7717 | { "rx_underflows" }, | |
7718 | { "rx_overflows" }, | |
7719 | { "pause_off_state" }, | |
7720 | { "pause_on_state" }, | |
7721 | { "pause_received" }, | |
7722 | }; | |
7723 | ||
7724 | #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys) | |
7725 | ||
7726 | static const struct { | |
7727 | const char string[ETH_GSTRING_LEN]; | |
7728 | } niu_bmac_stat_keys[] = { | |
7729 | { "tx_underflow_errors" }, | |
7730 | { "tx_max_pkt_size_errors" }, | |
7731 | { "tx_bytes" }, | |
7732 | { "tx_frames" }, | |
7733 | { "rx_overflows" }, | |
7734 | { "rx_frames" }, | |
7735 | { "rx_align_errors" }, | |
7736 | { "rx_crc_errors" }, | |
7737 | { "rx_len_errors" }, | |
7738 | { "pause_off_state" }, | |
7739 | { "pause_on_state" }, | |
7740 | { "pause_received" }, | |
7741 | }; | |
7742 | ||
7743 | #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys) | |
7744 | ||
7745 | static const struct { | |
7746 | const char string[ETH_GSTRING_LEN]; | |
7747 | } niu_rxchan_stat_keys[] = { | |
7748 | { "rx_channel" }, | |
7749 | { "rx_packets" }, | |
7750 | { "rx_bytes" }, | |
7751 | { "rx_dropped" }, | |
7752 | { "rx_errors" }, | |
7753 | }; | |
7754 | ||
7755 | #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys) | |
7756 | ||
7757 | static const struct { | |
7758 | const char string[ETH_GSTRING_LEN]; | |
7759 | } niu_txchan_stat_keys[] = { | |
7760 | { "tx_channel" }, | |
7761 | { "tx_packets" }, | |
7762 | { "tx_bytes" }, | |
7763 | { "tx_errors" }, | |
7764 | }; | |
7765 | ||
7766 | #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys) | |
7767 | ||
7768 | static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data) | |
7769 | { | |
7770 | struct niu *np = netdev_priv(dev); | |
7771 | int i; | |
7772 | ||
7773 | if (stringset != ETH_SS_STATS) | |
7774 | return; | |
7775 | ||
7776 | if (np->flags & NIU_FLAGS_XMAC) { | |
7777 | memcpy(data, niu_xmac_stat_keys, | |
7778 | sizeof(niu_xmac_stat_keys)); | |
7779 | data += sizeof(niu_xmac_stat_keys); | |
7780 | } else { | |
7781 | memcpy(data, niu_bmac_stat_keys, | |
7782 | sizeof(niu_bmac_stat_keys)); | |
7783 | data += sizeof(niu_bmac_stat_keys); | |
7784 | } | |
7785 | for (i = 0; i < np->num_rx_rings; i++) { | |
7786 | memcpy(data, niu_rxchan_stat_keys, | |
7787 | sizeof(niu_rxchan_stat_keys)); | |
7788 | data += sizeof(niu_rxchan_stat_keys); | |
7789 | } | |
7790 | for (i = 0; i < np->num_tx_rings; i++) { | |
7791 | memcpy(data, niu_txchan_stat_keys, | |
7792 | sizeof(niu_txchan_stat_keys)); | |
7793 | data += sizeof(niu_txchan_stat_keys); | |
7794 | } | |
7795 | } | |
7796 | ||
15f0a394 | 7797 | static int niu_get_sset_count(struct net_device *dev, int stringset) |
a3138df9 DM |
7798 | { |
7799 | struct niu *np = netdev_priv(dev); | |
7800 | ||
15f0a394 BH |
7801 | if (stringset != ETH_SS_STATS) |
7802 | return -EINVAL; | |
7803 | ||
a3138df9 DM |
7804 | return ((np->flags & NIU_FLAGS_XMAC ? |
7805 | NUM_XMAC_STAT_KEYS : | |
7806 | NUM_BMAC_STAT_KEYS) + | |
7807 | (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) + | |
7808 | (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS)); | |
7809 | } | |
7810 | ||
7811 | static void niu_get_ethtool_stats(struct net_device *dev, | |
7812 | struct ethtool_stats *stats, u64 *data) | |
7813 | { | |
7814 | struct niu *np = netdev_priv(dev); | |
7815 | int i; | |
7816 | ||
7817 | niu_sync_mac_stats(np); | |
7818 | if (np->flags & NIU_FLAGS_XMAC) { | |
7819 | memcpy(data, &np->mac_stats.xmac, | |
7820 | sizeof(struct niu_xmac_stats)); | |
7821 | data += (sizeof(struct niu_xmac_stats) / sizeof(u64)); | |
7822 | } else { | |
7823 | memcpy(data, &np->mac_stats.bmac, | |
7824 | sizeof(struct niu_bmac_stats)); | |
7825 | data += (sizeof(struct niu_bmac_stats) / sizeof(u64)); | |
7826 | } | |
7827 | for (i = 0; i < np->num_rx_rings; i++) { | |
7828 | struct rx_ring_info *rp = &np->rx_rings[i]; | |
7829 | ||
b8a606b8 JDB |
7830 | niu_sync_rx_discard_stats(np, rp, 0); |
7831 | ||
a3138df9 DM |
7832 | data[0] = rp->rx_channel; |
7833 | data[1] = rp->rx_packets; | |
7834 | data[2] = rp->rx_bytes; | |
7835 | data[3] = rp->rx_dropped; | |
7836 | data[4] = rp->rx_errors; | |
7837 | data += 5; | |
7838 | } | |
7839 | for (i = 0; i < np->num_tx_rings; i++) { | |
7840 | struct tx_ring_info *rp = &np->tx_rings[i]; | |
7841 | ||
7842 | data[0] = rp->tx_channel; | |
7843 | data[1] = rp->tx_packets; | |
7844 | data[2] = rp->tx_bytes; | |
7845 | data[3] = rp->tx_errors; | |
7846 | data += 4; | |
7847 | } | |
7848 | } | |
7849 | ||
7850 | static u64 niu_led_state_save(struct niu *np) | |
7851 | { | |
7852 | if (np->flags & NIU_FLAGS_XMAC) | |
7853 | return nr64_mac(XMAC_CONFIG); | |
7854 | else | |
7855 | return nr64_mac(BMAC_XIF_CONFIG); | |
7856 | } | |
7857 | ||
7858 | static void niu_led_state_restore(struct niu *np, u64 val) | |
7859 | { | |
7860 | if (np->flags & NIU_FLAGS_XMAC) | |
7861 | nw64_mac(XMAC_CONFIG, val); | |
7862 | else | |
7863 | nw64_mac(BMAC_XIF_CONFIG, val); | |
7864 | } | |
7865 | ||
7866 | static void niu_force_led(struct niu *np, int on) | |
7867 | { | |
7868 | u64 val, reg, bit; | |
7869 | ||
7870 | if (np->flags & NIU_FLAGS_XMAC) { | |
7871 | reg = XMAC_CONFIG; | |
7872 | bit = XMAC_CONFIG_FORCE_LED_ON; | |
7873 | } else { | |
7874 | reg = BMAC_XIF_CONFIG; | |
7875 | bit = BMAC_XIF_CONFIG_LINK_LED; | |
7876 | } | |
7877 | ||
7878 | val = nr64_mac(reg); | |
7879 | if (on) | |
7880 | val |= bit; | |
7881 | else | |
7882 | val &= ~bit; | |
7883 | nw64_mac(reg, val); | |
7884 | } | |
7885 | ||
7886 | static int niu_phys_id(struct net_device *dev, u32 data) | |
7887 | { | |
7888 | struct niu *np = netdev_priv(dev); | |
7889 | u64 orig_led_state; | |
7890 | int i; | |
7891 | ||
7892 | if (!netif_running(dev)) | |
7893 | return -EAGAIN; | |
7894 | ||
7895 | if (data == 0) | |
7896 | data = 2; | |
7897 | ||
7898 | orig_led_state = niu_led_state_save(np); | |
7899 | for (i = 0; i < (data * 2); i++) { | |
7900 | int on = ((i % 2) == 0); | |
7901 | ||
7902 | niu_force_led(np, on); | |
7903 | ||
7904 | if (msleep_interruptible(500)) | |
7905 | break; | |
7906 | } | |
7907 | niu_led_state_restore(np, orig_led_state); | |
7908 | ||
7909 | return 0; | |
7910 | } | |
7911 | ||
7912 | static const struct ethtool_ops niu_ethtool_ops = { | |
7913 | .get_drvinfo = niu_get_drvinfo, | |
7914 | .get_link = ethtool_op_get_link, | |
7915 | .get_msglevel = niu_get_msglevel, | |
7916 | .set_msglevel = niu_set_msglevel, | |
38bb045d | 7917 | .nway_reset = niu_nway_reset, |
a3138df9 DM |
7918 | .get_eeprom_len = niu_get_eeprom_len, |
7919 | .get_eeprom = niu_get_eeprom, | |
7920 | .get_settings = niu_get_settings, | |
7921 | .set_settings = niu_set_settings, | |
7922 | .get_strings = niu_get_strings, | |
15f0a394 | 7923 | .get_sset_count = niu_get_sset_count, |
a3138df9 DM |
7924 | .get_ethtool_stats = niu_get_ethtool_stats, |
7925 | .phys_id = niu_phys_id, | |
2d96cf8c SB |
7926 | .get_rxnfc = niu_get_nfc, |
7927 | .set_rxnfc = niu_set_nfc, | |
a3138df9 DM |
7928 | }; |
7929 | ||
7930 | static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent, | |
7931 | int ldg, int ldn) | |
7932 | { | |
7933 | if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) | |
7934 | return -EINVAL; | |
7935 | if (ldn < 0 || ldn > LDN_MAX) | |
7936 | return -EINVAL; | |
7937 | ||
7938 | parent->ldg_map[ldn] = ldg; | |
7939 | ||
7940 | if (np->parent->plat_type == PLAT_TYPE_NIU) { | |
7941 | /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by | |
7942 | * the firmware, and we're not supposed to change them. | |
7943 | * Validate the mapping, because if it's wrong we probably | |
7944 | * won't get any interrupts and that's painful to debug. | |
7945 | */ | |
7946 | if (nr64(LDG_NUM(ldn)) != ldg) { | |
f10a1f2e | 7947 | dev_err(np->device, "Port %u, mis-matched LDG assignment for ldn %d, should be %d is %llu\n", |
a3138df9 DM |
7948 | np->port, ldn, ldg, |
7949 | (unsigned long long) nr64(LDG_NUM(ldn))); | |
7950 | return -EINVAL; | |
7951 | } | |
7952 | } else | |
7953 | nw64(LDG_NUM(ldn), ldg); | |
7954 | ||
7955 | return 0; | |
7956 | } | |
7957 | ||
7958 | static int niu_set_ldg_timer_res(struct niu *np, int res) | |
7959 | { | |
7960 | if (res < 0 || res > LDG_TIMER_RES_VAL) | |
7961 | return -EINVAL; | |
7962 | ||
7963 | ||
7964 | nw64(LDG_TIMER_RES, res); | |
7965 | ||
7966 | return 0; | |
7967 | } | |
7968 | ||
7969 | static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector) | |
7970 | { | |
7971 | if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) || | |
7972 | (func < 0 || func > 3) || | |
7973 | (vector < 0 || vector > 0x1f)) | |
7974 | return -EINVAL; | |
7975 | ||
7976 | nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector); | |
7977 | ||
7978 | return 0; | |
7979 | } | |
7980 | ||
7981 | static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr) | |
7982 | { | |
7983 | u64 frame, frame_base = (ESPC_PIO_STAT_READ_START | | |
7984 | (addr << ESPC_PIO_STAT_ADDR_SHIFT)); | |
7985 | int limit; | |
7986 | ||
7987 | if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT)) | |
7988 | return -EINVAL; | |
7989 | ||
7990 | frame = frame_base; | |
7991 | nw64(ESPC_PIO_STAT, frame); | |
7992 | limit = 64; | |
7993 | do { | |
7994 | udelay(5); | |
7995 | frame = nr64(ESPC_PIO_STAT); | |
7996 | if (frame & ESPC_PIO_STAT_READ_END) | |
7997 | break; | |
7998 | } while (limit--); | |
7999 | if (!(frame & ESPC_PIO_STAT_READ_END)) { | |
f10a1f2e | 8000 | dev_err(np->device, "EEPROM read timeout frame[%llx]\n", |
a3138df9 DM |
8001 | (unsigned long long) frame); |
8002 | return -ENODEV; | |
8003 | } | |
8004 | ||
8005 | frame = frame_base; | |
8006 | nw64(ESPC_PIO_STAT, frame); | |
8007 | limit = 64; | |
8008 | do { | |
8009 | udelay(5); | |
8010 | frame = nr64(ESPC_PIO_STAT); | |
8011 | if (frame & ESPC_PIO_STAT_READ_END) | |
8012 | break; | |
8013 | } while (limit--); | |
8014 | if (!(frame & ESPC_PIO_STAT_READ_END)) { | |
f10a1f2e | 8015 | dev_err(np->device, "EEPROM read timeout frame[%llx]\n", |
a3138df9 DM |
8016 | (unsigned long long) frame); |
8017 | return -ENODEV; | |
8018 | } | |
8019 | ||
8020 | frame = nr64(ESPC_PIO_STAT); | |
8021 | return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT; | |
8022 | } | |
8023 | ||
8024 | static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off) | |
8025 | { | |
8026 | int err = niu_pci_eeprom_read(np, off); | |
8027 | u16 val; | |
8028 | ||
8029 | if (err < 0) | |
8030 | return err; | |
8031 | val = (err << 8); | |
8032 | err = niu_pci_eeprom_read(np, off + 1); | |
8033 | if (err < 0) | |
8034 | return err; | |
8035 | val |= (err & 0xff); | |
8036 | ||
8037 | return val; | |
8038 | } | |
8039 | ||
8040 | static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off) | |
8041 | { | |
8042 | int err = niu_pci_eeprom_read(np, off); | |
8043 | u16 val; | |
8044 | ||
8045 | if (err < 0) | |
8046 | return err; | |
8047 | ||
8048 | val = (err & 0xff); | |
8049 | err = niu_pci_eeprom_read(np, off + 1); | |
8050 | if (err < 0) | |
8051 | return err; | |
8052 | ||
8053 | val |= (err & 0xff) << 8; | |
8054 | ||
8055 | return val; | |
8056 | } | |
8057 | ||
8058 | static int __devinit niu_pci_vpd_get_propname(struct niu *np, | |
8059 | u32 off, | |
8060 | char *namebuf, | |
8061 | int namebuf_len) | |
8062 | { | |
8063 | int i; | |
8064 | ||
8065 | for (i = 0; i < namebuf_len; i++) { | |
8066 | int err = niu_pci_eeprom_read(np, off + i); | |
8067 | if (err < 0) | |
8068 | return err; | |
8069 | *namebuf++ = err; | |
8070 | if (!err) | |
8071 | break; | |
8072 | } | |
8073 | if (i >= namebuf_len) | |
8074 | return -EINVAL; | |
8075 | ||
8076 | return i + 1; | |
8077 | } | |
8078 | ||
8079 | static void __devinit niu_vpd_parse_version(struct niu *np) | |
8080 | { | |
8081 | struct niu_vpd *vpd = &np->vpd; | |
8082 | int len = strlen(vpd->version) + 1; | |
8083 | const char *s = vpd->version; | |
8084 | int i; | |
8085 | ||
8086 | for (i = 0; i < len - 5; i++) { | |
9ea2bdab | 8087 | if (!strncmp(s + i, "FCode ", 6)) |
a3138df9 DM |
8088 | break; |
8089 | } | |
8090 | if (i >= len - 5) | |
8091 | return; | |
8092 | ||
8093 | s += i + 5; | |
8094 | sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor); | |
8095 | ||
f10a1f2e JP |
8096 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8097 | "VPD_SCAN: FCODE major(%d) minor(%d)\n", | |
8098 | vpd->fcode_major, vpd->fcode_minor); | |
a3138df9 DM |
8099 | if (vpd->fcode_major > NIU_VPD_MIN_MAJOR || |
8100 | (vpd->fcode_major == NIU_VPD_MIN_MAJOR && | |
8101 | vpd->fcode_minor >= NIU_VPD_MIN_MINOR)) | |
8102 | np->flags |= NIU_FLAGS_VPD_VALID; | |
8103 | } | |
8104 | ||
8105 | /* ESPC_PIO_EN_ENABLE must be set */ | |
8106 | static int __devinit niu_pci_vpd_scan_props(struct niu *np, | |
8107 | u32 start, u32 end) | |
8108 | { | |
8109 | unsigned int found_mask = 0; | |
8110 | #define FOUND_MASK_MODEL 0x00000001 | |
8111 | #define FOUND_MASK_BMODEL 0x00000002 | |
8112 | #define FOUND_MASK_VERS 0x00000004 | |
8113 | #define FOUND_MASK_MAC 0x00000008 | |
8114 | #define FOUND_MASK_NMAC 0x00000010 | |
8115 | #define FOUND_MASK_PHY 0x00000020 | |
8116 | #define FOUND_MASK_ALL 0x0000003f | |
8117 | ||
f10a1f2e JP |
8118 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8119 | "VPD_SCAN: start[%x] end[%x]\n", start, end); | |
a3138df9 DM |
8120 | while (start < end) { |
8121 | int len, err, instance, type, prop_len; | |
8122 | char namebuf[64]; | |
8123 | u8 *prop_buf; | |
8124 | int max_len; | |
8125 | ||
8126 | if (found_mask == FOUND_MASK_ALL) { | |
8127 | niu_vpd_parse_version(np); | |
8128 | return 1; | |
8129 | } | |
8130 | ||
8131 | err = niu_pci_eeprom_read(np, start + 2); | |
8132 | if (err < 0) | |
8133 | return err; | |
8134 | len = err; | |
8135 | start += 3; | |
8136 | ||
8137 | instance = niu_pci_eeprom_read(np, start); | |
8138 | type = niu_pci_eeprom_read(np, start + 3); | |
8139 | prop_len = niu_pci_eeprom_read(np, start + 4); | |
8140 | err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64); | |
8141 | if (err < 0) | |
8142 | return err; | |
8143 | ||
8144 | prop_buf = NULL; | |
8145 | max_len = 0; | |
8146 | if (!strcmp(namebuf, "model")) { | |
8147 | prop_buf = np->vpd.model; | |
8148 | max_len = NIU_VPD_MODEL_MAX; | |
8149 | found_mask |= FOUND_MASK_MODEL; | |
8150 | } else if (!strcmp(namebuf, "board-model")) { | |
8151 | prop_buf = np->vpd.board_model; | |
8152 | max_len = NIU_VPD_BD_MODEL_MAX; | |
8153 | found_mask |= FOUND_MASK_BMODEL; | |
8154 | } else if (!strcmp(namebuf, "version")) { | |
8155 | prop_buf = np->vpd.version; | |
8156 | max_len = NIU_VPD_VERSION_MAX; | |
8157 | found_mask |= FOUND_MASK_VERS; | |
8158 | } else if (!strcmp(namebuf, "local-mac-address")) { | |
8159 | prop_buf = np->vpd.local_mac; | |
8160 | max_len = ETH_ALEN; | |
8161 | found_mask |= FOUND_MASK_MAC; | |
8162 | } else if (!strcmp(namebuf, "num-mac-addresses")) { | |
8163 | prop_buf = &np->vpd.mac_num; | |
8164 | max_len = 1; | |
8165 | found_mask |= FOUND_MASK_NMAC; | |
8166 | } else if (!strcmp(namebuf, "phy-type")) { | |
8167 | prop_buf = np->vpd.phy_type; | |
8168 | max_len = NIU_VPD_PHY_TYPE_MAX; | |
8169 | found_mask |= FOUND_MASK_PHY; | |
8170 | } | |
8171 | ||
8172 | if (max_len && prop_len > max_len) { | |
f10a1f2e | 8173 | dev_err(np->device, "Property '%s' length (%d) is too long\n", namebuf, prop_len); |
a3138df9 DM |
8174 | return -EINVAL; |
8175 | } | |
8176 | ||
8177 | if (prop_buf) { | |
8178 | u32 off = start + 5 + err; | |
8179 | int i; | |
8180 | ||
f10a1f2e JP |
8181 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8182 | "VPD_SCAN: Reading in property [%s] len[%d]\n", | |
8183 | namebuf, prop_len); | |
a3138df9 DM |
8184 | for (i = 0; i < prop_len; i++) |
8185 | *prop_buf++ = niu_pci_eeprom_read(np, off + i); | |
8186 | } | |
8187 | ||
8188 | start += len; | |
8189 | } | |
8190 | ||
8191 | return 0; | |
8192 | } | |
8193 | ||
8194 | /* ESPC_PIO_EN_ENABLE must be set */ | |
8195 | static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start) | |
8196 | { | |
8197 | u32 offset; | |
8198 | int err; | |
8199 | ||
8200 | err = niu_pci_eeprom_read16_swp(np, start + 1); | |
8201 | if (err < 0) | |
8202 | return; | |
8203 | ||
8204 | offset = err + 3; | |
8205 | ||
8206 | while (start + offset < ESPC_EEPROM_SIZE) { | |
8207 | u32 here = start + offset; | |
8208 | u32 end; | |
8209 | ||
8210 | err = niu_pci_eeprom_read(np, here); | |
8211 | if (err != 0x90) | |
8212 | return; | |
8213 | ||
8214 | err = niu_pci_eeprom_read16_swp(np, here + 1); | |
8215 | if (err < 0) | |
8216 | return; | |
8217 | ||
8218 | here = start + offset + 3; | |
8219 | end = start + offset + err; | |
8220 | ||
8221 | offset += err; | |
8222 | ||
8223 | err = niu_pci_vpd_scan_props(np, here, end); | |
8224 | if (err < 0 || err == 1) | |
8225 | return; | |
8226 | } | |
8227 | } | |
8228 | ||
8229 | /* ESPC_PIO_EN_ENABLE must be set */ | |
8230 | static u32 __devinit niu_pci_vpd_offset(struct niu *np) | |
8231 | { | |
8232 | u32 start = 0, end = ESPC_EEPROM_SIZE, ret; | |
8233 | int err; | |
8234 | ||
8235 | while (start < end) { | |
8236 | ret = start; | |
8237 | ||
8238 | /* ROM header signature? */ | |
8239 | err = niu_pci_eeprom_read16(np, start + 0); | |
8240 | if (err != 0x55aa) | |
8241 | return 0; | |
8242 | ||
8243 | /* Apply offset to PCI data structure. */ | |
8244 | err = niu_pci_eeprom_read16(np, start + 23); | |
8245 | if (err < 0) | |
8246 | return 0; | |
8247 | start += err; | |
8248 | ||
8249 | /* Check for "PCIR" signature. */ | |
8250 | err = niu_pci_eeprom_read16(np, start + 0); | |
8251 | if (err != 0x5043) | |
8252 | return 0; | |
8253 | err = niu_pci_eeprom_read16(np, start + 2); | |
8254 | if (err != 0x4952) | |
8255 | return 0; | |
8256 | ||
8257 | /* Check for OBP image type. */ | |
8258 | err = niu_pci_eeprom_read(np, start + 20); | |
8259 | if (err < 0) | |
8260 | return 0; | |
8261 | if (err != 0x01) { | |
8262 | err = niu_pci_eeprom_read(np, ret + 2); | |
8263 | if (err < 0) | |
8264 | return 0; | |
8265 | ||
8266 | start = ret + (err * 512); | |
8267 | continue; | |
8268 | } | |
8269 | ||
8270 | err = niu_pci_eeprom_read16_swp(np, start + 8); | |
8271 | if (err < 0) | |
8272 | return err; | |
8273 | ret += err; | |
8274 | ||
8275 | err = niu_pci_eeprom_read(np, ret + 0); | |
8276 | if (err != 0x82) | |
8277 | return 0; | |
8278 | ||
8279 | return ret; | |
8280 | } | |
8281 | ||
8282 | return 0; | |
8283 | } | |
8284 | ||
8285 | static int __devinit niu_phy_type_prop_decode(struct niu *np, | |
8286 | const char *phy_prop) | |
8287 | { | |
8288 | if (!strcmp(phy_prop, "mif")) { | |
8289 | /* 1G copper, MII */ | |
8290 | np->flags &= ~(NIU_FLAGS_FIBER | | |
8291 | NIU_FLAGS_10G); | |
8292 | np->mac_xcvr = MAC_XCVR_MII; | |
8293 | } else if (!strcmp(phy_prop, "xgf")) { | |
8294 | /* 10G fiber, XPCS */ | |
8295 | np->flags |= (NIU_FLAGS_10G | | |
8296 | NIU_FLAGS_FIBER); | |
8297 | np->mac_xcvr = MAC_XCVR_XPCS; | |
8298 | } else if (!strcmp(phy_prop, "pcs")) { | |
8299 | /* 1G fiber, PCS */ | |
8300 | np->flags &= ~NIU_FLAGS_10G; | |
8301 | np->flags |= NIU_FLAGS_FIBER; | |
8302 | np->mac_xcvr = MAC_XCVR_PCS; | |
8303 | } else if (!strcmp(phy_prop, "xgc")) { | |
8304 | /* 10G copper, XPCS */ | |
8305 | np->flags |= NIU_FLAGS_10G; | |
8306 | np->flags &= ~NIU_FLAGS_FIBER; | |
8307 | np->mac_xcvr = MAC_XCVR_XPCS; | |
e3e081e1 SB |
8308 | } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) { |
8309 | /* 10G Serdes or 1G Serdes, default to 10G */ | |
8310 | np->flags |= NIU_FLAGS_10G; | |
8311 | np->flags &= ~NIU_FLAGS_FIBER; | |
8312 | np->flags |= NIU_FLAGS_XCVR_SERDES; | |
8313 | np->mac_xcvr = MAC_XCVR_XPCS; | |
a3138df9 DM |
8314 | } else { |
8315 | return -EINVAL; | |
8316 | } | |
8317 | return 0; | |
8318 | } | |
8319 | ||
7f7c4072 MW |
8320 | static int niu_pci_vpd_get_nports(struct niu *np) |
8321 | { | |
8322 | int ports = 0; | |
8323 | ||
f9af8574 MW |
8324 | if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) || |
8325 | (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) || | |
8326 | (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) || | |
8327 | (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) || | |
8328 | (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) { | |
7f7c4072 | 8329 | ports = 4; |
f9af8574 MW |
8330 | } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) || |
8331 | (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) || | |
8332 | (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) || | |
8333 | (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) { | |
7f7c4072 MW |
8334 | ports = 2; |
8335 | } | |
8336 | ||
8337 | return ports; | |
8338 | } | |
8339 | ||
a3138df9 DM |
8340 | static void __devinit niu_pci_vpd_validate(struct niu *np) |
8341 | { | |
8342 | struct net_device *dev = np->dev; | |
8343 | struct niu_vpd *vpd = &np->vpd; | |
8344 | u8 val8; | |
8345 | ||
8346 | if (!is_valid_ether_addr(&vpd->local_mac[0])) { | |
f10a1f2e | 8347 | dev_err(np->device, "VPD MAC invalid, falling back to SPROM\n"); |
a3138df9 DM |
8348 | |
8349 | np->flags &= ~NIU_FLAGS_VPD_VALID; | |
8350 | return; | |
8351 | } | |
8352 | ||
f9af8574 MW |
8353 | if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) || |
8354 | !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) { | |
5fbd7e24 MW |
8355 | np->flags |= NIU_FLAGS_10G; |
8356 | np->flags &= ~NIU_FLAGS_FIBER; | |
8357 | np->flags |= NIU_FLAGS_XCVR_SERDES; | |
8358 | np->mac_xcvr = MAC_XCVR_PCS; | |
8359 | if (np->port > 1) { | |
8360 | np->flags |= NIU_FLAGS_FIBER; | |
8361 | np->flags &= ~NIU_FLAGS_10G; | |
8362 | } | |
8363 | if (np->flags & NIU_FLAGS_10G) | |
f10a1f2e | 8364 | np->mac_xcvr = MAC_XCVR_XPCS; |
f9af8574 | 8365 | } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) { |
a5d6ab56 MW |
8366 | np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER | |
8367 | NIU_FLAGS_HOTPLUG_PHY); | |
5fbd7e24 | 8368 | } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) { |
f10a1f2e | 8369 | dev_err(np->device, "Illegal phy string [%s]\n", |
a3138df9 | 8370 | np->vpd.phy_type); |
f10a1f2e | 8371 | dev_err(np->device, "Falling back to SPROM\n"); |
a3138df9 DM |
8372 | np->flags &= ~NIU_FLAGS_VPD_VALID; |
8373 | return; | |
8374 | } | |
8375 | ||
8376 | memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN); | |
8377 | ||
8378 | val8 = dev->perm_addr[5]; | |
8379 | dev->perm_addr[5] += np->port; | |
8380 | if (dev->perm_addr[5] < val8) | |
8381 | dev->perm_addr[4]++; | |
8382 | ||
8383 | memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len); | |
8384 | } | |
8385 | ||
8386 | static int __devinit niu_pci_probe_sprom(struct niu *np) | |
8387 | { | |
8388 | struct net_device *dev = np->dev; | |
8389 | int len, i; | |
8390 | u64 val, sum; | |
8391 | u8 val8; | |
8392 | ||
8393 | val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ); | |
8394 | val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT; | |
8395 | len = val / 4; | |
8396 | ||
8397 | np->eeprom_len = len; | |
8398 | ||
f10a1f2e JP |
8399 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8400 | "SPROM: Image size %llu\n", (unsigned long long)val); | |
a3138df9 DM |
8401 | |
8402 | sum = 0; | |
8403 | for (i = 0; i < len; i++) { | |
8404 | val = nr64(ESPC_NCR(i)); | |
8405 | sum += (val >> 0) & 0xff; | |
8406 | sum += (val >> 8) & 0xff; | |
8407 | sum += (val >> 16) & 0xff; | |
8408 | sum += (val >> 24) & 0xff; | |
8409 | } | |
f10a1f2e JP |
8410 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8411 | "SPROM: Checksum %x\n", (int)(sum & 0xff)); | |
a3138df9 | 8412 | if ((sum & 0xff) != 0xab) { |
f10a1f2e | 8413 | dev_err(np->device, "Bad SPROM checksum (%x, should be 0xab)\n", (int)(sum & 0xff)); |
a3138df9 DM |
8414 | return -EINVAL; |
8415 | } | |
8416 | ||
8417 | val = nr64(ESPC_PHY_TYPE); | |
8418 | switch (np->port) { | |
8419 | case 0: | |
a9d41192 | 8420 | val8 = (val & ESPC_PHY_TYPE_PORT0) >> |
a3138df9 DM |
8421 | ESPC_PHY_TYPE_PORT0_SHIFT; |
8422 | break; | |
8423 | case 1: | |
a9d41192 | 8424 | val8 = (val & ESPC_PHY_TYPE_PORT1) >> |
a3138df9 DM |
8425 | ESPC_PHY_TYPE_PORT1_SHIFT; |
8426 | break; | |
8427 | case 2: | |
a9d41192 | 8428 | val8 = (val & ESPC_PHY_TYPE_PORT2) >> |
a3138df9 DM |
8429 | ESPC_PHY_TYPE_PORT2_SHIFT; |
8430 | break; | |
8431 | case 3: | |
a9d41192 | 8432 | val8 = (val & ESPC_PHY_TYPE_PORT3) >> |
a3138df9 DM |
8433 | ESPC_PHY_TYPE_PORT3_SHIFT; |
8434 | break; | |
8435 | default: | |
f10a1f2e | 8436 | dev_err(np->device, "Bogus port number %u\n", |
a3138df9 DM |
8437 | np->port); |
8438 | return -EINVAL; | |
8439 | } | |
f10a1f2e JP |
8440 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8441 | "SPROM: PHY type %x\n", val8); | |
a3138df9 | 8442 | |
a9d41192 | 8443 | switch (val8) { |
a3138df9 DM |
8444 | case ESPC_PHY_TYPE_1G_COPPER: |
8445 | /* 1G copper, MII */ | |
8446 | np->flags &= ~(NIU_FLAGS_FIBER | | |
8447 | NIU_FLAGS_10G); | |
8448 | np->mac_xcvr = MAC_XCVR_MII; | |
8449 | break; | |
8450 | ||
8451 | case ESPC_PHY_TYPE_1G_FIBER: | |
8452 | /* 1G fiber, PCS */ | |
8453 | np->flags &= ~NIU_FLAGS_10G; | |
8454 | np->flags |= NIU_FLAGS_FIBER; | |
8455 | np->mac_xcvr = MAC_XCVR_PCS; | |
8456 | break; | |
8457 | ||
8458 | case ESPC_PHY_TYPE_10G_COPPER: | |
8459 | /* 10G copper, XPCS */ | |
8460 | np->flags |= NIU_FLAGS_10G; | |
8461 | np->flags &= ~NIU_FLAGS_FIBER; | |
8462 | np->mac_xcvr = MAC_XCVR_XPCS; | |
8463 | break; | |
8464 | ||
8465 | case ESPC_PHY_TYPE_10G_FIBER: | |
8466 | /* 10G fiber, XPCS */ | |
8467 | np->flags |= (NIU_FLAGS_10G | | |
8468 | NIU_FLAGS_FIBER); | |
8469 | np->mac_xcvr = MAC_XCVR_XPCS; | |
8470 | break; | |
8471 | ||
8472 | default: | |
f10a1f2e | 8473 | dev_err(np->device, "Bogus SPROM phy type %u\n", val8); |
a3138df9 DM |
8474 | return -EINVAL; |
8475 | } | |
8476 | ||
8477 | val = nr64(ESPC_MAC_ADDR0); | |
f10a1f2e JP |
8478 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8479 | "SPROM: MAC_ADDR0[%08llx]\n", (unsigned long long)val); | |
a3138df9 DM |
8480 | dev->perm_addr[0] = (val >> 0) & 0xff; |
8481 | dev->perm_addr[1] = (val >> 8) & 0xff; | |
8482 | dev->perm_addr[2] = (val >> 16) & 0xff; | |
8483 | dev->perm_addr[3] = (val >> 24) & 0xff; | |
8484 | ||
8485 | val = nr64(ESPC_MAC_ADDR1); | |
f10a1f2e JP |
8486 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8487 | "SPROM: MAC_ADDR1[%08llx]\n", (unsigned long long)val); | |
a3138df9 DM |
8488 | dev->perm_addr[4] = (val >> 0) & 0xff; |
8489 | dev->perm_addr[5] = (val >> 8) & 0xff; | |
8490 | ||
8491 | if (!is_valid_ether_addr(&dev->perm_addr[0])) { | |
f10a1f2e JP |
8492 | dev_err(np->device, "SPROM MAC address invalid [ %pM ]\n", |
8493 | dev->perm_addr); | |
a3138df9 DM |
8494 | return -EINVAL; |
8495 | } | |
8496 | ||
8497 | val8 = dev->perm_addr[5]; | |
8498 | dev->perm_addr[5] += np->port; | |
8499 | if (dev->perm_addr[5] < val8) | |
8500 | dev->perm_addr[4]++; | |
8501 | ||
8502 | memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len); | |
8503 | ||
8504 | val = nr64(ESPC_MOD_STR_LEN); | |
f10a1f2e JP |
8505 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8506 | "SPROM: MOD_STR_LEN[%llu]\n", (unsigned long long)val); | |
e6a5fdf5 | 8507 | if (val >= 8 * 4) |
a3138df9 DM |
8508 | return -EINVAL; |
8509 | ||
8510 | for (i = 0; i < val; i += 4) { | |
8511 | u64 tmp = nr64(ESPC_NCR(5 + (i / 4))); | |
8512 | ||
8513 | np->vpd.model[i + 3] = (tmp >> 0) & 0xff; | |
8514 | np->vpd.model[i + 2] = (tmp >> 8) & 0xff; | |
8515 | np->vpd.model[i + 1] = (tmp >> 16) & 0xff; | |
8516 | np->vpd.model[i + 0] = (tmp >> 24) & 0xff; | |
8517 | } | |
8518 | np->vpd.model[val] = '\0'; | |
8519 | ||
8520 | val = nr64(ESPC_BD_MOD_STR_LEN); | |
f10a1f2e JP |
8521 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8522 | "SPROM: BD_MOD_STR_LEN[%llu]\n", (unsigned long long)val); | |
e6a5fdf5 | 8523 | if (val >= 4 * 4) |
a3138df9 DM |
8524 | return -EINVAL; |
8525 | ||
8526 | for (i = 0; i < val; i += 4) { | |
8527 | u64 tmp = nr64(ESPC_NCR(14 + (i / 4))); | |
8528 | ||
8529 | np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff; | |
8530 | np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff; | |
8531 | np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff; | |
8532 | np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff; | |
8533 | } | |
8534 | np->vpd.board_model[val] = '\0'; | |
8535 | ||
8536 | np->vpd.mac_num = | |
8537 | nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL; | |
f10a1f2e JP |
8538 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
8539 | "SPROM: NUM_PORTS_MACS[%d]\n", np->vpd.mac_num); | |
a3138df9 DM |
8540 | |
8541 | return 0; | |
8542 | } | |
8543 | ||
8544 | static int __devinit niu_get_and_validate_port(struct niu *np) | |
8545 | { | |
8546 | struct niu_parent *parent = np->parent; | |
8547 | ||
8548 | if (np->port <= 1) | |
8549 | np->flags |= NIU_FLAGS_XMAC; | |
8550 | ||
8551 | if (!parent->num_ports) { | |
8552 | if (parent->plat_type == PLAT_TYPE_NIU) { | |
8553 | parent->num_ports = 2; | |
8554 | } else { | |
7f7c4072 MW |
8555 | parent->num_ports = niu_pci_vpd_get_nports(np); |
8556 | if (!parent->num_ports) { | |
8557 | /* Fall back to SPROM as last resort. | |
8558 | * This will fail on most cards. | |
8559 | */ | |
8560 | parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) & | |
8561 | ESPC_NUM_PORTS_MACS_VAL; | |
8562 | ||
be0c007a DM |
8563 | /* All of the current probing methods fail on |
8564 | * Maramba on-board parts. | |
8565 | */ | |
7f7c4072 | 8566 | if (!parent->num_ports) |
be0c007a | 8567 | parent->num_ports = 4; |
7f7c4072 | 8568 | } |
a3138df9 DM |
8569 | } |
8570 | } | |
8571 | ||
a3138df9 DM |
8572 | if (np->port >= parent->num_ports) |
8573 | return -ENODEV; | |
8574 | ||
8575 | return 0; | |
8576 | } | |
8577 | ||
8578 | static int __devinit phy_record(struct niu_parent *parent, | |
8579 | struct phy_probe_info *p, | |
8580 | int dev_id_1, int dev_id_2, u8 phy_port, | |
8581 | int type) | |
8582 | { | |
8583 | u32 id = (dev_id_1 << 16) | dev_id_2; | |
8584 | u8 idx; | |
8585 | ||
8586 | if (dev_id_1 < 0 || dev_id_2 < 0) | |
8587 | return 0; | |
8588 | if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) { | |
b0de8e40 | 8589 | if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) && |
a5d6ab56 MW |
8590 | ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011) && |
8591 | ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8706)) | |
a3138df9 DM |
8592 | return 0; |
8593 | } else { | |
8594 | if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R) | |
8595 | return 0; | |
8596 | } | |
8597 | ||
8598 | pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n", | |
8599 | parent->index, id, | |
f10a1f2e JP |
8600 | type == PHY_TYPE_PMA_PMD ? "PMA/PMD" : |
8601 | type == PHY_TYPE_PCS ? "PCS" : "MII", | |
a3138df9 DM |
8602 | phy_port); |
8603 | ||
8604 | if (p->cur[type] >= NIU_MAX_PORTS) { | |
f10a1f2e | 8605 | pr_err("Too many PHY ports\n"); |
a3138df9 DM |
8606 | return -EINVAL; |
8607 | } | |
8608 | idx = p->cur[type]; | |
8609 | p->phy_id[type][idx] = id; | |
8610 | p->phy_port[type][idx] = phy_port; | |
8611 | p->cur[type] = idx + 1; | |
8612 | return 0; | |
8613 | } | |
8614 | ||
8615 | static int __devinit port_has_10g(struct phy_probe_info *p, int port) | |
8616 | { | |
8617 | int i; | |
8618 | ||
8619 | for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) { | |
8620 | if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port) | |
8621 | return 1; | |
8622 | } | |
8623 | for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) { | |
8624 | if (p->phy_port[PHY_TYPE_PCS][i] == port) | |
8625 | return 1; | |
8626 | } | |
8627 | ||
8628 | return 0; | |
8629 | } | |
8630 | ||
8631 | static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest) | |
8632 | { | |
8633 | int port, cnt; | |
8634 | ||
8635 | cnt = 0; | |
8636 | *lowest = 32; | |
8637 | for (port = 8; port < 32; port++) { | |
8638 | if (port_has_10g(p, port)) { | |
8639 | if (!cnt) | |
8640 | *lowest = port; | |
8641 | cnt++; | |
8642 | } | |
8643 | } | |
8644 | ||
8645 | return cnt; | |
8646 | } | |
8647 | ||
8648 | static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest) | |
8649 | { | |
8650 | *lowest = 32; | |
8651 | if (p->cur[PHY_TYPE_MII]) | |
8652 | *lowest = p->phy_port[PHY_TYPE_MII][0]; | |
8653 | ||
8654 | return p->cur[PHY_TYPE_MII]; | |
8655 | } | |
8656 | ||
8657 | static void __devinit niu_n2_divide_channels(struct niu_parent *parent) | |
8658 | { | |
8659 | int num_ports = parent->num_ports; | |
8660 | int i; | |
8661 | ||
8662 | for (i = 0; i < num_ports; i++) { | |
8663 | parent->rxchan_per_port[i] = (16 / num_ports); | |
8664 | parent->txchan_per_port[i] = (16 / num_ports); | |
8665 | ||
f10a1f2e | 8666 | pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n", |
a3138df9 DM |
8667 | parent->index, i, |
8668 | parent->rxchan_per_port[i], | |
8669 | parent->txchan_per_port[i]); | |
8670 | } | |
8671 | } | |
8672 | ||
8673 | static void __devinit niu_divide_channels(struct niu_parent *parent, | |
8674 | int num_10g, int num_1g) | |
8675 | { | |
8676 | int num_ports = parent->num_ports; | |
8677 | int rx_chans_per_10g, rx_chans_per_1g; | |
8678 | int tx_chans_per_10g, tx_chans_per_1g; | |
8679 | int i, tot_rx, tot_tx; | |
8680 | ||
8681 | if (!num_10g || !num_1g) { | |
8682 | rx_chans_per_10g = rx_chans_per_1g = | |
8683 | (NIU_NUM_RXCHAN / num_ports); | |
8684 | tx_chans_per_10g = tx_chans_per_1g = | |
8685 | (NIU_NUM_TXCHAN / num_ports); | |
8686 | } else { | |
8687 | rx_chans_per_1g = NIU_NUM_RXCHAN / 8; | |
8688 | rx_chans_per_10g = (NIU_NUM_RXCHAN - | |
8689 | (rx_chans_per_1g * num_1g)) / | |
8690 | num_10g; | |
8691 | ||
8692 | tx_chans_per_1g = NIU_NUM_TXCHAN / 6; | |
8693 | tx_chans_per_10g = (NIU_NUM_TXCHAN - | |
8694 | (tx_chans_per_1g * num_1g)) / | |
8695 | num_10g; | |
8696 | } | |
8697 | ||
8698 | tot_rx = tot_tx = 0; | |
8699 | for (i = 0; i < num_ports; i++) { | |
8700 | int type = phy_decode(parent->port_phy, i); | |
8701 | ||
8702 | if (type == PORT_TYPE_10G) { | |
8703 | parent->rxchan_per_port[i] = rx_chans_per_10g; | |
8704 | parent->txchan_per_port[i] = tx_chans_per_10g; | |
8705 | } else { | |
8706 | parent->rxchan_per_port[i] = rx_chans_per_1g; | |
8707 | parent->txchan_per_port[i] = tx_chans_per_1g; | |
8708 | } | |
f10a1f2e | 8709 | pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n", |
a3138df9 DM |
8710 | parent->index, i, |
8711 | parent->rxchan_per_port[i], | |
8712 | parent->txchan_per_port[i]); | |
8713 | tot_rx += parent->rxchan_per_port[i]; | |
8714 | tot_tx += parent->txchan_per_port[i]; | |
8715 | } | |
8716 | ||
8717 | if (tot_rx > NIU_NUM_RXCHAN) { | |
f10a1f2e | 8718 | pr_err("niu%d: Too many RX channels (%d), resetting to one per port\n", |
a3138df9 DM |
8719 | parent->index, tot_rx); |
8720 | for (i = 0; i < num_ports; i++) | |
8721 | parent->rxchan_per_port[i] = 1; | |
8722 | } | |
8723 | if (tot_tx > NIU_NUM_TXCHAN) { | |
f10a1f2e | 8724 | pr_err("niu%d: Too many TX channels (%d), resetting to one per port\n", |
a3138df9 DM |
8725 | parent->index, tot_tx); |
8726 | for (i = 0; i < num_ports; i++) | |
8727 | parent->txchan_per_port[i] = 1; | |
8728 | } | |
8729 | if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) { | |
f10a1f2e JP |
8730 | pr_warning("niu%d: Driver bug, wasted channels, RX[%d] TX[%d]\n", |
8731 | parent->index, tot_rx, tot_tx); | |
a3138df9 DM |
8732 | } |
8733 | } | |
8734 | ||
8735 | static void __devinit niu_divide_rdc_groups(struct niu_parent *parent, | |
8736 | int num_10g, int num_1g) | |
8737 | { | |
8738 | int i, num_ports = parent->num_ports; | |
8739 | int rdc_group, rdc_groups_per_port; | |
8740 | int rdc_channel_base; | |
8741 | ||
8742 | rdc_group = 0; | |
8743 | rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports; | |
8744 | ||
8745 | rdc_channel_base = 0; | |
8746 | ||
8747 | for (i = 0; i < num_ports; i++) { | |
8748 | struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i]; | |
8749 | int grp, num_channels = parent->rxchan_per_port[i]; | |
8750 | int this_channel_offset; | |
8751 | ||
8752 | tp->first_table_num = rdc_group; | |
8753 | tp->num_tables = rdc_groups_per_port; | |
8754 | this_channel_offset = 0; | |
8755 | for (grp = 0; grp < tp->num_tables; grp++) { | |
8756 | struct rdc_table *rt = &tp->tables[grp]; | |
8757 | int slot; | |
8758 | ||
f10a1f2e | 8759 | pr_info("niu%d: Port %d RDC tbl(%d) [ ", |
a3138df9 DM |
8760 | parent->index, i, tp->first_table_num + grp); |
8761 | for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) { | |
8762 | rt->rxdma_channel[slot] = | |
8763 | rdc_channel_base + this_channel_offset; | |
8764 | ||
f10a1f2e | 8765 | pr_cont("%d ", rt->rxdma_channel[slot]); |
a3138df9 DM |
8766 | |
8767 | if (++this_channel_offset == num_channels) | |
8768 | this_channel_offset = 0; | |
8769 | } | |
f10a1f2e | 8770 | pr_cont("]\n"); |
a3138df9 DM |
8771 | } |
8772 | ||
8773 | parent->rdc_default[i] = rdc_channel_base; | |
8774 | ||
8775 | rdc_channel_base += num_channels; | |
8776 | rdc_group += rdc_groups_per_port; | |
8777 | } | |
8778 | } | |
8779 | ||
8780 | static int __devinit fill_phy_probe_info(struct niu *np, | |
8781 | struct niu_parent *parent, | |
8782 | struct phy_probe_info *info) | |
8783 | { | |
8784 | unsigned long flags; | |
8785 | int port, err; | |
8786 | ||
8787 | memset(info, 0, sizeof(*info)); | |
8788 | ||
8789 | /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */ | |
8790 | niu_lock_parent(np, flags); | |
8791 | err = 0; | |
8792 | for (port = 8; port < 32; port++) { | |
8793 | int dev_id_1, dev_id_2; | |
8794 | ||
8795 | dev_id_1 = mdio_read(np, port, | |
8796 | NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1); | |
8797 | dev_id_2 = mdio_read(np, port, | |
8798 | NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2); | |
8799 | err = phy_record(parent, info, dev_id_1, dev_id_2, port, | |
8800 | PHY_TYPE_PMA_PMD); | |
8801 | if (err) | |
8802 | break; | |
8803 | dev_id_1 = mdio_read(np, port, | |
8804 | NIU_PCS_DEV_ADDR, MII_PHYSID1); | |
8805 | dev_id_2 = mdio_read(np, port, | |
8806 | NIU_PCS_DEV_ADDR, MII_PHYSID2); | |
8807 | err = phy_record(parent, info, dev_id_1, dev_id_2, port, | |
8808 | PHY_TYPE_PCS); | |
8809 | if (err) | |
8810 | break; | |
8811 | dev_id_1 = mii_read(np, port, MII_PHYSID1); | |
8812 | dev_id_2 = mii_read(np, port, MII_PHYSID2); | |
8813 | err = phy_record(parent, info, dev_id_1, dev_id_2, port, | |
8814 | PHY_TYPE_MII); | |
8815 | if (err) | |
8816 | break; | |
8817 | } | |
8818 | niu_unlock_parent(np, flags); | |
8819 | ||
8820 | return err; | |
8821 | } | |
8822 | ||
8823 | static int __devinit walk_phys(struct niu *np, struct niu_parent *parent) | |
8824 | { | |
8825 | struct phy_probe_info *info = &parent->phy_probe_info; | |
8826 | int lowest_10g, lowest_1g; | |
8827 | int num_10g, num_1g; | |
8828 | u32 val; | |
8829 | int err; | |
8830 | ||
e3e081e1 SB |
8831 | num_10g = num_1g = 0; |
8832 | ||
f9af8574 MW |
8833 | if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) || |
8834 | !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) { | |
5fbd7e24 MW |
8835 | num_10g = 0; |
8836 | num_1g = 2; | |
8837 | parent->plat_type = PLAT_TYPE_ATCA_CP3220; | |
8838 | parent->num_ports = 4; | |
8839 | val = (phy_encode(PORT_TYPE_1G, 0) | | |
8840 | phy_encode(PORT_TYPE_1G, 1) | | |
a3138df9 DM |
8841 | phy_encode(PORT_TYPE_1G, 2) | |
8842 | phy_encode(PORT_TYPE_1G, 3)); | |
f9af8574 | 8843 | } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) { |
a5d6ab56 MW |
8844 | num_10g = 2; |
8845 | num_1g = 0; | |
8846 | parent->num_ports = 2; | |
8847 | val = (phy_encode(PORT_TYPE_10G, 0) | | |
8848 | phy_encode(PORT_TYPE_10G, 1)); | |
e3e081e1 SB |
8849 | } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) && |
8850 | (parent->plat_type == PLAT_TYPE_NIU)) { | |
8851 | /* this is the Monza case */ | |
8852 | if (np->flags & NIU_FLAGS_10G) { | |
8853 | val = (phy_encode(PORT_TYPE_10G, 0) | | |
8854 | phy_encode(PORT_TYPE_10G, 1)); | |
8855 | } else { | |
8856 | val = (phy_encode(PORT_TYPE_1G, 0) | | |
8857 | phy_encode(PORT_TYPE_1G, 1)); | |
8858 | } | |
5fbd7e24 MW |
8859 | } else { |
8860 | err = fill_phy_probe_info(np, parent, info); | |
8861 | if (err) | |
8862 | return err; | |
a3138df9 | 8863 | |
5fbd7e24 MW |
8864 | num_10g = count_10g_ports(info, &lowest_10g); |
8865 | num_1g = count_1g_ports(info, &lowest_1g); | |
a3138df9 | 8866 | |
5fbd7e24 MW |
8867 | switch ((num_10g << 4) | num_1g) { |
8868 | case 0x24: | |
8869 | if (lowest_1g == 10) | |
8870 | parent->plat_type = PLAT_TYPE_VF_P0; | |
8871 | else if (lowest_1g == 26) | |
8872 | parent->plat_type = PLAT_TYPE_VF_P1; | |
8873 | else | |
8874 | goto unknown_vg_1g_port; | |
a3138df9 | 8875 | |
5fbd7e24 MW |
8876 | /* fallthru */ |
8877 | case 0x22: | |
a3138df9 | 8878 | val = (phy_encode(PORT_TYPE_10G, 0) | |
a3138df9 DM |
8879 | phy_encode(PORT_TYPE_10G, 1) | |
8880 | phy_encode(PORT_TYPE_1G, 2) | | |
8881 | phy_encode(PORT_TYPE_1G, 3)); | |
5fbd7e24 | 8882 | break; |
a3138df9 | 8883 | |
5fbd7e24 MW |
8884 | case 0x20: |
8885 | val = (phy_encode(PORT_TYPE_10G, 0) | | |
8886 | phy_encode(PORT_TYPE_10G, 1)); | |
8887 | break; | |
a3138df9 | 8888 | |
5fbd7e24 MW |
8889 | case 0x10: |
8890 | val = phy_encode(PORT_TYPE_10G, np->port); | |
8891 | break; | |
a3138df9 | 8892 | |
5fbd7e24 MW |
8893 | case 0x14: |
8894 | if (lowest_1g == 10) | |
8895 | parent->plat_type = PLAT_TYPE_VF_P0; | |
8896 | else if (lowest_1g == 26) | |
8897 | parent->plat_type = PLAT_TYPE_VF_P1; | |
8898 | else | |
8899 | goto unknown_vg_1g_port; | |
8900 | ||
8901 | /* fallthru */ | |
8902 | case 0x13: | |
8903 | if ((lowest_10g & 0x7) == 0) | |
8904 | val = (phy_encode(PORT_TYPE_10G, 0) | | |
8905 | phy_encode(PORT_TYPE_1G, 1) | | |
8906 | phy_encode(PORT_TYPE_1G, 2) | | |
8907 | phy_encode(PORT_TYPE_1G, 3)); | |
8908 | else | |
8909 | val = (phy_encode(PORT_TYPE_1G, 0) | | |
8910 | phy_encode(PORT_TYPE_10G, 1) | | |
8911 | phy_encode(PORT_TYPE_1G, 2) | | |
8912 | phy_encode(PORT_TYPE_1G, 3)); | |
8913 | break; | |
8914 | ||
8915 | case 0x04: | |
8916 | if (lowest_1g == 10) | |
8917 | parent->plat_type = PLAT_TYPE_VF_P0; | |
8918 | else if (lowest_1g == 26) | |
8919 | parent->plat_type = PLAT_TYPE_VF_P1; | |
8920 | else | |
8921 | goto unknown_vg_1g_port; | |
8922 | ||
8923 | val = (phy_encode(PORT_TYPE_1G, 0) | | |
8924 | phy_encode(PORT_TYPE_1G, 1) | | |
8925 | phy_encode(PORT_TYPE_1G, 2) | | |
8926 | phy_encode(PORT_TYPE_1G, 3)); | |
8927 | break; | |
8928 | ||
8929 | default: | |
f10a1f2e | 8930 | pr_err("Unsupported port config 10G[%d] 1G[%d]\n", |
5fbd7e24 MW |
8931 | num_10g, num_1g); |
8932 | return -EINVAL; | |
8933 | } | |
a3138df9 DM |
8934 | } |
8935 | ||
8936 | parent->port_phy = val; | |
8937 | ||
8938 | if (parent->plat_type == PLAT_TYPE_NIU) | |
8939 | niu_n2_divide_channels(parent); | |
8940 | else | |
8941 | niu_divide_channels(parent, num_10g, num_1g); | |
8942 | ||
8943 | niu_divide_rdc_groups(parent, num_10g, num_1g); | |
8944 | ||
8945 | return 0; | |
8946 | ||
8947 | unknown_vg_1g_port: | |
f10a1f2e | 8948 | pr_err("Cannot identify platform type, 1gport=%d\n", lowest_1g); |
a3138df9 DM |
8949 | return -EINVAL; |
8950 | } | |
8951 | ||
8952 | static int __devinit niu_probe_ports(struct niu *np) | |
8953 | { | |
8954 | struct niu_parent *parent = np->parent; | |
8955 | int err, i; | |
8956 | ||
a3138df9 DM |
8957 | if (parent->port_phy == PORT_PHY_UNKNOWN) { |
8958 | err = walk_phys(np, parent); | |
8959 | if (err) | |
8960 | return err; | |
8961 | ||
8962 | niu_set_ldg_timer_res(np, 2); | |
8963 | for (i = 0; i <= LDN_MAX; i++) | |
8964 | niu_ldn_irq_enable(np, i, 0); | |
8965 | } | |
8966 | ||
8967 | if (parent->port_phy == PORT_PHY_INVALID) | |
8968 | return -EINVAL; | |
8969 | ||
8970 | return 0; | |
8971 | } | |
8972 | ||
8973 | static int __devinit niu_classifier_swstate_init(struct niu *np) | |
8974 | { | |
8975 | struct niu_classifier *cp = &np->clas; | |
8976 | ||
2d96cf8c SB |
8977 | cp->tcam_top = (u16) np->port; |
8978 | cp->tcam_sz = np->parent->tcam_num_entries / np->parent->num_ports; | |
a3138df9 DM |
8979 | cp->h1_init = 0xffffffff; |
8980 | cp->h2_init = 0xffff; | |
8981 | ||
8982 | return fflp_early_init(np); | |
8983 | } | |
8984 | ||
8985 | static void __devinit niu_link_config_init(struct niu *np) | |
8986 | { | |
8987 | struct niu_link_config *lp = &np->link_config; | |
8988 | ||
8989 | lp->advertising = (ADVERTISED_10baseT_Half | | |
8990 | ADVERTISED_10baseT_Full | | |
8991 | ADVERTISED_100baseT_Half | | |
8992 | ADVERTISED_100baseT_Full | | |
8993 | ADVERTISED_1000baseT_Half | | |
8994 | ADVERTISED_1000baseT_Full | | |
8995 | ADVERTISED_10000baseT_Full | | |
8996 | ADVERTISED_Autoneg); | |
8997 | lp->speed = lp->active_speed = SPEED_INVALID; | |
38bb045d CB |
8998 | lp->duplex = DUPLEX_FULL; |
8999 | lp->active_duplex = DUPLEX_INVALID; | |
9000 | lp->autoneg = 1; | |
a3138df9 DM |
9001 | #if 0 |
9002 | lp->loopback_mode = LOOPBACK_MAC; | |
9003 | lp->active_speed = SPEED_10000; | |
9004 | lp->active_duplex = DUPLEX_FULL; | |
9005 | #else | |
9006 | lp->loopback_mode = LOOPBACK_DISABLED; | |
9007 | #endif | |
9008 | } | |
9009 | ||
9010 | static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np) | |
9011 | { | |
9012 | switch (np->port) { | |
9013 | case 0: | |
9014 | np->mac_regs = np->regs + XMAC_PORT0_OFF; | |
9015 | np->ipp_off = 0x00000; | |
9016 | np->pcs_off = 0x04000; | |
9017 | np->xpcs_off = 0x02000; | |
9018 | break; | |
9019 | ||
9020 | case 1: | |
9021 | np->mac_regs = np->regs + XMAC_PORT1_OFF; | |
9022 | np->ipp_off = 0x08000; | |
9023 | np->pcs_off = 0x0a000; | |
9024 | np->xpcs_off = 0x08000; | |
9025 | break; | |
9026 | ||
9027 | case 2: | |
9028 | np->mac_regs = np->regs + BMAC_PORT2_OFF; | |
9029 | np->ipp_off = 0x04000; | |
9030 | np->pcs_off = 0x0e000; | |
9031 | np->xpcs_off = ~0UL; | |
9032 | break; | |
9033 | ||
9034 | case 3: | |
9035 | np->mac_regs = np->regs + BMAC_PORT3_OFF; | |
9036 | np->ipp_off = 0x0c000; | |
9037 | np->pcs_off = 0x12000; | |
9038 | np->xpcs_off = ~0UL; | |
9039 | break; | |
9040 | ||
9041 | default: | |
f10a1f2e | 9042 | dev_err(np->device, "Port %u is invalid, cannot compute MAC block offset\n", np->port); |
a3138df9 DM |
9043 | return -EINVAL; |
9044 | } | |
9045 | ||
9046 | return 0; | |
9047 | } | |
9048 | ||
9049 | static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map) | |
9050 | { | |
9051 | struct msix_entry msi_vec[NIU_NUM_LDG]; | |
9052 | struct niu_parent *parent = np->parent; | |
9053 | struct pci_dev *pdev = np->pdev; | |
9054 | int i, num_irqs, err; | |
9055 | u8 first_ldg; | |
9056 | ||
9057 | first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port; | |
9058 | for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++) | |
9059 | ldg_num_map[i] = first_ldg + i; | |
9060 | ||
9061 | num_irqs = (parent->rxchan_per_port[np->port] + | |
9062 | parent->txchan_per_port[np->port] + | |
9063 | (np->port == 0 ? 3 : 1)); | |
9064 | BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports)); | |
9065 | ||
9066 | retry: | |
9067 | for (i = 0; i < num_irqs; i++) { | |
9068 | msi_vec[i].vector = 0; | |
9069 | msi_vec[i].entry = i; | |
9070 | } | |
9071 | ||
9072 | err = pci_enable_msix(pdev, msi_vec, num_irqs); | |
9073 | if (err < 0) { | |
9074 | np->flags &= ~NIU_FLAGS_MSIX; | |
9075 | return; | |
9076 | } | |
9077 | if (err > 0) { | |
9078 | num_irqs = err; | |
9079 | goto retry; | |
9080 | } | |
9081 | ||
9082 | np->flags |= NIU_FLAGS_MSIX; | |
9083 | for (i = 0; i < num_irqs; i++) | |
9084 | np->ldg[i].irq = msi_vec[i].vector; | |
9085 | np->num_ldg = num_irqs; | |
9086 | } | |
9087 | ||
9088 | static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map) | |
9089 | { | |
9090 | #ifdef CONFIG_SPARC64 | |
9091 | struct of_device *op = np->op; | |
9092 | const u32 *int_prop; | |
9093 | int i; | |
9094 | ||
9095 | int_prop = of_get_property(op->node, "interrupts", NULL); | |
9096 | if (!int_prop) | |
9097 | return -ENODEV; | |
9098 | ||
9099 | for (i = 0; i < op->num_irqs; i++) { | |
9100 | ldg_num_map[i] = int_prop[i]; | |
9101 | np->ldg[i].irq = op->irqs[i]; | |
9102 | } | |
9103 | ||
9104 | np->num_ldg = op->num_irqs; | |
9105 | ||
9106 | return 0; | |
9107 | #else | |
9108 | return -EINVAL; | |
9109 | #endif | |
9110 | } | |
9111 | ||
9112 | static int __devinit niu_ldg_init(struct niu *np) | |
9113 | { | |
9114 | struct niu_parent *parent = np->parent; | |
9115 | u8 ldg_num_map[NIU_NUM_LDG]; | |
9116 | int first_chan, num_chan; | |
9117 | int i, err, ldg_rotor; | |
9118 | u8 port; | |
9119 | ||
9120 | np->num_ldg = 1; | |
9121 | np->ldg[0].irq = np->dev->irq; | |
9122 | if (parent->plat_type == PLAT_TYPE_NIU) { | |
9123 | err = niu_n2_irq_init(np, ldg_num_map); | |
9124 | if (err) | |
9125 | return err; | |
9126 | } else | |
9127 | niu_try_msix(np, ldg_num_map); | |
9128 | ||
9129 | port = np->port; | |
9130 | for (i = 0; i < np->num_ldg; i++) { | |
9131 | struct niu_ldg *lp = &np->ldg[i]; | |
9132 | ||
9133 | netif_napi_add(np->dev, &lp->napi, niu_poll, 64); | |
9134 | ||
9135 | lp->np = np; | |
9136 | lp->ldg_num = ldg_num_map[i]; | |
9137 | lp->timer = 2; /* XXX */ | |
9138 | ||
9139 | /* On N2 NIU the firmware has setup the SID mappings so they go | |
9140 | * to the correct values that will route the LDG to the proper | |
9141 | * interrupt in the NCU interrupt table. | |
9142 | */ | |
9143 | if (np->parent->plat_type != PLAT_TYPE_NIU) { | |
9144 | err = niu_set_ldg_sid(np, lp->ldg_num, port, i); | |
9145 | if (err) | |
9146 | return err; | |
9147 | } | |
9148 | } | |
9149 | ||
9150 | /* We adopt the LDG assignment ordering used by the N2 NIU | |
9151 | * 'interrupt' properties because that simplifies a lot of | |
9152 | * things. This ordering is: | |
9153 | * | |
9154 | * MAC | |
9155 | * MIF (if port zero) | |
9156 | * SYSERR (if port zero) | |
9157 | * RX channels | |
9158 | * TX channels | |
9159 | */ | |
9160 | ||
9161 | ldg_rotor = 0; | |
9162 | ||
9163 | err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor], | |
9164 | LDN_MAC(port)); | |
9165 | if (err) | |
9166 | return err; | |
9167 | ||
9168 | ldg_rotor++; | |
9169 | if (ldg_rotor == np->num_ldg) | |
9170 | ldg_rotor = 0; | |
9171 | ||
9172 | if (port == 0) { | |
9173 | err = niu_ldg_assign_ldn(np, parent, | |
9174 | ldg_num_map[ldg_rotor], | |
9175 | LDN_MIF); | |
9176 | if (err) | |
9177 | return err; | |
9178 | ||
9179 | ldg_rotor++; | |
9180 | if (ldg_rotor == np->num_ldg) | |
9181 | ldg_rotor = 0; | |
9182 | ||
9183 | err = niu_ldg_assign_ldn(np, parent, | |
9184 | ldg_num_map[ldg_rotor], | |
9185 | LDN_DEVICE_ERROR); | |
9186 | if (err) | |
9187 | return err; | |
9188 | ||
9189 | ldg_rotor++; | |
9190 | if (ldg_rotor == np->num_ldg) | |
9191 | ldg_rotor = 0; | |
9192 | ||
9193 | } | |
9194 | ||
9195 | first_chan = 0; | |
9196 | for (i = 0; i < port; i++) | |
9197 | first_chan += parent->rxchan_per_port[port]; | |
9198 | num_chan = parent->rxchan_per_port[port]; | |
9199 | ||
9200 | for (i = first_chan; i < (first_chan + num_chan); i++) { | |
9201 | err = niu_ldg_assign_ldn(np, parent, | |
9202 | ldg_num_map[ldg_rotor], | |
9203 | LDN_RXDMA(i)); | |
9204 | if (err) | |
9205 | return err; | |
9206 | ldg_rotor++; | |
9207 | if (ldg_rotor == np->num_ldg) | |
9208 | ldg_rotor = 0; | |
9209 | } | |
9210 | ||
9211 | first_chan = 0; | |
9212 | for (i = 0; i < port; i++) | |
9213 | first_chan += parent->txchan_per_port[port]; | |
9214 | num_chan = parent->txchan_per_port[port]; | |
9215 | for (i = first_chan; i < (first_chan + num_chan); i++) { | |
9216 | err = niu_ldg_assign_ldn(np, parent, | |
9217 | ldg_num_map[ldg_rotor], | |
9218 | LDN_TXDMA(i)); | |
9219 | if (err) | |
9220 | return err; | |
9221 | ldg_rotor++; | |
9222 | if (ldg_rotor == np->num_ldg) | |
9223 | ldg_rotor = 0; | |
9224 | } | |
9225 | ||
9226 | return 0; | |
9227 | } | |
9228 | ||
9229 | static void __devexit niu_ldg_free(struct niu *np) | |
9230 | { | |
9231 | if (np->flags & NIU_FLAGS_MSIX) | |
9232 | pci_disable_msix(np->pdev); | |
9233 | } | |
9234 | ||
9235 | static int __devinit niu_get_of_props(struct niu *np) | |
9236 | { | |
9237 | #ifdef CONFIG_SPARC64 | |
9238 | struct net_device *dev = np->dev; | |
9239 | struct device_node *dp; | |
9240 | const char *phy_type; | |
9241 | const u8 *mac_addr; | |
f9af8574 | 9242 | const char *model; |
a3138df9 DM |
9243 | int prop_len; |
9244 | ||
9245 | if (np->parent->plat_type == PLAT_TYPE_NIU) | |
9246 | dp = np->op->node; | |
9247 | else | |
9248 | dp = pci_device_to_OF_node(np->pdev); | |
9249 | ||
9250 | phy_type = of_get_property(dp, "phy-type", &prop_len); | |
9251 | if (!phy_type) { | |
f10a1f2e JP |
9252 | netdev_err(dev, "%s: OF node lacks phy-type property\n", |
9253 | dp->full_name); | |
a3138df9 DM |
9254 | return -EINVAL; |
9255 | } | |
9256 | ||
9257 | if (!strcmp(phy_type, "none")) | |
9258 | return -ENODEV; | |
9259 | ||
9260 | strcpy(np->vpd.phy_type, phy_type); | |
9261 | ||
9262 | if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) { | |
f10a1f2e JP |
9263 | netdev_err(dev, "%s: Illegal phy string [%s]\n", |
9264 | dp->full_name, np->vpd.phy_type); | |
a3138df9 DM |
9265 | return -EINVAL; |
9266 | } | |
9267 | ||
9268 | mac_addr = of_get_property(dp, "local-mac-address", &prop_len); | |
9269 | if (!mac_addr) { | |
f10a1f2e JP |
9270 | netdev_err(dev, "%s: OF node lacks local-mac-address property\n", |
9271 | dp->full_name); | |
a3138df9 DM |
9272 | return -EINVAL; |
9273 | } | |
9274 | if (prop_len != dev->addr_len) { | |
f10a1f2e JP |
9275 | netdev_err(dev, "%s: OF MAC address prop len (%d) is wrong\n", |
9276 | dp->full_name, prop_len); | |
a3138df9 DM |
9277 | } |
9278 | memcpy(dev->perm_addr, mac_addr, dev->addr_len); | |
9279 | if (!is_valid_ether_addr(&dev->perm_addr[0])) { | |
f10a1f2e JP |
9280 | netdev_err(dev, "%s: OF MAC address is invalid\n", |
9281 | dp->full_name); | |
9282 | netdev_err(dev, "%s: [ %pM ]\n", dp->full_name, dev->perm_addr); | |
a3138df9 DM |
9283 | return -EINVAL; |
9284 | } | |
9285 | ||
9286 | memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len); | |
f9af8574 MW |
9287 | |
9288 | model = of_get_property(dp, "model", &prop_len); | |
9289 | ||
9290 | if (model) | |
9291 | strcpy(np->vpd.model, model); | |
a3138df9 | 9292 | |
9c5cd670 TC |
9293 | if (of_find_property(dp, "hot-swappable-phy", &prop_len)) { |
9294 | np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER | | |
9295 | NIU_FLAGS_HOTPLUG_PHY); | |
9296 | } | |
9297 | ||
a3138df9 DM |
9298 | return 0; |
9299 | #else | |
9300 | return -EINVAL; | |
9301 | #endif | |
9302 | } | |
9303 | ||
9304 | static int __devinit niu_get_invariants(struct niu *np) | |
9305 | { | |
9306 | int err, have_props; | |
9307 | u32 offset; | |
9308 | ||
9309 | err = niu_get_of_props(np); | |
9310 | if (err == -ENODEV) | |
9311 | return err; | |
9312 | ||
9313 | have_props = !err; | |
9314 | ||
a3138df9 DM |
9315 | err = niu_init_mac_ipp_pcs_base(np); |
9316 | if (err) | |
9317 | return err; | |
9318 | ||
7f7c4072 MW |
9319 | if (have_props) { |
9320 | err = niu_get_and_validate_port(np); | |
9321 | if (err) | |
9322 | return err; | |
9323 | ||
9324 | } else { | |
a3138df9 DM |
9325 | if (np->parent->plat_type == PLAT_TYPE_NIU) |
9326 | return -EINVAL; | |
9327 | ||
9328 | nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE); | |
9329 | offset = niu_pci_vpd_offset(np); | |
f10a1f2e JP |
9330 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
9331 | "%s() VPD offset [%08x]\n", __func__, offset); | |
a3138df9 DM |
9332 | if (offset) |
9333 | niu_pci_vpd_fetch(np, offset); | |
9334 | nw64(ESPC_PIO_EN, 0); | |
9335 | ||
7f7c4072 | 9336 | if (np->flags & NIU_FLAGS_VPD_VALID) { |
a3138df9 | 9337 | niu_pci_vpd_validate(np); |
7f7c4072 MW |
9338 | err = niu_get_and_validate_port(np); |
9339 | if (err) | |
9340 | return err; | |
9341 | } | |
a3138df9 DM |
9342 | |
9343 | if (!(np->flags & NIU_FLAGS_VPD_VALID)) { | |
7f7c4072 MW |
9344 | err = niu_get_and_validate_port(np); |
9345 | if (err) | |
9346 | return err; | |
a3138df9 DM |
9347 | err = niu_pci_probe_sprom(np); |
9348 | if (err) | |
9349 | return err; | |
9350 | } | |
9351 | } | |
9352 | ||
9353 | err = niu_probe_ports(np); | |
9354 | if (err) | |
9355 | return err; | |
9356 | ||
9357 | niu_ldg_init(np); | |
9358 | ||
9359 | niu_classifier_swstate_init(np); | |
9360 | niu_link_config_init(np); | |
9361 | ||
9362 | err = niu_determine_phy_disposition(np); | |
9363 | if (!err) | |
9364 | err = niu_init_link(np); | |
9365 | ||
9366 | return err; | |
9367 | } | |
9368 | ||
9369 | static LIST_HEAD(niu_parent_list); | |
9370 | static DEFINE_MUTEX(niu_parent_lock); | |
9371 | static int niu_parent_index; | |
9372 | ||
9373 | static ssize_t show_port_phy(struct device *dev, | |
9374 | struct device_attribute *attr, char *buf) | |
9375 | { | |
9376 | struct platform_device *plat_dev = to_platform_device(dev); | |
9377 | struct niu_parent *p = plat_dev->dev.platform_data; | |
9378 | u32 port_phy = p->port_phy; | |
9379 | char *orig_buf = buf; | |
9380 | int i; | |
9381 | ||
9382 | if (port_phy == PORT_PHY_UNKNOWN || | |
9383 | port_phy == PORT_PHY_INVALID) | |
9384 | return 0; | |
9385 | ||
9386 | for (i = 0; i < p->num_ports; i++) { | |
9387 | const char *type_str; | |
9388 | int type; | |
9389 | ||
9390 | type = phy_decode(port_phy, i); | |
9391 | if (type == PORT_TYPE_10G) | |
9392 | type_str = "10G"; | |
9393 | else | |
9394 | type_str = "1G"; | |
9395 | buf += sprintf(buf, | |
9396 | (i == 0) ? "%s" : " %s", | |
9397 | type_str); | |
9398 | } | |
9399 | buf += sprintf(buf, "\n"); | |
9400 | return buf - orig_buf; | |
9401 | } | |
9402 | ||
9403 | static ssize_t show_plat_type(struct device *dev, | |
9404 | struct device_attribute *attr, char *buf) | |
9405 | { | |
9406 | struct platform_device *plat_dev = to_platform_device(dev); | |
9407 | struct niu_parent *p = plat_dev->dev.platform_data; | |
9408 | const char *type_str; | |
9409 | ||
9410 | switch (p->plat_type) { | |
9411 | case PLAT_TYPE_ATLAS: | |
9412 | type_str = "atlas"; | |
9413 | break; | |
9414 | case PLAT_TYPE_NIU: | |
9415 | type_str = "niu"; | |
9416 | break; | |
9417 | case PLAT_TYPE_VF_P0: | |
9418 | type_str = "vf_p0"; | |
9419 | break; | |
9420 | case PLAT_TYPE_VF_P1: | |
9421 | type_str = "vf_p1"; | |
9422 | break; | |
9423 | default: | |
9424 | type_str = "unknown"; | |
9425 | break; | |
9426 | } | |
9427 | ||
9428 | return sprintf(buf, "%s\n", type_str); | |
9429 | } | |
9430 | ||
9431 | static ssize_t __show_chan_per_port(struct device *dev, | |
9432 | struct device_attribute *attr, char *buf, | |
9433 | int rx) | |
9434 | { | |
9435 | struct platform_device *plat_dev = to_platform_device(dev); | |
9436 | struct niu_parent *p = plat_dev->dev.platform_data; | |
9437 | char *orig_buf = buf; | |
9438 | u8 *arr; | |
9439 | int i; | |
9440 | ||
9441 | arr = (rx ? p->rxchan_per_port : p->txchan_per_port); | |
9442 | ||
9443 | for (i = 0; i < p->num_ports; i++) { | |
9444 | buf += sprintf(buf, | |
9445 | (i == 0) ? "%d" : " %d", | |
9446 | arr[i]); | |
9447 | } | |
9448 | buf += sprintf(buf, "\n"); | |
9449 | ||
9450 | return buf - orig_buf; | |
9451 | } | |
9452 | ||
9453 | static ssize_t show_rxchan_per_port(struct device *dev, | |
9454 | struct device_attribute *attr, char *buf) | |
9455 | { | |
9456 | return __show_chan_per_port(dev, attr, buf, 1); | |
9457 | } | |
9458 | ||
9459 | static ssize_t show_txchan_per_port(struct device *dev, | |
9460 | struct device_attribute *attr, char *buf) | |
9461 | { | |
9462 | return __show_chan_per_port(dev, attr, buf, 1); | |
9463 | } | |
9464 | ||
9465 | static ssize_t show_num_ports(struct device *dev, | |
9466 | struct device_attribute *attr, char *buf) | |
9467 | { | |
9468 | struct platform_device *plat_dev = to_platform_device(dev); | |
9469 | struct niu_parent *p = plat_dev->dev.platform_data; | |
9470 | ||
9471 | return sprintf(buf, "%d\n", p->num_ports); | |
9472 | } | |
9473 | ||
9474 | static struct device_attribute niu_parent_attributes[] = { | |
9475 | __ATTR(port_phy, S_IRUGO, show_port_phy, NULL), | |
9476 | __ATTR(plat_type, S_IRUGO, show_plat_type, NULL), | |
9477 | __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL), | |
9478 | __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL), | |
9479 | __ATTR(num_ports, S_IRUGO, show_num_ports, NULL), | |
9480 | {} | |
9481 | }; | |
9482 | ||
9483 | static struct niu_parent * __devinit niu_new_parent(struct niu *np, | |
9484 | union niu_parent_id *id, | |
9485 | u8 ptype) | |
9486 | { | |
9487 | struct platform_device *plat_dev; | |
9488 | struct niu_parent *p; | |
9489 | int i; | |
9490 | ||
a3138df9 DM |
9491 | plat_dev = platform_device_register_simple("niu", niu_parent_index, |
9492 | NULL, 0); | |
58f3e0a8 | 9493 | if (IS_ERR(plat_dev)) |
a3138df9 DM |
9494 | return NULL; |
9495 | ||
9496 | for (i = 0; attr_name(niu_parent_attributes[i]); i++) { | |
9497 | int err = device_create_file(&plat_dev->dev, | |
9498 | &niu_parent_attributes[i]); | |
9499 | if (err) | |
9500 | goto fail_unregister; | |
9501 | } | |
9502 | ||
9503 | p = kzalloc(sizeof(*p), GFP_KERNEL); | |
9504 | if (!p) | |
9505 | goto fail_unregister; | |
9506 | ||
9507 | p->index = niu_parent_index++; | |
9508 | ||
9509 | plat_dev->dev.platform_data = p; | |
9510 | p->plat_dev = plat_dev; | |
9511 | ||
9512 | memcpy(&p->id, id, sizeof(*id)); | |
9513 | p->plat_type = ptype; | |
9514 | INIT_LIST_HEAD(&p->list); | |
9515 | atomic_set(&p->refcnt, 0); | |
9516 | list_add(&p->list, &niu_parent_list); | |
9517 | spin_lock_init(&p->lock); | |
9518 | ||
9519 | p->rxdma_clock_divider = 7500; | |
9520 | ||
9521 | p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES; | |
9522 | if (p->plat_type == PLAT_TYPE_NIU) | |
9523 | p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES; | |
9524 | ||
9525 | for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) { | |
9526 | int index = i - CLASS_CODE_USER_PROG1; | |
9527 | ||
9528 | p->tcam_key[index] = TCAM_KEY_TSEL; | |
9529 | p->flow_key[index] = (FLOW_KEY_IPSA | | |
9530 | FLOW_KEY_IPDA | | |
9531 | FLOW_KEY_PROTO | | |
9532 | (FLOW_KEY_L4_BYTE12 << | |
9533 | FLOW_KEY_L4_0_SHIFT) | | |
9534 | (FLOW_KEY_L4_BYTE12 << | |
9535 | FLOW_KEY_L4_1_SHIFT)); | |
9536 | } | |
9537 | ||
9538 | for (i = 0; i < LDN_MAX + 1; i++) | |
9539 | p->ldg_map[i] = LDG_INVALID; | |
9540 | ||
9541 | return p; | |
9542 | ||
9543 | fail_unregister: | |
9544 | platform_device_unregister(plat_dev); | |
9545 | return NULL; | |
9546 | } | |
9547 | ||
9548 | static struct niu_parent * __devinit niu_get_parent(struct niu *np, | |
9549 | union niu_parent_id *id, | |
9550 | u8 ptype) | |
9551 | { | |
9552 | struct niu_parent *p, *tmp; | |
9553 | int port = np->port; | |
9554 | ||
a3138df9 DM |
9555 | mutex_lock(&niu_parent_lock); |
9556 | p = NULL; | |
9557 | list_for_each_entry(tmp, &niu_parent_list, list) { | |
9558 | if (!memcmp(id, &tmp->id, sizeof(*id))) { | |
9559 | p = tmp; | |
9560 | break; | |
9561 | } | |
9562 | } | |
9563 | if (!p) | |
9564 | p = niu_new_parent(np, id, ptype); | |
9565 | ||
9566 | if (p) { | |
9567 | char port_name[6]; | |
9568 | int err; | |
9569 | ||
9570 | sprintf(port_name, "port%d", port); | |
9571 | err = sysfs_create_link(&p->plat_dev->dev.kobj, | |
9572 | &np->device->kobj, | |
9573 | port_name); | |
9574 | if (!err) { | |
9575 | p->ports[port] = np; | |
9576 | atomic_inc(&p->refcnt); | |
9577 | } | |
9578 | } | |
9579 | mutex_unlock(&niu_parent_lock); | |
9580 | ||
9581 | return p; | |
9582 | } | |
9583 | ||
9584 | static void niu_put_parent(struct niu *np) | |
9585 | { | |
9586 | struct niu_parent *p = np->parent; | |
9587 | u8 port = np->port; | |
9588 | char port_name[6]; | |
9589 | ||
9590 | BUG_ON(!p || p->ports[port] != np); | |
9591 | ||
f10a1f2e JP |
9592 | netif_printk(np, probe, KERN_DEBUG, np->dev, |
9593 | "%s() port[%u]\n", __func__, port); | |
a3138df9 DM |
9594 | |
9595 | sprintf(port_name, "port%d", port); | |
9596 | ||
9597 | mutex_lock(&niu_parent_lock); | |
9598 | ||
9599 | sysfs_remove_link(&p->plat_dev->dev.kobj, port_name); | |
9600 | ||
9601 | p->ports[port] = NULL; | |
9602 | np->parent = NULL; | |
9603 | ||
9604 | if (atomic_dec_and_test(&p->refcnt)) { | |
9605 | list_del(&p->list); | |
9606 | platform_device_unregister(p->plat_dev); | |
9607 | } | |
9608 | ||
9609 | mutex_unlock(&niu_parent_lock); | |
9610 | } | |
9611 | ||
9612 | static void *niu_pci_alloc_coherent(struct device *dev, size_t size, | |
9613 | u64 *handle, gfp_t flag) | |
9614 | { | |
9615 | dma_addr_t dh; | |
9616 | void *ret; | |
9617 | ||
9618 | ret = dma_alloc_coherent(dev, size, &dh, flag); | |
9619 | if (ret) | |
9620 | *handle = dh; | |
9621 | return ret; | |
9622 | } | |
9623 | ||
9624 | static void niu_pci_free_coherent(struct device *dev, size_t size, | |
9625 | void *cpu_addr, u64 handle) | |
9626 | { | |
9627 | dma_free_coherent(dev, size, cpu_addr, handle); | |
9628 | } | |
9629 | ||
9630 | static u64 niu_pci_map_page(struct device *dev, struct page *page, | |
9631 | unsigned long offset, size_t size, | |
9632 | enum dma_data_direction direction) | |
9633 | { | |
9634 | return dma_map_page(dev, page, offset, size, direction); | |
9635 | } | |
9636 | ||
9637 | static void niu_pci_unmap_page(struct device *dev, u64 dma_address, | |
9638 | size_t size, enum dma_data_direction direction) | |
9639 | { | |
a08b32df | 9640 | dma_unmap_page(dev, dma_address, size, direction); |
a3138df9 DM |
9641 | } |
9642 | ||
9643 | static u64 niu_pci_map_single(struct device *dev, void *cpu_addr, | |
9644 | size_t size, | |
9645 | enum dma_data_direction direction) | |
9646 | { | |
9647 | return dma_map_single(dev, cpu_addr, size, direction); | |
9648 | } | |
9649 | ||
9650 | static void niu_pci_unmap_single(struct device *dev, u64 dma_address, | |
9651 | size_t size, | |
9652 | enum dma_data_direction direction) | |
9653 | { | |
9654 | dma_unmap_single(dev, dma_address, size, direction); | |
9655 | } | |
9656 | ||
9657 | static const struct niu_ops niu_pci_ops = { | |
9658 | .alloc_coherent = niu_pci_alloc_coherent, | |
9659 | .free_coherent = niu_pci_free_coherent, | |
9660 | .map_page = niu_pci_map_page, | |
9661 | .unmap_page = niu_pci_unmap_page, | |
9662 | .map_single = niu_pci_map_single, | |
9663 | .unmap_single = niu_pci_unmap_single, | |
9664 | }; | |
9665 | ||
9666 | static void __devinit niu_driver_version(void) | |
9667 | { | |
9668 | static int niu_version_printed; | |
9669 | ||
9670 | if (niu_version_printed++ == 0) | |
9671 | pr_info("%s", version); | |
9672 | } | |
9673 | ||
9674 | static struct net_device * __devinit niu_alloc_and_init( | |
9675 | struct device *gen_dev, struct pci_dev *pdev, | |
9676 | struct of_device *op, const struct niu_ops *ops, | |
9677 | u8 port) | |
9678 | { | |
b4c21639 | 9679 | struct net_device *dev; |
a3138df9 DM |
9680 | struct niu *np; |
9681 | ||
b4c21639 | 9682 | dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN); |
a3138df9 | 9683 | if (!dev) { |
f10a1f2e | 9684 | dev_err(gen_dev, "Etherdev alloc failed, aborting\n"); |
a3138df9 DM |
9685 | return NULL; |
9686 | } | |
9687 | ||
9688 | SET_NETDEV_DEV(dev, gen_dev); | |
9689 | ||
9690 | np = netdev_priv(dev); | |
9691 | np->dev = dev; | |
9692 | np->pdev = pdev; | |
9693 | np->op = op; | |
9694 | np->device = gen_dev; | |
9695 | np->ops = ops; | |
9696 | ||
9697 | np->msg_enable = niu_debug; | |
9698 | ||
9699 | spin_lock_init(&np->lock); | |
9700 | INIT_WORK(&np->reset_task, niu_reset_task); | |
9701 | ||
9702 | np->port = port; | |
9703 | ||
9704 | return dev; | |
9705 | } | |
9706 | ||
2c9171d4 SH |
9707 | static const struct net_device_ops niu_netdev_ops = { |
9708 | .ndo_open = niu_open, | |
9709 | .ndo_stop = niu_close, | |
00829823 | 9710 | .ndo_start_xmit = niu_start_xmit, |
2c9171d4 SH |
9711 | .ndo_get_stats = niu_get_stats, |
9712 | .ndo_set_multicast_list = niu_set_rx_mode, | |
9713 | .ndo_validate_addr = eth_validate_addr, | |
9714 | .ndo_set_mac_address = niu_set_mac_addr, | |
9715 | .ndo_do_ioctl = niu_ioctl, | |
9716 | .ndo_tx_timeout = niu_tx_timeout, | |
9717 | .ndo_change_mtu = niu_change_mtu, | |
9718 | }; | |
9719 | ||
a3138df9 DM |
9720 | static void __devinit niu_assign_netdev_ops(struct net_device *dev) |
9721 | { | |
2c9171d4 | 9722 | dev->netdev_ops = &niu_netdev_ops; |
a3138df9 DM |
9723 | dev->ethtool_ops = &niu_ethtool_ops; |
9724 | dev->watchdog_timeo = NIU_TX_TIMEOUT; | |
a3138df9 DM |
9725 | } |
9726 | ||
9727 | static void __devinit niu_device_announce(struct niu *np) | |
9728 | { | |
9729 | struct net_device *dev = np->dev; | |
a3138df9 | 9730 | |
e174961c | 9731 | pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr); |
a3138df9 | 9732 | |
5fbd7e24 MW |
9733 | if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) { |
9734 | pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n", | |
9735 | dev->name, | |
9736 | (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"), | |
9737 | (np->flags & NIU_FLAGS_10G ? "10G" : "1G"), | |
9738 | (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"), | |
9739 | (np->mac_xcvr == MAC_XCVR_MII ? "MII" : | |
9740 | (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")), | |
9741 | np->vpd.phy_type); | |
9742 | } else { | |
9743 | pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n", | |
9744 | dev->name, | |
9745 | (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"), | |
9746 | (np->flags & NIU_FLAGS_10G ? "10G" : "1G"), | |
e3e081e1 SB |
9747 | (np->flags & NIU_FLAGS_FIBER ? "FIBER" : |
9748 | (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" : | |
9749 | "COPPER")), | |
5fbd7e24 MW |
9750 | (np->mac_xcvr == MAC_XCVR_MII ? "MII" : |
9751 | (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")), | |
9752 | np->vpd.phy_type); | |
9753 | } | |
a3138df9 DM |
9754 | } |
9755 | ||
9756 | static int __devinit niu_pci_init_one(struct pci_dev *pdev, | |
9757 | const struct pci_device_id *ent) | |
9758 | { | |
a3138df9 DM |
9759 | union niu_parent_id parent_id; |
9760 | struct net_device *dev; | |
9761 | struct niu *np; | |
9762 | int err, pos; | |
9763 | u64 dma_mask; | |
9764 | u16 val16; | |
9765 | ||
9766 | niu_driver_version(); | |
9767 | ||
9768 | err = pci_enable_device(pdev); | |
9769 | if (err) { | |
f10a1f2e | 9770 | dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n"); |
a3138df9 DM |
9771 | return err; |
9772 | } | |
9773 | ||
9774 | if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) || | |
9775 | !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) { | |
f10a1f2e | 9776 | dev_err(&pdev->dev, "Cannot find proper PCI device base addresses, aborting\n"); |
a3138df9 DM |
9777 | err = -ENODEV; |
9778 | goto err_out_disable_pdev; | |
9779 | } | |
9780 | ||
9781 | err = pci_request_regions(pdev, DRV_MODULE_NAME); | |
9782 | if (err) { | |
f10a1f2e | 9783 | dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n"); |
a3138df9 DM |
9784 | goto err_out_disable_pdev; |
9785 | } | |
9786 | ||
9787 | pos = pci_find_capability(pdev, PCI_CAP_ID_EXP); | |
9788 | if (pos <= 0) { | |
f10a1f2e | 9789 | dev_err(&pdev->dev, "Cannot find PCI Express capability, aborting\n"); |
a3138df9 DM |
9790 | goto err_out_free_res; |
9791 | } | |
9792 | ||
9793 | dev = niu_alloc_and_init(&pdev->dev, pdev, NULL, | |
9794 | &niu_pci_ops, PCI_FUNC(pdev->devfn)); | |
9795 | if (!dev) { | |
9796 | err = -ENOMEM; | |
9797 | goto err_out_free_res; | |
9798 | } | |
9799 | np = netdev_priv(dev); | |
9800 | ||
9801 | memset(&parent_id, 0, sizeof(parent_id)); | |
9802 | parent_id.pci.domain = pci_domain_nr(pdev->bus); | |
9803 | parent_id.pci.bus = pdev->bus->number; | |
9804 | parent_id.pci.device = PCI_SLOT(pdev->devfn); | |
9805 | ||
9806 | np->parent = niu_get_parent(np, &parent_id, | |
9807 | PLAT_TYPE_ATLAS); | |
9808 | if (!np->parent) { | |
9809 | err = -ENOMEM; | |
9810 | goto err_out_free_dev; | |
9811 | } | |
9812 | ||
9813 | pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16); | |
9814 | val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN; | |
9815 | val16 |= (PCI_EXP_DEVCTL_CERE | | |
9816 | PCI_EXP_DEVCTL_NFERE | | |
9817 | PCI_EXP_DEVCTL_FERE | | |
9818 | PCI_EXP_DEVCTL_URRE | | |
9819 | PCI_EXP_DEVCTL_RELAX_EN); | |
9820 | pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16); | |
9821 | ||
8cbd9623 | 9822 | dma_mask = DMA_BIT_MASK(44); |
a3138df9 DM |
9823 | err = pci_set_dma_mask(pdev, dma_mask); |
9824 | if (!err) { | |
9825 | dev->features |= NETIF_F_HIGHDMA; | |
9826 | err = pci_set_consistent_dma_mask(pdev, dma_mask); | |
9827 | if (err) { | |
f10a1f2e | 9828 | dev_err(&pdev->dev, "Unable to obtain 44 bit DMA for consistent allocations, aborting\n"); |
a3138df9 DM |
9829 | goto err_out_release_parent; |
9830 | } | |
9831 | } | |
284901a9 YH |
9832 | if (err || dma_mask == DMA_BIT_MASK(32)) { |
9833 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | |
a3138df9 | 9834 | if (err) { |
f10a1f2e | 9835 | dev_err(&pdev->dev, "No usable DMA configuration, aborting\n"); |
a3138df9 DM |
9836 | goto err_out_release_parent; |
9837 | } | |
9838 | } | |
9839 | ||
9840 | dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM); | |
9841 | ||
19ecb6ba | 9842 | np->regs = pci_ioremap_bar(pdev, 0); |
a3138df9 | 9843 | if (!np->regs) { |
f10a1f2e | 9844 | dev_err(&pdev->dev, "Cannot map device registers, aborting\n"); |
a3138df9 DM |
9845 | err = -ENOMEM; |
9846 | goto err_out_release_parent; | |
9847 | } | |
9848 | ||
9849 | pci_set_master(pdev); | |
9850 | pci_save_state(pdev); | |
9851 | ||
9852 | dev->irq = pdev->irq; | |
9853 | ||
9854 | niu_assign_netdev_ops(dev); | |
9855 | ||
9856 | err = niu_get_invariants(np); | |
9857 | if (err) { | |
9858 | if (err != -ENODEV) | |
f10a1f2e | 9859 | dev_err(&pdev->dev, "Problem fetching invariants of chip, aborting\n"); |
a3138df9 DM |
9860 | goto err_out_iounmap; |
9861 | } | |
9862 | ||
9863 | err = register_netdev(dev); | |
9864 | if (err) { | |
f10a1f2e | 9865 | dev_err(&pdev->dev, "Cannot register net device, aborting\n"); |
a3138df9 DM |
9866 | goto err_out_iounmap; |
9867 | } | |
9868 | ||
9869 | pci_set_drvdata(pdev, dev); | |
9870 | ||
9871 | niu_device_announce(np); | |
9872 | ||
9873 | return 0; | |
9874 | ||
9875 | err_out_iounmap: | |
9876 | if (np->regs) { | |
9877 | iounmap(np->regs); | |
9878 | np->regs = NULL; | |
9879 | } | |
9880 | ||
9881 | err_out_release_parent: | |
9882 | niu_put_parent(np); | |
9883 | ||
9884 | err_out_free_dev: | |
9885 | free_netdev(dev); | |
9886 | ||
9887 | err_out_free_res: | |
9888 | pci_release_regions(pdev); | |
9889 | ||
9890 | err_out_disable_pdev: | |
9891 | pci_disable_device(pdev); | |
9892 | pci_set_drvdata(pdev, NULL); | |
9893 | ||
9894 | return err; | |
9895 | } | |
9896 | ||
9897 | static void __devexit niu_pci_remove_one(struct pci_dev *pdev) | |
9898 | { | |
9899 | struct net_device *dev = pci_get_drvdata(pdev); | |
9900 | ||
9901 | if (dev) { | |
9902 | struct niu *np = netdev_priv(dev); | |
9903 | ||
9904 | unregister_netdev(dev); | |
9905 | if (np->regs) { | |
9906 | iounmap(np->regs); | |
9907 | np->regs = NULL; | |
9908 | } | |
9909 | ||
9910 | niu_ldg_free(np); | |
9911 | ||
9912 | niu_put_parent(np); | |
9913 | ||
9914 | free_netdev(dev); | |
9915 | pci_release_regions(pdev); | |
9916 | pci_disable_device(pdev); | |
9917 | pci_set_drvdata(pdev, NULL); | |
9918 | } | |
9919 | } | |
9920 | ||
9921 | static int niu_suspend(struct pci_dev *pdev, pm_message_t state) | |
9922 | { | |
9923 | struct net_device *dev = pci_get_drvdata(pdev); | |
9924 | struct niu *np = netdev_priv(dev); | |
9925 | unsigned long flags; | |
9926 | ||
9927 | if (!netif_running(dev)) | |
9928 | return 0; | |
9929 | ||
9930 | flush_scheduled_work(); | |
9931 | niu_netif_stop(np); | |
9932 | ||
9933 | del_timer_sync(&np->timer); | |
9934 | ||
9935 | spin_lock_irqsave(&np->lock, flags); | |
9936 | niu_enable_interrupts(np, 0); | |
9937 | spin_unlock_irqrestore(&np->lock, flags); | |
9938 | ||
9939 | netif_device_detach(dev); | |
9940 | ||
9941 | spin_lock_irqsave(&np->lock, flags); | |
9942 | niu_stop_hw(np); | |
9943 | spin_unlock_irqrestore(&np->lock, flags); | |
9944 | ||
9945 | pci_save_state(pdev); | |
9946 | ||
9947 | return 0; | |
9948 | } | |
9949 | ||
9950 | static int niu_resume(struct pci_dev *pdev) | |
9951 | { | |
9952 | struct net_device *dev = pci_get_drvdata(pdev); | |
9953 | struct niu *np = netdev_priv(dev); | |
9954 | unsigned long flags; | |
9955 | int err; | |
9956 | ||
9957 | if (!netif_running(dev)) | |
9958 | return 0; | |
9959 | ||
9960 | pci_restore_state(pdev); | |
9961 | ||
9962 | netif_device_attach(dev); | |
9963 | ||
9964 | spin_lock_irqsave(&np->lock, flags); | |
9965 | ||
9966 | err = niu_init_hw(np); | |
9967 | if (!err) { | |
9968 | np->timer.expires = jiffies + HZ; | |
9969 | add_timer(&np->timer); | |
9970 | niu_netif_start(np); | |
9971 | } | |
9972 | ||
9973 | spin_unlock_irqrestore(&np->lock, flags); | |
9974 | ||
9975 | return err; | |
9976 | } | |
9977 | ||
9978 | static struct pci_driver niu_pci_driver = { | |
9979 | .name = DRV_MODULE_NAME, | |
9980 | .id_table = niu_pci_tbl, | |
9981 | .probe = niu_pci_init_one, | |
9982 | .remove = __devexit_p(niu_pci_remove_one), | |
9983 | .suspend = niu_suspend, | |
9984 | .resume = niu_resume, | |
9985 | }; | |
9986 | ||
9987 | #ifdef CONFIG_SPARC64 | |
9988 | static void *niu_phys_alloc_coherent(struct device *dev, size_t size, | |
9989 | u64 *dma_addr, gfp_t flag) | |
9990 | { | |
9991 | unsigned long order = get_order(size); | |
9992 | unsigned long page = __get_free_pages(flag, order); | |
9993 | ||
9994 | if (page == 0UL) | |
9995 | return NULL; | |
9996 | memset((char *)page, 0, PAGE_SIZE << order); | |
9997 | *dma_addr = __pa(page); | |
9998 | ||
9999 | return (void *) page; | |
10000 | } | |
10001 | ||
10002 | static void niu_phys_free_coherent(struct device *dev, size_t size, | |
10003 | void *cpu_addr, u64 handle) | |
10004 | { | |
10005 | unsigned long order = get_order(size); | |
10006 | ||
10007 | free_pages((unsigned long) cpu_addr, order); | |
10008 | } | |
10009 | ||
10010 | static u64 niu_phys_map_page(struct device *dev, struct page *page, | |
10011 | unsigned long offset, size_t size, | |
10012 | enum dma_data_direction direction) | |
10013 | { | |
10014 | return page_to_phys(page) + offset; | |
10015 | } | |
10016 | ||
10017 | static void niu_phys_unmap_page(struct device *dev, u64 dma_address, | |
10018 | size_t size, enum dma_data_direction direction) | |
10019 | { | |
10020 | /* Nothing to do. */ | |
10021 | } | |
10022 | ||
10023 | static u64 niu_phys_map_single(struct device *dev, void *cpu_addr, | |
10024 | size_t size, | |
10025 | enum dma_data_direction direction) | |
10026 | { | |
10027 | return __pa(cpu_addr); | |
10028 | } | |
10029 | ||
10030 | static void niu_phys_unmap_single(struct device *dev, u64 dma_address, | |
10031 | size_t size, | |
10032 | enum dma_data_direction direction) | |
10033 | { | |
10034 | /* Nothing to do. */ | |
10035 | } | |
10036 | ||
10037 | static const struct niu_ops niu_phys_ops = { | |
10038 | .alloc_coherent = niu_phys_alloc_coherent, | |
10039 | .free_coherent = niu_phys_free_coherent, | |
10040 | .map_page = niu_phys_map_page, | |
10041 | .unmap_page = niu_phys_unmap_page, | |
10042 | .map_single = niu_phys_map_single, | |
10043 | .unmap_single = niu_phys_unmap_single, | |
10044 | }; | |
10045 | ||
a3138df9 DM |
10046 | static int __devinit niu_of_probe(struct of_device *op, |
10047 | const struct of_device_id *match) | |
10048 | { | |
10049 | union niu_parent_id parent_id; | |
10050 | struct net_device *dev; | |
10051 | struct niu *np; | |
10052 | const u32 *reg; | |
10053 | int err; | |
10054 | ||
10055 | niu_driver_version(); | |
10056 | ||
10057 | reg = of_get_property(op->node, "reg", NULL); | |
10058 | if (!reg) { | |
f10a1f2e | 10059 | dev_err(&op->dev, "%s: No 'reg' property, aborting\n", |
a3138df9 DM |
10060 | op->node->full_name); |
10061 | return -ENODEV; | |
10062 | } | |
10063 | ||
10064 | dev = niu_alloc_and_init(&op->dev, NULL, op, | |
10065 | &niu_phys_ops, reg[0] & 0x1); | |
10066 | if (!dev) { | |
10067 | err = -ENOMEM; | |
10068 | goto err_out; | |
10069 | } | |
10070 | np = netdev_priv(dev); | |
10071 | ||
10072 | memset(&parent_id, 0, sizeof(parent_id)); | |
10073 | parent_id.of = of_get_parent(op->node); | |
10074 | ||
10075 | np->parent = niu_get_parent(np, &parent_id, | |
10076 | PLAT_TYPE_NIU); | |
10077 | if (!np->parent) { | |
10078 | err = -ENOMEM; | |
10079 | goto err_out_free_dev; | |
10080 | } | |
10081 | ||
10082 | dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM); | |
10083 | ||
10084 | np->regs = of_ioremap(&op->resource[1], 0, | |
6f0e0135 | 10085 | resource_size(&op->resource[1]), |
a3138df9 DM |
10086 | "niu regs"); |
10087 | if (!np->regs) { | |
f10a1f2e | 10088 | dev_err(&op->dev, "Cannot map device registers, aborting\n"); |
a3138df9 DM |
10089 | err = -ENOMEM; |
10090 | goto err_out_release_parent; | |
10091 | } | |
10092 | ||
10093 | np->vir_regs_1 = of_ioremap(&op->resource[2], 0, | |
6f0e0135 | 10094 | resource_size(&op->resource[2]), |
a3138df9 DM |
10095 | "niu vregs-1"); |
10096 | if (!np->vir_regs_1) { | |
f10a1f2e | 10097 | dev_err(&op->dev, "Cannot map device vir registers 1, aborting\n"); |
a3138df9 DM |
10098 | err = -ENOMEM; |
10099 | goto err_out_iounmap; | |
10100 | } | |
10101 | ||
10102 | np->vir_regs_2 = of_ioremap(&op->resource[3], 0, | |
6f0e0135 | 10103 | resource_size(&op->resource[3]), |
a3138df9 DM |
10104 | "niu vregs-2"); |
10105 | if (!np->vir_regs_2) { | |
f10a1f2e | 10106 | dev_err(&op->dev, "Cannot map device vir registers 2, aborting\n"); |
a3138df9 DM |
10107 | err = -ENOMEM; |
10108 | goto err_out_iounmap; | |
10109 | } | |
10110 | ||
10111 | niu_assign_netdev_ops(dev); | |
10112 | ||
10113 | err = niu_get_invariants(np); | |
10114 | if (err) { | |
10115 | if (err != -ENODEV) | |
f10a1f2e | 10116 | dev_err(&op->dev, "Problem fetching invariants of chip, aborting\n"); |
a3138df9 DM |
10117 | goto err_out_iounmap; |
10118 | } | |
10119 | ||
10120 | err = register_netdev(dev); | |
10121 | if (err) { | |
f10a1f2e | 10122 | dev_err(&op->dev, "Cannot register net device, aborting\n"); |
a3138df9 DM |
10123 | goto err_out_iounmap; |
10124 | } | |
10125 | ||
10126 | dev_set_drvdata(&op->dev, dev); | |
10127 | ||
10128 | niu_device_announce(np); | |
10129 | ||
10130 | return 0; | |
10131 | ||
10132 | err_out_iounmap: | |
10133 | if (np->vir_regs_1) { | |
10134 | of_iounmap(&op->resource[2], np->vir_regs_1, | |
6f0e0135 | 10135 | resource_size(&op->resource[2])); |
a3138df9 DM |
10136 | np->vir_regs_1 = NULL; |
10137 | } | |
10138 | ||
10139 | if (np->vir_regs_2) { | |
10140 | of_iounmap(&op->resource[3], np->vir_regs_2, | |
6f0e0135 | 10141 | resource_size(&op->resource[3])); |
a3138df9 DM |
10142 | np->vir_regs_2 = NULL; |
10143 | } | |
10144 | ||
10145 | if (np->regs) { | |
10146 | of_iounmap(&op->resource[1], np->regs, | |
6f0e0135 | 10147 | resource_size(&op->resource[1])); |
a3138df9 DM |
10148 | np->regs = NULL; |
10149 | } | |
10150 | ||
10151 | err_out_release_parent: | |
10152 | niu_put_parent(np); | |
10153 | ||
10154 | err_out_free_dev: | |
10155 | free_netdev(dev); | |
10156 | ||
10157 | err_out: | |
10158 | return err; | |
10159 | } | |
10160 | ||
10161 | static int __devexit niu_of_remove(struct of_device *op) | |
10162 | { | |
10163 | struct net_device *dev = dev_get_drvdata(&op->dev); | |
10164 | ||
10165 | if (dev) { | |
10166 | struct niu *np = netdev_priv(dev); | |
10167 | ||
10168 | unregister_netdev(dev); | |
10169 | ||
10170 | if (np->vir_regs_1) { | |
10171 | of_iounmap(&op->resource[2], np->vir_regs_1, | |
6f0e0135 | 10172 | resource_size(&op->resource[2])); |
a3138df9 DM |
10173 | np->vir_regs_1 = NULL; |
10174 | } | |
10175 | ||
10176 | if (np->vir_regs_2) { | |
10177 | of_iounmap(&op->resource[3], np->vir_regs_2, | |
6f0e0135 | 10178 | resource_size(&op->resource[3])); |
a3138df9 DM |
10179 | np->vir_regs_2 = NULL; |
10180 | } | |
10181 | ||
10182 | if (np->regs) { | |
10183 | of_iounmap(&op->resource[1], np->regs, | |
6f0e0135 | 10184 | resource_size(&op->resource[1])); |
a3138df9 DM |
10185 | np->regs = NULL; |
10186 | } | |
10187 | ||
10188 | niu_ldg_free(np); | |
10189 | ||
10190 | niu_put_parent(np); | |
10191 | ||
10192 | free_netdev(dev); | |
10193 | dev_set_drvdata(&op->dev, NULL); | |
10194 | } | |
10195 | return 0; | |
10196 | } | |
10197 | ||
fd098316 | 10198 | static const struct of_device_id niu_match[] = { |
a3138df9 DM |
10199 | { |
10200 | .name = "network", | |
10201 | .compatible = "SUNW,niusl", | |
10202 | }, | |
10203 | {}, | |
10204 | }; | |
10205 | MODULE_DEVICE_TABLE(of, niu_match); | |
10206 | ||
10207 | static struct of_platform_driver niu_of_driver = { | |
10208 | .name = "niu", | |
10209 | .match_table = niu_match, | |
10210 | .probe = niu_of_probe, | |
10211 | .remove = __devexit_p(niu_of_remove), | |
10212 | }; | |
10213 | ||
10214 | #endif /* CONFIG_SPARC64 */ | |
10215 | ||
10216 | static int __init niu_init(void) | |
10217 | { | |
10218 | int err = 0; | |
10219 | ||
81429973 | 10220 | BUILD_BUG_ON(PAGE_SIZE < 4 * 1024); |
a3138df9 DM |
10221 | |
10222 | niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT); | |
10223 | ||
10224 | #ifdef CONFIG_SPARC64 | |
10225 | err = of_register_driver(&niu_of_driver, &of_bus_type); | |
10226 | #endif | |
10227 | ||
10228 | if (!err) { | |
10229 | err = pci_register_driver(&niu_pci_driver); | |
10230 | #ifdef CONFIG_SPARC64 | |
10231 | if (err) | |
10232 | of_unregister_driver(&niu_of_driver); | |
10233 | #endif | |
10234 | } | |
10235 | ||
10236 | return err; | |
10237 | } | |
10238 | ||
10239 | static void __exit niu_exit(void) | |
10240 | { | |
10241 | pci_unregister_driver(&niu_pci_driver); | |
10242 | #ifdef CONFIG_SPARC64 | |
10243 | of_unregister_driver(&niu_of_driver); | |
10244 | #endif | |
10245 | } | |
10246 | ||
10247 | module_init(niu_init); | |
10248 | module_exit(niu_exit); |