sfc: add ef100 MAE counter support functions
[linux-block.git] / drivers / net / ethernet / sfc / net_driver.h
CommitLineData
d2912cb1 1/* SPDX-License-Identifier: GPL-2.0-only */
8ceee660 2/****************************************************************************
f7a6d2c4 3 * Driver for Solarflare network controllers and boards
8ceee660 4 * Copyright 2005-2006 Fen Systems Ltd.
f7a6d2c4 5 * Copyright 2005-2013 Solarflare Communications Inc.
8ceee660
BH
6 */
7
8/* Common definitions for all Efx net driver code */
9
10#ifndef EFX_NET_DRIVER_H
11#define EFX_NET_DRIVER_H
12
8ceee660
BH
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/ethtool.h>
16#include <linux/if_vlan.h>
90d683af 17#include <linux/timer.h>
68e7f45e 18#include <linux/mdio.h>
8ceee660
BH
19#include <linux/list.h>
20#include <linux/pci.h>
21#include <linux/device.h>
22#include <linux/highmem.h>
23#include <linux/workqueue.h>
cd2d5b52 24#include <linux/mutex.h>
0d322413 25#include <linux/rwsem.h>
10ed61c4 26#include <linux/vmalloc.h>
45a3fd55 27#include <linux/mtd/mtd.h>
36763266 28#include <net/busy_poll.h>
8c423501 29#include <net/xdp.h>
8ceee660
BH
30
31#include "enum.h"
32#include "bitfield.h"
add72477 33#include "filter.h"
8ceee660 34
8ceee660
BH
35/**************************************************************************
36 *
37 * Build definitions
38 *
39 **************************************************************************/
c5d5f5fd 40
5f3f9d6c 41#ifdef DEBUG
e01b16a7 42#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
8ceee660
BH
43#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
44#else
e01b16a7 45#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
8ceee660
BH
46#define EFX_WARN_ON_PARANOID(x) do {} while (0)
47#endif
48
8ceee660
BH
49/**************************************************************************
50 *
51 * Efx data structures
52 *
53 **************************************************************************/
54
a16e5b24 55#define EFX_MAX_CHANNELS 32U
8ceee660 56#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
cd2d5b52 57#define EFX_EXTRA_CHANNEL_IOV 0
7c236c43
SH
58#define EFX_EXTRA_CHANNEL_PTP 1
59#define EFX_MAX_EXTRA_CHANNELS 2U
8ceee660 60
a4900ac9
BH
61/* Checksum generation is a per-queue option in hardware, so each
62 * queue visible to the networking core is backed by two hardware TX
63 * queues. */
94b274bf
BH
64#define EFX_MAX_TX_TC 2
65#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
044588b9
EC
66#define EFX_TXQ_TYPE_OUTER_CSUM 1 /* Outer checksum offload */
67#define EFX_TXQ_TYPE_INNER_CSUM 2 /* Inner checksum offload */
68#define EFX_TXQ_TYPE_HIGHPRI 4 /* High-priority (for TC) */
69#define EFX_TXQ_TYPES 8
70/* HIGHPRI is Siena-only, and INNER_CSUM is EF10, so no need for both */
12804793
EC
71#define EFX_MAX_TXQ_PER_CHANNEL 4
72#define EFX_MAX_TX_QUEUES (EFX_MAX_TXQ_PER_CHANNEL * EFX_MAX_CHANNELS)
60ac1065 73
85740cdf
BH
74/* Maximum possible MTU the driver supports */
75#define EFX_MAX_MTU (9 * 1024)
76
72a31d85
BK
77/* Minimum MTU, from RFC791 (IP) */
78#define EFX_MIN_MTU 68
79
0ce8df66
EC
80/* Maximum total header length for TSOv2 */
81#define EFX_TSO2_MAX_HDRLEN 208
82
950c54df
BH
83/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
84 * and should be a multiple of the cache line size.
85 */
86#define EFX_RX_USR_BUF_SIZE (2048 - 256)
87
88/* If possible, we should ensure cache line alignment at start and end
89 * of every buffer. Otherwise, we just need to ensure 4-byte
90 * alignment of the network header.
91 */
92#if NET_IP_ALIGN == 0
93#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
94#else
95#define EFX_RX_BUF_ALIGNMENT 4
96#endif
85740cdf 97
86e85bf6
JDB
98/* Non-standard XDP_PACKET_HEADROOM and tailroom to satisfy XDP_REDIRECT and
99 * still fit two standard MTU size packets into a single 4K page.
100 */
101#define EFX_XDP_HEADROOM 128
102#define EFX_XDP_TAILROOM SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
103
7c236c43
SH
104/* Forward declare Precision Time Protocol (PTP) support structure. */
105struct efx_ptp_data;
9ec06595 106struct hwtstamp_config;
7c236c43 107
d4f2cecc
BH
108struct efx_self_tests;
109
8ceee660 110/**
caa75586
BH
111 * struct efx_buffer - A general-purpose DMA buffer
112 * @addr: host base address of the buffer
8ceee660
BH
113 * @dma_addr: DMA base address of the buffer
114 * @len: Buffer length, in bytes
8ceee660 115 *
caa75586
BH
116 * The NIC uses these buffers for its interrupt status registers and
117 * MAC stats dumps.
8ceee660 118 */
caa75586 119struct efx_buffer {
8ceee660
BH
120 void *addr;
121 dma_addr_t dma_addr;
122 unsigned int len;
caa75586
BH
123};
124
125/**
126 * struct efx_special_buffer - DMA buffer entered into buffer table
127 * @buf: Standard &struct efx_buffer
128 * @index: Buffer index within controller;s buffer table
129 * @entries: Number of buffer table entries
130 *
131 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
132 * Event and descriptor rings are addressed via one or more buffer
133 * table entries (and so can be physically non-contiguous, although we
134 * currently do not take advantage of that). On Falcon and Siena we
135 * have to take care of allocating and initialising the entries
136 * ourselves. On later hardware this is managed by the firmware and
137 * @index and @entries are left as 0.
138 */
139struct efx_special_buffer {
140 struct efx_buffer buf;
5bbe2f4f
BH
141 unsigned int index;
142 unsigned int entries;
8ceee660
BH
143};
144
145/**
7668ff9c
BH
146 * struct efx_tx_buffer - buffer state for a TX descriptor
147 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
148 * freed when descriptor completes
8c423501
CM
149 * @xdpf: When @flags & %EFX_TX_BUF_XDP, the XDP frame information; its @data
150 * member is the associated buffer to drop a page reference on.
e1253f39
AM
151 * @option: When @flags & %EFX_TX_BUF_OPTION, an EF10-specific option
152 * descriptor.
8ceee660 153 * @dma_addr: DMA address of the fragment.
7668ff9c 154 * @flags: Flags for allocation and DMA mapping type
8ceee660
BH
155 * @len: Length of this fragment.
156 * This field is zero when the queue slot is empty.
8ceee660 157 * @unmap_len: Length of this fragment to unmap
2acdb92e
AR
158 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
159 * Only valid if @unmap_len != 0.
8ceee660
BH
160 */
161struct efx_tx_buffer {
8c423501
CM
162 union {
163 const struct sk_buff *skb;
164 struct xdp_frame *xdpf;
165 };
ba8977bd 166 union {
e1253f39 167 efx_qword_t option; /* EF10 */
ba8977bd
BH
168 dma_addr_t dma_addr;
169 };
7668ff9c 170 unsigned short flags;
8ceee660 171 unsigned short len;
8ceee660 172 unsigned short unmap_len;
2acdb92e 173 unsigned short dma_offset;
8ceee660 174};
7668ff9c
BH
175#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
176#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
7668ff9c 177#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
ba8977bd 178#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
8c423501 179#define EFX_TX_BUF_XDP 0x20 /* buffer was sent with XDP */
d19a5372 180#define EFX_TX_BUF_TSO_V3 0x40 /* empty buffer for a TSO_V3 descriptor */
02443ab8 181#define EFX_TX_BUF_EFV 0x100 /* buffer was sent from representor */
8ceee660
BH
182
183/**
184 * struct efx_tx_queue - An Efx TX queue
185 *
186 * This is a ring buffer of TX fragments.
187 * Since the TX completion path always executes on the same
188 * CPU and the xmit path can operate on different CPUs,
189 * performance is increased by ensuring that the completion
190 * path and the xmit path operate on different cache lines.
191 * This is particularly important if the xmit path is always
192 * executing on one CPU which is different from the completion
193 * path. There is also a cache line for members which are
194 * read but not written on the fast path.
195 *
196 * @efx: The associated Efx NIC
197 * @queue: DMA queue number
a81dcd85
EC
198 * @label: Label for TX completion events.
199 * Is our index within @channel->tx_queue array.
12804793 200 * @type: configuration type of this TX queue. A bitmask of %EFX_TXQ_TYPE_* flags.
93171b14 201 * @tso_version: Version of TSO in use for this queue.
0ce8df66 202 * @tso_encap: Is encapsulated TSO supported? Supported in TSOv2 on 8000 series.
8ceee660 203 * @channel: The associated channel
c04bfc6b 204 * @core_txq: The networking core TX queue structure
8ceee660 205 * @buffer: The software buffer ring
e9117e50
BK
206 * @cb_page: Array of pages of copy buffers. Carved up according to
207 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
8ceee660 208 * @txd: The hardware descriptor ring
ecc910f5 209 * @ptr_mask: The size of the ring minus 1.
183233be
BH
210 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
211 * Size of the region is efx_piobuf_size.
212 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
94b274bf 213 * @initialised: Has hardware queue been initialised?
b9b603d4 214 * @timestamping: Is timestamping enabled for this channel?
3990a8ff 215 * @xdp_tx: Is this an XDP tx queue?
8ceee660
BH
216 * @read_count: Current read pointer.
217 * This is the number of buffers that have been removed from both rings.
cd38557d
BH
218 * @old_write_count: The value of @write_count when last checked.
219 * This is here for performance reasons. The xmit path will
220 * only get the up-to-date value of @write_count if this
221 * variable indicates that the queue is empty. This is to
222 * avoid cache-line ping-pong between the xmit path and the
223 * completion path.
02e12165 224 * @merge_events: Number of TX merged completion events
b9b603d4
MH
225 * @completed_timestamp_major: Top part of the most recent tx timestamp.
226 * @completed_timestamp_minor: Low part of the most recent tx timestamp.
8ceee660
BH
227 * @insert_count: Current insert pointer
228 * This is the number of buffers that have been added to the
229 * software ring.
230 * @write_count: Current write pointer
231 * This is the number of buffers that have been added to the
232 * hardware ring.
de1deff9
EC
233 * @packet_write_count: Completable write pointer
234 * This is the write pointer of the last packet written.
235 * Normally this will equal @write_count, but as option descriptors
236 * don't produce completion events, they won't update this.
237 * Filled in iff @efx->type->option_descriptors; only used for PIO.
238 * Thus, this is written and used on EF10, and neither on farch.
8ceee660
BH
239 * @old_read_count: The value of read_count when last checked.
240 * This is here for performance reasons. The xmit path will
241 * only get the up-to-date value of read_count if this
242 * variable indicates that the queue is full. This is to
243 * avoid cache-line ping-pong between the xmit path and the
244 * completion path.
b9b39b62
BH
245 * @tso_bursts: Number of times TSO xmit invoked by kernel
246 * @tso_long_headers: Number of packets with headers too long for standard
247 * blocks
248 * @tso_packets: Number of packets via the TSO xmit path
46d1efd8 249 * @tso_fallbacks: Number of times TSO fallback used
cd38557d 250 * @pushes: Number of times the TX push feature has been used
ee45fd92 251 * @pio_packets: Number of times the TX PIO feature has been used
1c0544d2 252 * @xmit_pending: Are any packets waiting to be pushed to the NIC
e9117e50 253 * @cb_packets: Number of times the TX copybreak feature has been used
d19a5372 254 * @notify_count: Count of notified descriptors to the NIC
cd38557d
BH
255 * @empty_read_count: If the completion path has seen the queue as empty
256 * and the transmission path has not yet checked this, the value of
257 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
8ceee660
BH
258 */
259struct efx_tx_queue {
260 /* Members which don't change on the fast path */
261 struct efx_nic *efx ____cacheline_aligned_in_smp;
a81dcd85
EC
262 unsigned int queue;
263 unsigned int label;
12804793 264 unsigned int type;
93171b14 265 unsigned int tso_version;
0ce8df66 266 bool tso_encap;
8ceee660 267 struct efx_channel *channel;
c04bfc6b 268 struct netdev_queue *core_txq;
8ceee660 269 struct efx_tx_buffer *buffer;
e9117e50 270 struct efx_buffer *cb_page;
8ceee660 271 struct efx_special_buffer txd;
ecc910f5 272 unsigned int ptr_mask;
183233be
BH
273 void __iomem *piobuf;
274 unsigned int piobuf_offset;
94b274bf 275 bool initialised;
b9b603d4 276 bool timestamping;
3990a8ff 277 bool xdp_tx;
e9117e50 278
8ceee660
BH
279 /* Members used mainly on the completion path */
280 unsigned int read_count ____cacheline_aligned_in_smp;
cd38557d 281 unsigned int old_write_count;
02e12165 282 unsigned int merge_events;
c936835c
PD
283 unsigned int bytes_compl;
284 unsigned int pkts_compl;
b9b603d4
MH
285 u32 completed_timestamp_major;
286 u32 completed_timestamp_minor;
8ceee660
BH
287
288 /* Members used only on the xmit path */
289 unsigned int insert_count ____cacheline_aligned_in_smp;
290 unsigned int write_count;
de1deff9 291 unsigned int packet_write_count;
8ceee660 292 unsigned int old_read_count;
b9b39b62
BH
293 unsigned int tso_bursts;
294 unsigned int tso_long_headers;
295 unsigned int tso_packets;
46d1efd8 296 unsigned int tso_fallbacks;
cd38557d 297 unsigned int pushes;
ee45fd92 298 unsigned int pio_packets;
1c0544d2 299 bool xmit_pending;
e9117e50 300 unsigned int cb_packets;
d19a5372 301 unsigned int notify_count;
8ccf3800
AR
302 /* Statistics to supplement MAC stats */
303 unsigned long tx_packets;
cd38557d
BH
304
305 /* Members shared between paths and sometimes updated */
306 unsigned int empty_read_count ____cacheline_aligned_in_smp;
307#define EFX_EMPTY_COUNT_VALID 0x80000000
525d9e82 308 atomic_t flush_outstanding;
8ceee660
BH
309};
310
e9117e50
BK
311#define EFX_TX_CB_ORDER 7
312#define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
313
8ceee660
BH
314/**
315 * struct efx_rx_buffer - An Efx RX data buffer
316 * @dma_addr: DMA base address of the buffer
97d48a10 317 * @page: The associated page buffer.
db339569 318 * Will be %NULL if the buffer slot is currently free.
b74e3e8c
BH
319 * @page_offset: If pending: offset in @page of DMA base address.
320 * If completed: offset in @page of Ethernet header.
80c2e716
BH
321 * @len: If pending: length for DMA descriptor.
322 * If completed: received length, excluding hash prefix.
85740cdf
BH
323 * @flags: Flags for buffer and packet state. These are only set on the
324 * first buffer of a scattered packet.
8ceee660
BH
325 */
326struct efx_rx_buffer {
327 dma_addr_t dma_addr;
97d48a10 328 struct page *page;
b590ace0
BH
329 u16 page_offset;
330 u16 len;
db339569 331 u16 flags;
8ceee660 332};
179ea7f0 333#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
db339569
BH
334#define EFX_RX_PKT_CSUMMED 0x0002
335#define EFX_RX_PKT_DISCARD 0x0004
d07df8ec 336#define EFX_RX_PKT_TCP 0x0040
3dced740 337#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
da50ae2e 338#define EFX_RX_PKT_CSUM_LEVEL 0x0200
8ceee660 339
62b330ba
SH
340/**
341 * struct efx_rx_page_state - Page-based rx buffer state
342 *
343 * Inserted at the start of every page allocated for receive buffers.
344 * Used to facilitate sharing dma mappings between recycled rx buffers
345 * and those passed up to the kernel.
346 *
62b330ba
SH
347 * @dma_addr: The dma address of this page.
348 */
349struct efx_rx_page_state {
62b330ba
SH
350 dma_addr_t dma_addr;
351
62f19142 352 unsigned int __pad[] ____cacheline_aligned;
62b330ba
SH
353};
354
8ceee660
BH
355/**
356 * struct efx_rx_queue - An Efx RX queue
357 * @efx: The associated Efx NIC
79d68b37
SH
358 * @core_index: Index of network core RX queue. Will be >= 0 iff this
359 * is associated with a real RX queue.
8ceee660
BH
360 * @buffer: The software buffer ring
361 * @rxd: The hardware descriptor ring
ecc910f5 362 * @ptr_mask: The size of the ring minus 1.
d8aec745 363 * @refill_enabled: Enable refill whenever fill level is low
9f2cb71c
BH
364 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
365 * @rxq_flush_pending.
e3951539
EC
366 * @grant_credits: Posted RX descriptors need to be granted to the MAE with
367 * %MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS. For %EFX_EXTRA_CHANNEL_TC,
368 * and only supported on EF100.
8ceee660
BH
369 * @added_count: Number of buffers added to the receive queue.
370 * @notified_count: Number of buffers given to NIC (<= @added_count).
e3951539 371 * @granted_count: Number of buffers granted to the MAE (<= @notified_count).
8ceee660 372 * @removed_count: Number of buffers removed from the receive queue.
e8c68c0a
JC
373 * @scatter_n: Used by NIC specific receive code.
374 * @scatter_len: Used by NIC specific receive code.
2768935a
DP
375 * @page_ring: The ring to store DMA mapped pages for reuse.
376 * @page_add: Counter to calculate the write pointer for the recycle ring.
377 * @page_remove: Counter to calculate the read pointer for the recycle ring.
378 * @page_recycle_count: The number of pages that have been recycled.
379 * @page_recycle_failed: The number of pages that couldn't be recycled because
380 * the kernel still held a reference to them.
381 * @page_recycle_full: The number of pages that were released because the
382 * recycle ring was full.
383 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
8ceee660
BH
384 * @max_fill: RX descriptor maximum fill level (<= ring size)
385 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
386 * (<= @max_fill)
8ceee660
BH
387 * @min_fill: RX descriptor minimum non-zero fill level.
388 * This records the minimum fill level observed when a ring
389 * refill was triggered.
2768935a 390 * @recycle_count: RX buffer recycle counter.
90d683af 391 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
e3951539 392 * @grant_work: workitem used to grant credits to the MAE if @grant_credits
eb9a36be
CM
393 * @xdp_rxq_info: XDP specific RX queue information.
394 * @xdp_rxq_info_valid: Is xdp_rxq_info valid data?.
8ceee660
BH
395 */
396struct efx_rx_queue {
397 struct efx_nic *efx;
79d68b37 398 int core_index;
8ceee660
BH
399 struct efx_rx_buffer *buffer;
400 struct efx_special_buffer rxd;
ecc910f5 401 unsigned int ptr_mask;
d8aec745 402 bool refill_enabled;
9f2cb71c 403 bool flush_pending;
e3951539 404 bool grant_credits;
8ceee660 405
9bc2fc9b
BH
406 unsigned int added_count;
407 unsigned int notified_count;
e3951539 408 unsigned int granted_count;
9bc2fc9b 409 unsigned int removed_count;
85740cdf 410 unsigned int scatter_n;
e8c68c0a 411 unsigned int scatter_len;
2768935a
DP
412 struct page **page_ring;
413 unsigned int page_add;
414 unsigned int page_remove;
415 unsigned int page_recycle_count;
416 unsigned int page_recycle_failed;
417 unsigned int page_recycle_full;
418 unsigned int page_ptr_mask;
8ceee660
BH
419 unsigned int max_fill;
420 unsigned int fast_fill_trigger;
8ceee660
BH
421 unsigned int min_fill;
422 unsigned int min_overfill;
2768935a 423 unsigned int recycle_count;
90d683af 424 struct timer_list slow_fill;
8ceee660 425 unsigned int slow_fill_count;
e3951539 426 struct work_struct grant_work;
8ccf3800
AR
427 /* Statistics to supplement MAC stats */
428 unsigned long rx_packets;
eb9a36be
CM
429 struct xdp_rxq_info xdp_rxq_info;
430 bool xdp_rxq_info_valid;
8ceee660
BH
431};
432
bd9a265d
JC
433enum efx_sync_events_state {
434 SYNC_EVENTS_DISABLED = 0,
435 SYNC_EVENTS_QUIESCENT,
436 SYNC_EVENTS_REQUESTED,
437 SYNC_EVENTS_VALID,
438};
439
8ceee660
BH
440/**
441 * struct efx_channel - An Efx channel
442 *
443 * A channel comprises an event queue, at least one TX queue, at least
444 * one RX queue, and an associated tasklet for processing the event
445 * queue.
446 *
447 * @efx: Associated Efx NIC
8ceee660 448 * @channel: Channel instance number
7f967c01 449 * @type: Channel type definition
be3fc09c 450 * @eventq_init: Event queue initialised flag
8ceee660
BH
451 * @enabled: Channel enabled indicator
452 * @irq: IRQ number (MSI and MSI-X only)
539de7c5 453 * @irq_moderation_us: IRQ moderation value (in microseconds)
8ceee660
BH
454 * @napi_dev: Net device used with NAPI
455 * @napi_str: NAPI control structure
36763266
AR
456 * @state: state for NAPI vs busy polling
457 * @state_lock: lock protecting @state
8ceee660 458 * @eventq: Event queue buffer
ecc910f5 459 * @eventq_mask: Event queue pointer mask
8ceee660 460 * @eventq_read_ptr: Event queue read pointer
dd40781e 461 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
6fb70fd1
BH
462 * @irq_count: Number of IRQs since last adaptive moderation decision
463 * @irq_mod_score: IRQ moderation score
8490e75c
EC
464 * @rfs_filter_count: number of accelerated RFS filters currently in place;
465 * equals the count of @rps_flow_id slots filled
466 * @rfs_last_expiry: value of jiffies last time some accelerated RFS filters
467 * were checked for expiry
468 * @rfs_expire_index: next accelerated RFS filter ID to check for expiry
ca70bd42 469 * @n_rfs_succeeded: number of successful accelerated RFS filter insertions
d0ea5cbd 470 * @n_rfs_failed: number of failed accelerated RFS filter insertions
3af0f342 471 * @filter_work: Work item for efx_filter_rfs_expire()
faf8dcc1
JC
472 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
473 * indexed by filter ID
8ceee660 474 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
8ceee660
BH
475 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
476 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
c1ac403b 477 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
8ceee660
BH
478 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
479 * @n_rx_overlength: Count of RX_OVERLENGTH errors
480 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
85740cdf
BH
481 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
482 * lack of descriptors
8127d661
BH
483 * @n_rx_merge_events: Number of RX merged completion events
484 * @n_rx_merge_packets: Number of RX packets completed by merged events
cd846bef
CM
485 * @n_rx_xdp_drops: Count of RX packets intentionally dropped due to XDP
486 * @n_rx_xdp_bad_drops: Count of RX packets dropped due to XDP errors
487 * @n_rx_xdp_tx: Count of RX packets retransmitted due to XDP
488 * @n_rx_xdp_redirect: Count of RX packets redirected to a different NIC by XDP
08d0b16e
EC
489 * @n_rx_mport_bad: Count of RX packets dropped because their ingress mport was
490 * not recognised
85740cdf
BH
491 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
492 * __efx_rx_packet(), or zero if there is none
493 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
494 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
e090bfb9 495 * @rx_list: list of SKBs from current RX, awaiting processing
8313aca3 496 * @rx_queue: RX queue for this channel
8313aca3 497 * @tx_queue: TX queues for this channel
12804793 498 * @tx_queue_by_type: pointers into @tx_queue, or %NULL, indexed by txq type
bd9a265d
JC
499 * @sync_events_state: Current state of sync events on this channel
500 * @sync_timestamp_major: Major part of the last ptp sync event
501 * @sync_timestamp_minor: Minor part of the last ptp sync event
8ceee660
BH
502 */
503struct efx_channel {
504 struct efx_nic *efx;
8ceee660 505 int channel;
7f967c01 506 const struct efx_channel_type *type;
be3fc09c 507 bool eventq_init;
dc8cfa55 508 bool enabled;
8ceee660 509 int irq;
539de7c5 510 unsigned int irq_moderation_us;
8ceee660
BH
511 struct net_device *napi_dev;
512 struct napi_struct napi_str;
36763266 513#ifdef CONFIG_NET_RX_BUSY_POLL
c0f9c7e4
BK
514 unsigned long busy_poll_state;
515#endif
8ceee660 516 struct efx_special_buffer eventq;
ecc910f5 517 unsigned int eventq_mask;
8ceee660 518 unsigned int eventq_read_ptr;
dd40781e 519 int event_test_cpu;
8ceee660 520
6fb70fd1
BH
521 unsigned int irq_count;
522 unsigned int irq_mod_score;
64d8ad6d 523#ifdef CONFIG_RFS_ACCEL
8490e75c
EC
524 unsigned int rfs_filter_count;
525 unsigned int rfs_last_expiry;
526 unsigned int rfs_expire_index;
ca70bd42
EC
527 unsigned int n_rfs_succeeded;
528 unsigned int n_rfs_failed;
6fbc05e5 529 struct delayed_work filter_work;
faf8dcc1
JC
530#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
531 u32 *rps_flow_id;
64d8ad6d 532#endif
6fb70fd1 533
a0ee3541
JC
534 unsigned int n_rx_tobe_disc;
535 unsigned int n_rx_ip_hdr_chksum_err;
536 unsigned int n_rx_tcp_udp_chksum_err;
537 unsigned int n_rx_outer_ip_hdr_chksum_err;
538 unsigned int n_rx_outer_tcp_udp_chksum_err;
539 unsigned int n_rx_inner_ip_hdr_chksum_err;
540 unsigned int n_rx_inner_tcp_udp_chksum_err;
541 unsigned int n_rx_eth_crc_err;
542 unsigned int n_rx_mcast_mismatch;
543 unsigned int n_rx_frm_trunc;
544 unsigned int n_rx_overlength;
545 unsigned int n_skbuff_leaks;
85740cdf 546 unsigned int n_rx_nodesc_trunc;
8127d661
BH
547 unsigned int n_rx_merge_events;
548 unsigned int n_rx_merge_packets;
cd846bef
CM
549 unsigned int n_rx_xdp_drops;
550 unsigned int n_rx_xdp_bad_drops;
551 unsigned int n_rx_xdp_tx;
552 unsigned int n_rx_xdp_redirect;
08d0b16e 553 unsigned int n_rx_mport_bad;
8ceee660 554
85740cdf
BH
555 unsigned int rx_pkt_n_frags;
556 unsigned int rx_pkt_index;
8ceee660 557
e090bfb9
EC
558 struct list_head *rx_list;
559
8313aca3 560 struct efx_rx_queue rx_queue;
12804793
EC
561 struct efx_tx_queue tx_queue[EFX_MAX_TXQ_PER_CHANNEL];
562 struct efx_tx_queue *tx_queue_by_type[EFX_TXQ_TYPES];
bd9a265d
JC
563
564 enum efx_sync_events_state sync_events_state;
565 u32 sync_timestamp_major;
566 u32 sync_timestamp_minor;
8ceee660
BH
567};
568
d8291187
BH
569/**
570 * struct efx_msi_context - Context for each MSI
571 * @efx: The associated NIC
572 * @index: Index of the channel/IRQ
573 * @name: Name of the channel/IRQ
574 *
575 * Unlike &struct efx_channel, this is never reallocated and is always
576 * safe for the IRQ handler to access.
577 */
578struct efx_msi_context {
579 struct efx_nic *efx;
580 unsigned int index;
581 char name[IFNAMSIZ + 6];
582};
583
7f967c01
BH
584/**
585 * struct efx_channel_type - distinguishes traffic and extra channels
586 * @handle_no_channel: Handle failure to allocate an extra channel
587 * @pre_probe: Set up extra state prior to initialisation
85697f97
EC
588 * @start: called early in efx_start_channels()
589 * @stop: called early in efx_stop_channels()
7f967c01
BH
590 * @post_remove: Tear down extra state after finalisation, if allocated.
591 * May be called on channels that have not been probed.
592 * @get_name: Generate the channel's name (used for its IRQ handler)
593 * @copy: Copy the channel state prior to reallocation. May be %NULL if
594 * reallocation is not supported.
c31e5f9f 595 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
36df6136 596 * @receive_raw: Handle an RX buffer ready to be passed to __efx_rx_packet()
2935e3c3
EC
597 * @want_txqs: Determine whether this channel should have TX queues
598 * created. If %NULL, TX queues are not created.
7f967c01
BH
599 * @keep_eventq: Flag for whether event queue should be kept initialised
600 * while the device is stopped
2935e3c3
EC
601 * @want_pio: Flag for whether PIO buffers should be linked to this
602 * channel's TX queues.
7f967c01
BH
603 */
604struct efx_channel_type {
605 void (*handle_no_channel)(struct efx_nic *);
606 int (*pre_probe)(struct efx_channel *);
85697f97
EC
607 int (*start)(struct efx_channel *);
608 void (*stop)(struct efx_channel *);
c31e5f9f 609 void (*post_remove)(struct efx_channel *);
7f967c01
BH
610 void (*get_name)(struct efx_channel *, char *buf, size_t len);
611 struct efx_channel *(*copy)(const struct efx_channel *);
4a74dc65 612 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
36df6136 613 bool (*receive_raw)(struct efx_rx_queue *, u32);
2935e3c3 614 bool (*want_txqs)(struct efx_channel *);
7f967c01 615 bool keep_eventq;
2935e3c3 616 bool want_pio;
7f967c01
BH
617};
618
398468ed
BH
619enum efx_led_mode {
620 EFX_LED_OFF = 0,
621 EFX_LED_ON = 1,
622 EFX_LED_DEFAULT = 2
623};
624
c459302d
BH
625#define STRING_TABLE_LOOKUP(val, member) \
626 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
627
18e83e4c 628extern const char *const efx_loopback_mode_names[];
c459302d
BH
629extern const unsigned int efx_loopback_mode_max;
630#define LOOPBACK_MODE(efx) \
631 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
632
8ceee660
BH
633enum efx_int_mode {
634 /* Be careful if altering to correct macro below */
635 EFX_INT_MODE_MSIX = 0,
636 EFX_INT_MODE_MSI = 1,
637 EFX_INT_MODE_LEGACY = 2,
638 EFX_INT_MODE_MAX /* Insert any new items before this */
639};
640#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
641
8ceee660 642enum nic_state {
813cf9d1 643 STATE_UNINIT = 0, /* device being probed/removed */
8b39db19
JC
644 STATE_PROBED, /* hardware probed */
645 STATE_NET_DOWN, /* netdev registered */
813cf9d1
JC
646 STATE_NET_UP, /* ready for traffic */
647 STATE_DISABLED, /* device disabled due to hardware errors */
648
649 STATE_RECOVERY = 0x100,/* recovering from PCI error */
650 STATE_FROZEN = 0x200, /* frozen by power management */
8ceee660
BH
651};
652
813cf9d1
JC
653static inline bool efx_net_active(enum nic_state state)
654{
655 return state == STATE_NET_DOWN || state == STATE_NET_UP;
656}
657
658static inline bool efx_frozen(enum nic_state state)
659{
660 return state & STATE_FROZEN;
661}
662
663static inline bool efx_recovering(enum nic_state state)
664{
665 return state & STATE_RECOVERY;
666}
667
668static inline enum nic_state efx_freeze(enum nic_state state)
669{
670 WARN_ON(!efx_net_active(state));
671 return state | STATE_FROZEN;
672}
673
674static inline enum nic_state efx_thaw(enum nic_state state)
675{
676 WARN_ON(!efx_frozen(state));
677 return state & ~STATE_FROZEN;
678}
679
680static inline enum nic_state efx_recover(enum nic_state state)
681{
682 WARN_ON(!efx_net_active(state));
683 return state | STATE_RECOVERY;
684}
685
686static inline enum nic_state efx_recovered(enum nic_state state)
687{
688 WARN_ON(!efx_recovering(state));
689 return state & ~STATE_RECOVERY;
690}
691
8ceee660
BH
692/* Forward declaration */
693struct efx_nic;
694
695/* Pseudo bit-mask flow control field */
b5626946
DM
696#define EFX_FC_RX FLOW_CTRL_RX
697#define EFX_FC_TX FLOW_CTRL_TX
698#define EFX_FC_AUTO 4
8ceee660 699
eb50c0d6
BH
700/**
701 * struct efx_link_state - Current state of the link
702 * @up: Link is up
703 * @fd: Link is full-duplex
704 * @fc: Actual flow control flags
705 * @speed: Link speed (Mbps)
706 */
707struct efx_link_state {
708 bool up;
709 bool fd;
b5626946 710 u8 fc;
eb50c0d6
BH
711 unsigned int speed;
712};
713
fdaa9aed
SH
714static inline bool efx_link_state_equal(const struct efx_link_state *left,
715 const struct efx_link_state *right)
716{
717 return left->up == right->up && left->fd == right->fd &&
718 left->fc == right->fc && left->speed == right->speed;
719}
720
f8b87c17 721/**
49ce9c2c 722 * enum efx_phy_mode - PHY operating mode flags
f8b87c17
BH
723 * @PHY_MODE_NORMAL: on and should pass traffic
724 * @PHY_MODE_TX_DISABLED: on with TX disabled
3e133c44
BH
725 * @PHY_MODE_LOW_POWER: set to low power through MDIO
726 * @PHY_MODE_OFF: switched off through external control
f8b87c17
BH
727 * @PHY_MODE_SPECIAL: on but will not pass traffic
728 */
729enum efx_phy_mode {
730 PHY_MODE_NORMAL = 0,
731 PHY_MODE_TX_DISABLED = 1,
3e133c44
BH
732 PHY_MODE_LOW_POWER = 2,
733 PHY_MODE_OFF = 4,
f8b87c17
BH
734 PHY_MODE_SPECIAL = 8,
735};
736
737static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
738{
8c8661e4 739 return !!(mode & ~PHY_MODE_TX_DISABLED);
f8b87c17
BH
740}
741
cd0ecc9a
BH
742/**
743 * struct efx_hw_stat_desc - Description of a hardware statistic
744 * @name: Name of the statistic as visible through ethtool, or %NULL if
745 * it should not be exposed
746 * @dma_width: Width in bits (0 for non-DMA statistics)
747 * @offset: Offset within stats (ignored for non-DMA statistics)
8ceee660 748 */
cd0ecc9a
BH
749struct efx_hw_stat_desc {
750 const char *name;
751 u16 dma_width;
752 u16 offset;
8ceee660
BH
753};
754
755/* Number of bits used in a multicast filter hash address */
756#define EFX_MCAST_HASH_BITS 8
757
758/* Number of (single-bit) entries in a multicast filter hash */
759#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
760
761/* An Efx multicast filter hash */
762union efx_multicast_hash {
763 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
764 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
765};
766
cd2d5b52 767struct vfdi_status;
64eebcfd 768
42356d9a 769/* The reserved RSS context value */
f7226e0f 770#define EFX_MCDI_RSS_CONTEXT_INVALID 0xffffffff
42356d9a
EC
771/**
772 * struct efx_rss_context - A user-defined RSS context for filtering
773 * @list: node of linked list on which this struct is stored
774 * @context_id: the RSS_CONTEXT_ID returned by MC firmware, or
f7226e0f
AM
775 * %EFX_MCDI_RSS_CONTEXT_INVALID if this context is not present on the NIC.
776 * For Siena, 0 if RSS is active, else %EFX_MCDI_RSS_CONTEXT_INVALID.
42356d9a
EC
777 * @user_id: the rss_context ID exposed to userspace over ethtool.
778 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
779 * @rx_hash_key: Toeplitz hash key for this RSS context
780 * @indir_table: Indirection table for this RSS context
781 */
782struct efx_rss_context {
783 struct list_head list;
784 u32 context_id;
785 u32 user_id;
786 bool rx_hash_udp_4tuple;
787 u8 rx_hash_key[40];
788 u32 rx_indir_table[128];
789};
790
f993740e 791#ifdef CONFIG_RFS_ACCEL
f8d62037
EC
792/* Order of these is important, since filter_id >= %EFX_ARFS_FILTER_ID_PENDING
793 * is used to test if filter does or will exist.
794 */
795#define EFX_ARFS_FILTER_ID_PENDING -1
796#define EFX_ARFS_FILTER_ID_ERROR -2
797#define EFX_ARFS_FILTER_ID_REMOVING -3
798/**
799 * struct efx_arfs_rule - record of an ARFS filter and its IDs
800 * @node: linkage into hash table
801 * @spec: details of the filter (used as key for hash table). Use efx->type to
802 * determine which member to use.
803 * @rxq_index: channel to which the filter will steer traffic.
804 * @arfs_id: filter ID which was returned to ARFS
805 * @filter_id: index in software filter table. May be
806 * %EFX_ARFS_FILTER_ID_PENDING if filter was not inserted yet,
807 * %EFX_ARFS_FILTER_ID_ERROR if filter insertion failed, or
808 * %EFX_ARFS_FILTER_ID_REMOVING if expiry is currently removing the filter.
809 */
810struct efx_arfs_rule {
811 struct hlist_node node;
812 struct efx_filter_spec spec;
813 u16 rxq_index;
814 u16 arfs_id;
815 s32 filter_id;
816};
817
818/* Size chosen so that the table is one page (4kB) */
819#define EFX_ARFS_HASH_TABLE_SIZE 512
820
f993740e
EC
821/**
822 * struct efx_async_filter_insertion - Request to asynchronously insert a filter
823 * @net_dev: Reference to the netdevice
824 * @spec: The filter to insert
825 * @work: Workitem for this request
826 * @rxq_index: Identifies the channel for which this request was made
827 * @flow_id: Identifies the kernel-side flow for which this request was made
828 */
829struct efx_async_filter_insertion {
830 struct net_device *net_dev;
831 struct efx_filter_spec spec;
832 struct work_struct work;
833 u16 rxq_index;
834 u32 flow_id;
835};
836
837/* Maximum number of ARFS workitems that may be in flight on an efx_nic */
838#define EFX_RPS_MAX_IN_FLIGHT 8
839#endif /* CONFIG_RFS_ACCEL */
840
41544618
ÍH
841enum efx_xdp_tx_queues_mode {
842 EFX_XDP_TX_QUEUES_DEDICATED, /* one queue per core, locking not needed */
843 EFX_XDP_TX_QUEUES_SHARED, /* each queue used by more than 1 core */
6215b608 844 EFX_XDP_TX_QUEUES_BORROWED /* queues borrowed from net stack */
41544618
ÍH
845};
846
8ceee660
BH
847/**
848 * struct efx_nic - an Efx NIC
849 * @name: Device name (net device name or bus id before net device registered)
850 * @pci_dev: The PCI device
0bcf4a64
BH
851 * @node: List node for maintaning primary/secondary function lists
852 * @primary: &struct efx_nic instance for the primary function of this
853 * controller. May be the same structure, and may be %NULL if no
854 * primary function is bound. Serialised by rtnl_lock.
855 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
856 * functions of the controller, if this is for the primary function.
857 * Serialised by rtnl_lock.
8ceee660
BH
858 * @type: Controller type attributes
859 * @legacy_irq: IRQ number
8d9853d9
BH
860 * @workqueue: Workqueue for port reconfigures and the HW monitor.
861 * Work items do not hold and must not acquire RTNL.
6977dc63 862 * @workqueue_name: Name of workqueue
8ceee660 863 * @reset_work: Scheduled reset workitem
8ceee660
BH
864 * @membase_phys: Memory BAR value as physical address
865 * @membase: Memory BAR value
71827443 866 * @vi_stride: step between per-VI registers / memory regions
8ceee660 867 * @interrupt_mode: Interrupt mode
cc180b69 868 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
d95e329a 869 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
6fb70fd1 870 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
e6a43910 871 * @irqs_hooked: Channel interrupts are hooked
539de7c5
BK
872 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
873 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
62776d03 874 * @msg_enable: Log message enable flags
f16aeea0 875 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
a7d529ae 876 * @reset_pending: Bitmask for pending resets
8ceee660
BH
877 * @tx_queue: TX DMA queues
878 * @rx_queue: RX DMA queues
879 * @channel: Channels
d8291187 880 * @msi_context: Context for each MSI
7f967c01
BH
881 * @extra_channel_types: Types of extra (non-traffic) channels that
882 * should be allocated for this NIC
3990a8ff
CM
883 * @xdp_tx_queue_count: Number of entries in %xdp_tx_queues.
884 * @xdp_tx_queues: Array of pointers to tx queues used for XDP transmit.
41544618 885 * @xdp_txq_queues_mode: XDP TX queues sharing strategy.
ecc910f5
SH
886 * @rxq_entries: Size of receive queues requested by user.
887 * @txq_entries: Size of transmit queues requested by user.
14bf718f
BH
888 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
889 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
28e47c49
BH
890 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
891 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
892 * @sram_lim_qw: Qword address limit of SRAM
0484e0db 893 * @next_buffer_table: First available buffer table id
28b581ab 894 * @n_channels: Number of channels in use
a4900ac9
BH
895 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
896 * @n_tx_channels: Number of channels used for TX
2935e3c3 897 * @n_extra_tx_channels: Number of extra channels with TX queues
f9cac93e 898 * @tx_queues_per_channel: number of TX queues probed on each channel
3990a8ff
CM
899 * @n_xdp_channels: Number of channels used for XDP TX
900 * @xdp_channel_offset: Offset of zeroth channel used for XPD TX.
901 * @xdp_tx_per_channel: Max number of TX queues on an XDP TX channel.
2ec03014
AR
902 * @rx_ip_align: RX DMA address offset to have IP header aligned in
903 * in accordance with NET_IP_ALIGN
272baeeb 904 * @rx_dma_len: Current maximum RX DMA length
8ceee660 905 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
85740cdf
BH
906 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
907 * for use in sk_buff::truesize
43a3739d
JC
908 * @rx_prefix_size: Size of RX prefix before packet data
909 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
910 * (valid only if @rx_prefix_size != 0; always negative)
3dced740
BH
911 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
912 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
bd9a265d
JC
913 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
914 * (valid only if channel->sync_timestamps_enabled; always negative)
85740cdf 915 * @rx_scatter: Scatter mode enabled for receives
42356d9a
EC
916 * @rss_context: Main RSS context. Its @list member is the head of the list of
917 * RSS contexts created by user requests
e0a65e3c 918 * @rss_lock: Protects custom RSS context software state in @rss_context.list
dfcabb07 919 * @vport_id: The function's vport ID, only relevant for PFs
0484e0db
BH
920 * @int_error_count: Number of internal errors seen recently
921 * @int_error_expire: Time at which error count will be expired
e4fe938c 922 * @must_realloc_vis: Flag: VIs have yet to be reallocated after MC reboot
d8291187
BH
923 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
924 * acknowledge but do nothing else.
8ceee660 925 * @irq_status: Interrupt status buffer
c28884c5 926 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
1646a6f3 927 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
dd40781e 928 * @selftest_work: Work item for asynchronous self-test
76884835 929 * @mtd_list: List of MTDs attached to the NIC
25985edc 930 * @nic_data: Hardware dependent state
f3ad5003 931 * @mcdi: Management-Controller-to-Driver Interface state
8c8661e4 932 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
e4abce85 933 * efx_monitor() and efx_reconfigure_port()
8ceee660 934 * @port_enabled: Port enabled indicator.
fdaa9aed
SH
935 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
936 * efx_mac_work() with kernel interfaces. Safe to read under any
937 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
938 * be held to modify it.
8ceee660
BH
939 * @port_initialized: Port initialized?
940 * @net_dev: Operating system network device. Consider holding the rtnl lock
ebfcd0fd 941 * @fixed_features: Features which cannot be turned off
c1be4821
EC
942 * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS
943 * field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS)
8ceee660 944 * @stats_buffer: DMA buffer for statistics
8ceee660 945 * @phy_type: PHY type
8ceee660 946 * @phy_data: PHY private data (including PHY-specific stats)
68e7f45e 947 * @mdio: PHY MDIO interface
8880f4ec 948 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
8c8661e4 949 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
d3245b28 950 * @link_advertising: Autonegotiation advertising flags
7f61e6c6
EC
951 * @fec_config: Forward Error Correction configuration flags. For bit positions
952 * see &enum ethtool_fec_config_bits.
eb50c0d6 953 * @link_state: Current state of the link
8ceee660 954 * @n_link_state_changes: Number of times the link has changed state
964e6135
BH
955 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
956 * Protected by @mac_lock.
957 * @multicast_hash: Multicast hash table for Falcon-arch.
958 * Protected by @mac_lock.
04cc8cac 959 * @wanted_fc: Wanted flow control flags
a606f432
SH
960 * @fc_disable: When non-zero flow control is disabled. Typically used to
961 * ensure that network back pressure doesn't delay dma queue flushes.
962 * Serialised by the rtnl lock.
8be4f3e6 963 * @mac_work: Work item for changing MAC promiscuity and multicast hash
3273c2e8
BH
964 * @loopback_mode: Loopback status
965 * @loopback_modes: Supported loopback mode bitmask
966 * @loopback_selftest: Offline self-test private state
eb9a36be 967 * @xdp_prog: Current XDP programme for this interface
c2bebe37 968 * @filter_sem: Filter table rw_semaphore, protects existence of @filter_state
6d661cec 969 * @filter_state: Architecture-dependent filter table state
3af0f342 970 * @rps_mutex: Protects RPS state of all channels
f993740e
EC
971 * @rps_slot_map: bitmap of in-flight entries in @rps_slot
972 * @rps_slot: array of ARFS insertion requests for efx_filter_rfs_work()
f8d62037
EC
973 * @rps_hash_lock: Protects ARFS filter mapping state (@rps_hash_table and
974 * @rps_next_id).
975 * @rps_hash_table: Mapping between ARFS filters and their various IDs
976 * @rps_next_id: next arfs_id for an ARFS filter
3881d8ab 977 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
9f2cb71c
BH
978 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
979 * Decremented when the efx_flush_rx_queue() is called.
980 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
981 * completed (either success or failure). Not used when MCDI is used to
982 * flush receive queues.
983 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
cd2d5b52
BH
984 * @vf_count: Number of VFs intended to be enabled.
985 * @vf_init_count: Number of VFs that have been fully initialised.
986 * @vi_scale: log2 number of vnics per VF.
08135eec
EC
987 * @vf_reps_lock: Protects vf_reps list
988 * @vf_reps: local VF reps
7c236c43 989 * @ptp_data: PTP state data
acaef3c1 990 * @ptp_warned: has this NIC seen and warned about unexpected PTP events?
ef215e64 991 * @vpd_sn: Serial number read from VPD
eb9a36be
CM
992 * @xdp_rxq_info_failed: Have any of the rx queues failed to initialise their
993 * xdp_rxq_info structures?
51b35a45 994 * @netdev_notifier: Netdevice notifier.
67ab160e 995 * @tc: state for TC offload (EF100).
66a65128 996 * @mem_bar: The BAR that is mapped into membase.
61060c5d 997 * @reg_base: Offset from the start of the bar to the function control window.
ab28c12a
BH
998 * @monitor_work: Hardware monitor workitem
999 * @biu_lock: BIU (bus interface unit) lock
1646a6f3
BH
1000 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
1001 * field is used by efx_test_interrupts() to verify that an
1002 * interrupt has occurred.
cd0ecc9a
BH
1003 * @stats_lock: Statistics update lock. Must be held when calling
1004 * efx_nic_type::{update,start,stop}_stats.
e4d112e4 1005 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
8ceee660 1006 *
754c653a 1007 * This is stored in the private area of the &struct net_device.
8ceee660
BH
1008 */
1009struct efx_nic {
ab28c12a
BH
1010 /* The following fields should be written very rarely */
1011
8ceee660 1012 char name[IFNAMSIZ];
0bcf4a64
BH
1013 struct list_head node;
1014 struct efx_nic *primary;
1015 struct list_head secondary_list;
8ceee660 1016 struct pci_dev *pci_dev;
6602041b 1017 unsigned int port_num;
8ceee660
BH
1018 const struct efx_nic_type *type;
1019 int legacy_irq;
b28405b0 1020 bool eeh_disabled_legacy_irq;
8ceee660 1021 struct workqueue_struct *workqueue;
6977dc63 1022 char workqueue_name[16];
8ceee660 1023 struct work_struct reset_work;
086ea356 1024 resource_size_t membase_phys;
8ceee660 1025 void __iomem *membase;
ab28c12a 1026
71827443
EC
1027 unsigned int vi_stride;
1028
8ceee660 1029 enum efx_int_mode interrupt_mode;
cc180b69 1030 unsigned int timer_quantum_ns;
d95e329a 1031 unsigned int timer_max_ns;
6fb70fd1 1032 bool irq_rx_adaptive;
e6a43910 1033 bool irqs_hooked;
539de7c5
BK
1034 unsigned int irq_mod_step_us;
1035 unsigned int irq_rx_moderation_us;
62776d03 1036 u32 msg_enable;
8ceee660 1037
8ceee660 1038 enum nic_state state;
a7d529ae 1039 unsigned long reset_pending;
8ceee660 1040
8313aca3 1041 struct efx_channel *channel[EFX_MAX_CHANNELS];
d8291187 1042 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
7f967c01
BH
1043 const struct efx_channel_type *
1044 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
8ceee660 1045
3990a8ff
CM
1046 unsigned int xdp_tx_queue_count;
1047 struct efx_tx_queue **xdp_tx_queues;
41544618 1048 enum efx_xdp_tx_queues_mode xdp_txq_queues_mode;
3990a8ff 1049
ecc910f5
SH
1050 unsigned rxq_entries;
1051 unsigned txq_entries;
14bf718f
BH
1052 unsigned int txq_stop_thresh;
1053 unsigned int txq_wake_thresh;
1054
28e47c49
BH
1055 unsigned tx_dc_base;
1056 unsigned rx_dc_base;
1057 unsigned sram_lim_qw;
0484e0db 1058 unsigned next_buffer_table;
b105798f
BH
1059
1060 unsigned int max_channels;
de5f32e2 1061 unsigned int max_vis;
b0fbdae1 1062 unsigned int max_tx_channels;
a4900ac9
BH
1063 unsigned n_channels;
1064 unsigned n_rx_channels;
cd2d5b52 1065 unsigned rss_spread;
97653431 1066 unsigned tx_channel_offset;
a4900ac9 1067 unsigned n_tx_channels;
2935e3c3 1068 unsigned n_extra_tx_channels;
f9cac93e 1069 unsigned int tx_queues_per_channel;
3990a8ff
CM
1070 unsigned int n_xdp_channels;
1071 unsigned int xdp_channel_offset;
1072 unsigned int xdp_tx_per_channel;
2ec03014 1073 unsigned int rx_ip_align;
272baeeb 1074 unsigned int rx_dma_len;
8ceee660 1075 unsigned int rx_buffer_order;
85740cdf 1076 unsigned int rx_buffer_truesize;
1648a23f 1077 unsigned int rx_page_buf_step;
2768935a 1078 unsigned int rx_bufs_per_page;
1648a23f 1079 unsigned int rx_pages_per_batch;
43a3739d
JC
1080 unsigned int rx_prefix_size;
1081 int rx_packet_hash_offset;
3dced740 1082 int rx_packet_len_offset;
bd9a265d 1083 int rx_packet_ts_offset;
85740cdf 1084 bool rx_scatter;
42356d9a 1085 struct efx_rss_context rss_context;
e0a65e3c 1086 struct mutex rss_lock;
dfcabb07 1087 u32 vport_id;
8ceee660 1088
0484e0db
BH
1089 unsigned int_error_count;
1090 unsigned long int_error_expire;
1091
e4fe938c 1092 bool must_realloc_vis;
d8291187 1093 bool irq_soft_enabled;
8ceee660 1094 struct efx_buffer irq_status;
c28884c5 1095 unsigned irq_zero_count;
1646a6f3 1096 unsigned irq_level;
dd40781e 1097 struct delayed_work selftest_work;
8ceee660 1098
76884835
BH
1099#ifdef CONFIG_SFC_MTD
1100 struct list_head mtd_list;
1101#endif
4a5b504d 1102
8880f4ec 1103 void *nic_data;
f3ad5003 1104 struct efx_mcdi_data *mcdi;
8ceee660
BH
1105
1106 struct mutex mac_lock;
766ca0fa 1107 struct work_struct mac_work;
dc8cfa55 1108 bool port_enabled;
8ceee660 1109
74cd60a4 1110 bool mc_bist_for_other_fn;
dc8cfa55 1111 bool port_initialized;
8ceee660 1112 struct net_device *net_dev;
8ceee660 1113
ebfcd0fd
AR
1114 netdev_features_t fixed_features;
1115
c1be4821 1116 u16 num_mac_stats;
8ceee660 1117 struct efx_buffer stats_buffer;
f8f3b5ae
JC
1118 u64 rx_nodesc_drops_total;
1119 u64 rx_nodesc_drops_while_down;
1120 bool rx_nodesc_drops_prev_state;
8ceee660 1121
c1c4f453 1122 unsigned int phy_type;
8ceee660 1123 void *phy_data;
68e7f45e 1124 struct mdio_if_info mdio;
8880f4ec 1125 unsigned int mdio_bus;
f8b87c17 1126 enum efx_phy_mode phy_mode;
8ceee660 1127
c2ab85d2 1128 __ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising);
7f61e6c6 1129 u32 fec_config;
eb50c0d6 1130 struct efx_link_state link_state;
8ceee660
BH
1131 unsigned int n_link_state_changes;
1132
964e6135 1133 bool unicast_filter;
8ceee660 1134 union efx_multicast_hash multicast_hash;
b5626946 1135 u8 wanted_fc;
a606f432 1136 unsigned fc_disable;
8ceee660
BH
1137
1138 atomic_t rx_reset;
3273c2e8 1139 enum efx_loopback_mode loopback_mode;
e58f69f4 1140 u64 loopback_modes;
3273c2e8
BH
1141
1142 void *loopback_selftest;
eb9a36be
CM
1143 /* We access loopback_selftest immediately before running XDP,
1144 * so we want them next to each other.
1145 */
1146 struct bpf_prog __rcu *xdp_prog;
64eebcfd 1147
0d322413 1148 struct rw_semaphore filter_sem;
6d661cec
BH
1149 void *filter_state;
1150#ifdef CONFIG_RFS_ACCEL
3af0f342 1151 struct mutex rps_mutex;
f993740e
EC
1152 unsigned long rps_slot_map;
1153 struct efx_async_filter_insertion rps_slot[EFX_RPS_MAX_IN_FLIGHT];
f8d62037
EC
1154 spinlock_t rps_hash_lock;
1155 struct hlist_head *rps_hash_table;
1156 u32 rps_next_id;
6d661cec 1157#endif
ab28c12a 1158
3881d8ab 1159 atomic_t active_queues;
9f2cb71c
BH
1160 atomic_t rxq_flush_pending;
1161 atomic_t rxq_flush_outstanding;
1162 wait_queue_head_t flush_wq;
1163
cd2d5b52 1164#ifdef CONFIG_SFC_SRIOV
cd2d5b52
BH
1165 unsigned vf_count;
1166 unsigned vf_init_count;
1167 unsigned vi_scale;
cd2d5b52 1168#endif
08135eec
EC
1169 spinlock_t vf_reps_lock;
1170 struct list_head vf_reps;
cd2d5b52 1171
7c236c43 1172 struct efx_ptp_data *ptp_data;
acaef3c1 1173 bool ptp_warned;
7c236c43 1174
ef215e64 1175 char *vpd_sn;
eb9a36be 1176 bool xdp_rxq_info_failed;
ef215e64 1177
51b35a45 1178 struct notifier_block netdev_notifier;
67ab160e 1179 struct efx_tc_state *tc;
51b35a45 1180
66a65128 1181 unsigned int mem_bar;
61060c5d 1182 u32 reg_base;
66a65128 1183
ab28c12a
BH
1184 /* The following fields may be written more often */
1185
1186 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1187 spinlock_t biu_lock;
1646a6f3 1188 int last_irq_cpu;
ab28c12a 1189 spinlock_t stats_lock;
e4d112e4 1190 atomic_t n_rx_noskb_drops;
8ceee660
BH
1191};
1192
7e773594
JC
1193/**
1194 * struct efx_probe_data - State after hardware probe
1195 * @pci_dev: The PCI device
1196 * @efx: Efx NIC details
1197 */
1198struct efx_probe_data {
1199 struct pci_dev *pci_dev;
1200 struct efx_nic efx;
1201};
1202
8cb03f4e
JC
1203static inline struct efx_nic *efx_netdev_priv(struct net_device *dev)
1204{
7e773594
JC
1205 struct efx_probe_data **probe_ptr = netdev_priv(dev);
1206 struct efx_probe_data *probe_data = *probe_ptr;
1207
1208 return &probe_data->efx;
8cb03f4e
JC
1209}
1210
55668611
BH
1211static inline int efx_dev_registered(struct efx_nic *efx)
1212{
1213 return efx->net_dev->reg_state == NETREG_REGISTERED;
1214}
1215
8880f4ec
BH
1216static inline unsigned int efx_port_num(struct efx_nic *efx)
1217{
6602041b 1218 return efx->port_num;
8880f4ec
BH
1219}
1220
45a3fd55
BH
1221struct efx_mtd_partition {
1222 struct list_head node;
1223 struct mtd_info mtd;
1224 const char *dev_type_name;
1225 const char *type_name;
1226 char name[IFNAMSIZ + 20];
1227};
1228
e5fbd977 1229struct efx_udp_tunnel {
205a55f4 1230#define TUNNEL_ENCAP_UDP_PORT_ENTRY_INVALID 0xffff
e5fbd977
JC
1231 u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
1232 __be16 port;
e5fbd977
JC
1233};
1234
8ceee660
BH
1235/**
1236 * struct efx_nic_type - Efx device type definition
02246a7f 1237 * @mem_bar: Get the memory BAR
b105798f 1238 * @mem_map_size: Get memory BAR mapped size
ef2b90ee
BH
1239 * @probe: Probe the controller
1240 * @remove: Free resources allocated by probe()
1241 * @init: Initialise the controller
28e47c49
BH
1242 * @dimension_resources: Dimension controller resources (buffer table,
1243 * and VIs once the available interrupt resources are clear)
ef2b90ee
BH
1244 * @fini: Shut down the controller
1245 * @monitor: Periodic function for polling link state and hardware monitor
0e2a9c7c
BH
1246 * @map_reset_reason: Map ethtool reset reason to a reset method
1247 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
ef2b90ee
BH
1248 * @reset: Reset the controller hardware and possibly the PHY. This will
1249 * be called while the controller is uninitialised.
1250 * @probe_port: Probe the MAC and PHY
1251 * @remove_port: Free resources allocated by probe_port()
40641ed9 1252 * @handle_global_event: Handle a "global" event (may be %NULL)
e42c3d85 1253 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
ef2b90ee 1254 * @prepare_flush: Prepare the hardware for flushing the DMA queues
e42c3d85
BH
1255 * (for Falcon architecture)
1256 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1257 * architecture)
e283546c
EC
1258 * @prepare_flr: Prepare for an FLR
1259 * @finish_flr: Clean up after an FLR
cd0ecc9a
BH
1260 * @describe_stats: Describe statistics for ethtool
1261 * @update_stats: Update statistics not provided by event handling.
1262 * Either argument may be %NULL.
623b9988
EC
1263 * @update_stats_atomic: Update statistics while in atomic context, if that
1264 * is more limiting than @update_stats. Otherwise, leave %NULL and
1265 * driver core will call @update_stats.
ef2b90ee 1266 * @start_stats: Start the regular fetching of statistics
f8f3b5ae 1267 * @pull_stats: Pull stats from the NIC and wait until they arrive.
ef2b90ee
BH
1268 * @stop_stats: Stop the regular fetching of statistics
1269 * @push_irq_moderation: Apply interrupt moderation value
d3245b28 1270 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
9dd3a13b 1271 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
30b81cda
BH
1272 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1273 * to the hardware. Serialised by the mac_lock.
710b208d 1274 * @check_mac_fault: Check MAC fault state. True if fault present.
89c758fa
BH
1275 * @get_wol: Get WoL configuration from driver state
1276 * @set_wol: Push WoL configuration to the NIC
1277 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
cab351be 1278 * @get_fec_stats: Get standard FEC statistics.
86094f7f 1279 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
d4f2cecc 1280 * expected to reset the NIC.
0aa3fbaa 1281 * @test_nvram: Test validity of NVRAM contents
f3ad5003
BH
1282 * @mcdi_request: Send an MCDI request with the given header and SDU.
1283 * The SDU length may be any value from 0 up to the protocol-
1284 * defined maximum, but its buffer will be padded to a multiple
1285 * of 4 bytes.
1286 * @mcdi_poll_response: Test whether an MCDI response is available.
1287 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1288 * be a multiple of 4. The length may not be, but the buffer
1289 * will be padded so it is safe to round up.
1290 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1291 * return an appropriate error code for aborting any current
1292 * request; otherwise return 0.
86094f7f
BH
1293 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1294 * be separately enabled after this.
1295 * @irq_test_generate: Generate a test IRQ
1296 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1297 * queue must be separately disabled before this.
1298 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1299 * a pointer to the &struct efx_msi_context for the channel.
1300 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1301 * is a pointer to the &struct efx_nic.
12804793 1302 * @tx_probe: Allocate resources for TX queue (and select TXQ type)
86094f7f
BH
1303 * @tx_init: Initialise TX queue on the NIC
1304 * @tx_remove: Free resources for TX queue
1305 * @tx_write: Write TX descriptors and doorbell
51b35a45 1306 * @tx_enqueue: Add an SKB to TX queue
d43050c0 1307 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
a707d188 1308 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
42356d9a
EC
1309 * @rx_push_rss_context_config: Write RSS hash key and indirection table for
1310 * user RSS context to the NIC
1311 * @rx_pull_rss_context_config: Read RSS hash key and indirection table for user
1312 * RSS context back from the NIC
86094f7f
BH
1313 * @rx_probe: Allocate resources for RX queue
1314 * @rx_init: Initialise RX queue on the NIC
1315 * @rx_remove: Free resources for RX queue
1316 * @rx_write: Write RX descriptors and doorbell
1317 * @rx_defer_refill: Generate a refill reminder event
51b35a45 1318 * @rx_packet: Receive the queued RX buffer on a channel
06888543 1319 * @rx_buf_hash_valid: Determine whether the RX prefix contains a valid hash
86094f7f
BH
1320 * @ev_probe: Allocate resources for event queue
1321 * @ev_init: Initialise event queue on the NIC
1322 * @ev_fini: Deinitialise event queue on the NIC
1323 * @ev_remove: Free resources for event queue
1324 * @ev_process: Process events for a queue, up to the given NAPI quota
1325 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1326 * @ev_test_generate: Generate a test event
add72477
BH
1327 * @filter_table_probe: Probe filter capabilities and set up filter software state
1328 * @filter_table_restore: Restore filters removed from hardware
1329 * @filter_table_remove: Remove filters from hardware and tear down software state
1330 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1331 * @filter_insert: add or replace a filter
1332 * @filter_remove_safe: remove a filter by ID, carefully
1333 * @filter_get_safe: retrieve a filter by ID, carefully
fbd79120
BH
1334 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1335 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
add72477
BH
1336 * @filter_count_rx_used: Get the number of filters in use at a given priority
1337 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1338 * @filter_get_rx_ids: Get list of RX filters at a given priority
add72477
BH
1339 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1340 * This must check whether the specified table entry is used by RFS
1341 * and that rps_may_expire_flow() returns true for it.
45a3fd55
BH
1342 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1343 * using efx_mtd_add()
1344 * @mtd_rename: Set an MTD partition name using the net device name
1345 * @mtd_read: Read from an MTD partition
1346 * @mtd_erase: Erase part of an MTD partition
1347 * @mtd_write: Write to an MTD partition
1348 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1349 * also notifies the driver that a writer has finished using this
1350 * partition.
9ec06595 1351 * @ptp_write_host_time: Send host time to MC as part of sync protocol
bd9a265d
JC
1352 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1353 * timestamping, possibly only temporarily for the purposes of a reset.
9ec06595
DP
1354 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1355 * and tx_type will already have been validated but this operation
1356 * must validate and update rx_filter.
08a7b29b 1357 * @get_phys_port_id: Get the underlying physical port id.
910c8789 1358 * @set_mac_address: Set the MAC address of the device
46d1efd8
EC
1359 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1360 * If %NULL, then device does not support any TSO version.
e5fbd977 1361 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
e5fbd977 1362 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
9b46132c 1363 * @print_additional_fwver: Dump NIC-specific additional FW version info
51b35a45 1364 * @sensor_event: Handle a sensor event from MCDI
000fe940 1365 * @rx_recycle_ring_size: Size of the RX recycle ring
daeda630 1366 * @revision: Hardware architecture revision
8ceee660
BH
1367 * @txd_ptr_tbl_base: TX descriptor ring base address
1368 * @rxd_ptr_tbl_base: RX descriptor ring base address
1369 * @buf_tbl_base: Buffer table base address
1370 * @evq_ptr_tbl_base: Event queue pointer table base address
1371 * @evq_rptr_tbl_base: Event queue read-pointer table base address
8ceee660 1372 * @max_dma_mask: Maximum possible DMA mask
43a3739d
JC
1373 * @rx_prefix_size: Size of RX prefix before packet data
1374 * @rx_hash_offset: Offset of RX flow hash within prefix
bd9a265d 1375 * @rx_ts_offset: Offset of timestamp within prefix
85740cdf 1376 * @rx_buffer_padding: Size of padding at end of RX packet
e8c68c0a
JC
1377 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1378 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
de1deff9 1379 * @option_descriptors: NIC supports TX option descriptors
6f9f6ec2
AR
1380 * @min_interrupt_mode: Lowest capability interrupt mode supported
1381 * from &enum efx_int_mode.
cc180b69 1382 * @timer_period_max: Maximum period of interrupt timer (in ticks)
c383b537
BH
1383 * @offload_features: net_device feature flags for protocol offload
1384 * features implemented in hardware
df2cd8af 1385 * @mcdi_max_ver: Maximum MCDI version supported
9ec06595 1386 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
8ceee660
BH
1387 */
1388struct efx_nic_type {
6f7f8aa6 1389 bool is_vf;
03714bbb 1390 unsigned int (*mem_bar)(struct efx_nic *efx);
b105798f 1391 unsigned int (*mem_map_size)(struct efx_nic *efx);
ef2b90ee
BH
1392 int (*probe)(struct efx_nic *efx);
1393 void (*remove)(struct efx_nic *efx);
1394 int (*init)(struct efx_nic *efx);
c15eed22 1395 int (*dimension_resources)(struct efx_nic *efx);
ef2b90ee
BH
1396 void (*fini)(struct efx_nic *efx);
1397 void (*monitor)(struct efx_nic *efx);
0e2a9c7c
BH
1398 enum reset_type (*map_reset_reason)(enum reset_type reason);
1399 int (*map_reset_flags)(u32 *flags);
ef2b90ee
BH
1400 int (*reset)(struct efx_nic *efx, enum reset_type method);
1401 int (*probe_port)(struct efx_nic *efx);
1402 void (*remove_port)(struct efx_nic *efx);
40641ed9 1403 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
e42c3d85 1404 int (*fini_dmaq)(struct efx_nic *efx);
ef2b90ee 1405 void (*prepare_flush)(struct efx_nic *efx);
d5e8cc6c 1406 void (*finish_flush)(struct efx_nic *efx);
e283546c
EC
1407 void (*prepare_flr)(struct efx_nic *efx);
1408 void (*finish_flr)(struct efx_nic *efx);
cd0ecc9a
BH
1409 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1410 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1411 struct rtnl_link_stats64 *core_stats);
623b9988
EC
1412 size_t (*update_stats_atomic)(struct efx_nic *efx, u64 *full_stats,
1413 struct rtnl_link_stats64 *core_stats);
ef2b90ee 1414 void (*start_stats)(struct efx_nic *efx);
f8f3b5ae 1415 void (*pull_stats)(struct efx_nic *efx);
ef2b90ee
BH
1416 void (*stop_stats)(struct efx_nic *efx);
1417 void (*push_irq_moderation)(struct efx_channel *channel);
d3245b28 1418 int (*reconfigure_port)(struct efx_nic *efx);
9dd3a13b 1419 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
af3c38d3 1420 int (*reconfigure_mac)(struct efx_nic *efx, bool mtu_only);
710b208d 1421 bool (*check_mac_fault)(struct efx_nic *efx);
89c758fa
BH
1422 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1423 int (*set_wol)(struct efx_nic *efx, u32 type);
1424 void (*resume_wol)(struct efx_nic *efx);
cab351be
JK
1425 void (*get_fec_stats)(struct efx_nic *efx,
1426 struct ethtool_fec_stats *fec_stats);
be904b85
TZ
1427 unsigned int (*check_caps)(const struct efx_nic *efx,
1428 u8 flag,
1429 u32 offset);
d4f2cecc 1430 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
0aa3fbaa 1431 int (*test_nvram)(struct efx_nic *efx);
f3ad5003
BH
1432 void (*mcdi_request)(struct efx_nic *efx,
1433 const efx_dword_t *hdr, size_t hdr_len,
1434 const efx_dword_t *sdu, size_t sdu_len);
1435 bool (*mcdi_poll_response)(struct efx_nic *efx);
1436 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1437 size_t pdu_offset, size_t pdu_len);
1438 int (*mcdi_poll_reboot)(struct efx_nic *efx);
c577e59e 1439 void (*mcdi_reboot_detected)(struct efx_nic *efx);
86094f7f 1440 void (*irq_enable_master)(struct efx_nic *efx);
942e298e 1441 int (*irq_test_generate)(struct efx_nic *efx);
86094f7f
BH
1442 void (*irq_disable_non_ev)(struct efx_nic *efx);
1443 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1444 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1445 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1446 void (*tx_init)(struct efx_tx_queue *tx_queue);
1447 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1448 void (*tx_write)(struct efx_tx_queue *tx_queue);
51b35a45 1449 netdev_tx_t (*tx_enqueue)(struct efx_tx_queue *tx_queue, struct sk_buff *skb);
e9117e50
BK
1450 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1451 dma_addr_t dma_addr, unsigned int len);
267c0157 1452 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
f74d1995 1453 const u32 *rx_indir_table, const u8 *key);
a707d188 1454 int (*rx_pull_rss_config)(struct efx_nic *efx);
42356d9a
EC
1455 int (*rx_push_rss_context_config)(struct efx_nic *efx,
1456 struct efx_rss_context *ctx,
1457 const u32 *rx_indir_table,
1458 const u8 *key);
1459 int (*rx_pull_rss_context_config)(struct efx_nic *efx,
1460 struct efx_rss_context *ctx);
1461 void (*rx_restore_rss_contexts)(struct efx_nic *efx);
86094f7f
BH
1462 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1463 void (*rx_init)(struct efx_rx_queue *rx_queue);
1464 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1465 void (*rx_write)(struct efx_rx_queue *rx_queue);
1466 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
51b35a45 1467 void (*rx_packet)(struct efx_channel *channel);
06888543 1468 bool (*rx_buf_hash_valid)(const u8 *prefix);
86094f7f 1469 int (*ev_probe)(struct efx_channel *channel);
261e4d96 1470 int (*ev_init)(struct efx_channel *channel);
86094f7f
BH
1471 void (*ev_fini)(struct efx_channel *channel);
1472 void (*ev_remove)(struct efx_channel *channel);
1473 int (*ev_process)(struct efx_channel *channel, int quota);
1474 void (*ev_read_ack)(struct efx_channel *channel);
1475 void (*ev_test_generate)(struct efx_channel *channel);
add72477
BH
1476 int (*filter_table_probe)(struct efx_nic *efx);
1477 void (*filter_table_restore)(struct efx_nic *efx);
1478 void (*filter_table_remove)(struct efx_nic *efx);
1479 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1480 s32 (*filter_insert)(struct efx_nic *efx,
1481 struct efx_filter_spec *spec, bool replace);
1482 int (*filter_remove_safe)(struct efx_nic *efx,
1483 enum efx_filter_priority priority,
1484 u32 filter_id);
1485 int (*filter_get_safe)(struct efx_nic *efx,
1486 enum efx_filter_priority priority,
1487 u32 filter_id, struct efx_filter_spec *);
fbd79120
BH
1488 int (*filter_clear_rx)(struct efx_nic *efx,
1489 enum efx_filter_priority priority);
add72477
BH
1490 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1491 enum efx_filter_priority priority);
1492 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1493 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1494 enum efx_filter_priority priority,
1495 u32 *buf, u32 size);
1496#ifdef CONFIG_RFS_ACCEL
add72477
BH
1497 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1498 unsigned int index);
1499#endif
45a3fd55
BH
1500#ifdef CONFIG_SFC_MTD
1501 int (*mtd_probe)(struct efx_nic *efx);
1502 void (*mtd_rename)(struct efx_mtd_partition *part);
1503 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1504 size_t *retlen, u8 *buffer);
1505 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1506 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1507 size_t *retlen, const u8 *buffer);
1508 int (*mtd_sync)(struct mtd_info *mtd);
1509#endif
977a5d5d 1510 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
bd9a265d 1511 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
9ec06595
DP
1512 int (*ptp_set_ts_config)(struct efx_nic *efx,
1513 struct hwtstamp_config *init);
834e23dd 1514 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
4a53ea8a
AR
1515 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1516 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
08a7b29b
BK
1517 int (*get_phys_port_id)(struct efx_nic *efx,
1518 struct netdev_phys_item_id *ppid);
d98a4ffe
SS
1519 int (*sriov_init)(struct efx_nic *efx);
1520 void (*sriov_fini)(struct efx_nic *efx);
d98a4ffe
SS
1521 bool (*sriov_wanted)(struct efx_nic *efx);
1522 void (*sriov_reset)(struct efx_nic *efx);
7fa8d547 1523 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
76660757 1524 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, const u8 *mac);
7fa8d547
SS
1525 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1526 u8 qos);
1527 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1528 bool spoofchk);
1529 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1530 struct ifla_vf_info *ivi);
4392dc69
EC
1531 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1532 int link_state);
6d8aaaf6
DP
1533 int (*vswitching_probe)(struct efx_nic *efx);
1534 int (*vswitching_restore)(struct efx_nic *efx);
1535 void (*vswitching_remove)(struct efx_nic *efx);
0d5e0fbb 1536 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
910c8789 1537 int (*set_mac_address)(struct efx_nic *efx);
46d1efd8 1538 u32 (*tso_versions)(struct efx_nic *efx);
e5fbd977 1539 int (*udp_tnl_push_ports)(struct efx_nic *efx);
e5fbd977 1540 bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
9b46132c
EC
1541 size_t (*print_additional_fwver)(struct efx_nic *efx, char *buf,
1542 size_t len);
51b35a45 1543 void (*sensor_event)(struct efx_nic *efx, efx_qword_t *ev);
000fe940 1544 unsigned int (*rx_recycle_ring_size)(const struct efx_nic *efx);
b895d73e 1545
daeda630 1546 int revision;
8ceee660
BH
1547 unsigned int txd_ptr_tbl_base;
1548 unsigned int rxd_ptr_tbl_base;
1549 unsigned int buf_tbl_base;
1550 unsigned int evq_ptr_tbl_base;
1551 unsigned int evq_rptr_tbl_base;
9bbd7d9a 1552 u64 max_dma_mask;
43a3739d
JC
1553 unsigned int rx_prefix_size;
1554 unsigned int rx_hash_offset;
bd9a265d 1555 unsigned int rx_ts_offset;
8ceee660 1556 unsigned int rx_buffer_padding;
85740cdf 1557 bool can_rx_scatter;
e8c68c0a 1558 bool always_rx_scatter;
de1deff9 1559 bool option_descriptors;
6f9f6ec2 1560 unsigned int min_interrupt_mode;
cc180b69 1561 unsigned int timer_period_max;
c8f44aff 1562 netdev_features_t offload_features;
df2cd8af 1563 int mcdi_max_ver;
add72477 1564 unsigned int max_rx_ip_filters;
9ec06595 1565 u32 hwtstamp_filters;
f74d1995 1566 unsigned int rx_hash_key_size;
8ceee660
BH
1567};
1568
1569/**************************************************************************
1570 *
1571 * Prototypes and inline functions
1572 *
1573 *************************************************************************/
1574
f7d12cdc
BH
1575static inline struct efx_channel *
1576efx_get_channel(struct efx_nic *efx, unsigned index)
1577{
e01b16a7 1578 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
8313aca3 1579 return efx->channel[index];
f7d12cdc
BH
1580}
1581
8ceee660
BH
1582/* Iterate over all used channels */
1583#define efx_for_each_channel(_channel, _efx) \
8313aca3
BH
1584 for (_channel = (_efx)->channel[0]; \
1585 _channel; \
1586 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1587 (_efx)->channel[_channel->channel + 1] : NULL)
8ceee660 1588
7f967c01
BH
1589/* Iterate over all used channels in reverse */
1590#define efx_for_each_channel_rev(_channel, _efx) \
1591 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1592 _channel; \
1593 _channel = _channel->channel ? \
1594 (_efx)->channel[_channel->channel - 1] : NULL)
1595
51b35a45
EC
1596static inline struct efx_channel *
1597efx_get_tx_channel(struct efx_nic *efx, unsigned int index)
1598{
1599 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels);
1600 return efx->channel[efx->tx_channel_offset + index];
1601}
1602
3990a8ff
CM
1603static inline struct efx_channel *
1604efx_get_xdp_channel(struct efx_nic *efx, unsigned int index)
1605{
1606 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_xdp_channels);
1607 return efx->channel[efx->xdp_channel_offset + index];
1608}
1609
1610static inline bool efx_channel_is_xdp_tx(struct efx_channel *channel)
1611{
1612 return channel->channel - channel->efx->xdp_channel_offset <
1613 channel->efx->n_xdp_channels;
1614}
1615
525da907
BH
1616static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1617{
2e102b53 1618 return channel && channel->channel >= channel->efx->tx_channel_offset;
525da907
BH
1619}
1620
f9cac93e 1621static inline unsigned int efx_channel_num_tx_queues(struct efx_channel *channel)
f7d12cdc 1622{
f9cac93e
EC
1623 if (efx_channel_is_xdp_tx(channel))
1624 return channel->efx->xdp_tx_per_channel;
1625 return channel->efx->tx_queues_per_channel;
f7d12cdc 1626}
8ceee660 1627
f9cac93e 1628static inline struct efx_tx_queue *
12804793 1629efx_channel_get_tx_queue(struct efx_channel *channel, unsigned int type)
94b274bf 1630{
12804793
EC
1631 EFX_WARN_ON_ONCE_PARANOID(type >= EFX_TXQ_TYPES);
1632 return channel->tx_queue_by_type[type];
1633}
1634
1635static inline struct efx_tx_queue *
1636efx_get_tx_queue(struct efx_nic *efx, unsigned int index, unsigned int type)
1637{
1638 struct efx_channel *channel = efx_get_tx_channel(efx, index);
1639
1640 return efx_channel_get_tx_queue(channel, type);
94b274bf
BH
1641}
1642
8ceee660
BH
1643/* Iterate over all TX queues belonging to a channel */
1644#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
525da907
BH
1645 if (!efx_channel_has_tx_queues(_channel)) \
1646 ; \
1647 else \
1648 for (_tx_queue = (_channel)->tx_queue; \
f9cac93e
EC
1649 _tx_queue < (_channel)->tx_queue + \
1650 efx_channel_num_tx_queues(_channel); \
73e0026f 1651 _tx_queue++)
94b274bf 1652
525da907
BH
1653static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1654{
79d68b37 1655 return channel->rx_queue.core_index >= 0;
525da907
BH
1656}
1657
f7d12cdc
BH
1658static inline struct efx_rx_queue *
1659efx_channel_get_rx_queue(struct efx_channel *channel)
1660{
e01b16a7 1661 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
525da907 1662 return &channel->rx_queue;
f7d12cdc
BH
1663}
1664
8ceee660
BH
1665/* Iterate over all RX queues belonging to a channel */
1666#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
525da907
BH
1667 if (!efx_channel_has_rx_queue(_channel)) \
1668 ; \
1669 else \
1670 for (_rx_queue = &(_channel)->rx_queue; \
1671 _rx_queue; \
1672 _rx_queue = NULL)
8ceee660 1673
ba1e8a35
BH
1674static inline struct efx_channel *
1675efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1676{
8313aca3 1677 return container_of(rx_queue, struct efx_channel, rx_queue);
ba1e8a35
BH
1678}
1679
1680static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1681{
8313aca3 1682 return efx_rx_queue_channel(rx_queue)->channel;
ba1e8a35
BH
1683}
1684
8ceee660
BH
1685/* Returns a pointer to the specified receive buffer in the RX
1686 * descriptor queue.
1687 */
1688static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1689 unsigned int index)
1690{
807540ba 1691 return &rx_queue->buffer[index];
8ceee660
BH
1692}
1693
e1253f39
AM
1694static inline struct efx_rx_buffer *
1695efx_rx_buf_next(struct efx_rx_queue *rx_queue, struct efx_rx_buffer *rx_buf)
1696{
1697 if (unlikely(rx_buf == efx_rx_buffer(rx_queue, rx_queue->ptr_mask)))
1698 return efx_rx_buffer(rx_queue, 0);
1699 else
1700 return rx_buf + 1;
1701}
1702
8ceee660
BH
1703/**
1704 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1705 *
1706 * This calculates the maximum frame length that will be used for a
1707 * given MTU. The frame length will be equal to the MTU plus a
1708 * constant amount of header space and padding. This is the quantity
1709 * that the net driver will program into the MAC as the maximum frame
1710 * length.
1711 *
754c653a 1712 * The 10G MAC requires 8-byte alignment on the frame
8ceee660 1713 * length, so we round up to the nearest 8.
cc11763b
BH
1714 *
1715 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1716 * XGMII cycle). If the frame length reaches the maximum value in the
1717 * same cycle, the XMAC can miss the IPG altogether. We work around
1718 * this by adding a further 16 bytes.
8ceee660 1719 */
6f24e5d5 1720#define EFX_FRAME_PAD 16
8ceee660 1721#define EFX_MAX_FRAME_LEN(mtu) \
6f24e5d5 1722 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
8ceee660 1723
7c236c43
SH
1724static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1725{
1726 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1727}
1728static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1729{
1730 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1731}
8ceee660 1732
d19a5372
EC
1733/* Get the max fill level of the TX queues on this channel */
1734static inline unsigned int
1735efx_channel_tx_fill_level(struct efx_channel *channel)
1736{
1737 struct efx_tx_queue *tx_queue;
1738 unsigned int fill_level = 0;
1739
d19a5372
EC
1740 efx_for_each_channel_tx_queue(tx_queue, channel)
1741 fill_level = max(fill_level,
1742 tx_queue->insert_count - tx_queue->read_count);
1743
1744 return fill_level;
1745}
1746
5374d602
EC
1747/* Conservative approximation of efx_channel_tx_fill_level using cached value */
1748static inline unsigned int
1749efx_channel_tx_old_fill_level(struct efx_channel *channel)
1750{
1751 struct efx_tx_queue *tx_queue;
1752 unsigned int fill_level = 0;
1753
1754 efx_for_each_channel_tx_queue(tx_queue, channel)
1755 fill_level = max(fill_level,
1756 tx_queue->insert_count - tx_queue->old_read_count);
1757
1758 return fill_level;
1759}
1760
e4478ad1
MH
1761/* Get all supported features.
1762 * If a feature is not fixed, it is present in hw_features.
1763 * If a feature is fixed, it does not present in hw_features, but
1764 * always in features.
1765 */
1766static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1767{
1768 const struct net_device *net_dev = efx->net_dev;
1769
1770 return net_dev->features | net_dev->hw_features;
1771}
1772
e9117e50
BK
1773/* Get the current TX queue insert index. */
1774static inline unsigned int
1775efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1776{
1777 return tx_queue->insert_count & tx_queue->ptr_mask;
1778}
1779
1780/* Get a TX buffer. */
1781static inline struct efx_tx_buffer *
1782__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1783{
1784 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1785}
1786
1787/* Get a TX buffer, checking it's not currently in use. */
1788static inline struct efx_tx_buffer *
1789efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1790{
1791 struct efx_tx_buffer *buffer =
1792 __efx_tx_queue_get_insert_buffer(tx_queue);
1793
e01b16a7
EC
1794 EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1795 EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1796 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
e9117e50
BK
1797
1798 return buffer;
1799}
1800
8ceee660 1801#endif /* EFX_NET_DRIVER_H */