Merge branch 'core-objtool-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[linux-block.git] / drivers / net / ethernet / sfc / net_driver.h
CommitLineData
d2912cb1 1/* SPDX-License-Identifier: GPL-2.0-only */
8ceee660 2/****************************************************************************
f7a6d2c4 3 * Driver for Solarflare network controllers and boards
8ceee660 4 * Copyright 2005-2006 Fen Systems Ltd.
f7a6d2c4 5 * Copyright 2005-2013 Solarflare Communications Inc.
8ceee660
BH
6 */
7
8/* Common definitions for all Efx net driver code */
9
10#ifndef EFX_NET_DRIVER_H
11#define EFX_NET_DRIVER_H
12
8ceee660
BH
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/ethtool.h>
16#include <linux/if_vlan.h>
90d683af 17#include <linux/timer.h>
68e7f45e 18#include <linux/mdio.h>
8ceee660
BH
19#include <linux/list.h>
20#include <linux/pci.h>
21#include <linux/device.h>
22#include <linux/highmem.h>
23#include <linux/workqueue.h>
cd2d5b52 24#include <linux/mutex.h>
0d322413 25#include <linux/rwsem.h>
10ed61c4 26#include <linux/vmalloc.h>
45a3fd55 27#include <linux/mtd/mtd.h>
36763266 28#include <net/busy_poll.h>
8c423501 29#include <net/xdp.h>
8ceee660
BH
30
31#include "enum.h"
32#include "bitfield.h"
add72477 33#include "filter.h"
8ceee660 34
8ceee660
BH
35/**************************************************************************
36 *
37 * Build definitions
38 *
39 **************************************************************************/
c5d5f5fd 40
5a6681e2 41#define EFX_DRIVER_VERSION "4.1"
8ceee660 42
5f3f9d6c 43#ifdef DEBUG
e01b16a7 44#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
8ceee660
BH
45#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
46#else
e01b16a7 47#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
8ceee660
BH
48#define EFX_WARN_ON_PARANOID(x) do {} while (0)
49#endif
50
8ceee660
BH
51/**************************************************************************
52 *
53 * Efx data structures
54 *
55 **************************************************************************/
56
a16e5b24 57#define EFX_MAX_CHANNELS 32U
8ceee660 58#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
cd2d5b52 59#define EFX_EXTRA_CHANNEL_IOV 0
7c236c43
SH
60#define EFX_EXTRA_CHANNEL_PTP 1
61#define EFX_MAX_EXTRA_CHANNELS 2U
8ceee660 62
a4900ac9
BH
63/* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
94b274bf
BH
66#define EFX_MAX_TX_TC 2
67#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
68#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
69#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
70#define EFX_TXQ_TYPES 4
71#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
60ac1065 72
85740cdf
BH
73/* Maximum possible MTU the driver supports */
74#define EFX_MAX_MTU (9 * 1024)
75
72a31d85
BK
76/* Minimum MTU, from RFC791 (IP) */
77#define EFX_MIN_MTU 68
78
950c54df
BH
79/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
80 * and should be a multiple of the cache line size.
81 */
82#define EFX_RX_USR_BUF_SIZE (2048 - 256)
83
84/* If possible, we should ensure cache line alignment at start and end
85 * of every buffer. Otherwise, we just need to ensure 4-byte
86 * alignment of the network header.
87 */
88#if NET_IP_ALIGN == 0
89#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
90#else
91#define EFX_RX_BUF_ALIGNMENT 4
92#endif
85740cdf 93
7c236c43
SH
94/* Forward declare Precision Time Protocol (PTP) support structure. */
95struct efx_ptp_data;
9ec06595 96struct hwtstamp_config;
7c236c43 97
d4f2cecc
BH
98struct efx_self_tests;
99
8ceee660 100/**
caa75586
BH
101 * struct efx_buffer - A general-purpose DMA buffer
102 * @addr: host base address of the buffer
8ceee660
BH
103 * @dma_addr: DMA base address of the buffer
104 * @len: Buffer length, in bytes
8ceee660 105 *
caa75586
BH
106 * The NIC uses these buffers for its interrupt status registers and
107 * MAC stats dumps.
8ceee660 108 */
caa75586 109struct efx_buffer {
8ceee660
BH
110 void *addr;
111 dma_addr_t dma_addr;
112 unsigned int len;
caa75586
BH
113};
114
115/**
116 * struct efx_special_buffer - DMA buffer entered into buffer table
117 * @buf: Standard &struct efx_buffer
118 * @index: Buffer index within controller;s buffer table
119 * @entries: Number of buffer table entries
120 *
121 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
122 * Event and descriptor rings are addressed via one or more buffer
123 * table entries (and so can be physically non-contiguous, although we
124 * currently do not take advantage of that). On Falcon and Siena we
125 * have to take care of allocating and initialising the entries
126 * ourselves. On later hardware this is managed by the firmware and
127 * @index and @entries are left as 0.
128 */
129struct efx_special_buffer {
130 struct efx_buffer buf;
5bbe2f4f
BH
131 unsigned int index;
132 unsigned int entries;
8ceee660
BH
133};
134
135/**
7668ff9c
BH
136 * struct efx_tx_buffer - buffer state for a TX descriptor
137 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
138 * freed when descriptor completes
8c423501
CM
139 * @xdpf: When @flags & %EFX_TX_BUF_XDP, the XDP frame information; its @data
140 * member is the associated buffer to drop a page reference on.
e1253f39
AM
141 * @option: When @flags & %EFX_TX_BUF_OPTION, an EF10-specific option
142 * descriptor.
8ceee660 143 * @dma_addr: DMA address of the fragment.
7668ff9c 144 * @flags: Flags for allocation and DMA mapping type
8ceee660
BH
145 * @len: Length of this fragment.
146 * This field is zero when the queue slot is empty.
8ceee660 147 * @unmap_len: Length of this fragment to unmap
2acdb92e
AR
148 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
149 * Only valid if @unmap_len != 0.
8ceee660
BH
150 */
151struct efx_tx_buffer {
8c423501
CM
152 union {
153 const struct sk_buff *skb;
154 struct xdp_frame *xdpf;
155 };
ba8977bd 156 union {
e1253f39 157 efx_qword_t option; /* EF10 */
ba8977bd
BH
158 dma_addr_t dma_addr;
159 };
7668ff9c 160 unsigned short flags;
8ceee660 161 unsigned short len;
8ceee660 162 unsigned short unmap_len;
2acdb92e 163 unsigned short dma_offset;
8ceee660 164};
7668ff9c
BH
165#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
166#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
7668ff9c 167#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
ba8977bd 168#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
8c423501 169#define EFX_TX_BUF_XDP 0x20 /* buffer was sent with XDP */
8ceee660
BH
170
171/**
172 * struct efx_tx_queue - An Efx TX queue
173 *
174 * This is a ring buffer of TX fragments.
175 * Since the TX completion path always executes on the same
176 * CPU and the xmit path can operate on different CPUs,
177 * performance is increased by ensuring that the completion
178 * path and the xmit path operate on different cache lines.
179 * This is particularly important if the xmit path is always
180 * executing on one CPU which is different from the completion
181 * path. There is also a cache line for members which are
182 * read but not written on the fast path.
183 *
184 * @efx: The associated Efx NIC
185 * @queue: DMA queue number
93171b14 186 * @tso_version: Version of TSO in use for this queue.
8ceee660 187 * @channel: The associated channel
c04bfc6b 188 * @core_txq: The networking core TX queue structure
8ceee660 189 * @buffer: The software buffer ring
e9117e50
BK
190 * @cb_page: Array of pages of copy buffers. Carved up according to
191 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
8ceee660 192 * @txd: The hardware descriptor ring
ecc910f5 193 * @ptr_mask: The size of the ring minus 1.
183233be
BH
194 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
195 * Size of the region is efx_piobuf_size.
196 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
94b274bf 197 * @initialised: Has hardware queue been initialised?
b9b603d4 198 * @timestamping: Is timestamping enabled for this channel?
3990a8ff 199 * @xdp_tx: Is this an XDP tx queue?
e9117e50
BK
200 * @handle_tso: TSO xmit preparation handler. Sets up the TSO metadata and
201 * may also map tx data, depending on the nature of the TSO implementation.
8ceee660
BH
202 * @read_count: Current read pointer.
203 * This is the number of buffers that have been removed from both rings.
cd38557d
BH
204 * @old_write_count: The value of @write_count when last checked.
205 * This is here for performance reasons. The xmit path will
206 * only get the up-to-date value of @write_count if this
207 * variable indicates that the queue is empty. This is to
208 * avoid cache-line ping-pong between the xmit path and the
209 * completion path.
02e12165 210 * @merge_events: Number of TX merged completion events
b9b603d4
MH
211 * @completed_timestamp_major: Top part of the most recent tx timestamp.
212 * @completed_timestamp_minor: Low part of the most recent tx timestamp.
8ceee660
BH
213 * @insert_count: Current insert pointer
214 * This is the number of buffers that have been added to the
215 * software ring.
216 * @write_count: Current write pointer
217 * This is the number of buffers that have been added to the
218 * hardware ring.
de1deff9
EC
219 * @packet_write_count: Completable write pointer
220 * This is the write pointer of the last packet written.
221 * Normally this will equal @write_count, but as option descriptors
222 * don't produce completion events, they won't update this.
223 * Filled in iff @efx->type->option_descriptors; only used for PIO.
224 * Thus, this is written and used on EF10, and neither on farch.
8ceee660
BH
225 * @old_read_count: The value of read_count when last checked.
226 * This is here for performance reasons. The xmit path will
227 * only get the up-to-date value of read_count if this
228 * variable indicates that the queue is full. This is to
229 * avoid cache-line ping-pong between the xmit path and the
230 * completion path.
b9b39b62
BH
231 * @tso_bursts: Number of times TSO xmit invoked by kernel
232 * @tso_long_headers: Number of packets with headers too long for standard
233 * blocks
234 * @tso_packets: Number of packets via the TSO xmit path
46d1efd8 235 * @tso_fallbacks: Number of times TSO fallback used
cd38557d 236 * @pushes: Number of times the TX push feature has been used
ee45fd92 237 * @pio_packets: Number of times the TX PIO feature has been used
b2663a4f 238 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
e9117e50 239 * @cb_packets: Number of times the TX copybreak feature has been used
cd38557d
BH
240 * @empty_read_count: If the completion path has seen the queue as empty
241 * and the transmission path has not yet checked this, the value of
242 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
8ceee660
BH
243 */
244struct efx_tx_queue {
245 /* Members which don't change on the fast path */
246 struct efx_nic *efx ____cacheline_aligned_in_smp;
a4900ac9 247 unsigned queue;
93171b14 248 unsigned int tso_version;
8ceee660 249 struct efx_channel *channel;
c04bfc6b 250 struct netdev_queue *core_txq;
8ceee660 251 struct efx_tx_buffer *buffer;
e9117e50 252 struct efx_buffer *cb_page;
8ceee660 253 struct efx_special_buffer txd;
ecc910f5 254 unsigned int ptr_mask;
183233be
BH
255 void __iomem *piobuf;
256 unsigned int piobuf_offset;
94b274bf 257 bool initialised;
b9b603d4 258 bool timestamping;
3990a8ff 259 bool xdp_tx;
e9117e50
BK
260
261 /* Function pointers used in the fast path. */
262 int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
8ceee660
BH
263
264 /* Members used mainly on the completion path */
265 unsigned int read_count ____cacheline_aligned_in_smp;
cd38557d 266 unsigned int old_write_count;
02e12165 267 unsigned int merge_events;
c936835c
PD
268 unsigned int bytes_compl;
269 unsigned int pkts_compl;
b9b603d4
MH
270 u32 completed_timestamp_major;
271 u32 completed_timestamp_minor;
8ceee660
BH
272
273 /* Members used only on the xmit path */
274 unsigned int insert_count ____cacheline_aligned_in_smp;
275 unsigned int write_count;
de1deff9 276 unsigned int packet_write_count;
8ceee660 277 unsigned int old_read_count;
b9b39b62
BH
278 unsigned int tso_bursts;
279 unsigned int tso_long_headers;
280 unsigned int tso_packets;
46d1efd8 281 unsigned int tso_fallbacks;
cd38557d 282 unsigned int pushes;
ee45fd92 283 unsigned int pio_packets;
b2663a4f 284 bool xmit_more_available;
e9117e50 285 unsigned int cb_packets;
8ccf3800
AR
286 /* Statistics to supplement MAC stats */
287 unsigned long tx_packets;
cd38557d
BH
288
289 /* Members shared between paths and sometimes updated */
290 unsigned int empty_read_count ____cacheline_aligned_in_smp;
291#define EFX_EMPTY_COUNT_VALID 0x80000000
525d9e82 292 atomic_t flush_outstanding;
8ceee660
BH
293};
294
e9117e50
BK
295#define EFX_TX_CB_ORDER 7
296#define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
297
8ceee660
BH
298/**
299 * struct efx_rx_buffer - An Efx RX data buffer
300 * @dma_addr: DMA base address of the buffer
97d48a10 301 * @page: The associated page buffer.
db339569 302 * Will be %NULL if the buffer slot is currently free.
b74e3e8c
BH
303 * @page_offset: If pending: offset in @page of DMA base address.
304 * If completed: offset in @page of Ethernet header.
80c2e716
BH
305 * @len: If pending: length for DMA descriptor.
306 * If completed: received length, excluding hash prefix.
85740cdf
BH
307 * @flags: Flags for buffer and packet state. These are only set on the
308 * first buffer of a scattered packet.
8ceee660
BH
309 */
310struct efx_rx_buffer {
311 dma_addr_t dma_addr;
97d48a10 312 struct page *page;
b590ace0
BH
313 u16 page_offset;
314 u16 len;
db339569 315 u16 flags;
8ceee660 316};
179ea7f0 317#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
db339569
BH
318#define EFX_RX_PKT_CSUMMED 0x0002
319#define EFX_RX_PKT_DISCARD 0x0004
d07df8ec 320#define EFX_RX_PKT_TCP 0x0040
3dced740 321#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
da50ae2e 322#define EFX_RX_PKT_CSUM_LEVEL 0x0200
8ceee660 323
62b330ba
SH
324/**
325 * struct efx_rx_page_state - Page-based rx buffer state
326 *
327 * Inserted at the start of every page allocated for receive buffers.
328 * Used to facilitate sharing dma mappings between recycled rx buffers
329 * and those passed up to the kernel.
330 *
62b330ba
SH
331 * @dma_addr: The dma address of this page.
332 */
333struct efx_rx_page_state {
62b330ba
SH
334 dma_addr_t dma_addr;
335
336 unsigned int __pad[0] ____cacheline_aligned;
337};
338
8ceee660
BH
339/**
340 * struct efx_rx_queue - An Efx RX queue
341 * @efx: The associated Efx NIC
79d68b37
SH
342 * @core_index: Index of network core RX queue. Will be >= 0 iff this
343 * is associated with a real RX queue.
8ceee660
BH
344 * @buffer: The software buffer ring
345 * @rxd: The hardware descriptor ring
ecc910f5 346 * @ptr_mask: The size of the ring minus 1.
d8aec745 347 * @refill_enabled: Enable refill whenever fill level is low
9f2cb71c
BH
348 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
349 * @rxq_flush_pending.
8ceee660
BH
350 * @added_count: Number of buffers added to the receive queue.
351 * @notified_count: Number of buffers given to NIC (<= @added_count).
352 * @removed_count: Number of buffers removed from the receive queue.
e8c68c0a
JC
353 * @scatter_n: Used by NIC specific receive code.
354 * @scatter_len: Used by NIC specific receive code.
2768935a
DP
355 * @page_ring: The ring to store DMA mapped pages for reuse.
356 * @page_add: Counter to calculate the write pointer for the recycle ring.
357 * @page_remove: Counter to calculate the read pointer for the recycle ring.
358 * @page_recycle_count: The number of pages that have been recycled.
359 * @page_recycle_failed: The number of pages that couldn't be recycled because
360 * the kernel still held a reference to them.
361 * @page_recycle_full: The number of pages that were released because the
362 * recycle ring was full.
363 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
8ceee660
BH
364 * @max_fill: RX descriptor maximum fill level (<= ring size)
365 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
366 * (<= @max_fill)
8ceee660
BH
367 * @min_fill: RX descriptor minimum non-zero fill level.
368 * This records the minimum fill level observed when a ring
369 * refill was triggered.
2768935a 370 * @recycle_count: RX buffer recycle counter.
90d683af 371 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
eb9a36be
CM
372 * @xdp_rxq_info: XDP specific RX queue information.
373 * @xdp_rxq_info_valid: Is xdp_rxq_info valid data?.
8ceee660
BH
374 */
375struct efx_rx_queue {
376 struct efx_nic *efx;
79d68b37 377 int core_index;
8ceee660
BH
378 struct efx_rx_buffer *buffer;
379 struct efx_special_buffer rxd;
ecc910f5 380 unsigned int ptr_mask;
d8aec745 381 bool refill_enabled;
9f2cb71c 382 bool flush_pending;
8ceee660 383
9bc2fc9b
BH
384 unsigned int added_count;
385 unsigned int notified_count;
386 unsigned int removed_count;
85740cdf 387 unsigned int scatter_n;
e8c68c0a 388 unsigned int scatter_len;
2768935a
DP
389 struct page **page_ring;
390 unsigned int page_add;
391 unsigned int page_remove;
392 unsigned int page_recycle_count;
393 unsigned int page_recycle_failed;
394 unsigned int page_recycle_full;
395 unsigned int page_ptr_mask;
8ceee660
BH
396 unsigned int max_fill;
397 unsigned int fast_fill_trigger;
8ceee660
BH
398 unsigned int min_fill;
399 unsigned int min_overfill;
2768935a 400 unsigned int recycle_count;
90d683af 401 struct timer_list slow_fill;
8ceee660 402 unsigned int slow_fill_count;
8ccf3800
AR
403 /* Statistics to supplement MAC stats */
404 unsigned long rx_packets;
eb9a36be
CM
405 struct xdp_rxq_info xdp_rxq_info;
406 bool xdp_rxq_info_valid;
8ceee660
BH
407};
408
bd9a265d
JC
409enum efx_sync_events_state {
410 SYNC_EVENTS_DISABLED = 0,
411 SYNC_EVENTS_QUIESCENT,
412 SYNC_EVENTS_REQUESTED,
413 SYNC_EVENTS_VALID,
414};
415
8ceee660
BH
416/**
417 * struct efx_channel - An Efx channel
418 *
419 * A channel comprises an event queue, at least one TX queue, at least
420 * one RX queue, and an associated tasklet for processing the event
421 * queue.
422 *
423 * @efx: Associated Efx NIC
8ceee660 424 * @channel: Channel instance number
7f967c01 425 * @type: Channel type definition
be3fc09c 426 * @eventq_init: Event queue initialised flag
8ceee660
BH
427 * @enabled: Channel enabled indicator
428 * @irq: IRQ number (MSI and MSI-X only)
539de7c5 429 * @irq_moderation_us: IRQ moderation value (in microseconds)
8ceee660
BH
430 * @napi_dev: Net device used with NAPI
431 * @napi_str: NAPI control structure
36763266
AR
432 * @state: state for NAPI vs busy polling
433 * @state_lock: lock protecting @state
8ceee660 434 * @eventq: Event queue buffer
ecc910f5 435 * @eventq_mask: Event queue pointer mask
8ceee660 436 * @eventq_read_ptr: Event queue read pointer
dd40781e 437 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
6fb70fd1
BH
438 * @irq_count: Number of IRQs since last adaptive moderation decision
439 * @irq_mod_score: IRQ moderation score
8490e75c
EC
440 * @rfs_filter_count: number of accelerated RFS filters currently in place;
441 * equals the count of @rps_flow_id slots filled
442 * @rfs_last_expiry: value of jiffies last time some accelerated RFS filters
443 * were checked for expiry
444 * @rfs_expire_index: next accelerated RFS filter ID to check for expiry
ca70bd42
EC
445 * @n_rfs_succeeded: number of successful accelerated RFS filter insertions
446 * @n_rfs_failed; number of failed accelerated RFS filter insertions
3af0f342 447 * @filter_work: Work item for efx_filter_rfs_expire()
faf8dcc1
JC
448 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
449 * indexed by filter ID
8ceee660 450 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
8ceee660
BH
451 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
452 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
c1ac403b 453 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
8ceee660
BH
454 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
455 * @n_rx_overlength: Count of RX_OVERLENGTH errors
456 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
85740cdf
BH
457 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
458 * lack of descriptors
8127d661
BH
459 * @n_rx_merge_events: Number of RX merged completion events
460 * @n_rx_merge_packets: Number of RX packets completed by merged events
cd846bef
CM
461 * @n_rx_xdp_drops: Count of RX packets intentionally dropped due to XDP
462 * @n_rx_xdp_bad_drops: Count of RX packets dropped due to XDP errors
463 * @n_rx_xdp_tx: Count of RX packets retransmitted due to XDP
464 * @n_rx_xdp_redirect: Count of RX packets redirected to a different NIC by XDP
85740cdf
BH
465 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
466 * __efx_rx_packet(), or zero if there is none
467 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
468 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
e090bfb9 469 * @rx_list: list of SKBs from current RX, awaiting processing
8313aca3 470 * @rx_queue: RX queue for this channel
8313aca3 471 * @tx_queue: TX queues for this channel
bd9a265d
JC
472 * @sync_events_state: Current state of sync events on this channel
473 * @sync_timestamp_major: Major part of the last ptp sync event
474 * @sync_timestamp_minor: Minor part of the last ptp sync event
8ceee660
BH
475 */
476struct efx_channel {
477 struct efx_nic *efx;
8ceee660 478 int channel;
7f967c01 479 const struct efx_channel_type *type;
be3fc09c 480 bool eventq_init;
dc8cfa55 481 bool enabled;
8ceee660 482 int irq;
539de7c5 483 unsigned int irq_moderation_us;
8ceee660
BH
484 struct net_device *napi_dev;
485 struct napi_struct napi_str;
36763266 486#ifdef CONFIG_NET_RX_BUSY_POLL
c0f9c7e4
BK
487 unsigned long busy_poll_state;
488#endif
8ceee660 489 struct efx_special_buffer eventq;
ecc910f5 490 unsigned int eventq_mask;
8ceee660 491 unsigned int eventq_read_ptr;
dd40781e 492 int event_test_cpu;
8ceee660 493
6fb70fd1
BH
494 unsigned int irq_count;
495 unsigned int irq_mod_score;
64d8ad6d 496#ifdef CONFIG_RFS_ACCEL
8490e75c
EC
497 unsigned int rfs_filter_count;
498 unsigned int rfs_last_expiry;
499 unsigned int rfs_expire_index;
ca70bd42
EC
500 unsigned int n_rfs_succeeded;
501 unsigned int n_rfs_failed;
6fbc05e5 502 struct delayed_work filter_work;
faf8dcc1
JC
503#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
504 u32 *rps_flow_id;
64d8ad6d 505#endif
6fb70fd1 506
a0ee3541
JC
507 unsigned int n_rx_tobe_disc;
508 unsigned int n_rx_ip_hdr_chksum_err;
509 unsigned int n_rx_tcp_udp_chksum_err;
510 unsigned int n_rx_outer_ip_hdr_chksum_err;
511 unsigned int n_rx_outer_tcp_udp_chksum_err;
512 unsigned int n_rx_inner_ip_hdr_chksum_err;
513 unsigned int n_rx_inner_tcp_udp_chksum_err;
514 unsigned int n_rx_eth_crc_err;
515 unsigned int n_rx_mcast_mismatch;
516 unsigned int n_rx_frm_trunc;
517 unsigned int n_rx_overlength;
518 unsigned int n_skbuff_leaks;
85740cdf 519 unsigned int n_rx_nodesc_trunc;
8127d661
BH
520 unsigned int n_rx_merge_events;
521 unsigned int n_rx_merge_packets;
cd846bef
CM
522 unsigned int n_rx_xdp_drops;
523 unsigned int n_rx_xdp_bad_drops;
524 unsigned int n_rx_xdp_tx;
525 unsigned int n_rx_xdp_redirect;
8ceee660 526
85740cdf
BH
527 unsigned int rx_pkt_n_frags;
528 unsigned int rx_pkt_index;
8ceee660 529
e090bfb9
EC
530 struct list_head *rx_list;
531
8313aca3 532 struct efx_rx_queue rx_queue;
94b274bf 533 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
bd9a265d
JC
534
535 enum efx_sync_events_state sync_events_state;
536 u32 sync_timestamp_major;
537 u32 sync_timestamp_minor;
8ceee660
BH
538};
539
d8291187
BH
540/**
541 * struct efx_msi_context - Context for each MSI
542 * @efx: The associated NIC
543 * @index: Index of the channel/IRQ
544 * @name: Name of the channel/IRQ
545 *
546 * Unlike &struct efx_channel, this is never reallocated and is always
547 * safe for the IRQ handler to access.
548 */
549struct efx_msi_context {
550 struct efx_nic *efx;
551 unsigned int index;
552 char name[IFNAMSIZ + 6];
553};
554
7f967c01
BH
555/**
556 * struct efx_channel_type - distinguishes traffic and extra channels
557 * @handle_no_channel: Handle failure to allocate an extra channel
558 * @pre_probe: Set up extra state prior to initialisation
559 * @post_remove: Tear down extra state after finalisation, if allocated.
560 * May be called on channels that have not been probed.
561 * @get_name: Generate the channel's name (used for its IRQ handler)
562 * @copy: Copy the channel state prior to reallocation. May be %NULL if
563 * reallocation is not supported.
c31e5f9f 564 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
2935e3c3
EC
565 * @want_txqs: Determine whether this channel should have TX queues
566 * created. If %NULL, TX queues are not created.
7f967c01
BH
567 * @keep_eventq: Flag for whether event queue should be kept initialised
568 * while the device is stopped
2935e3c3
EC
569 * @want_pio: Flag for whether PIO buffers should be linked to this
570 * channel's TX queues.
7f967c01
BH
571 */
572struct efx_channel_type {
573 void (*handle_no_channel)(struct efx_nic *);
574 int (*pre_probe)(struct efx_channel *);
c31e5f9f 575 void (*post_remove)(struct efx_channel *);
7f967c01
BH
576 void (*get_name)(struct efx_channel *, char *buf, size_t len);
577 struct efx_channel *(*copy)(const struct efx_channel *);
4a74dc65 578 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
2935e3c3 579 bool (*want_txqs)(struct efx_channel *);
7f967c01 580 bool keep_eventq;
2935e3c3 581 bool want_pio;
7f967c01
BH
582};
583
398468ed
BH
584enum efx_led_mode {
585 EFX_LED_OFF = 0,
586 EFX_LED_ON = 1,
587 EFX_LED_DEFAULT = 2
588};
589
c459302d
BH
590#define STRING_TABLE_LOOKUP(val, member) \
591 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
592
18e83e4c 593extern const char *const efx_loopback_mode_names[];
c459302d
BH
594extern const unsigned int efx_loopback_mode_max;
595#define LOOPBACK_MODE(efx) \
596 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
597
18e83e4c 598extern const char *const efx_reset_type_names[];
c459302d
BH
599extern const unsigned int efx_reset_type_max;
600#define RESET_TYPE(type) \
601 STRING_TABLE_LOOKUP(type, efx_reset_type)
3273c2e8 602
e5fbd977
JC
603void efx_get_udp_tunnel_type_name(u16 type, char *buf, size_t buflen);
604
8ceee660
BH
605enum efx_int_mode {
606 /* Be careful if altering to correct macro below */
607 EFX_INT_MODE_MSIX = 0,
608 EFX_INT_MODE_MSI = 1,
609 EFX_INT_MODE_LEGACY = 2,
610 EFX_INT_MODE_MAX /* Insert any new items before this */
611};
612#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
613
8ceee660 614enum nic_state {
f16aeea0
BH
615 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
616 STATE_READY = 1, /* hardware ready and netdev registered */
617 STATE_DISABLED = 2, /* device disabled due to hardware errors */
626950db 618 STATE_RECOVERY = 3, /* device recovering from PCI error */
8ceee660
BH
619};
620
8ceee660
BH
621/* Forward declaration */
622struct efx_nic;
623
624/* Pseudo bit-mask flow control field */
b5626946
DM
625#define EFX_FC_RX FLOW_CTRL_RX
626#define EFX_FC_TX FLOW_CTRL_TX
627#define EFX_FC_AUTO 4
8ceee660 628
eb50c0d6
BH
629/**
630 * struct efx_link_state - Current state of the link
631 * @up: Link is up
632 * @fd: Link is full-duplex
633 * @fc: Actual flow control flags
634 * @speed: Link speed (Mbps)
635 */
636struct efx_link_state {
637 bool up;
638 bool fd;
b5626946 639 u8 fc;
eb50c0d6
BH
640 unsigned int speed;
641};
642
fdaa9aed
SH
643static inline bool efx_link_state_equal(const struct efx_link_state *left,
644 const struct efx_link_state *right)
645{
646 return left->up == right->up && left->fd == right->fd &&
647 left->fc == right->fc && left->speed == right->speed;
648}
649
8ceee660
BH
650/**
651 * struct efx_phy_operations - Efx PHY operations table
c1c4f453
BH
652 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
653 * efx->loopback_modes.
8ceee660
BH
654 * @init: Initialise PHY
655 * @fini: Shut down PHY
656 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
fdaa9aed
SH
657 * @poll: Update @link_state and report whether it changed.
658 * Serialised by the mac_lock.
7cafe8f8
PR
659 * @get_link_ksettings: Get ethtool settings. Serialised by the mac_lock.
660 * @set_link_ksettings: Set ethtool settings. Serialised by the mac_lock.
7f61e6c6
EC
661 * @get_fecparam: Get Forward Error Correction settings. Serialised by mac_lock.
662 * @set_fecparam: Set Forward Error Correction settings. Serialised by mac_lock.
af4ad9bc 663 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
04cc8cac 664 * (only needed where AN bit is set in mmds)
4f16c073 665 * @test_alive: Test that PHY is 'alive' (online)
c1c4f453 666 * @test_name: Get the name of a PHY-specific test/result
4f16c073 667 * @run_tests: Run tests and record results as appropriate (offline).
1796721a 668 * Flags are the ethtool tests flags.
8ceee660
BH
669 */
670struct efx_phy_operations {
c1c4f453 671 int (*probe) (struct efx_nic *efx);
8ceee660
BH
672 int (*init) (struct efx_nic *efx);
673 void (*fini) (struct efx_nic *efx);
ff3b00a0 674 void (*remove) (struct efx_nic *efx);
d3245b28 675 int (*reconfigure) (struct efx_nic *efx);
fdaa9aed 676 bool (*poll) (struct efx_nic *efx);
7cafe8f8
PR
677 void (*get_link_ksettings)(struct efx_nic *efx,
678 struct ethtool_link_ksettings *cmd);
679 int (*set_link_ksettings)(struct efx_nic *efx,
680 const struct ethtool_link_ksettings *cmd);
7f61e6c6
EC
681 int (*get_fecparam)(struct efx_nic *efx, struct ethtool_fecparam *fec);
682 int (*set_fecparam)(struct efx_nic *efx,
683 const struct ethtool_fecparam *fec);
af4ad9bc 684 void (*set_npage_adv) (struct efx_nic *efx, u32);
4f16c073 685 int (*test_alive) (struct efx_nic *efx);
c1c4f453 686 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
1796721a 687 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
c087bd2c
SH
688 int (*get_module_eeprom) (struct efx_nic *efx,
689 struct ethtool_eeprom *ee,
690 u8 *data);
691 int (*get_module_info) (struct efx_nic *efx,
692 struct ethtool_modinfo *modinfo);
8ceee660
BH
693};
694
f8b87c17 695/**
49ce9c2c 696 * enum efx_phy_mode - PHY operating mode flags
f8b87c17
BH
697 * @PHY_MODE_NORMAL: on and should pass traffic
698 * @PHY_MODE_TX_DISABLED: on with TX disabled
3e133c44
BH
699 * @PHY_MODE_LOW_POWER: set to low power through MDIO
700 * @PHY_MODE_OFF: switched off through external control
f8b87c17
BH
701 * @PHY_MODE_SPECIAL: on but will not pass traffic
702 */
703enum efx_phy_mode {
704 PHY_MODE_NORMAL = 0,
705 PHY_MODE_TX_DISABLED = 1,
3e133c44
BH
706 PHY_MODE_LOW_POWER = 2,
707 PHY_MODE_OFF = 4,
f8b87c17
BH
708 PHY_MODE_SPECIAL = 8,
709};
710
711static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
712{
8c8661e4 713 return !!(mode & ~PHY_MODE_TX_DISABLED);
f8b87c17
BH
714}
715
cd0ecc9a
BH
716/**
717 * struct efx_hw_stat_desc - Description of a hardware statistic
718 * @name: Name of the statistic as visible through ethtool, or %NULL if
719 * it should not be exposed
720 * @dma_width: Width in bits (0 for non-DMA statistics)
721 * @offset: Offset within stats (ignored for non-DMA statistics)
8ceee660 722 */
cd0ecc9a
BH
723struct efx_hw_stat_desc {
724 const char *name;
725 u16 dma_width;
726 u16 offset;
8ceee660
BH
727};
728
729/* Number of bits used in a multicast filter hash address */
730#define EFX_MCAST_HASH_BITS 8
731
732/* Number of (single-bit) entries in a multicast filter hash */
733#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
734
735/* An Efx multicast filter hash */
736union efx_multicast_hash {
737 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
738 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
739};
740
cd2d5b52 741struct vfdi_status;
64eebcfd 742
42356d9a 743/* The reserved RSS context value */
f7226e0f 744#define EFX_MCDI_RSS_CONTEXT_INVALID 0xffffffff
42356d9a
EC
745/**
746 * struct efx_rss_context - A user-defined RSS context for filtering
747 * @list: node of linked list on which this struct is stored
748 * @context_id: the RSS_CONTEXT_ID returned by MC firmware, or
f7226e0f
AM
749 * %EFX_MCDI_RSS_CONTEXT_INVALID if this context is not present on the NIC.
750 * For Siena, 0 if RSS is active, else %EFX_MCDI_RSS_CONTEXT_INVALID.
42356d9a
EC
751 * @user_id: the rss_context ID exposed to userspace over ethtool.
752 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
753 * @rx_hash_key: Toeplitz hash key for this RSS context
754 * @indir_table: Indirection table for this RSS context
755 */
756struct efx_rss_context {
757 struct list_head list;
758 u32 context_id;
759 u32 user_id;
760 bool rx_hash_udp_4tuple;
761 u8 rx_hash_key[40];
762 u32 rx_indir_table[128];
763};
764
f993740e 765#ifdef CONFIG_RFS_ACCEL
f8d62037
EC
766/* Order of these is important, since filter_id >= %EFX_ARFS_FILTER_ID_PENDING
767 * is used to test if filter does or will exist.
768 */
769#define EFX_ARFS_FILTER_ID_PENDING -1
770#define EFX_ARFS_FILTER_ID_ERROR -2
771#define EFX_ARFS_FILTER_ID_REMOVING -3
772/**
773 * struct efx_arfs_rule - record of an ARFS filter and its IDs
774 * @node: linkage into hash table
775 * @spec: details of the filter (used as key for hash table). Use efx->type to
776 * determine which member to use.
777 * @rxq_index: channel to which the filter will steer traffic.
778 * @arfs_id: filter ID which was returned to ARFS
779 * @filter_id: index in software filter table. May be
780 * %EFX_ARFS_FILTER_ID_PENDING if filter was not inserted yet,
781 * %EFX_ARFS_FILTER_ID_ERROR if filter insertion failed, or
782 * %EFX_ARFS_FILTER_ID_REMOVING if expiry is currently removing the filter.
783 */
784struct efx_arfs_rule {
785 struct hlist_node node;
786 struct efx_filter_spec spec;
787 u16 rxq_index;
788 u16 arfs_id;
789 s32 filter_id;
790};
791
792/* Size chosen so that the table is one page (4kB) */
793#define EFX_ARFS_HASH_TABLE_SIZE 512
794
f993740e
EC
795/**
796 * struct efx_async_filter_insertion - Request to asynchronously insert a filter
797 * @net_dev: Reference to the netdevice
798 * @spec: The filter to insert
799 * @work: Workitem for this request
800 * @rxq_index: Identifies the channel for which this request was made
801 * @flow_id: Identifies the kernel-side flow for which this request was made
802 */
803struct efx_async_filter_insertion {
804 struct net_device *net_dev;
805 struct efx_filter_spec spec;
806 struct work_struct work;
807 u16 rxq_index;
808 u32 flow_id;
809};
810
811/* Maximum number of ARFS workitems that may be in flight on an efx_nic */
812#define EFX_RPS_MAX_IN_FLIGHT 8
813#endif /* CONFIG_RFS_ACCEL */
814
8ceee660
BH
815/**
816 * struct efx_nic - an Efx NIC
817 * @name: Device name (net device name or bus id before net device registered)
818 * @pci_dev: The PCI device
0bcf4a64
BH
819 * @node: List node for maintaning primary/secondary function lists
820 * @primary: &struct efx_nic instance for the primary function of this
821 * controller. May be the same structure, and may be %NULL if no
822 * primary function is bound. Serialised by rtnl_lock.
823 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
824 * functions of the controller, if this is for the primary function.
825 * Serialised by rtnl_lock.
8ceee660
BH
826 * @type: Controller type attributes
827 * @legacy_irq: IRQ number
8d9853d9
BH
828 * @workqueue: Workqueue for port reconfigures and the HW monitor.
829 * Work items do not hold and must not acquire RTNL.
6977dc63 830 * @workqueue_name: Name of workqueue
8ceee660 831 * @reset_work: Scheduled reset workitem
8ceee660
BH
832 * @membase_phys: Memory BAR value as physical address
833 * @membase: Memory BAR value
71827443 834 * @vi_stride: step between per-VI registers / memory regions
8ceee660 835 * @interrupt_mode: Interrupt mode
cc180b69 836 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
d95e329a 837 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
6fb70fd1 838 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
539de7c5
BK
839 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
840 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
62776d03 841 * @msg_enable: Log message enable flags
f16aeea0 842 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
a7d529ae 843 * @reset_pending: Bitmask for pending resets
8ceee660
BH
844 * @tx_queue: TX DMA queues
845 * @rx_queue: RX DMA queues
846 * @channel: Channels
d8291187 847 * @msi_context: Context for each MSI
7f967c01
BH
848 * @extra_channel_types: Types of extra (non-traffic) channels that
849 * should be allocated for this NIC
3990a8ff
CM
850 * @xdp_tx_queue_count: Number of entries in %xdp_tx_queues.
851 * @xdp_tx_queues: Array of pointers to tx queues used for XDP transmit.
ecc910f5
SH
852 * @rxq_entries: Size of receive queues requested by user.
853 * @txq_entries: Size of transmit queues requested by user.
14bf718f
BH
854 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
855 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
28e47c49
BH
856 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
857 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
858 * @sram_lim_qw: Qword address limit of SRAM
0484e0db 859 * @next_buffer_table: First available buffer table id
28b581ab 860 * @n_channels: Number of channels in use
a4900ac9
BH
861 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
862 * @n_tx_channels: Number of channels used for TX
2935e3c3 863 * @n_extra_tx_channels: Number of extra channels with TX queues
3990a8ff
CM
864 * @n_xdp_channels: Number of channels used for XDP TX
865 * @xdp_channel_offset: Offset of zeroth channel used for XPD TX.
866 * @xdp_tx_per_channel: Max number of TX queues on an XDP TX channel.
2ec03014
AR
867 * @rx_ip_align: RX DMA address offset to have IP header aligned in
868 * in accordance with NET_IP_ALIGN
272baeeb 869 * @rx_dma_len: Current maximum RX DMA length
8ceee660 870 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
85740cdf
BH
871 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
872 * for use in sk_buff::truesize
43a3739d
JC
873 * @rx_prefix_size: Size of RX prefix before packet data
874 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
875 * (valid only if @rx_prefix_size != 0; always negative)
3dced740
BH
876 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
877 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
bd9a265d
JC
878 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
879 * (valid only if channel->sync_timestamps_enabled; always negative)
85740cdf 880 * @rx_scatter: Scatter mode enabled for receives
42356d9a
EC
881 * @rss_context: Main RSS context. Its @list member is the head of the list of
882 * RSS contexts created by user requests
e0a65e3c 883 * @rss_lock: Protects custom RSS context software state in @rss_context.list
0484e0db
BH
884 * @int_error_count: Number of internal errors seen recently
885 * @int_error_expire: Time at which error count will be expired
d8291187
BH
886 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
887 * acknowledge but do nothing else.
8ceee660 888 * @irq_status: Interrupt status buffer
c28884c5 889 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
1646a6f3 890 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
dd40781e 891 * @selftest_work: Work item for asynchronous self-test
76884835 892 * @mtd_list: List of MTDs attached to the NIC
25985edc 893 * @nic_data: Hardware dependent state
f3ad5003 894 * @mcdi: Management-Controller-to-Driver Interface state
8c8661e4 895 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
e4abce85 896 * efx_monitor() and efx_reconfigure_port()
8ceee660 897 * @port_enabled: Port enabled indicator.
fdaa9aed
SH
898 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
899 * efx_mac_work() with kernel interfaces. Safe to read under any
900 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
901 * be held to modify it.
8ceee660
BH
902 * @port_initialized: Port initialized?
903 * @net_dev: Operating system network device. Consider holding the rtnl lock
ebfcd0fd 904 * @fixed_features: Features which cannot be turned off
c1be4821
EC
905 * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS
906 * field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS)
8ceee660 907 * @stats_buffer: DMA buffer for statistics
8ceee660 908 * @phy_type: PHY type
8ceee660
BH
909 * @phy_op: PHY interface
910 * @phy_data: PHY private data (including PHY-specific stats)
68e7f45e 911 * @mdio: PHY MDIO interface
8880f4ec 912 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
8c8661e4 913 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
d3245b28 914 * @link_advertising: Autonegotiation advertising flags
7f61e6c6
EC
915 * @fec_config: Forward Error Correction configuration flags. For bit positions
916 * see &enum ethtool_fec_config_bits.
eb50c0d6 917 * @link_state: Current state of the link
8ceee660 918 * @n_link_state_changes: Number of times the link has changed state
964e6135
BH
919 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
920 * Protected by @mac_lock.
921 * @multicast_hash: Multicast hash table for Falcon-arch.
922 * Protected by @mac_lock.
04cc8cac 923 * @wanted_fc: Wanted flow control flags
a606f432
SH
924 * @fc_disable: When non-zero flow control is disabled. Typically used to
925 * ensure that network back pressure doesn't delay dma queue flushes.
926 * Serialised by the rtnl lock.
8be4f3e6 927 * @mac_work: Work item for changing MAC promiscuity and multicast hash
3273c2e8
BH
928 * @loopback_mode: Loopback status
929 * @loopback_modes: Supported loopback mode bitmask
930 * @loopback_selftest: Offline self-test private state
eb9a36be 931 * @xdp_prog: Current XDP programme for this interface
c2bebe37 932 * @filter_sem: Filter table rw_semaphore, protects existence of @filter_state
6d661cec 933 * @filter_state: Architecture-dependent filter table state
3af0f342 934 * @rps_mutex: Protects RPS state of all channels
f993740e
EC
935 * @rps_slot_map: bitmap of in-flight entries in @rps_slot
936 * @rps_slot: array of ARFS insertion requests for efx_filter_rfs_work()
f8d62037
EC
937 * @rps_hash_lock: Protects ARFS filter mapping state (@rps_hash_table and
938 * @rps_next_id).
939 * @rps_hash_table: Mapping between ARFS filters and their various IDs
940 * @rps_next_id: next arfs_id for an ARFS filter
3881d8ab 941 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
9f2cb71c
BH
942 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
943 * Decremented when the efx_flush_rx_queue() is called.
944 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
945 * completed (either success or failure). Not used when MCDI is used to
946 * flush receive queues.
947 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
cd2d5b52
BH
948 * @vf_count: Number of VFs intended to be enabled.
949 * @vf_init_count: Number of VFs that have been fully initialised.
950 * @vi_scale: log2 number of vnics per VF.
7c236c43 951 * @ptp_data: PTP state data
acaef3c1 952 * @ptp_warned: has this NIC seen and warned about unexpected PTP events?
ef215e64 953 * @vpd_sn: Serial number read from VPD
eb9a36be
CM
954 * @xdp_rxq_info_failed: Have any of the rx queues failed to initialise their
955 * xdp_rxq_info structures?
ab28c12a
BH
956 * @monitor_work: Hardware monitor workitem
957 * @biu_lock: BIU (bus interface unit) lock
1646a6f3
BH
958 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
959 * field is used by efx_test_interrupts() to verify that an
960 * interrupt has occurred.
cd0ecc9a
BH
961 * @stats_lock: Statistics update lock. Must be held when calling
962 * efx_nic_type::{update,start,stop}_stats.
e4d112e4 963 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
8ceee660 964 *
754c653a 965 * This is stored in the private area of the &struct net_device.
8ceee660
BH
966 */
967struct efx_nic {
ab28c12a
BH
968 /* The following fields should be written very rarely */
969
8ceee660 970 char name[IFNAMSIZ];
0bcf4a64
BH
971 struct list_head node;
972 struct efx_nic *primary;
973 struct list_head secondary_list;
8ceee660 974 struct pci_dev *pci_dev;
6602041b 975 unsigned int port_num;
8ceee660
BH
976 const struct efx_nic_type *type;
977 int legacy_irq;
b28405b0 978 bool eeh_disabled_legacy_irq;
8ceee660 979 struct workqueue_struct *workqueue;
6977dc63 980 char workqueue_name[16];
8ceee660 981 struct work_struct reset_work;
086ea356 982 resource_size_t membase_phys;
8ceee660 983 void __iomem *membase;
ab28c12a 984
71827443
EC
985 unsigned int vi_stride;
986
8ceee660 987 enum efx_int_mode interrupt_mode;
cc180b69 988 unsigned int timer_quantum_ns;
d95e329a 989 unsigned int timer_max_ns;
6fb70fd1 990 bool irq_rx_adaptive;
539de7c5
BK
991 unsigned int irq_mod_step_us;
992 unsigned int irq_rx_moderation_us;
62776d03 993 u32 msg_enable;
8ceee660 994
8ceee660 995 enum nic_state state;
a7d529ae 996 unsigned long reset_pending;
8ceee660 997
8313aca3 998 struct efx_channel *channel[EFX_MAX_CHANNELS];
d8291187 999 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
7f967c01
BH
1000 const struct efx_channel_type *
1001 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
8ceee660 1002
3990a8ff
CM
1003 unsigned int xdp_tx_queue_count;
1004 struct efx_tx_queue **xdp_tx_queues;
1005
ecc910f5
SH
1006 unsigned rxq_entries;
1007 unsigned txq_entries;
14bf718f
BH
1008 unsigned int txq_stop_thresh;
1009 unsigned int txq_wake_thresh;
1010
28e47c49
BH
1011 unsigned tx_dc_base;
1012 unsigned rx_dc_base;
1013 unsigned sram_lim_qw;
0484e0db 1014 unsigned next_buffer_table;
b105798f
BH
1015
1016 unsigned int max_channels;
b0fbdae1 1017 unsigned int max_tx_channels;
a4900ac9
BH
1018 unsigned n_channels;
1019 unsigned n_rx_channels;
cd2d5b52 1020 unsigned rss_spread;
97653431 1021 unsigned tx_channel_offset;
a4900ac9 1022 unsigned n_tx_channels;
2935e3c3 1023 unsigned n_extra_tx_channels;
3990a8ff
CM
1024 unsigned int n_xdp_channels;
1025 unsigned int xdp_channel_offset;
1026 unsigned int xdp_tx_per_channel;
2ec03014 1027 unsigned int rx_ip_align;
272baeeb 1028 unsigned int rx_dma_len;
8ceee660 1029 unsigned int rx_buffer_order;
85740cdf 1030 unsigned int rx_buffer_truesize;
1648a23f 1031 unsigned int rx_page_buf_step;
2768935a 1032 unsigned int rx_bufs_per_page;
1648a23f 1033 unsigned int rx_pages_per_batch;
43a3739d
JC
1034 unsigned int rx_prefix_size;
1035 int rx_packet_hash_offset;
3dced740 1036 int rx_packet_len_offset;
bd9a265d 1037 int rx_packet_ts_offset;
85740cdf 1038 bool rx_scatter;
42356d9a 1039 struct efx_rss_context rss_context;
e0a65e3c 1040 struct mutex rss_lock;
8ceee660 1041
0484e0db
BH
1042 unsigned int_error_count;
1043 unsigned long int_error_expire;
1044
d8291187 1045 bool irq_soft_enabled;
8ceee660 1046 struct efx_buffer irq_status;
c28884c5 1047 unsigned irq_zero_count;
1646a6f3 1048 unsigned irq_level;
dd40781e 1049 struct delayed_work selftest_work;
8ceee660 1050
76884835
BH
1051#ifdef CONFIG_SFC_MTD
1052 struct list_head mtd_list;
1053#endif
4a5b504d 1054
8880f4ec 1055 void *nic_data;
f3ad5003 1056 struct efx_mcdi_data *mcdi;
8ceee660
BH
1057
1058 struct mutex mac_lock;
766ca0fa 1059 struct work_struct mac_work;
dc8cfa55 1060 bool port_enabled;
8ceee660 1061
74cd60a4 1062 bool mc_bist_for_other_fn;
dc8cfa55 1063 bool port_initialized;
8ceee660 1064 struct net_device *net_dev;
8ceee660 1065
ebfcd0fd
AR
1066 netdev_features_t fixed_features;
1067
c1be4821 1068 u16 num_mac_stats;
8ceee660 1069 struct efx_buffer stats_buffer;
f8f3b5ae
JC
1070 u64 rx_nodesc_drops_total;
1071 u64 rx_nodesc_drops_while_down;
1072 bool rx_nodesc_drops_prev_state;
8ceee660 1073
c1c4f453 1074 unsigned int phy_type;
6c8c2513 1075 const struct efx_phy_operations *phy_op;
8ceee660 1076 void *phy_data;
68e7f45e 1077 struct mdio_if_info mdio;
8880f4ec 1078 unsigned int mdio_bus;
f8b87c17 1079 enum efx_phy_mode phy_mode;
8ceee660 1080
c2ab85d2 1081 __ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising);
7f61e6c6 1082 u32 fec_config;
eb50c0d6 1083 struct efx_link_state link_state;
8ceee660
BH
1084 unsigned int n_link_state_changes;
1085
964e6135 1086 bool unicast_filter;
8ceee660 1087 union efx_multicast_hash multicast_hash;
b5626946 1088 u8 wanted_fc;
a606f432 1089 unsigned fc_disable;
8ceee660
BH
1090
1091 atomic_t rx_reset;
3273c2e8 1092 enum efx_loopback_mode loopback_mode;
e58f69f4 1093 u64 loopback_modes;
3273c2e8
BH
1094
1095 void *loopback_selftest;
eb9a36be
CM
1096 /* We access loopback_selftest immediately before running XDP,
1097 * so we want them next to each other.
1098 */
1099 struct bpf_prog __rcu *xdp_prog;
64eebcfd 1100
0d322413 1101 struct rw_semaphore filter_sem;
6d661cec
BH
1102 void *filter_state;
1103#ifdef CONFIG_RFS_ACCEL
3af0f342 1104 struct mutex rps_mutex;
f993740e
EC
1105 unsigned long rps_slot_map;
1106 struct efx_async_filter_insertion rps_slot[EFX_RPS_MAX_IN_FLIGHT];
f8d62037
EC
1107 spinlock_t rps_hash_lock;
1108 struct hlist_head *rps_hash_table;
1109 u32 rps_next_id;
6d661cec 1110#endif
ab28c12a 1111
3881d8ab 1112 atomic_t active_queues;
9f2cb71c
BH
1113 atomic_t rxq_flush_pending;
1114 atomic_t rxq_flush_outstanding;
1115 wait_queue_head_t flush_wq;
1116
cd2d5b52 1117#ifdef CONFIG_SFC_SRIOV
cd2d5b52
BH
1118 unsigned vf_count;
1119 unsigned vf_init_count;
1120 unsigned vi_scale;
cd2d5b52
BH
1121#endif
1122
7c236c43 1123 struct efx_ptp_data *ptp_data;
acaef3c1 1124 bool ptp_warned;
7c236c43 1125
ef215e64 1126 char *vpd_sn;
eb9a36be 1127 bool xdp_rxq_info_failed;
ef215e64 1128
ab28c12a
BH
1129 /* The following fields may be written more often */
1130
1131 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1132 spinlock_t biu_lock;
1646a6f3 1133 int last_irq_cpu;
ab28c12a 1134 spinlock_t stats_lock;
e4d112e4 1135 atomic_t n_rx_noskb_drops;
8ceee660
BH
1136};
1137
55668611
BH
1138static inline int efx_dev_registered(struct efx_nic *efx)
1139{
1140 return efx->net_dev->reg_state == NETREG_REGISTERED;
1141}
1142
8880f4ec
BH
1143static inline unsigned int efx_port_num(struct efx_nic *efx)
1144{
6602041b 1145 return efx->port_num;
8880f4ec
BH
1146}
1147
45a3fd55
BH
1148struct efx_mtd_partition {
1149 struct list_head node;
1150 struct mtd_info mtd;
1151 const char *dev_type_name;
1152 const char *type_name;
1153 char name[IFNAMSIZ + 20];
1154};
1155
e5fbd977
JC
1156struct efx_udp_tunnel {
1157 u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
1158 __be16 port;
1159 /* Count of repeated adds of the same port. Used only inside the list,
1160 * not in request arguments.
1161 */
1162 u16 count;
1163};
1164
8ceee660
BH
1165/**
1166 * struct efx_nic_type - Efx device type definition
02246a7f 1167 * @mem_bar: Get the memory BAR
b105798f 1168 * @mem_map_size: Get memory BAR mapped size
ef2b90ee
BH
1169 * @probe: Probe the controller
1170 * @remove: Free resources allocated by probe()
1171 * @init: Initialise the controller
28e47c49
BH
1172 * @dimension_resources: Dimension controller resources (buffer table,
1173 * and VIs once the available interrupt resources are clear)
ef2b90ee
BH
1174 * @fini: Shut down the controller
1175 * @monitor: Periodic function for polling link state and hardware monitor
0e2a9c7c
BH
1176 * @map_reset_reason: Map ethtool reset reason to a reset method
1177 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
ef2b90ee
BH
1178 * @reset: Reset the controller hardware and possibly the PHY. This will
1179 * be called while the controller is uninitialised.
1180 * @probe_port: Probe the MAC and PHY
1181 * @remove_port: Free resources allocated by probe_port()
40641ed9 1182 * @handle_global_event: Handle a "global" event (may be %NULL)
e42c3d85 1183 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
ef2b90ee 1184 * @prepare_flush: Prepare the hardware for flushing the DMA queues
e42c3d85
BH
1185 * (for Falcon architecture)
1186 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1187 * architecture)
e283546c
EC
1188 * @prepare_flr: Prepare for an FLR
1189 * @finish_flr: Clean up after an FLR
cd0ecc9a
BH
1190 * @describe_stats: Describe statistics for ethtool
1191 * @update_stats: Update statistics not provided by event handling.
1192 * Either argument may be %NULL.
ef2b90ee 1193 * @start_stats: Start the regular fetching of statistics
f8f3b5ae 1194 * @pull_stats: Pull stats from the NIC and wait until they arrive.
ef2b90ee 1195 * @stop_stats: Stop the regular fetching of statistics
06629f07 1196 * @set_id_led: Set state of identifying LED or revert to automatic function
ef2b90ee 1197 * @push_irq_moderation: Apply interrupt moderation value
d3245b28 1198 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
9dd3a13b 1199 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
30b81cda
BH
1200 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1201 * to the hardware. Serialised by the mac_lock.
710b208d 1202 * @check_mac_fault: Check MAC fault state. True if fault present.
89c758fa
BH
1203 * @get_wol: Get WoL configuration from driver state
1204 * @set_wol: Push WoL configuration to the NIC
1205 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
86094f7f 1206 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
d4f2cecc 1207 * expected to reset the NIC.
0aa3fbaa 1208 * @test_nvram: Test validity of NVRAM contents
f3ad5003
BH
1209 * @mcdi_request: Send an MCDI request with the given header and SDU.
1210 * The SDU length may be any value from 0 up to the protocol-
1211 * defined maximum, but its buffer will be padded to a multiple
1212 * of 4 bytes.
1213 * @mcdi_poll_response: Test whether an MCDI response is available.
1214 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1215 * be a multiple of 4. The length may not be, but the buffer
1216 * will be padded so it is safe to round up.
1217 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1218 * return an appropriate error code for aborting any current
1219 * request; otherwise return 0.
86094f7f
BH
1220 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1221 * be separately enabled after this.
1222 * @irq_test_generate: Generate a test IRQ
1223 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1224 * queue must be separately disabled before this.
1225 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1226 * a pointer to the &struct efx_msi_context for the channel.
1227 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1228 * is a pointer to the &struct efx_nic.
1229 * @tx_probe: Allocate resources for TX queue
1230 * @tx_init: Initialise TX queue on the NIC
1231 * @tx_remove: Free resources for TX queue
1232 * @tx_write: Write TX descriptors and doorbell
d43050c0 1233 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
a707d188 1234 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
42356d9a
EC
1235 * @rx_push_rss_context_config: Write RSS hash key and indirection table for
1236 * user RSS context to the NIC
1237 * @rx_pull_rss_context_config: Read RSS hash key and indirection table for user
1238 * RSS context back from the NIC
86094f7f
BH
1239 * @rx_probe: Allocate resources for RX queue
1240 * @rx_init: Initialise RX queue on the NIC
1241 * @rx_remove: Free resources for RX queue
1242 * @rx_write: Write RX descriptors and doorbell
1243 * @rx_defer_refill: Generate a refill reminder event
1244 * @ev_probe: Allocate resources for event queue
1245 * @ev_init: Initialise event queue on the NIC
1246 * @ev_fini: Deinitialise event queue on the NIC
1247 * @ev_remove: Free resources for event queue
1248 * @ev_process: Process events for a queue, up to the given NAPI quota
1249 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1250 * @ev_test_generate: Generate a test event
add72477
BH
1251 * @filter_table_probe: Probe filter capabilities and set up filter software state
1252 * @filter_table_restore: Restore filters removed from hardware
1253 * @filter_table_remove: Remove filters from hardware and tear down software state
1254 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1255 * @filter_insert: add or replace a filter
1256 * @filter_remove_safe: remove a filter by ID, carefully
1257 * @filter_get_safe: retrieve a filter by ID, carefully
fbd79120
BH
1258 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1259 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
add72477
BH
1260 * @filter_count_rx_used: Get the number of filters in use at a given priority
1261 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1262 * @filter_get_rx_ids: Get list of RX filters at a given priority
add72477
BH
1263 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1264 * This must check whether the specified table entry is used by RFS
1265 * and that rps_may_expire_flow() returns true for it.
45a3fd55
BH
1266 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1267 * using efx_mtd_add()
1268 * @mtd_rename: Set an MTD partition name using the net device name
1269 * @mtd_read: Read from an MTD partition
1270 * @mtd_erase: Erase part of an MTD partition
1271 * @mtd_write: Write to an MTD partition
1272 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1273 * also notifies the driver that a writer has finished using this
1274 * partition.
9ec06595 1275 * @ptp_write_host_time: Send host time to MC as part of sync protocol
bd9a265d
JC
1276 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1277 * timestamping, possibly only temporarily for the purposes of a reset.
9ec06595
DP
1278 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1279 * and tx_type will already have been validated but this operation
1280 * must validate and update rx_filter.
08a7b29b 1281 * @get_phys_port_id: Get the underlying physical port id.
910c8789 1282 * @set_mac_address: Set the MAC address of the device
46d1efd8
EC
1283 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1284 * If %NULL, then device does not support any TSO version.
e5fbd977
JC
1285 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
1286 * @udp_tnl_add_port: Add a UDP tunnel port
1287 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
1288 * @udp_tnl_del_port: Remove a UDP tunnel port
daeda630 1289 * @revision: Hardware architecture revision
8ceee660
BH
1290 * @txd_ptr_tbl_base: TX descriptor ring base address
1291 * @rxd_ptr_tbl_base: RX descriptor ring base address
1292 * @buf_tbl_base: Buffer table base address
1293 * @evq_ptr_tbl_base: Event queue pointer table base address
1294 * @evq_rptr_tbl_base: Event queue read-pointer table base address
8ceee660 1295 * @max_dma_mask: Maximum possible DMA mask
43a3739d
JC
1296 * @rx_prefix_size: Size of RX prefix before packet data
1297 * @rx_hash_offset: Offset of RX flow hash within prefix
bd9a265d 1298 * @rx_ts_offset: Offset of timestamp within prefix
85740cdf 1299 * @rx_buffer_padding: Size of padding at end of RX packet
e8c68c0a
JC
1300 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1301 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
de1deff9 1302 * @option_descriptors: NIC supports TX option descriptors
6f9f6ec2
AR
1303 * @min_interrupt_mode: Lowest capability interrupt mode supported
1304 * from &enum efx_int_mode.
8ceee660 1305 * @max_interrupt_mode: Highest capability interrupt mode supported
6f9f6ec2 1306 * from &enum efx_int_mode.
cc180b69 1307 * @timer_period_max: Maximum period of interrupt timer (in ticks)
c383b537
BH
1308 * @offload_features: net_device feature flags for protocol offload
1309 * features implemented in hardware
df2cd8af 1310 * @mcdi_max_ver: Maximum MCDI version supported
9ec06595 1311 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
8ceee660
BH
1312 */
1313struct efx_nic_type {
6f7f8aa6 1314 bool is_vf;
03714bbb 1315 unsigned int (*mem_bar)(struct efx_nic *efx);
b105798f 1316 unsigned int (*mem_map_size)(struct efx_nic *efx);
ef2b90ee
BH
1317 int (*probe)(struct efx_nic *efx);
1318 void (*remove)(struct efx_nic *efx);
1319 int (*init)(struct efx_nic *efx);
c15eed22 1320 int (*dimension_resources)(struct efx_nic *efx);
ef2b90ee
BH
1321 void (*fini)(struct efx_nic *efx);
1322 void (*monitor)(struct efx_nic *efx);
0e2a9c7c
BH
1323 enum reset_type (*map_reset_reason)(enum reset_type reason);
1324 int (*map_reset_flags)(u32 *flags);
ef2b90ee
BH
1325 int (*reset)(struct efx_nic *efx, enum reset_type method);
1326 int (*probe_port)(struct efx_nic *efx);
1327 void (*remove_port)(struct efx_nic *efx);
40641ed9 1328 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
e42c3d85 1329 int (*fini_dmaq)(struct efx_nic *efx);
ef2b90ee 1330 void (*prepare_flush)(struct efx_nic *efx);
d5e8cc6c 1331 void (*finish_flush)(struct efx_nic *efx);
e283546c
EC
1332 void (*prepare_flr)(struct efx_nic *efx);
1333 void (*finish_flr)(struct efx_nic *efx);
cd0ecc9a
BH
1334 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1335 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1336 struct rtnl_link_stats64 *core_stats);
ef2b90ee 1337 void (*start_stats)(struct efx_nic *efx);
f8f3b5ae 1338 void (*pull_stats)(struct efx_nic *efx);
ef2b90ee 1339 void (*stop_stats)(struct efx_nic *efx);
06629f07 1340 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
ef2b90ee 1341 void (*push_irq_moderation)(struct efx_channel *channel);
d3245b28 1342 int (*reconfigure_port)(struct efx_nic *efx);
9dd3a13b 1343 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
710b208d
BH
1344 int (*reconfigure_mac)(struct efx_nic *efx);
1345 bool (*check_mac_fault)(struct efx_nic *efx);
89c758fa
BH
1346 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1347 int (*set_wol)(struct efx_nic *efx, u32 type);
1348 void (*resume_wol)(struct efx_nic *efx);
d4f2cecc 1349 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
0aa3fbaa 1350 int (*test_nvram)(struct efx_nic *efx);
f3ad5003
BH
1351 void (*mcdi_request)(struct efx_nic *efx,
1352 const efx_dword_t *hdr, size_t hdr_len,
1353 const efx_dword_t *sdu, size_t sdu_len);
1354 bool (*mcdi_poll_response)(struct efx_nic *efx);
1355 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1356 size_t pdu_offset, size_t pdu_len);
1357 int (*mcdi_poll_reboot)(struct efx_nic *efx);
c577e59e 1358 void (*mcdi_reboot_detected)(struct efx_nic *efx);
86094f7f 1359 void (*irq_enable_master)(struct efx_nic *efx);
942e298e 1360 int (*irq_test_generate)(struct efx_nic *efx);
86094f7f
BH
1361 void (*irq_disable_non_ev)(struct efx_nic *efx);
1362 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1363 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1364 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1365 void (*tx_init)(struct efx_tx_queue *tx_queue);
1366 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1367 void (*tx_write)(struct efx_tx_queue *tx_queue);
e9117e50
BK
1368 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1369 dma_addr_t dma_addr, unsigned int len);
267c0157 1370 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
f74d1995 1371 const u32 *rx_indir_table, const u8 *key);
a707d188 1372 int (*rx_pull_rss_config)(struct efx_nic *efx);
42356d9a
EC
1373 int (*rx_push_rss_context_config)(struct efx_nic *efx,
1374 struct efx_rss_context *ctx,
1375 const u32 *rx_indir_table,
1376 const u8 *key);
1377 int (*rx_pull_rss_context_config)(struct efx_nic *efx,
1378 struct efx_rss_context *ctx);
1379 void (*rx_restore_rss_contexts)(struct efx_nic *efx);
86094f7f
BH
1380 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1381 void (*rx_init)(struct efx_rx_queue *rx_queue);
1382 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1383 void (*rx_write)(struct efx_rx_queue *rx_queue);
1384 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1385 int (*ev_probe)(struct efx_channel *channel);
261e4d96 1386 int (*ev_init)(struct efx_channel *channel);
86094f7f
BH
1387 void (*ev_fini)(struct efx_channel *channel);
1388 void (*ev_remove)(struct efx_channel *channel);
1389 int (*ev_process)(struct efx_channel *channel, int quota);
1390 void (*ev_read_ack)(struct efx_channel *channel);
1391 void (*ev_test_generate)(struct efx_channel *channel);
add72477
BH
1392 int (*filter_table_probe)(struct efx_nic *efx);
1393 void (*filter_table_restore)(struct efx_nic *efx);
1394 void (*filter_table_remove)(struct efx_nic *efx);
1395 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1396 s32 (*filter_insert)(struct efx_nic *efx,
1397 struct efx_filter_spec *spec, bool replace);
1398 int (*filter_remove_safe)(struct efx_nic *efx,
1399 enum efx_filter_priority priority,
1400 u32 filter_id);
1401 int (*filter_get_safe)(struct efx_nic *efx,
1402 enum efx_filter_priority priority,
1403 u32 filter_id, struct efx_filter_spec *);
fbd79120
BH
1404 int (*filter_clear_rx)(struct efx_nic *efx,
1405 enum efx_filter_priority priority);
add72477
BH
1406 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1407 enum efx_filter_priority priority);
1408 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1409 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1410 enum efx_filter_priority priority,
1411 u32 *buf, u32 size);
1412#ifdef CONFIG_RFS_ACCEL
add72477
BH
1413 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1414 unsigned int index);
1415#endif
45a3fd55
BH
1416#ifdef CONFIG_SFC_MTD
1417 int (*mtd_probe)(struct efx_nic *efx);
1418 void (*mtd_rename)(struct efx_mtd_partition *part);
1419 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1420 size_t *retlen, u8 *buffer);
1421 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1422 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1423 size_t *retlen, const u8 *buffer);
1424 int (*mtd_sync)(struct mtd_info *mtd);
1425#endif
977a5d5d 1426 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
bd9a265d 1427 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
9ec06595
DP
1428 int (*ptp_set_ts_config)(struct efx_nic *efx,
1429 struct hwtstamp_config *init);
834e23dd 1430 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
4a53ea8a
AR
1431 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1432 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
08a7b29b
BK
1433 int (*get_phys_port_id)(struct efx_nic *efx,
1434 struct netdev_phys_item_id *ppid);
d98a4ffe
SS
1435 int (*sriov_init)(struct efx_nic *efx);
1436 void (*sriov_fini)(struct efx_nic *efx);
d98a4ffe
SS
1437 bool (*sriov_wanted)(struct efx_nic *efx);
1438 void (*sriov_reset)(struct efx_nic *efx);
7fa8d547
SS
1439 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1440 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1441 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1442 u8 qos);
1443 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1444 bool spoofchk);
1445 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1446 struct ifla_vf_info *ivi);
4392dc69
EC
1447 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1448 int link_state);
6d8aaaf6
DP
1449 int (*vswitching_probe)(struct efx_nic *efx);
1450 int (*vswitching_restore)(struct efx_nic *efx);
1451 void (*vswitching_remove)(struct efx_nic *efx);
0d5e0fbb 1452 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
910c8789 1453 int (*set_mac_address)(struct efx_nic *efx);
46d1efd8 1454 u32 (*tso_versions)(struct efx_nic *efx);
e5fbd977
JC
1455 int (*udp_tnl_push_ports)(struct efx_nic *efx);
1456 int (*udp_tnl_add_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
1457 bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
1458 int (*udp_tnl_del_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
b895d73e 1459
daeda630 1460 int revision;
8ceee660
BH
1461 unsigned int txd_ptr_tbl_base;
1462 unsigned int rxd_ptr_tbl_base;
1463 unsigned int buf_tbl_base;
1464 unsigned int evq_ptr_tbl_base;
1465 unsigned int evq_rptr_tbl_base;
9bbd7d9a 1466 u64 max_dma_mask;
43a3739d
JC
1467 unsigned int rx_prefix_size;
1468 unsigned int rx_hash_offset;
bd9a265d 1469 unsigned int rx_ts_offset;
8ceee660 1470 unsigned int rx_buffer_padding;
85740cdf 1471 bool can_rx_scatter;
e8c68c0a 1472 bool always_rx_scatter;
de1deff9 1473 bool option_descriptors;
6f9f6ec2 1474 unsigned int min_interrupt_mode;
8ceee660 1475 unsigned int max_interrupt_mode;
cc180b69 1476 unsigned int timer_period_max;
c8f44aff 1477 netdev_features_t offload_features;
df2cd8af 1478 int mcdi_max_ver;
add72477 1479 unsigned int max_rx_ip_filters;
9ec06595 1480 u32 hwtstamp_filters;
f74d1995 1481 unsigned int rx_hash_key_size;
8ceee660
BH
1482};
1483
1484/**************************************************************************
1485 *
1486 * Prototypes and inline functions
1487 *
1488 *************************************************************************/
1489
f7d12cdc
BH
1490static inline struct efx_channel *
1491efx_get_channel(struct efx_nic *efx, unsigned index)
1492{
e01b16a7 1493 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
8313aca3 1494 return efx->channel[index];
f7d12cdc
BH
1495}
1496
8ceee660
BH
1497/* Iterate over all used channels */
1498#define efx_for_each_channel(_channel, _efx) \
8313aca3
BH
1499 for (_channel = (_efx)->channel[0]; \
1500 _channel; \
1501 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1502 (_efx)->channel[_channel->channel + 1] : NULL)
8ceee660 1503
7f967c01
BH
1504/* Iterate over all used channels in reverse */
1505#define efx_for_each_channel_rev(_channel, _efx) \
1506 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1507 _channel; \
1508 _channel = _channel->channel ? \
1509 (_efx)->channel[_channel->channel - 1] : NULL)
1510
97653431
BH
1511static inline struct efx_tx_queue *
1512efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1513{
e01b16a7
EC
1514 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
1515 type >= EFX_TXQ_TYPES);
97653431
BH
1516 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1517}
f7d12cdc 1518
3990a8ff
CM
1519static inline struct efx_channel *
1520efx_get_xdp_channel(struct efx_nic *efx, unsigned int index)
1521{
1522 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_xdp_channels);
1523 return efx->channel[efx->xdp_channel_offset + index];
1524}
1525
1526static inline bool efx_channel_is_xdp_tx(struct efx_channel *channel)
1527{
1528 return channel->channel - channel->efx->xdp_channel_offset <
1529 channel->efx->n_xdp_channels;
1530}
1531
525da907
BH
1532static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1533{
8700aff0 1534 return true;
525da907
BH
1535}
1536
f7d12cdc
BH
1537static inline struct efx_tx_queue *
1538efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1539{
e01b16a7
EC
1540 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_tx_queues(channel) ||
1541 type >= EFX_TXQ_TYPES);
525da907 1542 return &channel->tx_queue[type];
f7d12cdc 1543}
8ceee660 1544
94b274bf
BH
1545static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1546{
1547 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1548 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1549}
1550
8ceee660
BH
1551/* Iterate over all TX queues belonging to a channel */
1552#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
525da907
BH
1553 if (!efx_channel_has_tx_queues(_channel)) \
1554 ; \
1555 else \
1556 for (_tx_queue = (_channel)->tx_queue; \
94b274bf 1557 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
3990a8ff
CM
1558 (efx_tx_queue_used(_tx_queue) || \
1559 efx_channel_is_xdp_tx(_channel)); \
525da907 1560 _tx_queue++)
8ceee660 1561
94b274bf
BH
1562/* Iterate over all possible TX queues belonging to a channel */
1563#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
73e0026f
BH
1564 if (!efx_channel_has_tx_queues(_channel)) \
1565 ; \
1566 else \
1567 for (_tx_queue = (_channel)->tx_queue; \
1568 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1569 _tx_queue++)
94b274bf 1570
525da907
BH
1571static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1572{
79d68b37 1573 return channel->rx_queue.core_index >= 0;
525da907
BH
1574}
1575
f7d12cdc
BH
1576static inline struct efx_rx_queue *
1577efx_channel_get_rx_queue(struct efx_channel *channel)
1578{
e01b16a7 1579 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
525da907 1580 return &channel->rx_queue;
f7d12cdc
BH
1581}
1582
8ceee660
BH
1583/* Iterate over all RX queues belonging to a channel */
1584#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
525da907
BH
1585 if (!efx_channel_has_rx_queue(_channel)) \
1586 ; \
1587 else \
1588 for (_rx_queue = &(_channel)->rx_queue; \
1589 _rx_queue; \
1590 _rx_queue = NULL)
8ceee660 1591
ba1e8a35
BH
1592static inline struct efx_channel *
1593efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1594{
8313aca3 1595 return container_of(rx_queue, struct efx_channel, rx_queue);
ba1e8a35
BH
1596}
1597
1598static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1599{
8313aca3 1600 return efx_rx_queue_channel(rx_queue)->channel;
ba1e8a35
BH
1601}
1602
8ceee660
BH
1603/* Returns a pointer to the specified receive buffer in the RX
1604 * descriptor queue.
1605 */
1606static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1607 unsigned int index)
1608{
807540ba 1609 return &rx_queue->buffer[index];
8ceee660
BH
1610}
1611
e1253f39
AM
1612static inline struct efx_rx_buffer *
1613efx_rx_buf_next(struct efx_rx_queue *rx_queue, struct efx_rx_buffer *rx_buf)
1614{
1615 if (unlikely(rx_buf == efx_rx_buffer(rx_queue, rx_queue->ptr_mask)))
1616 return efx_rx_buffer(rx_queue, 0);
1617 else
1618 return rx_buf + 1;
1619}
1620
8ceee660
BH
1621/**
1622 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1623 *
1624 * This calculates the maximum frame length that will be used for a
1625 * given MTU. The frame length will be equal to the MTU plus a
1626 * constant amount of header space and padding. This is the quantity
1627 * that the net driver will program into the MAC as the maximum frame
1628 * length.
1629 *
754c653a 1630 * The 10G MAC requires 8-byte alignment on the frame
8ceee660 1631 * length, so we round up to the nearest 8.
cc11763b
BH
1632 *
1633 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1634 * XGMII cycle). If the frame length reaches the maximum value in the
1635 * same cycle, the XMAC can miss the IPG altogether. We work around
1636 * this by adding a further 16 bytes.
8ceee660 1637 */
6f24e5d5 1638#define EFX_FRAME_PAD 16
8ceee660 1639#define EFX_MAX_FRAME_LEN(mtu) \
6f24e5d5 1640 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
8ceee660 1641
7c236c43
SH
1642static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1643{
1644 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1645}
1646static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1647{
1648 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1649}
8ceee660 1650
e4478ad1
MH
1651/* Get all supported features.
1652 * If a feature is not fixed, it is present in hw_features.
1653 * If a feature is fixed, it does not present in hw_features, but
1654 * always in features.
1655 */
1656static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1657{
1658 const struct net_device *net_dev = efx->net_dev;
1659
1660 return net_dev->features | net_dev->hw_features;
1661}
1662
e9117e50
BK
1663/* Get the current TX queue insert index. */
1664static inline unsigned int
1665efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1666{
1667 return tx_queue->insert_count & tx_queue->ptr_mask;
1668}
1669
1670/* Get a TX buffer. */
1671static inline struct efx_tx_buffer *
1672__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1673{
1674 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1675}
1676
1677/* Get a TX buffer, checking it's not currently in use. */
1678static inline struct efx_tx_buffer *
1679efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1680{
1681 struct efx_tx_buffer *buffer =
1682 __efx_tx_queue_get_insert_buffer(tx_queue);
1683
e01b16a7
EC
1684 EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1685 EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1686 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
e9117e50
BK
1687
1688 return buffer;
1689}
1690
8ceee660 1691#endif /* EFX_NET_DRIVER_H */