sfc: Minor formatting cleanup
[linux-2.6-block.git] / drivers / net / ethernet / sfc / net_driver.h
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
0a6f40c6 4 * Copyright 2005-2011 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
8ceee660
BH
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
90d683af 20#include <linux/timer.h>
68e7f45e 21#include <linux/mdio.h>
8ceee660
BH
22#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
cd2d5b52 27#include <linux/mutex.h>
10ed61c4 28#include <linux/vmalloc.h>
37b5a603 29#include <linux/i2c.h>
8ceee660
BH
30
31#include "enum.h"
32#include "bitfield.h"
8ceee660 33
8ceee660
BH
34/**************************************************************************
35 *
36 * Build definitions
37 *
38 **************************************************************************/
c5d5f5fd 39
6d84b986 40#define EFX_DRIVER_VERSION "3.1"
8ceee660 41
5f3f9d6c 42#ifdef DEBUG
8ceee660
BH
43#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45#else
46#define EFX_BUG_ON_PARANOID(x) do {} while (0)
47#define EFX_WARN_ON_PARANOID(x) do {} while (0)
48#endif
49
8ceee660
BH
50/**************************************************************************
51 *
52 * Efx data structures
53 *
54 **************************************************************************/
55
a16e5b24 56#define EFX_MAX_CHANNELS 32U
8ceee660 57#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
cd2d5b52
BH
58#define EFX_EXTRA_CHANNEL_IOV 0
59#define EFX_MAX_EXTRA_CHANNELS 1U
8ceee660 60
a4900ac9
BH
61/* Checksum generation is a per-queue option in hardware, so each
62 * queue visible to the networking core is backed by two hardware TX
63 * queues. */
94b274bf
BH
64#define EFX_MAX_TX_TC 2
65#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
66#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
67#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
68#define EFX_TXQ_TYPES 4
69#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
60ac1065 70
8ceee660
BH
71/**
72 * struct efx_special_buffer - An Efx special buffer
73 * @addr: CPU base address of the buffer
74 * @dma_addr: DMA base address of the buffer
75 * @len: Buffer length, in bytes
76 * @index: Buffer index within controller;s buffer table
77 * @entries: Number of buffer table entries
78 *
79 * Special buffers are used for the event queues and the TX and RX
80 * descriptor queues for each channel. They are *not* used for the
81 * actual transmit and receive buffers.
8ceee660
BH
82 */
83struct efx_special_buffer {
84 void *addr;
85 dma_addr_t dma_addr;
86 unsigned int len;
5bbe2f4f
BH
87 unsigned int index;
88 unsigned int entries;
8ceee660
BH
89};
90
91/**
92 * struct efx_tx_buffer - An Efx TX buffer
93 * @skb: The associated socket buffer.
94 * Set only on the final fragment of a packet; %NULL for all other
95 * fragments. When this fragment completes, then we can free this
96 * skb.
b9b39b62
BH
97 * @tsoh: The associated TSO header structure, or %NULL if this
98 * buffer is not a TSO header.
8ceee660
BH
99 * @dma_addr: DMA address of the fragment.
100 * @len: Length of this fragment.
101 * This field is zero when the queue slot is empty.
102 * @continuation: True if this fragment is not the end of a packet.
103 * @unmap_single: True if pci_unmap_single should be used.
8ceee660
BH
104 * @unmap_len: Length of this fragment to unmap
105 */
106struct efx_tx_buffer {
107 const struct sk_buff *skb;
b9b39b62 108 struct efx_tso_header *tsoh;
8ceee660
BH
109 dma_addr_t dma_addr;
110 unsigned short len;
dc8cfa55
BH
111 bool continuation;
112 bool unmap_single;
8ceee660
BH
113 unsigned short unmap_len;
114};
115
116/**
117 * struct efx_tx_queue - An Efx TX queue
118 *
119 * This is a ring buffer of TX fragments.
120 * Since the TX completion path always executes on the same
121 * CPU and the xmit path can operate on different CPUs,
122 * performance is increased by ensuring that the completion
123 * path and the xmit path operate on different cache lines.
124 * This is particularly important if the xmit path is always
125 * executing on one CPU which is different from the completion
126 * path. There is also a cache line for members which are
127 * read but not written on the fast path.
128 *
129 * @efx: The associated Efx NIC
130 * @queue: DMA queue number
8ceee660 131 * @channel: The associated channel
c04bfc6b 132 * @core_txq: The networking core TX queue structure
8ceee660
BH
133 * @buffer: The software buffer ring
134 * @txd: The hardware descriptor ring
ecc910f5 135 * @ptr_mask: The size of the ring minus 1.
94b274bf 136 * @initialised: Has hardware queue been initialised?
8ceee660
BH
137 * @read_count: Current read pointer.
138 * This is the number of buffers that have been removed from both rings.
cd38557d
BH
139 * @old_write_count: The value of @write_count when last checked.
140 * This is here for performance reasons. The xmit path will
141 * only get the up-to-date value of @write_count if this
142 * variable indicates that the queue is empty. This is to
143 * avoid cache-line ping-pong between the xmit path and the
144 * completion path.
8ceee660
BH
145 * @insert_count: Current insert pointer
146 * This is the number of buffers that have been added to the
147 * software ring.
148 * @write_count: Current write pointer
149 * This is the number of buffers that have been added to the
150 * hardware ring.
151 * @old_read_count: The value of read_count when last checked.
152 * This is here for performance reasons. The xmit path will
153 * only get the up-to-date value of read_count if this
154 * variable indicates that the queue is full. This is to
155 * avoid cache-line ping-pong between the xmit path and the
156 * completion path.
b9b39b62
BH
157 * @tso_headers_free: A list of TSO headers allocated for this TX queue
158 * that are not in use, and so available for new TSO sends. The list
159 * is protected by the TX queue lock.
160 * @tso_bursts: Number of times TSO xmit invoked by kernel
161 * @tso_long_headers: Number of packets with headers too long for standard
162 * blocks
163 * @tso_packets: Number of packets via the TSO xmit path
cd38557d
BH
164 * @pushes: Number of times the TX push feature has been used
165 * @empty_read_count: If the completion path has seen the queue as empty
166 * and the transmission path has not yet checked this, the value of
167 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
8ceee660
BH
168 */
169struct efx_tx_queue {
170 /* Members which don't change on the fast path */
171 struct efx_nic *efx ____cacheline_aligned_in_smp;
a4900ac9 172 unsigned queue;
8ceee660 173 struct efx_channel *channel;
c04bfc6b 174 struct netdev_queue *core_txq;
8ceee660
BH
175 struct efx_tx_buffer *buffer;
176 struct efx_special_buffer txd;
ecc910f5 177 unsigned int ptr_mask;
94b274bf 178 bool initialised;
8ceee660
BH
179
180 /* Members used mainly on the completion path */
181 unsigned int read_count ____cacheline_aligned_in_smp;
cd38557d 182 unsigned int old_write_count;
8ceee660
BH
183
184 /* Members used only on the xmit path */
185 unsigned int insert_count ____cacheline_aligned_in_smp;
186 unsigned int write_count;
187 unsigned int old_read_count;
b9b39b62
BH
188 struct efx_tso_header *tso_headers_free;
189 unsigned int tso_bursts;
190 unsigned int tso_long_headers;
191 unsigned int tso_packets;
cd38557d
BH
192 unsigned int pushes;
193
194 /* Members shared between paths and sometimes updated */
195 unsigned int empty_read_count ____cacheline_aligned_in_smp;
196#define EFX_EMPTY_COUNT_VALID 0x80000000
8ceee660
BH
197};
198
199/**
200 * struct efx_rx_buffer - An Efx RX data buffer
201 * @dma_addr: DMA base address of the buffer
db339569
BH
202 * @skb: The associated socket buffer. Valid iff !(@flags & %EFX_RX_BUF_PAGE).
203 * Will be %NULL if the buffer slot is currently free.
204 * @page: The associated page buffer. Valif iff @flags & %EFX_RX_BUF_PAGE.
205 * Will be %NULL if the buffer slot is currently free.
8ceee660 206 * @len: Buffer length, in bytes.
db339569 207 * @flags: Flags for buffer and packet state.
8ceee660
BH
208 */
209struct efx_rx_buffer {
210 dma_addr_t dma_addr;
8ba5366a
SH
211 union {
212 struct sk_buff *skb;
213 struct page *page;
214 } u;
8ceee660 215 unsigned int len;
db339569 216 u16 flags;
8ceee660 217};
db339569
BH
218#define EFX_RX_BUF_PAGE 0x0001
219#define EFX_RX_PKT_CSUMMED 0x0002
220#define EFX_RX_PKT_DISCARD 0x0004
8ceee660 221
62b330ba
SH
222/**
223 * struct efx_rx_page_state - Page-based rx buffer state
224 *
225 * Inserted at the start of every page allocated for receive buffers.
226 * Used to facilitate sharing dma mappings between recycled rx buffers
227 * and those passed up to the kernel.
228 *
229 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
230 * When refcnt falls to zero, the page is unmapped for dma
231 * @dma_addr: The dma address of this page.
232 */
233struct efx_rx_page_state {
234 unsigned refcnt;
235 dma_addr_t dma_addr;
236
237 unsigned int __pad[0] ____cacheline_aligned;
238};
239
8ceee660
BH
240/**
241 * struct efx_rx_queue - An Efx RX queue
242 * @efx: The associated Efx NIC
8ceee660
BH
243 * @buffer: The software buffer ring
244 * @rxd: The hardware descriptor ring
ecc910f5 245 * @ptr_mask: The size of the ring minus 1.
9f2cb71c
BH
246 * @enabled: Receive queue enabled indicator.
247 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
248 * @rxq_flush_pending.
8ceee660
BH
249 * @added_count: Number of buffers added to the receive queue.
250 * @notified_count: Number of buffers given to NIC (<= @added_count).
251 * @removed_count: Number of buffers removed from the receive queue.
8ceee660
BH
252 * @max_fill: RX descriptor maximum fill level (<= ring size)
253 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
254 * (<= @max_fill)
255 * @fast_fill_limit: The level to which a fast fill will fill
256 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
257 * @min_fill: RX descriptor minimum non-zero fill level.
258 * This records the minimum fill level observed when a ring
259 * refill was triggered.
8ceee660
BH
260 * @alloc_page_count: RX allocation strategy counter.
261 * @alloc_skb_count: RX allocation strategy counter.
90d683af 262 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
8ceee660
BH
263 */
264struct efx_rx_queue {
265 struct efx_nic *efx;
8ceee660
BH
266 struct efx_rx_buffer *buffer;
267 struct efx_special_buffer rxd;
ecc910f5 268 unsigned int ptr_mask;
9f2cb71c
BH
269 bool enabled;
270 bool flush_pending;
8ceee660
BH
271
272 int added_count;
273 int notified_count;
274 int removed_count;
8ceee660
BH
275 unsigned int max_fill;
276 unsigned int fast_fill_trigger;
277 unsigned int fast_fill_limit;
278 unsigned int min_fill;
279 unsigned int min_overfill;
280 unsigned int alloc_page_count;
281 unsigned int alloc_skb_count;
90d683af 282 struct timer_list slow_fill;
8ceee660 283 unsigned int slow_fill_count;
8ceee660
BH
284};
285
286/**
287 * struct efx_buffer - An Efx general-purpose buffer
288 * @addr: host base address of the buffer
289 * @dma_addr: DMA base address of the buffer
290 * @len: Buffer length, in bytes
291 *
754c653a 292 * The NIC uses these buffers for its interrupt status registers and
8ceee660
BH
293 * MAC stats dumps.
294 */
295struct efx_buffer {
296 void *addr;
297 dma_addr_t dma_addr;
298 unsigned int len;
299};
300
301
8ceee660
BH
302enum efx_rx_alloc_method {
303 RX_ALLOC_METHOD_AUTO = 0,
304 RX_ALLOC_METHOD_SKB = 1,
305 RX_ALLOC_METHOD_PAGE = 2,
306};
307
308/**
309 * struct efx_channel - An Efx channel
310 *
311 * A channel comprises an event queue, at least one TX queue, at least
312 * one RX queue, and an associated tasklet for processing the event
313 * queue.
314 *
315 * @efx: Associated Efx NIC
8ceee660 316 * @channel: Channel instance number
7f967c01 317 * @type: Channel type definition
8ceee660
BH
318 * @enabled: Channel enabled indicator
319 * @irq: IRQ number (MSI and MSI-X only)
0d86ebd8 320 * @irq_moderation: IRQ moderation value (in hardware ticks)
8ceee660
BH
321 * @napi_dev: Net device used with NAPI
322 * @napi_str: NAPI control structure
8ceee660
BH
323 * @work_pending: Is work pending via NAPI?
324 * @eventq: Event queue buffer
ecc910f5 325 * @eventq_mask: Event queue pointer mask
8ceee660
BH
326 * @eventq_read_ptr: Event queue read pointer
327 * @last_eventq_read_ptr: Last event queue read pointer value.
1646a6f3 328 * @last_irq_cpu: Last CPU to handle interrupt for this channel
6fb70fd1
BH
329 * @irq_count: Number of IRQs since last adaptive moderation decision
330 * @irq_mod_score: IRQ moderation score
8ceee660
BH
331 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
332 * and diagnostic counters
333 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
334 * descriptors
8ceee660 335 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
8ceee660
BH
336 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
337 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
c1ac403b 338 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
8ceee660
BH
339 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
340 * @n_rx_overlength: Count of RX_OVERLENGTH errors
341 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
8313aca3 342 * @rx_queue: RX queue for this channel
8313aca3 343 * @tx_queue: TX queues for this channel
8ceee660
BH
344 */
345struct efx_channel {
346 struct efx_nic *efx;
8ceee660 347 int channel;
7f967c01 348 const struct efx_channel_type *type;
dc8cfa55 349 bool enabled;
8ceee660 350 int irq;
8ceee660
BH
351 unsigned int irq_moderation;
352 struct net_device *napi_dev;
353 struct napi_struct napi_str;
dc8cfa55 354 bool work_pending;
8ceee660 355 struct efx_special_buffer eventq;
ecc910f5 356 unsigned int eventq_mask;
8ceee660
BH
357 unsigned int eventq_read_ptr;
358 unsigned int last_eventq_read_ptr;
8ceee660 359
1646a6f3 360 int last_irq_cpu;
6fb70fd1
BH
361 unsigned int irq_count;
362 unsigned int irq_mod_score;
64d8ad6d
BH
363#ifdef CONFIG_RFS_ACCEL
364 unsigned int rfs_filters_added;
365#endif
6fb70fd1 366
8ceee660
BH
367 int rx_alloc_level;
368 int rx_alloc_push_pages;
8ceee660
BH
369
370 unsigned n_rx_tobe_disc;
8ceee660
BH
371 unsigned n_rx_ip_hdr_chksum_err;
372 unsigned n_rx_tcp_udp_chksum_err;
c1ac403b 373 unsigned n_rx_mcast_mismatch;
8ceee660
BH
374 unsigned n_rx_frm_trunc;
375 unsigned n_rx_overlength;
376 unsigned n_skbuff_leaks;
377
378 /* Used to pipeline received packets in order to optimise memory
379 * access with prefetches.
380 */
381 struct efx_rx_buffer *rx_pkt;
8ceee660 382
8313aca3 383 struct efx_rx_queue rx_queue;
94b274bf 384 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
8ceee660
BH
385};
386
7f967c01
BH
387/**
388 * struct efx_channel_type - distinguishes traffic and extra channels
389 * @handle_no_channel: Handle failure to allocate an extra channel
390 * @pre_probe: Set up extra state prior to initialisation
391 * @post_remove: Tear down extra state after finalisation, if allocated.
392 * May be called on channels that have not been probed.
393 * @get_name: Generate the channel's name (used for its IRQ handler)
394 * @copy: Copy the channel state prior to reallocation. May be %NULL if
395 * reallocation is not supported.
396 * @keep_eventq: Flag for whether event queue should be kept initialised
397 * while the device is stopped
398 */
399struct efx_channel_type {
400 void (*handle_no_channel)(struct efx_nic *);
401 int (*pre_probe)(struct efx_channel *);
402 void (*get_name)(struct efx_channel *, char *buf, size_t len);
403 struct efx_channel *(*copy)(const struct efx_channel *);
404 bool keep_eventq;
405};
406
398468ed
BH
407enum efx_led_mode {
408 EFX_LED_OFF = 0,
409 EFX_LED_ON = 1,
410 EFX_LED_DEFAULT = 2
411};
412
c459302d
BH
413#define STRING_TABLE_LOOKUP(val, member) \
414 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
415
18e83e4c 416extern const char *const efx_loopback_mode_names[];
c459302d
BH
417extern const unsigned int efx_loopback_mode_max;
418#define LOOPBACK_MODE(efx) \
419 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
420
18e83e4c 421extern const char *const efx_reset_type_names[];
c459302d
BH
422extern const unsigned int efx_reset_type_max;
423#define RESET_TYPE(type) \
424 STRING_TABLE_LOOKUP(type, efx_reset_type)
3273c2e8 425
8ceee660
BH
426enum efx_int_mode {
427 /* Be careful if altering to correct macro below */
428 EFX_INT_MODE_MSIX = 0,
429 EFX_INT_MODE_MSI = 1,
430 EFX_INT_MODE_LEGACY = 2,
431 EFX_INT_MODE_MAX /* Insert any new items before this */
432};
433#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
434
8ceee660
BH
435enum nic_state {
436 STATE_INIT = 0,
437 STATE_RUNNING = 1,
438 STATE_FINI = 2,
3c78708f 439 STATE_DISABLED = 3,
8ceee660
BH
440 STATE_MAX,
441};
442
443/*
444 * Alignment of page-allocated RX buffers
445 *
446 * Controls the number of bytes inserted at the start of an RX buffer.
447 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
448 * of the skb->head for hardware DMA].
449 */
13e9ab11 450#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
8ceee660
BH
451#define EFX_PAGE_IP_ALIGN 0
452#else
453#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
454#endif
455
456/*
457 * Alignment of the skb->head which wraps a page-allocated RX buffer
458 *
459 * The skb allocated to wrap an rx_buffer can have this alignment. Since
460 * the data is memcpy'd from the rx_buf, it does not need to be equal to
461 * EFX_PAGE_IP_ALIGN.
462 */
463#define EFX_PAGE_SKB_ALIGN 2
464
465/* Forward declaration */
466struct efx_nic;
467
468/* Pseudo bit-mask flow control field */
b5626946
DM
469#define EFX_FC_RX FLOW_CTRL_RX
470#define EFX_FC_TX FLOW_CTRL_TX
471#define EFX_FC_AUTO 4
8ceee660 472
eb50c0d6
BH
473/**
474 * struct efx_link_state - Current state of the link
475 * @up: Link is up
476 * @fd: Link is full-duplex
477 * @fc: Actual flow control flags
478 * @speed: Link speed (Mbps)
479 */
480struct efx_link_state {
481 bool up;
482 bool fd;
b5626946 483 u8 fc;
eb50c0d6
BH
484 unsigned int speed;
485};
486
fdaa9aed
SH
487static inline bool efx_link_state_equal(const struct efx_link_state *left,
488 const struct efx_link_state *right)
489{
490 return left->up == right->up && left->fd == right->fd &&
491 left->fc == right->fc && left->speed == right->speed;
492}
493
8ceee660
BH
494/**
495 * struct efx_phy_operations - Efx PHY operations table
c1c4f453
BH
496 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
497 * efx->loopback_modes.
8ceee660
BH
498 * @init: Initialise PHY
499 * @fini: Shut down PHY
500 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
fdaa9aed
SH
501 * @poll: Update @link_state and report whether it changed.
502 * Serialised by the mac_lock.
177dfcd8
BH
503 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
504 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
af4ad9bc 505 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
04cc8cac 506 * (only needed where AN bit is set in mmds)
4f16c073 507 * @test_alive: Test that PHY is 'alive' (online)
c1c4f453 508 * @test_name: Get the name of a PHY-specific test/result
4f16c073 509 * @run_tests: Run tests and record results as appropriate (offline).
1796721a 510 * Flags are the ethtool tests flags.
8ceee660
BH
511 */
512struct efx_phy_operations {
c1c4f453 513 int (*probe) (struct efx_nic *efx);
8ceee660
BH
514 int (*init) (struct efx_nic *efx);
515 void (*fini) (struct efx_nic *efx);
ff3b00a0 516 void (*remove) (struct efx_nic *efx);
d3245b28 517 int (*reconfigure) (struct efx_nic *efx);
fdaa9aed 518 bool (*poll) (struct efx_nic *efx);
177dfcd8
BH
519 void (*get_settings) (struct efx_nic *efx,
520 struct ethtool_cmd *ecmd);
521 int (*set_settings) (struct efx_nic *efx,
522 struct ethtool_cmd *ecmd);
af4ad9bc 523 void (*set_npage_adv) (struct efx_nic *efx, u32);
4f16c073 524 int (*test_alive) (struct efx_nic *efx);
c1c4f453 525 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
1796721a 526 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
8ceee660
BH
527};
528
f8b87c17
BH
529/**
530 * @enum efx_phy_mode - PHY operating mode flags
531 * @PHY_MODE_NORMAL: on and should pass traffic
532 * @PHY_MODE_TX_DISABLED: on with TX disabled
3e133c44
BH
533 * @PHY_MODE_LOW_POWER: set to low power through MDIO
534 * @PHY_MODE_OFF: switched off through external control
f8b87c17
BH
535 * @PHY_MODE_SPECIAL: on but will not pass traffic
536 */
537enum efx_phy_mode {
538 PHY_MODE_NORMAL = 0,
539 PHY_MODE_TX_DISABLED = 1,
3e133c44
BH
540 PHY_MODE_LOW_POWER = 2,
541 PHY_MODE_OFF = 4,
f8b87c17
BH
542 PHY_MODE_SPECIAL = 8,
543};
544
545static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
546{
8c8661e4 547 return !!(mode & ~PHY_MODE_TX_DISABLED);
f8b87c17
BH
548}
549
8ceee660
BH
550/*
551 * Efx extended statistics
552 *
553 * Not all statistics are provided by all supported MACs. The purpose
554 * is this structure is to contain the raw statistics provided by each
555 * MAC.
556 */
557struct efx_mac_stats {
558 u64 tx_bytes;
559 u64 tx_good_bytes;
560 u64 tx_bad_bytes;
f9c76250
BH
561 u64 tx_packets;
562 u64 tx_bad;
563 u64 tx_pause;
564 u64 tx_control;
565 u64 tx_unicast;
566 u64 tx_multicast;
567 u64 tx_broadcast;
568 u64 tx_lt64;
569 u64 tx_64;
570 u64 tx_65_to_127;
571 u64 tx_128_to_255;
572 u64 tx_256_to_511;
573 u64 tx_512_to_1023;
574 u64 tx_1024_to_15xx;
575 u64 tx_15xx_to_jumbo;
576 u64 tx_gtjumbo;
577 u64 tx_collision;
578 u64 tx_single_collision;
579 u64 tx_multiple_collision;
580 u64 tx_excessive_collision;
581 u64 tx_deferred;
582 u64 tx_late_collision;
583 u64 tx_excessive_deferred;
584 u64 tx_non_tcpudp;
585 u64 tx_mac_src_error;
586 u64 tx_ip_src_error;
8ceee660
BH
587 u64 rx_bytes;
588 u64 rx_good_bytes;
589 u64 rx_bad_bytes;
f9c76250
BH
590 u64 rx_packets;
591 u64 rx_good;
592 u64 rx_bad;
593 u64 rx_pause;
594 u64 rx_control;
595 u64 rx_unicast;
596 u64 rx_multicast;
597 u64 rx_broadcast;
598 u64 rx_lt64;
599 u64 rx_64;
600 u64 rx_65_to_127;
601 u64 rx_128_to_255;
602 u64 rx_256_to_511;
603 u64 rx_512_to_1023;
604 u64 rx_1024_to_15xx;
605 u64 rx_15xx_to_jumbo;
606 u64 rx_gtjumbo;
607 u64 rx_bad_lt64;
608 u64 rx_bad_64_to_15xx;
609 u64 rx_bad_15xx_to_jumbo;
610 u64 rx_bad_gtjumbo;
611 u64 rx_overflow;
612 u64 rx_missed;
613 u64 rx_false_carrier;
614 u64 rx_symbol_error;
615 u64 rx_align_error;
616 u64 rx_length_error;
617 u64 rx_internal_error;
618 u64 rx_good_lt64;
8ceee660
BH
619};
620
621/* Number of bits used in a multicast filter hash address */
622#define EFX_MCAST_HASH_BITS 8
623
624/* Number of (single-bit) entries in a multicast filter hash */
625#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
626
627/* An Efx multicast filter hash */
628union efx_multicast_hash {
629 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
630 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
631};
632
64eebcfd 633struct efx_filter_state;
cd2d5b52
BH
634struct efx_vf;
635struct vfdi_status;
64eebcfd 636
8ceee660
BH
637/**
638 * struct efx_nic - an Efx NIC
639 * @name: Device name (net device name or bus id before net device registered)
640 * @pci_dev: The PCI device
641 * @type: Controller type attributes
642 * @legacy_irq: IRQ number
94dec6a2 643 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
8d9853d9
BH
644 * @workqueue: Workqueue for port reconfigures and the HW monitor.
645 * Work items do not hold and must not acquire RTNL.
6977dc63 646 * @workqueue_name: Name of workqueue
8ceee660 647 * @reset_work: Scheduled reset workitem
8ceee660
BH
648 * @membase_phys: Memory BAR value as physical address
649 * @membase: Memory BAR value
8ceee660 650 * @interrupt_mode: Interrupt mode
cc180b69 651 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
6fb70fd1
BH
652 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
653 * @irq_rx_moderation: IRQ moderation time for RX event queues
62776d03 654 * @msg_enable: Log message enable flags
8ceee660 655 * @state: Device state flag. Serialised by the rtnl_lock.
a7d529ae 656 * @reset_pending: Bitmask for pending resets
8ceee660
BH
657 * @tx_queue: TX DMA queues
658 * @rx_queue: RX DMA queues
659 * @channel: Channels
4642610c 660 * @channel_name: Names for channels and their IRQs
7f967c01
BH
661 * @extra_channel_types: Types of extra (non-traffic) channels that
662 * should be allocated for this NIC
ecc910f5
SH
663 * @rxq_entries: Size of receive queues requested by user.
664 * @txq_entries: Size of transmit queues requested by user.
28e47c49
BH
665 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
666 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
667 * @sram_lim_qw: Qword address limit of SRAM
0484e0db 668 * @next_buffer_table: First available buffer table id
28b581ab 669 * @n_channels: Number of channels in use
a4900ac9
BH
670 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
671 * @n_tx_channels: Number of channels used for TX
8ceee660
BH
672 * @rx_buffer_len: RX buffer length
673 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
78d4189d 674 * @rx_hash_key: Toeplitz hash key for RSS
765c9f46 675 * @rx_indir_table: Indirection table for RSS
0484e0db
BH
676 * @int_error_count: Number of internal errors seen recently
677 * @int_error_expire: Time at which error count will be expired
8ceee660 678 * @irq_status: Interrupt status buffer
c28884c5 679 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
1646a6f3 680 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
76884835 681 * @mtd_list: List of MTDs attached to the NIC
25985edc 682 * @nic_data: Hardware dependent state
8c8661e4 683 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
e4abce85 684 * efx_monitor() and efx_reconfigure_port()
8ceee660 685 * @port_enabled: Port enabled indicator.
fdaa9aed
SH
686 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
687 * efx_mac_work() with kernel interfaces. Safe to read under any
688 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
689 * be held to modify it.
8ceee660
BH
690 * @port_initialized: Port initialized?
691 * @net_dev: Operating system network device. Consider holding the rtnl lock
8ceee660 692 * @stats_buffer: DMA buffer for statistics
8ceee660 693 * @phy_type: PHY type
8ceee660
BH
694 * @phy_op: PHY interface
695 * @phy_data: PHY private data (including PHY-specific stats)
68e7f45e 696 * @mdio: PHY MDIO interface
8880f4ec 697 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
8c8661e4 698 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
d3245b28 699 * @link_advertising: Autonegotiation advertising flags
eb50c0d6 700 * @link_state: Current state of the link
8ceee660
BH
701 * @n_link_state_changes: Number of times the link has changed state
702 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
703 * @multicast_hash: Multicast hash table
04cc8cac 704 * @wanted_fc: Wanted flow control flags
a606f432
SH
705 * @fc_disable: When non-zero flow control is disabled. Typically used to
706 * ensure that network back pressure doesn't delay dma queue flushes.
707 * Serialised by the rtnl lock.
8be4f3e6 708 * @mac_work: Work item for changing MAC promiscuity and multicast hash
3273c2e8
BH
709 * @loopback_mode: Loopback status
710 * @loopback_modes: Supported loopback mode bitmask
711 * @loopback_selftest: Offline self-test private state
9f2cb71c
BH
712 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
713 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
714 * Decremented when the efx_flush_rx_queue() is called.
715 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
716 * completed (either success or failure). Not used when MCDI is used to
717 * flush receive queues.
718 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
cd2d5b52
BH
719 * @vf: Array of &struct efx_vf objects.
720 * @vf_count: Number of VFs intended to be enabled.
721 * @vf_init_count: Number of VFs that have been fully initialised.
722 * @vi_scale: log2 number of vnics per VF.
723 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
724 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
725 * @local_addr_list: List of local addresses. Protected by %local_lock.
726 * @local_page_list: List of DMA addressable pages used to broadcast
727 * %local_addr_list. Protected by %local_lock.
728 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
729 * @peer_work: Work item to broadcast peer addresses to VMs.
ab28c12a
BH
730 * @monitor_work: Hardware monitor workitem
731 * @biu_lock: BIU (bus interface unit) lock
1646a6f3
BH
732 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
733 * field is used by efx_test_interrupts() to verify that an
734 * interrupt has occurred.
ab28c12a
BH
735 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
736 * @mac_stats: MAC statistics. These include all statistics the MACs
737 * can provide. Generic code converts these into a standard
738 * &struct net_device_stats.
739 * @stats_lock: Statistics update lock. Serialises statistics fetches
1cb34522 740 * and access to @mac_stats.
8ceee660 741 *
754c653a 742 * This is stored in the private area of the &struct net_device.
8ceee660
BH
743 */
744struct efx_nic {
ab28c12a
BH
745 /* The following fields should be written very rarely */
746
8ceee660
BH
747 char name[IFNAMSIZ];
748 struct pci_dev *pci_dev;
749 const struct efx_nic_type *type;
750 int legacy_irq;
94dec6a2 751 bool legacy_irq_enabled;
8ceee660 752 struct workqueue_struct *workqueue;
6977dc63 753 char workqueue_name[16];
8ceee660 754 struct work_struct reset_work;
086ea356 755 resource_size_t membase_phys;
8ceee660 756 void __iomem *membase;
ab28c12a 757
8ceee660 758 enum efx_int_mode interrupt_mode;
cc180b69 759 unsigned int timer_quantum_ns;
6fb70fd1
BH
760 bool irq_rx_adaptive;
761 unsigned int irq_rx_moderation;
62776d03 762 u32 msg_enable;
8ceee660 763
8ceee660 764 enum nic_state state;
a7d529ae 765 unsigned long reset_pending;
8ceee660 766
8313aca3 767 struct efx_channel *channel[EFX_MAX_CHANNELS];
efbc2d7c 768 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
7f967c01
BH
769 const struct efx_channel_type *
770 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
8ceee660 771
ecc910f5
SH
772 unsigned rxq_entries;
773 unsigned txq_entries;
28e47c49
BH
774 unsigned tx_dc_base;
775 unsigned rx_dc_base;
776 unsigned sram_lim_qw;
0484e0db 777 unsigned next_buffer_table;
a4900ac9
BH
778 unsigned n_channels;
779 unsigned n_rx_channels;
cd2d5b52 780 unsigned rss_spread;
97653431 781 unsigned tx_channel_offset;
a4900ac9 782 unsigned n_tx_channels;
8ceee660
BH
783 unsigned int rx_buffer_len;
784 unsigned int rx_buffer_order;
5d3a6fca 785 u8 rx_hash_key[40];
765c9f46 786 u32 rx_indir_table[128];
8ceee660 787
0484e0db
BH
788 unsigned int_error_count;
789 unsigned long int_error_expire;
790
8ceee660 791 struct efx_buffer irq_status;
c28884c5 792 unsigned irq_zero_count;
1646a6f3 793 unsigned irq_level;
8ceee660 794
76884835
BH
795#ifdef CONFIG_SFC_MTD
796 struct list_head mtd_list;
797#endif
4a5b504d 798
8880f4ec 799 void *nic_data;
8ceee660
BH
800
801 struct mutex mac_lock;
766ca0fa 802 struct work_struct mac_work;
dc8cfa55 803 bool port_enabled;
8ceee660 804
dc8cfa55 805 bool port_initialized;
8ceee660 806 struct net_device *net_dev;
8ceee660 807
8ceee660 808 struct efx_buffer stats_buffer;
8ceee660 809
c1c4f453 810 unsigned int phy_type;
6c8c2513 811 const struct efx_phy_operations *phy_op;
8ceee660 812 void *phy_data;
68e7f45e 813 struct mdio_if_info mdio;
8880f4ec 814 unsigned int mdio_bus;
f8b87c17 815 enum efx_phy_mode phy_mode;
8ceee660 816
d3245b28 817 u32 link_advertising;
eb50c0d6 818 struct efx_link_state link_state;
8ceee660
BH
819 unsigned int n_link_state_changes;
820
dc8cfa55 821 bool promiscuous;
8ceee660 822 union efx_multicast_hash multicast_hash;
b5626946 823 u8 wanted_fc;
a606f432 824 unsigned fc_disable;
8ceee660
BH
825
826 atomic_t rx_reset;
3273c2e8 827 enum efx_loopback_mode loopback_mode;
e58f69f4 828 u64 loopback_modes;
3273c2e8
BH
829
830 void *loopback_selftest;
64eebcfd
BH
831
832 struct efx_filter_state *filter_state;
ab28c12a 833
9f2cb71c
BH
834 atomic_t drain_pending;
835 atomic_t rxq_flush_pending;
836 atomic_t rxq_flush_outstanding;
837 wait_queue_head_t flush_wq;
838
cd2d5b52
BH
839#ifdef CONFIG_SFC_SRIOV
840 struct efx_channel *vfdi_channel;
841 struct efx_vf *vf;
842 unsigned vf_count;
843 unsigned vf_init_count;
844 unsigned vi_scale;
845 unsigned vf_buftbl_base;
846 struct efx_buffer vfdi_status;
847 struct list_head local_addr_list;
848 struct list_head local_page_list;
849 struct mutex local_lock;
850 struct work_struct peer_work;
851#endif
852
ab28c12a
BH
853 /* The following fields may be written more often */
854
855 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
856 spinlock_t biu_lock;
1646a6f3 857 int last_irq_cpu;
ab28c12a
BH
858 unsigned n_rx_nodesc_drop_cnt;
859 struct efx_mac_stats mac_stats;
860 spinlock_t stats_lock;
8ceee660
BH
861};
862
55668611
BH
863static inline int efx_dev_registered(struct efx_nic *efx)
864{
865 return efx->net_dev->reg_state == NETREG_REGISTERED;
866}
867
8880f4ec
BH
868static inline unsigned int efx_port_num(struct efx_nic *efx)
869{
3df95ce9 870 return efx->net_dev->dev_id;
8880f4ec
BH
871}
872
8ceee660
BH
873/**
874 * struct efx_nic_type - Efx device type definition
ef2b90ee
BH
875 * @probe: Probe the controller
876 * @remove: Free resources allocated by probe()
877 * @init: Initialise the controller
28e47c49
BH
878 * @dimension_resources: Dimension controller resources (buffer table,
879 * and VIs once the available interrupt resources are clear)
ef2b90ee
BH
880 * @fini: Shut down the controller
881 * @monitor: Periodic function for polling link state and hardware monitor
0e2a9c7c
BH
882 * @map_reset_reason: Map ethtool reset reason to a reset method
883 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
ef2b90ee
BH
884 * @reset: Reset the controller hardware and possibly the PHY. This will
885 * be called while the controller is uninitialised.
886 * @probe_port: Probe the MAC and PHY
887 * @remove_port: Free resources allocated by probe_port()
40641ed9 888 * @handle_global_event: Handle a "global" event (may be %NULL)
ef2b90ee
BH
889 * @prepare_flush: Prepare the hardware for flushing the DMA queues
890 * @update_stats: Update statistics not provided by event handling
891 * @start_stats: Start the regular fetching of statistics
892 * @stop_stats: Stop the regular fetching of statistics
06629f07 893 * @set_id_led: Set state of identifying LED or revert to automatic function
ef2b90ee 894 * @push_irq_moderation: Apply interrupt moderation value
d3245b28 895 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
30b81cda
BH
896 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
897 * to the hardware. Serialised by the mac_lock.
710b208d 898 * @check_mac_fault: Check MAC fault state. True if fault present.
89c758fa
BH
899 * @get_wol: Get WoL configuration from driver state
900 * @set_wol: Push WoL configuration to the NIC
901 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
9bfc4bb1 902 * @test_registers: Test read/write functionality of control registers
0aa3fbaa 903 * @test_nvram: Test validity of NVRAM contents
daeda630 904 * @revision: Hardware architecture revision
8ceee660
BH
905 * @mem_map_size: Memory BAR mapped size
906 * @txd_ptr_tbl_base: TX descriptor ring base address
907 * @rxd_ptr_tbl_base: RX descriptor ring base address
908 * @buf_tbl_base: Buffer table base address
909 * @evq_ptr_tbl_base: Event queue pointer table base address
910 * @evq_rptr_tbl_base: Event queue read-pointer table base address
8ceee660 911 * @max_dma_mask: Maximum possible DMA mask
39c9cf07
BH
912 * @rx_buffer_hash_size: Size of hash at start of RX buffer
913 * @rx_buffer_padding: Size of padding at end of RX buffer
8ceee660
BH
914 * @max_interrupt_mode: Highest capability interrupt mode supported
915 * from &enum efx_init_mode.
916 * @phys_addr_channels: Number of channels with physically addressed
917 * descriptors
cc180b69 918 * @timer_period_max: Maximum period of interrupt timer (in ticks)
c383b537
BH
919 * @offload_features: net_device feature flags for protocol offload
920 * features implemented in hardware
8ceee660
BH
921 */
922struct efx_nic_type {
ef2b90ee
BH
923 int (*probe)(struct efx_nic *efx);
924 void (*remove)(struct efx_nic *efx);
925 int (*init)(struct efx_nic *efx);
28e47c49 926 void (*dimension_resources)(struct efx_nic *efx);
ef2b90ee
BH
927 void (*fini)(struct efx_nic *efx);
928 void (*monitor)(struct efx_nic *efx);
0e2a9c7c
BH
929 enum reset_type (*map_reset_reason)(enum reset_type reason);
930 int (*map_reset_flags)(u32 *flags);
ef2b90ee
BH
931 int (*reset)(struct efx_nic *efx, enum reset_type method);
932 int (*probe_port)(struct efx_nic *efx);
933 void (*remove_port)(struct efx_nic *efx);
40641ed9 934 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
ef2b90ee
BH
935 void (*prepare_flush)(struct efx_nic *efx);
936 void (*update_stats)(struct efx_nic *efx);
937 void (*start_stats)(struct efx_nic *efx);
938 void (*stop_stats)(struct efx_nic *efx);
06629f07 939 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
ef2b90ee 940 void (*push_irq_moderation)(struct efx_channel *channel);
d3245b28 941 int (*reconfigure_port)(struct efx_nic *efx);
710b208d
BH
942 int (*reconfigure_mac)(struct efx_nic *efx);
943 bool (*check_mac_fault)(struct efx_nic *efx);
89c758fa
BH
944 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
945 int (*set_wol)(struct efx_nic *efx, u32 type);
946 void (*resume_wol)(struct efx_nic *efx);
9bfc4bb1 947 int (*test_registers)(struct efx_nic *efx);
0aa3fbaa 948 int (*test_nvram)(struct efx_nic *efx);
b895d73e 949
daeda630 950 int revision;
8ceee660
BH
951 unsigned int mem_map_size;
952 unsigned int txd_ptr_tbl_base;
953 unsigned int rxd_ptr_tbl_base;
954 unsigned int buf_tbl_base;
955 unsigned int evq_ptr_tbl_base;
956 unsigned int evq_rptr_tbl_base;
9bbd7d9a 957 u64 max_dma_mask;
39c9cf07 958 unsigned int rx_buffer_hash_size;
8ceee660
BH
959 unsigned int rx_buffer_padding;
960 unsigned int max_interrupt_mode;
961 unsigned int phys_addr_channels;
cc180b69 962 unsigned int timer_period_max;
c8f44aff 963 netdev_features_t offload_features;
8ceee660
BH
964};
965
966/**************************************************************************
967 *
968 * Prototypes and inline functions
969 *
970 *************************************************************************/
971
f7d12cdc
BH
972static inline struct efx_channel *
973efx_get_channel(struct efx_nic *efx, unsigned index)
974{
975 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
8313aca3 976 return efx->channel[index];
f7d12cdc
BH
977}
978
8ceee660
BH
979/* Iterate over all used channels */
980#define efx_for_each_channel(_channel, _efx) \
8313aca3
BH
981 for (_channel = (_efx)->channel[0]; \
982 _channel; \
983 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
984 (_efx)->channel[_channel->channel + 1] : NULL)
8ceee660 985
7f967c01
BH
986/* Iterate over all used channels in reverse */
987#define efx_for_each_channel_rev(_channel, _efx) \
988 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
989 _channel; \
990 _channel = _channel->channel ? \
991 (_efx)->channel[_channel->channel - 1] : NULL)
992
97653431
BH
993static inline struct efx_tx_queue *
994efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
995{
996 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
997 type >= EFX_TXQ_TYPES);
998 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
999}
f7d12cdc 1000
525da907
BH
1001static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1002{
1003 return channel->channel - channel->efx->tx_channel_offset <
1004 channel->efx->n_tx_channels;
1005}
1006
f7d12cdc
BH
1007static inline struct efx_tx_queue *
1008efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1009{
525da907
BH
1010 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1011 type >= EFX_TXQ_TYPES);
1012 return &channel->tx_queue[type];
f7d12cdc 1013}
8ceee660 1014
94b274bf
BH
1015static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1016{
1017 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1018 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1019}
1020
8ceee660
BH
1021/* Iterate over all TX queues belonging to a channel */
1022#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
525da907
BH
1023 if (!efx_channel_has_tx_queues(_channel)) \
1024 ; \
1025 else \
1026 for (_tx_queue = (_channel)->tx_queue; \
94b274bf
BH
1027 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1028 efx_tx_queue_used(_tx_queue); \
525da907 1029 _tx_queue++)
8ceee660 1030
94b274bf
BH
1031/* Iterate over all possible TX queues belonging to a channel */
1032#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
1033 for (_tx_queue = (_channel)->tx_queue; \
1034 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1035 _tx_queue++)
1036
525da907
BH
1037static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1038{
1039 return channel->channel < channel->efx->n_rx_channels;
1040}
1041
f7d12cdc
BH
1042static inline struct efx_rx_queue *
1043efx_channel_get_rx_queue(struct efx_channel *channel)
1044{
525da907
BH
1045 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1046 return &channel->rx_queue;
f7d12cdc
BH
1047}
1048
8ceee660
BH
1049/* Iterate over all RX queues belonging to a channel */
1050#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
525da907
BH
1051 if (!efx_channel_has_rx_queue(_channel)) \
1052 ; \
1053 else \
1054 for (_rx_queue = &(_channel)->rx_queue; \
1055 _rx_queue; \
1056 _rx_queue = NULL)
8ceee660 1057
ba1e8a35
BH
1058static inline struct efx_channel *
1059efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1060{
8313aca3 1061 return container_of(rx_queue, struct efx_channel, rx_queue);
ba1e8a35
BH
1062}
1063
1064static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1065{
8313aca3 1066 return efx_rx_queue_channel(rx_queue)->channel;
ba1e8a35
BH
1067}
1068
8ceee660
BH
1069/* Returns a pointer to the specified receive buffer in the RX
1070 * descriptor queue.
1071 */
1072static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1073 unsigned int index)
1074{
807540ba 1075 return &rx_queue->buffer[index];
8ceee660
BH
1076}
1077
1078/* Set bit in a little-endian bitfield */
18c2fc04 1079static inline void set_bit_le(unsigned nr, unsigned char *addr)
8ceee660
BH
1080{
1081 addr[nr / 8] |= (1 << (nr % 8));
1082}
1083
1084/* Clear bit in a little-endian bitfield */
18c2fc04 1085static inline void clear_bit_le(unsigned nr, unsigned char *addr)
8ceee660
BH
1086{
1087 addr[nr / 8] &= ~(1 << (nr % 8));
1088}
1089
1090
1091/**
1092 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1093 *
1094 * This calculates the maximum frame length that will be used for a
1095 * given MTU. The frame length will be equal to the MTU plus a
1096 * constant amount of header space and padding. This is the quantity
1097 * that the net driver will program into the MAC as the maximum frame
1098 * length.
1099 *
754c653a 1100 * The 10G MAC requires 8-byte alignment on the frame
8ceee660 1101 * length, so we round up to the nearest 8.
cc11763b
BH
1102 *
1103 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1104 * XGMII cycle). If the frame length reaches the maximum value in the
1105 * same cycle, the XMAC can miss the IPG altogether. We work around
1106 * this by adding a further 16 bytes.
8ceee660
BH
1107 */
1108#define EFX_MAX_FRAME_LEN(mtu) \
cc11763b 1109 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
8ceee660
BH
1110
1111
1112#endif /* EFX_NET_DRIVER_H */