sfc: add devlink info support for ef100
[linux-block.git] / drivers / net / ethernet / sfc / net_driver.h
CommitLineData
d2912cb1 1/* SPDX-License-Identifier: GPL-2.0-only */
8ceee660 2/****************************************************************************
f7a6d2c4 3 * Driver for Solarflare network controllers and boards
8ceee660 4 * Copyright 2005-2006 Fen Systems Ltd.
f7a6d2c4 5 * Copyright 2005-2013 Solarflare Communications Inc.
8ceee660
BH
6 */
7
8/* Common definitions for all Efx net driver code */
9
10#ifndef EFX_NET_DRIVER_H
11#define EFX_NET_DRIVER_H
12
8ceee660
BH
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/ethtool.h>
16#include <linux/if_vlan.h>
90d683af 17#include <linux/timer.h>
68e7f45e 18#include <linux/mdio.h>
8ceee660
BH
19#include <linux/list.h>
20#include <linux/pci.h>
21#include <linux/device.h>
22#include <linux/highmem.h>
23#include <linux/workqueue.h>
cd2d5b52 24#include <linux/mutex.h>
0d322413 25#include <linux/rwsem.h>
10ed61c4 26#include <linux/vmalloc.h>
45a3fd55 27#include <linux/mtd/mtd.h>
36763266 28#include <net/busy_poll.h>
8c423501 29#include <net/xdp.h>
8ceee660
BH
30
31#include "enum.h"
32#include "bitfield.h"
add72477 33#include "filter.h"
8ceee660 34
8ceee660
BH
35/**************************************************************************
36 *
37 * Build definitions
38 *
39 **************************************************************************/
c5d5f5fd 40
5f3f9d6c 41#ifdef DEBUG
e01b16a7 42#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
8ceee660
BH
43#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
44#else
e01b16a7 45#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
8ceee660
BH
46#define EFX_WARN_ON_PARANOID(x) do {} while (0)
47#endif
48
8ceee660
BH
49/**************************************************************************
50 *
51 * Efx data structures
52 *
53 **************************************************************************/
54
a16e5b24 55#define EFX_MAX_CHANNELS 32U
8ceee660 56#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
cd2d5b52 57#define EFX_EXTRA_CHANNEL_IOV 0
7c236c43 58#define EFX_EXTRA_CHANNEL_PTP 1
25730d8b
EC
59#define EFX_EXTRA_CHANNEL_TC 2
60#define EFX_MAX_EXTRA_CHANNELS 3U
8ceee660 61
a4900ac9
BH
62/* Checksum generation is a per-queue option in hardware, so each
63 * queue visible to the networking core is backed by two hardware TX
64 * queues. */
94b274bf
BH
65#define EFX_MAX_TX_TC 2
66#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
044588b9
EC
67#define EFX_TXQ_TYPE_OUTER_CSUM 1 /* Outer checksum offload */
68#define EFX_TXQ_TYPE_INNER_CSUM 2 /* Inner checksum offload */
69#define EFX_TXQ_TYPE_HIGHPRI 4 /* High-priority (for TC) */
70#define EFX_TXQ_TYPES 8
71/* HIGHPRI is Siena-only, and INNER_CSUM is EF10, so no need for both */
12804793
EC
72#define EFX_MAX_TXQ_PER_CHANNEL 4
73#define EFX_MAX_TX_QUEUES (EFX_MAX_TXQ_PER_CHANNEL * EFX_MAX_CHANNELS)
60ac1065 74
85740cdf
BH
75/* Maximum possible MTU the driver supports */
76#define EFX_MAX_MTU (9 * 1024)
77
72a31d85
BK
78/* Minimum MTU, from RFC791 (IP) */
79#define EFX_MIN_MTU 68
80
0ce8df66
EC
81/* Maximum total header length for TSOv2 */
82#define EFX_TSO2_MAX_HDRLEN 208
83
950c54df
BH
84/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
85 * and should be a multiple of the cache line size.
86 */
87#define EFX_RX_USR_BUF_SIZE (2048 - 256)
88
89/* If possible, we should ensure cache line alignment at start and end
90 * of every buffer. Otherwise, we just need to ensure 4-byte
91 * alignment of the network header.
92 */
93#if NET_IP_ALIGN == 0
94#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
95#else
96#define EFX_RX_BUF_ALIGNMENT 4
97#endif
85740cdf 98
86e85bf6
JDB
99/* Non-standard XDP_PACKET_HEADROOM and tailroom to satisfy XDP_REDIRECT and
100 * still fit two standard MTU size packets into a single 4K page.
101 */
102#define EFX_XDP_HEADROOM 128
103#define EFX_XDP_TAILROOM SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
104
7c236c43
SH
105/* Forward declare Precision Time Protocol (PTP) support structure. */
106struct efx_ptp_data;
9ec06595 107struct hwtstamp_config;
7c236c43 108
d4f2cecc
BH
109struct efx_self_tests;
110
8ceee660 111/**
caa75586
BH
112 * struct efx_buffer - A general-purpose DMA buffer
113 * @addr: host base address of the buffer
8ceee660
BH
114 * @dma_addr: DMA base address of the buffer
115 * @len: Buffer length, in bytes
8ceee660 116 *
caa75586
BH
117 * The NIC uses these buffers for its interrupt status registers and
118 * MAC stats dumps.
8ceee660 119 */
caa75586 120struct efx_buffer {
8ceee660
BH
121 void *addr;
122 dma_addr_t dma_addr;
123 unsigned int len;
caa75586
BH
124};
125
126/**
127 * struct efx_special_buffer - DMA buffer entered into buffer table
128 * @buf: Standard &struct efx_buffer
129 * @index: Buffer index within controller;s buffer table
130 * @entries: Number of buffer table entries
131 *
132 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
133 * Event and descriptor rings are addressed via one or more buffer
134 * table entries (and so can be physically non-contiguous, although we
135 * currently do not take advantage of that). On Falcon and Siena we
136 * have to take care of allocating and initialising the entries
137 * ourselves. On later hardware this is managed by the firmware and
138 * @index and @entries are left as 0.
139 */
140struct efx_special_buffer {
141 struct efx_buffer buf;
5bbe2f4f
BH
142 unsigned int index;
143 unsigned int entries;
8ceee660
BH
144};
145
146/**
7668ff9c
BH
147 * struct efx_tx_buffer - buffer state for a TX descriptor
148 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
149 * freed when descriptor completes
8c423501
CM
150 * @xdpf: When @flags & %EFX_TX_BUF_XDP, the XDP frame information; its @data
151 * member is the associated buffer to drop a page reference on.
e1253f39
AM
152 * @option: When @flags & %EFX_TX_BUF_OPTION, an EF10-specific option
153 * descriptor.
8ceee660 154 * @dma_addr: DMA address of the fragment.
7668ff9c 155 * @flags: Flags for allocation and DMA mapping type
8ceee660
BH
156 * @len: Length of this fragment.
157 * This field is zero when the queue slot is empty.
8ceee660 158 * @unmap_len: Length of this fragment to unmap
2acdb92e
AR
159 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
160 * Only valid if @unmap_len != 0.
8ceee660
BH
161 */
162struct efx_tx_buffer {
8c423501
CM
163 union {
164 const struct sk_buff *skb;
165 struct xdp_frame *xdpf;
166 };
ba8977bd 167 union {
e1253f39 168 efx_qword_t option; /* EF10 */
ba8977bd
BH
169 dma_addr_t dma_addr;
170 };
7668ff9c 171 unsigned short flags;
8ceee660 172 unsigned short len;
8ceee660 173 unsigned short unmap_len;
2acdb92e 174 unsigned short dma_offset;
8ceee660 175};
7668ff9c
BH
176#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
177#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
7668ff9c 178#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
ba8977bd 179#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
8c423501 180#define EFX_TX_BUF_XDP 0x20 /* buffer was sent with XDP */
d19a5372 181#define EFX_TX_BUF_TSO_V3 0x40 /* empty buffer for a TSO_V3 descriptor */
02443ab8 182#define EFX_TX_BUF_EFV 0x100 /* buffer was sent from representor */
8ceee660
BH
183
184/**
185 * struct efx_tx_queue - An Efx TX queue
186 *
187 * This is a ring buffer of TX fragments.
188 * Since the TX completion path always executes on the same
189 * CPU and the xmit path can operate on different CPUs,
190 * performance is increased by ensuring that the completion
191 * path and the xmit path operate on different cache lines.
192 * This is particularly important if the xmit path is always
193 * executing on one CPU which is different from the completion
194 * path. There is also a cache line for members which are
195 * read but not written on the fast path.
196 *
197 * @efx: The associated Efx NIC
198 * @queue: DMA queue number
a81dcd85
EC
199 * @label: Label for TX completion events.
200 * Is our index within @channel->tx_queue array.
12804793 201 * @type: configuration type of this TX queue. A bitmask of %EFX_TXQ_TYPE_* flags.
93171b14 202 * @tso_version: Version of TSO in use for this queue.
0ce8df66 203 * @tso_encap: Is encapsulated TSO supported? Supported in TSOv2 on 8000 series.
8ceee660 204 * @channel: The associated channel
c04bfc6b 205 * @core_txq: The networking core TX queue structure
8ceee660 206 * @buffer: The software buffer ring
e9117e50
BK
207 * @cb_page: Array of pages of copy buffers. Carved up according to
208 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
8ceee660 209 * @txd: The hardware descriptor ring
ecc910f5 210 * @ptr_mask: The size of the ring minus 1.
183233be
BH
211 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
212 * Size of the region is efx_piobuf_size.
213 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
94b274bf 214 * @initialised: Has hardware queue been initialised?
b9b603d4 215 * @timestamping: Is timestamping enabled for this channel?
3990a8ff 216 * @xdp_tx: Is this an XDP tx queue?
8ceee660
BH
217 * @read_count: Current read pointer.
218 * This is the number of buffers that have been removed from both rings.
cd38557d
BH
219 * @old_write_count: The value of @write_count when last checked.
220 * This is here for performance reasons. The xmit path will
221 * only get the up-to-date value of @write_count if this
222 * variable indicates that the queue is empty. This is to
223 * avoid cache-line ping-pong between the xmit path and the
224 * completion path.
02e12165 225 * @merge_events: Number of TX merged completion events
b9b603d4
MH
226 * @completed_timestamp_major: Top part of the most recent tx timestamp.
227 * @completed_timestamp_minor: Low part of the most recent tx timestamp.
8ceee660
BH
228 * @insert_count: Current insert pointer
229 * This is the number of buffers that have been added to the
230 * software ring.
231 * @write_count: Current write pointer
232 * This is the number of buffers that have been added to the
233 * hardware ring.
de1deff9
EC
234 * @packet_write_count: Completable write pointer
235 * This is the write pointer of the last packet written.
236 * Normally this will equal @write_count, but as option descriptors
237 * don't produce completion events, they won't update this.
238 * Filled in iff @efx->type->option_descriptors; only used for PIO.
239 * Thus, this is written and used on EF10, and neither on farch.
8ceee660
BH
240 * @old_read_count: The value of read_count when last checked.
241 * This is here for performance reasons. The xmit path will
242 * only get the up-to-date value of read_count if this
243 * variable indicates that the queue is full. This is to
244 * avoid cache-line ping-pong between the xmit path and the
245 * completion path.
b9b39b62
BH
246 * @tso_bursts: Number of times TSO xmit invoked by kernel
247 * @tso_long_headers: Number of packets with headers too long for standard
248 * blocks
249 * @tso_packets: Number of packets via the TSO xmit path
46d1efd8 250 * @tso_fallbacks: Number of times TSO fallback used
cd38557d 251 * @pushes: Number of times the TX push feature has been used
ee45fd92 252 * @pio_packets: Number of times the TX PIO feature has been used
1c0544d2 253 * @xmit_pending: Are any packets waiting to be pushed to the NIC
e9117e50 254 * @cb_packets: Number of times the TX copybreak feature has been used
d19a5372 255 * @notify_count: Count of notified descriptors to the NIC
cd38557d
BH
256 * @empty_read_count: If the completion path has seen the queue as empty
257 * and the transmission path has not yet checked this, the value of
258 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
8ceee660
BH
259 */
260struct efx_tx_queue {
261 /* Members which don't change on the fast path */
262 struct efx_nic *efx ____cacheline_aligned_in_smp;
a81dcd85
EC
263 unsigned int queue;
264 unsigned int label;
12804793 265 unsigned int type;
93171b14 266 unsigned int tso_version;
0ce8df66 267 bool tso_encap;
8ceee660 268 struct efx_channel *channel;
c04bfc6b 269 struct netdev_queue *core_txq;
8ceee660 270 struct efx_tx_buffer *buffer;
e9117e50 271 struct efx_buffer *cb_page;
8ceee660 272 struct efx_special_buffer txd;
ecc910f5 273 unsigned int ptr_mask;
183233be
BH
274 void __iomem *piobuf;
275 unsigned int piobuf_offset;
94b274bf 276 bool initialised;
b9b603d4 277 bool timestamping;
3990a8ff 278 bool xdp_tx;
e9117e50 279
8ceee660
BH
280 /* Members used mainly on the completion path */
281 unsigned int read_count ____cacheline_aligned_in_smp;
cd38557d 282 unsigned int old_write_count;
02e12165 283 unsigned int merge_events;
c936835c
PD
284 unsigned int bytes_compl;
285 unsigned int pkts_compl;
b9b603d4
MH
286 u32 completed_timestamp_major;
287 u32 completed_timestamp_minor;
8ceee660
BH
288
289 /* Members used only on the xmit path */
290 unsigned int insert_count ____cacheline_aligned_in_smp;
291 unsigned int write_count;
de1deff9 292 unsigned int packet_write_count;
8ceee660 293 unsigned int old_read_count;
b9b39b62
BH
294 unsigned int tso_bursts;
295 unsigned int tso_long_headers;
296 unsigned int tso_packets;
46d1efd8 297 unsigned int tso_fallbacks;
cd38557d 298 unsigned int pushes;
ee45fd92 299 unsigned int pio_packets;
1c0544d2 300 bool xmit_pending;
e9117e50 301 unsigned int cb_packets;
d19a5372 302 unsigned int notify_count;
8ccf3800
AR
303 /* Statistics to supplement MAC stats */
304 unsigned long tx_packets;
cd38557d
BH
305
306 /* Members shared between paths and sometimes updated */
307 unsigned int empty_read_count ____cacheline_aligned_in_smp;
308#define EFX_EMPTY_COUNT_VALID 0x80000000
525d9e82 309 atomic_t flush_outstanding;
8ceee660
BH
310};
311
e9117e50
BK
312#define EFX_TX_CB_ORDER 7
313#define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
314
8ceee660
BH
315/**
316 * struct efx_rx_buffer - An Efx RX data buffer
317 * @dma_addr: DMA base address of the buffer
97d48a10 318 * @page: The associated page buffer.
db339569 319 * Will be %NULL if the buffer slot is currently free.
b74e3e8c
BH
320 * @page_offset: If pending: offset in @page of DMA base address.
321 * If completed: offset in @page of Ethernet header.
80c2e716
BH
322 * @len: If pending: length for DMA descriptor.
323 * If completed: received length, excluding hash prefix.
85740cdf
BH
324 * @flags: Flags for buffer and packet state. These are only set on the
325 * first buffer of a scattered packet.
8ceee660
BH
326 */
327struct efx_rx_buffer {
328 dma_addr_t dma_addr;
97d48a10 329 struct page *page;
b590ace0
BH
330 u16 page_offset;
331 u16 len;
db339569 332 u16 flags;
8ceee660 333};
179ea7f0 334#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
db339569
BH
335#define EFX_RX_PKT_CSUMMED 0x0002
336#define EFX_RX_PKT_DISCARD 0x0004
d07df8ec 337#define EFX_RX_PKT_TCP 0x0040
3dced740 338#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
da50ae2e 339#define EFX_RX_PKT_CSUM_LEVEL 0x0200
8ceee660 340
62b330ba
SH
341/**
342 * struct efx_rx_page_state - Page-based rx buffer state
343 *
344 * Inserted at the start of every page allocated for receive buffers.
345 * Used to facilitate sharing dma mappings between recycled rx buffers
346 * and those passed up to the kernel.
347 *
62b330ba
SH
348 * @dma_addr: The dma address of this page.
349 */
350struct efx_rx_page_state {
62b330ba
SH
351 dma_addr_t dma_addr;
352
62f19142 353 unsigned int __pad[] ____cacheline_aligned;
62b330ba
SH
354};
355
8ceee660
BH
356/**
357 * struct efx_rx_queue - An Efx RX queue
358 * @efx: The associated Efx NIC
79d68b37
SH
359 * @core_index: Index of network core RX queue. Will be >= 0 iff this
360 * is associated with a real RX queue.
8ceee660
BH
361 * @buffer: The software buffer ring
362 * @rxd: The hardware descriptor ring
ecc910f5 363 * @ptr_mask: The size of the ring minus 1.
d8aec745 364 * @refill_enabled: Enable refill whenever fill level is low
9f2cb71c
BH
365 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
366 * @rxq_flush_pending.
e3951539
EC
367 * @grant_credits: Posted RX descriptors need to be granted to the MAE with
368 * %MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS. For %EFX_EXTRA_CHANNEL_TC,
369 * and only supported on EF100.
8ceee660
BH
370 * @added_count: Number of buffers added to the receive queue.
371 * @notified_count: Number of buffers given to NIC (<= @added_count).
e3951539 372 * @granted_count: Number of buffers granted to the MAE (<= @notified_count).
8ceee660 373 * @removed_count: Number of buffers removed from the receive queue.
e8c68c0a
JC
374 * @scatter_n: Used by NIC specific receive code.
375 * @scatter_len: Used by NIC specific receive code.
2768935a
DP
376 * @page_ring: The ring to store DMA mapped pages for reuse.
377 * @page_add: Counter to calculate the write pointer for the recycle ring.
378 * @page_remove: Counter to calculate the read pointer for the recycle ring.
379 * @page_recycle_count: The number of pages that have been recycled.
380 * @page_recycle_failed: The number of pages that couldn't be recycled because
381 * the kernel still held a reference to them.
382 * @page_recycle_full: The number of pages that were released because the
383 * recycle ring was full.
384 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
8ceee660
BH
385 * @max_fill: RX descriptor maximum fill level (<= ring size)
386 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
387 * (<= @max_fill)
8ceee660
BH
388 * @min_fill: RX descriptor minimum non-zero fill level.
389 * This records the minimum fill level observed when a ring
390 * refill was triggered.
2768935a 391 * @recycle_count: RX buffer recycle counter.
90d683af 392 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
e3951539 393 * @grant_work: workitem used to grant credits to the MAE if @grant_credits
eb9a36be
CM
394 * @xdp_rxq_info: XDP specific RX queue information.
395 * @xdp_rxq_info_valid: Is xdp_rxq_info valid data?.
8ceee660
BH
396 */
397struct efx_rx_queue {
398 struct efx_nic *efx;
79d68b37 399 int core_index;
8ceee660
BH
400 struct efx_rx_buffer *buffer;
401 struct efx_special_buffer rxd;
ecc910f5 402 unsigned int ptr_mask;
d8aec745 403 bool refill_enabled;
9f2cb71c 404 bool flush_pending;
e3951539 405 bool grant_credits;
8ceee660 406
9bc2fc9b
BH
407 unsigned int added_count;
408 unsigned int notified_count;
e3951539 409 unsigned int granted_count;
9bc2fc9b 410 unsigned int removed_count;
85740cdf 411 unsigned int scatter_n;
e8c68c0a 412 unsigned int scatter_len;
2768935a
DP
413 struct page **page_ring;
414 unsigned int page_add;
415 unsigned int page_remove;
416 unsigned int page_recycle_count;
417 unsigned int page_recycle_failed;
418 unsigned int page_recycle_full;
419 unsigned int page_ptr_mask;
8ceee660
BH
420 unsigned int max_fill;
421 unsigned int fast_fill_trigger;
8ceee660
BH
422 unsigned int min_fill;
423 unsigned int min_overfill;
2768935a 424 unsigned int recycle_count;
90d683af 425 struct timer_list slow_fill;
8ceee660 426 unsigned int slow_fill_count;
e3951539 427 struct work_struct grant_work;
8ccf3800
AR
428 /* Statistics to supplement MAC stats */
429 unsigned long rx_packets;
eb9a36be
CM
430 struct xdp_rxq_info xdp_rxq_info;
431 bool xdp_rxq_info_valid;
8ceee660
BH
432};
433
bd9a265d
JC
434enum efx_sync_events_state {
435 SYNC_EVENTS_DISABLED = 0,
436 SYNC_EVENTS_QUIESCENT,
437 SYNC_EVENTS_REQUESTED,
438 SYNC_EVENTS_VALID,
439};
440
8ceee660
BH
441/**
442 * struct efx_channel - An Efx channel
443 *
444 * A channel comprises an event queue, at least one TX queue, at least
445 * one RX queue, and an associated tasklet for processing the event
446 * queue.
447 *
448 * @efx: Associated Efx NIC
8ceee660 449 * @channel: Channel instance number
7f967c01 450 * @type: Channel type definition
be3fc09c 451 * @eventq_init: Event queue initialised flag
8ceee660
BH
452 * @enabled: Channel enabled indicator
453 * @irq: IRQ number (MSI and MSI-X only)
539de7c5 454 * @irq_moderation_us: IRQ moderation value (in microseconds)
8ceee660
BH
455 * @napi_dev: Net device used with NAPI
456 * @napi_str: NAPI control structure
36763266
AR
457 * @state: state for NAPI vs busy polling
458 * @state_lock: lock protecting @state
8ceee660 459 * @eventq: Event queue buffer
ecc910f5 460 * @eventq_mask: Event queue pointer mask
8ceee660 461 * @eventq_read_ptr: Event queue read pointer
dd40781e 462 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
6fb70fd1
BH
463 * @irq_count: Number of IRQs since last adaptive moderation decision
464 * @irq_mod_score: IRQ moderation score
8490e75c
EC
465 * @rfs_filter_count: number of accelerated RFS filters currently in place;
466 * equals the count of @rps_flow_id slots filled
467 * @rfs_last_expiry: value of jiffies last time some accelerated RFS filters
468 * were checked for expiry
469 * @rfs_expire_index: next accelerated RFS filter ID to check for expiry
ca70bd42 470 * @n_rfs_succeeded: number of successful accelerated RFS filter insertions
d0ea5cbd 471 * @n_rfs_failed: number of failed accelerated RFS filter insertions
3af0f342 472 * @filter_work: Work item for efx_filter_rfs_expire()
faf8dcc1
JC
473 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
474 * indexed by filter ID
8ceee660 475 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
8ceee660
BH
476 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
477 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
c1ac403b 478 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
8ceee660
BH
479 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
480 * @n_rx_overlength: Count of RX_OVERLENGTH errors
481 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
85740cdf
BH
482 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
483 * lack of descriptors
8127d661
BH
484 * @n_rx_merge_events: Number of RX merged completion events
485 * @n_rx_merge_packets: Number of RX packets completed by merged events
cd846bef
CM
486 * @n_rx_xdp_drops: Count of RX packets intentionally dropped due to XDP
487 * @n_rx_xdp_bad_drops: Count of RX packets dropped due to XDP errors
488 * @n_rx_xdp_tx: Count of RX packets retransmitted due to XDP
489 * @n_rx_xdp_redirect: Count of RX packets redirected to a different NIC by XDP
08d0b16e
EC
490 * @n_rx_mport_bad: Count of RX packets dropped because their ingress mport was
491 * not recognised
85740cdf
BH
492 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
493 * __efx_rx_packet(), or zero if there is none
494 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
495 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
e090bfb9 496 * @rx_list: list of SKBs from current RX, awaiting processing
8313aca3 497 * @rx_queue: RX queue for this channel
8313aca3 498 * @tx_queue: TX queues for this channel
12804793 499 * @tx_queue_by_type: pointers into @tx_queue, or %NULL, indexed by txq type
bd9a265d
JC
500 * @sync_events_state: Current state of sync events on this channel
501 * @sync_timestamp_major: Major part of the last ptp sync event
502 * @sync_timestamp_minor: Minor part of the last ptp sync event
8ceee660
BH
503 */
504struct efx_channel {
505 struct efx_nic *efx;
8ceee660 506 int channel;
7f967c01 507 const struct efx_channel_type *type;
be3fc09c 508 bool eventq_init;
dc8cfa55 509 bool enabled;
8ceee660 510 int irq;
539de7c5 511 unsigned int irq_moderation_us;
8ceee660
BH
512 struct net_device *napi_dev;
513 struct napi_struct napi_str;
36763266 514#ifdef CONFIG_NET_RX_BUSY_POLL
c0f9c7e4
BK
515 unsigned long busy_poll_state;
516#endif
8ceee660 517 struct efx_special_buffer eventq;
ecc910f5 518 unsigned int eventq_mask;
8ceee660 519 unsigned int eventq_read_ptr;
dd40781e 520 int event_test_cpu;
8ceee660 521
6fb70fd1
BH
522 unsigned int irq_count;
523 unsigned int irq_mod_score;
64d8ad6d 524#ifdef CONFIG_RFS_ACCEL
8490e75c
EC
525 unsigned int rfs_filter_count;
526 unsigned int rfs_last_expiry;
527 unsigned int rfs_expire_index;
ca70bd42
EC
528 unsigned int n_rfs_succeeded;
529 unsigned int n_rfs_failed;
6fbc05e5 530 struct delayed_work filter_work;
faf8dcc1
JC
531#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
532 u32 *rps_flow_id;
64d8ad6d 533#endif
6fb70fd1 534
a0ee3541
JC
535 unsigned int n_rx_tobe_disc;
536 unsigned int n_rx_ip_hdr_chksum_err;
537 unsigned int n_rx_tcp_udp_chksum_err;
538 unsigned int n_rx_outer_ip_hdr_chksum_err;
539 unsigned int n_rx_outer_tcp_udp_chksum_err;
540 unsigned int n_rx_inner_ip_hdr_chksum_err;
541 unsigned int n_rx_inner_tcp_udp_chksum_err;
542 unsigned int n_rx_eth_crc_err;
543 unsigned int n_rx_mcast_mismatch;
544 unsigned int n_rx_frm_trunc;
545 unsigned int n_rx_overlength;
546 unsigned int n_skbuff_leaks;
85740cdf 547 unsigned int n_rx_nodesc_trunc;
8127d661
BH
548 unsigned int n_rx_merge_events;
549 unsigned int n_rx_merge_packets;
cd846bef
CM
550 unsigned int n_rx_xdp_drops;
551 unsigned int n_rx_xdp_bad_drops;
552 unsigned int n_rx_xdp_tx;
553 unsigned int n_rx_xdp_redirect;
08d0b16e 554 unsigned int n_rx_mport_bad;
8ceee660 555
85740cdf
BH
556 unsigned int rx_pkt_n_frags;
557 unsigned int rx_pkt_index;
8ceee660 558
e090bfb9
EC
559 struct list_head *rx_list;
560
8313aca3 561 struct efx_rx_queue rx_queue;
12804793
EC
562 struct efx_tx_queue tx_queue[EFX_MAX_TXQ_PER_CHANNEL];
563 struct efx_tx_queue *tx_queue_by_type[EFX_TXQ_TYPES];
bd9a265d
JC
564
565 enum efx_sync_events_state sync_events_state;
566 u32 sync_timestamp_major;
567 u32 sync_timestamp_minor;
8ceee660
BH
568};
569
d8291187
BH
570/**
571 * struct efx_msi_context - Context for each MSI
572 * @efx: The associated NIC
573 * @index: Index of the channel/IRQ
574 * @name: Name of the channel/IRQ
575 *
576 * Unlike &struct efx_channel, this is never reallocated and is always
577 * safe for the IRQ handler to access.
578 */
579struct efx_msi_context {
580 struct efx_nic *efx;
581 unsigned int index;
582 char name[IFNAMSIZ + 6];
583};
584
7f967c01
BH
585/**
586 * struct efx_channel_type - distinguishes traffic and extra channels
587 * @handle_no_channel: Handle failure to allocate an extra channel
588 * @pre_probe: Set up extra state prior to initialisation
85697f97
EC
589 * @start: called early in efx_start_channels()
590 * @stop: called early in efx_stop_channels()
7f967c01
BH
591 * @post_remove: Tear down extra state after finalisation, if allocated.
592 * May be called on channels that have not been probed.
593 * @get_name: Generate the channel's name (used for its IRQ handler)
594 * @copy: Copy the channel state prior to reallocation. May be %NULL if
595 * reallocation is not supported.
c31e5f9f 596 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
36df6136 597 * @receive_raw: Handle an RX buffer ready to be passed to __efx_rx_packet()
2935e3c3
EC
598 * @want_txqs: Determine whether this channel should have TX queues
599 * created. If %NULL, TX queues are not created.
7f967c01
BH
600 * @keep_eventq: Flag for whether event queue should be kept initialised
601 * while the device is stopped
2935e3c3
EC
602 * @want_pio: Flag for whether PIO buffers should be linked to this
603 * channel's TX queues.
7f967c01
BH
604 */
605struct efx_channel_type {
606 void (*handle_no_channel)(struct efx_nic *);
607 int (*pre_probe)(struct efx_channel *);
85697f97
EC
608 int (*start)(struct efx_channel *);
609 void (*stop)(struct efx_channel *);
c31e5f9f 610 void (*post_remove)(struct efx_channel *);
7f967c01
BH
611 void (*get_name)(struct efx_channel *, char *buf, size_t len);
612 struct efx_channel *(*copy)(const struct efx_channel *);
4a74dc65 613 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
36df6136 614 bool (*receive_raw)(struct efx_rx_queue *, u32);
2935e3c3 615 bool (*want_txqs)(struct efx_channel *);
7f967c01 616 bool keep_eventq;
2935e3c3 617 bool want_pio;
7f967c01
BH
618};
619
398468ed
BH
620enum efx_led_mode {
621 EFX_LED_OFF = 0,
622 EFX_LED_ON = 1,
623 EFX_LED_DEFAULT = 2
624};
625
c459302d
BH
626#define STRING_TABLE_LOOKUP(val, member) \
627 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
628
18e83e4c 629extern const char *const efx_loopback_mode_names[];
c459302d
BH
630extern const unsigned int efx_loopback_mode_max;
631#define LOOPBACK_MODE(efx) \
632 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
633
8ceee660
BH
634enum efx_int_mode {
635 /* Be careful if altering to correct macro below */
636 EFX_INT_MODE_MSIX = 0,
637 EFX_INT_MODE_MSI = 1,
638 EFX_INT_MODE_LEGACY = 2,
639 EFX_INT_MODE_MAX /* Insert any new items before this */
640};
641#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
642
8ceee660 643enum nic_state {
813cf9d1 644 STATE_UNINIT = 0, /* device being probed/removed */
8b39db19
JC
645 STATE_PROBED, /* hardware probed */
646 STATE_NET_DOWN, /* netdev registered */
813cf9d1
JC
647 STATE_NET_UP, /* ready for traffic */
648 STATE_DISABLED, /* device disabled due to hardware errors */
649
650 STATE_RECOVERY = 0x100,/* recovering from PCI error */
651 STATE_FROZEN = 0x200, /* frozen by power management */
8ceee660
BH
652};
653
813cf9d1
JC
654static inline bool efx_net_active(enum nic_state state)
655{
656 return state == STATE_NET_DOWN || state == STATE_NET_UP;
657}
658
659static inline bool efx_frozen(enum nic_state state)
660{
661 return state & STATE_FROZEN;
662}
663
664static inline bool efx_recovering(enum nic_state state)
665{
666 return state & STATE_RECOVERY;
667}
668
669static inline enum nic_state efx_freeze(enum nic_state state)
670{
671 WARN_ON(!efx_net_active(state));
672 return state | STATE_FROZEN;
673}
674
675static inline enum nic_state efx_thaw(enum nic_state state)
676{
677 WARN_ON(!efx_frozen(state));
678 return state & ~STATE_FROZEN;
679}
680
681static inline enum nic_state efx_recover(enum nic_state state)
682{
683 WARN_ON(!efx_net_active(state));
684 return state | STATE_RECOVERY;
685}
686
687static inline enum nic_state efx_recovered(enum nic_state state)
688{
689 WARN_ON(!efx_recovering(state));
690 return state & ~STATE_RECOVERY;
691}
692
8ceee660
BH
693/* Forward declaration */
694struct efx_nic;
695
696/* Pseudo bit-mask flow control field */
b5626946
DM
697#define EFX_FC_RX FLOW_CTRL_RX
698#define EFX_FC_TX FLOW_CTRL_TX
699#define EFX_FC_AUTO 4
8ceee660 700
eb50c0d6
BH
701/**
702 * struct efx_link_state - Current state of the link
703 * @up: Link is up
704 * @fd: Link is full-duplex
705 * @fc: Actual flow control flags
706 * @speed: Link speed (Mbps)
707 */
708struct efx_link_state {
709 bool up;
710 bool fd;
b5626946 711 u8 fc;
eb50c0d6
BH
712 unsigned int speed;
713};
714
fdaa9aed
SH
715static inline bool efx_link_state_equal(const struct efx_link_state *left,
716 const struct efx_link_state *right)
717{
718 return left->up == right->up && left->fd == right->fd &&
719 left->fc == right->fc && left->speed == right->speed;
720}
721
f8b87c17 722/**
49ce9c2c 723 * enum efx_phy_mode - PHY operating mode flags
f8b87c17
BH
724 * @PHY_MODE_NORMAL: on and should pass traffic
725 * @PHY_MODE_TX_DISABLED: on with TX disabled
3e133c44
BH
726 * @PHY_MODE_LOW_POWER: set to low power through MDIO
727 * @PHY_MODE_OFF: switched off through external control
f8b87c17
BH
728 * @PHY_MODE_SPECIAL: on but will not pass traffic
729 */
730enum efx_phy_mode {
731 PHY_MODE_NORMAL = 0,
732 PHY_MODE_TX_DISABLED = 1,
3e133c44
BH
733 PHY_MODE_LOW_POWER = 2,
734 PHY_MODE_OFF = 4,
f8b87c17
BH
735 PHY_MODE_SPECIAL = 8,
736};
737
738static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
739{
8c8661e4 740 return !!(mode & ~PHY_MODE_TX_DISABLED);
f8b87c17
BH
741}
742
cd0ecc9a
BH
743/**
744 * struct efx_hw_stat_desc - Description of a hardware statistic
745 * @name: Name of the statistic as visible through ethtool, or %NULL if
746 * it should not be exposed
747 * @dma_width: Width in bits (0 for non-DMA statistics)
748 * @offset: Offset within stats (ignored for non-DMA statistics)
8ceee660 749 */
cd0ecc9a
BH
750struct efx_hw_stat_desc {
751 const char *name;
752 u16 dma_width;
753 u16 offset;
8ceee660
BH
754};
755
756/* Number of bits used in a multicast filter hash address */
757#define EFX_MCAST_HASH_BITS 8
758
759/* Number of (single-bit) entries in a multicast filter hash */
760#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
761
762/* An Efx multicast filter hash */
763union efx_multicast_hash {
764 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
765 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
766};
767
cd2d5b52 768struct vfdi_status;
64eebcfd 769
42356d9a 770/* The reserved RSS context value */
f7226e0f 771#define EFX_MCDI_RSS_CONTEXT_INVALID 0xffffffff
42356d9a
EC
772/**
773 * struct efx_rss_context - A user-defined RSS context for filtering
774 * @list: node of linked list on which this struct is stored
775 * @context_id: the RSS_CONTEXT_ID returned by MC firmware, or
f7226e0f
AM
776 * %EFX_MCDI_RSS_CONTEXT_INVALID if this context is not present on the NIC.
777 * For Siena, 0 if RSS is active, else %EFX_MCDI_RSS_CONTEXT_INVALID.
42356d9a
EC
778 * @user_id: the rss_context ID exposed to userspace over ethtool.
779 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
780 * @rx_hash_key: Toeplitz hash key for this RSS context
781 * @indir_table: Indirection table for this RSS context
782 */
783struct efx_rss_context {
784 struct list_head list;
785 u32 context_id;
786 u32 user_id;
787 bool rx_hash_udp_4tuple;
788 u8 rx_hash_key[40];
789 u32 rx_indir_table[128];
790};
791
f993740e 792#ifdef CONFIG_RFS_ACCEL
f8d62037
EC
793/* Order of these is important, since filter_id >= %EFX_ARFS_FILTER_ID_PENDING
794 * is used to test if filter does or will exist.
795 */
796#define EFX_ARFS_FILTER_ID_PENDING -1
797#define EFX_ARFS_FILTER_ID_ERROR -2
798#define EFX_ARFS_FILTER_ID_REMOVING -3
799/**
800 * struct efx_arfs_rule - record of an ARFS filter and its IDs
801 * @node: linkage into hash table
802 * @spec: details of the filter (used as key for hash table). Use efx->type to
803 * determine which member to use.
804 * @rxq_index: channel to which the filter will steer traffic.
805 * @arfs_id: filter ID which was returned to ARFS
806 * @filter_id: index in software filter table. May be
807 * %EFX_ARFS_FILTER_ID_PENDING if filter was not inserted yet,
808 * %EFX_ARFS_FILTER_ID_ERROR if filter insertion failed, or
809 * %EFX_ARFS_FILTER_ID_REMOVING if expiry is currently removing the filter.
810 */
811struct efx_arfs_rule {
812 struct hlist_node node;
813 struct efx_filter_spec spec;
814 u16 rxq_index;
815 u16 arfs_id;
816 s32 filter_id;
817};
818
819/* Size chosen so that the table is one page (4kB) */
820#define EFX_ARFS_HASH_TABLE_SIZE 512
821
f993740e
EC
822/**
823 * struct efx_async_filter_insertion - Request to asynchronously insert a filter
824 * @net_dev: Reference to the netdevice
825 * @spec: The filter to insert
826 * @work: Workitem for this request
827 * @rxq_index: Identifies the channel for which this request was made
828 * @flow_id: Identifies the kernel-side flow for which this request was made
829 */
830struct efx_async_filter_insertion {
831 struct net_device *net_dev;
832 struct efx_filter_spec spec;
833 struct work_struct work;
834 u16 rxq_index;
835 u32 flow_id;
836};
837
838/* Maximum number of ARFS workitems that may be in flight on an efx_nic */
839#define EFX_RPS_MAX_IN_FLIGHT 8
840#endif /* CONFIG_RFS_ACCEL */
841
41544618
ÍH
842enum efx_xdp_tx_queues_mode {
843 EFX_XDP_TX_QUEUES_DEDICATED, /* one queue per core, locking not needed */
844 EFX_XDP_TX_QUEUES_SHARED, /* each queue used by more than 1 core */
6215b608 845 EFX_XDP_TX_QUEUES_BORROWED /* queues borrowed from net stack */
41544618
ÍH
846};
847
8ceee660
BH
848/**
849 * struct efx_nic - an Efx NIC
850 * @name: Device name (net device name or bus id before net device registered)
851 * @pci_dev: The PCI device
0bcf4a64
BH
852 * @node: List node for maintaning primary/secondary function lists
853 * @primary: &struct efx_nic instance for the primary function of this
854 * controller. May be the same structure, and may be %NULL if no
855 * primary function is bound. Serialised by rtnl_lock.
856 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
857 * functions of the controller, if this is for the primary function.
858 * Serialised by rtnl_lock.
8ceee660
BH
859 * @type: Controller type attributes
860 * @legacy_irq: IRQ number
8d9853d9
BH
861 * @workqueue: Workqueue for port reconfigures and the HW monitor.
862 * Work items do not hold and must not acquire RTNL.
6977dc63 863 * @workqueue_name: Name of workqueue
8ceee660 864 * @reset_work: Scheduled reset workitem
8ceee660
BH
865 * @membase_phys: Memory BAR value as physical address
866 * @membase: Memory BAR value
71827443 867 * @vi_stride: step between per-VI registers / memory regions
8ceee660 868 * @interrupt_mode: Interrupt mode
cc180b69 869 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
d95e329a 870 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
6fb70fd1 871 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
e6a43910 872 * @irqs_hooked: Channel interrupts are hooked
539de7c5
BK
873 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
874 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
62776d03 875 * @msg_enable: Log message enable flags
f16aeea0 876 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
a7d529ae 877 * @reset_pending: Bitmask for pending resets
8ceee660
BH
878 * @tx_queue: TX DMA queues
879 * @rx_queue: RX DMA queues
880 * @channel: Channels
d8291187 881 * @msi_context: Context for each MSI
7f967c01
BH
882 * @extra_channel_types: Types of extra (non-traffic) channels that
883 * should be allocated for this NIC
3990a8ff
CM
884 * @xdp_tx_queue_count: Number of entries in %xdp_tx_queues.
885 * @xdp_tx_queues: Array of pointers to tx queues used for XDP transmit.
41544618 886 * @xdp_txq_queues_mode: XDP TX queues sharing strategy.
ecc910f5
SH
887 * @rxq_entries: Size of receive queues requested by user.
888 * @txq_entries: Size of transmit queues requested by user.
14bf718f
BH
889 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
890 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
28e47c49
BH
891 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
892 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
893 * @sram_lim_qw: Qword address limit of SRAM
0484e0db 894 * @next_buffer_table: First available buffer table id
28b581ab 895 * @n_channels: Number of channels in use
a4900ac9
BH
896 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
897 * @n_tx_channels: Number of channels used for TX
2935e3c3 898 * @n_extra_tx_channels: Number of extra channels with TX queues
f9cac93e 899 * @tx_queues_per_channel: number of TX queues probed on each channel
3990a8ff
CM
900 * @n_xdp_channels: Number of channels used for XDP TX
901 * @xdp_channel_offset: Offset of zeroth channel used for XPD TX.
902 * @xdp_tx_per_channel: Max number of TX queues on an XDP TX channel.
2ec03014
AR
903 * @rx_ip_align: RX DMA address offset to have IP header aligned in
904 * in accordance with NET_IP_ALIGN
272baeeb 905 * @rx_dma_len: Current maximum RX DMA length
8ceee660 906 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
85740cdf
BH
907 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
908 * for use in sk_buff::truesize
43a3739d
JC
909 * @rx_prefix_size: Size of RX prefix before packet data
910 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
911 * (valid only if @rx_prefix_size != 0; always negative)
3dced740
BH
912 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
913 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
bd9a265d
JC
914 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
915 * (valid only if channel->sync_timestamps_enabled; always negative)
85740cdf 916 * @rx_scatter: Scatter mode enabled for receives
42356d9a
EC
917 * @rss_context: Main RSS context. Its @list member is the head of the list of
918 * RSS contexts created by user requests
e0a65e3c 919 * @rss_lock: Protects custom RSS context software state in @rss_context.list
dfcabb07 920 * @vport_id: The function's vport ID, only relevant for PFs
0484e0db
BH
921 * @int_error_count: Number of internal errors seen recently
922 * @int_error_expire: Time at which error count will be expired
e4fe938c 923 * @must_realloc_vis: Flag: VIs have yet to be reallocated after MC reboot
d8291187
BH
924 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
925 * acknowledge but do nothing else.
8ceee660 926 * @irq_status: Interrupt status buffer
c28884c5 927 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
1646a6f3 928 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
dd40781e 929 * @selftest_work: Work item for asynchronous self-test
76884835 930 * @mtd_list: List of MTDs attached to the NIC
25985edc 931 * @nic_data: Hardware dependent state
f3ad5003 932 * @mcdi: Management-Controller-to-Driver Interface state
8c8661e4 933 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
e4abce85 934 * efx_monitor() and efx_reconfigure_port()
8ceee660 935 * @port_enabled: Port enabled indicator.
fdaa9aed
SH
936 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
937 * efx_mac_work() with kernel interfaces. Safe to read under any
938 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
939 * be held to modify it.
8ceee660
BH
940 * @port_initialized: Port initialized?
941 * @net_dev: Operating system network device. Consider holding the rtnl lock
ebfcd0fd 942 * @fixed_features: Features which cannot be turned off
c1be4821
EC
943 * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS
944 * field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS)
8ceee660 945 * @stats_buffer: DMA buffer for statistics
8ceee660 946 * @phy_type: PHY type
8ceee660 947 * @phy_data: PHY private data (including PHY-specific stats)
68e7f45e 948 * @mdio: PHY MDIO interface
8880f4ec 949 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
8c8661e4 950 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
d3245b28 951 * @link_advertising: Autonegotiation advertising flags
7f61e6c6
EC
952 * @fec_config: Forward Error Correction configuration flags. For bit positions
953 * see &enum ethtool_fec_config_bits.
eb50c0d6 954 * @link_state: Current state of the link
8ceee660 955 * @n_link_state_changes: Number of times the link has changed state
964e6135
BH
956 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
957 * Protected by @mac_lock.
958 * @multicast_hash: Multicast hash table for Falcon-arch.
959 * Protected by @mac_lock.
04cc8cac 960 * @wanted_fc: Wanted flow control flags
a606f432
SH
961 * @fc_disable: When non-zero flow control is disabled. Typically used to
962 * ensure that network back pressure doesn't delay dma queue flushes.
963 * Serialised by the rtnl lock.
8be4f3e6 964 * @mac_work: Work item for changing MAC promiscuity and multicast hash
3273c2e8
BH
965 * @loopback_mode: Loopback status
966 * @loopback_modes: Supported loopback mode bitmask
967 * @loopback_selftest: Offline self-test private state
eb9a36be 968 * @xdp_prog: Current XDP programme for this interface
c2bebe37 969 * @filter_sem: Filter table rw_semaphore, protects existence of @filter_state
6d661cec 970 * @filter_state: Architecture-dependent filter table state
3af0f342 971 * @rps_mutex: Protects RPS state of all channels
f993740e
EC
972 * @rps_slot_map: bitmap of in-flight entries in @rps_slot
973 * @rps_slot: array of ARFS insertion requests for efx_filter_rfs_work()
f8d62037
EC
974 * @rps_hash_lock: Protects ARFS filter mapping state (@rps_hash_table and
975 * @rps_next_id).
976 * @rps_hash_table: Mapping between ARFS filters and their various IDs
977 * @rps_next_id: next arfs_id for an ARFS filter
3881d8ab 978 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
9f2cb71c
BH
979 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
980 * Decremented when the efx_flush_rx_queue() is called.
981 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
982 * completed (either success or failure). Not used when MCDI is used to
983 * flush receive queues.
984 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
cd2d5b52
BH
985 * @vf_count: Number of VFs intended to be enabled.
986 * @vf_init_count: Number of VFs that have been fully initialised.
987 * @vi_scale: log2 number of vnics per VF.
08135eec
EC
988 * @vf_reps_lock: Protects vf_reps list
989 * @vf_reps: local VF reps
7c236c43 990 * @ptp_data: PTP state data
acaef3c1 991 * @ptp_warned: has this NIC seen and warned about unexpected PTP events?
ef215e64 992 * @vpd_sn: Serial number read from VPD
eb9a36be
CM
993 * @xdp_rxq_info_failed: Have any of the rx queues failed to initialise their
994 * xdp_rxq_info structures?
51b35a45 995 * @netdev_notifier: Netdevice notifier.
67ab160e 996 * @tc: state for TC offload (EF100).
fa34a514 997 * @devlink: reference to devlink structure owned by this device
66a65128 998 * @mem_bar: The BAR that is mapped into membase.
61060c5d 999 * @reg_base: Offset from the start of the bar to the function control window.
ab28c12a
BH
1000 * @monitor_work: Hardware monitor workitem
1001 * @biu_lock: BIU (bus interface unit) lock
1646a6f3
BH
1002 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
1003 * field is used by efx_test_interrupts() to verify that an
1004 * interrupt has occurred.
cd0ecc9a
BH
1005 * @stats_lock: Statistics update lock. Must be held when calling
1006 * efx_nic_type::{update,start,stop}_stats.
e4d112e4 1007 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
8ceee660 1008 *
754c653a 1009 * This is stored in the private area of the &struct net_device.
8ceee660
BH
1010 */
1011struct efx_nic {
ab28c12a
BH
1012 /* The following fields should be written very rarely */
1013
8ceee660 1014 char name[IFNAMSIZ];
0bcf4a64
BH
1015 struct list_head node;
1016 struct efx_nic *primary;
1017 struct list_head secondary_list;
8ceee660 1018 struct pci_dev *pci_dev;
6602041b 1019 unsigned int port_num;
8ceee660
BH
1020 const struct efx_nic_type *type;
1021 int legacy_irq;
b28405b0 1022 bool eeh_disabled_legacy_irq;
8ceee660 1023 struct workqueue_struct *workqueue;
6977dc63 1024 char workqueue_name[16];
8ceee660 1025 struct work_struct reset_work;
086ea356 1026 resource_size_t membase_phys;
8ceee660 1027 void __iomem *membase;
ab28c12a 1028
71827443
EC
1029 unsigned int vi_stride;
1030
8ceee660 1031 enum efx_int_mode interrupt_mode;
cc180b69 1032 unsigned int timer_quantum_ns;
d95e329a 1033 unsigned int timer_max_ns;
6fb70fd1 1034 bool irq_rx_adaptive;
e6a43910 1035 bool irqs_hooked;
539de7c5
BK
1036 unsigned int irq_mod_step_us;
1037 unsigned int irq_rx_moderation_us;
62776d03 1038 u32 msg_enable;
8ceee660 1039
8ceee660 1040 enum nic_state state;
a7d529ae 1041 unsigned long reset_pending;
8ceee660 1042
8313aca3 1043 struct efx_channel *channel[EFX_MAX_CHANNELS];
d8291187 1044 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
7f967c01
BH
1045 const struct efx_channel_type *
1046 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
8ceee660 1047
3990a8ff
CM
1048 unsigned int xdp_tx_queue_count;
1049 struct efx_tx_queue **xdp_tx_queues;
41544618 1050 enum efx_xdp_tx_queues_mode xdp_txq_queues_mode;
3990a8ff 1051
ecc910f5
SH
1052 unsigned rxq_entries;
1053 unsigned txq_entries;
14bf718f
BH
1054 unsigned int txq_stop_thresh;
1055 unsigned int txq_wake_thresh;
1056
28e47c49
BH
1057 unsigned tx_dc_base;
1058 unsigned rx_dc_base;
1059 unsigned sram_lim_qw;
0484e0db 1060 unsigned next_buffer_table;
b105798f
BH
1061
1062 unsigned int max_channels;
de5f32e2 1063 unsigned int max_vis;
b0fbdae1 1064 unsigned int max_tx_channels;
a4900ac9
BH
1065 unsigned n_channels;
1066 unsigned n_rx_channels;
cd2d5b52 1067 unsigned rss_spread;
97653431 1068 unsigned tx_channel_offset;
a4900ac9 1069 unsigned n_tx_channels;
2935e3c3 1070 unsigned n_extra_tx_channels;
f9cac93e 1071 unsigned int tx_queues_per_channel;
3990a8ff
CM
1072 unsigned int n_xdp_channels;
1073 unsigned int xdp_channel_offset;
1074 unsigned int xdp_tx_per_channel;
2ec03014 1075 unsigned int rx_ip_align;
272baeeb 1076 unsigned int rx_dma_len;
8ceee660 1077 unsigned int rx_buffer_order;
85740cdf 1078 unsigned int rx_buffer_truesize;
1648a23f 1079 unsigned int rx_page_buf_step;
2768935a 1080 unsigned int rx_bufs_per_page;
1648a23f 1081 unsigned int rx_pages_per_batch;
43a3739d
JC
1082 unsigned int rx_prefix_size;
1083 int rx_packet_hash_offset;
3dced740 1084 int rx_packet_len_offset;
bd9a265d 1085 int rx_packet_ts_offset;
85740cdf 1086 bool rx_scatter;
42356d9a 1087 struct efx_rss_context rss_context;
e0a65e3c 1088 struct mutex rss_lock;
dfcabb07 1089 u32 vport_id;
8ceee660 1090
0484e0db
BH
1091 unsigned int_error_count;
1092 unsigned long int_error_expire;
1093
e4fe938c 1094 bool must_realloc_vis;
d8291187 1095 bool irq_soft_enabled;
8ceee660 1096 struct efx_buffer irq_status;
c28884c5 1097 unsigned irq_zero_count;
1646a6f3 1098 unsigned irq_level;
dd40781e 1099 struct delayed_work selftest_work;
8ceee660 1100
76884835
BH
1101#ifdef CONFIG_SFC_MTD
1102 struct list_head mtd_list;
1103#endif
4a5b504d 1104
8880f4ec 1105 void *nic_data;
f3ad5003 1106 struct efx_mcdi_data *mcdi;
8ceee660
BH
1107
1108 struct mutex mac_lock;
766ca0fa 1109 struct work_struct mac_work;
dc8cfa55 1110 bool port_enabled;
8ceee660 1111
74cd60a4 1112 bool mc_bist_for_other_fn;
dc8cfa55 1113 bool port_initialized;
8ceee660 1114 struct net_device *net_dev;
8ceee660 1115
ebfcd0fd
AR
1116 netdev_features_t fixed_features;
1117
c1be4821 1118 u16 num_mac_stats;
8ceee660 1119 struct efx_buffer stats_buffer;
f8f3b5ae
JC
1120 u64 rx_nodesc_drops_total;
1121 u64 rx_nodesc_drops_while_down;
1122 bool rx_nodesc_drops_prev_state;
8ceee660 1123
c1c4f453 1124 unsigned int phy_type;
8ceee660 1125 void *phy_data;
68e7f45e 1126 struct mdio_if_info mdio;
8880f4ec 1127 unsigned int mdio_bus;
f8b87c17 1128 enum efx_phy_mode phy_mode;
8ceee660 1129
c2ab85d2 1130 __ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising);
7f61e6c6 1131 u32 fec_config;
eb50c0d6 1132 struct efx_link_state link_state;
8ceee660
BH
1133 unsigned int n_link_state_changes;
1134
964e6135 1135 bool unicast_filter;
8ceee660 1136 union efx_multicast_hash multicast_hash;
b5626946 1137 u8 wanted_fc;
a606f432 1138 unsigned fc_disable;
8ceee660
BH
1139
1140 atomic_t rx_reset;
3273c2e8 1141 enum efx_loopback_mode loopback_mode;
e58f69f4 1142 u64 loopback_modes;
3273c2e8
BH
1143
1144 void *loopback_selftest;
eb9a36be
CM
1145 /* We access loopback_selftest immediately before running XDP,
1146 * so we want them next to each other.
1147 */
1148 struct bpf_prog __rcu *xdp_prog;
64eebcfd 1149
0d322413 1150 struct rw_semaphore filter_sem;
6d661cec
BH
1151 void *filter_state;
1152#ifdef CONFIG_RFS_ACCEL
3af0f342 1153 struct mutex rps_mutex;
f993740e
EC
1154 unsigned long rps_slot_map;
1155 struct efx_async_filter_insertion rps_slot[EFX_RPS_MAX_IN_FLIGHT];
f8d62037
EC
1156 spinlock_t rps_hash_lock;
1157 struct hlist_head *rps_hash_table;
1158 u32 rps_next_id;
6d661cec 1159#endif
ab28c12a 1160
3881d8ab 1161 atomic_t active_queues;
9f2cb71c
BH
1162 atomic_t rxq_flush_pending;
1163 atomic_t rxq_flush_outstanding;
1164 wait_queue_head_t flush_wq;
1165
cd2d5b52 1166#ifdef CONFIG_SFC_SRIOV
cd2d5b52
BH
1167 unsigned vf_count;
1168 unsigned vf_init_count;
1169 unsigned vi_scale;
cd2d5b52 1170#endif
08135eec
EC
1171 spinlock_t vf_reps_lock;
1172 struct list_head vf_reps;
cd2d5b52 1173
7c236c43 1174 struct efx_ptp_data *ptp_data;
acaef3c1 1175 bool ptp_warned;
7c236c43 1176
ef215e64 1177 char *vpd_sn;
eb9a36be 1178 bool xdp_rxq_info_failed;
ef215e64 1179
51b35a45 1180 struct notifier_block netdev_notifier;
67ab160e 1181 struct efx_tc_state *tc;
51b35a45 1182
fa34a514 1183 struct devlink *devlink;
66a65128 1184 unsigned int mem_bar;
61060c5d 1185 u32 reg_base;
66a65128 1186
ab28c12a
BH
1187 /* The following fields may be written more often */
1188
1189 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1190 spinlock_t biu_lock;
1646a6f3 1191 int last_irq_cpu;
ab28c12a 1192 spinlock_t stats_lock;
e4d112e4 1193 atomic_t n_rx_noskb_drops;
8ceee660
BH
1194};
1195
7e773594
JC
1196/**
1197 * struct efx_probe_data - State after hardware probe
1198 * @pci_dev: The PCI device
1199 * @efx: Efx NIC details
1200 */
1201struct efx_probe_data {
1202 struct pci_dev *pci_dev;
1203 struct efx_nic efx;
1204};
1205
8cb03f4e
JC
1206static inline struct efx_nic *efx_netdev_priv(struct net_device *dev)
1207{
7e773594
JC
1208 struct efx_probe_data **probe_ptr = netdev_priv(dev);
1209 struct efx_probe_data *probe_data = *probe_ptr;
1210
1211 return &probe_data->efx;
8cb03f4e
JC
1212}
1213
55668611
BH
1214static inline int efx_dev_registered(struct efx_nic *efx)
1215{
1216 return efx->net_dev->reg_state == NETREG_REGISTERED;
1217}
1218
8880f4ec
BH
1219static inline unsigned int efx_port_num(struct efx_nic *efx)
1220{
6602041b 1221 return efx->port_num;
8880f4ec
BH
1222}
1223
45a3fd55
BH
1224struct efx_mtd_partition {
1225 struct list_head node;
1226 struct mtd_info mtd;
1227 const char *dev_type_name;
1228 const char *type_name;
1229 char name[IFNAMSIZ + 20];
1230};
1231
e5fbd977 1232struct efx_udp_tunnel {
205a55f4 1233#define TUNNEL_ENCAP_UDP_PORT_ENTRY_INVALID 0xffff
e5fbd977
JC
1234 u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
1235 __be16 port;
e5fbd977
JC
1236};
1237
8ceee660
BH
1238/**
1239 * struct efx_nic_type - Efx device type definition
02246a7f 1240 * @mem_bar: Get the memory BAR
b105798f 1241 * @mem_map_size: Get memory BAR mapped size
ef2b90ee
BH
1242 * @probe: Probe the controller
1243 * @remove: Free resources allocated by probe()
1244 * @init: Initialise the controller
28e47c49
BH
1245 * @dimension_resources: Dimension controller resources (buffer table,
1246 * and VIs once the available interrupt resources are clear)
ef2b90ee
BH
1247 * @fini: Shut down the controller
1248 * @monitor: Periodic function for polling link state and hardware monitor
0e2a9c7c
BH
1249 * @map_reset_reason: Map ethtool reset reason to a reset method
1250 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
ef2b90ee
BH
1251 * @reset: Reset the controller hardware and possibly the PHY. This will
1252 * be called while the controller is uninitialised.
1253 * @probe_port: Probe the MAC and PHY
1254 * @remove_port: Free resources allocated by probe_port()
40641ed9 1255 * @handle_global_event: Handle a "global" event (may be %NULL)
e42c3d85 1256 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
ef2b90ee 1257 * @prepare_flush: Prepare the hardware for flushing the DMA queues
e42c3d85
BH
1258 * (for Falcon architecture)
1259 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1260 * architecture)
e283546c
EC
1261 * @prepare_flr: Prepare for an FLR
1262 * @finish_flr: Clean up after an FLR
cd0ecc9a
BH
1263 * @describe_stats: Describe statistics for ethtool
1264 * @update_stats: Update statistics not provided by event handling.
1265 * Either argument may be %NULL.
623b9988
EC
1266 * @update_stats_atomic: Update statistics while in atomic context, if that
1267 * is more limiting than @update_stats. Otherwise, leave %NULL and
1268 * driver core will call @update_stats.
ef2b90ee 1269 * @start_stats: Start the regular fetching of statistics
f8f3b5ae 1270 * @pull_stats: Pull stats from the NIC and wait until they arrive.
ef2b90ee
BH
1271 * @stop_stats: Stop the regular fetching of statistics
1272 * @push_irq_moderation: Apply interrupt moderation value
d3245b28 1273 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
9dd3a13b 1274 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
30b81cda
BH
1275 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1276 * to the hardware. Serialised by the mac_lock.
710b208d 1277 * @check_mac_fault: Check MAC fault state. True if fault present.
89c758fa
BH
1278 * @get_wol: Get WoL configuration from driver state
1279 * @set_wol: Push WoL configuration to the NIC
1280 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
cab351be 1281 * @get_fec_stats: Get standard FEC statistics.
86094f7f 1282 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
d4f2cecc 1283 * expected to reset the NIC.
0aa3fbaa 1284 * @test_nvram: Test validity of NVRAM contents
f3ad5003
BH
1285 * @mcdi_request: Send an MCDI request with the given header and SDU.
1286 * The SDU length may be any value from 0 up to the protocol-
1287 * defined maximum, but its buffer will be padded to a multiple
1288 * of 4 bytes.
1289 * @mcdi_poll_response: Test whether an MCDI response is available.
1290 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1291 * be a multiple of 4. The length may not be, but the buffer
1292 * will be padded so it is safe to round up.
1293 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1294 * return an appropriate error code for aborting any current
1295 * request; otherwise return 0.
86094f7f
BH
1296 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1297 * be separately enabled after this.
1298 * @irq_test_generate: Generate a test IRQ
1299 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1300 * queue must be separately disabled before this.
1301 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1302 * a pointer to the &struct efx_msi_context for the channel.
1303 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1304 * is a pointer to the &struct efx_nic.
12804793 1305 * @tx_probe: Allocate resources for TX queue (and select TXQ type)
86094f7f
BH
1306 * @tx_init: Initialise TX queue on the NIC
1307 * @tx_remove: Free resources for TX queue
1308 * @tx_write: Write TX descriptors and doorbell
51b35a45 1309 * @tx_enqueue: Add an SKB to TX queue
d43050c0 1310 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
a707d188 1311 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
42356d9a
EC
1312 * @rx_push_rss_context_config: Write RSS hash key and indirection table for
1313 * user RSS context to the NIC
1314 * @rx_pull_rss_context_config: Read RSS hash key and indirection table for user
1315 * RSS context back from the NIC
86094f7f
BH
1316 * @rx_probe: Allocate resources for RX queue
1317 * @rx_init: Initialise RX queue on the NIC
1318 * @rx_remove: Free resources for RX queue
1319 * @rx_write: Write RX descriptors and doorbell
1320 * @rx_defer_refill: Generate a refill reminder event
51b35a45 1321 * @rx_packet: Receive the queued RX buffer on a channel
06888543 1322 * @rx_buf_hash_valid: Determine whether the RX prefix contains a valid hash
86094f7f
BH
1323 * @ev_probe: Allocate resources for event queue
1324 * @ev_init: Initialise event queue on the NIC
1325 * @ev_fini: Deinitialise event queue on the NIC
1326 * @ev_remove: Free resources for event queue
1327 * @ev_process: Process events for a queue, up to the given NAPI quota
1328 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1329 * @ev_test_generate: Generate a test event
add72477
BH
1330 * @filter_table_probe: Probe filter capabilities and set up filter software state
1331 * @filter_table_restore: Restore filters removed from hardware
1332 * @filter_table_remove: Remove filters from hardware and tear down software state
1333 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1334 * @filter_insert: add or replace a filter
1335 * @filter_remove_safe: remove a filter by ID, carefully
1336 * @filter_get_safe: retrieve a filter by ID, carefully
fbd79120
BH
1337 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1338 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
add72477
BH
1339 * @filter_count_rx_used: Get the number of filters in use at a given priority
1340 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1341 * @filter_get_rx_ids: Get list of RX filters at a given priority
add72477
BH
1342 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1343 * This must check whether the specified table entry is used by RFS
1344 * and that rps_may_expire_flow() returns true for it.
45a3fd55
BH
1345 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1346 * using efx_mtd_add()
1347 * @mtd_rename: Set an MTD partition name using the net device name
1348 * @mtd_read: Read from an MTD partition
1349 * @mtd_erase: Erase part of an MTD partition
1350 * @mtd_write: Write to an MTD partition
1351 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1352 * also notifies the driver that a writer has finished using this
1353 * partition.
9ec06595 1354 * @ptp_write_host_time: Send host time to MC as part of sync protocol
bd9a265d
JC
1355 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1356 * timestamping, possibly only temporarily for the purposes of a reset.
9ec06595
DP
1357 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1358 * and tx_type will already have been validated but this operation
1359 * must validate and update rx_filter.
08a7b29b 1360 * @get_phys_port_id: Get the underlying physical port id.
910c8789 1361 * @set_mac_address: Set the MAC address of the device
46d1efd8
EC
1362 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1363 * If %NULL, then device does not support any TSO version.
e5fbd977 1364 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
e5fbd977 1365 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
9b46132c 1366 * @print_additional_fwver: Dump NIC-specific additional FW version info
51b35a45 1367 * @sensor_event: Handle a sensor event from MCDI
000fe940 1368 * @rx_recycle_ring_size: Size of the RX recycle ring
daeda630 1369 * @revision: Hardware architecture revision
8ceee660
BH
1370 * @txd_ptr_tbl_base: TX descriptor ring base address
1371 * @rxd_ptr_tbl_base: RX descriptor ring base address
1372 * @buf_tbl_base: Buffer table base address
1373 * @evq_ptr_tbl_base: Event queue pointer table base address
1374 * @evq_rptr_tbl_base: Event queue read-pointer table base address
8ceee660 1375 * @max_dma_mask: Maximum possible DMA mask
43a3739d
JC
1376 * @rx_prefix_size: Size of RX prefix before packet data
1377 * @rx_hash_offset: Offset of RX flow hash within prefix
bd9a265d 1378 * @rx_ts_offset: Offset of timestamp within prefix
85740cdf 1379 * @rx_buffer_padding: Size of padding at end of RX packet
e8c68c0a
JC
1380 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1381 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
de1deff9 1382 * @option_descriptors: NIC supports TX option descriptors
6f9f6ec2
AR
1383 * @min_interrupt_mode: Lowest capability interrupt mode supported
1384 * from &enum efx_int_mode.
cc180b69 1385 * @timer_period_max: Maximum period of interrupt timer (in ticks)
c383b537
BH
1386 * @offload_features: net_device feature flags for protocol offload
1387 * features implemented in hardware
df2cd8af 1388 * @mcdi_max_ver: Maximum MCDI version supported
9ec06595 1389 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
8ceee660
BH
1390 */
1391struct efx_nic_type {
6f7f8aa6 1392 bool is_vf;
03714bbb 1393 unsigned int (*mem_bar)(struct efx_nic *efx);
b105798f 1394 unsigned int (*mem_map_size)(struct efx_nic *efx);
ef2b90ee
BH
1395 int (*probe)(struct efx_nic *efx);
1396 void (*remove)(struct efx_nic *efx);
1397 int (*init)(struct efx_nic *efx);
c15eed22 1398 int (*dimension_resources)(struct efx_nic *efx);
ef2b90ee
BH
1399 void (*fini)(struct efx_nic *efx);
1400 void (*monitor)(struct efx_nic *efx);
0e2a9c7c
BH
1401 enum reset_type (*map_reset_reason)(enum reset_type reason);
1402 int (*map_reset_flags)(u32 *flags);
ef2b90ee
BH
1403 int (*reset)(struct efx_nic *efx, enum reset_type method);
1404 int (*probe_port)(struct efx_nic *efx);
1405 void (*remove_port)(struct efx_nic *efx);
40641ed9 1406 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
e42c3d85 1407 int (*fini_dmaq)(struct efx_nic *efx);
ef2b90ee 1408 void (*prepare_flush)(struct efx_nic *efx);
d5e8cc6c 1409 void (*finish_flush)(struct efx_nic *efx);
e283546c
EC
1410 void (*prepare_flr)(struct efx_nic *efx);
1411 void (*finish_flr)(struct efx_nic *efx);
cd0ecc9a
BH
1412 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1413 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1414 struct rtnl_link_stats64 *core_stats);
623b9988
EC
1415 size_t (*update_stats_atomic)(struct efx_nic *efx, u64 *full_stats,
1416 struct rtnl_link_stats64 *core_stats);
ef2b90ee 1417 void (*start_stats)(struct efx_nic *efx);
f8f3b5ae 1418 void (*pull_stats)(struct efx_nic *efx);
ef2b90ee
BH
1419 void (*stop_stats)(struct efx_nic *efx);
1420 void (*push_irq_moderation)(struct efx_channel *channel);
d3245b28 1421 int (*reconfigure_port)(struct efx_nic *efx);
9dd3a13b 1422 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
af3c38d3 1423 int (*reconfigure_mac)(struct efx_nic *efx, bool mtu_only);
710b208d 1424 bool (*check_mac_fault)(struct efx_nic *efx);
89c758fa
BH
1425 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1426 int (*set_wol)(struct efx_nic *efx, u32 type);
1427 void (*resume_wol)(struct efx_nic *efx);
cab351be
JK
1428 void (*get_fec_stats)(struct efx_nic *efx,
1429 struct ethtool_fec_stats *fec_stats);
be904b85
TZ
1430 unsigned int (*check_caps)(const struct efx_nic *efx,
1431 u8 flag,
1432 u32 offset);
d4f2cecc 1433 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
0aa3fbaa 1434 int (*test_nvram)(struct efx_nic *efx);
f3ad5003
BH
1435 void (*mcdi_request)(struct efx_nic *efx,
1436 const efx_dword_t *hdr, size_t hdr_len,
1437 const efx_dword_t *sdu, size_t sdu_len);
1438 bool (*mcdi_poll_response)(struct efx_nic *efx);
1439 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1440 size_t pdu_offset, size_t pdu_len);
1441 int (*mcdi_poll_reboot)(struct efx_nic *efx);
c577e59e 1442 void (*mcdi_reboot_detected)(struct efx_nic *efx);
86094f7f 1443 void (*irq_enable_master)(struct efx_nic *efx);
942e298e 1444 int (*irq_test_generate)(struct efx_nic *efx);
86094f7f
BH
1445 void (*irq_disable_non_ev)(struct efx_nic *efx);
1446 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1447 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1448 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1449 void (*tx_init)(struct efx_tx_queue *tx_queue);
1450 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1451 void (*tx_write)(struct efx_tx_queue *tx_queue);
51b35a45 1452 netdev_tx_t (*tx_enqueue)(struct efx_tx_queue *tx_queue, struct sk_buff *skb);
e9117e50
BK
1453 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1454 dma_addr_t dma_addr, unsigned int len);
267c0157 1455 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
f74d1995 1456 const u32 *rx_indir_table, const u8 *key);
a707d188 1457 int (*rx_pull_rss_config)(struct efx_nic *efx);
42356d9a
EC
1458 int (*rx_push_rss_context_config)(struct efx_nic *efx,
1459 struct efx_rss_context *ctx,
1460 const u32 *rx_indir_table,
1461 const u8 *key);
1462 int (*rx_pull_rss_context_config)(struct efx_nic *efx,
1463 struct efx_rss_context *ctx);
1464 void (*rx_restore_rss_contexts)(struct efx_nic *efx);
86094f7f
BH
1465 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1466 void (*rx_init)(struct efx_rx_queue *rx_queue);
1467 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1468 void (*rx_write)(struct efx_rx_queue *rx_queue);
1469 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
51b35a45 1470 void (*rx_packet)(struct efx_channel *channel);
06888543 1471 bool (*rx_buf_hash_valid)(const u8 *prefix);
86094f7f 1472 int (*ev_probe)(struct efx_channel *channel);
261e4d96 1473 int (*ev_init)(struct efx_channel *channel);
86094f7f
BH
1474 void (*ev_fini)(struct efx_channel *channel);
1475 void (*ev_remove)(struct efx_channel *channel);
1476 int (*ev_process)(struct efx_channel *channel, int quota);
1477 void (*ev_read_ack)(struct efx_channel *channel);
1478 void (*ev_test_generate)(struct efx_channel *channel);
add72477
BH
1479 int (*filter_table_probe)(struct efx_nic *efx);
1480 void (*filter_table_restore)(struct efx_nic *efx);
1481 void (*filter_table_remove)(struct efx_nic *efx);
1482 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1483 s32 (*filter_insert)(struct efx_nic *efx,
1484 struct efx_filter_spec *spec, bool replace);
1485 int (*filter_remove_safe)(struct efx_nic *efx,
1486 enum efx_filter_priority priority,
1487 u32 filter_id);
1488 int (*filter_get_safe)(struct efx_nic *efx,
1489 enum efx_filter_priority priority,
1490 u32 filter_id, struct efx_filter_spec *);
fbd79120
BH
1491 int (*filter_clear_rx)(struct efx_nic *efx,
1492 enum efx_filter_priority priority);
add72477
BH
1493 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1494 enum efx_filter_priority priority);
1495 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1496 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1497 enum efx_filter_priority priority,
1498 u32 *buf, u32 size);
1499#ifdef CONFIG_RFS_ACCEL
add72477
BH
1500 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1501 unsigned int index);
1502#endif
45a3fd55
BH
1503#ifdef CONFIG_SFC_MTD
1504 int (*mtd_probe)(struct efx_nic *efx);
1505 void (*mtd_rename)(struct efx_mtd_partition *part);
1506 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1507 size_t *retlen, u8 *buffer);
1508 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1509 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1510 size_t *retlen, const u8 *buffer);
1511 int (*mtd_sync)(struct mtd_info *mtd);
1512#endif
977a5d5d 1513 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
bd9a265d 1514 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
9ec06595
DP
1515 int (*ptp_set_ts_config)(struct efx_nic *efx,
1516 struct hwtstamp_config *init);
834e23dd 1517 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
4a53ea8a
AR
1518 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1519 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
08a7b29b
BK
1520 int (*get_phys_port_id)(struct efx_nic *efx,
1521 struct netdev_phys_item_id *ppid);
d98a4ffe
SS
1522 int (*sriov_init)(struct efx_nic *efx);
1523 void (*sriov_fini)(struct efx_nic *efx);
d98a4ffe
SS
1524 bool (*sriov_wanted)(struct efx_nic *efx);
1525 void (*sriov_reset)(struct efx_nic *efx);
7fa8d547 1526 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
76660757 1527 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, const u8 *mac);
7fa8d547
SS
1528 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1529 u8 qos);
1530 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1531 bool spoofchk);
1532 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1533 struct ifla_vf_info *ivi);
4392dc69
EC
1534 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1535 int link_state);
6d8aaaf6
DP
1536 int (*vswitching_probe)(struct efx_nic *efx);
1537 int (*vswitching_restore)(struct efx_nic *efx);
1538 void (*vswitching_remove)(struct efx_nic *efx);
0d5e0fbb 1539 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
910c8789 1540 int (*set_mac_address)(struct efx_nic *efx);
46d1efd8 1541 u32 (*tso_versions)(struct efx_nic *efx);
e5fbd977 1542 int (*udp_tnl_push_ports)(struct efx_nic *efx);
e5fbd977 1543 bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
9b46132c
EC
1544 size_t (*print_additional_fwver)(struct efx_nic *efx, char *buf,
1545 size_t len);
51b35a45 1546 void (*sensor_event)(struct efx_nic *efx, efx_qword_t *ev);
000fe940 1547 unsigned int (*rx_recycle_ring_size)(const struct efx_nic *efx);
b895d73e 1548
daeda630 1549 int revision;
8ceee660
BH
1550 unsigned int txd_ptr_tbl_base;
1551 unsigned int rxd_ptr_tbl_base;
1552 unsigned int buf_tbl_base;
1553 unsigned int evq_ptr_tbl_base;
1554 unsigned int evq_rptr_tbl_base;
9bbd7d9a 1555 u64 max_dma_mask;
43a3739d
JC
1556 unsigned int rx_prefix_size;
1557 unsigned int rx_hash_offset;
bd9a265d 1558 unsigned int rx_ts_offset;
8ceee660 1559 unsigned int rx_buffer_padding;
85740cdf 1560 bool can_rx_scatter;
e8c68c0a 1561 bool always_rx_scatter;
de1deff9 1562 bool option_descriptors;
6f9f6ec2 1563 unsigned int min_interrupt_mode;
cc180b69 1564 unsigned int timer_period_max;
c8f44aff 1565 netdev_features_t offload_features;
df2cd8af 1566 int mcdi_max_ver;
add72477 1567 unsigned int max_rx_ip_filters;
9ec06595 1568 u32 hwtstamp_filters;
f74d1995 1569 unsigned int rx_hash_key_size;
8ceee660
BH
1570};
1571
1572/**************************************************************************
1573 *
1574 * Prototypes and inline functions
1575 *
1576 *************************************************************************/
1577
f7d12cdc
BH
1578static inline struct efx_channel *
1579efx_get_channel(struct efx_nic *efx, unsigned index)
1580{
e01b16a7 1581 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
8313aca3 1582 return efx->channel[index];
f7d12cdc
BH
1583}
1584
8ceee660
BH
1585/* Iterate over all used channels */
1586#define efx_for_each_channel(_channel, _efx) \
8313aca3
BH
1587 for (_channel = (_efx)->channel[0]; \
1588 _channel; \
1589 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1590 (_efx)->channel[_channel->channel + 1] : NULL)
8ceee660 1591
7f967c01
BH
1592/* Iterate over all used channels in reverse */
1593#define efx_for_each_channel_rev(_channel, _efx) \
1594 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1595 _channel; \
1596 _channel = _channel->channel ? \
1597 (_efx)->channel[_channel->channel - 1] : NULL)
1598
51b35a45
EC
1599static inline struct efx_channel *
1600efx_get_tx_channel(struct efx_nic *efx, unsigned int index)
1601{
1602 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels);
1603 return efx->channel[efx->tx_channel_offset + index];
1604}
1605
3990a8ff
CM
1606static inline struct efx_channel *
1607efx_get_xdp_channel(struct efx_nic *efx, unsigned int index)
1608{
1609 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_xdp_channels);
1610 return efx->channel[efx->xdp_channel_offset + index];
1611}
1612
1613static inline bool efx_channel_is_xdp_tx(struct efx_channel *channel)
1614{
1615 return channel->channel - channel->efx->xdp_channel_offset <
1616 channel->efx->n_xdp_channels;
1617}
1618
525da907
BH
1619static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1620{
2e102b53 1621 return channel && channel->channel >= channel->efx->tx_channel_offset;
525da907
BH
1622}
1623
f9cac93e 1624static inline unsigned int efx_channel_num_tx_queues(struct efx_channel *channel)
f7d12cdc 1625{
f9cac93e
EC
1626 if (efx_channel_is_xdp_tx(channel))
1627 return channel->efx->xdp_tx_per_channel;
1628 return channel->efx->tx_queues_per_channel;
f7d12cdc 1629}
8ceee660 1630
f9cac93e 1631static inline struct efx_tx_queue *
12804793 1632efx_channel_get_tx_queue(struct efx_channel *channel, unsigned int type)
94b274bf 1633{
12804793
EC
1634 EFX_WARN_ON_ONCE_PARANOID(type >= EFX_TXQ_TYPES);
1635 return channel->tx_queue_by_type[type];
1636}
1637
1638static inline struct efx_tx_queue *
1639efx_get_tx_queue(struct efx_nic *efx, unsigned int index, unsigned int type)
1640{
1641 struct efx_channel *channel = efx_get_tx_channel(efx, index);
1642
1643 return efx_channel_get_tx_queue(channel, type);
94b274bf
BH
1644}
1645
8ceee660
BH
1646/* Iterate over all TX queues belonging to a channel */
1647#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
525da907
BH
1648 if (!efx_channel_has_tx_queues(_channel)) \
1649 ; \
1650 else \
1651 for (_tx_queue = (_channel)->tx_queue; \
f9cac93e
EC
1652 _tx_queue < (_channel)->tx_queue + \
1653 efx_channel_num_tx_queues(_channel); \
73e0026f 1654 _tx_queue++)
94b274bf 1655
525da907
BH
1656static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1657{
79d68b37 1658 return channel->rx_queue.core_index >= 0;
525da907
BH
1659}
1660
f7d12cdc
BH
1661static inline struct efx_rx_queue *
1662efx_channel_get_rx_queue(struct efx_channel *channel)
1663{
e01b16a7 1664 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
525da907 1665 return &channel->rx_queue;
f7d12cdc
BH
1666}
1667
8ceee660
BH
1668/* Iterate over all RX queues belonging to a channel */
1669#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
525da907
BH
1670 if (!efx_channel_has_rx_queue(_channel)) \
1671 ; \
1672 else \
1673 for (_rx_queue = &(_channel)->rx_queue; \
1674 _rx_queue; \
1675 _rx_queue = NULL)
8ceee660 1676
ba1e8a35
BH
1677static inline struct efx_channel *
1678efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1679{
8313aca3 1680 return container_of(rx_queue, struct efx_channel, rx_queue);
ba1e8a35
BH
1681}
1682
1683static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1684{
8313aca3 1685 return efx_rx_queue_channel(rx_queue)->channel;
ba1e8a35
BH
1686}
1687
8ceee660
BH
1688/* Returns a pointer to the specified receive buffer in the RX
1689 * descriptor queue.
1690 */
1691static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1692 unsigned int index)
1693{
807540ba 1694 return &rx_queue->buffer[index];
8ceee660
BH
1695}
1696
e1253f39
AM
1697static inline struct efx_rx_buffer *
1698efx_rx_buf_next(struct efx_rx_queue *rx_queue, struct efx_rx_buffer *rx_buf)
1699{
1700 if (unlikely(rx_buf == efx_rx_buffer(rx_queue, rx_queue->ptr_mask)))
1701 return efx_rx_buffer(rx_queue, 0);
1702 else
1703 return rx_buf + 1;
1704}
1705
8ceee660
BH
1706/**
1707 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1708 *
1709 * This calculates the maximum frame length that will be used for a
1710 * given MTU. The frame length will be equal to the MTU plus a
1711 * constant amount of header space and padding. This is the quantity
1712 * that the net driver will program into the MAC as the maximum frame
1713 * length.
1714 *
754c653a 1715 * The 10G MAC requires 8-byte alignment on the frame
8ceee660 1716 * length, so we round up to the nearest 8.
cc11763b
BH
1717 *
1718 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1719 * XGMII cycle). If the frame length reaches the maximum value in the
1720 * same cycle, the XMAC can miss the IPG altogether. We work around
1721 * this by adding a further 16 bytes.
8ceee660 1722 */
6f24e5d5 1723#define EFX_FRAME_PAD 16
8ceee660 1724#define EFX_MAX_FRAME_LEN(mtu) \
6f24e5d5 1725 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
8ceee660 1726
7c236c43
SH
1727static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1728{
1729 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1730}
1731static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1732{
1733 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1734}
8ceee660 1735
d19a5372
EC
1736/* Get the max fill level of the TX queues on this channel */
1737static inline unsigned int
1738efx_channel_tx_fill_level(struct efx_channel *channel)
1739{
1740 struct efx_tx_queue *tx_queue;
1741 unsigned int fill_level = 0;
1742
d19a5372
EC
1743 efx_for_each_channel_tx_queue(tx_queue, channel)
1744 fill_level = max(fill_level,
1745 tx_queue->insert_count - tx_queue->read_count);
1746
1747 return fill_level;
1748}
1749
5374d602
EC
1750/* Conservative approximation of efx_channel_tx_fill_level using cached value */
1751static inline unsigned int
1752efx_channel_tx_old_fill_level(struct efx_channel *channel)
1753{
1754 struct efx_tx_queue *tx_queue;
1755 unsigned int fill_level = 0;
1756
1757 efx_for_each_channel_tx_queue(tx_queue, channel)
1758 fill_level = max(fill_level,
1759 tx_queue->insert_count - tx_queue->old_read_count);
1760
1761 return fill_level;
1762}
1763
e4478ad1
MH
1764/* Get all supported features.
1765 * If a feature is not fixed, it is present in hw_features.
1766 * If a feature is fixed, it does not present in hw_features, but
1767 * always in features.
1768 */
1769static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1770{
1771 const struct net_device *net_dev = efx->net_dev;
1772
1773 return net_dev->features | net_dev->hw_features;
1774}
1775
e9117e50
BK
1776/* Get the current TX queue insert index. */
1777static inline unsigned int
1778efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1779{
1780 return tx_queue->insert_count & tx_queue->ptr_mask;
1781}
1782
1783/* Get a TX buffer. */
1784static inline struct efx_tx_buffer *
1785__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1786{
1787 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1788}
1789
1790/* Get a TX buffer, checking it's not currently in use. */
1791static inline struct efx_tx_buffer *
1792efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1793{
1794 struct efx_tx_buffer *buffer =
1795 __efx_tx_queue_get_insert_buffer(tx_queue);
1796
e01b16a7
EC
1797 EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1798 EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1799 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
e9117e50
BK
1800
1801 return buffer;
1802}
1803
8ceee660 1804#endif /* EFX_NET_DRIVER_H */