qed*: Utilize FW 8.37.2.0
[linux-2.6-block.git] / drivers / net / ethernet / qlogic / qed / qed_debug.c
CommitLineData
c965db44
TT
1/* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
3 *
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
6 * this source tree.
7 */
8
9#include <linux/module.h>
10#include <linux/vmalloc.h>
11#include <linux/crc32.h>
12#include "qed.h"
13#include "qed_hsi.h"
14#include "qed_hw.h"
15#include "qed_mcp.h"
16#include "qed_reg_addr.h"
17
c965db44
TT
18/* Memory groups enum */
19enum mem_groups {
20 MEM_GROUP_PXP_MEM,
21 MEM_GROUP_DMAE_MEM,
22 MEM_GROUP_CM_MEM,
23 MEM_GROUP_QM_MEM,
da090917 24 MEM_GROUP_DORQ_MEM,
c965db44
TT
25 MEM_GROUP_BRB_RAM,
26 MEM_GROUP_BRB_MEM,
27 MEM_GROUP_PRS_MEM,
c965db44 28 MEM_GROUP_IOR,
c965db44 29 MEM_GROUP_BTB_RAM,
c965db44
TT
30 MEM_GROUP_CONN_CFC_MEM,
31 MEM_GROUP_TASK_CFC_MEM,
32 MEM_GROUP_CAU_PI,
33 MEM_GROUP_CAU_MEM,
34 MEM_GROUP_PXP_ILT,
da090917
TT
35 MEM_GROUP_TM_MEM,
36 MEM_GROUP_SDM_MEM,
7b6859fb 37 MEM_GROUP_PBUF,
da090917 38 MEM_GROUP_RAM,
c965db44
TT
39 MEM_GROUP_MULD_MEM,
40 MEM_GROUP_BTB_MEM,
da090917
TT
41 MEM_GROUP_RDIF_CTX,
42 MEM_GROUP_TDIF_CTX,
43 MEM_GROUP_CFC_MEM,
c965db44
TT
44 MEM_GROUP_IGU_MEM,
45 MEM_GROUP_IGU_MSIX,
46 MEM_GROUP_CAU_SB,
47 MEM_GROUP_BMB_RAM,
48 MEM_GROUP_BMB_MEM,
49 MEM_GROUPS_NUM
50};
51
52/* Memory groups names */
53static const char * const s_mem_group_names[] = {
54 "PXP_MEM",
55 "DMAE_MEM",
56 "CM_MEM",
57 "QM_MEM",
da090917 58 "DORQ_MEM",
c965db44
TT
59 "BRB_RAM",
60 "BRB_MEM",
61 "PRS_MEM",
c965db44 62 "IOR",
c965db44 63 "BTB_RAM",
c965db44
TT
64 "CONN_CFC_MEM",
65 "TASK_CFC_MEM",
66 "CAU_PI",
67 "CAU_MEM",
68 "PXP_ILT",
da090917
TT
69 "TM_MEM",
70 "SDM_MEM",
7b6859fb 71 "PBUF",
da090917 72 "RAM",
c965db44
TT
73 "MULD_MEM",
74 "BTB_MEM",
da090917
TT
75 "RDIF_CTX",
76 "TDIF_CTX",
77 "CFC_MEM",
c965db44
TT
78 "IGU_MEM",
79 "IGU_MSIX",
80 "CAU_SB",
81 "BMB_RAM",
82 "BMB_MEM",
83};
84
85/* Idle check conditions */
7b6859fb
MY
86
87static u32 cond5(const u32 *r, const u32 *imm)
c965db44
TT
88{
89 return ((r[0] & imm[0]) != imm[1]) && ((r[1] & imm[2]) != imm[3]);
90}
91
7b6859fb 92static u32 cond7(const u32 *r, const u32 *imm)
c965db44
TT
93{
94 return ((r[0] >> imm[0]) & imm[1]) != imm[2];
95}
96
7b6859fb 97static u32 cond6(const u32 *r, const u32 *imm)
c965db44
TT
98{
99 return (r[0] & imm[0]) != imm[1];
100}
101
7b6859fb 102static u32 cond9(const u32 *r, const u32 *imm)
c965db44
TT
103{
104 return ((r[0] & imm[0]) >> imm[1]) !=
105 (((r[0] & imm[2]) >> imm[3]) | ((r[1] & imm[4]) << imm[5]));
106}
107
7b6859fb 108static u32 cond10(const u32 *r, const u32 *imm)
c965db44
TT
109{
110 return ((r[0] & imm[0]) >> imm[1]) != (r[0] & imm[2]);
111}
112
7b6859fb 113static u32 cond4(const u32 *r, const u32 *imm)
c965db44
TT
114{
115 return (r[0] & ~imm[0]) != imm[1];
116}
117
118static u32 cond0(const u32 *r, const u32 *imm)
7b6859fb
MY
119{
120 return (r[0] & ~r[1]) != imm[0];
121}
122
123static u32 cond1(const u32 *r, const u32 *imm)
c965db44
TT
124{
125 return r[0] != imm[0];
126}
127
7b6859fb 128static u32 cond11(const u32 *r, const u32 *imm)
c965db44
TT
129{
130 return r[0] != r[1] && r[2] == imm[0];
131}
132
7b6859fb 133static u32 cond12(const u32 *r, const u32 *imm)
c965db44
TT
134{
135 return r[0] != r[1] && r[2] > imm[0];
136}
137
138static u32 cond3(const u32 *r, const u32 *imm)
139{
140 return r[0] != r[1];
141}
142
7b6859fb 143static u32 cond13(const u32 *r, const u32 *imm)
c965db44
TT
144{
145 return r[0] & imm[0];
146}
147
7b6859fb 148static u32 cond8(const u32 *r, const u32 *imm)
c965db44
TT
149{
150 return r[0] < (r[1] - imm[0]);
151}
152
153static u32 cond2(const u32 *r, const u32 *imm)
154{
155 return r[0] > imm[0];
156}
157
158/* Array of Idle Check conditions */
159static u32(*cond_arr[]) (const u32 *r, const u32 *imm) = {
160 cond0,
161 cond1,
162 cond2,
163 cond3,
164 cond4,
165 cond5,
166 cond6,
167 cond7,
168 cond8,
169 cond9,
170 cond10,
171 cond11,
172 cond12,
7b6859fb 173 cond13,
c965db44
TT
174};
175
176/******************************* Data Types **********************************/
177
178enum platform_ids {
179 PLATFORM_ASIC,
180 PLATFORM_RESERVED,
181 PLATFORM_RESERVED2,
182 PLATFORM_RESERVED3,
183 MAX_PLATFORM_IDS
184};
185
c965db44
TT
186/* Chip constant definitions */
187struct chip_defs {
188 const char *name;
c965db44
TT
189};
190
191/* Platform constant definitions */
192struct platform_defs {
193 const char *name;
194 u32 delay_factor;
da090917
TT
195 u32 dmae_thresh;
196 u32 log_thresh;
c965db44
TT
197};
198
7b6859fb
MY
199/* Storm constant definitions.
200 * Addresses are in bytes, sizes are in quad-regs.
201 */
c965db44
TT
202struct storm_defs {
203 char letter;
204 enum block_id block_id;
205 enum dbg_bus_clients dbg_client_id[MAX_CHIP_IDS];
206 bool has_vfc;
207 u32 sem_fast_mem_addr;
208 u32 sem_frame_mode_addr;
209 u32 sem_slow_enable_addr;
210 u32 sem_slow_mode_addr;
211 u32 sem_slow_mode1_conf_addr;
212 u32 sem_sync_dbg_empty_addr;
213 u32 sem_slow_dbg_empty_addr;
214 u32 cm_ctx_wr_addr;
7b6859fb 215 u32 cm_conn_ag_ctx_lid_size;
c965db44 216 u32 cm_conn_ag_ctx_rd_addr;
7b6859fb 217 u32 cm_conn_st_ctx_lid_size;
c965db44 218 u32 cm_conn_st_ctx_rd_addr;
7b6859fb 219 u32 cm_task_ag_ctx_lid_size;
c965db44 220 u32 cm_task_ag_ctx_rd_addr;
7b6859fb 221 u32 cm_task_st_ctx_lid_size;
c965db44
TT
222 u32 cm_task_st_ctx_rd_addr;
223};
224
225/* Block constant definitions */
226struct block_defs {
227 const char *name;
da090917 228 bool exists[MAX_CHIP_IDS];
c965db44 229 bool associated_to_storm;
7b6859fb
MY
230
231 /* Valid only if associated_to_storm is true */
232 u32 storm_id;
c965db44
TT
233 enum dbg_bus_clients dbg_client_id[MAX_CHIP_IDS];
234 u32 dbg_select_addr;
7b6859fb 235 u32 dbg_enable_addr;
c965db44
TT
236 u32 dbg_shift_addr;
237 u32 dbg_force_valid_addr;
238 u32 dbg_force_frame_addr;
239 bool has_reset_bit;
7b6859fb
MY
240
241 /* If true, block is taken out of reset before dump */
242 bool unreset;
c965db44 243 enum dbg_reset_regs reset_reg;
7b6859fb
MY
244
245 /* Bit offset in reset register */
246 u8 reset_bit_offset;
c965db44
TT
247};
248
249/* Reset register definitions */
250struct reset_reg_defs {
251 u32 addr;
c965db44 252 bool exists[MAX_CHIP_IDS];
da090917 253 u32 unreset_val[MAX_CHIP_IDS];
c965db44
TT
254};
255
256struct grc_param_defs {
257 u32 default_val[MAX_CHIP_IDS];
258 u32 min;
259 u32 max;
260 bool is_preset;
50bc60cb 261 bool is_persistent;
c965db44
TT
262 u32 exclude_all_preset_val;
263 u32 crash_preset_val;
264};
265
7b6859fb 266/* Address is in 128b units. Width is in bits. */
c965db44
TT
267struct rss_mem_defs {
268 const char *mem_name;
269 const char *type_name;
7b6859fb 270 u32 addr;
da090917 271 u32 entry_width;
c965db44 272 u32 num_entries[MAX_CHIP_IDS];
c965db44
TT
273};
274
275struct vfc_ram_defs {
276 const char *mem_name;
277 const char *type_name;
278 u32 base_row;
279 u32 num_rows;
280};
281
282struct big_ram_defs {
283 const char *instance_name;
284 enum mem_groups mem_group_id;
285 enum mem_groups ram_mem_group_id;
286 enum dbg_grc_params grc_param;
287 u32 addr_reg_addr;
288 u32 data_reg_addr;
da090917
TT
289 u32 is_256b_reg_addr;
290 u32 is_256b_bit_offset[MAX_CHIP_IDS];
291 u32 ram_size[MAX_CHIP_IDS]; /* In dwords */
c965db44
TT
292};
293
294struct phy_defs {
295 const char *phy_name;
7b6859fb
MY
296
297 /* PHY base GRC address */
c965db44 298 u32 base_addr;
7b6859fb
MY
299
300 /* Relative address of indirect TBUS address register (bits 0..7) */
c965db44 301 u32 tbus_addr_lo_addr;
7b6859fb
MY
302
303 /* Relative address of indirect TBUS address register (bits 8..10) */
c965db44 304 u32 tbus_addr_hi_addr;
7b6859fb
MY
305
306 /* Relative address of indirect TBUS data register (bits 0..7) */
c965db44 307 u32 tbus_data_lo_addr;
7b6859fb
MY
308
309 /* Relative address of indirect TBUS data register (bits 8..11) */
c965db44
TT
310 u32 tbus_data_hi_addr;
311};
312
d52c89f1
MK
313/* Split type definitions */
314struct split_type_defs {
315 const char *name;
316};
317
c965db44
TT
318/******************************** Constants **********************************/
319
320#define MAX_LCIDS 320
321#define MAX_LTIDS 320
7b6859fb 322
c965db44
TT
323#define NUM_IOR_SETS 2
324#define IORS_PER_SET 176
325#define IOR_SET_OFFSET(set_id) ((set_id) * 256)
7b6859fb 326
c965db44
TT
327#define BYTES_IN_DWORD sizeof(u32)
328
329/* In the macros below, size and offset are specified in bits */
330#define CEIL_DWORDS(size) DIV_ROUND_UP(size, 32)
331#define FIELD_BIT_OFFSET(type, field) type ## _ ## field ## _ ## OFFSET
332#define FIELD_BIT_SIZE(type, field) type ## _ ## field ## _ ## SIZE
333#define FIELD_DWORD_OFFSET(type, field) \
334 (int)(FIELD_BIT_OFFSET(type, field) / 32)
335#define FIELD_DWORD_SHIFT(type, field) (FIELD_BIT_OFFSET(type, field) % 32)
336#define FIELD_BIT_MASK(type, field) \
337 (((1 << FIELD_BIT_SIZE(type, field)) - 1) << \
338 FIELD_DWORD_SHIFT(type, field))
7b6859fb 339
c965db44
TT
340#define SET_VAR_FIELD(var, type, field, val) \
341 do { \
342 var[FIELD_DWORD_OFFSET(type, field)] &= \
343 (~FIELD_BIT_MASK(type, field)); \
344 var[FIELD_DWORD_OFFSET(type, field)] |= \
345 (val) << FIELD_DWORD_SHIFT(type, field); \
346 } while (0)
7b6859fb 347
c965db44
TT
348#define ARR_REG_WR(dev, ptt, addr, arr, arr_size) \
349 do { \
350 for (i = 0; i < (arr_size); i++) \
351 qed_wr(dev, ptt, addr, (arr)[i]); \
352 } while (0)
7b6859fb 353
c965db44
TT
354#define ARR_REG_RD(dev, ptt, addr, arr, arr_size) \
355 do { \
356 for (i = 0; i < (arr_size); i++) \
357 (arr)[i] = qed_rd(dev, ptt, addr); \
358 } while (0)
359
360#define DWORDS_TO_BYTES(dwords) ((dwords) * BYTES_IN_DWORD)
361#define BYTES_TO_DWORDS(bytes) ((bytes) / BYTES_IN_DWORD)
7b6859fb 362
a2e7699e 363/* Extra lines include a signature line + optional latency events line */
7b6859fb
MY
364#define NUM_EXTRA_DBG_LINES(block_desc) \
365 (1 + ((block_desc)->has_latency_events ? 1 : 0))
366#define NUM_DBG_LINES(block_desc) \
367 ((block_desc)->num_of_lines + NUM_EXTRA_DBG_LINES(block_desc))
7b6859fb 368
c965db44
TT
369#define RAM_LINES_TO_DWORDS(lines) ((lines) * 2)
370#define RAM_LINES_TO_BYTES(lines) \
371 DWORDS_TO_BYTES(RAM_LINES_TO_DWORDS(lines))
7b6859fb 372
c965db44
TT
373#define REG_DUMP_LEN_SHIFT 24
374#define MEM_DUMP_ENTRY_SIZE_DWORDS \
375 BYTES_TO_DWORDS(sizeof(struct dbg_dump_mem))
7b6859fb 376
c965db44
TT
377#define IDLE_CHK_RULE_SIZE_DWORDS \
378 BYTES_TO_DWORDS(sizeof(struct dbg_idle_chk_rule))
7b6859fb 379
c965db44
TT
380#define IDLE_CHK_RESULT_HDR_DWORDS \
381 BYTES_TO_DWORDS(sizeof(struct dbg_idle_chk_result_hdr))
7b6859fb 382
c965db44
TT
383#define IDLE_CHK_RESULT_REG_HDR_DWORDS \
384 BYTES_TO_DWORDS(sizeof(struct dbg_idle_chk_result_reg_hdr))
7b6859fb 385
c965db44
TT
386#define IDLE_CHK_MAX_ENTRIES_SIZE 32
387
388/* The sizes and offsets below are specified in bits */
389#define VFC_CAM_CMD_STRUCT_SIZE 64
390#define VFC_CAM_CMD_ROW_OFFSET 48
391#define VFC_CAM_CMD_ROW_SIZE 9
392#define VFC_CAM_ADDR_STRUCT_SIZE 16
393#define VFC_CAM_ADDR_OP_OFFSET 0
394#define VFC_CAM_ADDR_OP_SIZE 4
395#define VFC_CAM_RESP_STRUCT_SIZE 256
396#define VFC_RAM_ADDR_STRUCT_SIZE 16
397#define VFC_RAM_ADDR_OP_OFFSET 0
398#define VFC_RAM_ADDR_OP_SIZE 2
399#define VFC_RAM_ADDR_ROW_OFFSET 2
400#define VFC_RAM_ADDR_ROW_SIZE 10
401#define VFC_RAM_RESP_STRUCT_SIZE 256
7b6859fb 402
c965db44
TT
403#define VFC_CAM_CMD_DWORDS CEIL_DWORDS(VFC_CAM_CMD_STRUCT_SIZE)
404#define VFC_CAM_ADDR_DWORDS CEIL_DWORDS(VFC_CAM_ADDR_STRUCT_SIZE)
405#define VFC_CAM_RESP_DWORDS CEIL_DWORDS(VFC_CAM_RESP_STRUCT_SIZE)
406#define VFC_RAM_CMD_DWORDS VFC_CAM_CMD_DWORDS
407#define VFC_RAM_ADDR_DWORDS CEIL_DWORDS(VFC_RAM_ADDR_STRUCT_SIZE)
408#define VFC_RAM_RESP_DWORDS CEIL_DWORDS(VFC_RAM_RESP_STRUCT_SIZE)
7b6859fb 409
c965db44 410#define NUM_VFC_RAM_TYPES 4
7b6859fb 411
c965db44 412#define VFC_CAM_NUM_ROWS 512
7b6859fb 413
c965db44
TT
414#define VFC_OPCODE_CAM_RD 14
415#define VFC_OPCODE_RAM_RD 0
7b6859fb 416
c965db44 417#define NUM_RSS_MEM_TYPES 5
7b6859fb 418
c965db44 419#define NUM_BIG_RAM_TYPES 3
c7d852e3 420#define BIG_RAM_NAME_LEN 3
7b6859fb 421
c965db44
TT
422#define NUM_PHY_TBUS_ADDRESSES 2048
423#define PHY_DUMP_SIZE_DWORDS (NUM_PHY_TBUS_ADDRESSES / 2)
7b6859fb 424
c965db44 425#define RESET_REG_UNRESET_OFFSET 4
7b6859fb 426
c965db44 427#define STALL_DELAY_MS 500
7b6859fb 428
c965db44 429#define STATIC_DEBUG_LINE_DWORDS 9
7b6859fb 430
c965db44 431#define NUM_COMMON_GLOBAL_PARAMS 8
7b6859fb 432
c965db44 433#define FW_IMG_MAIN 1
7b6859fb 434
c965db44 435#define REG_FIFO_ELEMENT_DWORDS 2
7b6859fb 436#define REG_FIFO_DEPTH_ELEMENTS 32
c965db44
TT
437#define REG_FIFO_DEPTH_DWORDS \
438 (REG_FIFO_ELEMENT_DWORDS * REG_FIFO_DEPTH_ELEMENTS)
7b6859fb 439
c965db44 440#define IGU_FIFO_ELEMENT_DWORDS 4
7b6859fb 441#define IGU_FIFO_DEPTH_ELEMENTS 64
c965db44
TT
442#define IGU_FIFO_DEPTH_DWORDS \
443 (IGU_FIFO_ELEMENT_DWORDS * IGU_FIFO_DEPTH_ELEMENTS)
7b6859fb 444
c965db44 445#define PROTECTION_OVERRIDE_ELEMENT_DWORDS 2
7b6859fb 446#define PROTECTION_OVERRIDE_DEPTH_ELEMENTS 20
c965db44
TT
447#define PROTECTION_OVERRIDE_DEPTH_DWORDS \
448 (PROTECTION_OVERRIDE_DEPTH_ELEMENTS * \
449 PROTECTION_OVERRIDE_ELEMENT_DWORDS)
7b6859fb 450
c965db44
TT
451#define MCP_SPAD_TRACE_OFFSIZE_ADDR \
452 (MCP_REG_SCRATCH + \
453 offsetof(struct static_init, sections[SPAD_SECTION_TRACE]))
7b6859fb 454
c965db44
TT
455#define EMPTY_FW_VERSION_STR "???_???_???_???"
456#define EMPTY_FW_IMAGE_STR "???????????????"
457
458/***************************** Constant Arrays *******************************/
459
7b6859fb
MY
460struct dbg_array {
461 const u32 *ptr;
462 u32 size_in_dwords;
463};
464
c965db44 465/* Debug arrays */
7b6859fb 466static struct dbg_array s_dbg_arrays[MAX_BIN_DBG_BUFFER_TYPE] = { {NULL} };
c965db44
TT
467
468/* Chip constant definitions array */
469static struct chip_defs s_chip_defs[MAX_CHIP_IDS] = {
d52c89f1
MK
470 {"bb"},
471 {"ah"},
472 {"reserved"},
c965db44
TT
473};
474
475/* Storm constant definitions array */
476static struct storm_defs s_storm_defs[] = {
477 /* Tstorm */
478 {'T', BLOCK_TSEM,
da090917
TT
479 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT,
480 DBG_BUS_CLIENT_RBCT}, true,
c965db44 481 TSEM_REG_FAST_MEMORY,
7b6859fb
MY
482 TSEM_REG_DBG_FRAME_MODE_BB_K2, TSEM_REG_SLOW_DBG_ACTIVE_BB_K2,
483 TSEM_REG_SLOW_DBG_MODE_BB_K2, TSEM_REG_DBG_MODE1_CFG_BB_K2,
484 TSEM_REG_SYNC_DBG_EMPTY, TSEM_REG_SLOW_DBG_EMPTY_BB_K2,
c965db44
TT
485 TCM_REG_CTX_RBC_ACCS,
486 4, TCM_REG_AGG_CON_CTX,
487 16, TCM_REG_SM_CON_CTX,
488 2, TCM_REG_AGG_TASK_CTX,
489 4, TCM_REG_SM_TASK_CTX},
7b6859fb 490
c965db44
TT
491 /* Mstorm */
492 {'M', BLOCK_MSEM,
da090917
TT
493 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCM,
494 DBG_BUS_CLIENT_RBCM}, false,
c965db44 495 MSEM_REG_FAST_MEMORY,
7b6859fb
MY
496 MSEM_REG_DBG_FRAME_MODE_BB_K2, MSEM_REG_SLOW_DBG_ACTIVE_BB_K2,
497 MSEM_REG_SLOW_DBG_MODE_BB_K2, MSEM_REG_DBG_MODE1_CFG_BB_K2,
498 MSEM_REG_SYNC_DBG_EMPTY, MSEM_REG_SLOW_DBG_EMPTY_BB_K2,
c965db44
TT
499 MCM_REG_CTX_RBC_ACCS,
500 1, MCM_REG_AGG_CON_CTX,
501 10, MCM_REG_SM_CON_CTX,
502 2, MCM_REG_AGG_TASK_CTX,
503 7, MCM_REG_SM_TASK_CTX},
7b6859fb 504
c965db44
TT
505 /* Ustorm */
506 {'U', BLOCK_USEM,
da090917
TT
507 {DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU,
508 DBG_BUS_CLIENT_RBCU}, false,
c965db44 509 USEM_REG_FAST_MEMORY,
7b6859fb
MY
510 USEM_REG_DBG_FRAME_MODE_BB_K2, USEM_REG_SLOW_DBG_ACTIVE_BB_K2,
511 USEM_REG_SLOW_DBG_MODE_BB_K2, USEM_REG_DBG_MODE1_CFG_BB_K2,
512 USEM_REG_SYNC_DBG_EMPTY, USEM_REG_SLOW_DBG_EMPTY_BB_K2,
c965db44
TT
513 UCM_REG_CTX_RBC_ACCS,
514 2, UCM_REG_AGG_CON_CTX,
515 13, UCM_REG_SM_CON_CTX,
516 3, UCM_REG_AGG_TASK_CTX,
517 3, UCM_REG_SM_TASK_CTX},
7b6859fb 518
c965db44
TT
519 /* Xstorm */
520 {'X', BLOCK_XSEM,
da090917
TT
521 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX,
522 DBG_BUS_CLIENT_RBCX}, false,
c965db44 523 XSEM_REG_FAST_MEMORY,
7b6859fb
MY
524 XSEM_REG_DBG_FRAME_MODE_BB_K2, XSEM_REG_SLOW_DBG_ACTIVE_BB_K2,
525 XSEM_REG_SLOW_DBG_MODE_BB_K2, XSEM_REG_DBG_MODE1_CFG_BB_K2,
526 XSEM_REG_SYNC_DBG_EMPTY, XSEM_REG_SLOW_DBG_EMPTY_BB_K2,
c965db44
TT
527 XCM_REG_CTX_RBC_ACCS,
528 9, XCM_REG_AGG_CON_CTX,
529 15, XCM_REG_SM_CON_CTX,
530 0, 0,
531 0, 0},
7b6859fb 532
c965db44
TT
533 /* Ystorm */
534 {'Y', BLOCK_YSEM,
da090917
TT
535 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCY,
536 DBG_BUS_CLIENT_RBCY}, false,
c965db44 537 YSEM_REG_FAST_MEMORY,
7b6859fb
MY
538 YSEM_REG_DBG_FRAME_MODE_BB_K2, YSEM_REG_SLOW_DBG_ACTIVE_BB_K2,
539 YSEM_REG_SLOW_DBG_MODE_BB_K2, YSEM_REG_DBG_MODE1_CFG_BB_K2,
540 YSEM_REG_SYNC_DBG_EMPTY, TSEM_REG_SLOW_DBG_EMPTY_BB_K2,
c965db44
TT
541 YCM_REG_CTX_RBC_ACCS,
542 2, YCM_REG_AGG_CON_CTX,
543 3, YCM_REG_SM_CON_CTX,
544 2, YCM_REG_AGG_TASK_CTX,
545 12, YCM_REG_SM_TASK_CTX},
7b6859fb 546
c965db44
TT
547 /* Pstorm */
548 {'P', BLOCK_PSEM,
da090917
TT
549 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS,
550 DBG_BUS_CLIENT_RBCS}, true,
c965db44 551 PSEM_REG_FAST_MEMORY,
7b6859fb
MY
552 PSEM_REG_DBG_FRAME_MODE_BB_K2, PSEM_REG_SLOW_DBG_ACTIVE_BB_K2,
553 PSEM_REG_SLOW_DBG_MODE_BB_K2, PSEM_REG_DBG_MODE1_CFG_BB_K2,
554 PSEM_REG_SYNC_DBG_EMPTY, PSEM_REG_SLOW_DBG_EMPTY_BB_K2,
c965db44
TT
555 PCM_REG_CTX_RBC_ACCS,
556 0, 0,
557 10, PCM_REG_SM_CON_CTX,
558 0, 0,
559 0, 0}
560};
561
562/* Block definitions array */
7b6859fb 563
c965db44 564static struct block_defs block_grc_defs = {
be086e7c 565 "grc",
da090917
TT
566 {true, true, true}, false, 0,
567 {DBG_BUS_CLIENT_RBCN, DBG_BUS_CLIENT_RBCN, DBG_BUS_CLIENT_RBCN},
c965db44
TT
568 GRC_REG_DBG_SELECT, GRC_REG_DBG_DWORD_ENABLE,
569 GRC_REG_DBG_SHIFT, GRC_REG_DBG_FORCE_VALID,
570 GRC_REG_DBG_FORCE_FRAME,
571 true, false, DBG_RESET_REG_MISC_PL_UA, 1
572};
573
574static struct block_defs block_miscs_defs = {
da090917
TT
575 "miscs", {true, true, true}, false, 0,
576 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
577 0, 0, 0, 0, 0,
578 false, false, MAX_DBG_RESET_REGS, 0
579};
580
581static struct block_defs block_misc_defs = {
da090917
TT
582 "misc", {true, true, true}, false, 0,
583 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
584 0, 0, 0, 0, 0,
585 false, false, MAX_DBG_RESET_REGS, 0
586};
587
588static struct block_defs block_dbu_defs = {
da090917
TT
589 "dbu", {true, true, true}, false, 0,
590 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
591 0, 0, 0, 0, 0,
592 false, false, MAX_DBG_RESET_REGS, 0
593};
594
595static struct block_defs block_pglue_b_defs = {
be086e7c 596 "pglue_b",
da090917
TT
597 {true, true, true}, false, 0,
598 {DBG_BUS_CLIENT_RBCH, DBG_BUS_CLIENT_RBCH, DBG_BUS_CLIENT_RBCH},
c965db44
TT
599 PGLUE_B_REG_DBG_SELECT, PGLUE_B_REG_DBG_DWORD_ENABLE,
600 PGLUE_B_REG_DBG_SHIFT, PGLUE_B_REG_DBG_FORCE_VALID,
601 PGLUE_B_REG_DBG_FORCE_FRAME,
602 true, false, DBG_RESET_REG_MISCS_PL_HV, 1
603};
604
605static struct block_defs block_cnig_defs = {
be086e7c 606 "cnig",
da090917
TT
607 {true, true, true}, false, 0,
608 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCW,
609 DBG_BUS_CLIENT_RBCW},
21dd79e8
TT
610 CNIG_REG_DBG_SELECT_K2_E5, CNIG_REG_DBG_DWORD_ENABLE_K2_E5,
611 CNIG_REG_DBG_SHIFT_K2_E5, CNIG_REG_DBG_FORCE_VALID_K2_E5,
612 CNIG_REG_DBG_FORCE_FRAME_K2_E5,
c965db44
TT
613 true, false, DBG_RESET_REG_MISCS_PL_HV, 0
614};
615
616static struct block_defs block_cpmu_defs = {
da090917
TT
617 "cpmu", {true, true, true}, false, 0,
618 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
619 0, 0, 0, 0, 0,
620 true, false, DBG_RESET_REG_MISCS_PL_HV, 8
621};
622
623static struct block_defs block_ncsi_defs = {
be086e7c 624 "ncsi",
da090917
TT
625 {true, true, true}, false, 0,
626 {DBG_BUS_CLIENT_RBCZ, DBG_BUS_CLIENT_RBCZ, DBG_BUS_CLIENT_RBCZ},
c965db44
TT
627 NCSI_REG_DBG_SELECT, NCSI_REG_DBG_DWORD_ENABLE,
628 NCSI_REG_DBG_SHIFT, NCSI_REG_DBG_FORCE_VALID,
629 NCSI_REG_DBG_FORCE_FRAME,
630 true, false, DBG_RESET_REG_MISCS_PL_HV, 5
631};
632
633static struct block_defs block_opte_defs = {
da090917
TT
634 "opte", {true, true, false}, false, 0,
635 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
636 0, 0, 0, 0, 0,
637 true, false, DBG_RESET_REG_MISCS_PL_HV, 4
638};
639
640static struct block_defs block_bmb_defs = {
be086e7c 641 "bmb",
da090917
TT
642 {true, true, true}, false, 0,
643 {DBG_BUS_CLIENT_RBCZ, DBG_BUS_CLIENT_RBCB, DBG_BUS_CLIENT_RBCB},
c965db44
TT
644 BMB_REG_DBG_SELECT, BMB_REG_DBG_DWORD_ENABLE,
645 BMB_REG_DBG_SHIFT, BMB_REG_DBG_FORCE_VALID,
646 BMB_REG_DBG_FORCE_FRAME,
647 true, false, DBG_RESET_REG_MISCS_PL_UA, 7
648};
649
650static struct block_defs block_pcie_defs = {
be086e7c 651 "pcie",
da090917
TT
652 {true, true, true}, false, 0,
653 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCH,
654 DBG_BUS_CLIENT_RBCH},
21dd79e8
TT
655 PCIE_REG_DBG_COMMON_SELECT_K2_E5,
656 PCIE_REG_DBG_COMMON_DWORD_ENABLE_K2_E5,
657 PCIE_REG_DBG_COMMON_SHIFT_K2_E5,
658 PCIE_REG_DBG_COMMON_FORCE_VALID_K2_E5,
659 PCIE_REG_DBG_COMMON_FORCE_FRAME_K2_E5,
c965db44
TT
660 false, false, MAX_DBG_RESET_REGS, 0
661};
662
663static struct block_defs block_mcp_defs = {
da090917
TT
664 "mcp", {true, true, true}, false, 0,
665 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
666 0, 0, 0, 0, 0,
667 false, false, MAX_DBG_RESET_REGS, 0
668};
669
670static struct block_defs block_mcp2_defs = {
be086e7c 671 "mcp2",
da090917
TT
672 {true, true, true}, false, 0,
673 {DBG_BUS_CLIENT_RBCZ, DBG_BUS_CLIENT_RBCZ, DBG_BUS_CLIENT_RBCZ},
c965db44
TT
674 MCP2_REG_DBG_SELECT, MCP2_REG_DBG_DWORD_ENABLE,
675 MCP2_REG_DBG_SHIFT, MCP2_REG_DBG_FORCE_VALID,
676 MCP2_REG_DBG_FORCE_FRAME,
677 false, false, MAX_DBG_RESET_REGS, 0
678};
679
680static struct block_defs block_pswhst_defs = {
be086e7c 681 "pswhst",
da090917
TT
682 {true, true, true}, false, 0,
683 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
684 PSWHST_REG_DBG_SELECT, PSWHST_REG_DBG_DWORD_ENABLE,
685 PSWHST_REG_DBG_SHIFT, PSWHST_REG_DBG_FORCE_VALID,
686 PSWHST_REG_DBG_FORCE_FRAME,
687 true, false, DBG_RESET_REG_MISC_PL_HV, 0
688};
689
690static struct block_defs block_pswhst2_defs = {
be086e7c 691 "pswhst2",
da090917
TT
692 {true, true, true}, false, 0,
693 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
694 PSWHST2_REG_DBG_SELECT, PSWHST2_REG_DBG_DWORD_ENABLE,
695 PSWHST2_REG_DBG_SHIFT, PSWHST2_REG_DBG_FORCE_VALID,
696 PSWHST2_REG_DBG_FORCE_FRAME,
697 true, false, DBG_RESET_REG_MISC_PL_HV, 0
698};
699
700static struct block_defs block_pswrd_defs = {
be086e7c 701 "pswrd",
da090917
TT
702 {true, true, true}, false, 0,
703 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
704 PSWRD_REG_DBG_SELECT, PSWRD_REG_DBG_DWORD_ENABLE,
705 PSWRD_REG_DBG_SHIFT, PSWRD_REG_DBG_FORCE_VALID,
706 PSWRD_REG_DBG_FORCE_FRAME,
707 true, false, DBG_RESET_REG_MISC_PL_HV, 2
708};
709
710static struct block_defs block_pswrd2_defs = {
be086e7c 711 "pswrd2",
da090917
TT
712 {true, true, true}, false, 0,
713 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
714 PSWRD2_REG_DBG_SELECT, PSWRD2_REG_DBG_DWORD_ENABLE,
715 PSWRD2_REG_DBG_SHIFT, PSWRD2_REG_DBG_FORCE_VALID,
716 PSWRD2_REG_DBG_FORCE_FRAME,
717 true, false, DBG_RESET_REG_MISC_PL_HV, 2
718};
719
720static struct block_defs block_pswwr_defs = {
be086e7c 721 "pswwr",
da090917
TT
722 {true, true, true}, false, 0,
723 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
724 PSWWR_REG_DBG_SELECT, PSWWR_REG_DBG_DWORD_ENABLE,
725 PSWWR_REG_DBG_SHIFT, PSWWR_REG_DBG_FORCE_VALID,
726 PSWWR_REG_DBG_FORCE_FRAME,
727 true, false, DBG_RESET_REG_MISC_PL_HV, 3
728};
729
730static struct block_defs block_pswwr2_defs = {
da090917
TT
731 "pswwr2", {true, true, true}, false, 0,
732 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
733 0, 0, 0, 0, 0,
734 true, false, DBG_RESET_REG_MISC_PL_HV, 3
735};
736
737static struct block_defs block_pswrq_defs = {
be086e7c 738 "pswrq",
da090917
TT
739 {true, true, true}, false, 0,
740 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
741 PSWRQ_REG_DBG_SELECT, PSWRQ_REG_DBG_DWORD_ENABLE,
742 PSWRQ_REG_DBG_SHIFT, PSWRQ_REG_DBG_FORCE_VALID,
743 PSWRQ_REG_DBG_FORCE_FRAME,
744 true, false, DBG_RESET_REG_MISC_PL_HV, 1
745};
746
747static struct block_defs block_pswrq2_defs = {
be086e7c 748 "pswrq2",
da090917
TT
749 {true, true, true}, false, 0,
750 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
751 PSWRQ2_REG_DBG_SELECT, PSWRQ2_REG_DBG_DWORD_ENABLE,
752 PSWRQ2_REG_DBG_SHIFT, PSWRQ2_REG_DBG_FORCE_VALID,
753 PSWRQ2_REG_DBG_FORCE_FRAME,
754 true, false, DBG_RESET_REG_MISC_PL_HV, 1
755};
756
757static struct block_defs block_pglcs_defs = {
be086e7c 758 "pglcs",
da090917
TT
759 {true, true, true}, false, 0,
760 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCH,
761 DBG_BUS_CLIENT_RBCH},
21dd79e8
TT
762 PGLCS_REG_DBG_SELECT_K2_E5, PGLCS_REG_DBG_DWORD_ENABLE_K2_E5,
763 PGLCS_REG_DBG_SHIFT_K2_E5, PGLCS_REG_DBG_FORCE_VALID_K2_E5,
764 PGLCS_REG_DBG_FORCE_FRAME_K2_E5,
c965db44
TT
765 true, false, DBG_RESET_REG_MISCS_PL_HV, 2
766};
767
768static struct block_defs block_ptu_defs = {
be086e7c 769 "ptu",
da090917
TT
770 {true, true, true}, false, 0,
771 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
772 PTU_REG_DBG_SELECT, PTU_REG_DBG_DWORD_ENABLE,
773 PTU_REG_DBG_SHIFT, PTU_REG_DBG_FORCE_VALID,
774 PTU_REG_DBG_FORCE_FRAME,
775 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 20
776};
777
778static struct block_defs block_dmae_defs = {
be086e7c 779 "dmae",
da090917
TT
780 {true, true, true}, false, 0,
781 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
782 DMAE_REG_DBG_SELECT, DMAE_REG_DBG_DWORD_ENABLE,
783 DMAE_REG_DBG_SHIFT, DMAE_REG_DBG_FORCE_VALID,
784 DMAE_REG_DBG_FORCE_FRAME,
785 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 28
786};
787
788static struct block_defs block_tcm_defs = {
be086e7c 789 "tcm",
da090917
TT
790 {true, true, true}, true, DBG_TSTORM_ID,
791 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT},
c965db44
TT
792 TCM_REG_DBG_SELECT, TCM_REG_DBG_DWORD_ENABLE,
793 TCM_REG_DBG_SHIFT, TCM_REG_DBG_FORCE_VALID,
794 TCM_REG_DBG_FORCE_FRAME,
795 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 5
796};
797
798static struct block_defs block_mcm_defs = {
be086e7c 799 "mcm",
da090917
TT
800 {true, true, true}, true, DBG_MSTORM_ID,
801 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCM, DBG_BUS_CLIENT_RBCM},
c965db44
TT
802 MCM_REG_DBG_SELECT, MCM_REG_DBG_DWORD_ENABLE,
803 MCM_REG_DBG_SHIFT, MCM_REG_DBG_FORCE_VALID,
804 MCM_REG_DBG_FORCE_FRAME,
805 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 3
806};
807
808static struct block_defs block_ucm_defs = {
be086e7c 809 "ucm",
da090917
TT
810 {true, true, true}, true, DBG_USTORM_ID,
811 {DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU},
c965db44
TT
812 UCM_REG_DBG_SELECT, UCM_REG_DBG_DWORD_ENABLE,
813 UCM_REG_DBG_SHIFT, UCM_REG_DBG_FORCE_VALID,
814 UCM_REG_DBG_FORCE_FRAME,
815 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 8
816};
817
818static struct block_defs block_xcm_defs = {
be086e7c 819 "xcm",
da090917
TT
820 {true, true, true}, true, DBG_XSTORM_ID,
821 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX},
c965db44
TT
822 XCM_REG_DBG_SELECT, XCM_REG_DBG_DWORD_ENABLE,
823 XCM_REG_DBG_SHIFT, XCM_REG_DBG_FORCE_VALID,
824 XCM_REG_DBG_FORCE_FRAME,
825 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 19
826};
827
828static struct block_defs block_ycm_defs = {
be086e7c 829 "ycm",
da090917
TT
830 {true, true, true}, true, DBG_YSTORM_ID,
831 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCY, DBG_BUS_CLIENT_RBCY},
c965db44
TT
832 YCM_REG_DBG_SELECT, YCM_REG_DBG_DWORD_ENABLE,
833 YCM_REG_DBG_SHIFT, YCM_REG_DBG_FORCE_VALID,
834 YCM_REG_DBG_FORCE_FRAME,
835 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 5
836};
837
838static struct block_defs block_pcm_defs = {
be086e7c 839 "pcm",
da090917
TT
840 {true, true, true}, true, DBG_PSTORM_ID,
841 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS},
c965db44
TT
842 PCM_REG_DBG_SELECT, PCM_REG_DBG_DWORD_ENABLE,
843 PCM_REG_DBG_SHIFT, PCM_REG_DBG_FORCE_VALID,
844 PCM_REG_DBG_FORCE_FRAME,
845 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 4
846};
847
848static struct block_defs block_qm_defs = {
be086e7c 849 "qm",
da090917
TT
850 {true, true, true}, false, 0,
851 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCQ, DBG_BUS_CLIENT_RBCQ},
c965db44
TT
852 QM_REG_DBG_SELECT, QM_REG_DBG_DWORD_ENABLE,
853 QM_REG_DBG_SHIFT, QM_REG_DBG_FORCE_VALID,
854 QM_REG_DBG_FORCE_FRAME,
855 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 16
856};
857
858static struct block_defs block_tm_defs = {
be086e7c 859 "tm",
da090917
TT
860 {true, true, true}, false, 0,
861 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS},
c965db44
TT
862 TM_REG_DBG_SELECT, TM_REG_DBG_DWORD_ENABLE,
863 TM_REG_DBG_SHIFT, TM_REG_DBG_FORCE_VALID,
864 TM_REG_DBG_FORCE_FRAME,
865 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 17
866};
867
868static struct block_defs block_dorq_defs = {
be086e7c 869 "dorq",
da090917
TT
870 {true, true, true}, false, 0,
871 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCY, DBG_BUS_CLIENT_RBCY},
c965db44
TT
872 DORQ_REG_DBG_SELECT, DORQ_REG_DBG_DWORD_ENABLE,
873 DORQ_REG_DBG_SHIFT, DORQ_REG_DBG_FORCE_VALID,
874 DORQ_REG_DBG_FORCE_FRAME,
875 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 18
876};
877
878static struct block_defs block_brb_defs = {
be086e7c 879 "brb",
da090917
TT
880 {true, true, true}, false, 0,
881 {DBG_BUS_CLIENT_RBCR, DBG_BUS_CLIENT_RBCR, DBG_BUS_CLIENT_RBCR},
c965db44
TT
882 BRB_REG_DBG_SELECT, BRB_REG_DBG_DWORD_ENABLE,
883 BRB_REG_DBG_SHIFT, BRB_REG_DBG_FORCE_VALID,
884 BRB_REG_DBG_FORCE_FRAME,
885 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 0
886};
887
888static struct block_defs block_src_defs = {
be086e7c 889 "src",
da090917
TT
890 {true, true, true}, false, 0,
891 {DBG_BUS_CLIENT_RBCF, DBG_BUS_CLIENT_RBCF, DBG_BUS_CLIENT_RBCF},
c965db44
TT
892 SRC_REG_DBG_SELECT, SRC_REG_DBG_DWORD_ENABLE,
893 SRC_REG_DBG_SHIFT, SRC_REG_DBG_FORCE_VALID,
894 SRC_REG_DBG_FORCE_FRAME,
895 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 2
896};
897
898static struct block_defs block_prs_defs = {
be086e7c 899 "prs",
da090917
TT
900 {true, true, true}, false, 0,
901 {DBG_BUS_CLIENT_RBCR, DBG_BUS_CLIENT_RBCR, DBG_BUS_CLIENT_RBCR},
c965db44
TT
902 PRS_REG_DBG_SELECT, PRS_REG_DBG_DWORD_ENABLE,
903 PRS_REG_DBG_SHIFT, PRS_REG_DBG_FORCE_VALID,
904 PRS_REG_DBG_FORCE_FRAME,
905 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 1
906};
907
908static struct block_defs block_tsdm_defs = {
be086e7c 909 "tsdm",
da090917
TT
910 {true, true, true}, true, DBG_TSTORM_ID,
911 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT},
c965db44
TT
912 TSDM_REG_DBG_SELECT, TSDM_REG_DBG_DWORD_ENABLE,
913 TSDM_REG_DBG_SHIFT, TSDM_REG_DBG_FORCE_VALID,
914 TSDM_REG_DBG_FORCE_FRAME,
915 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 3
916};
917
918static struct block_defs block_msdm_defs = {
be086e7c 919 "msdm",
da090917
TT
920 {true, true, true}, true, DBG_MSTORM_ID,
921 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCM, DBG_BUS_CLIENT_RBCM},
c965db44
TT
922 MSDM_REG_DBG_SELECT, MSDM_REG_DBG_DWORD_ENABLE,
923 MSDM_REG_DBG_SHIFT, MSDM_REG_DBG_FORCE_VALID,
924 MSDM_REG_DBG_FORCE_FRAME,
925 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 6
926};
927
928static struct block_defs block_usdm_defs = {
be086e7c 929 "usdm",
da090917
TT
930 {true, true, true}, true, DBG_USTORM_ID,
931 {DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU},
c965db44
TT
932 USDM_REG_DBG_SELECT, USDM_REG_DBG_DWORD_ENABLE,
933 USDM_REG_DBG_SHIFT, USDM_REG_DBG_FORCE_VALID,
934 USDM_REG_DBG_FORCE_FRAME,
935 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 7
936};
937
938static struct block_defs block_xsdm_defs = {
be086e7c 939 "xsdm",
da090917
TT
940 {true, true, true}, true, DBG_XSTORM_ID,
941 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX},
c965db44
TT
942 XSDM_REG_DBG_SELECT, XSDM_REG_DBG_DWORD_ENABLE,
943 XSDM_REG_DBG_SHIFT, XSDM_REG_DBG_FORCE_VALID,
944 XSDM_REG_DBG_FORCE_FRAME,
945 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 20
946};
947
948static struct block_defs block_ysdm_defs = {
be086e7c 949 "ysdm",
da090917
TT
950 {true, true, true}, true, DBG_YSTORM_ID,
951 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCY, DBG_BUS_CLIENT_RBCY},
c965db44
TT
952 YSDM_REG_DBG_SELECT, YSDM_REG_DBG_DWORD_ENABLE,
953 YSDM_REG_DBG_SHIFT, YSDM_REG_DBG_FORCE_VALID,
954 YSDM_REG_DBG_FORCE_FRAME,
955 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 8
956};
957
958static struct block_defs block_psdm_defs = {
be086e7c 959 "psdm",
da090917
TT
960 {true, true, true}, true, DBG_PSTORM_ID,
961 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS},
c965db44
TT
962 PSDM_REG_DBG_SELECT, PSDM_REG_DBG_DWORD_ENABLE,
963 PSDM_REG_DBG_SHIFT, PSDM_REG_DBG_FORCE_VALID,
964 PSDM_REG_DBG_FORCE_FRAME,
965 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 7
966};
967
968static struct block_defs block_tsem_defs = {
be086e7c 969 "tsem",
da090917
TT
970 {true, true, true}, true, DBG_TSTORM_ID,
971 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT},
c965db44
TT
972 TSEM_REG_DBG_SELECT, TSEM_REG_DBG_DWORD_ENABLE,
973 TSEM_REG_DBG_SHIFT, TSEM_REG_DBG_FORCE_VALID,
974 TSEM_REG_DBG_FORCE_FRAME,
975 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 4
976};
977
978static struct block_defs block_msem_defs = {
be086e7c 979 "msem",
da090917
TT
980 {true, true, true}, true, DBG_MSTORM_ID,
981 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCM, DBG_BUS_CLIENT_RBCM},
c965db44
TT
982 MSEM_REG_DBG_SELECT, MSEM_REG_DBG_DWORD_ENABLE,
983 MSEM_REG_DBG_SHIFT, MSEM_REG_DBG_FORCE_VALID,
984 MSEM_REG_DBG_FORCE_FRAME,
985 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 9
986};
987
988static struct block_defs block_usem_defs = {
be086e7c 989 "usem",
da090917
TT
990 {true, true, true}, true, DBG_USTORM_ID,
991 {DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU},
c965db44
TT
992 USEM_REG_DBG_SELECT, USEM_REG_DBG_DWORD_ENABLE,
993 USEM_REG_DBG_SHIFT, USEM_REG_DBG_FORCE_VALID,
994 USEM_REG_DBG_FORCE_FRAME,
995 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 9
996};
997
998static struct block_defs block_xsem_defs = {
be086e7c 999 "xsem",
da090917
TT
1000 {true, true, true}, true, DBG_XSTORM_ID,
1001 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX},
c965db44
TT
1002 XSEM_REG_DBG_SELECT, XSEM_REG_DBG_DWORD_ENABLE,
1003 XSEM_REG_DBG_SHIFT, XSEM_REG_DBG_FORCE_VALID,
1004 XSEM_REG_DBG_FORCE_FRAME,
1005 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 21
1006};
1007
1008static struct block_defs block_ysem_defs = {
be086e7c 1009 "ysem",
da090917
TT
1010 {true, true, true}, true, DBG_YSTORM_ID,
1011 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCY, DBG_BUS_CLIENT_RBCY},
c965db44
TT
1012 YSEM_REG_DBG_SELECT, YSEM_REG_DBG_DWORD_ENABLE,
1013 YSEM_REG_DBG_SHIFT, YSEM_REG_DBG_FORCE_VALID,
1014 YSEM_REG_DBG_FORCE_FRAME,
1015 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 11
1016};
1017
1018static struct block_defs block_psem_defs = {
be086e7c 1019 "psem",
da090917
TT
1020 {true, true, true}, true, DBG_PSTORM_ID,
1021 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS},
c965db44
TT
1022 PSEM_REG_DBG_SELECT, PSEM_REG_DBG_DWORD_ENABLE,
1023 PSEM_REG_DBG_SHIFT, PSEM_REG_DBG_FORCE_VALID,
1024 PSEM_REG_DBG_FORCE_FRAME,
1025 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 10
1026};
1027
1028static struct block_defs block_rss_defs = {
be086e7c 1029 "rss",
da090917
TT
1030 {true, true, true}, false, 0,
1031 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCT},
c965db44
TT
1032 RSS_REG_DBG_SELECT, RSS_REG_DBG_DWORD_ENABLE,
1033 RSS_REG_DBG_SHIFT, RSS_REG_DBG_FORCE_VALID,
1034 RSS_REG_DBG_FORCE_FRAME,
1035 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 18
1036};
1037
1038static struct block_defs block_tmld_defs = {
be086e7c 1039 "tmld",
da090917
TT
1040 {true, true, true}, false, 0,
1041 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCM, DBG_BUS_CLIENT_RBCM},
c965db44
TT
1042 TMLD_REG_DBG_SELECT, TMLD_REG_DBG_DWORD_ENABLE,
1043 TMLD_REG_DBG_SHIFT, TMLD_REG_DBG_FORCE_VALID,
1044 TMLD_REG_DBG_FORCE_FRAME,
1045 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 13
1046};
1047
1048static struct block_defs block_muld_defs = {
be086e7c 1049 "muld",
da090917
TT
1050 {true, true, true}, false, 0,
1051 {DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU},
c965db44
TT
1052 MULD_REG_DBG_SELECT, MULD_REG_DBG_DWORD_ENABLE,
1053 MULD_REG_DBG_SHIFT, MULD_REG_DBG_FORCE_VALID,
1054 MULD_REG_DBG_FORCE_FRAME,
1055 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 14
1056};
1057
1058static struct block_defs block_yuld_defs = {
be086e7c 1059 "yuld",
da090917
TT
1060 {true, true, false}, false, 0,
1061 {DBG_BUS_CLIENT_RBCU, DBG_BUS_CLIENT_RBCU,
1062 MAX_DBG_BUS_CLIENTS},
7b6859fb
MY
1063 YULD_REG_DBG_SELECT_BB_K2, YULD_REG_DBG_DWORD_ENABLE_BB_K2,
1064 YULD_REG_DBG_SHIFT_BB_K2, YULD_REG_DBG_FORCE_VALID_BB_K2,
1065 YULD_REG_DBG_FORCE_FRAME_BB_K2,
1066 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
1067 15
c965db44
TT
1068};
1069
1070static struct block_defs block_xyld_defs = {
be086e7c 1071 "xyld",
da090917
TT
1072 {true, true, true}, false, 0,
1073 {DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX, DBG_BUS_CLIENT_RBCX},
c965db44
TT
1074 XYLD_REG_DBG_SELECT, XYLD_REG_DBG_DWORD_ENABLE,
1075 XYLD_REG_DBG_SHIFT, XYLD_REG_DBG_FORCE_VALID,
1076 XYLD_REG_DBG_FORCE_FRAME,
1077 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 12
1078};
1079
a2e7699e 1080static struct block_defs block_ptld_defs = {
da090917
TT
1081 "ptld",
1082 {false, false, true}, false, 0,
1083 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCT},
1084 PTLD_REG_DBG_SELECT_E5, PTLD_REG_DBG_DWORD_ENABLE_E5,
1085 PTLD_REG_DBG_SHIFT_E5, PTLD_REG_DBG_FORCE_VALID_E5,
1086 PTLD_REG_DBG_FORCE_FRAME_E5,
1087 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
1088 28
a2e7699e
TT
1089};
1090
1091static struct block_defs block_ypld_defs = {
da090917
TT
1092 "ypld",
1093 {false, false, true}, false, 0,
1094 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCS},
1095 YPLD_REG_DBG_SELECT_E5, YPLD_REG_DBG_DWORD_ENABLE_E5,
1096 YPLD_REG_DBG_SHIFT_E5, YPLD_REG_DBG_FORCE_VALID_E5,
1097 YPLD_REG_DBG_FORCE_FRAME_E5,
1098 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
1099 27
a2e7699e
TT
1100};
1101
c965db44 1102static struct block_defs block_prm_defs = {
be086e7c 1103 "prm",
da090917
TT
1104 {true, true, true}, false, 0,
1105 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCM, DBG_BUS_CLIENT_RBCM},
c965db44
TT
1106 PRM_REG_DBG_SELECT, PRM_REG_DBG_DWORD_ENABLE,
1107 PRM_REG_DBG_SHIFT, PRM_REG_DBG_FORCE_VALID,
1108 PRM_REG_DBG_FORCE_FRAME,
1109 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 21
1110};
1111
1112static struct block_defs block_pbf_pb1_defs = {
be086e7c 1113 "pbf_pb1",
da090917
TT
1114 {true, true, true}, false, 0,
1115 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCV, DBG_BUS_CLIENT_RBCV},
c965db44
TT
1116 PBF_PB1_REG_DBG_SELECT, PBF_PB1_REG_DBG_DWORD_ENABLE,
1117 PBF_PB1_REG_DBG_SHIFT, PBF_PB1_REG_DBG_FORCE_VALID,
1118 PBF_PB1_REG_DBG_FORCE_FRAME,
1119 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
1120 11
1121};
1122
1123static struct block_defs block_pbf_pb2_defs = {
be086e7c 1124 "pbf_pb2",
da090917
TT
1125 {true, true, true}, false, 0,
1126 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCV, DBG_BUS_CLIENT_RBCV},
c965db44
TT
1127 PBF_PB2_REG_DBG_SELECT, PBF_PB2_REG_DBG_DWORD_ENABLE,
1128 PBF_PB2_REG_DBG_SHIFT, PBF_PB2_REG_DBG_FORCE_VALID,
1129 PBF_PB2_REG_DBG_FORCE_FRAME,
1130 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
1131 12
1132};
1133
1134static struct block_defs block_rpb_defs = {
be086e7c 1135 "rpb",
da090917
TT
1136 {true, true, true}, false, 0,
1137 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCM, DBG_BUS_CLIENT_RBCM},
c965db44
TT
1138 RPB_REG_DBG_SELECT, RPB_REG_DBG_DWORD_ENABLE,
1139 RPB_REG_DBG_SHIFT, RPB_REG_DBG_FORCE_VALID,
1140 RPB_REG_DBG_FORCE_FRAME,
1141 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 13
1142};
1143
1144static struct block_defs block_btb_defs = {
be086e7c 1145 "btb",
da090917
TT
1146 {true, true, true}, false, 0,
1147 {DBG_BUS_CLIENT_RBCR, DBG_BUS_CLIENT_RBCV, DBG_BUS_CLIENT_RBCV},
c965db44
TT
1148 BTB_REG_DBG_SELECT, BTB_REG_DBG_DWORD_ENABLE,
1149 BTB_REG_DBG_SHIFT, BTB_REG_DBG_FORCE_VALID,
1150 BTB_REG_DBG_FORCE_FRAME,
1151 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 10
1152};
1153
1154static struct block_defs block_pbf_defs = {
be086e7c 1155 "pbf",
da090917
TT
1156 {true, true, true}, false, 0,
1157 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCV, DBG_BUS_CLIENT_RBCV},
c965db44
TT
1158 PBF_REG_DBG_SELECT, PBF_REG_DBG_DWORD_ENABLE,
1159 PBF_REG_DBG_SHIFT, PBF_REG_DBG_FORCE_VALID,
1160 PBF_REG_DBG_FORCE_FRAME,
1161 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 15
1162};
1163
1164static struct block_defs block_rdif_defs = {
be086e7c 1165 "rdif",
da090917
TT
1166 {true, true, true}, false, 0,
1167 {DBG_BUS_CLIENT_RBCT, DBG_BUS_CLIENT_RBCM, DBG_BUS_CLIENT_RBCM},
c965db44
TT
1168 RDIF_REG_DBG_SELECT, RDIF_REG_DBG_DWORD_ENABLE,
1169 RDIF_REG_DBG_SHIFT, RDIF_REG_DBG_FORCE_VALID,
1170 RDIF_REG_DBG_FORCE_FRAME,
1171 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 16
1172};
1173
1174static struct block_defs block_tdif_defs = {
be086e7c 1175 "tdif",
da090917
TT
1176 {true, true, true}, false, 0,
1177 {DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS, DBG_BUS_CLIENT_RBCS},
c965db44
TT
1178 TDIF_REG_DBG_SELECT, TDIF_REG_DBG_DWORD_ENABLE,
1179 TDIF_REG_DBG_SHIFT, TDIF_REG_DBG_FORCE_VALID,
1180 TDIF_REG_DBG_FORCE_FRAME,
1181 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 17
1182};
1183
1184static struct block_defs block_cdu_defs = {
be086e7c 1185 "cdu",
da090917
TT
1186 {true, true, true}, false, 0,
1187 {DBG_BUS_CLIENT_RBCF, DBG_BUS_CLIENT_RBCF, DBG_BUS_CLIENT_RBCF},
c965db44
TT
1188 CDU_REG_DBG_SELECT, CDU_REG_DBG_DWORD_ENABLE,
1189 CDU_REG_DBG_SHIFT, CDU_REG_DBG_FORCE_VALID,
1190 CDU_REG_DBG_FORCE_FRAME,
1191 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 23
1192};
1193
1194static struct block_defs block_ccfc_defs = {
be086e7c 1195 "ccfc",
da090917
TT
1196 {true, true, true}, false, 0,
1197 {DBG_BUS_CLIENT_RBCF, DBG_BUS_CLIENT_RBCF, DBG_BUS_CLIENT_RBCF},
c965db44
TT
1198 CCFC_REG_DBG_SELECT, CCFC_REG_DBG_DWORD_ENABLE,
1199 CCFC_REG_DBG_SHIFT, CCFC_REG_DBG_FORCE_VALID,
1200 CCFC_REG_DBG_FORCE_FRAME,
1201 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 24
1202};
1203
1204static struct block_defs block_tcfc_defs = {
be086e7c 1205 "tcfc",
da090917
TT
1206 {true, true, true}, false, 0,
1207 {DBG_BUS_CLIENT_RBCF, DBG_BUS_CLIENT_RBCF, DBG_BUS_CLIENT_RBCF},
c965db44
TT
1208 TCFC_REG_DBG_SELECT, TCFC_REG_DBG_DWORD_ENABLE,
1209 TCFC_REG_DBG_SHIFT, TCFC_REG_DBG_FORCE_VALID,
1210 TCFC_REG_DBG_FORCE_FRAME,
1211 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 25
1212};
1213
1214static struct block_defs block_igu_defs = {
be086e7c 1215 "igu",
da090917
TT
1216 {true, true, true}, false, 0,
1217 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
1218 IGU_REG_DBG_SELECT, IGU_REG_DBG_DWORD_ENABLE,
1219 IGU_REG_DBG_SHIFT, IGU_REG_DBG_FORCE_VALID,
1220 IGU_REG_DBG_FORCE_FRAME,
1221 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1, 27
1222};
1223
1224static struct block_defs block_cau_defs = {
be086e7c 1225 "cau",
da090917
TT
1226 {true, true, true}, false, 0,
1227 {DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP, DBG_BUS_CLIENT_RBCP},
c965db44
TT
1228 CAU_REG_DBG_SELECT, CAU_REG_DBG_DWORD_ENABLE,
1229 CAU_REG_DBG_SHIFT, CAU_REG_DBG_FORCE_VALID,
1230 CAU_REG_DBG_FORCE_FRAME,
1231 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 19
1232};
1233
a2e7699e 1234static struct block_defs block_rgfs_defs = {
da090917
TT
1235 "rgfs", {false, false, true}, false, 0,
1236 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
a2e7699e 1237 0, 0, 0, 0, 0,
da090917 1238 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 29
a2e7699e
TT
1239};
1240
1241static struct block_defs block_rgsrc_defs = {
da090917
TT
1242 "rgsrc",
1243 {false, false, true}, false, 0,
1244 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCH},
1245 RGSRC_REG_DBG_SELECT_E5, RGSRC_REG_DBG_DWORD_ENABLE_E5,
1246 RGSRC_REG_DBG_SHIFT_E5, RGSRC_REG_DBG_FORCE_VALID_E5,
1247 RGSRC_REG_DBG_FORCE_FRAME_E5,
1248 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
1249 30
a2e7699e
TT
1250};
1251
1252static struct block_defs block_tgfs_defs = {
da090917
TT
1253 "tgfs", {false, false, true}, false, 0,
1254 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
a2e7699e 1255 0, 0, 0, 0, 0,
da090917 1256 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_2, 30
a2e7699e
TT
1257};
1258
1259static struct block_defs block_tgsrc_defs = {
da090917
TT
1260 "tgsrc",
1261 {false, false, true}, false, 0,
1262 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCV},
1263 TGSRC_REG_DBG_SELECT_E5, TGSRC_REG_DBG_DWORD_ENABLE_E5,
1264 TGSRC_REG_DBG_SHIFT_E5, TGSRC_REG_DBG_FORCE_VALID_E5,
1265 TGSRC_REG_DBG_FORCE_FRAME_E5,
1266 true, true, DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
1267 31
a2e7699e
TT
1268};
1269
c965db44 1270static struct block_defs block_umac_defs = {
be086e7c 1271 "umac",
da090917
TT
1272 {true, true, true}, false, 0,
1273 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCZ,
1274 DBG_BUS_CLIENT_RBCZ},
21dd79e8
TT
1275 UMAC_REG_DBG_SELECT_K2_E5, UMAC_REG_DBG_DWORD_ENABLE_K2_E5,
1276 UMAC_REG_DBG_SHIFT_K2_E5, UMAC_REG_DBG_FORCE_VALID_K2_E5,
1277 UMAC_REG_DBG_FORCE_FRAME_K2_E5,
c965db44
TT
1278 true, false, DBG_RESET_REG_MISCS_PL_HV, 6
1279};
1280
1281static struct block_defs block_xmac_defs = {
da090917
TT
1282 "xmac", {true, false, false}, false, 0,
1283 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
1284 0, 0, 0, 0, 0,
1285 false, false, MAX_DBG_RESET_REGS, 0
1286};
1287
1288static struct block_defs block_dbg_defs = {
da090917
TT
1289 "dbg", {true, true, true}, false, 0,
1290 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
1291 0, 0, 0, 0, 0,
1292 true, true, DBG_RESET_REG_MISC_PL_PDA_VAUX, 3
1293};
1294
1295static struct block_defs block_nig_defs = {
be086e7c 1296 "nig",
da090917
TT
1297 {true, true, true}, false, 0,
1298 {DBG_BUS_CLIENT_RBCN, DBG_BUS_CLIENT_RBCN, DBG_BUS_CLIENT_RBCN},
c965db44
TT
1299 NIG_REG_DBG_SELECT, NIG_REG_DBG_DWORD_ENABLE,
1300 NIG_REG_DBG_SHIFT, NIG_REG_DBG_FORCE_VALID,
1301 NIG_REG_DBG_FORCE_FRAME,
1302 true, true, DBG_RESET_REG_MISC_PL_PDA_VAUX, 0
1303};
1304
1305static struct block_defs block_wol_defs = {
be086e7c 1306 "wol",
da090917
TT
1307 {false, true, true}, false, 0,
1308 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCZ, DBG_BUS_CLIENT_RBCZ},
21dd79e8
TT
1309 WOL_REG_DBG_SELECT_K2_E5, WOL_REG_DBG_DWORD_ENABLE_K2_E5,
1310 WOL_REG_DBG_SHIFT_K2_E5, WOL_REG_DBG_FORCE_VALID_K2_E5,
1311 WOL_REG_DBG_FORCE_FRAME_K2_E5,
c965db44
TT
1312 true, true, DBG_RESET_REG_MISC_PL_PDA_VAUX, 7
1313};
1314
1315static struct block_defs block_bmbn_defs = {
be086e7c 1316 "bmbn",
da090917
TT
1317 {false, true, true}, false, 0,
1318 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCB,
1319 DBG_BUS_CLIENT_RBCB},
21dd79e8
TT
1320 BMBN_REG_DBG_SELECT_K2_E5, BMBN_REG_DBG_DWORD_ENABLE_K2_E5,
1321 BMBN_REG_DBG_SHIFT_K2_E5, BMBN_REG_DBG_FORCE_VALID_K2_E5,
1322 BMBN_REG_DBG_FORCE_FRAME_K2_E5,
c965db44
TT
1323 false, false, MAX_DBG_RESET_REGS, 0
1324};
1325
1326static struct block_defs block_ipc_defs = {
da090917
TT
1327 "ipc", {true, true, true}, false, 0,
1328 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
1329 0, 0, 0, 0, 0,
1330 true, false, DBG_RESET_REG_MISCS_PL_UA, 8
1331};
1332
1333static struct block_defs block_nwm_defs = {
be086e7c 1334 "nwm",
da090917
TT
1335 {false, true, true}, false, 0,
1336 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCW, DBG_BUS_CLIENT_RBCW},
21dd79e8
TT
1337 NWM_REG_DBG_SELECT_K2_E5, NWM_REG_DBG_DWORD_ENABLE_K2_E5,
1338 NWM_REG_DBG_SHIFT_K2_E5, NWM_REG_DBG_FORCE_VALID_K2_E5,
1339 NWM_REG_DBG_FORCE_FRAME_K2_E5,
c965db44
TT
1340 true, false, DBG_RESET_REG_MISCS_PL_HV_2, 0
1341};
1342
1343static struct block_defs block_nws_defs = {
be086e7c 1344 "nws",
da090917
TT
1345 {false, true, true}, false, 0,
1346 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCW, DBG_BUS_CLIENT_RBCW},
21dd79e8
TT
1347 NWS_REG_DBG_SELECT_K2_E5, NWS_REG_DBG_DWORD_ENABLE_K2_E5,
1348 NWS_REG_DBG_SHIFT_K2_E5, NWS_REG_DBG_FORCE_VALID_K2_E5,
1349 NWS_REG_DBG_FORCE_FRAME_K2_E5,
c965db44
TT
1350 true, false, DBG_RESET_REG_MISCS_PL_HV, 12
1351};
1352
1353static struct block_defs block_ms_defs = {
be086e7c 1354 "ms",
da090917
TT
1355 {false, true, true}, false, 0,
1356 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCZ, DBG_BUS_CLIENT_RBCZ},
21dd79e8
TT
1357 MS_REG_DBG_SELECT_K2_E5, MS_REG_DBG_DWORD_ENABLE_K2_E5,
1358 MS_REG_DBG_SHIFT_K2_E5, MS_REG_DBG_FORCE_VALID_K2_E5,
1359 MS_REG_DBG_FORCE_FRAME_K2_E5,
c965db44
TT
1360 true, false, DBG_RESET_REG_MISCS_PL_HV, 13
1361};
1362
1363static struct block_defs block_phy_pcie_defs = {
be086e7c 1364 "phy_pcie",
da090917
TT
1365 {false, true, true}, false, 0,
1366 {MAX_DBG_BUS_CLIENTS, DBG_BUS_CLIENT_RBCH,
1367 DBG_BUS_CLIENT_RBCH},
21dd79e8
TT
1368 PCIE_REG_DBG_COMMON_SELECT_K2_E5,
1369 PCIE_REG_DBG_COMMON_DWORD_ENABLE_K2_E5,
1370 PCIE_REG_DBG_COMMON_SHIFT_K2_E5,
1371 PCIE_REG_DBG_COMMON_FORCE_VALID_K2_E5,
1372 PCIE_REG_DBG_COMMON_FORCE_FRAME_K2_E5,
c965db44
TT
1373 false, false, MAX_DBG_RESET_REGS, 0
1374};
1375
1376static struct block_defs block_led_defs = {
da090917
TT
1377 "led", {false, true, true}, false, 0,
1378 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
be086e7c
MY
1379 0, 0, 0, 0, 0,
1380 true, false, DBG_RESET_REG_MISCS_PL_HV, 14
1381};
1382
1383static struct block_defs block_avs_wrap_defs = {
da090917
TT
1384 "avs_wrap", {false, true, false}, false, 0,
1385 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
be086e7c
MY
1386 0, 0, 0, 0, 0,
1387 true, false, DBG_RESET_REG_MISCS_PL_UA, 11
1388};
1389
da090917
TT
1390static struct block_defs block_pxpreqbus_defs = {
1391 "pxpreqbus", {false, false, false}, false, 0,
1392 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
1393 0, 0, 0, 0, 0,
1394 false, false, MAX_DBG_RESET_REGS, 0
1395};
1396
c965db44 1397static struct block_defs block_misc_aeu_defs = {
da090917
TT
1398 "misc_aeu", {true, true, true}, false, 0,
1399 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
1400 0, 0, 0, 0, 0,
1401 false, false, MAX_DBG_RESET_REGS, 0
1402};
1403
1404static struct block_defs block_bar0_map_defs = {
da090917
TT
1405 "bar0_map", {true, true, true}, false, 0,
1406 {MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS, MAX_DBG_BUS_CLIENTS},
c965db44
TT
1407 0, 0, 0, 0, 0,
1408 false, false, MAX_DBG_RESET_REGS, 0
1409};
1410
1411static struct block_defs *s_block_defs[MAX_BLOCK_ID] = {
1412 &block_grc_defs,
1413 &block_miscs_defs,
1414 &block_misc_defs,
1415 &block_dbu_defs,
1416 &block_pglue_b_defs,
1417 &block_cnig_defs,
1418 &block_cpmu_defs,
1419 &block_ncsi_defs,
1420 &block_opte_defs,
1421 &block_bmb_defs,
1422 &block_pcie_defs,
1423 &block_mcp_defs,
1424 &block_mcp2_defs,
1425 &block_pswhst_defs,
1426 &block_pswhst2_defs,
1427 &block_pswrd_defs,
1428 &block_pswrd2_defs,
1429 &block_pswwr_defs,
1430 &block_pswwr2_defs,
1431 &block_pswrq_defs,
1432 &block_pswrq2_defs,
1433 &block_pglcs_defs,
1434 &block_dmae_defs,
1435 &block_ptu_defs,
1436 &block_tcm_defs,
1437 &block_mcm_defs,
1438 &block_ucm_defs,
1439 &block_xcm_defs,
1440 &block_ycm_defs,
1441 &block_pcm_defs,
1442 &block_qm_defs,
1443 &block_tm_defs,
1444 &block_dorq_defs,
1445 &block_brb_defs,
1446 &block_src_defs,
1447 &block_prs_defs,
1448 &block_tsdm_defs,
1449 &block_msdm_defs,
1450 &block_usdm_defs,
1451 &block_xsdm_defs,
1452 &block_ysdm_defs,
1453 &block_psdm_defs,
1454 &block_tsem_defs,
1455 &block_msem_defs,
1456 &block_usem_defs,
1457 &block_xsem_defs,
1458 &block_ysem_defs,
1459 &block_psem_defs,
1460 &block_rss_defs,
1461 &block_tmld_defs,
1462 &block_muld_defs,
1463 &block_yuld_defs,
1464 &block_xyld_defs,
7b6859fb
MY
1465 &block_ptld_defs,
1466 &block_ypld_defs,
c965db44
TT
1467 &block_prm_defs,
1468 &block_pbf_pb1_defs,
1469 &block_pbf_pb2_defs,
1470 &block_rpb_defs,
1471 &block_btb_defs,
1472 &block_pbf_defs,
1473 &block_rdif_defs,
1474 &block_tdif_defs,
1475 &block_cdu_defs,
1476 &block_ccfc_defs,
1477 &block_tcfc_defs,
1478 &block_igu_defs,
1479 &block_cau_defs,
7b6859fb
MY
1480 &block_rgfs_defs,
1481 &block_rgsrc_defs,
1482 &block_tgfs_defs,
1483 &block_tgsrc_defs,
c965db44
TT
1484 &block_umac_defs,
1485 &block_xmac_defs,
1486 &block_dbg_defs,
1487 &block_nig_defs,
1488 &block_wol_defs,
1489 &block_bmbn_defs,
1490 &block_ipc_defs,
1491 &block_nwm_defs,
1492 &block_nws_defs,
1493 &block_ms_defs,
1494 &block_phy_pcie_defs,
1495 &block_led_defs,
be086e7c 1496 &block_avs_wrap_defs,
da090917 1497 &block_pxpreqbus_defs,
c965db44
TT
1498 &block_misc_aeu_defs,
1499 &block_bar0_map_defs,
1500};
1501
1502static struct platform_defs s_platform_defs[] = {
da090917
TT
1503 {"asic", 1, 256, 32768},
1504 {"reserved", 0, 0, 0},
1505 {"reserved2", 0, 0, 0},
1506 {"reserved3", 0, 0, 0}
c965db44
TT
1507};
1508
1509static struct grc_param_defs s_grc_param_defs[] = {
7b6859fb 1510 /* DBG_GRC_PARAM_DUMP_TSTORM */
50bc60cb 1511 {{1, 1, 1}, 0, 1, false, false, 1, 1},
7b6859fb
MY
1512
1513 /* DBG_GRC_PARAM_DUMP_MSTORM */
50bc60cb 1514 {{1, 1, 1}, 0, 1, false, false, 1, 1},
7b6859fb
MY
1515
1516 /* DBG_GRC_PARAM_DUMP_USTORM */
50bc60cb 1517 {{1, 1, 1}, 0, 1, false, false, 1, 1},
7b6859fb
MY
1518
1519 /* DBG_GRC_PARAM_DUMP_XSTORM */
50bc60cb 1520 {{1, 1, 1}, 0, 1, false, false, 1, 1},
7b6859fb
MY
1521
1522 /* DBG_GRC_PARAM_DUMP_YSTORM */
50bc60cb 1523 {{1, 1, 1}, 0, 1, false, false, 1, 1},
7b6859fb
MY
1524
1525 /* DBG_GRC_PARAM_DUMP_PSTORM */
50bc60cb 1526 {{1, 1, 1}, 0, 1, false, false, 1, 1},
7b6859fb
MY
1527
1528 /* DBG_GRC_PARAM_DUMP_REGS */
50bc60cb 1529 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1530
1531 /* DBG_GRC_PARAM_DUMP_RAM */
50bc60cb 1532 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1533
1534 /* DBG_GRC_PARAM_DUMP_PBUF */
50bc60cb 1535 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1536
1537 /* DBG_GRC_PARAM_DUMP_IOR */
50bc60cb 1538 {{0, 0, 0}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1539
1540 /* DBG_GRC_PARAM_DUMP_VFC */
50bc60cb 1541 {{0, 0, 0}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1542
1543 /* DBG_GRC_PARAM_DUMP_CM_CTX */
50bc60cb 1544 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1545
1546 /* DBG_GRC_PARAM_DUMP_ILT */
50bc60cb 1547 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1548
1549 /* DBG_GRC_PARAM_DUMP_RSS */
50bc60cb 1550 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1551
1552 /* DBG_GRC_PARAM_DUMP_CAU */
50bc60cb 1553 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1554
1555 /* DBG_GRC_PARAM_DUMP_QM */
50bc60cb 1556 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1557
1558 /* DBG_GRC_PARAM_DUMP_MCP */
50bc60cb 1559 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb 1560
50bc60cb
MK
1561 /* DBG_GRC_PARAM_MCP_TRACE_META_SIZE */
1562 {{1, 1, 1}, 1, 0xffffffff, false, true, 0, 1},
7b6859fb
MY
1563
1564 /* DBG_GRC_PARAM_DUMP_CFC */
50bc60cb 1565 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1566
1567 /* DBG_GRC_PARAM_DUMP_IGU */
50bc60cb 1568 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1569
1570 /* DBG_GRC_PARAM_DUMP_BRB */
50bc60cb 1571 {{0, 0, 0}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1572
1573 /* DBG_GRC_PARAM_DUMP_BTB */
50bc60cb 1574 {{0, 0, 0}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1575
1576 /* DBG_GRC_PARAM_DUMP_BMB */
d52c89f1 1577 {{0, 0, 0}, 0, 1, false, false, 0, 0},
7b6859fb
MY
1578
1579 /* DBG_GRC_PARAM_DUMP_NIG */
50bc60cb 1580 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1581
1582 /* DBG_GRC_PARAM_DUMP_MULD */
50bc60cb 1583 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1584
1585 /* DBG_GRC_PARAM_DUMP_PRS */
50bc60cb 1586 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1587
1588 /* DBG_GRC_PARAM_DUMP_DMAE */
50bc60cb 1589 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1590
1591 /* DBG_GRC_PARAM_DUMP_TM */
50bc60cb 1592 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1593
1594 /* DBG_GRC_PARAM_DUMP_SDM */
50bc60cb 1595 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1596
1597 /* DBG_GRC_PARAM_DUMP_DIF */
50bc60cb 1598 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1599
1600 /* DBG_GRC_PARAM_DUMP_STATIC */
50bc60cb 1601 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1602
1603 /* DBG_GRC_PARAM_UNSTALL */
50bc60cb 1604 {{0, 0, 0}, 0, 1, false, false, 0, 0},
7b6859fb
MY
1605
1606 /* DBG_GRC_PARAM_NUM_LCIDS */
50bc60cb
MK
1607 {{MAX_LCIDS, MAX_LCIDS, MAX_LCIDS}, 1, MAX_LCIDS, false, false,
1608 MAX_LCIDS, MAX_LCIDS},
7b6859fb
MY
1609
1610 /* DBG_GRC_PARAM_NUM_LTIDS */
50bc60cb
MK
1611 {{MAX_LTIDS, MAX_LTIDS, MAX_LTIDS}, 1, MAX_LTIDS, false, false,
1612 MAX_LTIDS, MAX_LTIDS},
7b6859fb
MY
1613
1614 /* DBG_GRC_PARAM_EXCLUDE_ALL */
50bc60cb 1615 {{0, 0, 0}, 0, 1, true, false, 0, 0},
7b6859fb
MY
1616
1617 /* DBG_GRC_PARAM_CRASH */
50bc60cb 1618 {{0, 0, 0}, 0, 1, true, false, 0, 0},
7b6859fb
MY
1619
1620 /* DBG_GRC_PARAM_PARITY_SAFE */
50bc60cb 1621 {{0, 0, 0}, 0, 1, false, false, 1, 0},
7b6859fb
MY
1622
1623 /* DBG_GRC_PARAM_DUMP_CM */
50bc60cb 1624 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1625
1626 /* DBG_GRC_PARAM_DUMP_PHY */
50bc60cb 1627 {{1, 1, 1}, 0, 1, false, false, 0, 1},
7b6859fb
MY
1628
1629 /* DBG_GRC_PARAM_NO_MCP */
50bc60cb 1630 {{0, 0, 0}, 0, 1, false, false, 0, 0},
7b6859fb
MY
1631
1632 /* DBG_GRC_PARAM_NO_FW_VER */
50bc60cb 1633 {{0, 0, 0}, 0, 1, false, false, 0, 0}
c965db44
TT
1634};
1635
1636static struct rss_mem_defs s_rss_mem_defs[] = {
da090917
TT
1637 { "rss_mem_cid", "rss_cid", 0, 32,
1638 {256, 320, 512} },
7b6859fb 1639
da090917
TT
1640 { "rss_mem_key_msb", "rss_key", 1024, 256,
1641 {128, 208, 257} },
7b6859fb 1642
da090917
TT
1643 { "rss_mem_key_lsb", "rss_key", 2048, 64,
1644 {128, 208, 257} },
7b6859fb 1645
da090917
TT
1646 { "rss_mem_info", "rss_info", 3072, 16,
1647 {128, 208, 256} },
7b6859fb 1648
da090917
TT
1649 { "rss_mem_ind", "rss_ind", 4096, 16,
1650 {16384, 26624, 32768} }
c965db44
TT
1651};
1652
1653static struct vfc_ram_defs s_vfc_ram_defs[] = {
1654 {"vfc_ram_tt1", "vfc_ram", 0, 512},
1655 {"vfc_ram_mtt2", "vfc_ram", 512, 128},
1656 {"vfc_ram_stt2", "vfc_ram", 640, 32},
1657 {"vfc_ram_ro_vect", "vfc_ram", 672, 32}
1658};
1659
1660static struct big_ram_defs s_big_ram_defs[] = {
1661 { "BRB", MEM_GROUP_BRB_MEM, MEM_GROUP_BRB_RAM, DBG_GRC_PARAM_DUMP_BRB,
1662 BRB_REG_BIG_RAM_ADDRESS, BRB_REG_BIG_RAM_DATA,
da090917
TT
1663 MISC_REG_BLOCK_256B_EN, {0, 0, 0},
1664 {153600, 180224, 282624} },
7b6859fb 1665
c965db44
TT
1666 { "BTB", MEM_GROUP_BTB_MEM, MEM_GROUP_BTB_RAM, DBG_GRC_PARAM_DUMP_BTB,
1667 BTB_REG_BIG_RAM_ADDRESS, BTB_REG_BIG_RAM_DATA,
da090917
TT
1668 MISC_REG_BLOCK_256B_EN, {0, 1, 1},
1669 {92160, 117760, 168960} },
7b6859fb 1670
c965db44
TT
1671 { "BMB", MEM_GROUP_BMB_MEM, MEM_GROUP_BMB_RAM, DBG_GRC_PARAM_DUMP_BMB,
1672 BMB_REG_BIG_RAM_ADDRESS, BMB_REG_BIG_RAM_DATA,
da090917
TT
1673 MISCS_REG_BLOCK_256B_EN, {0, 0, 0},
1674 {36864, 36864, 36864} }
c965db44
TT
1675};
1676
1677static struct reset_reg_defs s_reset_regs_defs[] = {
7b6859fb 1678 /* DBG_RESET_REG_MISCS_PL_UA */
da090917
TT
1679 { MISCS_REG_RESET_PL_UA,
1680 {true, true, true}, {0x0, 0x0, 0x0} },
7b6859fb
MY
1681
1682 /* DBG_RESET_REG_MISCS_PL_HV */
da090917
TT
1683 { MISCS_REG_RESET_PL_HV,
1684 {true, true, true}, {0x0, 0x400, 0x600} },
7b6859fb
MY
1685
1686 /* DBG_RESET_REG_MISCS_PL_HV_2 */
da090917
TT
1687 { MISCS_REG_RESET_PL_HV_2_K2_E5,
1688 {false, true, true}, {0x0, 0x0, 0x0} },
7b6859fb
MY
1689
1690 /* DBG_RESET_REG_MISC_PL_UA */
da090917
TT
1691 { MISC_REG_RESET_PL_UA,
1692 {true, true, true}, {0x0, 0x0, 0x0} },
7b6859fb
MY
1693
1694 /* DBG_RESET_REG_MISC_PL_HV */
da090917
TT
1695 { MISC_REG_RESET_PL_HV,
1696 {true, true, true}, {0x0, 0x0, 0x0} },
7b6859fb
MY
1697
1698 /* DBG_RESET_REG_MISC_PL_PDA_VMAIN_1 */
da090917
TT
1699 { MISC_REG_RESET_PL_PDA_VMAIN_1,
1700 {true, true, true}, {0x4404040, 0x4404040, 0x404040} },
7b6859fb
MY
1701
1702 /* DBG_RESET_REG_MISC_PL_PDA_VMAIN_2 */
da090917
TT
1703 { MISC_REG_RESET_PL_PDA_VMAIN_2,
1704 {true, true, true}, {0x7, 0x7c00007, 0x5c08007} },
7b6859fb
MY
1705
1706 /* DBG_RESET_REG_MISC_PL_PDA_VAUX */
da090917
TT
1707 { MISC_REG_RESET_PL_PDA_VAUX,
1708 {true, true, true}, {0x2, 0x2, 0x2} },
c965db44
TT
1709};
1710
1711static struct phy_defs s_phy_defs[] = {
7b6859fb 1712 {"nw_phy", NWS_REG_NWS_CMU_K2,
21dd79e8
TT
1713 PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_7_0_K2_E5,
1714 PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_15_8_K2_E5,
1715 PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_7_0_K2_E5,
1716 PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_11_8_K2_E5},
1717 {"sgmii_phy", MS_REG_MS_CMU_K2_E5,
1718 PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X132_K2_E5,
1719 PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X133_K2_E5,
1720 PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X130_K2_E5,
1721 PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X131_K2_E5},
1722 {"pcie_phy0", PHY_PCIE_REG_PHY0_K2_E5,
1723 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X132_K2_E5,
1724 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X133_K2_E5,
1725 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X130_K2_E5,
1726 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X131_K2_E5},
1727 {"pcie_phy1", PHY_PCIE_REG_PHY1_K2_E5,
1728 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X132_K2_E5,
1729 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X133_K2_E5,
1730 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X130_K2_E5,
1731 PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X131_K2_E5},
c965db44
TT
1732};
1733
d52c89f1
MK
1734static struct split_type_defs s_split_type_defs[] = {
1735 /* SPLIT_TYPE_NONE */
1736 {"eng"},
1737
1738 /* SPLIT_TYPE_PORT */
1739 {"port"},
1740
1741 /* SPLIT_TYPE_PF */
1742 {"pf"},
1743
1744 /* SPLIT_TYPE_PORT_PF */
1745 {"port"},
1746
1747 /* SPLIT_TYPE_VF */
1748 {"vf"}
1749};
1750
c965db44
TT
1751/**************************** Private Functions ******************************/
1752
1753/* Reads and returns a single dword from the specified unaligned buffer */
1754static u32 qed_read_unaligned_dword(u8 *buf)
1755{
1756 u32 dword;
1757
1758 memcpy((u8 *)&dword, buf, sizeof(dword));
1759 return dword;
1760}
1761
be086e7c
MY
1762/* Returns the value of the specified GRC param */
1763static u32 qed_grc_get_param(struct qed_hwfn *p_hwfn,
1764 enum dbg_grc_params grc_param)
1765{
1766 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
1767
1768 return dev_data->grc.param_val[grc_param];
1769}
1770
1771/* Initializes the GRC parameters */
1772static void qed_dbg_grc_init_params(struct qed_hwfn *p_hwfn)
1773{
1774 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
1775
1776 if (!dev_data->grc.params_initialized) {
1777 qed_dbg_grc_set_params_default(p_hwfn);
1778 dev_data->grc.params_initialized = 1;
1779 }
1780}
1781
c965db44
TT
1782/* Initializes debug data for the specified device */
1783static enum dbg_status qed_dbg_dev_init(struct qed_hwfn *p_hwfn,
1784 struct qed_ptt *p_ptt)
1785{
1786 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
d52c89f1 1787 u8 num_pfs = 0, max_pfs_per_port = 0;
c965db44
TT
1788
1789 if (dev_data->initialized)
1790 return DBG_STATUS_OK;
1791
d52c89f1 1792 /* Set chip */
c965db44
TT
1793 if (QED_IS_K2(p_hwfn->cdev)) {
1794 dev_data->chip_id = CHIP_K2;
1795 dev_data->mode_enable[MODE_K2] = 1;
d52c89f1
MK
1796 dev_data->num_vfs = MAX_NUM_VFS_K2;
1797 num_pfs = MAX_NUM_PFS_K2;
1798 max_pfs_per_port = MAX_NUM_PFS_K2 / 2;
c965db44 1799 } else if (QED_IS_BB_B0(p_hwfn->cdev)) {
7b6859fb 1800 dev_data->chip_id = CHIP_BB;
9c79ddaa 1801 dev_data->mode_enable[MODE_BB] = 1;
d52c89f1
MK
1802 dev_data->num_vfs = MAX_NUM_VFS_BB;
1803 num_pfs = MAX_NUM_PFS_BB;
1804 max_pfs_per_port = MAX_NUM_PFS_BB;
c965db44
TT
1805 } else {
1806 return DBG_STATUS_UNKNOWN_CHIP;
1807 }
1808
d52c89f1 1809 /* Set platofrm */
c965db44
TT
1810 dev_data->platform_id = PLATFORM_ASIC;
1811 dev_data->mode_enable[MODE_ASIC] = 1;
be086e7c 1812
d52c89f1
MK
1813 /* Set port mode */
1814 switch (qed_rd(p_hwfn, p_ptt, MISC_REG_PORT_MODE)) {
1815 case 0:
1816 dev_data->mode_enable[MODE_PORTS_PER_ENG_1] = 1;
1817 break;
1818 case 1:
1819 dev_data->mode_enable[MODE_PORTS_PER_ENG_2] = 1;
1820 break;
1821 case 2:
1822 dev_data->mode_enable[MODE_PORTS_PER_ENG_4] = 1;
1823 break;
1824 }
1825
1826 /* Set 100G mode */
1827 if (dev_data->chip_id == CHIP_BB &&
1828 qed_rd(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB) == 2)
1829 dev_data->mode_enable[MODE_100G] = 1;
1830
1831 /* Set number of ports */
1832 if (dev_data->mode_enable[MODE_PORTS_PER_ENG_1] ||
1833 dev_data->mode_enable[MODE_100G])
1834 dev_data->num_ports = 1;
1835 else if (dev_data->mode_enable[MODE_PORTS_PER_ENG_2])
1836 dev_data->num_ports = 2;
1837 else if (dev_data->mode_enable[MODE_PORTS_PER_ENG_4])
1838 dev_data->num_ports = 4;
1839
1840 /* Set number of PFs per port */
1841 dev_data->num_pfs_per_port = min_t(u32,
1842 num_pfs / dev_data->num_ports,
1843 max_pfs_per_port);
1844
be086e7c
MY
1845 /* Initializes the GRC parameters */
1846 qed_dbg_grc_init_params(p_hwfn);
1847
da090917 1848 dev_data->use_dmae = true;
da090917 1849 dev_data->initialized = 1;
7b6859fb 1850
c965db44
TT
1851 return DBG_STATUS_OK;
1852}
1853
7b6859fb
MY
1854static struct dbg_bus_block *get_dbg_bus_block_desc(struct qed_hwfn *p_hwfn,
1855 enum block_id block_id)
1856{
1857 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
1858
1859 return (struct dbg_bus_block *)&dbg_bus_blocks[block_id *
1860 MAX_CHIP_IDS +
1861 dev_data->chip_id];
1862}
1863
c965db44
TT
1864/* Reads the FW info structure for the specified Storm from the chip,
1865 * and writes it to the specified fw_info pointer.
1866 */
d52c89f1
MK
1867static void qed_read_storm_fw_info(struct qed_hwfn *p_hwfn,
1868 struct qed_ptt *p_ptt,
1869 u8 storm_id, struct fw_info *fw_info)
c965db44 1870{
7b6859fb 1871 struct storm_defs *storm = &s_storm_defs[storm_id];
c965db44 1872 struct fw_info_location fw_info_location;
7b6859fb 1873 u32 addr, i, *dest;
c965db44
TT
1874
1875 memset(&fw_info_location, 0, sizeof(fw_info_location));
1876 memset(fw_info, 0, sizeof(*fw_info));
7b6859fb
MY
1877
1878 /* Read first the address that points to fw_info location.
1879 * The address is located in the last line of the Storm RAM.
1880 */
1881 addr = storm->sem_fast_mem_addr + SEM_FAST_REG_INT_RAM +
21dd79e8 1882 DWORDS_TO_BYTES(SEM_FAST_REG_INT_RAM_SIZE_BB_K2) -
7b6859fb
MY
1883 sizeof(fw_info_location);
1884 dest = (u32 *)&fw_info_location;
1885
c965db44
TT
1886 for (i = 0; i < BYTES_TO_DWORDS(sizeof(fw_info_location));
1887 i++, addr += BYTES_IN_DWORD)
1888 dest[i] = qed_rd(p_hwfn, p_ptt, addr);
7b6859fb
MY
1889
1890 /* Read FW version info from Storm RAM */
c965db44
TT
1891 if (fw_info_location.size > 0 && fw_info_location.size <=
1892 sizeof(*fw_info)) {
c965db44
TT
1893 addr = fw_info_location.grc_addr;
1894 dest = (u32 *)fw_info;
1895 for (i = 0; i < BYTES_TO_DWORDS(fw_info_location.size);
1896 i++, addr += BYTES_IN_DWORD)
1897 dest[i] = qed_rd(p_hwfn, p_ptt, addr);
1898 }
1899}
1900
7b6859fb
MY
1901/* Dumps the specified string to the specified buffer.
1902 * Returns the dumped size in bytes.
c965db44
TT
1903 */
1904static u32 qed_dump_str(char *dump_buf, bool dump, const char *str)
1905{
1906 if (dump)
1907 strcpy(dump_buf, str);
7b6859fb 1908
c965db44
TT
1909 return (u32)strlen(str) + 1;
1910}
1911
7b6859fb
MY
1912/* Dumps zeros to align the specified buffer to dwords.
1913 * Returns the dumped size in bytes.
c965db44
TT
1914 */
1915static u32 qed_dump_align(char *dump_buf, bool dump, u32 byte_offset)
1916{
7b6859fb 1917 u8 offset_in_dword, align_size;
c965db44 1918
7b6859fb 1919 offset_in_dword = (u8)(byte_offset & 0x3);
c965db44
TT
1920 align_size = offset_in_dword ? BYTES_IN_DWORD - offset_in_dword : 0;
1921
1922 if (dump && align_size)
1923 memset(dump_buf, 0, align_size);
7b6859fb 1924
c965db44
TT
1925 return align_size;
1926}
1927
1928/* Writes the specified string param to the specified buffer.
1929 * Returns the dumped size in dwords.
1930 */
1931static u32 qed_dump_str_param(u32 *dump_buf,
1932 bool dump,
1933 const char *param_name, const char *param_val)
1934{
1935 char *char_buf = (char *)dump_buf;
1936 u32 offset = 0;
1937
1938 /* Dump param name */
1939 offset += qed_dump_str(char_buf + offset, dump, param_name);
1940
1941 /* Indicate a string param value */
1942 if (dump)
1943 *(char_buf + offset) = 1;
1944 offset++;
1945
1946 /* Dump param value */
1947 offset += qed_dump_str(char_buf + offset, dump, param_val);
1948
1949 /* Align buffer to next dword */
1950 offset += qed_dump_align(char_buf + offset, dump, offset);
7b6859fb 1951
c965db44
TT
1952 return BYTES_TO_DWORDS(offset);
1953}
1954
1955/* Writes the specified numeric param to the specified buffer.
1956 * Returns the dumped size in dwords.
1957 */
1958static u32 qed_dump_num_param(u32 *dump_buf,
1959 bool dump, const char *param_name, u32 param_val)
1960{
1961 char *char_buf = (char *)dump_buf;
1962 u32 offset = 0;
1963
1964 /* Dump param name */
1965 offset += qed_dump_str(char_buf + offset, dump, param_name);
1966
1967 /* Indicate a numeric param value */
1968 if (dump)
1969 *(char_buf + offset) = 0;
1970 offset++;
1971
1972 /* Align buffer to next dword */
1973 offset += qed_dump_align(char_buf + offset, dump, offset);
1974
1975 /* Dump param value (and change offset from bytes to dwords) */
1976 offset = BYTES_TO_DWORDS(offset);
1977 if (dump)
1978 *(dump_buf + offset) = param_val;
1979 offset++;
7b6859fb 1980
c965db44
TT
1981 return offset;
1982}
1983
1984/* Reads the FW version and writes it as a param to the specified buffer.
1985 * Returns the dumped size in dwords.
1986 */
1987static u32 qed_dump_fw_ver_param(struct qed_hwfn *p_hwfn,
1988 struct qed_ptt *p_ptt,
1989 u32 *dump_buf, bool dump)
1990{
c965db44
TT
1991 char fw_ver_str[16] = EMPTY_FW_VERSION_STR;
1992 char fw_img_str[16] = EMPTY_FW_IMAGE_STR;
1993 struct fw_info fw_info = { {0}, {0} };
c965db44
TT
1994 u32 offset = 0;
1995
be086e7c 1996 if (dump && !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_FW_VER)) {
d52c89f1
MK
1997 /* Read FW info from chip */
1998 qed_read_fw_info(p_hwfn, p_ptt, &fw_info);
1999
2000 /* Create FW version/image strings */
2001 if (snprintf(fw_ver_str, sizeof(fw_ver_str),
2002 "%d_%d_%d_%d", fw_info.ver.num.major,
2003 fw_info.ver.num.minor, fw_info.ver.num.rev,
2004 fw_info.ver.num.eng) < 0)
2005 DP_NOTICE(p_hwfn,
2006 "Unexpected debug error: invalid FW version string\n");
2007 switch (fw_info.ver.image_id) {
2008 case FW_IMG_MAIN:
2009 strcpy(fw_img_str, "main");
2010 break;
2011 default:
2012 strcpy(fw_img_str, "unknown");
2013 break;
c965db44
TT
2014 }
2015 }
2016
2017 /* Dump FW version, image and timestamp */
2018 offset += qed_dump_str_param(dump_buf + offset,
2019 dump, "fw-version", fw_ver_str);
2020 offset += qed_dump_str_param(dump_buf + offset,
2021 dump, "fw-image", fw_img_str);
2022 offset += qed_dump_num_param(dump_buf + offset,
2023 dump,
2024 "fw-timestamp", fw_info.ver.timestamp);
7b6859fb 2025
c965db44
TT
2026 return offset;
2027}
2028
2029/* Reads the MFW version and writes it as a param to the specified buffer.
2030 * Returns the dumped size in dwords.
2031 */
2032static u32 qed_dump_mfw_ver_param(struct qed_hwfn *p_hwfn,
2033 struct qed_ptt *p_ptt,
2034 u32 *dump_buf, bool dump)
2035{
2036 char mfw_ver_str[16] = EMPTY_FW_VERSION_STR;
2037
7b6859fb
MY
2038 if (dump &&
2039 !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_FW_VER)) {
c965db44
TT
2040 u32 global_section_offsize, global_section_addr, mfw_ver;
2041 u32 public_data_addr, global_section_offsize_addr;
c965db44 2042
7b6859fb
MY
2043 /* Find MCP public data GRC address. Needs to be ORed with
2044 * MCP_REG_SCRATCH due to a HW bug.
c965db44 2045 */
7b6859fb
MY
2046 public_data_addr = qed_rd(p_hwfn,
2047 p_ptt,
c965db44 2048 MISC_REG_SHARED_MEM_ADDR) |
7b6859fb 2049 MCP_REG_SCRATCH;
c965db44
TT
2050
2051 /* Find MCP public global section offset */
2052 global_section_offsize_addr = public_data_addr +
2053 offsetof(struct mcp_public_data,
2054 sections) +
2055 sizeof(offsize_t) * PUBLIC_GLOBAL;
2056 global_section_offsize = qed_rd(p_hwfn, p_ptt,
2057 global_section_offsize_addr);
7b6859fb
MY
2058 global_section_addr =
2059 MCP_REG_SCRATCH +
2060 (global_section_offsize & OFFSIZE_OFFSET_MASK) * 4;
c965db44
TT
2061
2062 /* Read MFW version from MCP public global section */
2063 mfw_ver = qed_rd(p_hwfn, p_ptt,
2064 global_section_addr +
2065 offsetof(struct public_global, mfw_ver));
2066
2067 /* Dump MFW version param */
7b6859fb
MY
2068 if (snprintf(mfw_ver_str, sizeof(mfw_ver_str), "%d_%d_%d_%d",
2069 (u8)(mfw_ver >> 24), (u8)(mfw_ver >> 16),
2070 (u8)(mfw_ver >> 8), (u8)mfw_ver) < 0)
c965db44
TT
2071 DP_NOTICE(p_hwfn,
2072 "Unexpected debug error: invalid MFW version string\n");
2073 }
2074
2075 return qed_dump_str_param(dump_buf, dump, "mfw-version", mfw_ver_str);
2076}
2077
2078/* Writes a section header to the specified buffer.
2079 * Returns the dumped size in dwords.
2080 */
2081static u32 qed_dump_section_hdr(u32 *dump_buf,
2082 bool dump, const char *name, u32 num_params)
2083{
2084 return qed_dump_num_param(dump_buf, dump, name, num_params);
2085}
2086
2087/* Writes the common global params to the specified buffer.
2088 * Returns the dumped size in dwords.
2089 */
2090static u32 qed_dump_common_global_params(struct qed_hwfn *p_hwfn,
2091 struct qed_ptt *p_ptt,
2092 u32 *dump_buf,
2093 bool dump,
2094 u8 num_specific_global_params)
2095{
2096 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2097 u32 offset = 0;
7b6859fb 2098 u8 num_params;
c965db44 2099
7b6859fb
MY
2100 /* Dump global params section header */
2101 num_params = NUM_COMMON_GLOBAL_PARAMS + num_specific_global_params;
c965db44 2102 offset += qed_dump_section_hdr(dump_buf + offset,
be086e7c 2103 dump, "global_params", num_params);
c965db44
TT
2104
2105 /* Store params */
2106 offset += qed_dump_fw_ver_param(p_hwfn, p_ptt, dump_buf + offset, dump);
2107 offset += qed_dump_mfw_ver_param(p_hwfn,
2108 p_ptt, dump_buf + offset, dump);
2109 offset += qed_dump_num_param(dump_buf + offset,
2110 dump, "tools-version", TOOLS_VERSION);
2111 offset += qed_dump_str_param(dump_buf + offset,
2112 dump,
2113 "chip",
2114 s_chip_defs[dev_data->chip_id].name);
2115 offset += qed_dump_str_param(dump_buf + offset,
2116 dump,
2117 "platform",
2118 s_platform_defs[dev_data->platform_id].
2119 name);
2120 offset +=
2121 qed_dump_num_param(dump_buf + offset, dump, "pci-func",
2122 p_hwfn->abs_pf_id);
7b6859fb 2123
c965db44
TT
2124 return offset;
2125}
2126
7b6859fb
MY
2127/* Writes the "last" section (including CRC) to the specified buffer at the
2128 * given offset. Returns the dumped size in dwords.
c965db44 2129 */
da090917 2130static u32 qed_dump_last_section(u32 *dump_buf, u32 offset, bool dump)
c965db44 2131{
7b6859fb 2132 u32 start_offset = offset;
c965db44
TT
2133
2134 /* Dump CRC section header */
2135 offset += qed_dump_section_hdr(dump_buf + offset, dump, "last", 0);
2136
7b6859fb 2137 /* Calculate CRC32 and add it to the dword after the "last" section */
c965db44 2138 if (dump)
7b6859fb
MY
2139 *(dump_buf + offset) = ~crc32(0xffffffff,
2140 (u8 *)dump_buf,
c965db44 2141 DWORDS_TO_BYTES(offset));
7b6859fb 2142
c965db44 2143 offset++;
7b6859fb 2144
c965db44
TT
2145 return offset - start_offset;
2146}
2147
2148/* Update blocks reset state */
2149static void qed_update_blocks_reset_state(struct qed_hwfn *p_hwfn,
2150 struct qed_ptt *p_ptt)
2151{
2152 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2153 u32 reg_val[MAX_DBG_RESET_REGS] = { 0 };
2154 u32 i;
2155
2156 /* Read reset registers */
2157 for (i = 0; i < MAX_DBG_RESET_REGS; i++)
2158 if (s_reset_regs_defs[i].exists[dev_data->chip_id])
2159 reg_val[i] = qed_rd(p_hwfn,
2160 p_ptt, s_reset_regs_defs[i].addr);
2161
2162 /* Check if blocks are in reset */
7b6859fb
MY
2163 for (i = 0; i < MAX_BLOCK_ID; i++) {
2164 struct block_defs *block = s_block_defs[i];
2165
2166 dev_data->block_in_reset[i] = block->has_reset_bit &&
2167 !(reg_val[block->reset_reg] & BIT(block->reset_bit_offset));
2168 }
c965db44
TT
2169}
2170
2171/* Enable / disable the Debug block */
2172static void qed_bus_enable_dbg_block(struct qed_hwfn *p_hwfn,
2173 struct qed_ptt *p_ptt, bool enable)
2174{
2175 qed_wr(p_hwfn, p_ptt, DBG_REG_DBG_BLOCK_ON, enable ? 1 : 0);
2176}
2177
2178/* Resets the Debug block */
2179static void qed_bus_reset_dbg_block(struct qed_hwfn *p_hwfn,
2180 struct qed_ptt *p_ptt)
2181{
2182 u32 dbg_reset_reg_addr, old_reset_reg_val, new_reset_reg_val;
7b6859fb 2183 struct block_defs *dbg_block = s_block_defs[BLOCK_DBG];
c965db44 2184
7b6859fb 2185 dbg_reset_reg_addr = s_reset_regs_defs[dbg_block->reset_reg].addr;
c965db44 2186 old_reset_reg_val = qed_rd(p_hwfn, p_ptt, dbg_reset_reg_addr);
7b6859fb
MY
2187 new_reset_reg_val =
2188 old_reset_reg_val & ~BIT(dbg_block->reset_bit_offset);
c965db44
TT
2189
2190 qed_wr(p_hwfn, p_ptt, dbg_reset_reg_addr, new_reset_reg_val);
2191 qed_wr(p_hwfn, p_ptt, dbg_reset_reg_addr, old_reset_reg_val);
2192}
2193
2194static void qed_bus_set_framing_mode(struct qed_hwfn *p_hwfn,
2195 struct qed_ptt *p_ptt,
2196 enum dbg_bus_frame_modes mode)
2197{
2198 qed_wr(p_hwfn, p_ptt, DBG_REG_FRAMING_MODE, (u8)mode);
2199}
2200
7b6859fb
MY
2201/* Enable / disable Debug Bus clients according to the specified mask
2202 * (1 = enable, 0 = disable).
c965db44
TT
2203 */
2204static void qed_bus_enable_clients(struct qed_hwfn *p_hwfn,
2205 struct qed_ptt *p_ptt, u32 client_mask)
2206{
2207 qed_wr(p_hwfn, p_ptt, DBG_REG_CLIENT_ENABLE, client_mask);
2208}
2209
2210static bool qed_is_mode_match(struct qed_hwfn *p_hwfn, u16 *modes_buf_offset)
2211{
c965db44 2212 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
c965db44 2213 bool arg1, arg2;
7b6859fb
MY
2214 const u32 *ptr;
2215 u8 tree_val;
2216
2217 /* Get next element from modes tree buffer */
2218 ptr = s_dbg_arrays[BIN_BUF_DBG_MODE_TREE].ptr;
2219 tree_val = ((u8 *)ptr)[(*modes_buf_offset)++];
c965db44
TT
2220
2221 switch (tree_val) {
2222 case INIT_MODE_OP_NOT:
2223 return !qed_is_mode_match(p_hwfn, modes_buf_offset);
2224 case INIT_MODE_OP_OR:
2225 case INIT_MODE_OP_AND:
2226 arg1 = qed_is_mode_match(p_hwfn, modes_buf_offset);
2227 arg2 = qed_is_mode_match(p_hwfn, modes_buf_offset);
2228 return (tree_val == INIT_MODE_OP_OR) ? (arg1 ||
2229 arg2) : (arg1 && arg2);
2230 default:
2231 return dev_data->mode_enable[tree_val - MAX_INIT_MODE_OPS] > 0;
2232 }
2233}
2234
c965db44
TT
2235/* Returns true if the specified entity (indicated by GRC param) should be
2236 * included in the dump, false otherwise.
2237 */
2238static bool qed_grc_is_included(struct qed_hwfn *p_hwfn,
2239 enum dbg_grc_params grc_param)
2240{
2241 return qed_grc_get_param(p_hwfn, grc_param) > 0;
2242}
2243
2244/* Returns true of the specified Storm should be included in the dump, false
2245 * otherwise.
2246 */
2247static bool qed_grc_is_storm_included(struct qed_hwfn *p_hwfn,
2248 enum dbg_storms storm)
2249{
2250 return qed_grc_get_param(p_hwfn, (enum dbg_grc_params)storm) > 0;
2251}
2252
2253/* Returns true if the specified memory should be included in the dump, false
2254 * otherwise.
2255 */
2256static bool qed_grc_is_mem_included(struct qed_hwfn *p_hwfn,
2257 enum block_id block_id, u8 mem_group_id)
2258{
7b6859fb 2259 struct block_defs *block = s_block_defs[block_id];
c965db44
TT
2260 u8 i;
2261
2262 /* Check Storm match */
7b6859fb 2263 if (block->associated_to_storm &&
c965db44 2264 !qed_grc_is_storm_included(p_hwfn,
7b6859fb 2265 (enum dbg_storms)block->storm_id))
c965db44
TT
2266 return false;
2267
7b6859fb
MY
2268 for (i = 0; i < NUM_BIG_RAM_TYPES; i++) {
2269 struct big_ram_defs *big_ram = &s_big_ram_defs[i];
2270
2271 if (mem_group_id == big_ram->mem_group_id ||
2272 mem_group_id == big_ram->ram_mem_group_id)
2273 return qed_grc_is_included(p_hwfn, big_ram->grc_param);
2274 }
2275
2276 switch (mem_group_id) {
2277 case MEM_GROUP_PXP_ILT:
2278 case MEM_GROUP_PXP_MEM:
c965db44 2279 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_PXP);
7b6859fb 2280 case MEM_GROUP_RAM:
c965db44 2281 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_RAM);
7b6859fb 2282 case MEM_GROUP_PBUF:
c965db44 2283 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_PBUF);
7b6859fb
MY
2284 case MEM_GROUP_CAU_MEM:
2285 case MEM_GROUP_CAU_SB:
2286 case MEM_GROUP_CAU_PI:
c965db44 2287 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CAU);
7b6859fb 2288 case MEM_GROUP_QM_MEM:
c965db44 2289 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_QM);
7b6859fb
MY
2290 case MEM_GROUP_CFC_MEM:
2291 case MEM_GROUP_CONN_CFC_MEM:
2292 case MEM_GROUP_TASK_CFC_MEM:
da090917
TT
2293 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CFC) ||
2294 qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CM_CTX);
7b6859fb
MY
2295 case MEM_GROUP_IGU_MEM:
2296 case MEM_GROUP_IGU_MSIX:
c965db44 2297 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_IGU);
7b6859fb 2298 case MEM_GROUP_MULD_MEM:
c965db44 2299 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_MULD);
7b6859fb 2300 case MEM_GROUP_PRS_MEM:
c965db44 2301 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_PRS);
7b6859fb 2302 case MEM_GROUP_DMAE_MEM:
c965db44 2303 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_DMAE);
7b6859fb 2304 case MEM_GROUP_TM_MEM:
c965db44 2305 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_TM);
7b6859fb 2306 case MEM_GROUP_SDM_MEM:
c965db44 2307 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_SDM);
7b6859fb
MY
2308 case MEM_GROUP_TDIF_CTX:
2309 case MEM_GROUP_RDIF_CTX:
c965db44 2310 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_DIF);
7b6859fb 2311 case MEM_GROUP_CM_MEM:
c965db44 2312 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CM);
7b6859fb 2313 case MEM_GROUP_IOR:
c965db44 2314 return qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_IOR);
7b6859fb
MY
2315 default:
2316 return true;
2317 }
c965db44
TT
2318}
2319
2320/* Stalls all Storms */
2321static void qed_grc_stall_storms(struct qed_hwfn *p_hwfn,
2322 struct qed_ptt *p_ptt, bool stall)
2323{
7b6859fb 2324 u32 reg_addr;
c965db44
TT
2325 u8 storm_id;
2326
2327 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
7b6859fb
MY
2328 if (!qed_grc_is_storm_included(p_hwfn,
2329 (enum dbg_storms)storm_id))
2330 continue;
c965db44 2331
7b6859fb
MY
2332 reg_addr = s_storm_defs[storm_id].sem_fast_mem_addr +
2333 SEM_FAST_REG_STALL_0_BB_K2;
2334 qed_wr(p_hwfn, p_ptt, reg_addr, stall ? 1 : 0);
c965db44
TT
2335 }
2336
2337 msleep(STALL_DELAY_MS);
2338}
2339
2340/* Takes all blocks out of reset */
2341static void qed_grc_unreset_blocks(struct qed_hwfn *p_hwfn,
2342 struct qed_ptt *p_ptt)
2343{
2344 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2345 u32 reg_val[MAX_DBG_RESET_REGS] = { 0 };
7b6859fb 2346 u32 block_id, i;
c965db44
TT
2347
2348 /* Fill reset regs values */
7b6859fb
MY
2349 for (block_id = 0; block_id < MAX_BLOCK_ID; block_id++) {
2350 struct block_defs *block = s_block_defs[block_id];
2351
da090917
TT
2352 if (block->exists[dev_data->chip_id] && block->has_reset_bit &&
2353 block->unreset)
7b6859fb
MY
2354 reg_val[block->reset_reg] |=
2355 BIT(block->reset_bit_offset);
2356 }
c965db44
TT
2357
2358 /* Write reset registers */
2359 for (i = 0; i < MAX_DBG_RESET_REGS; i++) {
7b6859fb
MY
2360 if (!s_reset_regs_defs[i].exists[dev_data->chip_id])
2361 continue;
2362
da090917
TT
2363 reg_val[i] |=
2364 s_reset_regs_defs[i].unreset_val[dev_data->chip_id];
7b6859fb
MY
2365
2366 if (reg_val[i])
2367 qed_wr(p_hwfn,
2368 p_ptt,
2369 s_reset_regs_defs[i].addr +
2370 RESET_REG_UNRESET_OFFSET, reg_val[i]);
c965db44
TT
2371 }
2372}
2373
be086e7c 2374/* Returns the attention block data of the specified block */
c965db44
TT
2375static const struct dbg_attn_block_type_data *
2376qed_get_block_attn_data(enum block_id block_id, enum dbg_attn_type attn_type)
2377{
2378 const struct dbg_attn_block *base_attn_block_arr =
2379 (const struct dbg_attn_block *)
2380 s_dbg_arrays[BIN_BUF_DBG_ATTN_BLOCKS].ptr;
2381
2382 return &base_attn_block_arr[block_id].per_type_data[attn_type];
2383}
2384
2385/* Returns the attention registers of the specified block */
2386static const struct dbg_attn_reg *
2387qed_get_block_attn_regs(enum block_id block_id, enum dbg_attn_type attn_type,
2388 u8 *num_attn_regs)
2389{
2390 const struct dbg_attn_block_type_data *block_type_data =
2391 qed_get_block_attn_data(block_id, attn_type);
2392
2393 *num_attn_regs = block_type_data->num_regs;
7b6859fb 2394
c965db44
TT
2395 return &((const struct dbg_attn_reg *)
2396 s_dbg_arrays[BIN_BUF_DBG_ATTN_REGS].ptr)[block_type_data->
2397 regs_offset];
2398}
2399
2400/* For each block, clear the status of all parities */
2401static void qed_grc_clear_all_prty(struct qed_hwfn *p_hwfn,
2402 struct qed_ptt *p_ptt)
2403{
2404 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
7b6859fb 2405 const struct dbg_attn_reg *attn_reg_arr;
c965db44
TT
2406 u8 reg_idx, num_attn_regs;
2407 u32 block_id;
2408
2409 for (block_id = 0; block_id < MAX_BLOCK_ID; block_id++) {
c965db44
TT
2410 if (dev_data->block_in_reset[block_id])
2411 continue;
2412
2413 attn_reg_arr = qed_get_block_attn_regs((enum block_id)block_id,
2414 ATTN_TYPE_PARITY,
2415 &num_attn_regs);
7b6859fb 2416
c965db44
TT
2417 for (reg_idx = 0; reg_idx < num_attn_regs; reg_idx++) {
2418 const struct dbg_attn_reg *reg_data =
2419 &attn_reg_arr[reg_idx];
7b6859fb
MY
2420 u16 modes_buf_offset;
2421 bool eval_mode;
c965db44
TT
2422
2423 /* Check mode */
7b6859fb
MY
2424 eval_mode = GET_FIELD(reg_data->mode.data,
2425 DBG_MODE_HDR_EVAL_MODE) > 0;
2426 modes_buf_offset =
c965db44
TT
2427 GET_FIELD(reg_data->mode.data,
2428 DBG_MODE_HDR_MODES_BUF_OFFSET);
2429
7b6859fb 2430 /* If Mode match: clear parity status */
c965db44
TT
2431 if (!eval_mode ||
2432 qed_is_mode_match(p_hwfn, &modes_buf_offset))
c965db44
TT
2433 qed_rd(p_hwfn, p_ptt,
2434 DWORDS_TO_BYTES(reg_data->
2435 sts_clr_address));
2436 }
2437 }
2438}
2439
2440/* Dumps GRC registers section header. Returns the dumped size in dwords.
2441 * The following parameters are dumped:
d52c89f1
MK
2442 * - count: no. of dumped entries
2443 * - split_type: split type
2444 * - split_id: split ID (dumped only if split_id != SPLIT_TYPE_NONE)
7b6859fb
MY
2445 * - param_name: user parameter value (dumped only if param_name != NULL
2446 * and param_val != NULL).
c965db44
TT
2447 */
2448static u32 qed_grc_dump_regs_hdr(u32 *dump_buf,
2449 bool dump,
2450 u32 num_reg_entries,
d52c89f1
MK
2451 enum init_split_types split_type,
2452 u8 split_id,
c965db44
TT
2453 const char *param_name, const char *param_val)
2454{
d52c89f1
MK
2455 u8 num_params = 2 +
2456 (split_type != SPLIT_TYPE_NONE ? 1 : 0) + (param_name ? 1 : 0);
c965db44
TT
2457 u32 offset = 0;
2458
2459 offset += qed_dump_section_hdr(dump_buf + offset,
2460 dump, "grc_regs", num_params);
2461 offset += qed_dump_num_param(dump_buf + offset,
2462 dump, "count", num_reg_entries);
2463 offset += qed_dump_str_param(dump_buf + offset,
d52c89f1
MK
2464 dump, "split",
2465 s_split_type_defs[split_type].name);
2466 if (split_type != SPLIT_TYPE_NONE)
c965db44
TT
2467 offset += qed_dump_num_param(dump_buf + offset,
2468 dump, "id", split_id);
2469 if (param_name && param_val)
2470 offset += qed_dump_str_param(dump_buf + offset,
2471 dump, param_name, param_val);
7b6859fb 2472
c965db44
TT
2473 return offset;
2474}
2475
da090917
TT
2476/* Reads the specified registers into the specified buffer.
2477 * The addr and len arguments are specified in dwords.
2478 */
2479void qed_read_regs(struct qed_hwfn *p_hwfn,
2480 struct qed_ptt *p_ptt, u32 *buf, u32 addr, u32 len)
2481{
2482 u32 i;
2483
2484 for (i = 0; i < len; i++)
2485 buf[i] = qed_rd(p_hwfn, p_ptt, DWORDS_TO_BYTES(addr + i));
2486}
2487
be086e7c
MY
2488/* Dumps the GRC registers in the specified address range.
2489 * Returns the dumped size in dwords.
7b6859fb 2490 * The addr and len arguments are specified in dwords.
be086e7c
MY
2491 */
2492static u32 qed_grc_dump_addr_range(struct qed_hwfn *p_hwfn,
7b6859fb
MY
2493 struct qed_ptt *p_ptt,
2494 u32 *dump_buf,
d52c89f1
MK
2495 bool dump, u32 addr, u32 len, bool wide_bus,
2496 enum init_split_types split_type,
2497 u8 split_id)
be086e7c 2498{
da090917 2499 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
d52c89f1 2500 u8 port_id = 0, pf_id = 0, vf_id = 0, fid = 0;
be086e7c 2501
7b6859fb
MY
2502 if (!dump)
2503 return len;
2504
da090917
TT
2505 /* Print log if needed */
2506 dev_data->num_regs_read += len;
2507 if (dev_data->num_regs_read >=
2508 s_platform_defs[dev_data->platform_id].log_thresh) {
2509 DP_VERBOSE(p_hwfn,
2510 QED_MSG_DEBUG,
2511 "Dumping %d registers...\n",
2512 dev_data->num_regs_read);
2513 dev_data->num_regs_read = 0;
2514 }
7b6859fb 2515
d52c89f1
MK
2516 switch (split_type) {
2517 case SPLIT_TYPE_PORT:
2518 port_id = split_id;
2519 break;
2520 case SPLIT_TYPE_PF:
2521 pf_id = split_id;
2522 break;
2523 case SPLIT_TYPE_PORT_PF:
2524 port_id = split_id / dev_data->num_pfs_per_port;
2525 pf_id = port_id + dev_data->num_ports *
2526 (split_id % dev_data->num_pfs_per_port);
2527 break;
2528 case SPLIT_TYPE_VF:
2529 vf_id = split_id;
2530 break;
2531 default:
2532 break;
2533 }
2534
da090917 2535 /* Try reading using DMAE */
d52c89f1 2536 if (dev_data->use_dmae && split_type == SPLIT_TYPE_NONE &&
da090917
TT
2537 (len >= s_platform_defs[dev_data->platform_id].dmae_thresh ||
2538 wide_bus)) {
2539 if (!qed_dmae_grc2host(p_hwfn, p_ptt, DWORDS_TO_BYTES(addr),
2540 (u64)(uintptr_t)(dump_buf), len, 0))
2541 return len;
2542 dev_data->use_dmae = 0;
2543 DP_VERBOSE(p_hwfn,
2544 QED_MSG_DEBUG,
2545 "Failed reading from chip using DMAE, using GRC instead\n");
2546 }
2547
d52c89f1
MK
2548 /* If not read using DMAE, read using GRC */
2549
2550 /* Set pretend */
2551 if (split_type != dev_data->pretend.split_type || split_id !=
2552 dev_data->pretend.split_id) {
2553 switch (split_type) {
2554 case SPLIT_TYPE_PORT:
2555 qed_port_pretend(p_hwfn, p_ptt, port_id);
2556 break;
2557 case SPLIT_TYPE_PF:
2558 fid = pf_id << PXP_PRETEND_CONCRETE_FID_PFID_SHIFT;
2559 qed_fid_pretend(p_hwfn, p_ptt, fid);
2560 break;
2561 case SPLIT_TYPE_PORT_PF:
2562 fid = pf_id << PXP_PRETEND_CONCRETE_FID_PFID_SHIFT;
2563 qed_port_fid_pretend(p_hwfn, p_ptt, port_id, fid);
2564 break;
2565 case SPLIT_TYPE_VF:
2566 fid = BIT(PXP_PRETEND_CONCRETE_FID_VFVALID_SHIFT) |
2567 (vf_id << PXP_PRETEND_CONCRETE_FID_VFID_SHIFT);
2568 qed_fid_pretend(p_hwfn, p_ptt, fid);
2569 break;
2570 default:
2571 break;
2572 }
2573
2574 dev_data->pretend.split_type = (u8)split_type;
2575 dev_data->pretend.split_id = split_id;
2576 }
2577
2578 /* Read registers using GRC */
da090917
TT
2579 qed_read_regs(p_hwfn, p_ptt, dump_buf, addr, len);
2580
2581 return len;
be086e7c
MY
2582}
2583
7b6859fb
MY
2584/* Dumps GRC registers sequence header. Returns the dumped size in dwords.
2585 * The addr and len arguments are specified in dwords.
2586 */
2587static u32 qed_grc_dump_reg_entry_hdr(u32 *dump_buf,
2588 bool dump, u32 addr, u32 len)
be086e7c
MY
2589{
2590 if (dump)
2591 *dump_buf = addr | (len << REG_DUMP_LEN_SHIFT);
7b6859fb 2592
be086e7c
MY
2593 return 1;
2594}
2595
7b6859fb
MY
2596/* Dumps GRC registers sequence. Returns the dumped size in dwords.
2597 * The addr and len arguments are specified in dwords.
2598 */
c965db44 2599static u32 qed_grc_dump_reg_entry(struct qed_hwfn *p_hwfn,
7b6859fb
MY
2600 struct qed_ptt *p_ptt,
2601 u32 *dump_buf,
d52c89f1
MK
2602 bool dump, u32 addr, u32 len, bool wide_bus,
2603 enum init_split_types split_type, u8 split_id)
c965db44 2604{
be086e7c
MY
2605 u32 offset = 0;
2606
2607 offset += qed_grc_dump_reg_entry_hdr(dump_buf, dump, addr, len);
2608 offset += qed_grc_dump_addr_range(p_hwfn,
2609 p_ptt,
7b6859fb 2610 dump_buf + offset,
d52c89f1
MK
2611 dump, addr, len, wide_bus,
2612 split_type, split_id);
7b6859fb 2613
be086e7c
MY
2614 return offset;
2615}
2616
2617/* Dumps GRC registers sequence with skip cycle.
2618 * Returns the dumped size in dwords.
7b6859fb
MY
2619 * - addr: start GRC address in dwords
2620 * - total_len: total no. of dwords to dump
2621 * - read_len: no. consecutive dwords to read
2622 * - skip_len: no. of dwords to skip (and fill with zeros)
be086e7c
MY
2623 */
2624static u32 qed_grc_dump_reg_entry_skip(struct qed_hwfn *p_hwfn,
7b6859fb
MY
2625 struct qed_ptt *p_ptt,
2626 u32 *dump_buf,
2627 bool dump,
2628 u32 addr,
2629 u32 total_len,
be086e7c
MY
2630 u32 read_len, u32 skip_len)
2631{
2632 u32 offset = 0, reg_offset = 0;
c965db44 2633
be086e7c 2634 offset += qed_grc_dump_reg_entry_hdr(dump_buf, dump, addr, total_len);
7b6859fb
MY
2635
2636 if (!dump)
2637 return offset + total_len;
2638
2639 while (reg_offset < total_len) {
2640 u32 curr_len = min_t(u32, read_len, total_len - reg_offset);
2641
2642 offset += qed_grc_dump_addr_range(p_hwfn,
2643 p_ptt,
2644 dump_buf + offset,
d52c89f1
MK
2645 dump, addr, curr_len, false,
2646 SPLIT_TYPE_NONE, 0);
7b6859fb
MY
2647 reg_offset += curr_len;
2648 addr += curr_len;
2649
2650 if (reg_offset < total_len) {
2651 curr_len = min_t(u32, skip_len, total_len - skip_len);
2652 memset(dump_buf + offset, 0, DWORDS_TO_BYTES(curr_len));
2653 offset += curr_len;
be086e7c
MY
2654 reg_offset += curr_len;
2655 addr += curr_len;
be086e7c 2656 }
c965db44
TT
2657 }
2658
2659 return offset;
2660}
2661
2662/* Dumps GRC registers entries. Returns the dumped size in dwords. */
2663static u32 qed_grc_dump_regs_entries(struct qed_hwfn *p_hwfn,
2664 struct qed_ptt *p_ptt,
2665 struct dbg_array input_regs_arr,
2666 u32 *dump_buf,
2667 bool dump,
d52c89f1
MK
2668 enum init_split_types split_type,
2669 u8 split_id,
c965db44
TT
2670 bool block_enable[MAX_BLOCK_ID],
2671 u32 *num_dumped_reg_entries)
2672{
2673 u32 i, offset = 0, input_offset = 0;
2674 bool mode_match = true;
2675
2676 *num_dumped_reg_entries = 0;
7b6859fb 2677
c965db44
TT
2678 while (input_offset < input_regs_arr.size_in_dwords) {
2679 const struct dbg_dump_cond_hdr *cond_hdr =
2680 (const struct dbg_dump_cond_hdr *)
2681 &input_regs_arr.ptr[input_offset++];
7b6859fb
MY
2682 u16 modes_buf_offset;
2683 bool eval_mode;
c965db44
TT
2684
2685 /* Check mode/block */
7b6859fb
MY
2686 eval_mode = GET_FIELD(cond_hdr->mode.data,
2687 DBG_MODE_HDR_EVAL_MODE) > 0;
c965db44 2688 if (eval_mode) {
7b6859fb 2689 modes_buf_offset =
c965db44
TT
2690 GET_FIELD(cond_hdr->mode.data,
2691 DBG_MODE_HDR_MODES_BUF_OFFSET);
2692 mode_match = qed_is_mode_match(p_hwfn,
2693 &modes_buf_offset);
2694 }
2695
7b6859fb 2696 if (!mode_match || !block_enable[cond_hdr->block_id]) {
c965db44 2697 input_offset += cond_hdr->data_size;
7b6859fb
MY
2698 continue;
2699 }
2700
2701 for (i = 0; i < cond_hdr->data_size; i++, input_offset++) {
2702 const struct dbg_dump_reg *reg =
2703 (const struct dbg_dump_reg *)
2704 &input_regs_arr.ptr[input_offset];
2705 u32 addr, len;
2706 bool wide_bus;
2707
2708 addr = GET_FIELD(reg->data, DBG_DUMP_REG_ADDRESS);
2709 len = GET_FIELD(reg->data, DBG_DUMP_REG_LENGTH);
2710 wide_bus = GET_FIELD(reg->data, DBG_DUMP_REG_WIDE_BUS);
2711 offset += qed_grc_dump_reg_entry(p_hwfn,
2712 p_ptt,
2713 dump_buf + offset,
2714 dump,
2715 addr,
2716 len,
d52c89f1
MK
2717 wide_bus,
2718 split_type, split_id);
7b6859fb 2719 (*num_dumped_reg_entries)++;
c965db44
TT
2720 }
2721 }
2722
2723 return offset;
2724}
2725
2726/* Dumps GRC registers entries. Returns the dumped size in dwords. */
2727static u32 qed_grc_dump_split_data(struct qed_hwfn *p_hwfn,
2728 struct qed_ptt *p_ptt,
2729 struct dbg_array input_regs_arr,
2730 u32 *dump_buf,
2731 bool dump,
2732 bool block_enable[MAX_BLOCK_ID],
d52c89f1
MK
2733 enum init_split_types split_type,
2734 u8 split_id,
c965db44
TT
2735 const char *param_name,
2736 const char *param_val)
2737{
d52c89f1
MK
2738 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2739 enum init_split_types hdr_split_type = split_type;
c965db44 2740 u32 num_dumped_reg_entries, offset;
d52c89f1
MK
2741 u8 hdr_split_id = split_id;
2742
2743 /* In PORT_PF split type, print a port split header */
2744 if (split_type == SPLIT_TYPE_PORT_PF) {
2745 hdr_split_type = SPLIT_TYPE_PORT;
2746 hdr_split_id = split_id / dev_data->num_pfs_per_port;
2747 }
c965db44
TT
2748
2749 /* Calculate register dump header size (and skip it for now) */
2750 offset = qed_grc_dump_regs_hdr(dump_buf,
2751 false,
2752 0,
d52c89f1
MK
2753 hdr_split_type,
2754 hdr_split_id, param_name, param_val);
c965db44
TT
2755
2756 /* Dump registers */
2757 offset += qed_grc_dump_regs_entries(p_hwfn,
2758 p_ptt,
2759 input_regs_arr,
2760 dump_buf + offset,
2761 dump,
d52c89f1
MK
2762 split_type,
2763 split_id,
c965db44
TT
2764 block_enable,
2765 &num_dumped_reg_entries);
2766
2767 /* Write register dump header */
2768 if (dump && num_dumped_reg_entries > 0)
2769 qed_grc_dump_regs_hdr(dump_buf,
2770 dump,
2771 num_dumped_reg_entries,
d52c89f1
MK
2772 hdr_split_type,
2773 hdr_split_id, param_name, param_val);
c965db44
TT
2774
2775 return num_dumped_reg_entries > 0 ? offset : 0;
2776}
2777
7b6859fb
MY
2778/* Dumps registers according to the input registers array. Returns the dumped
2779 * size in dwords.
c965db44
TT
2780 */
2781static u32 qed_grc_dump_registers(struct qed_hwfn *p_hwfn,
2782 struct qed_ptt *p_ptt,
2783 u32 *dump_buf,
2784 bool dump,
2785 bool block_enable[MAX_BLOCK_ID],
2786 const char *param_name, const char *param_val)
2787{
2788 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2789 u32 offset = 0, input_offset = 0;
be086e7c 2790 u16 fid;
c965db44
TT
2791 while (input_offset <
2792 s_dbg_arrays[BIN_BUF_DBG_DUMP_REG].size_in_dwords) {
7b6859fb
MY
2793 const struct dbg_dump_split_hdr *split_hdr;
2794 struct dbg_array curr_input_regs_arr;
d52c89f1
MK
2795 enum init_split_types split_type;
2796 u16 split_count = 0;
7b6859fb 2797 u32 split_data_size;
d52c89f1 2798 u8 split_id;
7b6859fb
MY
2799
2800 split_hdr =
c965db44
TT
2801 (const struct dbg_dump_split_hdr *)
2802 &s_dbg_arrays[BIN_BUF_DBG_DUMP_REG].ptr[input_offset++];
d52c89f1 2803 split_type =
7b6859fb
MY
2804 GET_FIELD(split_hdr->hdr,
2805 DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID);
2806 split_data_size =
2807 GET_FIELD(split_hdr->hdr,
2808 DBG_DUMP_SPLIT_HDR_DATA_SIZE);
2809 curr_input_regs_arr.ptr =
2810 &s_dbg_arrays[BIN_BUF_DBG_DUMP_REG].ptr[input_offset];
2811 curr_input_regs_arr.size_in_dwords = split_data_size;
c965db44 2812
d52c89f1 2813 switch (split_type) {
c965db44 2814 case SPLIT_TYPE_NONE:
d52c89f1 2815 split_count = 1;
c965db44
TT
2816 break;
2817 case SPLIT_TYPE_PORT:
d52c89f1 2818 split_count = dev_data->num_ports;
c965db44
TT
2819 break;
2820 case SPLIT_TYPE_PF:
2821 case SPLIT_TYPE_PORT_PF:
d52c89f1
MK
2822 split_count = dev_data->num_ports *
2823 dev_data->num_pfs_per_port;
be086e7c
MY
2824 break;
2825 case SPLIT_TYPE_VF:
d52c89f1 2826 split_count = dev_data->num_vfs;
c965db44
TT
2827 break;
2828 default:
d52c89f1 2829 return 0;
c965db44
TT
2830 }
2831
d52c89f1
MK
2832 for (split_id = 0; split_id < split_count; split_id++)
2833 offset += qed_grc_dump_split_data(p_hwfn, p_ptt,
2834 curr_input_regs_arr,
2835 dump_buf + offset,
2836 dump, block_enable,
2837 split_type,
2838 split_id,
2839 param_name,
2840 param_val);
2841
c965db44
TT
2842 input_offset += split_data_size;
2843 }
2844
d52c89f1 2845 /* Cancel pretends (pretend to original PF) */
be086e7c
MY
2846 if (dump) {
2847 fid = p_hwfn->rel_pf_id << PXP_PRETEND_CONCRETE_FID_PFID_SHIFT;
2848 qed_fid_pretend(p_hwfn, p_ptt, fid);
d52c89f1
MK
2849 dev_data->pretend.split_type = SPLIT_TYPE_NONE;
2850 dev_data->pretend.split_id = 0;
be086e7c
MY
2851 }
2852
c965db44
TT
2853 return offset;
2854}
2855
2856/* Dump reset registers. Returns the dumped size in dwords. */
2857static u32 qed_grc_dump_reset_regs(struct qed_hwfn *p_hwfn,
2858 struct qed_ptt *p_ptt,
2859 u32 *dump_buf, bool dump)
2860{
2861 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
2862 u32 i, offset = 0, num_regs = 0;
2863
2864 /* Calculate header size */
2865 offset += qed_grc_dump_regs_hdr(dump_buf,
d52c89f1
MK
2866 false, 0,
2867 SPLIT_TYPE_NONE, 0, NULL, NULL);
c965db44
TT
2868
2869 /* Write reset registers */
2870 for (i = 0; i < MAX_DBG_RESET_REGS; i++) {
7b6859fb
MY
2871 if (!s_reset_regs_defs[i].exists[dev_data->chip_id])
2872 continue;
be086e7c 2873
7b6859fb
MY
2874 offset += qed_grc_dump_reg_entry(p_hwfn,
2875 p_ptt,
2876 dump_buf + offset,
2877 dump,
2878 BYTES_TO_DWORDS
2879 (s_reset_regs_defs[i].addr), 1,
d52c89f1 2880 false, SPLIT_TYPE_NONE, 0);
7b6859fb 2881 num_regs++;
c965db44
TT
2882 }
2883
2884 /* Write header */
2885 if (dump)
2886 qed_grc_dump_regs_hdr(dump_buf,
d52c89f1
MK
2887 true, num_regs, SPLIT_TYPE_NONE,
2888 0, NULL, NULL);
7b6859fb 2889
c965db44
TT
2890 return offset;
2891}
2892
7b6859fb
MY
2893/* Dump registers that are modified during GRC Dump and therefore must be
2894 * dumped first. Returns the dumped size in dwords.
c965db44
TT
2895 */
2896static u32 qed_grc_dump_modified_regs(struct qed_hwfn *p_hwfn,
2897 struct qed_ptt *p_ptt,
2898 u32 *dump_buf, bool dump)
2899{
2900 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
7b6859fb
MY
2901 u32 block_id, offset = 0, num_reg_entries = 0;
2902 const struct dbg_attn_reg *attn_reg_arr;
c965db44
TT
2903 u8 storm_id, reg_idx, num_attn_regs;
2904
2905 /* Calculate header size */
2906 offset += qed_grc_dump_regs_hdr(dump_buf,
d52c89f1
MK
2907 false, 0, SPLIT_TYPE_NONE,
2908 0, NULL, NULL);
c965db44
TT
2909
2910 /* Write parity registers */
2911 for (block_id = 0; block_id < MAX_BLOCK_ID; block_id++) {
c965db44
TT
2912 if (dev_data->block_in_reset[block_id] && dump)
2913 continue;
2914
2915 attn_reg_arr = qed_get_block_attn_regs((enum block_id)block_id,
2916 ATTN_TYPE_PARITY,
2917 &num_attn_regs);
7b6859fb 2918
c965db44
TT
2919 for (reg_idx = 0; reg_idx < num_attn_regs; reg_idx++) {
2920 const struct dbg_attn_reg *reg_data =
2921 &attn_reg_arr[reg_idx];
2922 u16 modes_buf_offset;
2923 bool eval_mode;
be086e7c 2924 u32 addr;
c965db44
TT
2925
2926 /* Check mode */
2927 eval_mode = GET_FIELD(reg_data->mode.data,
2928 DBG_MODE_HDR_EVAL_MODE) > 0;
2929 modes_buf_offset =
2930 GET_FIELD(reg_data->mode.data,
2931 DBG_MODE_HDR_MODES_BUF_OFFSET);
7b6859fb
MY
2932 if (eval_mode &&
2933 !qed_is_mode_match(p_hwfn, &modes_buf_offset))
2934 continue;
2935
2936 /* Mode match: read & dump registers */
2937 addr = reg_data->mask_address;
2938 offset += qed_grc_dump_reg_entry(p_hwfn,
2939 p_ptt,
2940 dump_buf + offset,
2941 dump,
2942 addr,
d52c89f1
MK
2943 1, false,
2944 SPLIT_TYPE_NONE, 0);
7b6859fb
MY
2945 addr = GET_FIELD(reg_data->data,
2946 DBG_ATTN_REG_STS_ADDRESS);
2947 offset += qed_grc_dump_reg_entry(p_hwfn,
2948 p_ptt,
2949 dump_buf + offset,
2950 dump,
2951 addr,
d52c89f1
MK
2952 1, false,
2953 SPLIT_TYPE_NONE, 0);
7b6859fb 2954 num_reg_entries += 2;
c965db44
TT
2955 }
2956 }
2957
7b6859fb 2958 /* Write Storm stall status registers */
c965db44 2959 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
7b6859fb 2960 struct storm_defs *storm = &s_storm_defs[storm_id];
be086e7c
MY
2961 u32 addr;
2962
7b6859fb 2963 if (dev_data->block_in_reset[storm->block_id] && dump)
c965db44
TT
2964 continue;
2965
be086e7c
MY
2966 addr =
2967 BYTES_TO_DWORDS(s_storm_defs[storm_id].sem_fast_mem_addr +
2968 SEM_FAST_REG_STALLED);
c965db44 2969 offset += qed_grc_dump_reg_entry(p_hwfn,
be086e7c
MY
2970 p_ptt,
2971 dump_buf + offset,
2972 dump,
2973 addr,
7b6859fb 2974 1,
d52c89f1 2975 false, SPLIT_TYPE_NONE, 0);
c965db44
TT
2976 num_reg_entries++;
2977 }
2978
2979 /* Write header */
2980 if (dump)
2981 qed_grc_dump_regs_hdr(dump_buf,
2982 true,
d52c89f1
MK
2983 num_reg_entries, SPLIT_TYPE_NONE,
2984 0, NULL, NULL);
7b6859fb 2985
c965db44
TT
2986 return offset;
2987}
2988
be086e7c
MY
2989/* Dumps registers that can't be represented in the debug arrays */
2990static u32 qed_grc_dump_special_regs(struct qed_hwfn *p_hwfn,
2991 struct qed_ptt *p_ptt,
2992 u32 *dump_buf, bool dump)
2993{
2994 u32 offset = 0, addr;
2995
2996 offset += qed_grc_dump_regs_hdr(dump_buf,
d52c89f1
MK
2997 dump, 2, SPLIT_TYPE_NONE, 0,
2998 NULL, NULL);
be086e7c
MY
2999
3000 /* Dump R/TDIF_REG_DEBUG_ERROR_INFO_SIZE (every 8'th register should be
3001 * skipped).
3002 */
3003 addr = BYTES_TO_DWORDS(RDIF_REG_DEBUG_ERROR_INFO);
3004 offset += qed_grc_dump_reg_entry_skip(p_hwfn,
3005 p_ptt,
3006 dump_buf + offset,
3007 dump,
3008 addr,
3009 RDIF_REG_DEBUG_ERROR_INFO_SIZE,
3010 7,
3011 1);
3012 addr = BYTES_TO_DWORDS(TDIF_REG_DEBUG_ERROR_INFO);
3013 offset +=
3014 qed_grc_dump_reg_entry_skip(p_hwfn,
3015 p_ptt,
3016 dump_buf + offset,
3017 dump,
3018 addr,
3019 TDIF_REG_DEBUG_ERROR_INFO_SIZE,
3020 7,
3021 1);
3022
3023 return offset;
3024}
3025
7b6859fb
MY
3026/* Dumps a GRC memory header (section and params). Returns the dumped size in
3027 * dwords. The following parameters are dumped:
3028 * - name: dumped only if it's not NULL.
3029 * - addr: in dwords, dumped only if name is NULL.
3030 * - len: in dwords, always dumped.
3031 * - width: dumped if it's not zero.
3032 * - packed: dumped only if it's not false.
3033 * - mem_group: always dumped.
3034 * - is_storm: true only if the memory is related to a Storm.
3035 * - storm_letter: valid only if is_storm is true.
3036 *
c965db44
TT
3037 */
3038static u32 qed_grc_dump_mem_hdr(struct qed_hwfn *p_hwfn,
3039 u32 *dump_buf,
3040 bool dump,
3041 const char *name,
be086e7c
MY
3042 u32 addr,
3043 u32 len,
c965db44
TT
3044 u32 bit_width,
3045 bool packed,
3046 const char *mem_group,
3047 bool is_storm, char storm_letter)
3048{
3049 u8 num_params = 3;
3050 u32 offset = 0;
3051 char buf[64];
3052
be086e7c 3053 if (!len)
c965db44
TT
3054 DP_NOTICE(p_hwfn,
3055 "Unexpected GRC Dump error: dumped memory size must be non-zero\n");
7b6859fb 3056
c965db44
TT
3057 if (bit_width)
3058 num_params++;
3059 if (packed)
3060 num_params++;
3061
3062 /* Dump section header */
3063 offset += qed_dump_section_hdr(dump_buf + offset,
3064 dump, "grc_mem", num_params);
7b6859fb 3065
c965db44
TT
3066 if (name) {
3067 /* Dump name */
3068 if (is_storm) {
3069 strcpy(buf, "?STORM_");
3070 buf[0] = storm_letter;
3071 strcpy(buf + strlen(buf), name);
3072 } else {
3073 strcpy(buf, name);
3074 }
3075
3076 offset += qed_dump_str_param(dump_buf + offset,
3077 dump, "name", buf);
c965db44
TT
3078 } else {
3079 /* Dump address */
7b6859fb
MY
3080 u32 addr_in_bytes = DWORDS_TO_BYTES(addr);
3081
c965db44 3082 offset += qed_dump_num_param(dump_buf + offset,
7b6859fb 3083 dump, "addr", addr_in_bytes);
c965db44
TT
3084 }
3085
3086 /* Dump len */
be086e7c 3087 offset += qed_dump_num_param(dump_buf + offset, dump, "len", len);
c965db44
TT
3088
3089 /* Dump bit width */
3090 if (bit_width)
3091 offset += qed_dump_num_param(dump_buf + offset,
3092 dump, "width", bit_width);
3093
3094 /* Dump packed */
3095 if (packed)
3096 offset += qed_dump_num_param(dump_buf + offset,
3097 dump, "packed", 1);
3098
3099 /* Dump reg type */
3100 if (is_storm) {
3101 strcpy(buf, "?STORM_");
3102 buf[0] = storm_letter;
3103 strcpy(buf + strlen(buf), mem_group);
3104 } else {
3105 strcpy(buf, mem_group);
3106 }
3107
3108 offset += qed_dump_str_param(dump_buf + offset, dump, "type", buf);
7b6859fb 3109
c965db44
TT
3110 return offset;
3111}
3112
3113/* Dumps a single GRC memory. If name is NULL, the memory is stored by address.
3114 * Returns the dumped size in dwords.
7b6859fb 3115 * The addr and len arguments are specified in dwords.
c965db44
TT
3116 */
3117static u32 qed_grc_dump_mem(struct qed_hwfn *p_hwfn,
3118 struct qed_ptt *p_ptt,
3119 u32 *dump_buf,
3120 bool dump,
3121 const char *name,
be086e7c
MY
3122 u32 addr,
3123 u32 len,
7b6859fb 3124 bool wide_bus,
c965db44
TT
3125 u32 bit_width,
3126 bool packed,
3127 const char *mem_group,
3128 bool is_storm, char storm_letter)
3129{
3130 u32 offset = 0;
3131
3132 offset += qed_grc_dump_mem_hdr(p_hwfn,
3133 dump_buf + offset,
3134 dump,
3135 name,
be086e7c
MY
3136 addr,
3137 len,
c965db44
TT
3138 bit_width,
3139 packed,
3140 mem_group, is_storm, storm_letter);
be086e7c
MY
3141 offset += qed_grc_dump_addr_range(p_hwfn,
3142 p_ptt,
7b6859fb 3143 dump_buf + offset,
d52c89f1
MK
3144 dump, addr, len, wide_bus,
3145 SPLIT_TYPE_NONE, 0);
7b6859fb 3146
c965db44
TT
3147 return offset;
3148}
3149
3150/* Dumps GRC memories entries. Returns the dumped size in dwords. */
3151static u32 qed_grc_dump_mem_entries(struct qed_hwfn *p_hwfn,
3152 struct qed_ptt *p_ptt,
3153 struct dbg_array input_mems_arr,
3154 u32 *dump_buf, bool dump)
3155{
3156 u32 i, offset = 0, input_offset = 0;
3157 bool mode_match = true;
3158
3159 while (input_offset < input_mems_arr.size_in_dwords) {
3160 const struct dbg_dump_cond_hdr *cond_hdr;
7b6859fb 3161 u16 modes_buf_offset;
c965db44
TT
3162 u32 num_entries;
3163 bool eval_mode;
3164
3165 cond_hdr = (const struct dbg_dump_cond_hdr *)
3166 &input_mems_arr.ptr[input_offset++];
7b6859fb 3167 num_entries = cond_hdr->data_size / MEM_DUMP_ENTRY_SIZE_DWORDS;
c965db44
TT
3168
3169 /* Check required mode */
7b6859fb
MY
3170 eval_mode = GET_FIELD(cond_hdr->mode.data,
3171 DBG_MODE_HDR_EVAL_MODE) > 0;
c965db44 3172 if (eval_mode) {
7b6859fb 3173 modes_buf_offset =
c965db44
TT
3174 GET_FIELD(cond_hdr->mode.data,
3175 DBG_MODE_HDR_MODES_BUF_OFFSET);
c965db44
TT
3176 mode_match = qed_is_mode_match(p_hwfn,
3177 &modes_buf_offset);
3178 }
3179
3180 if (!mode_match) {
3181 input_offset += cond_hdr->data_size;
3182 continue;
3183 }
3184
c965db44
TT
3185 for (i = 0; i < num_entries;
3186 i++, input_offset += MEM_DUMP_ENTRY_SIZE_DWORDS) {
3187 const struct dbg_dump_mem *mem =
3188 (const struct dbg_dump_mem *)
3189 &input_mems_arr.ptr[input_offset];
7b6859fb
MY
3190 u8 mem_group_id = GET_FIELD(mem->dword0,
3191 DBG_DUMP_MEM_MEM_GROUP_ID);
3192 bool is_storm = false, mem_wide_bus;
3193 enum dbg_grc_params grc_param;
3194 char storm_letter = 'a';
3195 enum block_id block_id;
3196 u32 mem_addr, mem_len;
c965db44 3197
c965db44
TT
3198 if (mem_group_id >= MEM_GROUPS_NUM) {
3199 DP_NOTICE(p_hwfn, "Invalid mem_group_id\n");
3200 return 0;
3201 }
3202
7b6859fb
MY
3203 block_id = (enum block_id)cond_hdr->block_id;
3204 if (!qed_grc_is_mem_included(p_hwfn,
3205 block_id,
3206 mem_group_id))
3207 continue;
3208
3209 mem_addr = GET_FIELD(mem->dword0, DBG_DUMP_MEM_ADDRESS);
3210 mem_len = GET_FIELD(mem->dword1, DBG_DUMP_MEM_LENGTH);
3211 mem_wide_bus = GET_FIELD(mem->dword1,
3212 DBG_DUMP_MEM_WIDE_BUS);
3213
3214 /* Update memory length for CCFC/TCFC memories
3215 * according to number of LCIDs/LTIDs.
3216 */
3217 if (mem_group_id == MEM_GROUP_CONN_CFC_MEM) {
3218 if (mem_len % MAX_LCIDS) {
3219 DP_NOTICE(p_hwfn,
3220 "Invalid CCFC connection memory size\n");
3221 return 0;
be086e7c 3222 }
c965db44 3223
7b6859fb
MY
3224 grc_param = DBG_GRC_PARAM_NUM_LCIDS;
3225 mem_len = qed_grc_get_param(p_hwfn, grc_param) *
3226 (mem_len / MAX_LCIDS);
3227 } else if (mem_group_id == MEM_GROUP_TASK_CFC_MEM) {
3228 if (mem_len % MAX_LTIDS) {
3229 DP_NOTICE(p_hwfn,
3230 "Invalid TCFC task memory size\n");
3231 return 0;
c965db44
TT
3232 }
3233
7b6859fb
MY
3234 grc_param = DBG_GRC_PARAM_NUM_LTIDS;
3235 mem_len = qed_grc_get_param(p_hwfn, grc_param) *
3236 (mem_len / MAX_LTIDS);
3237 }
3238
3239 /* If memory is associated with Storm, update Storm
3240 * details.
3241 */
3242 if (s_block_defs
3243 [cond_hdr->block_id]->associated_to_storm) {
3244 is_storm = true;
3245 storm_letter =
3246 s_storm_defs[s_block_defs
3247 [cond_hdr->block_id]->
3248 storm_id].letter;
3249 }
3250
3251 /* Dump memory */
3252 offset += qed_grc_dump_mem(p_hwfn,
3253 p_ptt,
3254 dump_buf + offset,
3255 dump,
3256 NULL,
3257 mem_addr,
3258 mem_len,
3259 mem_wide_bus,
3260 0,
c965db44
TT
3261 false,
3262 s_mem_group_names[mem_group_id],
7b6859fb
MY
3263 is_storm,
3264 storm_letter);
3265 }
c965db44
TT
3266 }
3267
3268 return offset;
3269}
3270
3271/* Dumps GRC memories according to the input array dump_mem.
3272 * Returns the dumped size in dwords.
3273 */
3274static u32 qed_grc_dump_memories(struct qed_hwfn *p_hwfn,
3275 struct qed_ptt *p_ptt,
3276 u32 *dump_buf, bool dump)
3277{
3278 u32 offset = 0, input_offset = 0;
3279
3280 while (input_offset <
3281 s_dbg_arrays[BIN_BUF_DBG_DUMP_MEM].size_in_dwords) {
7b6859fb
MY
3282 const struct dbg_dump_split_hdr *split_hdr;
3283 struct dbg_array curr_input_mems_arr;
d52c89f1 3284 enum init_split_types split_type;
7b6859fb 3285 u32 split_data_size;
7b6859fb
MY
3286
3287 split_hdr = (const struct dbg_dump_split_hdr *)
c965db44 3288 &s_dbg_arrays[BIN_BUF_DBG_DUMP_MEM].ptr[input_offset++];
d52c89f1 3289 split_type =
7b6859fb
MY
3290 GET_FIELD(split_hdr->hdr,
3291 DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID);
3292 split_data_size =
3293 GET_FIELD(split_hdr->hdr,
3294 DBG_DUMP_SPLIT_HDR_DATA_SIZE);
3295 curr_input_mems_arr.ptr =
3296 &s_dbg_arrays[BIN_BUF_DBG_DUMP_MEM].ptr[input_offset];
3297 curr_input_mems_arr.size_in_dwords = split_data_size;
c965db44 3298
d52c89f1 3299 if (split_type == SPLIT_TYPE_NONE)
c965db44
TT
3300 offset += qed_grc_dump_mem_entries(p_hwfn,
3301 p_ptt,
3302 curr_input_mems_arr,
3303 dump_buf + offset,
3304 dump);
d52c89f1 3305 else
c965db44
TT
3306 DP_NOTICE(p_hwfn,
3307 "Dumping split memories is currently not supported\n");
c965db44
TT
3308
3309 input_offset += split_data_size;
3310 }
3311
3312 return offset;
3313}
3314
3315/* Dumps GRC context data for the specified Storm.
3316 * Returns the dumped size in dwords.
7b6859fb 3317 * The lid_size argument is specified in quad-regs.
c965db44
TT
3318 */
3319static u32 qed_grc_dump_ctx_data(struct qed_hwfn *p_hwfn,
3320 struct qed_ptt *p_ptt,
3321 u32 *dump_buf,
3322 bool dump,
3323 const char *name,
3324 u32 num_lids,
3325 u32 lid_size,
3326 u32 rd_reg_addr,
3327 u8 storm_id)
3328{
7b6859fb
MY
3329 struct storm_defs *storm = &s_storm_defs[storm_id];
3330 u32 i, lid, total_size, offset = 0;
c965db44
TT
3331
3332 if (!lid_size)
3333 return 0;
7b6859fb 3334
c965db44
TT
3335 lid_size *= BYTES_IN_DWORD;
3336 total_size = num_lids * lid_size;
7b6859fb 3337
c965db44
TT
3338 offset += qed_grc_dump_mem_hdr(p_hwfn,
3339 dump_buf + offset,
3340 dump,
3341 name,
3342 0,
3343 total_size,
3344 lid_size * 32,
7b6859fb
MY
3345 false, name, true, storm->letter);
3346
3347 if (!dump)
3348 return offset + total_size;
c965db44
TT
3349
3350 /* Dump context data */
7b6859fb
MY
3351 for (lid = 0; lid < num_lids; lid++) {
3352 for (i = 0; i < lid_size; i++, offset++) {
3353 qed_wr(p_hwfn,
3354 p_ptt, storm->cm_ctx_wr_addr, (i << 9) | lid);
3355 *(dump_buf + offset) = qed_rd(p_hwfn,
3356 p_ptt, rd_reg_addr);
c965db44 3357 }
c965db44
TT
3358 }
3359
3360 return offset;
3361}
3362
3363/* Dumps GRC contexts. Returns the dumped size in dwords. */
3364static u32 qed_grc_dump_ctx(struct qed_hwfn *p_hwfn,
3365 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3366{
7b6859fb 3367 enum dbg_grc_params grc_param;
c965db44
TT
3368 u32 offset = 0;
3369 u8 storm_id;
3370
3371 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
7b6859fb
MY
3372 struct storm_defs *storm = &s_storm_defs[storm_id];
3373
c965db44
TT
3374 if (!qed_grc_is_storm_included(p_hwfn,
3375 (enum dbg_storms)storm_id))
3376 continue;
3377
3378 /* Dump Conn AG context size */
7b6859fb 3379 grc_param = DBG_GRC_PARAM_NUM_LCIDS;
c965db44
TT
3380 offset +=
3381 qed_grc_dump_ctx_data(p_hwfn,
3382 p_ptt,
3383 dump_buf + offset,
3384 dump,
3385 "CONN_AG_CTX",
3386 qed_grc_get_param(p_hwfn,
7b6859fb
MY
3387 grc_param),
3388 storm->cm_conn_ag_ctx_lid_size,
3389 storm->cm_conn_ag_ctx_rd_addr,
c965db44
TT
3390 storm_id);
3391
3392 /* Dump Conn ST context size */
7b6859fb 3393 grc_param = DBG_GRC_PARAM_NUM_LCIDS;
c965db44
TT
3394 offset +=
3395 qed_grc_dump_ctx_data(p_hwfn,
3396 p_ptt,
3397 dump_buf + offset,
3398 dump,
3399 "CONN_ST_CTX",
3400 qed_grc_get_param(p_hwfn,
7b6859fb
MY
3401 grc_param),
3402 storm->cm_conn_st_ctx_lid_size,
3403 storm->cm_conn_st_ctx_rd_addr,
c965db44
TT
3404 storm_id);
3405
3406 /* Dump Task AG context size */
7b6859fb 3407 grc_param = DBG_GRC_PARAM_NUM_LTIDS;
c965db44
TT
3408 offset +=
3409 qed_grc_dump_ctx_data(p_hwfn,
3410 p_ptt,
3411 dump_buf + offset,
3412 dump,
3413 "TASK_AG_CTX",
3414 qed_grc_get_param(p_hwfn,
7b6859fb
MY
3415 grc_param),
3416 storm->cm_task_ag_ctx_lid_size,
3417 storm->cm_task_ag_ctx_rd_addr,
c965db44
TT
3418 storm_id);
3419
3420 /* Dump Task ST context size */
7b6859fb 3421 grc_param = DBG_GRC_PARAM_NUM_LTIDS;
c965db44
TT
3422 offset +=
3423 qed_grc_dump_ctx_data(p_hwfn,
3424 p_ptt,
3425 dump_buf + offset,
3426 dump,
3427 "TASK_ST_CTX",
3428 qed_grc_get_param(p_hwfn,
7b6859fb
MY
3429 grc_param),
3430 storm->cm_task_st_ctx_lid_size,
3431 storm->cm_task_st_ctx_rd_addr,
c965db44
TT
3432 storm_id);
3433 }
3434
3435 return offset;
3436}
3437
3438/* Dumps GRC IORs data. Returns the dumped size in dwords. */
3439static u32 qed_grc_dump_iors(struct qed_hwfn *p_hwfn,
3440 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3441{
3442 char buf[10] = "IOR_SET_?";
7b6859fb 3443 u32 addr, offset = 0;
c965db44 3444 u8 storm_id, set_id;
c965db44
TT
3445
3446 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
be086e7c 3447 struct storm_defs *storm = &s_storm_defs[storm_id];
c965db44 3448
be086e7c
MY
3449 if (!qed_grc_is_storm_included(p_hwfn,
3450 (enum dbg_storms)storm_id))
3451 continue;
3452
3453 for (set_id = 0; set_id < NUM_IOR_SETS; set_id++) {
7b6859fb
MY
3454 addr = BYTES_TO_DWORDS(storm->sem_fast_mem_addr +
3455 SEM_FAST_REG_STORM_REG_FILE) +
3456 IOR_SET_OFFSET(set_id);
be086e7c
MY
3457 buf[strlen(buf) - 1] = '0' + set_id;
3458 offset += qed_grc_dump_mem(p_hwfn,
3459 p_ptt,
3460 dump_buf + offset,
3461 dump,
3462 buf,
3463 addr,
3464 IORS_PER_SET,
7b6859fb 3465 false,
be086e7c
MY
3466 32,
3467 false,
3468 "ior",
3469 true,
3470 storm->letter);
c965db44
TT
3471 }
3472 }
3473
3474 return offset;
3475}
3476
3477/* Dump VFC CAM. Returns the dumped size in dwords. */
3478static u32 qed_grc_dump_vfc_cam(struct qed_hwfn *p_hwfn,
3479 struct qed_ptt *p_ptt,
3480 u32 *dump_buf, bool dump, u8 storm_id)
3481{
3482 u32 total_size = VFC_CAM_NUM_ROWS * VFC_CAM_RESP_DWORDS;
7b6859fb 3483 struct storm_defs *storm = &s_storm_defs[storm_id];
c965db44
TT
3484 u32 cam_addr[VFC_CAM_ADDR_DWORDS] = { 0 };
3485 u32 cam_cmd[VFC_CAM_CMD_DWORDS] = { 0 };
7b6859fb 3486 u32 row, i, offset = 0;
c965db44
TT
3487
3488 offset += qed_grc_dump_mem_hdr(p_hwfn,
3489 dump_buf + offset,
3490 dump,
3491 "vfc_cam",
3492 0,
3493 total_size,
3494 256,
7b6859fb 3495 false, "vfc_cam", true, storm->letter);
c965db44 3496
7b6859fb
MY
3497 if (!dump)
3498 return offset + total_size;
c965db44 3499
7b6859fb
MY
3500 /* Prepare CAM address */
3501 SET_VAR_FIELD(cam_addr, VFC_CAM_ADDR, OP, VFC_OPCODE_CAM_RD);
3502
3503 for (row = 0; row < VFC_CAM_NUM_ROWS;
3504 row++, offset += VFC_CAM_RESP_DWORDS) {
3505 /* Write VFC CAM command */
3506 SET_VAR_FIELD(cam_cmd, VFC_CAM_CMD, ROW, row);
3507 ARR_REG_WR(p_hwfn,
3508 p_ptt,
3509 storm->sem_fast_mem_addr + SEM_FAST_REG_VFC_DATA_WR,
3510 cam_cmd, VFC_CAM_CMD_DWORDS);
3511
3512 /* Write VFC CAM address */
3513 ARR_REG_WR(p_hwfn,
3514 p_ptt,
3515 storm->sem_fast_mem_addr + SEM_FAST_REG_VFC_ADDR,
3516 cam_addr, VFC_CAM_ADDR_DWORDS);
3517
3518 /* Read VFC CAM read response */
3519 ARR_REG_RD(p_hwfn,
3520 p_ptt,
3521 storm->sem_fast_mem_addr + SEM_FAST_REG_VFC_DATA_RD,
3522 dump_buf + offset, VFC_CAM_RESP_DWORDS);
c965db44
TT
3523 }
3524
3525 return offset;
3526}
3527
3528/* Dump VFC RAM. Returns the dumped size in dwords. */
3529static u32 qed_grc_dump_vfc_ram(struct qed_hwfn *p_hwfn,
3530 struct qed_ptt *p_ptt,
3531 u32 *dump_buf,
3532 bool dump,
3533 u8 storm_id, struct vfc_ram_defs *ram_defs)
3534{
3535 u32 total_size = ram_defs->num_rows * VFC_RAM_RESP_DWORDS;
7b6859fb 3536 struct storm_defs *storm = &s_storm_defs[storm_id];
c965db44
TT
3537 u32 ram_addr[VFC_RAM_ADDR_DWORDS] = { 0 };
3538 u32 ram_cmd[VFC_RAM_CMD_DWORDS] = { 0 };
7b6859fb 3539 u32 row, i, offset = 0;
c965db44
TT
3540
3541 offset += qed_grc_dump_mem_hdr(p_hwfn,
3542 dump_buf + offset,
3543 dump,
3544 ram_defs->mem_name,
3545 0,
3546 total_size,
3547 256,
3548 false,
3549 ram_defs->type_name,
7b6859fb 3550 true, storm->letter);
c965db44
TT
3551
3552 /* Prepare RAM address */
3553 SET_VAR_FIELD(ram_addr, VFC_RAM_ADDR, OP, VFC_OPCODE_RAM_RD);
3554
3555 if (!dump)
3556 return offset + total_size;
3557
3558 for (row = ram_defs->base_row;
3559 row < ram_defs->base_row + ram_defs->num_rows;
3560 row++, offset += VFC_RAM_RESP_DWORDS) {
3561 /* Write VFC RAM command */
3562 ARR_REG_WR(p_hwfn,
3563 p_ptt,
7b6859fb 3564 storm->sem_fast_mem_addr + SEM_FAST_REG_VFC_DATA_WR,
c965db44
TT
3565 ram_cmd, VFC_RAM_CMD_DWORDS);
3566
3567 /* Write VFC RAM address */
3568 SET_VAR_FIELD(ram_addr, VFC_RAM_ADDR, ROW, row);
3569 ARR_REG_WR(p_hwfn,
3570 p_ptt,
7b6859fb 3571 storm->sem_fast_mem_addr + SEM_FAST_REG_VFC_ADDR,
c965db44
TT
3572 ram_addr, VFC_RAM_ADDR_DWORDS);
3573
3574 /* Read VFC RAM read response */
3575 ARR_REG_RD(p_hwfn,
3576 p_ptt,
7b6859fb 3577 storm->sem_fast_mem_addr + SEM_FAST_REG_VFC_DATA_RD,
c965db44
TT
3578 dump_buf + offset, VFC_RAM_RESP_DWORDS);
3579 }
3580
3581 return offset;
3582}
3583
3584/* Dumps GRC VFC data. Returns the dumped size in dwords. */
3585static u32 qed_grc_dump_vfc(struct qed_hwfn *p_hwfn,
3586 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3587{
3588 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
3589 u8 storm_id, i;
3590 u32 offset = 0;
3591
3592 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
7b6859fb
MY
3593 if (!qed_grc_is_storm_included(p_hwfn,
3594 (enum dbg_storms)storm_id) ||
3595 !s_storm_defs[storm_id].has_vfc ||
3596 (storm_id == DBG_PSTORM_ID && dev_data->platform_id !=
3597 PLATFORM_ASIC))
3598 continue;
3599
3600 /* Read CAM */
3601 offset += qed_grc_dump_vfc_cam(p_hwfn,
3602 p_ptt,
3603 dump_buf + offset,
3604 dump, storm_id);
3605
3606 /* Read RAM */
3607 for (i = 0; i < NUM_VFC_RAM_TYPES; i++)
3608 offset += qed_grc_dump_vfc_ram(p_hwfn,
c965db44
TT
3609 p_ptt,
3610 dump_buf + offset,
7b6859fb
MY
3611 dump,
3612 storm_id,
3613 &s_vfc_ram_defs[i]);
c965db44
TT
3614 }
3615
3616 return offset;
3617}
3618
3619/* Dumps GRC RSS data. Returns the dumped size in dwords. */
3620static u32 qed_grc_dump_rss(struct qed_hwfn *p_hwfn,
3621 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3622{
3623 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
3624 u32 offset = 0;
3625 u8 rss_mem_id;
3626
3627 for (rss_mem_id = 0; rss_mem_id < NUM_RSS_MEM_TYPES; rss_mem_id++) {
da090917 3628 u32 rss_addr, num_entries, total_dwords;
7b6859fb 3629 struct rss_mem_defs *rss_defs;
da090917 3630 u32 addr, num_dwords_to_read;
7b6859fb
MY
3631 bool packed;
3632
3633 rss_defs = &s_rss_mem_defs[rss_mem_id];
3634 rss_addr = rss_defs->addr;
3635 num_entries = rss_defs->num_entries[dev_data->chip_id];
da090917
TT
3636 total_dwords = (num_entries * rss_defs->entry_width) / 32;
3637 packed = (rss_defs->entry_width == 16);
c965db44
TT
3638
3639 offset += qed_grc_dump_mem_hdr(p_hwfn,
3640 dump_buf + offset,
3641 dump,
3642 rss_defs->mem_name,
be086e7c
MY
3643 0,
3644 total_dwords,
da090917 3645 rss_defs->entry_width,
c965db44
TT
3646 packed,
3647 rss_defs->type_name, false, 0);
3648
7b6859fb 3649 /* Dump RSS data */
c965db44 3650 if (!dump) {
be086e7c 3651 offset += total_dwords;
c965db44
TT
3652 continue;
3653 }
3654
7b6859fb 3655 addr = BYTES_TO_DWORDS(RSS_REG_RSS_RAM_DATA);
da090917
TT
3656 while (total_dwords) {
3657 num_dwords_to_read = min_t(u32,
3658 RSS_REG_RSS_RAM_DATA_SIZE,
3659 total_dwords);
be086e7c 3660 qed_wr(p_hwfn, p_ptt, RSS_REG_RSS_RAM_ADDR, rss_addr);
7b6859fb
MY
3661 offset += qed_grc_dump_addr_range(p_hwfn,
3662 p_ptt,
3663 dump_buf + offset,
3664 dump,
3665 addr,
da090917 3666 num_dwords_to_read,
d52c89f1
MK
3667 false,
3668 SPLIT_TYPE_NONE, 0);
da090917
TT
3669 total_dwords -= num_dwords_to_read;
3670 rss_addr++;
c965db44
TT
3671 }
3672 }
3673
3674 return offset;
3675}
3676
3677/* Dumps GRC Big RAM. Returns the dumped size in dwords. */
3678static u32 qed_grc_dump_big_ram(struct qed_hwfn *p_hwfn,
3679 struct qed_ptt *p_ptt,
3680 u32 *dump_buf, bool dump, u8 big_ram_id)
3681{
3682 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
da090917 3683 u32 block_size, ram_size, offset = 0, reg_val, i;
c965db44
TT
3684 char mem_name[12] = "???_BIG_RAM";
3685 char type_name[8] = "???_RAM";
be086e7c 3686 struct big_ram_defs *big_ram;
c965db44 3687
be086e7c 3688 big_ram = &s_big_ram_defs[big_ram_id];
da090917
TT
3689 ram_size = big_ram->ram_size[dev_data->chip_id];
3690
3691 reg_val = qed_rd(p_hwfn, p_ptt, big_ram->is_256b_reg_addr);
3692 block_size = reg_val &
3693 BIT(big_ram->is_256b_bit_offset[dev_data->chip_id]) ? 256
3694 : 128;
c965db44 3695
c7d852e3
DB
3696 strncpy(type_name, big_ram->instance_name, BIG_RAM_NAME_LEN);
3697 strncpy(mem_name, big_ram->instance_name, BIG_RAM_NAME_LEN);
c965db44
TT
3698
3699 /* Dump memory header */
3700 offset += qed_grc_dump_mem_hdr(p_hwfn,
3701 dump_buf + offset,
3702 dump,
3703 mem_name,
3704 0,
3705 ram_size,
da090917 3706 block_size * 8,
c965db44
TT
3707 false, type_name, false, 0);
3708
7b6859fb 3709 /* Read and dump Big RAM data */
c965db44
TT
3710 if (!dump)
3711 return offset + ram_size;
3712
7b6859fb 3713 /* Dump Big RAM */
da090917
TT
3714 for (i = 0; i < DIV_ROUND_UP(ram_size, BRB_REG_BIG_RAM_DATA_SIZE);
3715 i++) {
be086e7c
MY
3716 u32 addr, len;
3717
3718 qed_wr(p_hwfn, p_ptt, big_ram->addr_reg_addr, i);
3719 addr = BYTES_TO_DWORDS(big_ram->data_reg_addr);
da090917 3720 len = BRB_REG_BIG_RAM_DATA_SIZE;
be086e7c
MY
3721 offset += qed_grc_dump_addr_range(p_hwfn,
3722 p_ptt,
3723 dump_buf + offset,
3724 dump,
3725 addr,
7b6859fb 3726 len,
d52c89f1 3727 false, SPLIT_TYPE_NONE, 0);
c965db44
TT
3728 }
3729
3730 return offset;
3731}
3732
3733static u32 qed_grc_dump_mcp(struct qed_hwfn *p_hwfn,
3734 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3735{
3736 bool block_enable[MAX_BLOCK_ID] = { 0 };
be086e7c 3737 u32 offset = 0, addr;
c965db44 3738 bool halted = false;
c965db44
TT
3739
3740 /* Halt MCP */
be086e7c 3741 if (dump && !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_MCP)) {
c965db44
TT
3742 halted = !qed_mcp_halt(p_hwfn, p_ptt);
3743 if (!halted)
3744 DP_NOTICE(p_hwfn, "MCP halt failed!\n");
3745 }
3746
3747 /* Dump MCP scratchpad */
3748 offset += qed_grc_dump_mem(p_hwfn,
3749 p_ptt,
3750 dump_buf + offset,
3751 dump,
3752 NULL,
be086e7c 3753 BYTES_TO_DWORDS(MCP_REG_SCRATCH),
21dd79e8 3754 MCP_REG_SCRATCH_SIZE_BB_K2,
7b6859fb 3755 false, 0, false, "MCP", false, 0);
c965db44
TT
3756
3757 /* Dump MCP cpu_reg_file */
3758 offset += qed_grc_dump_mem(p_hwfn,
3759 p_ptt,
3760 dump_buf + offset,
3761 dump,
3762 NULL,
be086e7c 3763 BYTES_TO_DWORDS(MCP_REG_CPU_REG_FILE),
c965db44 3764 MCP_REG_CPU_REG_FILE_SIZE,
7b6859fb 3765 false, 0, false, "MCP", false, 0);
c965db44
TT
3766
3767 /* Dump MCP registers */
3768 block_enable[BLOCK_MCP] = true;
3769 offset += qed_grc_dump_registers(p_hwfn,
3770 p_ptt,
3771 dump_buf + offset,
3772 dump, block_enable, "block", "MCP");
3773
3774 /* Dump required non-MCP registers */
3775 offset += qed_grc_dump_regs_hdr(dump_buf + offset,
d52c89f1
MK
3776 dump, 1, SPLIT_TYPE_NONE, 0,
3777 "block", "MCP");
be086e7c 3778 addr = BYTES_TO_DWORDS(MISC_REG_SHARED_MEM_ADDR);
c965db44
TT
3779 offset += qed_grc_dump_reg_entry(p_hwfn,
3780 p_ptt,
3781 dump_buf + offset,
3782 dump,
be086e7c 3783 addr,
7b6859fb 3784 1,
d52c89f1 3785 false, SPLIT_TYPE_NONE, 0);
c965db44
TT
3786
3787 /* Release MCP */
3788 if (halted && qed_mcp_resume(p_hwfn, p_ptt))
3789 DP_NOTICE(p_hwfn, "Failed to resume MCP after halt!\n");
7b6859fb 3790
c965db44
TT
3791 return offset;
3792}
3793
3794/* Dumps the tbus indirect memory for all PHYs. */
3795static u32 qed_grc_dump_phy(struct qed_hwfn *p_hwfn,
3796 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
3797{
3798 u32 offset = 0, tbus_lo_offset, tbus_hi_offset;
3799 char mem_name[32];
3800 u8 phy_id;
3801
3802 for (phy_id = 0; phy_id < ARRAY_SIZE(s_phy_defs); phy_id++) {
7b6859fb
MY
3803 u32 addr_lo_addr, addr_hi_addr, data_lo_addr, data_hi_addr;
3804 struct phy_defs *phy_defs;
3805 u8 *bytes_buf;
3806
3807 phy_defs = &s_phy_defs[phy_id];
3808 addr_lo_addr = phy_defs->base_addr +
3809 phy_defs->tbus_addr_lo_addr;
3810 addr_hi_addr = phy_defs->base_addr +
3811 phy_defs->tbus_addr_hi_addr;
3812 data_lo_addr = phy_defs->base_addr +
3813 phy_defs->tbus_data_lo_addr;
3814 data_hi_addr = phy_defs->base_addr +
3815 phy_defs->tbus_data_hi_addr;
7b6859fb
MY
3816
3817 if (snprintf(mem_name, sizeof(mem_name), "tbus_%s",
3818 phy_defs->phy_name) < 0)
c965db44
TT
3819 DP_NOTICE(p_hwfn,
3820 "Unexpected debug error: invalid PHY memory name\n");
7b6859fb 3821
c965db44
TT
3822 offset += qed_grc_dump_mem_hdr(p_hwfn,
3823 dump_buf + offset,
3824 dump,
3825 mem_name,
3826 0,
3827 PHY_DUMP_SIZE_DWORDS,
3828 16, true, mem_name, false, 0);
7b6859fb
MY
3829
3830 if (!dump) {
3831 offset += PHY_DUMP_SIZE_DWORDS;
3832 continue;
3833 }
3834
da090917 3835 bytes_buf = (u8 *)(dump_buf + offset);
7b6859fb
MY
3836 for (tbus_hi_offset = 0;
3837 tbus_hi_offset < (NUM_PHY_TBUS_ADDRESSES >> 8);
3838 tbus_hi_offset++) {
3839 qed_wr(p_hwfn, p_ptt, addr_hi_addr, tbus_hi_offset);
3840 for (tbus_lo_offset = 0; tbus_lo_offset < 256;
3841 tbus_lo_offset++) {
c965db44 3842 qed_wr(p_hwfn,
7b6859fb
MY
3843 p_ptt, addr_lo_addr, tbus_lo_offset);
3844 *(bytes_buf++) = (u8)qed_rd(p_hwfn,
3845 p_ptt,
3846 data_lo_addr);
3847 *(bytes_buf++) = (u8)qed_rd(p_hwfn,
3848 p_ptt,
3849 data_hi_addr);
c965db44
TT
3850 }
3851 }
3852
3853 offset += PHY_DUMP_SIZE_DWORDS;
3854 }
3855
3856 return offset;
3857}
3858
3859static void qed_config_dbg_line(struct qed_hwfn *p_hwfn,
3860 struct qed_ptt *p_ptt,
3861 enum block_id block_id,
3862 u8 line_id,
7b6859fb
MY
3863 u8 enable_mask,
3864 u8 right_shift,
3865 u8 force_valid_mask, u8 force_frame_mask)
c965db44 3866{
7b6859fb 3867 struct block_defs *block = s_block_defs[block_id];
c965db44 3868
7b6859fb
MY
3869 qed_wr(p_hwfn, p_ptt, block->dbg_select_addr, line_id);
3870 qed_wr(p_hwfn, p_ptt, block->dbg_enable_addr, enable_mask);
3871 qed_wr(p_hwfn, p_ptt, block->dbg_shift_addr, right_shift);
3872 qed_wr(p_hwfn, p_ptt, block->dbg_force_valid_addr, force_valid_mask);
3873 qed_wr(p_hwfn, p_ptt, block->dbg_force_frame_addr, force_frame_mask);
c965db44
TT
3874}
3875
3876/* Dumps Static Debug data. Returns the dumped size in dwords. */
3877static u32 qed_grc_dump_static_debug(struct qed_hwfn *p_hwfn,
3878 struct qed_ptt *p_ptt,
3879 u32 *dump_buf, bool dump)
3880{
c965db44 3881 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
7b6859fb
MY
3882 u32 block_id, line_id, offset = 0;
3883
da090917
TT
3884 /* Don't dump static debug if a debug bus recording is in progress */
3885 if (dump && qed_rd(p_hwfn, p_ptt, DBG_REG_DBG_BLOCK_ON))
7b6859fb 3886 return 0;
c965db44
TT
3887
3888 if (dump) {
c965db44
TT
3889 /* Disable all blocks debug output */
3890 for (block_id = 0; block_id < MAX_BLOCK_ID; block_id++) {
7b6859fb 3891 struct block_defs *block = s_block_defs[block_id];
c965db44 3892
da090917
TT
3893 if (block->dbg_client_id[dev_data->chip_id] !=
3894 MAX_DBG_BUS_CLIENTS)
7b6859fb
MY
3895 qed_wr(p_hwfn, p_ptt, block->dbg_enable_addr,
3896 0);
c965db44
TT
3897 }
3898
3899 qed_bus_reset_dbg_block(p_hwfn, p_ptt);
3900 qed_bus_set_framing_mode(p_hwfn,
3901 p_ptt, DBG_BUS_FRAME_MODE_8HW_0ST);
3902 qed_wr(p_hwfn,
3903 p_ptt, DBG_REG_DEBUG_TARGET, DBG_BUS_TARGET_ID_INT_BUF);
3904 qed_wr(p_hwfn, p_ptt, DBG_REG_FULL_MODE, 1);
3905 qed_bus_enable_dbg_block(p_hwfn, p_ptt, true);
3906 }
3907
3908 /* Dump all static debug lines for each relevant block */
3909 for (block_id = 0; block_id < MAX_BLOCK_ID; block_id++) {
7b6859fb
MY
3910 struct block_defs *block = s_block_defs[block_id];
3911 struct dbg_bus_block *block_desc;
3912 u32 block_dwords, addr, len;
3913 u8 dbg_client_id;
c965db44 3914
da090917
TT
3915 if (block->dbg_client_id[dev_data->chip_id] ==
3916 MAX_DBG_BUS_CLIENTS)
c965db44
TT
3917 continue;
3918
da090917
TT
3919 block_desc = get_dbg_bus_block_desc(p_hwfn,
3920 (enum block_id)block_id);
7b6859fb
MY
3921 block_dwords = NUM_DBG_LINES(block_desc) *
3922 STATIC_DEBUG_LINE_DWORDS;
3923
c965db44
TT
3924 /* Dump static section params */
3925 offset += qed_grc_dump_mem_hdr(p_hwfn,
3926 dump_buf + offset,
3927 dump,
7b6859fb
MY
3928 block->name,
3929 0,
3930 block_dwords,
3931 32, false, "STATIC", false, 0);
c965db44 3932
7b6859fb
MY
3933 if (!dump) {
3934 offset += block_dwords;
3935 continue;
3936 }
c965db44 3937
7b6859fb
MY
3938 /* If all lines are invalid - dump zeros */
3939 if (dev_data->block_in_reset[block_id]) {
3940 memset(dump_buf + offset, 0,
3941 DWORDS_TO_BYTES(block_dwords));
c965db44 3942 offset += block_dwords;
7b6859fb
MY
3943 continue;
3944 }
3945
3946 /* Enable block's client */
3947 dbg_client_id = block->dbg_client_id[dev_data->chip_id];
3948 qed_bus_enable_clients(p_hwfn,
3949 p_ptt,
3950 BIT(dbg_client_id));
3951
3952 addr = BYTES_TO_DWORDS(DBG_REG_CALENDAR_OUT_DATA);
3953 len = STATIC_DEBUG_LINE_DWORDS;
3954 for (line_id = 0; line_id < (u32)NUM_DBG_LINES(block_desc);
3955 line_id++) {
3956 /* Configure debug line ID */
3957 qed_config_dbg_line(p_hwfn,
3958 p_ptt,
3959 (enum block_id)block_id,
3960 (u8)line_id, 0xf, 0, 0, 0);
3961
3962 /* Read debug line info */
3963 offset += qed_grc_dump_addr_range(p_hwfn,
3964 p_ptt,
3965 dump_buf + offset,
3966 dump,
3967 addr,
3968 len,
d52c89f1
MK
3969 true, SPLIT_TYPE_NONE,
3970 0);
c965db44 3971 }
7b6859fb
MY
3972
3973 /* Disable block's client and debug output */
3974 qed_bus_enable_clients(p_hwfn, p_ptt, 0);
3975 qed_wr(p_hwfn, p_ptt, block->dbg_enable_addr, 0);
c965db44
TT
3976 }
3977
3978 if (dump) {
3979 qed_bus_enable_dbg_block(p_hwfn, p_ptt, false);
3980 qed_bus_enable_clients(p_hwfn, p_ptt, 0);
3981 }
3982
3983 return offset;
3984}
3985
3986/* Performs GRC Dump to the specified buffer.
3987 * Returns the dumped size in dwords.
3988 */
3989static enum dbg_status qed_grc_dump(struct qed_hwfn *p_hwfn,
3990 struct qed_ptt *p_ptt,
3991 u32 *dump_buf,
3992 bool dump, u32 *num_dumped_dwords)
3993{
3994 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
3995 bool parities_masked = false;
c965db44 3996 u32 offset = 0;
d52c89f1 3997 u8 i;
c965db44 3998
c965db44 3999 *num_dumped_dwords = 0;
d52c89f1 4000 dev_data->num_regs_read = 0;
c965db44 4001
d52c89f1
MK
4002 /* Update reset state */
4003 if (dump)
c965db44
TT
4004 qed_update_blocks_reset_state(p_hwfn, p_ptt);
4005
4006 /* Dump global params */
4007 offset += qed_dump_common_global_params(p_hwfn,
4008 p_ptt,
4009 dump_buf + offset, dump, 4);
4010 offset += qed_dump_str_param(dump_buf + offset,
4011 dump, "dump-type", "grc-dump");
4012 offset += qed_dump_num_param(dump_buf + offset,
4013 dump,
4014 "num-lcids",
4015 qed_grc_get_param(p_hwfn,
4016 DBG_GRC_PARAM_NUM_LCIDS));
4017 offset += qed_dump_num_param(dump_buf + offset,
4018 dump,
4019 "num-ltids",
4020 qed_grc_get_param(p_hwfn,
4021 DBG_GRC_PARAM_NUM_LTIDS));
4022 offset += qed_dump_num_param(dump_buf + offset,
d52c89f1 4023 dump, "num-ports", dev_data->num_ports);
c965db44
TT
4024
4025 /* Dump reset registers (dumped before taking blocks out of reset ) */
4026 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_REGS))
4027 offset += qed_grc_dump_reset_regs(p_hwfn,
4028 p_ptt,
4029 dump_buf + offset, dump);
4030
4031 /* Take all blocks out of reset (using reset registers) */
4032 if (dump) {
4033 qed_grc_unreset_blocks(p_hwfn, p_ptt);
4034 qed_update_blocks_reset_state(p_hwfn, p_ptt);
4035 }
4036
4037 /* Disable all parities using MFW command */
7b6859fb
MY
4038 if (dump &&
4039 !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_MCP)) {
c965db44
TT
4040 parities_masked = !qed_mcp_mask_parities(p_hwfn, p_ptt, 1);
4041 if (!parities_masked) {
be086e7c
MY
4042 DP_NOTICE(p_hwfn,
4043 "Failed to mask parities using MFW\n");
c965db44
TT
4044 if (qed_grc_get_param
4045 (p_hwfn, DBG_GRC_PARAM_PARITY_SAFE))
4046 return DBG_STATUS_MCP_COULD_NOT_MASK_PRTY;
c965db44
TT
4047 }
4048 }
4049
4050 /* Dump modified registers (dumped before modifying them) */
4051 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_REGS))
4052 offset += qed_grc_dump_modified_regs(p_hwfn,
4053 p_ptt,
4054 dump_buf + offset, dump);
4055
4056 /* Stall storms */
4057 if (dump &&
4058 (qed_grc_is_included(p_hwfn,
4059 DBG_GRC_PARAM_DUMP_IOR) ||
4060 qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_VFC)))
4061 qed_grc_stall_storms(p_hwfn, p_ptt, true);
4062
4063 /* Dump all regs */
4064 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_REGS)) {
c965db44
TT
4065 bool block_enable[MAX_BLOCK_ID];
4066
7b6859fb 4067 /* Dump all blocks except MCP */
c965db44
TT
4068 for (i = 0; i < MAX_BLOCK_ID; i++)
4069 block_enable[i] = true;
4070 block_enable[BLOCK_MCP] = false;
4071 offset += qed_grc_dump_registers(p_hwfn,
4072 p_ptt,
4073 dump_buf +
4074 offset,
4075 dump,
4076 block_enable, NULL, NULL);
be086e7c
MY
4077
4078 /* Dump special registers */
4079 offset += qed_grc_dump_special_regs(p_hwfn,
4080 p_ptt,
4081 dump_buf + offset, dump);
c965db44
TT
4082 }
4083
4084 /* Dump memories */
4085 offset += qed_grc_dump_memories(p_hwfn, p_ptt, dump_buf + offset, dump);
4086
4087 /* Dump MCP */
4088 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_MCP))
4089 offset += qed_grc_dump_mcp(p_hwfn,
4090 p_ptt, dump_buf + offset, dump);
4091
4092 /* Dump context */
4093 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_CM_CTX))
4094 offset += qed_grc_dump_ctx(p_hwfn,
4095 p_ptt, dump_buf + offset, dump);
4096
4097 /* Dump RSS memories */
4098 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_RSS))
4099 offset += qed_grc_dump_rss(p_hwfn,
4100 p_ptt, dump_buf + offset, dump);
4101
4102 /* Dump Big RAM */
4103 for (i = 0; i < NUM_BIG_RAM_TYPES; i++)
4104 if (qed_grc_is_included(p_hwfn, s_big_ram_defs[i].grc_param))
4105 offset += qed_grc_dump_big_ram(p_hwfn,
4106 p_ptt,
4107 dump_buf + offset,
4108 dump, i);
4109
4110 /* Dump IORs */
4111 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_IOR))
4112 offset += qed_grc_dump_iors(p_hwfn,
4113 p_ptt, dump_buf + offset, dump);
4114
4115 /* Dump VFC */
4116 if (qed_grc_is_included(p_hwfn, DBG_GRC_PARAM_DUMP_VFC))
4117 offset += qed_grc_dump_vfc(p_hwfn,
4118 p_ptt, dump_buf + offset, dump);
4119
4120 /* Dump PHY tbus */
4121 if (qed_grc_is_included(p_hwfn,
4122 DBG_GRC_PARAM_DUMP_PHY) && dev_data->chip_id ==
4123 CHIP_K2 && dev_data->platform_id == PLATFORM_ASIC)
4124 offset += qed_grc_dump_phy(p_hwfn,
4125 p_ptt, dump_buf + offset, dump);
4126
d52c89f1 4127 /* Dump static debug data (only if not during debug bus recording) */
c965db44
TT
4128 if (qed_grc_is_included(p_hwfn,
4129 DBG_GRC_PARAM_DUMP_STATIC) &&
d52c89f1 4130 (!dump || dev_data->bus.state == DBG_BUS_STATE_IDLE))
c965db44
TT
4131 offset += qed_grc_dump_static_debug(p_hwfn,
4132 p_ptt,
4133 dump_buf + offset, dump);
4134
4135 /* Dump last section */
da090917 4136 offset += qed_dump_last_section(dump_buf, offset, dump);
7b6859fb 4137
c965db44
TT
4138 if (dump) {
4139 /* Unstall storms */
4140 if (qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_UNSTALL))
4141 qed_grc_stall_storms(p_hwfn, p_ptt, false);
4142
4143 /* Clear parity status */
4144 qed_grc_clear_all_prty(p_hwfn, p_ptt);
4145
4146 /* Enable all parities using MFW command */
4147 if (parities_masked)
4148 qed_mcp_mask_parities(p_hwfn, p_ptt, 0);
4149 }
4150
4151 *num_dumped_dwords = offset;
4152
4153 return DBG_STATUS_OK;
4154}
4155
4156/* Writes the specified failing Idle Check rule to the specified buffer.
4157 * Returns the dumped size in dwords.
4158 */
4159static u32 qed_idle_chk_dump_failure(struct qed_hwfn *p_hwfn,
4160 struct qed_ptt *p_ptt,
4161 u32 *
4162 dump_buf,
4163 bool dump,
4164 u16 rule_id,
4165 const struct dbg_idle_chk_rule *rule,
4166 u16 fail_entry_id, u32 *cond_reg_values)
4167{
c965db44 4168 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
7b6859fb
MY
4169 const struct dbg_idle_chk_cond_reg *cond_regs;
4170 const struct dbg_idle_chk_info_reg *info_regs;
4171 u32 i, next_reg_offset = 0, offset = 0;
4172 struct dbg_idle_chk_result_hdr *hdr;
4173 const union dbg_idle_chk_reg *regs;
c965db44
TT
4174 u8 reg_id;
4175
7b6859fb
MY
4176 hdr = (struct dbg_idle_chk_result_hdr *)dump_buf;
4177 regs = &((const union dbg_idle_chk_reg *)
4178 s_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_REGS].ptr)[rule->reg_offset];
4179 cond_regs = &regs[0].cond_reg;
4180 info_regs = &regs[rule->num_cond_regs].info_reg;
4181
c965db44
TT
4182 /* Dump rule data */
4183 if (dump) {
4184 memset(hdr, 0, sizeof(*hdr));
4185 hdr->rule_id = rule_id;
4186 hdr->mem_entry_id = fail_entry_id;
4187 hdr->severity = rule->severity;
4188 hdr->num_dumped_cond_regs = rule->num_cond_regs;
4189 }
4190
4191 offset += IDLE_CHK_RESULT_HDR_DWORDS;
4192
4193 /* Dump condition register values */
4194 for (reg_id = 0; reg_id < rule->num_cond_regs; reg_id++) {
4195 const struct dbg_idle_chk_cond_reg *reg = &cond_regs[reg_id];
7b6859fb 4196 struct dbg_idle_chk_result_reg_hdr *reg_hdr;
c965db44 4197
7b6859fb
MY
4198 reg_hdr = (struct dbg_idle_chk_result_reg_hdr *)
4199 (dump_buf + offset);
c965db44 4200
7b6859fb
MY
4201 /* Write register header */
4202 if (!dump) {
c965db44
TT
4203 offset += IDLE_CHK_RESULT_REG_HDR_DWORDS +
4204 reg->entry_size;
7b6859fb 4205 continue;
c965db44 4206 }
7b6859fb
MY
4207
4208 offset += IDLE_CHK_RESULT_REG_HDR_DWORDS;
4209 memset(reg_hdr, 0, sizeof(*reg_hdr));
4210 reg_hdr->start_entry = reg->start_entry;
4211 reg_hdr->size = reg->entry_size;
4212 SET_FIELD(reg_hdr->data,
4213 DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM,
4214 reg->num_entries > 1 || reg->start_entry > 0 ? 1 : 0);
4215 SET_FIELD(reg_hdr->data,
4216 DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID, reg_id);
4217
4218 /* Write register values */
4219 for (i = 0; i < reg_hdr->size; i++, next_reg_offset++, offset++)
4220 dump_buf[offset] = cond_reg_values[next_reg_offset];
c965db44
TT
4221 }
4222
4223 /* Dump info register values */
4224 for (reg_id = 0; reg_id < rule->num_info_regs; reg_id++) {
4225 const struct dbg_idle_chk_info_reg *reg = &info_regs[reg_id];
4226 u32 block_id;
4227
7b6859fb 4228 /* Check if register's block is in reset */
c965db44
TT
4229 if (!dump) {
4230 offset += IDLE_CHK_RESULT_REG_HDR_DWORDS + reg->size;
4231 continue;
4232 }
4233
c965db44
TT
4234 block_id = GET_FIELD(reg->data, DBG_IDLE_CHK_INFO_REG_BLOCK_ID);
4235 if (block_id >= MAX_BLOCK_ID) {
4236 DP_NOTICE(p_hwfn, "Invalid block_id\n");
4237 return 0;
4238 }
4239
4240 if (!dev_data->block_in_reset[block_id]) {
7b6859fb
MY
4241 struct dbg_idle_chk_result_reg_hdr *reg_hdr;
4242 bool wide_bus, eval_mode, mode_match = true;
4243 u16 modes_buf_offset;
4244 u32 addr;
4245
4246 reg_hdr = (struct dbg_idle_chk_result_reg_hdr *)
4247 (dump_buf + offset);
c965db44
TT
4248
4249 /* Check mode */
7b6859fb
MY
4250 eval_mode = GET_FIELD(reg->mode.data,
4251 DBG_MODE_HDR_EVAL_MODE) > 0;
c965db44 4252 if (eval_mode) {
7b6859fb
MY
4253 modes_buf_offset =
4254 GET_FIELD(reg->mode.data,
4255 DBG_MODE_HDR_MODES_BUF_OFFSET);
c965db44
TT
4256 mode_match =
4257 qed_is_mode_match(p_hwfn,
4258 &modes_buf_offset);
4259 }
4260
7b6859fb
MY
4261 if (!mode_match)
4262 continue;
4263
4264 addr = GET_FIELD(reg->data,
4265 DBG_IDLE_CHK_INFO_REG_ADDRESS);
4266 wide_bus = GET_FIELD(reg->data,
4267 DBG_IDLE_CHK_INFO_REG_WIDE_BUS);
4268
4269 /* Write register header */
4270 offset += IDLE_CHK_RESULT_REG_HDR_DWORDS;
4271 hdr->num_dumped_info_regs++;
4272 memset(reg_hdr, 0, sizeof(*reg_hdr));
4273 reg_hdr->size = reg->size;
4274 SET_FIELD(reg_hdr->data,
4275 DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID,
4276 rule->num_cond_regs + reg_id);
4277
4278 /* Write register values */
4279 offset += qed_grc_dump_addr_range(p_hwfn,
4280 p_ptt,
4281 dump_buf + offset,
4282 dump,
4283 addr,
d52c89f1
MK
4284 reg->size, wide_bus,
4285 SPLIT_TYPE_NONE, 0);
be086e7c 4286 }
c965db44
TT
4287 }
4288
4289 return offset;
4290}
4291
4292/* Dumps idle check rule entries. Returns the dumped size in dwords. */
4293static u32
4294qed_idle_chk_dump_rule_entries(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
4295 u32 *dump_buf, bool dump,
4296 const struct dbg_idle_chk_rule *input_rules,
4297 u32 num_input_rules, u32 *num_failing_rules)
4298{
4299 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
4300 u32 cond_reg_values[IDLE_CHK_MAX_ENTRIES_SIZE];
be086e7c 4301 u32 i, offset = 0;
c965db44
TT
4302 u16 entry_id;
4303 u8 reg_id;
4304
4305 *num_failing_rules = 0;
7b6859fb 4306
c965db44
TT
4307 for (i = 0; i < num_input_rules; i++) {
4308 const struct dbg_idle_chk_cond_reg *cond_regs;
4309 const struct dbg_idle_chk_rule *rule;
4310 const union dbg_idle_chk_reg *regs;
4311 u16 num_reg_entries = 1;
4312 bool check_rule = true;
4313 const u32 *imm_values;
4314
4315 rule = &input_rules[i];
4316 regs = &((const union dbg_idle_chk_reg *)
4317 s_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_REGS].ptr)
4318 [rule->reg_offset];
4319 cond_regs = &regs[0].cond_reg;
4320 imm_values = &s_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_IMMS].ptr
4321 [rule->imm_offset];
4322
4323 /* Check if all condition register blocks are out of reset, and
4324 * find maximal number of entries (all condition registers that
4325 * are memories must have the same size, which is > 1).
4326 */
4327 for (reg_id = 0; reg_id < rule->num_cond_regs && check_rule;
4328 reg_id++) {
7b6859fb
MY
4329 u32 block_id =
4330 GET_FIELD(cond_regs[reg_id].data,
4331 DBG_IDLE_CHK_COND_REG_BLOCK_ID);
c965db44
TT
4332
4333 if (block_id >= MAX_BLOCK_ID) {
4334 DP_NOTICE(p_hwfn, "Invalid block_id\n");
4335 return 0;
4336 }
4337
4338 check_rule = !dev_data->block_in_reset[block_id];
4339 if (cond_regs[reg_id].num_entries > num_reg_entries)
4340 num_reg_entries = cond_regs[reg_id].num_entries;
4341 }
4342
4343 if (!check_rule && dump)
4344 continue;
4345
da090917
TT
4346 if (!dump) {
4347 u32 entry_dump_size =
4348 qed_idle_chk_dump_failure(p_hwfn,
4349 p_ptt,
4350 dump_buf + offset,
4351 false,
4352 rule->rule_id,
4353 rule,
4354 0,
4355 NULL);
4356
4357 offset += num_reg_entries * entry_dump_size;
4358 (*num_failing_rules) += num_reg_entries;
4359 continue;
4360 }
4361
c965db44
TT
4362 /* Go over all register entries (number of entries is the same
4363 * for all condition registers).
4364 */
4365 for (entry_id = 0; entry_id < num_reg_entries; entry_id++) {
be086e7c 4366 u32 next_reg_offset = 0;
c965db44 4367
7b6859fb 4368 /* Read current entry of all condition registers */
be086e7c
MY
4369 for (reg_id = 0; reg_id < rule->num_cond_regs;
4370 reg_id++) {
4371 const struct dbg_idle_chk_cond_reg *reg =
da090917 4372 &cond_regs[reg_id];
7b6859fb
MY
4373 u32 padded_entry_size, addr;
4374 bool wide_bus;
c965db44 4375
7b6859fb 4376 /* Find GRC address (if it's a memory, the
be086e7c
MY
4377 * address of the specific entry is calculated).
4378 */
7b6859fb
MY
4379 addr = GET_FIELD(reg->data,
4380 DBG_IDLE_CHK_COND_REG_ADDRESS);
4381 wide_bus =
be086e7c 4382 GET_FIELD(reg->data,
7b6859fb 4383 DBG_IDLE_CHK_COND_REG_WIDE_BUS);
be086e7c
MY
4384 if (reg->num_entries > 1 ||
4385 reg->start_entry > 0) {
7b6859fb 4386 padded_entry_size =
da090917
TT
4387 reg->entry_size > 1 ?
4388 roundup_pow_of_two(reg->entry_size) :
4389 1;
be086e7c
MY
4390 addr += (reg->start_entry + entry_id) *
4391 padded_entry_size;
c965db44 4392 }
be086e7c
MY
4393
4394 /* Read registers */
4395 if (next_reg_offset + reg->entry_size >=
4396 IDLE_CHK_MAX_ENTRIES_SIZE) {
4397 DP_NOTICE(p_hwfn,
4398 "idle check registers entry is too large\n");
4399 return 0;
4400 }
4401
4402 next_reg_offset +=
7b6859fb 4403 qed_grc_dump_addr_range(p_hwfn, p_ptt,
be086e7c
MY
4404 cond_reg_values +
4405 next_reg_offset,
4406 dump, addr,
7b6859fb 4407 reg->entry_size,
d52c89f1
MK
4408 wide_bus,
4409 SPLIT_TYPE_NONE, 0);
c965db44
TT
4410 }
4411
7b6859fb
MY
4412 /* Call rule condition function.
4413 * If returns true, it's a failure.
c965db44 4414 */
7b6859fb
MY
4415 if ((*cond_arr[rule->cond_id]) (cond_reg_values,
4416 imm_values)) {
4417 offset += qed_idle_chk_dump_failure(p_hwfn,
4418 p_ptt,
4419 dump_buf + offset,
4420 dump,
4421 rule->rule_id,
4422 rule,
4423 entry_id,
4424 cond_reg_values);
c965db44 4425 (*num_failing_rules)++;
c965db44
TT
4426 }
4427 }
4428 }
4429
4430 return offset;
4431}
4432
4433/* Performs Idle Check Dump to the specified buffer.
4434 * Returns the dumped size in dwords.
4435 */
4436static u32 qed_idle_chk_dump(struct qed_hwfn *p_hwfn,
4437 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
4438{
7b6859fb
MY
4439 u32 num_failing_rules_offset, offset = 0, input_offset = 0;
4440 u32 num_failing_rules = 0;
c965db44
TT
4441
4442 /* Dump global params */
4443 offset += qed_dump_common_global_params(p_hwfn,
4444 p_ptt,
4445 dump_buf + offset, dump, 1);
4446 offset += qed_dump_str_param(dump_buf + offset,
4447 dump, "dump-type", "idle-chk");
4448
4449 /* Dump idle check section header with a single parameter */
4450 offset += qed_dump_section_hdr(dump_buf + offset, dump, "idle_chk", 1);
4451 num_failing_rules_offset = offset;
4452 offset += qed_dump_num_param(dump_buf + offset, dump, "num_rules", 0);
7b6859fb 4453
c965db44
TT
4454 while (input_offset <
4455 s_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_RULES].size_in_dwords) {
4456 const struct dbg_idle_chk_cond_hdr *cond_hdr =
4457 (const struct dbg_idle_chk_cond_hdr *)
4458 &s_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_RULES].ptr
4459 [input_offset++];
7b6859fb
MY
4460 bool eval_mode, mode_match = true;
4461 u32 curr_failing_rules;
4462 u16 modes_buf_offset;
c965db44
TT
4463
4464 /* Check mode */
7b6859fb
MY
4465 eval_mode = GET_FIELD(cond_hdr->mode.data,
4466 DBG_MODE_HDR_EVAL_MODE) > 0;
c965db44 4467 if (eval_mode) {
7b6859fb 4468 modes_buf_offset =
c965db44
TT
4469 GET_FIELD(cond_hdr->mode.data,
4470 DBG_MODE_HDR_MODES_BUF_OFFSET);
c965db44
TT
4471 mode_match = qed_is_mode_match(p_hwfn,
4472 &modes_buf_offset);
4473 }
4474
4475 if (mode_match) {
c965db44
TT
4476 offset +=
4477 qed_idle_chk_dump_rule_entries(p_hwfn,
4478 p_ptt,
4479 dump_buf + offset,
4480 dump,
4481 (const struct dbg_idle_chk_rule *)
4482 &s_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_RULES].
4483 ptr[input_offset],
4484 cond_hdr->data_size / IDLE_CHK_RULE_SIZE_DWORDS,
4485 &curr_failing_rules);
4486 num_failing_rules += curr_failing_rules;
4487 }
4488
4489 input_offset += cond_hdr->data_size;
4490 }
4491
4492 /* Overwrite num_rules parameter */
4493 if (dump)
4494 qed_dump_num_param(dump_buf + num_failing_rules_offset,
4495 dump, "num_rules", num_failing_rules);
4496
7b6859fb 4497 /* Dump last section */
da090917 4498 offset += qed_dump_last_section(dump_buf, offset, dump);
7b6859fb 4499
c965db44
TT
4500 return offset;
4501}
4502
7b6859fb 4503/* Finds the meta data image in NVRAM */
c965db44
TT
4504static enum dbg_status qed_find_nvram_image(struct qed_hwfn *p_hwfn,
4505 struct qed_ptt *p_ptt,
4506 u32 image_type,
4507 u32 *nvram_offset_bytes,
4508 u32 *nvram_size_bytes)
4509{
4510 u32 ret_mcp_resp, ret_mcp_param, ret_txn_size;
4511 struct mcp_file_att file_att;
7b6859fb 4512 int nvm_result;
c965db44
TT
4513
4514 /* Call NVRAM get file command */
7b6859fb
MY
4515 nvm_result = qed_mcp_nvm_rd_cmd(p_hwfn,
4516 p_ptt,
4517 DRV_MSG_CODE_NVM_GET_FILE_ATT,
4518 image_type,
4519 &ret_mcp_resp,
4520 &ret_mcp_param,
4521 &ret_txn_size, (u32 *)&file_att);
c965db44
TT
4522
4523 /* Check response */
be086e7c
MY
4524 if (nvm_result ||
4525 (ret_mcp_resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_NVM_OK)
c965db44
TT
4526 return DBG_STATUS_NVRAM_GET_IMAGE_FAILED;
4527
4528 /* Update return values */
4529 *nvram_offset_bytes = file_att.nvm_start_addr;
4530 *nvram_size_bytes = file_att.len;
7b6859fb 4531
c965db44
TT
4532 DP_VERBOSE(p_hwfn,
4533 QED_MSG_DEBUG,
4534 "find_nvram_image: found NVRAM image of type %d in NVRAM offset %d bytes with size %d bytes\n",
4535 image_type, *nvram_offset_bytes, *nvram_size_bytes);
4536
4537 /* Check alignment */
4538 if (*nvram_size_bytes & 0x3)
4539 return DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE;
7b6859fb 4540
c965db44
TT
4541 return DBG_STATUS_OK;
4542}
4543
7b6859fb 4544/* Reads data from NVRAM */
c965db44
TT
4545static enum dbg_status qed_nvram_read(struct qed_hwfn *p_hwfn,
4546 struct qed_ptt *p_ptt,
4547 u32 nvram_offset_bytes,
4548 u32 nvram_size_bytes, u32 *ret_buf)
4549{
7b6859fb 4550 u32 ret_mcp_resp, ret_mcp_param, ret_read_size, bytes_to_copy;
c965db44 4551 s32 bytes_left = nvram_size_bytes;
7b6859fb 4552 u32 read_offset = 0;
c965db44
TT
4553
4554 DP_VERBOSE(p_hwfn,
4555 QED_MSG_DEBUG,
4556 "nvram_read: reading image of size %d bytes from NVRAM\n",
4557 nvram_size_bytes);
7b6859fb 4558
c965db44
TT
4559 do {
4560 bytes_to_copy =
4561 (bytes_left >
4562 MCP_DRV_NVM_BUF_LEN) ? MCP_DRV_NVM_BUF_LEN : bytes_left;
4563
4564 /* Call NVRAM read command */
4565 if (qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
4566 DRV_MSG_CODE_NVM_READ_NVRAM,
4567 (nvram_offset_bytes +
4568 read_offset) |
4569 (bytes_to_copy <<
da090917 4570 DRV_MB_PARAM_NVM_LEN_OFFSET),
c965db44
TT
4571 &ret_mcp_resp, &ret_mcp_param,
4572 &ret_read_size,
7b6859fb 4573 (u32 *)((u8 *)ret_buf + read_offset)))
c965db44
TT
4574 return DBG_STATUS_NVRAM_READ_FAILED;
4575
4576 /* Check response */
4577 if ((ret_mcp_resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_NVM_OK)
4578 return DBG_STATUS_NVRAM_READ_FAILED;
4579
4580 /* Update read offset */
4581 read_offset += ret_read_size;
4582 bytes_left -= ret_read_size;
4583 } while (bytes_left > 0);
4584
4585 return DBG_STATUS_OK;
4586}
4587
4588/* Get info on the MCP Trace data in the scratchpad:
7b6859fb
MY
4589 * - trace_data_grc_addr (OUT): trace data GRC address in bytes
4590 * - trace_data_size (OUT): trace data size in bytes (without the header)
c965db44
TT
4591 */
4592static enum dbg_status qed_mcp_trace_get_data_info(struct qed_hwfn *p_hwfn,
4593 struct qed_ptt *p_ptt,
4594 u32 *trace_data_grc_addr,
7b6859fb 4595 u32 *trace_data_size)
c965db44 4596{
7b6859fb 4597 u32 spad_trace_offsize, signature;
c965db44 4598
7b6859fb
MY
4599 /* Read trace section offsize structure from MCP scratchpad */
4600 spad_trace_offsize = qed_rd(p_hwfn, p_ptt, MCP_SPAD_TRACE_OFFSIZE_ADDR);
4601
4602 /* Extract trace section address from offsize (in scratchpad) */
c965db44
TT
4603 *trace_data_grc_addr =
4604 MCP_REG_SCRATCH + SECTION_OFFSET(spad_trace_offsize);
4605
4606 /* Read signature from MCP trace section */
4607 signature = qed_rd(p_hwfn, p_ptt,
4608 *trace_data_grc_addr +
4609 offsetof(struct mcp_trace, signature));
7b6859fb 4610
c965db44
TT
4611 if (signature != MFW_TRACE_SIGNATURE)
4612 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
4613
4614 /* Read trace size from MCP trace section */
7b6859fb
MY
4615 *trace_data_size = qed_rd(p_hwfn,
4616 p_ptt,
4617 *trace_data_grc_addr +
4618 offsetof(struct mcp_trace, size));
4619
c965db44
TT
4620 return DBG_STATUS_OK;
4621}
4622
7b6859fb
MY
4623/* Reads MCP trace meta data image from NVRAM
4624 * - running_bundle_id (OUT): running bundle ID (invalid when loaded from file)
4625 * - trace_meta_offset (OUT): trace meta offset in NVRAM in bytes (invalid when
4626 * loaded from file).
4627 * - trace_meta_size (OUT): size in bytes of the trace meta data.
c965db44
TT
4628 */
4629static enum dbg_status qed_mcp_trace_get_meta_info(struct qed_hwfn *p_hwfn,
4630 struct qed_ptt *p_ptt,
4631 u32 trace_data_size_bytes,
4632 u32 *running_bundle_id,
7b6859fb
MY
4633 u32 *trace_meta_offset,
4634 u32 *trace_meta_size)
c965db44 4635{
7b6859fb
MY
4636 u32 spad_trace_offsize, nvram_image_type, running_mfw_addr;
4637
c965db44 4638 /* Read MCP trace section offsize structure from MCP scratchpad */
7b6859fb 4639 spad_trace_offsize = qed_rd(p_hwfn, p_ptt, MCP_SPAD_TRACE_OFFSIZE_ADDR);
c965db44
TT
4640
4641 /* Find running bundle ID */
7b6859fb 4642 running_mfw_addr =
c965db44
TT
4643 MCP_REG_SCRATCH + SECTION_OFFSET(spad_trace_offsize) +
4644 QED_SECTION_SIZE(spad_trace_offsize) + trace_data_size_bytes;
c965db44
TT
4645 *running_bundle_id = qed_rd(p_hwfn, p_ptt, running_mfw_addr);
4646 if (*running_bundle_id > 1)
4647 return DBG_STATUS_INVALID_NVRAM_BUNDLE;
4648
4649 /* Find image in NVRAM */
4650 nvram_image_type =
4651 (*running_bundle_id ==
4652 DIR_ID_1) ? NVM_TYPE_MFW_TRACE1 : NVM_TYPE_MFW_TRACE2;
be086e7c
MY
4653 return qed_find_nvram_image(p_hwfn,
4654 p_ptt,
4655 nvram_image_type,
7b6859fb 4656 trace_meta_offset, trace_meta_size);
c965db44
TT
4657}
4658
7b6859fb 4659/* Reads the MCP Trace meta data from NVRAM into the specified buffer */
c965db44
TT
4660static enum dbg_status qed_mcp_trace_read_meta(struct qed_hwfn *p_hwfn,
4661 struct qed_ptt *p_ptt,
4662 u32 nvram_offset_in_bytes,
4663 u32 size_in_bytes, u32 *buf)
4664{
7b6859fb
MY
4665 u8 modules_num, module_len, i, *byte_buf = (u8 *)buf;
4666 enum dbg_status status;
c965db44
TT
4667 u32 signature;
4668
4669 /* Read meta data from NVRAM */
7b6859fb
MY
4670 status = qed_nvram_read(p_hwfn,
4671 p_ptt,
4672 nvram_offset_in_bytes, size_in_bytes, buf);
c965db44
TT
4673 if (status != DBG_STATUS_OK)
4674 return status;
4675
4676 /* Extract and check first signature */
4677 signature = qed_read_unaligned_dword(byte_buf);
7b6859fb
MY
4678 byte_buf += sizeof(signature);
4679 if (signature != NVM_MAGIC_VALUE)
c965db44
TT
4680 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
4681
4682 /* Extract number of modules */
4683 modules_num = *(byte_buf++);
4684
4685 /* Skip all modules */
4686 for (i = 0; i < modules_num; i++) {
7b6859fb 4687 module_len = *(byte_buf++);
c965db44
TT
4688 byte_buf += module_len;
4689 }
4690
4691 /* Extract and check second signature */
4692 signature = qed_read_unaligned_dword(byte_buf);
7b6859fb
MY
4693 byte_buf += sizeof(signature);
4694 if (signature != NVM_MAGIC_VALUE)
c965db44 4695 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
7b6859fb 4696
c965db44
TT
4697 return DBG_STATUS_OK;
4698}
4699
4700/* Dump MCP Trace */
8c93beaf
YM
4701static enum dbg_status qed_mcp_trace_dump(struct qed_hwfn *p_hwfn,
4702 struct qed_ptt *p_ptt,
4703 u32 *dump_buf,
4704 bool dump, u32 *num_dumped_dwords)
c965db44
TT
4705{
4706 u32 trace_data_grc_addr, trace_data_size_bytes, trace_data_size_dwords;
be086e7c
MY
4707 u32 trace_meta_size_dwords = 0, running_bundle_id, offset = 0;
4708 u32 trace_meta_offset_bytes = 0, trace_meta_size_bytes = 0;
c965db44 4709 enum dbg_status status;
be086e7c 4710 bool mcp_access;
c965db44
TT
4711 int halted = 0;
4712
4713 *num_dumped_dwords = 0;
4714
7b6859fb
MY
4715 mcp_access = !qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_NO_MCP);
4716
c965db44
TT
4717 /* Get trace data info */
4718 status = qed_mcp_trace_get_data_info(p_hwfn,
4719 p_ptt,
4720 &trace_data_grc_addr,
4721 &trace_data_size_bytes);
4722 if (status != DBG_STATUS_OK)
4723 return status;
4724
4725 /* Dump global params */
4726 offset += qed_dump_common_global_params(p_hwfn,
4727 p_ptt,
4728 dump_buf + offset, dump, 1);
4729 offset += qed_dump_str_param(dump_buf + offset,
4730 dump, "dump-type", "mcp-trace");
4731
4732 /* Halt MCP while reading from scratchpad so the read data will be
7b6859fb 4733 * consistent. if halt fails, MCP trace is taken anyway, with a small
c965db44
TT
4734 * risk that it may be corrupt.
4735 */
be086e7c 4736 if (dump && mcp_access) {
c965db44
TT
4737 halted = !qed_mcp_halt(p_hwfn, p_ptt);
4738 if (!halted)
4739 DP_NOTICE(p_hwfn, "MCP halt failed!\n");
4740 }
4741
4742 /* Find trace data size */
4743 trace_data_size_dwords =
7b6859fb
MY
4744 DIV_ROUND_UP(trace_data_size_bytes + sizeof(struct mcp_trace),
4745 BYTES_IN_DWORD);
c965db44
TT
4746
4747 /* Dump trace data section header and param */
4748 offset += qed_dump_section_hdr(dump_buf + offset,
4749 dump, "mcp_trace_data", 1);
4750 offset += qed_dump_num_param(dump_buf + offset,
4751 dump, "size", trace_data_size_dwords);
4752
4753 /* Read trace data from scratchpad into dump buffer */
be086e7c
MY
4754 offset += qed_grc_dump_addr_range(p_hwfn,
4755 p_ptt,
4756 dump_buf + offset,
4757 dump,
4758 BYTES_TO_DWORDS(trace_data_grc_addr),
d52c89f1
MK
4759 trace_data_size_dwords, false,
4760 SPLIT_TYPE_NONE, 0);
c965db44
TT
4761
4762 /* Resume MCP (only if halt succeeded) */
7b6859fb 4763 if (halted && qed_mcp_resume(p_hwfn, p_ptt))
c965db44
TT
4764 DP_NOTICE(p_hwfn, "Failed to resume MCP after halt!\n");
4765
4766 /* Dump trace meta section header */
4767 offset += qed_dump_section_hdr(dump_buf + offset,
4768 dump, "mcp_trace_meta", 1);
4769
50bc60cb
MK
4770 /* If MCP Trace meta size parameter was set, use it.
4771 * Otherwise, read trace meta.
4772 * trace_meta_size_bytes is dword-aligned.
4773 */
4774 trace_meta_size_bytes =
4775 qed_grc_get_param(p_hwfn, DBG_GRC_PARAM_MCP_TRACE_META_SIZE);
4776 if ((!trace_meta_size_bytes || dump) && mcp_access) {
be086e7c
MY
4777 status = qed_mcp_trace_get_meta_info(p_hwfn,
4778 p_ptt,
4779 trace_data_size_bytes,
4780 &running_bundle_id,
4781 &trace_meta_offset_bytes,
4782 &trace_meta_size_bytes);
4783 if (status == DBG_STATUS_OK)
4784 trace_meta_size_dwords =
4785 BYTES_TO_DWORDS(trace_meta_size_bytes);
4786 }
c965db44 4787
be086e7c
MY
4788 /* Dump trace meta size param */
4789 offset += qed_dump_num_param(dump_buf + offset,
4790 dump, "size", trace_meta_size_dwords);
c965db44
TT
4791
4792 /* Read trace meta image into dump buffer */
be086e7c 4793 if (dump && trace_meta_size_dwords)
c965db44 4794 status = qed_mcp_trace_read_meta(p_hwfn,
be086e7c
MY
4795 p_ptt,
4796 trace_meta_offset_bytes,
4797 trace_meta_size_bytes,
4798 dump_buf + offset);
4799 if (status == DBG_STATUS_OK)
4800 offset += trace_meta_size_dwords;
c965db44 4801
7b6859fb 4802 /* Dump last section */
da090917 4803 offset += qed_dump_last_section(dump_buf, offset, dump);
7b6859fb 4804
c965db44
TT
4805 *num_dumped_dwords = offset;
4806
be086e7c
MY
4807 /* If no mcp access, indicate that the dump doesn't contain the meta
4808 * data from NVRAM.
4809 */
4810 return mcp_access ? status : DBG_STATUS_NVRAM_GET_IMAGE_FAILED;
c965db44
TT
4811}
4812
4813/* Dump GRC FIFO */
8c93beaf
YM
4814static enum dbg_status qed_reg_fifo_dump(struct qed_hwfn *p_hwfn,
4815 struct qed_ptt *p_ptt,
4816 u32 *dump_buf,
4817 bool dump, u32 *num_dumped_dwords)
c965db44 4818{
da090917 4819 u32 dwords_read, size_param_offset, offset = 0, addr, len;
c965db44
TT
4820 bool fifo_has_data;
4821
4822 *num_dumped_dwords = 0;
4823
4824 /* Dump global params */
4825 offset += qed_dump_common_global_params(p_hwfn,
4826 p_ptt,
4827 dump_buf + offset, dump, 1);
4828 offset += qed_dump_str_param(dump_buf + offset,
4829 dump, "dump-type", "reg-fifo");
4830
7b6859fb
MY
4831 /* Dump fifo data section header and param. The size param is 0 for
4832 * now, and is overwritten after reading the FIFO.
c965db44
TT
4833 */
4834 offset += qed_dump_section_hdr(dump_buf + offset,
4835 dump, "reg_fifo_data", 1);
4836 size_param_offset = offset;
4837 offset += qed_dump_num_param(dump_buf + offset, dump, "size", 0);
4838
4839 if (!dump) {
4840 /* FIFO max size is REG_FIFO_DEPTH_DWORDS. There is no way to
4841 * test how much data is available, except for reading it.
4842 */
4843 offset += REG_FIFO_DEPTH_DWORDS;
7b6859fb 4844 goto out;
c965db44
TT
4845 }
4846
4847 fifo_has_data = qed_rd(p_hwfn, p_ptt,
4848 GRC_REG_TRACE_FIFO_VALID_DATA) > 0;
4849
4850 /* Pull available data from fifo. Use DMAE since this is widebus memory
4851 * and must be accessed atomically. Test for dwords_read not passing
4852 * buffer size since more entries could be added to the buffer as we are
4853 * emptying it.
4854 */
da090917
TT
4855 addr = BYTES_TO_DWORDS(GRC_REG_TRACE_FIFO);
4856 len = REG_FIFO_ELEMENT_DWORDS;
c965db44
TT
4857 for (dwords_read = 0;
4858 fifo_has_data && dwords_read < REG_FIFO_DEPTH_DWORDS;
da090917
TT
4859 dwords_read += REG_FIFO_ELEMENT_DWORDS) {
4860 offset += qed_grc_dump_addr_range(p_hwfn,
4861 p_ptt,
4862 dump_buf + offset,
4863 true,
4864 addr,
4865 len,
d52c89f1
MK
4866 true, SPLIT_TYPE_NONE,
4867 0);
c965db44
TT
4868 fifo_has_data = qed_rd(p_hwfn, p_ptt,
4869 GRC_REG_TRACE_FIFO_VALID_DATA) > 0;
4870 }
4871
4872 qed_dump_num_param(dump_buf + size_param_offset, dump, "size",
4873 dwords_read);
7b6859fb
MY
4874out:
4875 /* Dump last section */
da090917 4876 offset += qed_dump_last_section(dump_buf, offset, dump);
c965db44
TT
4877
4878 *num_dumped_dwords = offset;
7b6859fb 4879
c965db44
TT
4880 return DBG_STATUS_OK;
4881}
4882
4883/* Dump IGU FIFO */
8c93beaf
YM
4884static enum dbg_status qed_igu_fifo_dump(struct qed_hwfn *p_hwfn,
4885 struct qed_ptt *p_ptt,
4886 u32 *dump_buf,
4887 bool dump, u32 *num_dumped_dwords)
c965db44 4888{
da090917 4889 u32 dwords_read, size_param_offset, offset = 0, addr, len;
c965db44
TT
4890 bool fifo_has_data;
4891
4892 *num_dumped_dwords = 0;
4893
4894 /* Dump global params */
4895 offset += qed_dump_common_global_params(p_hwfn,
4896 p_ptt,
4897 dump_buf + offset, dump, 1);
4898 offset += qed_dump_str_param(dump_buf + offset,
4899 dump, "dump-type", "igu-fifo");
4900
7b6859fb
MY
4901 /* Dump fifo data section header and param. The size param is 0 for
4902 * now, and is overwritten after reading the FIFO.
c965db44
TT
4903 */
4904 offset += qed_dump_section_hdr(dump_buf + offset,
4905 dump, "igu_fifo_data", 1);
4906 size_param_offset = offset;
4907 offset += qed_dump_num_param(dump_buf + offset, dump, "size", 0);
4908
4909 if (!dump) {
4910 /* FIFO max size is IGU_FIFO_DEPTH_DWORDS. There is no way to
4911 * test how much data is available, except for reading it.
4912 */
4913 offset += IGU_FIFO_DEPTH_DWORDS;
7b6859fb 4914 goto out;
c965db44
TT
4915 }
4916
4917 fifo_has_data = qed_rd(p_hwfn, p_ptt,
4918 IGU_REG_ERROR_HANDLING_DATA_VALID) > 0;
4919
4920 /* Pull available data from fifo. Use DMAE since this is widebus memory
4921 * and must be accessed atomically. Test for dwords_read not passing
4922 * buffer size since more entries could be added to the buffer as we are
4923 * emptying it.
4924 */
da090917
TT
4925 addr = BYTES_TO_DWORDS(IGU_REG_ERROR_HANDLING_MEMORY);
4926 len = IGU_FIFO_ELEMENT_DWORDS;
c965db44
TT
4927 for (dwords_read = 0;
4928 fifo_has_data && dwords_read < IGU_FIFO_DEPTH_DWORDS;
da090917
TT
4929 dwords_read += IGU_FIFO_ELEMENT_DWORDS) {
4930 offset += qed_grc_dump_addr_range(p_hwfn,
4931 p_ptt,
4932 dump_buf + offset,
4933 true,
4934 addr,
4935 len,
d52c89f1
MK
4936 true, SPLIT_TYPE_NONE,
4937 0);
da090917 4938 fifo_has_data = qed_rd(p_hwfn, p_ptt,
c965db44
TT
4939 IGU_REG_ERROR_HANDLING_DATA_VALID) > 0;
4940 }
4941
4942 qed_dump_num_param(dump_buf + size_param_offset, dump, "size",
4943 dwords_read);
7b6859fb
MY
4944out:
4945 /* Dump last section */
da090917 4946 offset += qed_dump_last_section(dump_buf, offset, dump);
c965db44
TT
4947
4948 *num_dumped_dwords = offset;
7b6859fb 4949
c965db44
TT
4950 return DBG_STATUS_OK;
4951}
4952
4953/* Protection Override dump */
8c93beaf
YM
4954static enum dbg_status qed_protection_override_dump(struct qed_hwfn *p_hwfn,
4955 struct qed_ptt *p_ptt,
4956 u32 *dump_buf,
4957 bool dump,
4958 u32 *num_dumped_dwords)
c965db44 4959{
da090917 4960 u32 size_param_offset, override_window_dwords, offset = 0, addr;
c965db44
TT
4961
4962 *num_dumped_dwords = 0;
4963
4964 /* Dump global params */
4965 offset += qed_dump_common_global_params(p_hwfn,
4966 p_ptt,
4967 dump_buf + offset, dump, 1);
4968 offset += qed_dump_str_param(dump_buf + offset,
4969 dump, "dump-type", "protection-override");
4970
7b6859fb
MY
4971 /* Dump data section header and param. The size param is 0 for now,
4972 * and is overwritten after reading the data.
c965db44
TT
4973 */
4974 offset += qed_dump_section_hdr(dump_buf + offset,
4975 dump, "protection_override_data", 1);
4976 size_param_offset = offset;
4977 offset += qed_dump_num_param(dump_buf + offset, dump, "size", 0);
4978
4979 if (!dump) {
4980 offset += PROTECTION_OVERRIDE_DEPTH_DWORDS;
7b6859fb 4981 goto out;
c965db44
TT
4982 }
4983
4984 /* Add override window info to buffer */
4985 override_window_dwords =
da090917
TT
4986 qed_rd(p_hwfn, p_ptt, GRC_REG_NUMBER_VALID_OVERRIDE_WINDOW) *
4987 PROTECTION_OVERRIDE_ELEMENT_DWORDS;
4988 addr = BYTES_TO_DWORDS(GRC_REG_PROTECTION_OVERRIDE_WINDOW);
4989 offset += qed_grc_dump_addr_range(p_hwfn,
4990 p_ptt,
4991 dump_buf + offset,
4992 true,
4993 addr,
4994 override_window_dwords,
d52c89f1 4995 true, SPLIT_TYPE_NONE, 0);
c965db44
TT
4996 qed_dump_num_param(dump_buf + size_param_offset, dump, "size",
4997 override_window_dwords);
7b6859fb
MY
4998out:
4999 /* Dump last section */
da090917 5000 offset += qed_dump_last_section(dump_buf, offset, dump);
c965db44
TT
5001
5002 *num_dumped_dwords = offset;
7b6859fb 5003
c965db44
TT
5004 return DBG_STATUS_OK;
5005}
5006
5007/* Performs FW Asserts Dump to the specified buffer.
5008 * Returns the dumped size in dwords.
5009 */
5010static u32 qed_fw_asserts_dump(struct qed_hwfn *p_hwfn,
5011 struct qed_ptt *p_ptt, u32 *dump_buf, bool dump)
5012{
5013 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
be086e7c 5014 struct fw_asserts_ram_section *asserts;
c965db44
TT
5015 char storm_letter_str[2] = "?";
5016 struct fw_info fw_info;
be086e7c 5017 u32 offset = 0;
c965db44
TT
5018 u8 storm_id;
5019
5020 /* Dump global params */
5021 offset += qed_dump_common_global_params(p_hwfn,
5022 p_ptt,
5023 dump_buf + offset, dump, 1);
5024 offset += qed_dump_str_param(dump_buf + offset,
5025 dump, "dump-type", "fw-asserts");
7b6859fb
MY
5026
5027 /* Find Storm dump size */
c965db44 5028 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
be086e7c 5029 u32 fw_asserts_section_addr, next_list_idx_addr, next_list_idx;
7b6859fb 5030 struct storm_defs *storm = &s_storm_defs[storm_id];
be086e7c 5031 u32 last_list_idx, addr;
c965db44 5032
7b6859fb 5033 if (dev_data->block_in_reset[storm->block_id])
c965db44
TT
5034 continue;
5035
5036 /* Read FW info for the current Storm */
d52c89f1 5037 qed_read_storm_fw_info(p_hwfn, p_ptt, storm_id, &fw_info);
c965db44 5038
be086e7c
MY
5039 asserts = &fw_info.fw_asserts_section;
5040
c965db44 5041 /* Dump FW Asserts section header and params */
7b6859fb
MY
5042 storm_letter_str[0] = storm->letter;
5043 offset += qed_dump_section_hdr(dump_buf + offset,
5044 dump, "fw_asserts", 2);
5045 offset += qed_dump_str_param(dump_buf + offset,
5046 dump, "storm", storm_letter_str);
5047 offset += qed_dump_num_param(dump_buf + offset,
5048 dump,
5049 "size",
be086e7c 5050 asserts->list_element_dword_size);
c965db44 5051
7b6859fb 5052 /* Read and dump FW Asserts data */
c965db44 5053 if (!dump) {
be086e7c 5054 offset += asserts->list_element_dword_size;
c965db44
TT
5055 continue;
5056 }
5057
7b6859fb 5058 fw_asserts_section_addr = storm->sem_fast_mem_addr +
c965db44 5059 SEM_FAST_REG_INT_RAM +
be086e7c 5060 RAM_LINES_TO_BYTES(asserts->section_ram_line_offset);
7b6859fb 5061 next_list_idx_addr = fw_asserts_section_addr +
be086e7c 5062 DWORDS_TO_BYTES(asserts->list_next_index_dword_offset);
c965db44 5063 next_list_idx = qed_rd(p_hwfn, p_ptt, next_list_idx_addr);
da090917
TT
5064 last_list_idx = (next_list_idx > 0 ?
5065 next_list_idx :
5066 asserts->list_num_elements) - 1;
be086e7c
MY
5067 addr = BYTES_TO_DWORDS(fw_asserts_section_addr) +
5068 asserts->list_dword_offset +
5069 last_list_idx * asserts->list_element_dword_size;
5070 offset +=
5071 qed_grc_dump_addr_range(p_hwfn, p_ptt,
5072 dump_buf + offset,
5073 dump, addr,
7b6859fb 5074 asserts->list_element_dword_size,
d52c89f1 5075 false, SPLIT_TYPE_NONE, 0);
c965db44
TT
5076 }
5077
5078 /* Dump last section */
da090917 5079 offset += qed_dump_last_section(dump_buf, offset, dump);
7b6859fb 5080
c965db44
TT
5081 return offset;
5082}
5083
5084/***************************** Public Functions *******************************/
5085
5086enum dbg_status qed_dbg_set_bin_ptr(const u8 * const bin_ptr)
5087{
be086e7c 5088 struct bin_buffer_hdr *buf_array = (struct bin_buffer_hdr *)bin_ptr;
c965db44
TT
5089 u8 buf_id;
5090
7b6859fb 5091 /* convert binary data to debug arrays */
be086e7c 5092 for (buf_id = 0; buf_id < MAX_BIN_DBG_BUFFER_TYPE; buf_id++) {
c965db44
TT
5093 s_dbg_arrays[buf_id].ptr =
5094 (u32 *)(bin_ptr + buf_array[buf_id].offset);
5095 s_dbg_arrays[buf_id].size_in_dwords =
5096 BYTES_TO_DWORDS(buf_array[buf_id].length);
5097 }
5098
5099 return DBG_STATUS_OK;
5100}
5101
d52c89f1
MK
5102bool qed_read_fw_info(struct qed_hwfn *p_hwfn,
5103 struct qed_ptt *p_ptt, struct fw_info *fw_info)
5104{
5105 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
5106 u8 storm_id;
5107
5108 for (storm_id = 0; storm_id < MAX_DBG_STORMS; storm_id++) {
5109 struct storm_defs *storm = &s_storm_defs[storm_id];
5110
5111 /* Skip Storm if it's in reset */
5112 if (dev_data->block_in_reset[storm->block_id])
5113 continue;
5114
5115 /* Read FW info for the current Storm */
5116 qed_read_storm_fw_info(p_hwfn, p_ptt, storm_id, fw_info);
5117
5118 return true;
5119 }
5120
5121 return false;
5122}
5123
be086e7c
MY
5124/* Assign default GRC param values */
5125void qed_dbg_grc_set_params_default(struct qed_hwfn *p_hwfn)
5126{
5127 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
5128 u32 i;
5129
5130 for (i = 0; i < MAX_DBG_GRC_PARAMS; i++)
50bc60cb
MK
5131 if (!s_grc_param_defs[i].is_persistent)
5132 dev_data->grc.param_val[i] =
5133 s_grc_param_defs[i].default_val[dev_data->chip_id];
be086e7c
MY
5134}
5135
c965db44
TT
5136enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5137 struct qed_ptt *p_ptt,
5138 u32 *buf_size)
5139{
5140 enum dbg_status status = qed_dbg_dev_init(p_hwfn, p_ptt);
5141
5142 *buf_size = 0;
7b6859fb 5143
c965db44
TT
5144 if (status != DBG_STATUS_OK)
5145 return status;
7b6859fb 5146
c965db44
TT
5147 if (!s_dbg_arrays[BIN_BUF_DBG_MODE_TREE].ptr ||
5148 !s_dbg_arrays[BIN_BUF_DBG_DUMP_REG].ptr ||
5149 !s_dbg_arrays[BIN_BUF_DBG_DUMP_MEM].ptr ||
5150 !s_dbg_arrays[BIN_BUF_DBG_ATTN_BLOCKS].ptr ||
5151 !s_dbg_arrays[BIN_BUF_DBG_ATTN_REGS].ptr)
5152 return DBG_STATUS_DBG_ARRAY_NOT_SET;
7b6859fb 5153
c965db44
TT
5154 return qed_grc_dump(p_hwfn, p_ptt, NULL, false, buf_size);
5155}
5156
5157enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
5158 struct qed_ptt *p_ptt,
5159 u32 *dump_buf,
5160 u32 buf_size_in_dwords,
5161 u32 *num_dumped_dwords)
5162{
5163 u32 needed_buf_size_in_dwords;
5164 enum dbg_status status;
5165
c965db44 5166 *num_dumped_dwords = 0;
7b6859fb
MY
5167
5168 status = qed_dbg_grc_get_dump_buf_size(p_hwfn,
5169 p_ptt,
5170 &needed_buf_size_in_dwords);
c965db44
TT
5171 if (status != DBG_STATUS_OK)
5172 return status;
7b6859fb 5173
c965db44
TT
5174 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5175 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5176
5177 /* GRC Dump */
5178 status = qed_grc_dump(p_hwfn, p_ptt, dump_buf, true, num_dumped_dwords);
5179
be086e7c
MY
5180 /* Revert GRC params to their default */
5181 qed_dbg_grc_set_params_default(p_hwfn);
5182
c965db44
TT
5183 return status;
5184}
5185
5186enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5187 struct qed_ptt *p_ptt,
5188 u32 *buf_size)
5189{
c965db44 5190 struct dbg_tools_data *dev_data = &p_hwfn->dbg_info;
7b6859fb
MY
5191 struct idle_chk_data *idle_chk;
5192 enum dbg_status status;
c965db44 5193
7b6859fb 5194 idle_chk = &dev_data->idle_chk;
c965db44 5195 *buf_size = 0;
7b6859fb
MY
5196
5197 status = qed_dbg_dev_init(p_hwfn, p_ptt);
c965db44
TT
5198 if (status != DBG_STATUS_OK)
5199 return status;
7b6859fb 5200
c965db44
TT
5201 if (!s_dbg_arrays[BIN_BUF_DBG_MODE_TREE].ptr ||
5202 !s_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_REGS].ptr ||
5203 !s_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_IMMS].ptr ||
5204 !s_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_RULES].ptr)
5205 return DBG_STATUS_DBG_ARRAY_NOT_SET;
7b6859fb
MY
5206
5207 if (!idle_chk->buf_size_set) {
5208 idle_chk->buf_size = qed_idle_chk_dump(p_hwfn,
5209 p_ptt, NULL, false);
5210 idle_chk->buf_size_set = true;
c965db44
TT
5211 }
5212
7b6859fb
MY
5213 *buf_size = idle_chk->buf_size;
5214
c965db44
TT
5215 return DBG_STATUS_OK;
5216}
5217
5218enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
5219 struct qed_ptt *p_ptt,
5220 u32 *dump_buf,
5221 u32 buf_size_in_dwords,
5222 u32 *num_dumped_dwords)
5223{
5224 u32 needed_buf_size_in_dwords;
5225 enum dbg_status status;
5226
c965db44 5227 *num_dumped_dwords = 0;
7b6859fb
MY
5228
5229 status = qed_dbg_idle_chk_get_dump_buf_size(p_hwfn,
5230 p_ptt,
5231 &needed_buf_size_in_dwords);
c965db44
TT
5232 if (status != DBG_STATUS_OK)
5233 return status;
7b6859fb 5234
c965db44
TT
5235 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5236 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5237
5238 /* Update reset state */
5239 qed_update_blocks_reset_state(p_hwfn, p_ptt);
5240
5241 /* Idle Check Dump */
5242 *num_dumped_dwords = qed_idle_chk_dump(p_hwfn, p_ptt, dump_buf, true);
be086e7c
MY
5243
5244 /* Revert GRC params to their default */
5245 qed_dbg_grc_set_params_default(p_hwfn);
5246
c965db44
TT
5247 return DBG_STATUS_OK;
5248}
5249
5250enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5251 struct qed_ptt *p_ptt,
5252 u32 *buf_size)
5253{
5254 enum dbg_status status = qed_dbg_dev_init(p_hwfn, p_ptt);
5255
5256 *buf_size = 0;
7b6859fb 5257
c965db44
TT
5258 if (status != DBG_STATUS_OK)
5259 return status;
7b6859fb 5260
c965db44
TT
5261 return qed_mcp_trace_dump(p_hwfn, p_ptt, NULL, false, buf_size);
5262}
5263
5264enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
5265 struct qed_ptt *p_ptt,
5266 u32 *dump_buf,
5267 u32 buf_size_in_dwords,
5268 u32 *num_dumped_dwords)
5269{
5270 u32 needed_buf_size_in_dwords;
5271 enum dbg_status status;
5272
be086e7c 5273 status =
7b6859fb
MY
5274 qed_dbg_mcp_trace_get_dump_buf_size(p_hwfn,
5275 p_ptt,
5276 &needed_buf_size_in_dwords);
5277 if (status != DBG_STATUS_OK && status !=
5278 DBG_STATUS_NVRAM_GET_IMAGE_FAILED)
c965db44 5279 return status;
be086e7c 5280
c965db44
TT
5281 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5282 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5283
5284 /* Update reset state */
5285 qed_update_blocks_reset_state(p_hwfn, p_ptt);
5286
5287 /* Perform dump */
be086e7c
MY
5288 status = qed_mcp_trace_dump(p_hwfn,
5289 p_ptt, dump_buf, true, num_dumped_dwords);
5290
5291 /* Revert GRC params to their default */
5292 qed_dbg_grc_set_params_default(p_hwfn);
5293
5294 return status;
c965db44
TT
5295}
5296
5297enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5298 struct qed_ptt *p_ptt,
5299 u32 *buf_size)
5300{
5301 enum dbg_status status = qed_dbg_dev_init(p_hwfn, p_ptt);
5302
5303 *buf_size = 0;
7b6859fb 5304
c965db44
TT
5305 if (status != DBG_STATUS_OK)
5306 return status;
7b6859fb 5307
c965db44
TT
5308 return qed_reg_fifo_dump(p_hwfn, p_ptt, NULL, false, buf_size);
5309}
5310
5311enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
5312 struct qed_ptt *p_ptt,
5313 u32 *dump_buf,
5314 u32 buf_size_in_dwords,
5315 u32 *num_dumped_dwords)
5316{
5317 u32 needed_buf_size_in_dwords;
5318 enum dbg_status status;
5319
c965db44 5320 *num_dumped_dwords = 0;
7b6859fb
MY
5321
5322 status = qed_dbg_reg_fifo_get_dump_buf_size(p_hwfn,
5323 p_ptt,
5324 &needed_buf_size_in_dwords);
c965db44
TT
5325 if (status != DBG_STATUS_OK)
5326 return status;
7b6859fb 5327
c965db44
TT
5328 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5329 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5330
5331 /* Update reset state */
5332 qed_update_blocks_reset_state(p_hwfn, p_ptt);
be086e7c
MY
5333
5334 status = qed_reg_fifo_dump(p_hwfn,
5335 p_ptt, dump_buf, true, num_dumped_dwords);
5336
5337 /* Revert GRC params to their default */
5338 qed_dbg_grc_set_params_default(p_hwfn);
5339
5340 return status;
c965db44
TT
5341}
5342
5343enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5344 struct qed_ptt *p_ptt,
5345 u32 *buf_size)
5346{
5347 enum dbg_status status = qed_dbg_dev_init(p_hwfn, p_ptt);
5348
5349 *buf_size = 0;
7b6859fb 5350
c965db44
TT
5351 if (status != DBG_STATUS_OK)
5352 return status;
7b6859fb 5353
c965db44
TT
5354 return qed_igu_fifo_dump(p_hwfn, p_ptt, NULL, false, buf_size);
5355}
5356
5357enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
5358 struct qed_ptt *p_ptt,
5359 u32 *dump_buf,
5360 u32 buf_size_in_dwords,
5361 u32 *num_dumped_dwords)
5362{
5363 u32 needed_buf_size_in_dwords;
5364 enum dbg_status status;
5365
c965db44 5366 *num_dumped_dwords = 0;
7b6859fb
MY
5367
5368 status = qed_dbg_igu_fifo_get_dump_buf_size(p_hwfn,
5369 p_ptt,
5370 &needed_buf_size_in_dwords);
c965db44
TT
5371 if (status != DBG_STATUS_OK)
5372 return status;
7b6859fb 5373
c965db44
TT
5374 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5375 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5376
5377 /* Update reset state */
5378 qed_update_blocks_reset_state(p_hwfn, p_ptt);
be086e7c
MY
5379
5380 status = qed_igu_fifo_dump(p_hwfn,
5381 p_ptt, dump_buf, true, num_dumped_dwords);
5382 /* Revert GRC params to their default */
5383 qed_dbg_grc_set_params_default(p_hwfn);
5384
5385 return status;
c965db44
TT
5386}
5387
5388enum dbg_status
5389qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5390 struct qed_ptt *p_ptt,
5391 u32 *buf_size)
5392{
5393 enum dbg_status status = qed_dbg_dev_init(p_hwfn, p_ptt);
5394
5395 *buf_size = 0;
7b6859fb 5396
c965db44
TT
5397 if (status != DBG_STATUS_OK)
5398 return status;
7b6859fb 5399
c965db44
TT
5400 return qed_protection_override_dump(p_hwfn,
5401 p_ptt, NULL, false, buf_size);
5402}
5403
5404enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
5405 struct qed_ptt *p_ptt,
5406 u32 *dump_buf,
5407 u32 buf_size_in_dwords,
5408 u32 *num_dumped_dwords)
5409{
7b6859fb 5410 u32 needed_buf_size_in_dwords, *p_size = &needed_buf_size_in_dwords;
c965db44
TT
5411 enum dbg_status status;
5412
c965db44 5413 *num_dumped_dwords = 0;
7b6859fb
MY
5414
5415 status =
5416 qed_dbg_protection_override_get_dump_buf_size(p_hwfn,
5417 p_ptt,
5418 p_size);
c965db44
TT
5419 if (status != DBG_STATUS_OK)
5420 return status;
7b6859fb 5421
c965db44
TT
5422 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5423 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5424
5425 /* Update reset state */
5426 qed_update_blocks_reset_state(p_hwfn, p_ptt);
be086e7c
MY
5427
5428 status = qed_protection_override_dump(p_hwfn,
5429 p_ptt,
5430 dump_buf,
5431 true, num_dumped_dwords);
5432
5433 /* Revert GRC params to their default */
5434 qed_dbg_grc_set_params_default(p_hwfn);
5435
5436 return status;
c965db44
TT
5437}
5438
5439enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
5440 struct qed_ptt *p_ptt,
5441 u32 *buf_size)
5442{
5443 enum dbg_status status = qed_dbg_dev_init(p_hwfn, p_ptt);
5444
5445 *buf_size = 0;
7b6859fb 5446
c965db44
TT
5447 if (status != DBG_STATUS_OK)
5448 return status;
5449
5450 /* Update reset state */
5451 qed_update_blocks_reset_state(p_hwfn, p_ptt);
7b6859fb 5452
c965db44 5453 *buf_size = qed_fw_asserts_dump(p_hwfn, p_ptt, NULL, false);
7b6859fb 5454
c965db44
TT
5455 return DBG_STATUS_OK;
5456}
5457
5458enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
5459 struct qed_ptt *p_ptt,
5460 u32 *dump_buf,
5461 u32 buf_size_in_dwords,
5462 u32 *num_dumped_dwords)
5463{
7b6859fb 5464 u32 needed_buf_size_in_dwords, *p_size = &needed_buf_size_in_dwords;
c965db44
TT
5465 enum dbg_status status;
5466
c965db44 5467 *num_dumped_dwords = 0;
7b6859fb
MY
5468
5469 status =
5470 qed_dbg_fw_asserts_get_dump_buf_size(p_hwfn,
5471 p_ptt,
5472 p_size);
c965db44
TT
5473 if (status != DBG_STATUS_OK)
5474 return status;
7b6859fb 5475
c965db44
TT
5476 if (buf_size_in_dwords < needed_buf_size_in_dwords)
5477 return DBG_STATUS_DUMP_BUF_TOO_SMALL;
5478
5479 *num_dumped_dwords = qed_fw_asserts_dump(p_hwfn, p_ptt, dump_buf, true);
7b6859fb
MY
5480
5481 /* Revert GRC params to their default */
5482 qed_dbg_grc_set_params_default(p_hwfn);
5483
c965db44
TT
5484 return DBG_STATUS_OK;
5485}
5486
0ebbd1c8
MY
5487enum dbg_status qed_dbg_read_attn(struct qed_hwfn *p_hwfn,
5488 struct qed_ptt *p_ptt,
5489 enum block_id block_id,
5490 enum dbg_attn_type attn_type,
5491 bool clear_status,
5492 struct dbg_attn_block_result *results)
5493{
5494 enum dbg_status status = qed_dbg_dev_init(p_hwfn, p_ptt);
5495 u8 reg_idx, num_attn_regs, num_result_regs = 0;
5496 const struct dbg_attn_reg *attn_reg_arr;
5497
5498 if (status != DBG_STATUS_OK)
5499 return status;
5500
5501 if (!s_dbg_arrays[BIN_BUF_DBG_MODE_TREE].ptr ||
5502 !s_dbg_arrays[BIN_BUF_DBG_ATTN_BLOCKS].ptr ||
5503 !s_dbg_arrays[BIN_BUF_DBG_ATTN_REGS].ptr)
5504 return DBG_STATUS_DBG_ARRAY_NOT_SET;
5505
5506 attn_reg_arr = qed_get_block_attn_regs(block_id,
5507 attn_type, &num_attn_regs);
5508
5509 for (reg_idx = 0; reg_idx < num_attn_regs; reg_idx++) {
5510 const struct dbg_attn_reg *reg_data = &attn_reg_arr[reg_idx];
5511 struct dbg_attn_reg_result *reg_result;
5512 u32 sts_addr, sts_val;
5513 u16 modes_buf_offset;
5514 bool eval_mode;
5515
5516 /* Check mode */
5517 eval_mode = GET_FIELD(reg_data->mode.data,
5518 DBG_MODE_HDR_EVAL_MODE) > 0;
5519 modes_buf_offset = GET_FIELD(reg_data->mode.data,
5520 DBG_MODE_HDR_MODES_BUF_OFFSET);
5521 if (eval_mode && !qed_is_mode_match(p_hwfn, &modes_buf_offset))
5522 continue;
5523
5524 /* Mode match - read attention status register */
5525 sts_addr = DWORDS_TO_BYTES(clear_status ?
5526 reg_data->sts_clr_address :
5527 GET_FIELD(reg_data->data,
5528 DBG_ATTN_REG_STS_ADDRESS));
5529 sts_val = qed_rd(p_hwfn, p_ptt, sts_addr);
5530 if (!sts_val)
5531 continue;
5532
5533 /* Non-zero attention status - add to results */
5534 reg_result = &results->reg_results[num_result_regs];
5535 SET_FIELD(reg_result->data,
5536 DBG_ATTN_REG_RESULT_STS_ADDRESS, sts_addr);
5537 SET_FIELD(reg_result->data,
5538 DBG_ATTN_REG_RESULT_NUM_REG_ATTN,
5539 GET_FIELD(reg_data->data, DBG_ATTN_REG_NUM_REG_ATTN));
5540 reg_result->block_attn_offset = reg_data->block_attn_offset;
5541 reg_result->sts_val = sts_val;
5542 reg_result->mask_val = qed_rd(p_hwfn,
5543 p_ptt,
5544 DWORDS_TO_BYTES
5545 (reg_data->mask_address));
5546 num_result_regs++;
5547 }
5548
5549 results->block_id = (u8)block_id;
5550 results->names_offset =
5551 qed_get_block_attn_data(block_id, attn_type)->names_offset;
5552 SET_FIELD(results->data, DBG_ATTN_BLOCK_RESULT_ATTN_TYPE, attn_type);
5553 SET_FIELD(results->data,
5554 DBG_ATTN_BLOCK_RESULT_NUM_REGS, num_result_regs);
5555
5556 return DBG_STATUS_OK;
5557}
5558
c965db44
TT
5559/******************************* Data Types **********************************/
5560
0ebbd1c8
MY
5561struct block_info {
5562 const char *name;
5563 enum block_id id;
5564};
5565
c965db44
TT
5566struct mcp_trace_format {
5567 u32 data;
5568#define MCP_TRACE_FORMAT_MODULE_MASK 0x0000ffff
5569#define MCP_TRACE_FORMAT_MODULE_SHIFT 0
5570#define MCP_TRACE_FORMAT_LEVEL_MASK 0x00030000
5571#define MCP_TRACE_FORMAT_LEVEL_SHIFT 16
5572#define MCP_TRACE_FORMAT_P1_SIZE_MASK 0x000c0000
5573#define MCP_TRACE_FORMAT_P1_SIZE_SHIFT 18
5574#define MCP_TRACE_FORMAT_P2_SIZE_MASK 0x00300000
5575#define MCP_TRACE_FORMAT_P2_SIZE_SHIFT 20
5576#define MCP_TRACE_FORMAT_P3_SIZE_MASK 0x00c00000
5577#define MCP_TRACE_FORMAT_P3_SIZE_SHIFT 22
5578#define MCP_TRACE_FORMAT_LEN_MASK 0xff000000
5579#define MCP_TRACE_FORMAT_LEN_SHIFT 24
7b6859fb 5580
c965db44
TT
5581 char *format_str;
5582};
5583
7b6859fb
MY
5584/* Meta data structure, generated by a perl script during MFW build. therefore,
5585 * the structs mcp_trace_meta and mcp_trace_format are duplicated in the perl
5586 * script.
5587 */
c965db44
TT
5588struct mcp_trace_meta {
5589 u32 modules_num;
5590 char **modules;
5591 u32 formats_num;
5592 struct mcp_trace_format *formats;
5593};
5594
7b6859fb 5595/* REG fifo element */
c965db44
TT
5596struct reg_fifo_element {
5597 u64 data;
5598#define REG_FIFO_ELEMENT_ADDRESS_SHIFT 0
5599#define REG_FIFO_ELEMENT_ADDRESS_MASK 0x7fffff
5600#define REG_FIFO_ELEMENT_ACCESS_SHIFT 23
5601#define REG_FIFO_ELEMENT_ACCESS_MASK 0x1
5602#define REG_FIFO_ELEMENT_PF_SHIFT 24
5603#define REG_FIFO_ELEMENT_PF_MASK 0xf
5604#define REG_FIFO_ELEMENT_VF_SHIFT 28
5605#define REG_FIFO_ELEMENT_VF_MASK 0xff
5606#define REG_FIFO_ELEMENT_PORT_SHIFT 36
5607#define REG_FIFO_ELEMENT_PORT_MASK 0x3
5608#define REG_FIFO_ELEMENT_PRIVILEGE_SHIFT 38
5609#define REG_FIFO_ELEMENT_PRIVILEGE_MASK 0x3
5610#define REG_FIFO_ELEMENT_PROTECTION_SHIFT 40
5611#define REG_FIFO_ELEMENT_PROTECTION_MASK 0x7
5612#define REG_FIFO_ELEMENT_MASTER_SHIFT 43
5613#define REG_FIFO_ELEMENT_MASTER_MASK 0xf
5614#define REG_FIFO_ELEMENT_ERROR_SHIFT 47
5615#define REG_FIFO_ELEMENT_ERROR_MASK 0x1f
5616};
5617
5618/* IGU fifo element */
5619struct igu_fifo_element {
5620 u32 dword0;
5621#define IGU_FIFO_ELEMENT_DWORD0_FID_SHIFT 0
5622#define IGU_FIFO_ELEMENT_DWORD0_FID_MASK 0xff
5623#define IGU_FIFO_ELEMENT_DWORD0_IS_PF_SHIFT 8
5624#define IGU_FIFO_ELEMENT_DWORD0_IS_PF_MASK 0x1
5625#define IGU_FIFO_ELEMENT_DWORD0_SOURCE_SHIFT 9
5626#define IGU_FIFO_ELEMENT_DWORD0_SOURCE_MASK 0xf
5627#define IGU_FIFO_ELEMENT_DWORD0_ERR_TYPE_SHIFT 13
5628#define IGU_FIFO_ELEMENT_DWORD0_ERR_TYPE_MASK 0xf
5629#define IGU_FIFO_ELEMENT_DWORD0_CMD_ADDR_SHIFT 17
5630#define IGU_FIFO_ELEMENT_DWORD0_CMD_ADDR_MASK 0x7fff
5631 u32 dword1;
5632 u32 dword2;
5633#define IGU_FIFO_ELEMENT_DWORD12_IS_WR_CMD_SHIFT 0
5634#define IGU_FIFO_ELEMENT_DWORD12_IS_WR_CMD_MASK 0x1
5635#define IGU_FIFO_ELEMENT_DWORD12_WR_DATA_SHIFT 1
5636#define IGU_FIFO_ELEMENT_DWORD12_WR_DATA_MASK 0xffffffff
5637 u32 reserved;
5638};
5639
5640struct igu_fifo_wr_data {
5641 u32 data;
5642#define IGU_FIFO_WR_DATA_PROD_CONS_SHIFT 0
5643#define IGU_FIFO_WR_DATA_PROD_CONS_MASK 0xffffff
5644#define IGU_FIFO_WR_DATA_UPDATE_FLAG_SHIFT 24
5645#define IGU_FIFO_WR_DATA_UPDATE_FLAG_MASK 0x1
5646#define IGU_FIFO_WR_DATA_EN_DIS_INT_FOR_SB_SHIFT 25
5647#define IGU_FIFO_WR_DATA_EN_DIS_INT_FOR_SB_MASK 0x3
5648#define IGU_FIFO_WR_DATA_SEGMENT_SHIFT 27
5649#define IGU_FIFO_WR_DATA_SEGMENT_MASK 0x1
5650#define IGU_FIFO_WR_DATA_TIMER_MASK_SHIFT 28
5651#define IGU_FIFO_WR_DATA_TIMER_MASK_MASK 0x1
5652#define IGU_FIFO_WR_DATA_CMD_TYPE_SHIFT 31
5653#define IGU_FIFO_WR_DATA_CMD_TYPE_MASK 0x1
5654};
5655
5656struct igu_fifo_cleanup_wr_data {
5657 u32 data;
5658#define IGU_FIFO_CLEANUP_WR_DATA_RESERVED_SHIFT 0
5659#define IGU_FIFO_CLEANUP_WR_DATA_RESERVED_MASK 0x7ffffff
5660#define IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_VAL_SHIFT 27
5661#define IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_VAL_MASK 0x1
5662#define IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_TYPE_SHIFT 28
5663#define IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_TYPE_MASK 0x7
5664#define IGU_FIFO_CLEANUP_WR_DATA_CMD_TYPE_SHIFT 31
5665#define IGU_FIFO_CLEANUP_WR_DATA_CMD_TYPE_MASK 0x1
5666};
5667
5668/* Protection override element */
5669struct protection_override_element {
5670 u64 data;
5671#define PROTECTION_OVERRIDE_ELEMENT_ADDRESS_SHIFT 0
5672#define PROTECTION_OVERRIDE_ELEMENT_ADDRESS_MASK 0x7fffff
5673#define PROTECTION_OVERRIDE_ELEMENT_WINDOW_SIZE_SHIFT 23
5674#define PROTECTION_OVERRIDE_ELEMENT_WINDOW_SIZE_MASK 0xffffff
5675#define PROTECTION_OVERRIDE_ELEMENT_READ_SHIFT 47
5676#define PROTECTION_OVERRIDE_ELEMENT_READ_MASK 0x1
5677#define PROTECTION_OVERRIDE_ELEMENT_WRITE_SHIFT 48
5678#define PROTECTION_OVERRIDE_ELEMENT_WRITE_MASK 0x1
5679#define PROTECTION_OVERRIDE_ELEMENT_READ_PROTECTION_SHIFT 49
5680#define PROTECTION_OVERRIDE_ELEMENT_READ_PROTECTION_MASK 0x7
5681#define PROTECTION_OVERRIDE_ELEMENT_WRITE_PROTECTION_SHIFT 52
5682#define PROTECTION_OVERRIDE_ELEMENT_WRITE_PROTECTION_MASK 0x7
5683};
5684
5685enum igu_fifo_sources {
5686 IGU_SRC_PXP0,
5687 IGU_SRC_PXP1,
5688 IGU_SRC_PXP2,
5689 IGU_SRC_PXP3,
5690 IGU_SRC_PXP4,
5691 IGU_SRC_PXP5,
5692 IGU_SRC_PXP6,
5693 IGU_SRC_PXP7,
5694 IGU_SRC_CAU,
5695 IGU_SRC_ATTN,
5696 IGU_SRC_GRC
5697};
5698
5699enum igu_fifo_addr_types {
5700 IGU_ADDR_TYPE_MSIX_MEM,
5701 IGU_ADDR_TYPE_WRITE_PBA,
5702 IGU_ADDR_TYPE_WRITE_INT_ACK,
5703 IGU_ADDR_TYPE_WRITE_ATTN_BITS,
5704 IGU_ADDR_TYPE_READ_INT,
5705 IGU_ADDR_TYPE_WRITE_PROD_UPDATE,
5706 IGU_ADDR_TYPE_RESERVED
5707};
5708
5709struct igu_fifo_addr_data {
5710 u16 start_addr;
5711 u16 end_addr;
5712 char *desc;
5713 char *vf_desc;
5714 enum igu_fifo_addr_types type;
5715};
5716
5717/******************************** Constants **********************************/
5718
5719#define MAX_MSG_LEN 1024
7b6859fb 5720
c965db44
TT
5721#define MCP_TRACE_MAX_MODULE_LEN 8
5722#define MCP_TRACE_FORMAT_MAX_PARAMS 3
5723#define MCP_TRACE_FORMAT_PARAM_WIDTH \
5724 (MCP_TRACE_FORMAT_P2_SIZE_SHIFT - MCP_TRACE_FORMAT_P1_SIZE_SHIFT)
7b6859fb 5725
c965db44
TT
5726#define REG_FIFO_ELEMENT_ADDR_FACTOR 4
5727#define REG_FIFO_ELEMENT_IS_PF_VF_VAL 127
7b6859fb 5728
c965db44
TT
5729#define PROTECTION_OVERRIDE_ELEMENT_ADDR_FACTOR 4
5730
c965db44
TT
5731/***************************** Constant Arrays *******************************/
5732
7b6859fb
MY
5733struct user_dbg_array {
5734 const u32 *ptr;
5735 u32 size_in_dwords;
5736};
5737
5738/* Debug arrays */
5739static struct user_dbg_array
5740s_user_dbg_arrays[MAX_BIN_DBG_BUFFER_TYPE] = { {NULL} };
5741
0ebbd1c8
MY
5742/* Block names array */
5743static struct block_info s_block_info_arr[] = {
5744 {"grc", BLOCK_GRC},
5745 {"miscs", BLOCK_MISCS},
5746 {"misc", BLOCK_MISC},
5747 {"dbu", BLOCK_DBU},
5748 {"pglue_b", BLOCK_PGLUE_B},
5749 {"cnig", BLOCK_CNIG},
5750 {"cpmu", BLOCK_CPMU},
5751 {"ncsi", BLOCK_NCSI},
5752 {"opte", BLOCK_OPTE},
5753 {"bmb", BLOCK_BMB},
5754 {"pcie", BLOCK_PCIE},
5755 {"mcp", BLOCK_MCP},
5756 {"mcp2", BLOCK_MCP2},
5757 {"pswhst", BLOCK_PSWHST},
5758 {"pswhst2", BLOCK_PSWHST2},
5759 {"pswrd", BLOCK_PSWRD},
5760 {"pswrd2", BLOCK_PSWRD2},
5761 {"pswwr", BLOCK_PSWWR},
5762 {"pswwr2", BLOCK_PSWWR2},
5763 {"pswrq", BLOCK_PSWRQ},
5764 {"pswrq2", BLOCK_PSWRQ2},
5765 {"pglcs", BLOCK_PGLCS},
5766 {"ptu", BLOCK_PTU},
5767 {"dmae", BLOCK_DMAE},
5768 {"tcm", BLOCK_TCM},
5769 {"mcm", BLOCK_MCM},
5770 {"ucm", BLOCK_UCM},
5771 {"xcm", BLOCK_XCM},
5772 {"ycm", BLOCK_YCM},
5773 {"pcm", BLOCK_PCM},
5774 {"qm", BLOCK_QM},
5775 {"tm", BLOCK_TM},
5776 {"dorq", BLOCK_DORQ},
5777 {"brb", BLOCK_BRB},
5778 {"src", BLOCK_SRC},
5779 {"prs", BLOCK_PRS},
5780 {"tsdm", BLOCK_TSDM},
5781 {"msdm", BLOCK_MSDM},
5782 {"usdm", BLOCK_USDM},
5783 {"xsdm", BLOCK_XSDM},
5784 {"ysdm", BLOCK_YSDM},
5785 {"psdm", BLOCK_PSDM},
5786 {"tsem", BLOCK_TSEM},
5787 {"msem", BLOCK_MSEM},
5788 {"usem", BLOCK_USEM},
5789 {"xsem", BLOCK_XSEM},
5790 {"ysem", BLOCK_YSEM},
5791 {"psem", BLOCK_PSEM},
5792 {"rss", BLOCK_RSS},
5793 {"tmld", BLOCK_TMLD},
5794 {"muld", BLOCK_MULD},
5795 {"yuld", BLOCK_YULD},
5796 {"xyld", BLOCK_XYLD},
5797 {"ptld", BLOCK_PTLD},
5798 {"ypld", BLOCK_YPLD},
5799 {"prm", BLOCK_PRM},
5800 {"pbf_pb1", BLOCK_PBF_PB1},
5801 {"pbf_pb2", BLOCK_PBF_PB2},
5802 {"rpb", BLOCK_RPB},
5803 {"btb", BLOCK_BTB},
5804 {"pbf", BLOCK_PBF},
5805 {"rdif", BLOCK_RDIF},
5806 {"tdif", BLOCK_TDIF},
5807 {"cdu", BLOCK_CDU},
5808 {"ccfc", BLOCK_CCFC},
5809 {"tcfc", BLOCK_TCFC},
5810 {"igu", BLOCK_IGU},
5811 {"cau", BLOCK_CAU},
5812 {"rgfs", BLOCK_RGFS},
5813 {"rgsrc", BLOCK_RGSRC},
5814 {"tgfs", BLOCK_TGFS},
5815 {"tgsrc", BLOCK_TGSRC},
5816 {"umac", BLOCK_UMAC},
5817 {"xmac", BLOCK_XMAC},
5818 {"dbg", BLOCK_DBG},
5819 {"nig", BLOCK_NIG},
5820 {"wol", BLOCK_WOL},
5821 {"bmbn", BLOCK_BMBN},
5822 {"ipc", BLOCK_IPC},
5823 {"nwm", BLOCK_NWM},
5824 {"nws", BLOCK_NWS},
5825 {"ms", BLOCK_MS},
5826 {"phy_pcie", BLOCK_PHY_PCIE},
5827 {"led", BLOCK_LED},
5828 {"avs_wrap", BLOCK_AVS_WRAP},
da090917 5829 {"pxpreqbus", BLOCK_PXPREQBUS},
0ebbd1c8
MY
5830 {"misc_aeu", BLOCK_MISC_AEU},
5831 {"bar0_map", BLOCK_BAR0_MAP}
5832};
5833
c965db44
TT
5834/* Status string array */
5835static const char * const s_status_str[] = {
7b6859fb 5836 /* DBG_STATUS_OK */
c965db44 5837 "Operation completed successfully",
7b6859fb
MY
5838
5839 /* DBG_STATUS_APP_VERSION_NOT_SET */
c965db44 5840 "Debug application version wasn't set",
7b6859fb
MY
5841
5842 /* DBG_STATUS_UNSUPPORTED_APP_VERSION */
c965db44 5843 "Unsupported debug application version",
7b6859fb
MY
5844
5845 /* DBG_STATUS_DBG_BLOCK_NOT_RESET */
c965db44 5846 "The debug block wasn't reset since the last recording",
7b6859fb
MY
5847
5848 /* DBG_STATUS_INVALID_ARGS */
c965db44 5849 "Invalid arguments",
7b6859fb
MY
5850
5851 /* DBG_STATUS_OUTPUT_ALREADY_SET */
c965db44 5852 "The debug output was already set",
7b6859fb
MY
5853
5854 /* DBG_STATUS_INVALID_PCI_BUF_SIZE */
c965db44 5855 "Invalid PCI buffer size",
7b6859fb
MY
5856
5857 /* DBG_STATUS_PCI_BUF_ALLOC_FAILED */
c965db44 5858 "PCI buffer allocation failed",
7b6859fb
MY
5859
5860 /* DBG_STATUS_PCI_BUF_NOT_ALLOCATED */
c965db44 5861 "A PCI buffer wasn't allocated",
7b6859fb
MY
5862
5863 /* DBG_STATUS_TOO_MANY_INPUTS */
c965db44 5864 "Too many inputs were enabled. Enabled less inputs, or set 'unifyInputs' to true",
7b6859fb
MY
5865
5866 /* DBG_STATUS_INPUT_OVERLAP */
5867 "Overlapping debug bus inputs",
5868
5869 /* DBG_STATUS_HW_ONLY_RECORDING */
c965db44 5870 "Cannot record Storm data since the entire recording cycle is used by HW",
7b6859fb
MY
5871
5872 /* DBG_STATUS_STORM_ALREADY_ENABLED */
c965db44 5873 "The Storm was already enabled",
7b6859fb
MY
5874
5875 /* DBG_STATUS_STORM_NOT_ENABLED */
c965db44 5876 "The specified Storm wasn't enabled",
7b6859fb
MY
5877
5878 /* DBG_STATUS_BLOCK_ALREADY_ENABLED */
c965db44 5879 "The block was already enabled",
7b6859fb
MY
5880
5881 /* DBG_STATUS_BLOCK_NOT_ENABLED */
c965db44 5882 "The specified block wasn't enabled",
7b6859fb
MY
5883
5884 /* DBG_STATUS_NO_INPUT_ENABLED */
c965db44 5885 "No input was enabled for recording",
7b6859fb
MY
5886
5887 /* DBG_STATUS_NO_FILTER_TRIGGER_64B */
c965db44 5888 "Filters and triggers are not allowed when recording in 64b units",
7b6859fb
MY
5889
5890 /* DBG_STATUS_FILTER_ALREADY_ENABLED */
c965db44 5891 "The filter was already enabled",
7b6859fb
MY
5892
5893 /* DBG_STATUS_TRIGGER_ALREADY_ENABLED */
c965db44 5894 "The trigger was already enabled",
7b6859fb
MY
5895
5896 /* DBG_STATUS_TRIGGER_NOT_ENABLED */
c965db44 5897 "The trigger wasn't enabled",
7b6859fb
MY
5898
5899 /* DBG_STATUS_CANT_ADD_CONSTRAINT */
c965db44 5900 "A constraint can be added only after a filter was enabled or a trigger state was added",
7b6859fb
MY
5901
5902 /* DBG_STATUS_TOO_MANY_TRIGGER_STATES */
c965db44 5903 "Cannot add more than 3 trigger states",
7b6859fb
MY
5904
5905 /* DBG_STATUS_TOO_MANY_CONSTRAINTS */
c965db44 5906 "Cannot add more than 4 constraints per filter or trigger state",
7b6859fb
MY
5907
5908 /* DBG_STATUS_RECORDING_NOT_STARTED */
c965db44 5909 "The recording wasn't started",
7b6859fb
MY
5910
5911 /* DBG_STATUS_DATA_DIDNT_TRIGGER */
c965db44 5912 "A trigger was configured, but it didn't trigger",
7b6859fb
MY
5913
5914 /* DBG_STATUS_NO_DATA_RECORDED */
c965db44 5915 "No data was recorded",
7b6859fb
MY
5916
5917 /* DBG_STATUS_DUMP_BUF_TOO_SMALL */
c965db44 5918 "Dump buffer is too small",
7b6859fb
MY
5919
5920 /* DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED */
c965db44 5921 "Dumped data is not aligned to chunks",
7b6859fb
MY
5922
5923 /* DBG_STATUS_UNKNOWN_CHIP */
c965db44 5924 "Unknown chip",
7b6859fb
MY
5925
5926 /* DBG_STATUS_VIRT_MEM_ALLOC_FAILED */
c965db44 5927 "Failed allocating virtual memory",
7b6859fb
MY
5928
5929 /* DBG_STATUS_BLOCK_IN_RESET */
c965db44 5930 "The input block is in reset",
7b6859fb
MY
5931
5932 /* DBG_STATUS_INVALID_TRACE_SIGNATURE */
c965db44 5933 "Invalid MCP trace signature found in NVRAM",
7b6859fb
MY
5934
5935 /* DBG_STATUS_INVALID_NVRAM_BUNDLE */
c965db44 5936 "Invalid bundle ID found in NVRAM",
7b6859fb
MY
5937
5938 /* DBG_STATUS_NVRAM_GET_IMAGE_FAILED */
c965db44 5939 "Failed getting NVRAM image",
7b6859fb
MY
5940
5941 /* DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE */
c965db44 5942 "NVRAM image is not dword-aligned",
7b6859fb
MY
5943
5944 /* DBG_STATUS_NVRAM_READ_FAILED */
c965db44 5945 "Failed reading from NVRAM",
7b6859fb
MY
5946
5947 /* DBG_STATUS_IDLE_CHK_PARSE_FAILED */
c965db44 5948 "Idle check parsing failed",
7b6859fb
MY
5949
5950 /* DBG_STATUS_MCP_TRACE_BAD_DATA */
c965db44 5951 "MCP Trace data is corrupt",
7b6859fb
MY
5952
5953 /* DBG_STATUS_MCP_TRACE_NO_META */
5954 "Dump doesn't contain meta data - it must be provided in image file",
5955
5956 /* DBG_STATUS_MCP_COULD_NOT_HALT */
c965db44 5957 "Failed to halt MCP",
7b6859fb
MY
5958
5959 /* DBG_STATUS_MCP_COULD_NOT_RESUME */
c965db44 5960 "Failed to resume MCP after halt",
7b6859fb 5961
da090917
TT
5962 /* DBG_STATUS_RESERVED2 */
5963 "Reserved debug status - shouldn't be returned",
7b6859fb
MY
5964
5965 /* DBG_STATUS_SEMI_FIFO_NOT_EMPTY */
c965db44 5966 "Failed to empty SEMI sync FIFO",
7b6859fb
MY
5967
5968 /* DBG_STATUS_IGU_FIFO_BAD_DATA */
c965db44 5969 "IGU FIFO data is corrupt",
7b6859fb
MY
5970
5971 /* DBG_STATUS_MCP_COULD_NOT_MASK_PRTY */
c965db44 5972 "MCP failed to mask parities",
7b6859fb
MY
5973
5974 /* DBG_STATUS_FW_ASSERTS_PARSE_FAILED */
c965db44 5975 "FW Asserts parsing failed",
7b6859fb
MY
5976
5977 /* DBG_STATUS_REG_FIFO_BAD_DATA */
c965db44 5978 "GRC FIFO data is corrupt",
7b6859fb
MY
5979
5980 /* DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA */
c965db44 5981 "Protection Override data is corrupt",
7b6859fb
MY
5982
5983 /* DBG_STATUS_DBG_ARRAY_NOT_SET */
c965db44 5984 "Debug arrays were not set (when using binary files, dbg_set_bin_ptr must be called)",
7b6859fb
MY
5985
5986 /* DBG_STATUS_FILTER_BUG */
5987 "Debug Bus filtering requires the -unifyInputs option (due to a HW bug)",
5988
5989 /* DBG_STATUS_NON_MATCHING_LINES */
5990 "Non-matching debug lines - all lines must be of the same type (either 128b or 256b)",
5991
5992 /* DBG_STATUS_INVALID_TRIGGER_DWORD_OFFSET */
5993 "The selected trigger dword offset wasn't enabled in the recorded HW block",
5994
5995 /* DBG_STATUS_DBG_BUS_IN_USE */
5996 "The debug bus is in use"
c965db44
TT
5997};
5998
5999/* Idle check severity names array */
6000static const char * const s_idle_chk_severity_str[] = {
6001 "Error",
6002 "Error if no traffic",
6003 "Warning"
6004};
6005
6006/* MCP Trace level names array */
6007static const char * const s_mcp_trace_level_str[] = {
6008 "ERROR",
6009 "TRACE",
6010 "DEBUG"
6011};
6012
7b6859fb 6013/* Access type names array */
c965db44
TT
6014static const char * const s_access_strs[] = {
6015 "read",
6016 "write"
6017};
6018
7b6859fb 6019/* Privilege type names array */
c965db44
TT
6020static const char * const s_privilege_strs[] = {
6021 "VF",
6022 "PDA",
6023 "HV",
6024 "UA"
6025};
6026
7b6859fb 6027/* Protection type names array */
c965db44
TT
6028static const char * const s_protection_strs[] = {
6029 "(default)",
6030 "(default)",
6031 "(default)",
6032 "(default)",
6033 "override VF",
6034 "override PDA",
6035 "override HV",
6036 "override UA"
6037};
6038
7b6859fb 6039/* Master type names array */
c965db44
TT
6040static const char * const s_master_strs[] = {
6041 "???",
6042 "pxp",
6043 "mcp",
6044 "msdm",
6045 "psdm",
6046 "ysdm",
6047 "usdm",
6048 "tsdm",
6049 "xsdm",
6050 "dbu",
6051 "dmae",
6052 "???",
6053 "???",
6054 "???",
6055 "???",
6056 "???"
6057};
6058
7b6859fb 6059/* REG FIFO error messages array */
c965db44
TT
6060static const char * const s_reg_fifo_error_strs[] = {
6061 "grc timeout",
6062 "address doesn't belong to any block",
6063 "reserved address in block or write to read-only address",
6064 "privilege/protection mismatch",
6065 "path isolation error"
6066};
6067
7b6859fb 6068/* IGU FIFO sources array */
c965db44
TT
6069static const char * const s_igu_fifo_source_strs[] = {
6070 "TSTORM",
6071 "MSTORM",
6072 "USTORM",
6073 "XSTORM",
6074 "YSTORM",
6075 "PSTORM",
6076 "PCIE",
6077 "NIG_QM_PBF",
6078 "CAU",
6079 "ATTN",
6080 "GRC",
6081};
6082
7b6859fb 6083/* IGU FIFO error messages */
c965db44
TT
6084static const char * const s_igu_fifo_error_strs[] = {
6085 "no error",
6086 "length error",
6087 "function disabled",
6088 "VF sent command to attnetion address",
6089 "host sent prod update command",
6090 "read of during interrupt register while in MIMD mode",
6091 "access to PXP BAR reserved address",
6092 "producer update command to attention index",
6093 "unknown error",
6094 "SB index not valid",
6095 "SB relative index and FID not found",
6096 "FID not match",
6097 "command with error flag asserted (PCI error or CAU discard)",
6098 "VF sent cleanup and RF cleanup is disabled",
6099 "cleanup command on type bigger than 4"
6100};
6101
6102/* IGU FIFO address data */
6103static const struct igu_fifo_addr_data s_igu_fifo_addr_data[] = {
7b6859fb
MY
6104 {0x0, 0x101, "MSI-X Memory", NULL,
6105 IGU_ADDR_TYPE_MSIX_MEM},
6106 {0x102, 0x1ff, "reserved", NULL,
6107 IGU_ADDR_TYPE_RESERVED},
6108 {0x200, 0x200, "Write PBA[0:63]", NULL,
6109 IGU_ADDR_TYPE_WRITE_PBA},
c965db44
TT
6110 {0x201, 0x201, "Write PBA[64:127]", "reserved",
6111 IGU_ADDR_TYPE_WRITE_PBA},
7b6859fb
MY
6112 {0x202, 0x202, "Write PBA[128]", "reserved",
6113 IGU_ADDR_TYPE_WRITE_PBA},
6114 {0x203, 0x3ff, "reserved", NULL,
6115 IGU_ADDR_TYPE_RESERVED},
c965db44
TT
6116 {0x400, 0x5ef, "Write interrupt acknowledgment", NULL,
6117 IGU_ADDR_TYPE_WRITE_INT_ACK},
6118 {0x5f0, 0x5f0, "Attention bits update", NULL,
6119 IGU_ADDR_TYPE_WRITE_ATTN_BITS},
6120 {0x5f1, 0x5f1, "Attention bits set", NULL,
6121 IGU_ADDR_TYPE_WRITE_ATTN_BITS},
6122 {0x5f2, 0x5f2, "Attention bits clear", NULL,
6123 IGU_ADDR_TYPE_WRITE_ATTN_BITS},
6124 {0x5f3, 0x5f3, "Read interrupt 0:63 with mask", NULL,
6125 IGU_ADDR_TYPE_READ_INT},
6126 {0x5f4, 0x5f4, "Read interrupt 0:31 with mask", NULL,
6127 IGU_ADDR_TYPE_READ_INT},
6128 {0x5f5, 0x5f5, "Read interrupt 32:63 with mask", NULL,
6129 IGU_ADDR_TYPE_READ_INT},
6130 {0x5f6, 0x5f6, "Read interrupt 0:63 without mask", NULL,
6131 IGU_ADDR_TYPE_READ_INT},
7b6859fb
MY
6132 {0x5f7, 0x5ff, "reserved", NULL,
6133 IGU_ADDR_TYPE_RESERVED},
6134 {0x600, 0x7ff, "Producer update", NULL,
6135 IGU_ADDR_TYPE_WRITE_PROD_UPDATE}
c965db44
TT
6136};
6137
6138/******************************** Variables **********************************/
6139
50bc60cb
MK
6140/* MCP Trace meta data array - used in case the dump doesn't contain the
6141 * meta data (e.g. due to no NVRAM access).
c965db44 6142 */
50bc60cb
MK
6143static struct user_dbg_array s_mcp_trace_meta_arr = { NULL, 0 };
6144
6145/* Parsed MCP Trace meta data info, based on MCP trace meta array */
6146static struct mcp_trace_meta s_mcp_trace_meta;
6147static bool s_mcp_trace_meta_valid;
c965db44
TT
6148
6149/* Temporary buffer, used for print size calculations */
6150static char s_temp_buf[MAX_MSG_LEN];
6151
7b6859fb 6152/**************************** Private Functions ******************************/
c965db44
TT
6153
6154static u32 qed_cyclic_add(u32 a, u32 b, u32 size)
6155{
6156 return (a + b) % size;
6157}
6158
6159static u32 qed_cyclic_sub(u32 a, u32 b, u32 size)
6160{
6161 return (size + a - b) % size;
6162}
6163
6164/* Reads the specified number of bytes from the specified cyclic buffer (up to 4
6165 * bytes) and returns them as a dword value. the specified buffer offset is
6166 * updated.
6167 */
6168static u32 qed_read_from_cyclic_buf(void *buf,
6169 u32 *offset,
6170 u32 buf_size, u8 num_bytes_to_read)
6171{
7b6859fb 6172 u8 i, *val_ptr, *bytes_buf = (u8 *)buf;
c965db44 6173 u32 val = 0;
c965db44
TT
6174
6175 val_ptr = (u8 *)&val;
6176
50bc60cb
MK
6177 /* Assume running on a LITTLE ENDIAN and the buffer is network order
6178 * (BIG ENDIAN), as high order bytes are placed in lower memory address.
6179 */
c965db44
TT
6180 for (i = 0; i < num_bytes_to_read; i++) {
6181 val_ptr[i] = bytes_buf[*offset];
6182 *offset = qed_cyclic_add(*offset, 1, buf_size);
6183 }
6184
6185 return val;
6186}
6187
6188/* Reads and returns the next byte from the specified buffer.
6189 * The specified buffer offset is updated.
6190 */
6191static u8 qed_read_byte_from_buf(void *buf, u32 *offset)
6192{
6193 return ((u8 *)buf)[(*offset)++];
6194}
6195
6196/* Reads and returns the next dword from the specified buffer.
6197 * The specified buffer offset is updated.
6198 */
6199static u32 qed_read_dword_from_buf(void *buf, u32 *offset)
6200{
6201 u32 dword_val = *(u32 *)&((u8 *)buf)[*offset];
6202
6203 *offset += 4;
7b6859fb 6204
c965db44
TT
6205 return dword_val;
6206}
6207
6208/* Reads the next string from the specified buffer, and copies it to the
6209 * specified pointer. The specified buffer offset is updated.
6210 */
6211static void qed_read_str_from_buf(void *buf, u32 *offset, u32 size, char *dest)
6212{
6213 const char *source_str = &((const char *)buf)[*offset];
6214
6215 strncpy(dest, source_str, size);
6216 dest[size - 1] = '\0';
6217 *offset += size;
6218}
6219
6220/* Returns a pointer to the specified offset (in bytes) of the specified buffer.
6221 * If the specified buffer in NULL, a temporary buffer pointer is returned.
6222 */
6223static char *qed_get_buf_ptr(void *buf, u32 offset)
6224{
6225 return buf ? (char *)buf + offset : s_temp_buf;
6226}
6227
6228/* Reads a param from the specified buffer. Returns the number of dwords read.
6229 * If the returned str_param is NULL, the param is numeric and its value is
6230 * returned in num_param.
6231 * Otheriwise, the param is a string and its pointer is returned in str_param.
6232 */
6233static u32 qed_read_param(u32 *dump_buf,
6234 const char **param_name,
6235 const char **param_str_val, u32 *param_num_val)
6236{
6237 char *char_buf = (char *)dump_buf;
7b6859fb 6238 size_t offset = 0;
c965db44
TT
6239
6240 /* Extract param name */
6241 *param_name = char_buf;
6242 offset += strlen(*param_name) + 1;
6243
6244 /* Check param type */
6245 if (*(char_buf + offset++)) {
6246 /* String param */
6247 *param_str_val = char_buf + offset;
da090917 6248 *param_num_val = 0;
c965db44
TT
6249 offset += strlen(*param_str_val) + 1;
6250 if (offset & 0x3)
6251 offset += (4 - (offset & 0x3));
6252 } else {
6253 /* Numeric param */
6254 *param_str_val = NULL;
6255 if (offset & 0x3)
6256 offset += (4 - (offset & 0x3));
6257 *param_num_val = *(u32 *)(char_buf + offset);
6258 offset += 4;
6259 }
6260
50bc60cb 6261 return (u32)offset / 4;
c965db44
TT
6262}
6263
6264/* Reads a section header from the specified buffer.
6265 * Returns the number of dwords read.
6266 */
6267static u32 qed_read_section_hdr(u32 *dump_buf,
6268 const char **section_name,
6269 u32 *num_section_params)
6270{
6271 const char *param_str_val;
6272
6273 return qed_read_param(dump_buf,
6274 section_name, &param_str_val, num_section_params);
6275}
6276
6277/* Reads section params from the specified buffer and prints them to the results
6278 * buffer. Returns the number of dwords read.
6279 */
6280static u32 qed_print_section_params(u32 *dump_buf,
6281 u32 num_section_params,
6282 char *results_buf, u32 *num_chars_printed)
6283{
6284 u32 i, dump_offset = 0, results_offset = 0;
6285
6286 for (i = 0; i < num_section_params; i++) {
7b6859fb 6287 const char *param_name, *param_str_val;
c965db44
TT
6288 u32 param_num_val = 0;
6289
6290 dump_offset += qed_read_param(dump_buf + dump_offset,
6291 &param_name,
6292 &param_str_val, &param_num_val);
7b6859fb 6293
c965db44 6294 if (param_str_val)
c965db44
TT
6295 results_offset +=
6296 sprintf(qed_get_buf_ptr(results_buf,
6297 results_offset),
6298 "%s: %s\n", param_name, param_str_val);
6299 else if (strcmp(param_name, "fw-timestamp"))
c965db44
TT
6300 results_offset +=
6301 sprintf(qed_get_buf_ptr(results_buf,
6302 results_offset),
6303 "%s: %d\n", param_name, param_num_val);
6304 }
6305
7b6859fb
MY
6306 results_offset += sprintf(qed_get_buf_ptr(results_buf, results_offset),
6307 "\n");
6308
c965db44 6309 *num_chars_printed = results_offset;
c965db44 6310
7b6859fb 6311 return dump_offset;
c965db44
TT
6312}
6313
6314/* Parses the idle check rules and returns the number of characters printed.
6315 * In case of parsing error, returns 0.
6316 */
da090917 6317static u32 qed_parse_idle_chk_dump_rules(u32 *dump_buf,
c965db44
TT
6318 u32 *dump_buf_end,
6319 u32 num_rules,
6320 bool print_fw_idle_chk,
6321 char *results_buf,
6322 u32 *num_errors, u32 *num_warnings)
6323{
7b6859fb
MY
6324 /* Offset in results_buf in bytes */
6325 u32 results_offset = 0;
6326
6327 u32 rule_idx;
c965db44
TT
6328 u16 i, j;
6329
6330 *num_errors = 0;
6331 *num_warnings = 0;
6332
6333 /* Go over dumped results */
6334 for (rule_idx = 0; rule_idx < num_rules && dump_buf < dump_buf_end;
6335 rule_idx++) {
6336 const struct dbg_idle_chk_rule_parsing_data *rule_parsing_data;
6337 struct dbg_idle_chk_result_hdr *hdr;
7b6859fb 6338 const char *parsing_str, *lsi_msg;
c965db44 6339 u32 parsing_str_offset;
c965db44 6340 bool has_fw_msg;
7b6859fb 6341 u8 curr_reg_id;
c965db44
TT
6342
6343 hdr = (struct dbg_idle_chk_result_hdr *)dump_buf;
6344 rule_parsing_data =
6345 (const struct dbg_idle_chk_rule_parsing_data *)
7b6859fb 6346 &s_user_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_PARSING_DATA].
c965db44
TT
6347 ptr[hdr->rule_id];
6348 parsing_str_offset =
6349 GET_FIELD(rule_parsing_data->data,
6350 DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET);
6351 has_fw_msg =
6352 GET_FIELD(rule_parsing_data->data,
6353 DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG) > 0;
7b6859fb
MY
6354 parsing_str =
6355 &((const char *)
6356 s_user_dbg_arrays[BIN_BUF_DBG_PARSING_STRINGS].ptr)
6357 [parsing_str_offset];
c965db44 6358 lsi_msg = parsing_str;
7b6859fb 6359 curr_reg_id = 0;
c965db44
TT
6360
6361 if (hdr->severity >= MAX_DBG_IDLE_CHK_SEVERITY_TYPES)
6362 return 0;
6363
6364 /* Skip rule header */
7b6859fb 6365 dump_buf += BYTES_TO_DWORDS(sizeof(*hdr));
c965db44
TT
6366
6367 /* Update errors/warnings count */
6368 if (hdr->severity == IDLE_CHK_SEVERITY_ERROR ||
6369 hdr->severity == IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC)
6370 (*num_errors)++;
6371 else
6372 (*num_warnings)++;
6373
6374 /* Print rule severity */
6375 results_offset +=
6376 sprintf(qed_get_buf_ptr(results_buf,
6377 results_offset), "%s: ",
6378 s_idle_chk_severity_str[hdr->severity]);
6379
6380 /* Print rule message */
6381 if (has_fw_msg)
6382 parsing_str += strlen(parsing_str) + 1;
6383 results_offset +=
6384 sprintf(qed_get_buf_ptr(results_buf,
6385 results_offset), "%s.",
6386 has_fw_msg &&
6387 print_fw_idle_chk ? parsing_str : lsi_msg);
6388 parsing_str += strlen(parsing_str) + 1;
6389
6390 /* Print register values */
6391 results_offset +=
6392 sprintf(qed_get_buf_ptr(results_buf,
6393 results_offset), " Registers:");
6394 for (i = 0;
6395 i < hdr->num_dumped_cond_regs + hdr->num_dumped_info_regs;
6396 i++) {
7b6859fb
MY
6397 struct dbg_idle_chk_result_reg_hdr *reg_hdr;
6398 bool is_mem;
6399 u8 reg_id;
6400
6401 reg_hdr =
6402 (struct dbg_idle_chk_result_reg_hdr *)dump_buf;
6403 is_mem = GET_FIELD(reg_hdr->data,
6404 DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM);
6405 reg_id = GET_FIELD(reg_hdr->data,
6406 DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID);
c965db44
TT
6407
6408 /* Skip reg header */
7b6859fb 6409 dump_buf += BYTES_TO_DWORDS(sizeof(*reg_hdr));
c965db44
TT
6410
6411 /* Skip register names until the required reg_id is
6412 * reached.
6413 */
6414 for (; reg_id > curr_reg_id;
6415 curr_reg_id++,
6416 parsing_str += strlen(parsing_str) + 1);
6417
6418 results_offset +=
6419 sprintf(qed_get_buf_ptr(results_buf,
6420 results_offset), " %s",
6421 parsing_str);
6422 if (i < hdr->num_dumped_cond_regs && is_mem)
6423 results_offset +=
6424 sprintf(qed_get_buf_ptr(results_buf,
6425 results_offset),
6426 "[%d]", hdr->mem_entry_id +
6427 reg_hdr->start_entry);
6428 results_offset +=
6429 sprintf(qed_get_buf_ptr(results_buf,
6430 results_offset), "=");
6431 for (j = 0; j < reg_hdr->size; j++, dump_buf++) {
6432 results_offset +=
6433 sprintf(qed_get_buf_ptr(results_buf,
6434 results_offset),
6435 "0x%x", *dump_buf);
6436 if (j < reg_hdr->size - 1)
6437 results_offset +=
6438 sprintf(qed_get_buf_ptr
6439 (results_buf,
6440 results_offset), ",");
6441 }
6442 }
6443
6444 results_offset +=
6445 sprintf(qed_get_buf_ptr(results_buf, results_offset), "\n");
6446 }
6447
6448 /* Check if end of dump buffer was exceeded */
6449 if (dump_buf > dump_buf_end)
6450 return 0;
7b6859fb 6451
c965db44
TT
6452 return results_offset;
6453}
6454
6455/* Parses an idle check dump buffer.
6456 * If result_buf is not NULL, the idle check results are printed to it.
6457 * In any case, the required results buffer size is assigned to
6458 * parsed_results_bytes.
6459 * The parsing status is returned.
6460 */
da090917 6461static enum dbg_status qed_parse_idle_chk_dump(u32 *dump_buf,
c965db44
TT
6462 u32 num_dumped_dwords,
6463 char *results_buf,
6464 u32 *parsed_results_bytes,
6465 u32 *num_errors,
6466 u32 *num_warnings)
6467{
6468 const char *section_name, *param_name, *param_str_val;
6469 u32 *dump_buf_end = dump_buf + num_dumped_dwords;
6470 u32 num_section_params = 0, num_rules;
7b6859fb
MY
6471
6472 /* Offset in results_buf in bytes */
6473 u32 results_offset = 0;
c965db44
TT
6474
6475 *parsed_results_bytes = 0;
6476 *num_errors = 0;
6477 *num_warnings = 0;
7b6859fb
MY
6478
6479 if (!s_user_dbg_arrays[BIN_BUF_DBG_PARSING_STRINGS].ptr ||
6480 !s_user_dbg_arrays[BIN_BUF_DBG_IDLE_CHK_PARSING_DATA].ptr)
c965db44
TT
6481 return DBG_STATUS_DBG_ARRAY_NOT_SET;
6482
6483 /* Read global_params section */
6484 dump_buf += qed_read_section_hdr(dump_buf,
6485 &section_name, &num_section_params);
6486 if (strcmp(section_name, "global_params"))
6487 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
6488
6489 /* Print global params */
6490 dump_buf += qed_print_section_params(dump_buf,
6491 num_section_params,
6492 results_buf, &results_offset);
6493
6494 /* Read idle_chk section */
6495 dump_buf += qed_read_section_hdr(dump_buf,
6496 &section_name, &num_section_params);
6497 if (strcmp(section_name, "idle_chk") || num_section_params != 1)
6498 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
c965db44
TT
6499 dump_buf += qed_read_param(dump_buf,
6500 &param_name, &param_str_val, &num_rules);
7b6859fb 6501 if (strcmp(param_name, "num_rules"))
c965db44
TT
6502 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
6503
6504 if (num_rules) {
6505 u32 rules_print_size;
6506
6507 /* Print FW output */
6508 results_offset +=
6509 sprintf(qed_get_buf_ptr(results_buf,
6510 results_offset),
6511 "FW_IDLE_CHECK:\n");
6512 rules_print_size =
da090917
TT
6513 qed_parse_idle_chk_dump_rules(dump_buf,
6514 dump_buf_end,
6515 num_rules,
c965db44
TT
6516 true,
6517 results_buf ?
6518 results_buf +
da090917
TT
6519 results_offset :
6520 NULL,
6521 num_errors,
6522 num_warnings);
c965db44 6523 results_offset += rules_print_size;
7b6859fb 6524 if (!rules_print_size)
c965db44
TT
6525 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
6526
6527 /* Print LSI output */
6528 results_offset +=
6529 sprintf(qed_get_buf_ptr(results_buf,
6530 results_offset),
6531 "\nLSI_IDLE_CHECK:\n");
6532 rules_print_size =
da090917
TT
6533 qed_parse_idle_chk_dump_rules(dump_buf,
6534 dump_buf_end,
6535 num_rules,
c965db44
TT
6536 false,
6537 results_buf ?
6538 results_buf +
da090917
TT
6539 results_offset :
6540 NULL,
6541 num_errors,
6542 num_warnings);
c965db44 6543 results_offset += rules_print_size;
7b6859fb 6544 if (!rules_print_size)
c965db44
TT
6545 return DBG_STATUS_IDLE_CHK_PARSE_FAILED;
6546 }
6547
6548 /* Print errors/warnings count */
7b6859fb 6549 if (*num_errors)
c965db44
TT
6550 results_offset +=
6551 sprintf(qed_get_buf_ptr(results_buf,
6552 results_offset),
6553 "\nIdle Check failed!!! (with %d errors and %d warnings)\n",
6554 *num_errors, *num_warnings);
7b6859fb 6555 else if (*num_warnings)
c965db44
TT
6556 results_offset +=
6557 sprintf(qed_get_buf_ptr(results_buf,
6558 results_offset),
7b6859fb 6559 "\nIdle Check completed successfully (with %d warnings)\n",
c965db44 6560 *num_warnings);
7b6859fb 6561 else
c965db44
TT
6562 results_offset +=
6563 sprintf(qed_get_buf_ptr(results_buf,
6564 results_offset),
7b6859fb 6565 "\nIdle Check completed successfully\n");
c965db44
TT
6566
6567 /* Add 1 for string NULL termination */
6568 *parsed_results_bytes = results_offset + 1;
7b6859fb 6569
c965db44
TT
6570 return DBG_STATUS_OK;
6571}
6572
7b6859fb
MY
6573/* Frees the specified MCP Trace meta data */
6574static void qed_mcp_trace_free_meta(struct qed_hwfn *p_hwfn,
6575 struct mcp_trace_meta *meta)
c965db44 6576{
7b6859fb 6577 u32 i;
c965db44 6578
50bc60cb
MK
6579 s_mcp_trace_meta_valid = false;
6580
c965db44
TT
6581 /* Release modules */
6582 if (meta->modules) {
6583 for (i = 0; i < meta->modules_num; i++)
6584 kfree(meta->modules[i]);
6585 kfree(meta->modules);
6586 }
6587
6588 /* Release formats */
6589 if (meta->formats) {
6590 for (i = 0; i < meta->formats_num; i++)
6591 kfree(meta->formats[i].format_str);
6592 kfree(meta->formats);
6593 }
6594}
6595
6596/* Allocates and fills MCP Trace meta data based on the specified meta data
6597 * dump buffer.
6598 * Returns debug status code.
6599 */
6600static enum dbg_status qed_mcp_trace_alloc_meta(struct qed_hwfn *p_hwfn,
6601 const u32 *meta_buf,
6602 struct mcp_trace_meta *meta)
6603{
6604 u8 *meta_buf_bytes = (u8 *)meta_buf;
6605 u32 offset = 0, signature, i;
6606
50bc60cb
MK
6607 /* Free the previous meta before loading a new one. */
6608 if (s_mcp_trace_meta_valid)
6609 qed_mcp_trace_free_meta(p_hwfn, meta);
6610
c965db44
TT
6611 memset(meta, 0, sizeof(*meta));
6612
6613 /* Read first signature */
6614 signature = qed_read_dword_from_buf(meta_buf_bytes, &offset);
7b6859fb 6615 if (signature != NVM_MAGIC_VALUE)
c965db44
TT
6616 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
6617
7b6859fb 6618 /* Read no. of modules and allocate memory for their pointers */
c965db44
TT
6619 meta->modules_num = qed_read_byte_from_buf(meta_buf_bytes, &offset);
6620 meta->modules = kzalloc(meta->modules_num * sizeof(char *), GFP_KERNEL);
6621 if (!meta->modules)
6622 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
6623
6624 /* Allocate and read all module strings */
6625 for (i = 0; i < meta->modules_num; i++) {
6626 u8 module_len = qed_read_byte_from_buf(meta_buf_bytes, &offset);
6627
6628 *(meta->modules + i) = kzalloc(module_len, GFP_KERNEL);
6629 if (!(*(meta->modules + i))) {
6630 /* Update number of modules to be released */
6631 meta->modules_num = i ? i - 1 : 0;
6632 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
6633 }
6634
6635 qed_read_str_from_buf(meta_buf_bytes, &offset, module_len,
6636 *(meta->modules + i));
6637 if (module_len > MCP_TRACE_MAX_MODULE_LEN)
6638 (*(meta->modules + i))[MCP_TRACE_MAX_MODULE_LEN] = '\0';
6639 }
6640
6641 /* Read second signature */
6642 signature = qed_read_dword_from_buf(meta_buf_bytes, &offset);
7b6859fb 6643 if (signature != NVM_MAGIC_VALUE)
c965db44
TT
6644 return DBG_STATUS_INVALID_TRACE_SIGNATURE;
6645
6646 /* Read number of formats and allocate memory for all formats */
6647 meta->formats_num = qed_read_dword_from_buf(meta_buf_bytes, &offset);
6648 meta->formats = kzalloc(meta->formats_num *
6649 sizeof(struct mcp_trace_format),
6650 GFP_KERNEL);
6651 if (!meta->formats)
6652 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
6653
6654 /* Allocate and read all strings */
6655 for (i = 0; i < meta->formats_num; i++) {
6656 struct mcp_trace_format *format_ptr = &meta->formats[i];
6657 u8 format_len;
6658
6659 format_ptr->data = qed_read_dword_from_buf(meta_buf_bytes,
6660 &offset);
6661 format_len =
6662 (format_ptr->data &
6663 MCP_TRACE_FORMAT_LEN_MASK) >> MCP_TRACE_FORMAT_LEN_SHIFT;
6664 format_ptr->format_str = kzalloc(format_len, GFP_KERNEL);
6665 if (!format_ptr->format_str) {
6666 /* Update number of modules to be released */
6667 meta->formats_num = i ? i - 1 : 0;
6668 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
6669 }
6670
6671 qed_read_str_from_buf(meta_buf_bytes,
6672 &offset,
6673 format_len, format_ptr->format_str);
6674 }
6675
50bc60cb 6676 s_mcp_trace_meta_valid = true;
c965db44
TT
6677 return DBG_STATUS_OK;
6678}
6679
50bc60cb
MK
6680/* Parses an MCP trace buffer. If result_buf is not NULL, the MCP Trace results
6681 * are printed to it. The parsing status is returned.
6682 * Arguments:
6683 * trace_buf - MCP trace cyclic buffer
6684 * trace_buf_size - MCP trace cyclic buffer size in bytes
6685 * data_offset - offset in bytes of the data to parse in the MCP trace cyclic
6686 * buffer.
6687 * data_size - size in bytes of data to parse.
6688 * parsed_buf - destination buffer for parsed data.
6689 * parsed_bytes - size of parsed data in bytes.
6690 */
6691static enum dbg_status qed_parse_mcp_trace_buf(u8 *trace_buf,
6692 u32 trace_buf_size,
6693 u32 data_offset,
6694 u32 data_size,
6695 char *parsed_buf,
6696 u32 *parsed_bytes)
6697{
6698 u32 param_mask, param_shift;
6699 enum dbg_status status;
6700
6701 *parsed_bytes = 0;
6702
6703 if (!s_mcp_trace_meta_valid)
6704 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6705
6706 status = DBG_STATUS_OK;
6707
6708 while (data_size) {
6709 struct mcp_trace_format *format_ptr;
6710 u8 format_level, format_module;
6711 u32 params[3] = { 0, 0, 0 };
6712 u32 header, format_idx, i;
6713
6714 if (data_size < MFW_TRACE_ENTRY_SIZE)
6715 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6716
6717 header = qed_read_from_cyclic_buf(trace_buf,
6718 &data_offset,
6719 trace_buf_size,
6720 MFW_TRACE_ENTRY_SIZE);
6721 data_size -= MFW_TRACE_ENTRY_SIZE;
6722 format_idx = header & MFW_TRACE_EVENTID_MASK;
6723
6724 /* Skip message if its index doesn't exist in the meta data */
6725 if (format_idx > s_mcp_trace_meta.formats_num) {
6726 u8 format_size =
6727 (u8)((header & MFW_TRACE_PRM_SIZE_MASK) >>
6728 MFW_TRACE_PRM_SIZE_SHIFT);
6729
6730 if (data_size < format_size)
6731 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6732
6733 data_offset = qed_cyclic_add(data_offset,
6734 format_size,
6735 trace_buf_size);
6736 data_size -= format_size;
6737 continue;
6738 }
6739
6740 format_ptr = &s_mcp_trace_meta.formats[format_idx];
6741
6742 for (i = 0,
6743 param_mask = MCP_TRACE_FORMAT_P1_SIZE_MASK,
6744 param_shift = MCP_TRACE_FORMAT_P1_SIZE_SHIFT;
6745 i < MCP_TRACE_FORMAT_MAX_PARAMS;
6746 i++,
6747 param_mask <<= MCP_TRACE_FORMAT_PARAM_WIDTH,
6748 param_shift += MCP_TRACE_FORMAT_PARAM_WIDTH) {
6749 /* Extract param size (0..3) */
6750 u8 param_size = (u8)((format_ptr->data & param_mask) >>
6751 param_shift);
6752
6753 /* If the param size is zero, there are no other
6754 * parameters.
6755 */
6756 if (!param_size)
6757 break;
6758
6759 /* Size is encoded using 2 bits, where 3 is used to
6760 * encode 4.
6761 */
6762 if (param_size == 3)
6763 param_size = 4;
6764
6765 if (data_size < param_size)
6766 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6767
6768 params[i] = qed_read_from_cyclic_buf(trace_buf,
6769 &data_offset,
6770 trace_buf_size,
6771 param_size);
6772 data_size -= param_size;
6773 }
6774
6775 format_level = (u8)((format_ptr->data &
6776 MCP_TRACE_FORMAT_LEVEL_MASK) >>
6777 MCP_TRACE_FORMAT_LEVEL_SHIFT);
6778 format_module = (u8)((format_ptr->data &
6779 MCP_TRACE_FORMAT_MODULE_MASK) >>
6780 MCP_TRACE_FORMAT_MODULE_SHIFT);
6781 if (format_level >= ARRAY_SIZE(s_mcp_trace_level_str))
6782 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6783
6784 /* Print current message to results buffer */
6785 *parsed_bytes +=
6786 sprintf(qed_get_buf_ptr(parsed_buf, *parsed_bytes),
6787 "%s %-8s: ",
6788 s_mcp_trace_level_str[format_level],
6789 s_mcp_trace_meta.modules[format_module]);
6790 *parsed_bytes +=
6791 sprintf(qed_get_buf_ptr(parsed_buf, *parsed_bytes),
6792 format_ptr->format_str,
6793 params[0], params[1], params[2]);
6794 }
6795
6796 /* Add string NULL terminator */
6797 (*parsed_bytes)++;
6798
6799 return status;
6800}
6801
c965db44
TT
6802/* Parses an MCP Trace dump buffer.
6803 * If result_buf is not NULL, the MCP Trace results are printed to it.
6804 * In any case, the required results buffer size is assigned to
50bc60cb 6805 * parsed_bytes.
c965db44
TT
6806 * The parsing status is returned.
6807 */
6808static enum dbg_status qed_parse_mcp_trace_dump(struct qed_hwfn *p_hwfn,
6809 u32 *dump_buf,
50bc60cb
MK
6810 char *parsed_buf,
6811 u32 *parsed_bytes)
c965db44 6812{
c965db44 6813 const char *section_name, *param_name, *param_str_val;
50bc60cb
MK
6814 u32 data_size, trace_data_dwords, trace_meta_dwords;
6815 u32 offset, results_offset, parsed_buf_bytes;
6816 u32 param_num_val, num_section_params;
c965db44
TT
6817 struct mcp_trace *trace;
6818 enum dbg_status status;
6819 const u32 *meta_buf;
6820 u8 *trace_buf;
6821
50bc60cb 6822 *parsed_bytes = 0;
c965db44
TT
6823
6824 /* Read global_params section */
6825 dump_buf += qed_read_section_hdr(dump_buf,
6826 &section_name, &num_section_params);
6827 if (strcmp(section_name, "global_params"))
6828 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6829
6830 /* Print global params */
6831 dump_buf += qed_print_section_params(dump_buf,
6832 num_section_params,
50bc60cb 6833 parsed_buf, &results_offset);
c965db44
TT
6834
6835 /* Read trace_data section */
6836 dump_buf += qed_read_section_hdr(dump_buf,
6837 &section_name, &num_section_params);
6838 if (strcmp(section_name, "mcp_trace_data") || num_section_params != 1)
6839 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6840 dump_buf += qed_read_param(dump_buf,
6841 &param_name, &param_str_val, &param_num_val);
6842 if (strcmp(param_name, "size"))
6843 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6844 trace_data_dwords = param_num_val;
6845
6846 /* Prepare trace info */
6847 trace = (struct mcp_trace *)dump_buf;
7b6859fb 6848 trace_buf = (u8 *)dump_buf + sizeof(*trace);
c965db44 6849 offset = trace->trace_oldest;
50bc60cb 6850 data_size = qed_cyclic_sub(trace->trace_prod, offset, trace->size);
c965db44
TT
6851 dump_buf += trace_data_dwords;
6852
6853 /* Read meta_data section */
6854 dump_buf += qed_read_section_hdr(dump_buf,
6855 &section_name, &num_section_params);
6856 if (strcmp(section_name, "mcp_trace_meta"))
6857 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6858 dump_buf += qed_read_param(dump_buf,
6859 &param_name, &param_str_val, &param_num_val);
7b6859fb 6860 if (strcmp(param_name, "size"))
c965db44
TT
6861 return DBG_STATUS_MCP_TRACE_BAD_DATA;
6862 trace_meta_dwords = param_num_val;
6863
6864 /* Choose meta data buffer */
6865 if (!trace_meta_dwords) {
6866 /* Dump doesn't include meta data */
50bc60cb 6867 if (!s_mcp_trace_meta_arr.ptr)
c965db44 6868 return DBG_STATUS_MCP_TRACE_NO_META;
50bc60cb 6869 meta_buf = s_mcp_trace_meta_arr.ptr;
c965db44
TT
6870 } else {
6871 /* Dump includes meta data */
6872 meta_buf = dump_buf;
6873 }
6874
6875 /* Allocate meta data memory */
50bc60cb 6876 status = qed_mcp_trace_alloc_meta(p_hwfn, meta_buf, &s_mcp_trace_meta);
c965db44 6877 if (status != DBG_STATUS_OK)
50bc60cb 6878 return status;
c965db44 6879
50bc60cb
MK
6880 status = qed_parse_mcp_trace_buf(trace_buf,
6881 trace->size,
6882 offset,
6883 data_size,
6884 parsed_buf ?
6885 parsed_buf + results_offset :
6886 NULL,
6887 &parsed_buf_bytes);
6888 if (status != DBG_STATUS_OK)
6889 return status;
c965db44 6890
50bc60cb 6891 *parsed_bytes = results_offset + parsed_buf_bytes;
c965db44 6892
50bc60cb 6893 return DBG_STATUS_OK;
c965db44
TT
6894}
6895
c965db44
TT
6896/* Parses a Reg FIFO dump buffer.
6897 * If result_buf is not NULL, the Reg FIFO results are printed to it.
6898 * In any case, the required results buffer size is assigned to
6899 * parsed_results_bytes.
6900 * The parsing status is returned.
6901 */
da090917 6902static enum dbg_status qed_parse_reg_fifo_dump(u32 *dump_buf,
c965db44
TT
6903 char *results_buf,
6904 u32 *parsed_results_bytes)
6905{
c965db44 6906 const char *section_name, *param_name, *param_str_val;
7b6859fb 6907 u32 param_num_val, num_section_params, num_elements;
c965db44
TT
6908 struct reg_fifo_element *elements;
6909 u8 i, j, err_val, vf_val;
7b6859fb 6910 u32 results_offset = 0;
c965db44
TT
6911 char vf_str[4];
6912
6913 /* Read global_params section */
6914 dump_buf += qed_read_section_hdr(dump_buf,
6915 &section_name, &num_section_params);
6916 if (strcmp(section_name, "global_params"))
6917 return DBG_STATUS_REG_FIFO_BAD_DATA;
6918
6919 /* Print global params */
6920 dump_buf += qed_print_section_params(dump_buf,
6921 num_section_params,
6922 results_buf, &results_offset);
6923
6924 /* Read reg_fifo_data section */
6925 dump_buf += qed_read_section_hdr(dump_buf,
6926 &section_name, &num_section_params);
6927 if (strcmp(section_name, "reg_fifo_data"))
6928 return DBG_STATUS_REG_FIFO_BAD_DATA;
6929 dump_buf += qed_read_param(dump_buf,
6930 &param_name, &param_str_val, &param_num_val);
6931 if (strcmp(param_name, "size"))
6932 return DBG_STATUS_REG_FIFO_BAD_DATA;
6933 if (param_num_val % REG_FIFO_ELEMENT_DWORDS)
6934 return DBG_STATUS_REG_FIFO_BAD_DATA;
6935 num_elements = param_num_val / REG_FIFO_ELEMENT_DWORDS;
6936 elements = (struct reg_fifo_element *)dump_buf;
6937
6938 /* Decode elements */
6939 for (i = 0; i < num_elements; i++) {
6940 bool err_printed = false;
6941
6942 /* Discover if element belongs to a VF or a PF */
6943 vf_val = GET_FIELD(elements[i].data, REG_FIFO_ELEMENT_VF);
6944 if (vf_val == REG_FIFO_ELEMENT_IS_PF_VF_VAL)
6945 sprintf(vf_str, "%s", "N/A");
6946 else
6947 sprintf(vf_str, "%d", vf_val);
6948
6949 /* Add parsed element to parsed buffer */
6950 results_offset +=
6951 sprintf(qed_get_buf_ptr(results_buf,
6952 results_offset),
be086e7c 6953 "raw: 0x%016llx, address: 0x%07x, access: %-5s, pf: %2d, vf: %s, port: %d, privilege: %-3s, protection: %-12s, master: %-4s, errors: ",
c965db44 6954 elements[i].data,
be086e7c 6955 (u32)GET_FIELD(elements[i].data,
7b6859fb
MY
6956 REG_FIFO_ELEMENT_ADDRESS) *
6957 REG_FIFO_ELEMENT_ADDR_FACTOR,
6958 s_access_strs[GET_FIELD(elements[i].data,
c965db44 6959 REG_FIFO_ELEMENT_ACCESS)],
be086e7c 6960 (u32)GET_FIELD(elements[i].data,
7b6859fb
MY
6961 REG_FIFO_ELEMENT_PF),
6962 vf_str,
be086e7c 6963 (u32)GET_FIELD(elements[i].data,
7b6859fb
MY
6964 REG_FIFO_ELEMENT_PORT),
6965 s_privilege_strs[GET_FIELD(elements[i].data,
6966 REG_FIFO_ELEMENT_PRIVILEGE)],
c965db44
TT
6967 s_protection_strs[GET_FIELD(elements[i].data,
6968 REG_FIFO_ELEMENT_PROTECTION)],
6969 s_master_strs[GET_FIELD(elements[i].data,
6970 REG_FIFO_ELEMENT_MASTER)]);
6971
6972 /* Print errors */
6973 for (j = 0,
6974 err_val = GET_FIELD(elements[i].data,
6975 REG_FIFO_ELEMENT_ERROR);
6976 j < ARRAY_SIZE(s_reg_fifo_error_strs);
6977 j++, err_val >>= 1) {
7b6859fb
MY
6978 if (err_val & 0x1) {
6979 if (err_printed)
6980 results_offset +=
6981 sprintf(qed_get_buf_ptr
6982 (results_buf,
6983 results_offset), ", ");
c965db44 6984 results_offset +=
7b6859fb
MY
6985 sprintf(qed_get_buf_ptr
6986 (results_buf, results_offset), "%s",
6987 s_reg_fifo_error_strs[j]);
6988 err_printed = true;
6989 }
c965db44
TT
6990 }
6991
6992 results_offset +=
6993 sprintf(qed_get_buf_ptr(results_buf, results_offset), "\n");
6994 }
6995
6996 results_offset += sprintf(qed_get_buf_ptr(results_buf,
6997 results_offset),
6998 "fifo contained %d elements", num_elements);
6999
7000 /* Add 1 for string NULL termination */
7001 *parsed_results_bytes = results_offset + 1;
7b6859fb 7002
c965db44
TT
7003 return DBG_STATUS_OK;
7004}
7005
7b6859fb
MY
7006static enum dbg_status qed_parse_igu_fifo_element(struct igu_fifo_element
7007 *element, char
7008 *results_buf,
da090917 7009 u32 *results_offset)
c965db44 7010{
7b6859fb
MY
7011 const struct igu_fifo_addr_data *found_addr = NULL;
7012 u8 source, err_type, i, is_cleanup;
7013 char parsed_addr_data[32];
7014 char parsed_wr_data[256];
7015 u32 wr_data, prod_cons;
7016 bool is_wr_cmd, is_pf;
7017 u16 cmd_addr;
7018 u64 dword12;
c965db44 7019
7b6859fb
MY
7020 /* Dword12 (dword index 1 and 2) contains bits 32..95 of the
7021 * FIFO element.
7022 */
7023 dword12 = ((u64)element->dword2 << 32) | element->dword1;
7024 is_wr_cmd = GET_FIELD(dword12, IGU_FIFO_ELEMENT_DWORD12_IS_WR_CMD);
7025 is_pf = GET_FIELD(element->dword0, IGU_FIFO_ELEMENT_DWORD0_IS_PF);
7026 cmd_addr = GET_FIELD(element->dword0, IGU_FIFO_ELEMENT_DWORD0_CMD_ADDR);
7027 source = GET_FIELD(element->dword0, IGU_FIFO_ELEMENT_DWORD0_SOURCE);
7028 err_type = GET_FIELD(element->dword0, IGU_FIFO_ELEMENT_DWORD0_ERR_TYPE);
7029
7030 if (source >= ARRAY_SIZE(s_igu_fifo_source_strs))
7031 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7032 if (err_type >= ARRAY_SIZE(s_igu_fifo_error_strs))
7033 return DBG_STATUS_IGU_FIFO_BAD_DATA;
c965db44 7034
7b6859fb
MY
7035 /* Find address data */
7036 for (i = 0; i < ARRAY_SIZE(s_igu_fifo_addr_data) && !found_addr; i++) {
7037 const struct igu_fifo_addr_data *curr_addr =
7038 &s_igu_fifo_addr_data[i];
7039
7040 if (cmd_addr >= curr_addr->start_addr && cmd_addr <=
7041 curr_addr->end_addr)
7042 found_addr = curr_addr;
7043 }
7044
7045 if (!found_addr)
7046 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7047
7048 /* Prepare parsed address data */
7049 switch (found_addr->type) {
7050 case IGU_ADDR_TYPE_MSIX_MEM:
7051 sprintf(parsed_addr_data, " vector_num = 0x%x", cmd_addr / 2);
7052 break;
7053 case IGU_ADDR_TYPE_WRITE_INT_ACK:
7054 case IGU_ADDR_TYPE_WRITE_PROD_UPDATE:
7055 sprintf(parsed_addr_data,
7056 " SB = 0x%x", cmd_addr - found_addr->start_addr);
7057 break;
7058 default:
7059 parsed_addr_data[0] = '\0';
7060 }
7061
7062 if (!is_wr_cmd) {
7063 parsed_wr_data[0] = '\0';
7064 goto out;
7065 }
7066
7067 /* Prepare parsed write data */
7068 wr_data = GET_FIELD(dword12, IGU_FIFO_ELEMENT_DWORD12_WR_DATA);
7069 prod_cons = GET_FIELD(wr_data, IGU_FIFO_WR_DATA_PROD_CONS);
7070 is_cleanup = GET_FIELD(wr_data, IGU_FIFO_WR_DATA_CMD_TYPE);
7071
7072 if (source == IGU_SRC_ATTN) {
7073 sprintf(parsed_wr_data, "prod: 0x%x, ", prod_cons);
7074 } else {
7075 if (is_cleanup) {
7076 u8 cleanup_val, cleanup_type;
7077
7078 cleanup_val =
7079 GET_FIELD(wr_data,
7080 IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_VAL);
7081 cleanup_type =
7082 GET_FIELD(wr_data,
7083 IGU_FIFO_CLEANUP_WR_DATA_CLEANUP_TYPE);
7084
7085 sprintf(parsed_wr_data,
7086 "cmd_type: cleanup, cleanup_val: %s, cleanup_type : %d, ",
7087 cleanup_val ? "set" : "clear",
7088 cleanup_type);
7089 } else {
7090 u8 update_flag, en_dis_int_for_sb, segment;
7091 u8 timer_mask;
7092
7093 update_flag = GET_FIELD(wr_data,
7094 IGU_FIFO_WR_DATA_UPDATE_FLAG);
7095 en_dis_int_for_sb =
7096 GET_FIELD(wr_data,
7097 IGU_FIFO_WR_DATA_EN_DIS_INT_FOR_SB);
7098 segment = GET_FIELD(wr_data,
7099 IGU_FIFO_WR_DATA_SEGMENT);
7100 timer_mask = GET_FIELD(wr_data,
7101 IGU_FIFO_WR_DATA_TIMER_MASK);
7102
7103 sprintf(parsed_wr_data,
7104 "cmd_type: prod/cons update, prod/cons: 0x%x, update_flag: %s, en_dis_int_for_sb : %s, segment : %s, timer_mask = %d, ",
7105 prod_cons,
7106 update_flag ? "update" : "nop",
da090917
TT
7107 en_dis_int_for_sb ?
7108 (en_dis_int_for_sb == 1 ? "disable" : "nop") :
7109 "enable",
7b6859fb
MY
7110 segment ? "attn" : "regular",
7111 timer_mask);
7112 }
7113 }
7114out:
7115 /* Add parsed element to parsed buffer */
7116 *results_offset += sprintf(qed_get_buf_ptr(results_buf,
7117 *results_offset),
7118 "raw: 0x%01x%08x%08x, %s: %d, source : %s, type : %s, cmd_addr : 0x%x(%s%s), %serror: %s\n",
7119 element->dword2, element->dword1,
7120 element->dword0,
7121 is_pf ? "pf" : "vf",
7122 GET_FIELD(element->dword0,
7123 IGU_FIFO_ELEMENT_DWORD0_FID),
7124 s_igu_fifo_source_strs[source],
7125 is_wr_cmd ? "wr" : "rd",
7126 cmd_addr,
7127 (!is_pf && found_addr->vf_desc)
7128 ? found_addr->vf_desc
7129 : found_addr->desc,
7130 parsed_addr_data,
7131 parsed_wr_data,
7132 s_igu_fifo_error_strs[err_type]);
7133
7134 return DBG_STATUS_OK;
c965db44
TT
7135}
7136
7137/* Parses an IGU FIFO dump buffer.
7138 * If result_buf is not NULL, the IGU FIFO results are printed to it.
7139 * In any case, the required results buffer size is assigned to
7140 * parsed_results_bytes.
7141 * The parsing status is returned.
7142 */
da090917 7143static enum dbg_status qed_parse_igu_fifo_dump(u32 *dump_buf,
c965db44
TT
7144 char *results_buf,
7145 u32 *parsed_results_bytes)
7146{
c965db44 7147 const char *section_name, *param_name, *param_str_val;
7b6859fb 7148 u32 param_num_val, num_section_params, num_elements;
c965db44 7149 struct igu_fifo_element *elements;
7b6859fb
MY
7150 enum dbg_status status;
7151 u32 results_offset = 0;
7152 u8 i;
c965db44
TT
7153
7154 /* Read global_params section */
7155 dump_buf += qed_read_section_hdr(dump_buf,
7156 &section_name, &num_section_params);
7157 if (strcmp(section_name, "global_params"))
7158 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7159
7160 /* Print global params */
7161 dump_buf += qed_print_section_params(dump_buf,
7162 num_section_params,
7163 results_buf, &results_offset);
7164
7165 /* Read igu_fifo_data section */
7166 dump_buf += qed_read_section_hdr(dump_buf,
7167 &section_name, &num_section_params);
7168 if (strcmp(section_name, "igu_fifo_data"))
7169 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7170 dump_buf += qed_read_param(dump_buf,
7171 &param_name, &param_str_val, &param_num_val);
7172 if (strcmp(param_name, "size"))
7173 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7174 if (param_num_val % IGU_FIFO_ELEMENT_DWORDS)
7175 return DBG_STATUS_IGU_FIFO_BAD_DATA;
7176 num_elements = param_num_val / IGU_FIFO_ELEMENT_DWORDS;
7177 elements = (struct igu_fifo_element *)dump_buf;
7178
7179 /* Decode elements */
7180 for (i = 0; i < num_elements; i++) {
7b6859fb
MY
7181 status = qed_parse_igu_fifo_element(&elements[i],
7182 results_buf,
da090917 7183 &results_offset);
7b6859fb
MY
7184 if (status != DBG_STATUS_OK)
7185 return status;
c965db44
TT
7186 }
7187
7188 results_offset += sprintf(qed_get_buf_ptr(results_buf,
7189 results_offset),
7190 "fifo contained %d elements", num_elements);
7191
7192 /* Add 1 for string NULL termination */
7193 *parsed_results_bytes = results_offset + 1;
c965db44 7194
7b6859fb 7195 return DBG_STATUS_OK;
c965db44
TT
7196}
7197
7198static enum dbg_status
da090917 7199qed_parse_protection_override_dump(u32 *dump_buf,
c965db44
TT
7200 char *results_buf,
7201 u32 *parsed_results_bytes)
7202{
c965db44 7203 const char *section_name, *param_name, *param_str_val;
7b6859fb 7204 u32 param_num_val, num_section_params, num_elements;
c965db44 7205 struct protection_override_element *elements;
7b6859fb 7206 u32 results_offset = 0;
c965db44
TT
7207 u8 i;
7208
7209 /* Read global_params section */
7210 dump_buf += qed_read_section_hdr(dump_buf,
7211 &section_name, &num_section_params);
7212 if (strcmp(section_name, "global_params"))
7213 return DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA;
7214
7215 /* Print global params */
7216 dump_buf += qed_print_section_params(dump_buf,
7217 num_section_params,
7218 results_buf, &results_offset);
7219
7220 /* Read protection_override_data section */
7221 dump_buf += qed_read_section_hdr(dump_buf,
7222 &section_name, &num_section_params);
7223 if (strcmp(section_name, "protection_override_data"))
7224 return DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA;
7225 dump_buf += qed_read_param(dump_buf,
7226 &param_name, &param_str_val, &param_num_val);
7227 if (strcmp(param_name, "size"))
7228 return DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA;
7b6859fb 7229 if (param_num_val % PROTECTION_OVERRIDE_ELEMENT_DWORDS)
c965db44
TT
7230 return DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA;
7231 num_elements = param_num_val / PROTECTION_OVERRIDE_ELEMENT_DWORDS;
7232 elements = (struct protection_override_element *)dump_buf;
7233
7234 /* Decode elements */
7235 for (i = 0; i < num_elements; i++) {
7236 u32 address = GET_FIELD(elements[i].data,
7237 PROTECTION_OVERRIDE_ELEMENT_ADDRESS) *
7b6859fb 7238 PROTECTION_OVERRIDE_ELEMENT_ADDR_FACTOR;
c965db44
TT
7239
7240 results_offset +=
7241 sprintf(qed_get_buf_ptr(results_buf,
7242 results_offset),
be086e7c 7243 "window %2d, address: 0x%07x, size: %7d regs, read: %d, write: %d, read protection: %-12s, write protection: %-12s\n",
c965db44 7244 i, address,
be086e7c 7245 (u32)GET_FIELD(elements[i].data,
c965db44 7246 PROTECTION_OVERRIDE_ELEMENT_WINDOW_SIZE),
be086e7c 7247 (u32)GET_FIELD(elements[i].data,
c965db44 7248 PROTECTION_OVERRIDE_ELEMENT_READ),
be086e7c 7249 (u32)GET_FIELD(elements[i].data,
c965db44
TT
7250 PROTECTION_OVERRIDE_ELEMENT_WRITE),
7251 s_protection_strs[GET_FIELD(elements[i].data,
7252 PROTECTION_OVERRIDE_ELEMENT_READ_PROTECTION)],
7253 s_protection_strs[GET_FIELD(elements[i].data,
7254 PROTECTION_OVERRIDE_ELEMENT_WRITE_PROTECTION)]);
7255 }
7256
7257 results_offset += sprintf(qed_get_buf_ptr(results_buf,
7258 results_offset),
7259 "protection override contained %d elements",
7260 num_elements);
7261
7262 /* Add 1 for string NULL termination */
7263 *parsed_results_bytes = results_offset + 1;
c965db44 7264
7b6859fb 7265 return DBG_STATUS_OK;
c965db44
TT
7266}
7267
7268/* Parses a FW Asserts dump buffer.
7269 * If result_buf is not NULL, the FW Asserts results are printed to it.
7270 * In any case, the required results buffer size is assigned to
7271 * parsed_results_bytes.
7272 * The parsing status is returned.
7273 */
da090917 7274static enum dbg_status qed_parse_fw_asserts_dump(u32 *dump_buf,
c965db44
TT
7275 char *results_buf,
7276 u32 *parsed_results_bytes)
7277{
7b6859fb 7278 u32 num_section_params, param_num_val, i, results_offset = 0;
c965db44
TT
7279 const char *param_name, *param_str_val, *section_name;
7280 bool last_section_found = false;
7281
7282 *parsed_results_bytes = 0;
7283
7284 /* Read global_params section */
7285 dump_buf += qed_read_section_hdr(dump_buf,
7286 &section_name, &num_section_params);
7287 if (strcmp(section_name, "global_params"))
7288 return DBG_STATUS_FW_ASSERTS_PARSE_FAILED;
7289
7290 /* Print global params */
7291 dump_buf += qed_print_section_params(dump_buf,
7292 num_section_params,
7293 results_buf, &results_offset);
c965db44 7294
7b6859fb 7295 while (!last_section_found) {
c965db44
TT
7296 dump_buf += qed_read_section_hdr(dump_buf,
7297 &section_name,
7298 &num_section_params);
7b6859fb
MY
7299 if (!strcmp(section_name, "fw_asserts")) {
7300 /* Extract params */
7301 const char *storm_letter = NULL;
7302 u32 storm_dump_size = 0;
7303
7304 for (i = 0; i < num_section_params; i++) {
7305 dump_buf += qed_read_param(dump_buf,
7306 &param_name,
7307 &param_str_val,
7308 &param_num_val);
7309 if (!strcmp(param_name, "storm"))
7310 storm_letter = param_str_val;
7311 else if (!strcmp(param_name, "size"))
7312 storm_dump_size = param_num_val;
7313 else
7314 return
7315 DBG_STATUS_FW_ASSERTS_PARSE_FAILED;
7316 }
c965db44 7317
7b6859fb 7318 if (!storm_letter || !storm_dump_size)
c965db44 7319 return DBG_STATUS_FW_ASSERTS_PARSE_FAILED;
c965db44 7320
7b6859fb 7321 /* Print data */
c965db44
TT
7322 results_offset +=
7323 sprintf(qed_get_buf_ptr(results_buf,
7324 results_offset),
7b6859fb
MY
7325 "\n%sSTORM_ASSERT: size=%d\n",
7326 storm_letter, storm_dump_size);
7327 for (i = 0; i < storm_dump_size; i++, dump_buf++)
7328 results_offset +=
7329 sprintf(qed_get_buf_ptr(results_buf,
7330 results_offset),
7331 "%08x\n", *dump_buf);
7332 } else if (!strcmp(section_name, "last")) {
7333 last_section_found = true;
7334 } else {
7335 return DBG_STATUS_FW_ASSERTS_PARSE_FAILED;
7336 }
c965db44
TT
7337 }
7338
7339 /* Add 1 for string NULL termination */
7340 *parsed_results_bytes = results_offset + 1;
7b6859fb 7341
c965db44
TT
7342 return DBG_STATUS_OK;
7343}
7344
7b6859fb
MY
7345/***************************** Public Functions *******************************/
7346
7347enum dbg_status qed_dbg_user_set_bin_ptr(const u8 * const bin_ptr)
7348{
7349 struct bin_buffer_hdr *buf_array = (struct bin_buffer_hdr *)bin_ptr;
7350 u8 buf_id;
7351
7352 /* Convert binary data to debug arrays */
7353 for (buf_id = 0; buf_id < MAX_BIN_DBG_BUFFER_TYPE; buf_id++) {
7354 s_user_dbg_arrays[buf_id].ptr =
7355 (u32 *)(bin_ptr + buf_array[buf_id].offset);
7356 s_user_dbg_arrays[buf_id].size_in_dwords =
7357 BYTES_TO_DWORDS(buf_array[buf_id].length);
7358 }
7359
7360 return DBG_STATUS_OK;
7361}
7362
7363const char *qed_dbg_get_status_str(enum dbg_status status)
7364{
7365 return (status <
7366 MAX_DBG_STATUS) ? s_status_str[status] : "Invalid debug status";
7367}
7368
7369enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
7370 u32 *dump_buf,
7371 u32 num_dumped_dwords,
7372 u32 *results_buf_size)
7373{
7374 u32 num_errors, num_warnings;
7375
da090917 7376 return qed_parse_idle_chk_dump(dump_buf,
7b6859fb
MY
7377 num_dumped_dwords,
7378 NULL,
7379 results_buf_size,
7380 &num_errors, &num_warnings);
7381}
7382
7383enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
7384 u32 *dump_buf,
7385 u32 num_dumped_dwords,
7386 char *results_buf,
da090917
TT
7387 u32 *num_errors,
7388 u32 *num_warnings)
7b6859fb
MY
7389{
7390 u32 parsed_buf_size;
7391
da090917 7392 return qed_parse_idle_chk_dump(dump_buf,
7b6859fb
MY
7393 num_dumped_dwords,
7394 results_buf,
7395 &parsed_buf_size,
7396 num_errors, num_warnings);
7397}
7398
7399void qed_dbg_mcp_trace_set_meta_data(u32 *data, u32 size)
7400{
50bc60cb
MK
7401 s_mcp_trace_meta_arr.ptr = data;
7402 s_mcp_trace_meta_arr.size_in_dwords = size;
7b6859fb
MY
7403}
7404
7405enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
7406 u32 *dump_buf,
7407 u32 num_dumped_dwords,
7408 u32 *results_buf_size)
7409{
7410 return qed_parse_mcp_trace_dump(p_hwfn,
da090917 7411 dump_buf, NULL, results_buf_size);
7b6859fb
MY
7412}
7413
7414enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
7415 u32 *dump_buf,
7416 u32 num_dumped_dwords,
7417 char *results_buf)
7418{
7419 u32 parsed_buf_size;
7420
7421 return qed_parse_mcp_trace_dump(p_hwfn,
7422 dump_buf,
7b6859fb
MY
7423 results_buf, &parsed_buf_size);
7424}
7425
50bc60cb
MK
7426enum dbg_status qed_print_mcp_trace_line(u8 *dump_buf,
7427 u32 num_dumped_bytes,
7428 char *results_buf)
7429{
7430 u32 parsed_bytes;
7431
7432 return qed_parse_mcp_trace_buf(dump_buf,
7433 num_dumped_bytes,
7434 0,
7435 num_dumped_bytes,
7436 results_buf, &parsed_bytes);
7437}
7438
7b6859fb
MY
7439enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
7440 u32 *dump_buf,
7441 u32 num_dumped_dwords,
7442 u32 *results_buf_size)
7443{
da090917 7444 return qed_parse_reg_fifo_dump(dump_buf, NULL, results_buf_size);
7b6859fb
MY
7445}
7446
7447enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
7448 u32 *dump_buf,
7449 u32 num_dumped_dwords,
7450 char *results_buf)
7451{
7452 u32 parsed_buf_size;
7453
da090917 7454 return qed_parse_reg_fifo_dump(dump_buf, results_buf, &parsed_buf_size);
7b6859fb
MY
7455}
7456
7457enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
7458 u32 *dump_buf,
7459 u32 num_dumped_dwords,
7460 u32 *results_buf_size)
7461{
da090917 7462 return qed_parse_igu_fifo_dump(dump_buf, NULL, results_buf_size);
7b6859fb
MY
7463}
7464
7465enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
7466 u32 *dump_buf,
7467 u32 num_dumped_dwords,
7468 char *results_buf)
7469{
7470 u32 parsed_buf_size;
7471
da090917 7472 return qed_parse_igu_fifo_dump(dump_buf, results_buf, &parsed_buf_size);
7b6859fb
MY
7473}
7474
7475enum dbg_status
7476qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
7477 u32 *dump_buf,
7478 u32 num_dumped_dwords,
7479 u32 *results_buf_size)
7480{
da090917 7481 return qed_parse_protection_override_dump(dump_buf,
7b6859fb
MY
7482 NULL, results_buf_size);
7483}
7484
7485enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
7486 u32 *dump_buf,
7487 u32 num_dumped_dwords,
7488 char *results_buf)
7489{
7490 u32 parsed_buf_size;
7491
da090917 7492 return qed_parse_protection_override_dump(dump_buf,
7b6859fb
MY
7493 results_buf,
7494 &parsed_buf_size);
7495}
7496
c965db44
TT
7497enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
7498 u32 *dump_buf,
7499 u32 num_dumped_dwords,
7500 u32 *results_buf_size)
7501{
da090917 7502 return qed_parse_fw_asserts_dump(dump_buf, NULL, results_buf_size);
c965db44
TT
7503}
7504
7505enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
7506 u32 *dump_buf,
7507 u32 num_dumped_dwords,
7508 char *results_buf)
7509{
7510 u32 parsed_buf_size;
7511
da090917 7512 return qed_parse_fw_asserts_dump(dump_buf,
c965db44
TT
7513 results_buf, &parsed_buf_size);
7514}
7515
0ebbd1c8
MY
7516enum dbg_status qed_dbg_parse_attn(struct qed_hwfn *p_hwfn,
7517 struct dbg_attn_block_result *results)
7518{
7519 struct user_dbg_array *block_attn, *pstrings;
7520 const u32 *block_attn_name_offsets;
7521 enum dbg_attn_type attn_type;
7522 const char *block_name;
7523 u8 num_regs, i, j;
7524
7525 num_regs = GET_FIELD(results->data, DBG_ATTN_BLOCK_RESULT_NUM_REGS);
7526 attn_type = (enum dbg_attn_type)
7527 GET_FIELD(results->data,
7528 DBG_ATTN_BLOCK_RESULT_ATTN_TYPE);
7529 block_name = s_block_info_arr[results->block_id].name;
7530
7531 if (!s_user_dbg_arrays[BIN_BUF_DBG_ATTN_INDEXES].ptr ||
7532 !s_user_dbg_arrays[BIN_BUF_DBG_ATTN_NAME_OFFSETS].ptr ||
7533 !s_user_dbg_arrays[BIN_BUF_DBG_PARSING_STRINGS].ptr)
7534 return DBG_STATUS_DBG_ARRAY_NOT_SET;
7535
7536 block_attn = &s_user_dbg_arrays[BIN_BUF_DBG_ATTN_NAME_OFFSETS];
7537 block_attn_name_offsets = &block_attn->ptr[results->names_offset];
7538
7539 /* Go over registers with a non-zero attention status */
7540 for (i = 0; i < num_regs; i++) {
da090917 7541 struct dbg_attn_bit_mapping *bit_mapping;
0ebbd1c8 7542 struct dbg_attn_reg_result *reg_result;
0ebbd1c8
MY
7543 u8 num_reg_attn, bit_idx = 0;
7544
7545 reg_result = &results->reg_results[i];
7546 num_reg_attn = GET_FIELD(reg_result->data,
7547 DBG_ATTN_REG_RESULT_NUM_REG_ATTN);
7548 block_attn = &s_user_dbg_arrays[BIN_BUF_DBG_ATTN_INDEXES];
da090917
TT
7549 bit_mapping = &((struct dbg_attn_bit_mapping *)
7550 block_attn->ptr)[reg_result->block_attn_offset];
0ebbd1c8
MY
7551
7552 pstrings = &s_user_dbg_arrays[BIN_BUF_DBG_PARSING_STRINGS];
7553
7554 /* Go over attention status bits */
7555 for (j = 0; j < num_reg_attn; j++) {
da090917 7556 u16 attn_idx_val = GET_FIELD(bit_mapping[j].data,
0ebbd1c8
MY
7557 DBG_ATTN_BIT_MAPPING_VAL);
7558 const char *attn_name, *attn_type_str, *masked_str;
da090917 7559 u32 attn_name_offset, sts_addr;
0ebbd1c8
MY
7560
7561 /* Check if bit mask should be advanced (due to unused
7562 * bits).
7563 */
da090917 7564 if (GET_FIELD(bit_mapping[j].data,
0ebbd1c8
MY
7565 DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT)) {
7566 bit_idx += (u8)attn_idx_val;
7567 continue;
7568 }
7569
7570 /* Check current bit index */
7571 if (!(reg_result->sts_val & BIT(bit_idx))) {
7572 bit_idx++;
7573 continue;
7574 }
7575
7576 /* Find attention name */
da090917
TT
7577 attn_name_offset =
7578 block_attn_name_offsets[attn_idx_val];
0ebbd1c8 7579 attn_name = &((const char *)
da090917 7580 pstrings->ptr)[attn_name_offset];
0ebbd1c8
MY
7581 attn_type_str = attn_type == ATTN_TYPE_INTERRUPT ?
7582 "Interrupt" : "Parity";
7583 masked_str = reg_result->mask_val & BIT(bit_idx) ?
7584 " [masked]" : "";
7585 sts_addr = GET_FIELD(reg_result->data,
7586 DBG_ATTN_REG_RESULT_STS_ADDRESS);
7587 DP_NOTICE(p_hwfn,
7588 "%s (%s) : %s [address 0x%08x, bit %d]%s\n",
7589 block_name, attn_type_str, attn_name,
7590 sts_addr, bit_idx, masked_str);
7591
7592 bit_idx++;
7593 }
7594 }
7595
7596 return DBG_STATUS_OK;
7597}
7598
c965db44 7599/* Wrapper for unifying the idle_chk and mcp_trace api */
8c93beaf
YM
7600static enum dbg_status
7601qed_print_idle_chk_results_wrapper(struct qed_hwfn *p_hwfn,
7602 u32 *dump_buf,
7603 u32 num_dumped_dwords,
7604 char *results_buf)
c965db44
TT
7605{
7606 u32 num_errors, num_warnnings;
7607
7608 return qed_print_idle_chk_results(p_hwfn, dump_buf, num_dumped_dwords,
7609 results_buf, &num_errors,
7610 &num_warnnings);
7611}
7612
7613/* Feature meta data lookup table */
7614static struct {
7615 char *name;
7616 enum dbg_status (*get_size)(struct qed_hwfn *p_hwfn,
7617 struct qed_ptt *p_ptt, u32 *size);
7618 enum dbg_status (*perform_dump)(struct qed_hwfn *p_hwfn,
7619 struct qed_ptt *p_ptt, u32 *dump_buf,
7620 u32 buf_size, u32 *dumped_dwords);
7621 enum dbg_status (*print_results)(struct qed_hwfn *p_hwfn,
7622 u32 *dump_buf, u32 num_dumped_dwords,
7623 char *results_buf);
7624 enum dbg_status (*results_buf_size)(struct qed_hwfn *p_hwfn,
7625 u32 *dump_buf,
7626 u32 num_dumped_dwords,
7627 u32 *results_buf_size);
7628} qed_features_lookup[] = {
7629 {
7630 "grc", qed_dbg_grc_get_dump_buf_size,
7631 qed_dbg_grc_dump, NULL, NULL}, {
7632 "idle_chk",
7633 qed_dbg_idle_chk_get_dump_buf_size,
7634 qed_dbg_idle_chk_dump,
7635 qed_print_idle_chk_results_wrapper,
7636 qed_get_idle_chk_results_buf_size}, {
7637 "mcp_trace",
7638 qed_dbg_mcp_trace_get_dump_buf_size,
7639 qed_dbg_mcp_trace_dump, qed_print_mcp_trace_results,
7640 qed_get_mcp_trace_results_buf_size}, {
7641 "reg_fifo",
7642 qed_dbg_reg_fifo_get_dump_buf_size,
7643 qed_dbg_reg_fifo_dump, qed_print_reg_fifo_results,
7644 qed_get_reg_fifo_results_buf_size}, {
7645 "igu_fifo",
7646 qed_dbg_igu_fifo_get_dump_buf_size,
7647 qed_dbg_igu_fifo_dump, qed_print_igu_fifo_results,
7648 qed_get_igu_fifo_results_buf_size}, {
7649 "protection_override",
7650 qed_dbg_protection_override_get_dump_buf_size,
7651 qed_dbg_protection_override_dump,
7652 qed_print_protection_override_results,
7653 qed_get_protection_override_results_buf_size}, {
7654 "fw_asserts",
7655 qed_dbg_fw_asserts_get_dump_buf_size,
7656 qed_dbg_fw_asserts_dump,
7657 qed_print_fw_asserts_results,
7658 qed_get_fw_asserts_results_buf_size},};
7659
7660static void qed_dbg_print_feature(u8 *p_text_buf, u32 text_size)
7661{
7662 u32 i, precision = 80;
7663
7664 if (!p_text_buf)
7665 return;
7666
7667 pr_notice("\n%.*s", precision, p_text_buf);
7668 for (i = precision; i < text_size; i += precision)
7669 pr_cont("%.*s", precision, p_text_buf + i);
7670 pr_cont("\n");
7671}
7672
7673#define QED_RESULTS_BUF_MIN_SIZE 16
7674/* Generic function for decoding debug feature info */
8c93beaf
YM
7675static enum dbg_status format_feature(struct qed_hwfn *p_hwfn,
7676 enum qed_dbg_features feature_idx)
c965db44
TT
7677{
7678 struct qed_dbg_feature *feature =
7679 &p_hwfn->cdev->dbg_params.features[feature_idx];
7680 u32 text_size_bytes, null_char_pos, i;
7681 enum dbg_status rc;
7682 char *text_buf;
7683
7684 /* Check if feature supports formatting capability */
7685 if (!qed_features_lookup[feature_idx].results_buf_size)
7686 return DBG_STATUS_OK;
7687
7688 /* Obtain size of formatted output */
7689 rc = qed_features_lookup[feature_idx].
7690 results_buf_size(p_hwfn, (u32 *)feature->dump_buf,
7691 feature->dumped_dwords, &text_size_bytes);
7692 if (rc != DBG_STATUS_OK)
7693 return rc;
7694
7695 /* Make sure that the allocated size is a multiple of dword (4 bytes) */
7696 null_char_pos = text_size_bytes - 1;
7697 text_size_bytes = (text_size_bytes + 3) & ~0x3;
7698
7699 if (text_size_bytes < QED_RESULTS_BUF_MIN_SIZE) {
7700 DP_NOTICE(p_hwfn->cdev,
7701 "formatted size of feature was too small %d. Aborting\n",
7702 text_size_bytes);
7703 return DBG_STATUS_INVALID_ARGS;
7704 }
7705
7706 /* Allocate temp text buf */
7707 text_buf = vzalloc(text_size_bytes);
7708 if (!text_buf)
7709 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
7710
7711 /* Decode feature opcodes to string on temp buf */
7712 rc = qed_features_lookup[feature_idx].
7713 print_results(p_hwfn, (u32 *)feature->dump_buf,
7714 feature->dumped_dwords, text_buf);
7715 if (rc != DBG_STATUS_OK) {
7716 vfree(text_buf);
7717 return rc;
7718 }
7719
7720 /* Replace the original null character with a '\n' character.
7721 * The bytes that were added as a result of the dword alignment are also
7722 * padded with '\n' characters.
7723 */
7724 for (i = null_char_pos; i < text_size_bytes; i++)
7725 text_buf[i] = '\n';
7726
7727 /* Dump printable feature to log */
7728 if (p_hwfn->cdev->dbg_params.print_data)
7729 qed_dbg_print_feature(text_buf, text_size_bytes);
7730
7731 /* Free the old dump_buf and point the dump_buf to the newly allocagted
7732 * and formatted text buffer.
7733 */
7734 vfree(feature->dump_buf);
7735 feature->dump_buf = text_buf;
7736 feature->buf_size = text_size_bytes;
7737 feature->dumped_dwords = text_size_bytes / 4;
7738 return rc;
7739}
7740
7741/* Generic function for performing the dump of a debug feature. */
8c93beaf
YM
7742static enum dbg_status qed_dbg_dump(struct qed_hwfn *p_hwfn,
7743 struct qed_ptt *p_ptt,
7744 enum qed_dbg_features feature_idx)
c965db44
TT
7745{
7746 struct qed_dbg_feature *feature =
7747 &p_hwfn->cdev->dbg_params.features[feature_idx];
7748 u32 buf_size_dwords;
7749 enum dbg_status rc;
7750
7751 DP_NOTICE(p_hwfn->cdev, "Collecting a debug feature [\"%s\"]\n",
7752 qed_features_lookup[feature_idx].name);
7753
7754 /* Dump_buf was already allocated need to free (this can happen if dump
7755 * was called but file was never read).
7756 * We can't use the buffer as is since size may have changed.
7757 */
7758 if (feature->dump_buf) {
7759 vfree(feature->dump_buf);
7760 feature->dump_buf = NULL;
7761 }
7762
7763 /* Get buffer size from hsi, allocate accordingly, and perform the
7764 * dump.
7765 */
7766 rc = qed_features_lookup[feature_idx].get_size(p_hwfn, p_ptt,
7767 &buf_size_dwords);
be086e7c 7768 if (rc != DBG_STATUS_OK && rc != DBG_STATUS_NVRAM_GET_IMAGE_FAILED)
c965db44
TT
7769 return rc;
7770 feature->buf_size = buf_size_dwords * sizeof(u32);
7771 feature->dump_buf = vmalloc(feature->buf_size);
7772 if (!feature->dump_buf)
7773 return DBG_STATUS_VIRT_MEM_ALLOC_FAILED;
7774
7775 rc = qed_features_lookup[feature_idx].
7776 perform_dump(p_hwfn, p_ptt, (u32 *)feature->dump_buf,
7777 feature->buf_size / sizeof(u32),
7778 &feature->dumped_dwords);
7779
7780 /* If mcp is stuck we get DBG_STATUS_NVRAM_GET_IMAGE_FAILED error.
7781 * In this case the buffer holds valid binary data, but we wont able
7782 * to parse it (since parsing relies on data in NVRAM which is only
7783 * accessible when MFW is responsive). skip the formatting but return
7784 * success so that binary data is provided.
7785 */
7786 if (rc == DBG_STATUS_NVRAM_GET_IMAGE_FAILED)
7787 return DBG_STATUS_OK;
7788
7789 if (rc != DBG_STATUS_OK)
7790 return rc;
7791
7792 /* Format output */
7793 rc = format_feature(p_hwfn, feature_idx);
7794 return rc;
7795}
7796
7797int qed_dbg_grc(struct qed_dev *cdev, void *buffer, u32 *num_dumped_bytes)
7798{
7799 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_GRC, num_dumped_bytes);
7800}
7801
7802int qed_dbg_grc_size(struct qed_dev *cdev)
7803{
7804 return qed_dbg_feature_size(cdev, DBG_FEATURE_GRC);
7805}
7806
7807int qed_dbg_idle_chk(struct qed_dev *cdev, void *buffer, u32 *num_dumped_bytes)
7808{
7809 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_IDLE_CHK,
7810 num_dumped_bytes);
7811}
7812
7813int qed_dbg_idle_chk_size(struct qed_dev *cdev)
7814{
7815 return qed_dbg_feature_size(cdev, DBG_FEATURE_IDLE_CHK);
7816}
7817
7818int qed_dbg_reg_fifo(struct qed_dev *cdev, void *buffer, u32 *num_dumped_bytes)
7819{
7820 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_REG_FIFO,
7821 num_dumped_bytes);
7822}
7823
7824int qed_dbg_reg_fifo_size(struct qed_dev *cdev)
7825{
7826 return qed_dbg_feature_size(cdev, DBG_FEATURE_REG_FIFO);
7827}
7828
7829int qed_dbg_igu_fifo(struct qed_dev *cdev, void *buffer, u32 *num_dumped_bytes)
7830{
7831 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_IGU_FIFO,
7832 num_dumped_bytes);
7833}
7834
7835int qed_dbg_igu_fifo_size(struct qed_dev *cdev)
7836{
7837 return qed_dbg_feature_size(cdev, DBG_FEATURE_IGU_FIFO);
7838}
7839
1ac4329a
DB
7840int qed_dbg_nvm_image_length(struct qed_hwfn *p_hwfn,
7841 enum qed_nvm_images image_id, u32 *length)
7842{
7843 struct qed_nvm_image_att image_att;
7844 int rc;
7845
7846 *length = 0;
7847 rc = qed_mcp_get_nvm_image_att(p_hwfn, image_id, &image_att);
7848 if (rc)
7849 return rc;
7850
7851 *length = image_att.length;
7852
7853 return rc;
7854}
7855
7856int qed_dbg_nvm_image(struct qed_dev *cdev, void *buffer,
7857 u32 *num_dumped_bytes, enum qed_nvm_images image_id)
7858{
7859 struct qed_hwfn *p_hwfn =
7860 &cdev->hwfns[cdev->dbg_params.engine_for_debug];
7861 u32 len_rounded, i;
7862 __be32 val;
7863 int rc;
7864
7865 *num_dumped_bytes = 0;
7866 rc = qed_dbg_nvm_image_length(p_hwfn, image_id, &len_rounded);
7867 if (rc)
7868 return rc;
7869
7870 DP_NOTICE(p_hwfn->cdev,
7871 "Collecting a debug feature [\"nvram image %d\"]\n",
7872 image_id);
7873
7874 len_rounded = roundup(len_rounded, sizeof(u32));
7875 rc = qed_mcp_get_nvm_image(p_hwfn, image_id, buffer, len_rounded);
7876 if (rc)
7877 return rc;
7878
7879 /* QED_NVM_IMAGE_NVM_META image is not swapped like other images */
7880 if (image_id != QED_NVM_IMAGE_NVM_META)
7881 for (i = 0; i < len_rounded; i += 4) {
7882 val = cpu_to_be32(*(u32 *)(buffer + i));
7883 *(u32 *)(buffer + i) = val;
7884 }
7885
7886 *num_dumped_bytes = len_rounded;
7887
7888 return rc;
7889}
7890
c965db44
TT
7891int qed_dbg_protection_override(struct qed_dev *cdev, void *buffer,
7892 u32 *num_dumped_bytes)
7893{
7894 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_PROTECTION_OVERRIDE,
7895 num_dumped_bytes);
7896}
7897
7898int qed_dbg_protection_override_size(struct qed_dev *cdev)
7899{
7900 return qed_dbg_feature_size(cdev, DBG_FEATURE_PROTECTION_OVERRIDE);
7901}
7902
7903int qed_dbg_fw_asserts(struct qed_dev *cdev, void *buffer,
7904 u32 *num_dumped_bytes)
7905{
7906 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_FW_ASSERTS,
7907 num_dumped_bytes);
7908}
7909
7910int qed_dbg_fw_asserts_size(struct qed_dev *cdev)
7911{
7912 return qed_dbg_feature_size(cdev, DBG_FEATURE_FW_ASSERTS);
7913}
7914
7915int qed_dbg_mcp_trace(struct qed_dev *cdev, void *buffer,
7916 u32 *num_dumped_bytes)
7917{
7918 return qed_dbg_feature(cdev, buffer, DBG_FEATURE_MCP_TRACE,
7919 num_dumped_bytes);
7920}
7921
7922int qed_dbg_mcp_trace_size(struct qed_dev *cdev)
7923{
7924 return qed_dbg_feature_size(cdev, DBG_FEATURE_MCP_TRACE);
7925}
7926
7927/* Defines the amount of bytes allocated for recording the length of debugfs
7928 * feature buffer.
7929 */
7930#define REGDUMP_HEADER_SIZE sizeof(u32)
7931#define REGDUMP_HEADER_FEATURE_SHIFT 24
7932#define REGDUMP_HEADER_ENGINE_SHIFT 31
7933#define REGDUMP_HEADER_OMIT_ENGINE_SHIFT 30
7934enum debug_print_features {
7935 OLD_MODE = 0,
7936 IDLE_CHK = 1,
7937 GRC_DUMP = 2,
7938 MCP_TRACE = 3,
7939 REG_FIFO = 4,
7940 PROTECTION_OVERRIDE = 5,
7941 IGU_FIFO = 6,
7942 PHY = 7,
7943 FW_ASSERTS = 8,
1ac4329a
DB
7944 NVM_CFG1 = 9,
7945 DEFAULT_CFG = 10,
7946 NVM_META = 11,
c965db44
TT
7947};
7948
7949static u32 qed_calc_regdump_header(enum debug_print_features feature,
7950 int engine, u32 feature_size, u8 omit_engine)
7951{
7952 /* Insert the engine, feature and mode inside the header and combine it
7953 * with feature size.
7954 */
7955 return feature_size | (feature << REGDUMP_HEADER_FEATURE_SHIFT) |
7956 (omit_engine << REGDUMP_HEADER_OMIT_ENGINE_SHIFT) |
7957 (engine << REGDUMP_HEADER_ENGINE_SHIFT);
7958}
7959
7960int qed_dbg_all_data(struct qed_dev *cdev, void *buffer)
7961{
7962 u8 cur_engine, omit_engine = 0, org_engine;
7963 u32 offset = 0, feature_size;
7964 int rc;
7965
7966 if (cdev->num_hwfns == 1)
7967 omit_engine = 1;
7968
7969 org_engine = qed_get_debug_engine(cdev);
7970 for (cur_engine = 0; cur_engine < cdev->num_hwfns; cur_engine++) {
7971 /* Collect idle_chks and grcDump for each hw function */
7972 DP_VERBOSE(cdev, QED_MSG_DEBUG,
7973 "obtaining idle_chk and grcdump for current engine\n");
7974 qed_set_debug_engine(cdev, cur_engine);
7975
7976 /* First idle_chk */
7977 rc = qed_dbg_idle_chk(cdev, (u8 *)buffer + offset +
7978 REGDUMP_HEADER_SIZE, &feature_size);
7979 if (!rc) {
7980 *(u32 *)((u8 *)buffer + offset) =
7981 qed_calc_regdump_header(IDLE_CHK, cur_engine,
7982 feature_size, omit_engine);
7983 offset += (feature_size + REGDUMP_HEADER_SIZE);
7984 } else {
7985 DP_ERR(cdev, "qed_dbg_idle_chk failed. rc = %d\n", rc);
7986 }
7987
7988 /* Second idle_chk */
7989 rc = qed_dbg_idle_chk(cdev, (u8 *)buffer + offset +
7990 REGDUMP_HEADER_SIZE, &feature_size);
7991 if (!rc) {
7992 *(u32 *)((u8 *)buffer + offset) =
7993 qed_calc_regdump_header(IDLE_CHK, cur_engine,
7994 feature_size, omit_engine);
7995 offset += (feature_size + REGDUMP_HEADER_SIZE);
7996 } else {
7997 DP_ERR(cdev, "qed_dbg_idle_chk failed. rc = %d\n", rc);
7998 }
7999
8000 /* reg_fifo dump */
8001 rc = qed_dbg_reg_fifo(cdev, (u8 *)buffer + offset +
8002 REGDUMP_HEADER_SIZE, &feature_size);
8003 if (!rc) {
8004 *(u32 *)((u8 *)buffer + offset) =
8005 qed_calc_regdump_header(REG_FIFO, cur_engine,
8006 feature_size, omit_engine);
8007 offset += (feature_size + REGDUMP_HEADER_SIZE);
8008 } else {
8009 DP_ERR(cdev, "qed_dbg_reg_fifo failed. rc = %d\n", rc);
8010 }
8011
8012 /* igu_fifo dump */
8013 rc = qed_dbg_igu_fifo(cdev, (u8 *)buffer + offset +
8014 REGDUMP_HEADER_SIZE, &feature_size);
8015 if (!rc) {
8016 *(u32 *)((u8 *)buffer + offset) =
8017 qed_calc_regdump_header(IGU_FIFO, cur_engine,
8018 feature_size, omit_engine);
8019 offset += (feature_size + REGDUMP_HEADER_SIZE);
8020 } else {
8021 DP_ERR(cdev, "qed_dbg_igu_fifo failed. rc = %d", rc);
8022 }
8023
8024 /* protection_override dump */
8025 rc = qed_dbg_protection_override(cdev, (u8 *)buffer + offset +
8026 REGDUMP_HEADER_SIZE,
8027 &feature_size);
8028 if (!rc) {
8029 *(u32 *)((u8 *)buffer + offset) =
8030 qed_calc_regdump_header(PROTECTION_OVERRIDE,
8031 cur_engine,
8032 feature_size, omit_engine);
8033 offset += (feature_size + REGDUMP_HEADER_SIZE);
8034 } else {
8035 DP_ERR(cdev,
8036 "qed_dbg_protection_override failed. rc = %d\n",
8037 rc);
8038 }
8039
8040 /* fw_asserts dump */
8041 rc = qed_dbg_fw_asserts(cdev, (u8 *)buffer + offset +
8042 REGDUMP_HEADER_SIZE, &feature_size);
8043 if (!rc) {
8044 *(u32 *)((u8 *)buffer + offset) =
8045 qed_calc_regdump_header(FW_ASSERTS, cur_engine,
8046 feature_size, omit_engine);
8047 offset += (feature_size + REGDUMP_HEADER_SIZE);
8048 } else {
8049 DP_ERR(cdev, "qed_dbg_fw_asserts failed. rc = %d\n",
8050 rc);
8051 }
8052
8053 /* GRC dump - must be last because when mcp stuck it will
8054 * clutter idle_chk, reg_fifo, ...
8055 */
8056 rc = qed_dbg_grc(cdev, (u8 *)buffer + offset +
8057 REGDUMP_HEADER_SIZE, &feature_size);
8058 if (!rc) {
8059 *(u32 *)((u8 *)buffer + offset) =
8060 qed_calc_regdump_header(GRC_DUMP, cur_engine,
8061 feature_size, omit_engine);
8062 offset += (feature_size + REGDUMP_HEADER_SIZE);
8063 } else {
8064 DP_ERR(cdev, "qed_dbg_grc failed. rc = %d", rc);
8065 }
8066 }
8067
50bc60cb 8068 qed_set_debug_engine(cdev, org_engine);
c965db44
TT
8069 /* mcp_trace */
8070 rc = qed_dbg_mcp_trace(cdev, (u8 *)buffer + offset +
8071 REGDUMP_HEADER_SIZE, &feature_size);
8072 if (!rc) {
8073 *(u32 *)((u8 *)buffer + offset) =
8074 qed_calc_regdump_header(MCP_TRACE, cur_engine,
8075 feature_size, omit_engine);
8076 offset += (feature_size + REGDUMP_HEADER_SIZE);
8077 } else {
8078 DP_ERR(cdev, "qed_dbg_mcp_trace failed. rc = %d\n", rc);
8079 }
8080
1ac4329a
DB
8081 /* nvm cfg1 */
8082 rc = qed_dbg_nvm_image(cdev,
8083 (u8 *)buffer + offset + REGDUMP_HEADER_SIZE,
8084 &feature_size, QED_NVM_IMAGE_NVM_CFG1);
8085 if (!rc) {
8086 *(u32 *)((u8 *)buffer + offset) =
8087 qed_calc_regdump_header(NVM_CFG1, cur_engine,
8088 feature_size, omit_engine);
8089 offset += (feature_size + REGDUMP_HEADER_SIZE);
8090 } else if (rc != -ENOENT) {
8091 DP_ERR(cdev,
8092 "qed_dbg_nvm_image failed for image %d (%s), rc = %d\n",
8093 QED_NVM_IMAGE_NVM_CFG1, "QED_NVM_IMAGE_NVM_CFG1", rc);
8094 }
8095
8096 /* nvm default */
8097 rc = qed_dbg_nvm_image(cdev,
8098 (u8 *)buffer + offset + REGDUMP_HEADER_SIZE,
8099 &feature_size, QED_NVM_IMAGE_DEFAULT_CFG);
8100 if (!rc) {
8101 *(u32 *)((u8 *)buffer + offset) =
8102 qed_calc_regdump_header(DEFAULT_CFG, cur_engine,
8103 feature_size, omit_engine);
8104 offset += (feature_size + REGDUMP_HEADER_SIZE);
8105 } else if (rc != -ENOENT) {
8106 DP_ERR(cdev,
8107 "qed_dbg_nvm_image failed for image %d (%s), rc = %d\n",
8108 QED_NVM_IMAGE_DEFAULT_CFG, "QED_NVM_IMAGE_DEFAULT_CFG",
8109 rc);
8110 }
8111
8112 /* nvm meta */
8113 rc = qed_dbg_nvm_image(cdev,
8114 (u8 *)buffer + offset + REGDUMP_HEADER_SIZE,
8115 &feature_size, QED_NVM_IMAGE_NVM_META);
8116 if (!rc) {
8117 *(u32 *)((u8 *)buffer + offset) =
8118 qed_calc_regdump_header(NVM_META, cur_engine,
8119 feature_size, omit_engine);
8120 offset += (feature_size + REGDUMP_HEADER_SIZE);
8121 } else if (rc != -ENOENT) {
8122 DP_ERR(cdev,
8123 "qed_dbg_nvm_image failed for image %d (%s), rc = %d\n",
8124 QED_NVM_IMAGE_NVM_META, "QED_NVM_IMAGE_NVM_META", rc);
8125 }
8126
c965db44
TT
8127 return 0;
8128}
8129
8130int qed_dbg_all_data_size(struct qed_dev *cdev)
8131{
1ac4329a
DB
8132 struct qed_hwfn *p_hwfn =
8133 &cdev->hwfns[cdev->dbg_params.engine_for_debug];
8134 u32 regs_len = 0, image_len = 0;
c965db44 8135 u8 cur_engine, org_engine;
c965db44
TT
8136
8137 org_engine = qed_get_debug_engine(cdev);
8138 for (cur_engine = 0; cur_engine < cdev->num_hwfns; cur_engine++) {
8139 /* Engine specific */
8140 DP_VERBOSE(cdev, QED_MSG_DEBUG,
8141 "calculating idle_chk and grcdump register length for current engine\n");
8142 qed_set_debug_engine(cdev, cur_engine);
8143 regs_len += REGDUMP_HEADER_SIZE + qed_dbg_idle_chk_size(cdev) +
8144 REGDUMP_HEADER_SIZE + qed_dbg_idle_chk_size(cdev) +
8145 REGDUMP_HEADER_SIZE + qed_dbg_grc_size(cdev) +
8146 REGDUMP_HEADER_SIZE + qed_dbg_reg_fifo_size(cdev) +
8147 REGDUMP_HEADER_SIZE + qed_dbg_igu_fifo_size(cdev) +
8148 REGDUMP_HEADER_SIZE +
8149 qed_dbg_protection_override_size(cdev) +
8150 REGDUMP_HEADER_SIZE + qed_dbg_fw_asserts_size(cdev);
8151 }
8152
50bc60cb
MK
8153 qed_set_debug_engine(cdev, org_engine);
8154
c965db44
TT
8155 /* Engine common */
8156 regs_len += REGDUMP_HEADER_SIZE + qed_dbg_mcp_trace_size(cdev);
1ac4329a
DB
8157 qed_dbg_nvm_image_length(p_hwfn, QED_NVM_IMAGE_NVM_CFG1, &image_len);
8158 if (image_len)
8159 regs_len += REGDUMP_HEADER_SIZE + image_len;
8160 qed_dbg_nvm_image_length(p_hwfn, QED_NVM_IMAGE_DEFAULT_CFG, &image_len);
8161 if (image_len)
8162 regs_len += REGDUMP_HEADER_SIZE + image_len;
8163 qed_dbg_nvm_image_length(p_hwfn, QED_NVM_IMAGE_NVM_META, &image_len);
8164 if (image_len)
8165 regs_len += REGDUMP_HEADER_SIZE + image_len;
c965db44
TT
8166
8167 return regs_len;
8168}
8169
8170int qed_dbg_feature(struct qed_dev *cdev, void *buffer,
8171 enum qed_dbg_features feature, u32 *num_dumped_bytes)
8172{
8173 struct qed_hwfn *p_hwfn =
8174 &cdev->hwfns[cdev->dbg_params.engine_for_debug];
8175 struct qed_dbg_feature *qed_feature =
8176 &cdev->dbg_params.features[feature];
8177 enum dbg_status dbg_rc;
8178 struct qed_ptt *p_ptt;
8179 int rc = 0;
8180
8181 /* Acquire ptt */
8182 p_ptt = qed_ptt_acquire(p_hwfn);
8183 if (!p_ptt)
8184 return -EINVAL;
8185
8186 /* Get dump */
8187 dbg_rc = qed_dbg_dump(p_hwfn, p_ptt, feature);
8188 if (dbg_rc != DBG_STATUS_OK) {
8189 DP_VERBOSE(cdev, QED_MSG_DEBUG, "%s\n",
8190 qed_dbg_get_status_str(dbg_rc));
8191 *num_dumped_bytes = 0;
8192 rc = -EINVAL;
8193 goto out;
8194 }
8195
8196 DP_VERBOSE(cdev, QED_MSG_DEBUG,
8197 "copying debugfs feature to external buffer\n");
8198 memcpy(buffer, qed_feature->dump_buf, qed_feature->buf_size);
8199 *num_dumped_bytes = cdev->dbg_params.features[feature].dumped_dwords *
8200 4;
8201
8202out:
8203 qed_ptt_release(p_hwfn, p_ptt);
8204 return rc;
8205}
8206
8207int qed_dbg_feature_size(struct qed_dev *cdev, enum qed_dbg_features feature)
8208{
8209 struct qed_hwfn *p_hwfn =
8210 &cdev->hwfns[cdev->dbg_params.engine_for_debug];
8211 struct qed_ptt *p_ptt = qed_ptt_acquire(p_hwfn);
8212 struct qed_dbg_feature *qed_feature =
8213 &cdev->dbg_params.features[feature];
8214 u32 buf_size_dwords;
8215 enum dbg_status rc;
8216
8217 if (!p_ptt)
8218 return -EINVAL;
8219
8220 rc = qed_features_lookup[feature].get_size(p_hwfn, p_ptt,
8221 &buf_size_dwords);
8222 if (rc != DBG_STATUS_OK)
8223 buf_size_dwords = 0;
8224
8225 qed_ptt_release(p_hwfn, p_ptt);
8226 qed_feature->buf_size = buf_size_dwords * sizeof(u32);
8227 return qed_feature->buf_size;
8228}
8229
8230u8 qed_get_debug_engine(struct qed_dev *cdev)
8231{
8232 return cdev->dbg_params.engine_for_debug;
8233}
8234
8235void qed_set_debug_engine(struct qed_dev *cdev, int engine_number)
8236{
8237 DP_VERBOSE(cdev, QED_MSG_DEBUG, "set debug engine to %d\n",
8238 engine_number);
8239 cdev->dbg_params.engine_for_debug = engine_number;
8240}
8241
8242void qed_dbg_pf_init(struct qed_dev *cdev)
8243{
8244 const u8 *dbg_values;
8245
8246 /* Debug values are after init values.
8247 * The offset is the first dword of the file.
8248 */
8249 dbg_values = cdev->firmware->data + *(u32 *)cdev->firmware->data;
8250 qed_dbg_set_bin_ptr((u8 *)dbg_values);
8251 qed_dbg_user_set_bin_ptr((u8 *)dbg_values);
8252}
8253
8254void qed_dbg_pf_exit(struct qed_dev *cdev)
8255{
8256 struct qed_dbg_feature *feature = NULL;
8257 enum qed_dbg_features feature_idx;
8258
8259 /* Debug features' buffers may be allocated if debug feature was used
8260 * but dump wasn't called.
8261 */
8262 for (feature_idx = 0; feature_idx < DBG_FEATURE_NUM; feature_idx++) {
8263 feature = &cdev->dbg_params.features[feature_idx];
8264 if (feature->dump_buf) {
8265 vfree(feature->dump_buf);
8266 feature->dump_buf = NULL;
8267 }
8268 }
8269}