net/mlx4: Refactor QUERY_PORT
[linux-2.6-block.git] / drivers / net / ethernet / mellanox / mlx4 / fw.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
51a379d0 3 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
225c7b1f
RD
4 * Copyright (c) 2006, 2007 Cisco Systems. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#ifndef MLX4_FW_H
36#define MLX4_FW_H
37
38#include "mlx4.h"
39#include "icm.h"
40
2d928651
VS
41struct mlx4_mod_stat_cfg {
42 u8 log_pg_sz;
43 u8 log_pg_sz_m;
44};
45
431df8c7
MB
46struct mlx4_port_cap {
47 u8 supported_port_types;
48 u8 suggested_type;
49 u8 default_sense;
50 u8 log_max_macs;
51 u8 log_max_vlans;
52 int ib_mtu;
53 int max_port_width;
54 int max_vl;
55 int max_gids;
56 int max_pkeys;
57 u64 def_mac;
58 u16 eth_mtu;
59 int trans_type;
60 int vendor_oui;
61 u16 wavelength;
62 u64 trans_code;
63};
64
225c7b1f
RD
65struct mlx4_dev_cap {
66 int max_srq_sz;
67 int max_qp_sz;
68 int reserved_qps;
69 int max_qps;
70 int reserved_srqs;
71 int max_srqs;
72 int max_cq_sz;
73 int reserved_cqs;
74 int max_cqs;
75 int max_mpts;
76 int reserved_eqs;
77 int max_eqs;
7ae0e400 78 int num_sys_eqs;
225c7b1f
RD
79 int reserved_mtts;
80 int max_mrw_sz;
81 int reserved_mrws;
82 int max_mtt_seg;
83 int max_requester_per_qp;
84 int max_responder_per_qp;
85 int max_rdma_global;
86 int local_ca_ack_delay;
225c7b1f 87 int num_ports;
149983af 88 u32 max_msg_sz;
225c7b1f 89 u16 stat_rate_support;
0ff1fb65
HHZ
90 int fs_log_max_ucast_qp_range_size;
91 int fs_max_num_qp_per_entry;
52eafc68 92 u64 flags;
b3416f44 93 u64 flags2;
225c7b1f
RD
94 int reserved_uars;
95 int uar_size;
96 int min_page_sz;
97 int bf_reg_size;
98 int bf_regs_per_page;
99 int max_sq_sg;
100 int max_sq_desc_sz;
101 int max_rq_sg;
102 int max_rq_desc_sz;
103 int max_qp_per_mcg;
104 int reserved_mgms;
105 int max_mcgs;
106 int reserved_pds;
107 int max_pds;
012a8ff5
SH
108 int reserved_xrcds;
109 int max_xrcds;
225c7b1f
RD
110 int qpc_entry_sz;
111 int rdmarc_entry_sz;
112 int altc_entry_sz;
113 int aux_entry_sz;
114 int srq_entry_sz;
115 int cqc_entry_sz;
116 int eqc_entry_sz;
117 int dmpt_entry_sz;
118 int cmpt_entry_sz;
119 int mtt_entry_sz;
120 int resize_srq;
95d04f07 121 u32 bmme_flags;
225c7b1f
RD
122 u32 reserved_lkey;
123 u64 max_icm_sz;
b832be1e 124 int max_gso_sz;
b3416f44 125 int max_rss_tbl_sz;
f2a3f6a3 126 u32 max_counters;
431df8c7 127 struct mlx4_port_cap port_cap[MLX4_MAX_PORTS + 1];
225c7b1f
RD
128};
129
5cc914f1 130struct mlx4_func_cap {
5cc914f1
MA
131 u8 num_ports;
132 u8 flags;
133 u32 pf_context_behaviour;
134 int qp_quota;
135 int cq_quota;
136 int srq_quota;
137 int mpt_quota;
138 int mtt_quota;
139 int max_eq;
140 int reserved_eq;
141 int mcg_quota;
99ec41d0 142 u32 qp0_qkey;
47605df9
JM
143 u32 qp0_tunnel_qpn;
144 u32 qp0_proxy_qpn;
145 u32 qp1_tunnel_qpn;
146 u32 qp1_proxy_qpn;
147 u8 physical_port;
148 u8 port_flags;
eb17711b 149 u8 flags1;
8e1a28e8 150 u64 phys_port_id;
ddae0349 151 u32 extra_flags;
5cc914f1
MA
152};
153
e8c4265b
MB
154struct mlx4_func {
155 int bus;
156 int device;
157 int function;
158 int physical_function;
159 int rsvd_eqs;
160 int max_eq;
161 int rsvd_uars;
162};
163
225c7b1f 164struct mlx4_adapter {
225c7b1f
RD
165 char board_id[MLX4_BOARD_ID_LEN];
166 u8 inta_pin;
167};
168
169struct mlx4_init_hca_param {
170 u64 qpc_base;
171 u64 rdmarc_base;
172 u64 auxc_base;
173 u64 altc_base;
174 u64 srqc_base;
175 u64 cqc_base;
176 u64 eqc_base;
177 u64 mc_base;
178 u64 dmpt_base;
179 u64 cmpt_base;
180 u64 mtt_base;
5cc914f1 181 u64 global_caps;
225c7b1f
RD
182 u16 log_mc_entry_sz;
183 u16 log_mc_hash_sz;
ddd8a6c1 184 u16 hca_core_clock; /* Internal Clock Frequency (in MHz) */
225c7b1f
RD
185 u8 log_num_qps;
186 u8 log_num_srqs;
187 u8 log_num_cqs;
188 u8 log_num_eqs;
7ae0e400 189 u16 num_sys_eqs;
225c7b1f
RD
190 u8 log_rd_per_qp;
191 u8 log_mc_table_sz;
192 u8 log_mpt_sz;
193 u8 log_uar_sz;
e448834e 194 u8 mw_enabled; /* Enable memory windows */
ab9c17a0 195 u8 uar_page_sz; /* log pg sz in 4k chunks */
7b8157be 196 u8 steering_mode; /* for QUERY_HCA */
08ff3235 197 u64 dev_cap_enabled;
77507aa2
IS
198 u16 cqe_size; /* For use only when CQE stride feature enabled */
199 u16 eqe_size; /* For use only when EQE stride feature enabled */
225c7b1f
RD
200};
201
202struct mlx4_init_ib_param {
203 int port_width;
204 int vl_cap;
205 int mtu_cap;
206 u16 gid_cap;
207 u16 pkey_cap;
208 int set_guid0;
209 u64 guid0;
210 int set_node_guid;
211 u64 node_guid;
212 int set_si_guid;
213 u64 si_guid;
214};
215
216struct mlx4_set_ib_param {
217 int set_si_guid;
218 int reset_qkey_viol;
219 u64 si_guid;
220 u32 cap_mask;
221};
222
223int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap);
431df8c7 224int mlx4_QUERY_PORT(struct mlx4_dev *dev, int port, struct mlx4_port_cap *port_cap);
225c6c8c 225int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u8 gen_or_port,
47605df9 226 struct mlx4_func_cap *func_cap);
5cc914f1
MA
227int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
228 struct mlx4_vhcr *vhcr,
229 struct mlx4_cmd_mailbox *inbox,
230 struct mlx4_cmd_mailbox *outbox,
231 struct mlx4_cmd_info *cmd);
e8c4265b 232int mlx4_QUERY_FUNC(struct mlx4_dev *dev, struct mlx4_func *func, int slave);
225c7b1f
RD
233int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm);
234int mlx4_UNMAP_FA(struct mlx4_dev *dev);
235int mlx4_RUN_FW(struct mlx4_dev *dev);
236int mlx4_QUERY_FW(struct mlx4_dev *dev);
237int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter);
238int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param);
ab9c17a0 239int mlx4_QUERY_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param);
225c7b1f
RD
240int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic);
241int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt);
242int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages);
243int mlx4_MAP_ICM_AUX(struct mlx4_dev *dev, struct mlx4_icm *icm);
244int mlx4_UNMAP_ICM_AUX(struct mlx4_dev *dev);
245int mlx4_NOP(struct mlx4_dev *dev);
2d928651 246int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg);
fe6f700d 247void mlx4_opreq_action(struct work_struct *work);
225c7b1f
RD
248
249#endif /* MLX4_FW_H */