net/mlx4_core: Add basic support for TCP/IP offloads under tunneling
[linux-2.6-block.git] / drivers / net / ethernet / mellanox / mlx4 / en_rx.c
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
076bb0c8 34#include <net/busy_poll.h>
c27a02cd 35#include <linux/mlx4/cq.h>
5a0e3ad6 36#include <linux/slab.h>
c27a02cd
YP
37#include <linux/mlx4/qp.h>
38#include <linux/skbuff.h>
b67bfe0d 39#include <linux/rculist.h>
c27a02cd
YP
40#include <linux/if_ether.h>
41#include <linux/if_vlan.h>
42#include <linux/vmalloc.h>
43
44#include "mlx4_en.h"
45
51151a16
ED
46static int mlx4_alloc_pages(struct mlx4_en_priv *priv,
47 struct mlx4_en_rx_alloc *page_alloc,
48 const struct mlx4_en_frag_info *frag_info,
49 gfp_t _gfp)
50{
51 int order;
52 struct page *page;
53 dma_addr_t dma;
54
55 for (order = MLX4_EN_ALLOC_PREFER_ORDER; ;) {
56 gfp_t gfp = _gfp;
57
58 if (order)
59 gfp |= __GFP_COMP | __GFP_NOWARN;
60 page = alloc_pages(gfp, order);
61 if (likely(page))
62 break;
63 if (--order < 0 ||
64 ((PAGE_SIZE << order) < frag_info->frag_size))
65 return -ENOMEM;
66 }
67 dma = dma_map_page(priv->ddev, page, 0, PAGE_SIZE << order,
68 PCI_DMA_FROMDEVICE);
69 if (dma_mapping_error(priv->ddev, dma)) {
70 put_page(page);
71 return -ENOMEM;
72 }
70fbe079 73 page_alloc->page_size = PAGE_SIZE << order;
51151a16
ED
74 page_alloc->page = page;
75 page_alloc->dma = dma;
70fbe079 76 page_alloc->page_offset = frag_info->frag_align;
51151a16
ED
77 /* Not doing get_page() for each frag is a big win
78 * on asymetric workloads.
79 */
70fbe079
AV
80 atomic_set(&page->_count,
81 page_alloc->page_size / frag_info->frag_stride);
51151a16
ED
82 return 0;
83}
84
4cce66cd
TLSC
85static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
86 struct mlx4_en_rx_desc *rx_desc,
87 struct mlx4_en_rx_alloc *frags,
51151a16
ED
88 struct mlx4_en_rx_alloc *ring_alloc,
89 gfp_t gfp)
c27a02cd 90{
4cce66cd 91 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
51151a16 92 const struct mlx4_en_frag_info *frag_info;
c27a02cd
YP
93 struct page *page;
94 dma_addr_t dma;
4cce66cd 95 int i;
c27a02cd 96
4cce66cd
TLSC
97 for (i = 0; i < priv->num_frags; i++) {
98 frag_info = &priv->frag_info[i];
51151a16 99 page_alloc[i] = ring_alloc[i];
70fbe079
AV
100 page_alloc[i].page_offset += frag_info->frag_stride;
101
102 if (page_alloc[i].page_offset + frag_info->frag_stride <=
103 ring_alloc[i].page_size)
51151a16 104 continue;
70fbe079 105
51151a16
ED
106 if (mlx4_alloc_pages(priv, &page_alloc[i], frag_info, gfp))
107 goto out;
4cce66cd 108 }
c27a02cd 109
4cce66cd
TLSC
110 for (i = 0; i < priv->num_frags; i++) {
111 frags[i] = ring_alloc[i];
70fbe079 112 dma = ring_alloc[i].dma + ring_alloc[i].page_offset;
4cce66cd
TLSC
113 ring_alloc[i] = page_alloc[i];
114 rx_desc->data[i].addr = cpu_to_be64(dma);
c27a02cd 115 }
4cce66cd 116
c27a02cd 117 return 0;
4cce66cd 118
4cce66cd
TLSC
119out:
120 while (i--) {
121 frag_info = &priv->frag_info[i];
51151a16 122 if (page_alloc[i].page != ring_alloc[i].page) {
4cce66cd 123 dma_unmap_page(priv->ddev, page_alloc[i].dma,
70fbe079 124 page_alloc[i].page_size, PCI_DMA_FROMDEVICE);
51151a16
ED
125 page = page_alloc[i].page;
126 atomic_set(&page->_count, 1);
127 put_page(page);
128 }
4cce66cd
TLSC
129 }
130 return -ENOMEM;
131}
132
133static void mlx4_en_free_frag(struct mlx4_en_priv *priv,
134 struct mlx4_en_rx_alloc *frags,
135 int i)
136{
51151a16 137 const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
021f1107 138 u32 next_frag_end = frags[i].page_offset + 2 * frag_info->frag_stride;
4cce66cd 139
021f1107
AV
140
141 if (next_frag_end > frags[i].page_size)
70fbe079
AV
142 dma_unmap_page(priv->ddev, frags[i].dma, frags[i].page_size,
143 PCI_DMA_FROMDEVICE);
51151a16 144
4cce66cd
TLSC
145 if (frags[i].page)
146 put_page(frags[i].page);
c27a02cd
YP
147}
148
149static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
150 struct mlx4_en_rx_ring *ring)
151{
c27a02cd 152 int i;
51151a16 153 struct mlx4_en_rx_alloc *page_alloc;
c27a02cd
YP
154
155 for (i = 0; i < priv->num_frags; i++) {
51151a16 156 const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
c27a02cd 157
51151a16
ED
158 if (mlx4_alloc_pages(priv, &ring->page_alloc[i],
159 frag_info, GFP_KERNEL))
4cce66cd 160 goto out;
c27a02cd
YP
161 }
162 return 0;
163
164out:
165 while (i--) {
51151a16
ED
166 struct page *page;
167
c27a02cd 168 page_alloc = &ring->page_alloc[i];
4cce66cd 169 dma_unmap_page(priv->ddev, page_alloc->dma,
70fbe079 170 page_alloc->page_size, PCI_DMA_FROMDEVICE);
51151a16
ED
171 page = page_alloc->page;
172 atomic_set(&page->_count, 1);
173 put_page(page);
c27a02cd
YP
174 page_alloc->page = NULL;
175 }
176 return -ENOMEM;
177}
178
179static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
180 struct mlx4_en_rx_ring *ring)
181{
182 struct mlx4_en_rx_alloc *page_alloc;
183 int i;
184
185 for (i = 0; i < priv->num_frags; i++) {
51151a16
ED
186 const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
187
c27a02cd 188 page_alloc = &ring->page_alloc[i];
453a6082
YP
189 en_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
190 i, page_count(page_alloc->page));
c27a02cd 191
4cce66cd 192 dma_unmap_page(priv->ddev, page_alloc->dma,
70fbe079
AV
193 page_alloc->page_size, PCI_DMA_FROMDEVICE);
194 while (page_alloc->page_offset + frag_info->frag_stride <
195 page_alloc->page_size) {
51151a16 196 put_page(page_alloc->page);
70fbe079 197 page_alloc->page_offset += frag_info->frag_stride;
51151a16 198 }
c27a02cd
YP
199 page_alloc->page = NULL;
200 }
201}
202
c27a02cd
YP
203static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
204 struct mlx4_en_rx_ring *ring, int index)
205{
206 struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
c27a02cd
YP
207 int possible_frags;
208 int i;
209
c27a02cd
YP
210 /* Set size and memtype fields */
211 for (i = 0; i < priv->num_frags; i++) {
c27a02cd
YP
212 rx_desc->data[i].byte_count =
213 cpu_to_be32(priv->frag_info[i].frag_size);
214 rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
215 }
216
217 /* If the number of used fragments does not fill up the ring stride,
218 * remaining (unused) fragments must be padded with null address/size
219 * and a special memory key */
220 possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
221 for (i = priv->num_frags; i < possible_frags; i++) {
222 rx_desc->data[i].byte_count = 0;
223 rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
224 rx_desc->data[i].addr = 0;
225 }
226}
227
c27a02cd 228static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
51151a16
ED
229 struct mlx4_en_rx_ring *ring, int index,
230 gfp_t gfp)
c27a02cd
YP
231{
232 struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
4cce66cd
TLSC
233 struct mlx4_en_rx_alloc *frags = ring->rx_info +
234 (index << priv->log_rx_info);
c27a02cd 235
51151a16 236 return mlx4_en_alloc_frags(priv, rx_desc, frags, ring->page_alloc, gfp);
c27a02cd
YP
237}
238
239static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
240{
241 *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
242}
243
38aab07c
YP
244static void mlx4_en_free_rx_desc(struct mlx4_en_priv *priv,
245 struct mlx4_en_rx_ring *ring,
246 int index)
247{
4cce66cd 248 struct mlx4_en_rx_alloc *frags;
38aab07c
YP
249 int nr;
250
4cce66cd 251 frags = ring->rx_info + (index << priv->log_rx_info);
38aab07c 252 for (nr = 0; nr < priv->num_frags; nr++) {
453a6082 253 en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
4cce66cd 254 mlx4_en_free_frag(priv, frags, nr);
38aab07c
YP
255 }
256}
257
c27a02cd
YP
258static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
259{
c27a02cd
YP
260 struct mlx4_en_rx_ring *ring;
261 int ring_ind;
262 int buf_ind;
38aab07c 263 int new_size;
c27a02cd
YP
264
265 for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
266 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 267 ring = priv->rx_ring[ring_ind];
c27a02cd
YP
268
269 if (mlx4_en_prepare_rx_desc(priv, ring,
51151a16
ED
270 ring->actual_size,
271 GFP_KERNEL)) {
c27a02cd 272 if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
453a6082
YP
273 en_err(priv, "Failed to allocate "
274 "enough rx buffers\n");
c27a02cd
YP
275 return -ENOMEM;
276 } else {
38aab07c 277 new_size = rounddown_pow_of_two(ring->actual_size);
453a6082
YP
278 en_warn(priv, "Only %d buffers allocated "
279 "reducing ring size to %d",
280 ring->actual_size, new_size);
38aab07c 281 goto reduce_rings;
c27a02cd
YP
282 }
283 }
284 ring->actual_size++;
285 ring->prod++;
286 }
287 }
38aab07c
YP
288 return 0;
289
290reduce_rings:
291 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 292 ring = priv->rx_ring[ring_ind];
38aab07c
YP
293 while (ring->actual_size > new_size) {
294 ring->actual_size--;
295 ring->prod--;
296 mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
297 }
38aab07c
YP
298 }
299
c27a02cd
YP
300 return 0;
301}
302
c27a02cd
YP
303static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
304 struct mlx4_en_rx_ring *ring)
305{
c27a02cd 306 int index;
c27a02cd 307
453a6082
YP
308 en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
309 ring->cons, ring->prod);
c27a02cd
YP
310
311 /* Unmap and free Rx buffers */
38aab07c 312 BUG_ON((u32) (ring->prod - ring->cons) > ring->actual_size);
c27a02cd
YP
313 while (ring->cons != ring->prod) {
314 index = ring->cons & ring->size_mask;
453a6082 315 en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
38aab07c 316 mlx4_en_free_rx_desc(priv, ring, index);
c27a02cd
YP
317 ++ring->cons;
318 }
319}
320
c27a02cd 321int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
41d942d5 322 struct mlx4_en_rx_ring **pring,
163561a4 323 u32 size, u16 stride, int node)
c27a02cd
YP
324{
325 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 326 struct mlx4_en_rx_ring *ring;
4cce66cd 327 int err = -ENOMEM;
c27a02cd
YP
328 int tmp;
329
163561a4 330 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, node);
41d942d5 331 if (!ring) {
163561a4
EE
332 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
333 if (!ring) {
334 en_err(priv, "Failed to allocate RX ring structure\n");
335 return -ENOMEM;
336 }
41d942d5
EE
337 }
338
c27a02cd
YP
339 ring->prod = 0;
340 ring->cons = 0;
341 ring->size = size;
342 ring->size_mask = size - 1;
343 ring->stride = stride;
344 ring->log_stride = ffs(ring->stride) - 1;
9f519f68 345 ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
c27a02cd
YP
346
347 tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
4cce66cd 348 sizeof(struct mlx4_en_rx_alloc));
163561a4 349 ring->rx_info = vmalloc_node(tmp, node);
41d942d5 350 if (!ring->rx_info) {
163561a4
EE
351 ring->rx_info = vmalloc(tmp);
352 if (!ring->rx_info) {
353 err = -ENOMEM;
354 goto err_ring;
355 }
41d942d5 356 }
e404decb 357
453a6082 358 en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
c27a02cd
YP
359 ring->rx_info, tmp);
360
163561a4
EE
361 /* Allocate HW buffers on provided NUMA node */
362 set_dev_node(&mdev->dev->pdev->dev, node);
c27a02cd
YP
363 err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres,
364 ring->buf_size, 2 * PAGE_SIZE);
163561a4 365 set_dev_node(&mdev->dev->pdev->dev, mdev->dev->numa_node);
c27a02cd 366 if (err)
41d942d5 367 goto err_info;
c27a02cd
YP
368
369 err = mlx4_en_map_buffer(&ring->wqres.buf);
370 if (err) {
453a6082 371 en_err(priv, "Failed to map RX buffer\n");
c27a02cd
YP
372 goto err_hwq;
373 }
374 ring->buf = ring->wqres.buf.direct.buf;
375
ec693d47
AV
376 ring->hwtstamp_rx_filter = priv->hwtstamp_config.rx_filter;
377
41d942d5 378 *pring = ring;
c27a02cd
YP
379 return 0;
380
c27a02cd
YP
381err_hwq:
382 mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
41d942d5 383err_info:
c27a02cd
YP
384 vfree(ring->rx_info);
385 ring->rx_info = NULL;
41d942d5
EE
386err_ring:
387 kfree(ring);
388 *pring = NULL;
389
c27a02cd
YP
390 return err;
391}
392
393int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
394{
c27a02cd
YP
395 struct mlx4_en_rx_ring *ring;
396 int i;
397 int ring_ind;
398 int err;
399 int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
400 DS_SIZE * priv->num_frags);
c27a02cd
YP
401
402 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 403 ring = priv->rx_ring[ring_ind];
c27a02cd
YP
404
405 ring->prod = 0;
406 ring->cons = 0;
407 ring->actual_size = 0;
41d942d5 408 ring->cqn = priv->rx_cq[ring_ind]->mcq.cqn;
c27a02cd
YP
409
410 ring->stride = stride;
9f519f68
YP
411 if (ring->stride <= TXBB_SIZE)
412 ring->buf += TXBB_SIZE;
413
c27a02cd
YP
414 ring->log_stride = ffs(ring->stride) - 1;
415 ring->buf_size = ring->size * ring->stride;
416
417 memset(ring->buf, 0, ring->buf_size);
418 mlx4_en_update_rx_prod_db(ring);
419
4cce66cd 420 /* Initialize all descriptors */
c27a02cd
YP
421 for (i = 0; i < ring->size; i++)
422 mlx4_en_init_rx_desc(priv, ring, i);
423
424 /* Initialize page allocators */
425 err = mlx4_en_init_allocator(priv, ring);
426 if (err) {
453a6082 427 en_err(priv, "Failed initializing ring allocator\n");
60b1809f
YP
428 if (ring->stride <= TXBB_SIZE)
429 ring->buf -= TXBB_SIZE;
9a4f92a6
YP
430 ring_ind--;
431 goto err_allocator;
c27a02cd 432 }
c27a02cd 433 }
b58515be
IM
434 err = mlx4_en_fill_rx_buffers(priv);
435 if (err)
c27a02cd
YP
436 goto err_buffers;
437
438 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 439 ring = priv->rx_ring[ring_ind];
c27a02cd 440
00d7d7bc 441 ring->size_mask = ring->actual_size - 1;
c27a02cd 442 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
443 }
444
445 return 0;
446
c27a02cd
YP
447err_buffers:
448 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
41d942d5 449 mlx4_en_free_rx_buf(priv, priv->rx_ring[ring_ind]);
c27a02cd
YP
450
451 ring_ind = priv->rx_ring_num - 1;
452err_allocator:
453 while (ring_ind >= 0) {
41d942d5
EE
454 if (priv->rx_ring[ring_ind]->stride <= TXBB_SIZE)
455 priv->rx_ring[ring_ind]->buf -= TXBB_SIZE;
456 mlx4_en_destroy_allocator(priv, priv->rx_ring[ring_ind]);
c27a02cd
YP
457 ring_ind--;
458 }
459 return err;
460}
461
462void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
41d942d5
EE
463 struct mlx4_en_rx_ring **pring,
464 u32 size, u16 stride)
c27a02cd
YP
465{
466 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 467 struct mlx4_en_rx_ring *ring = *pring;
c27a02cd 468
c27a02cd 469 mlx4_en_unmap_buffer(&ring->wqres.buf);
68355f71 470 mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
c27a02cd
YP
471 vfree(ring->rx_info);
472 ring->rx_info = NULL;
41d942d5
EE
473 kfree(ring);
474 *pring = NULL;
1eb8c695 475#ifdef CONFIG_RFS_ACCEL
41d942d5 476 mlx4_en_cleanup_filters(priv);
1eb8c695 477#endif
c27a02cd
YP
478}
479
480void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
481 struct mlx4_en_rx_ring *ring)
482{
c27a02cd 483 mlx4_en_free_rx_buf(priv, ring);
9f519f68
YP
484 if (ring->stride <= TXBB_SIZE)
485 ring->buf -= TXBB_SIZE;
c27a02cd
YP
486 mlx4_en_destroy_allocator(priv, ring);
487}
488
489
c27a02cd
YP
490static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
491 struct mlx4_en_rx_desc *rx_desc,
4cce66cd 492 struct mlx4_en_rx_alloc *frags,
90278c9f 493 struct sk_buff *skb,
c27a02cd
YP
494 int length)
495{
90278c9f 496 struct skb_frag_struct *skb_frags_rx = skb_shinfo(skb)->frags;
c27a02cd
YP
497 struct mlx4_en_frag_info *frag_info;
498 int nr;
499 dma_addr_t dma;
500
4cce66cd 501 /* Collect used fragments while replacing them in the HW descriptors */
c27a02cd
YP
502 for (nr = 0; nr < priv->num_frags; nr++) {
503 frag_info = &priv->frag_info[nr];
504 if (length <= frag_info->frag_prefix_size)
505 break;
4cce66cd
TLSC
506 if (!frags[nr].page)
507 goto fail;
c27a02cd 508
c27a02cd 509 dma = be64_to_cpu(rx_desc->data[nr].addr);
4cce66cd
TLSC
510 dma_sync_single_for_cpu(priv->ddev, dma, frag_info->frag_size,
511 DMA_FROM_DEVICE);
c27a02cd 512
4cce66cd 513 /* Save page reference in skb */
4cce66cd
TLSC
514 __skb_frag_set_page(&skb_frags_rx[nr], frags[nr].page);
515 skb_frag_size_set(&skb_frags_rx[nr], frag_info->frag_size);
70fbe079 516 skb_frags_rx[nr].page_offset = frags[nr].page_offset;
4cce66cd 517 skb->truesize += frag_info->frag_stride;
51151a16 518 frags[nr].page = NULL;
c27a02cd
YP
519 }
520 /* Adjust size of last fragment to match actual length */
973507cb 521 if (nr > 0)
9e903e08
ED
522 skb_frag_size_set(&skb_frags_rx[nr - 1],
523 length - priv->frag_info[nr - 1].frag_prefix_size);
c27a02cd
YP
524 return nr;
525
526fail:
c27a02cd
YP
527 while (nr > 0) {
528 nr--;
311761c8 529 __skb_frag_unref(&skb_frags_rx[nr]);
c27a02cd
YP
530 }
531 return 0;
532}
533
534
535static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
536 struct mlx4_en_rx_desc *rx_desc,
4cce66cd 537 struct mlx4_en_rx_alloc *frags,
c27a02cd
YP
538 unsigned int length)
539{
c27a02cd
YP
540 struct sk_buff *skb;
541 void *va;
542 int used_frags;
543 dma_addr_t dma;
544
c056b734 545 skb = netdev_alloc_skb(priv->dev, SMALL_PACKET_SIZE + NET_IP_ALIGN);
c27a02cd 546 if (!skb) {
453a6082 547 en_dbg(RX_ERR, priv, "Failed allocating skb\n");
c27a02cd
YP
548 return NULL;
549 }
c27a02cd
YP
550 skb_reserve(skb, NET_IP_ALIGN);
551 skb->len = length;
c27a02cd
YP
552
553 /* Get pointer to first fragment so we could copy the headers into the
554 * (linear part of the) skb */
70fbe079 555 va = page_address(frags[0].page) + frags[0].page_offset;
c27a02cd
YP
556
557 if (length <= SMALL_PACKET_SIZE) {
558 /* We are copying all relevant data to the skb - temporarily
4cce66cd 559 * sync buffers for the copy */
c27a02cd 560 dma = be64_to_cpu(rx_desc->data[0].addr);
ebf8c9aa 561 dma_sync_single_for_cpu(priv->ddev, dma, length,
e4fc8560 562 DMA_FROM_DEVICE);
c27a02cd 563 skb_copy_to_linear_data(skb, va, length);
c27a02cd
YP
564 skb->tail += length;
565 } else {
c27a02cd 566 /* Move relevant fragments to skb */
4cce66cd
TLSC
567 used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, frags,
568 skb, length);
785a0982
YP
569 if (unlikely(!used_frags)) {
570 kfree_skb(skb);
571 return NULL;
572 }
c27a02cd
YP
573 skb_shinfo(skb)->nr_frags = used_frags;
574
575 /* Copy headers into the skb linear buffer */
576 memcpy(skb->data, va, HEADER_COPY_SIZE);
577 skb->tail += HEADER_COPY_SIZE;
578
579 /* Skip headers in first fragment */
580 skb_shinfo(skb)->frags[0].page_offset += HEADER_COPY_SIZE;
581
582 /* Adjust size of first fragment */
9e903e08 583 skb_frag_size_sub(&skb_shinfo(skb)->frags[0], HEADER_COPY_SIZE);
c27a02cd
YP
584 skb->data_len = length - HEADER_COPY_SIZE;
585 }
586 return skb;
587}
588
e7c1c2c4
YP
589static void validate_loopback(struct mlx4_en_priv *priv, struct sk_buff *skb)
590{
591 int i;
592 int offset = ETH_HLEN;
593
594 for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++, offset++) {
595 if (*(skb->data + offset) != (unsigned char) (i & 0xff))
596 goto out_loopback;
597 }
598 /* Loopback found */
599 priv->loopback_ok = 1;
600
601out_loopback:
602 dev_kfree_skb_any(skb);
603}
c27a02cd 604
4cce66cd
TLSC
605static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
606 struct mlx4_en_rx_ring *ring)
607{
608 int index = ring->prod & ring->size_mask;
609
610 while ((u32) (ring->prod - ring->cons) < ring->actual_size) {
51151a16 611 if (mlx4_en_prepare_rx_desc(priv, ring, index, GFP_ATOMIC))
4cce66cd
TLSC
612 break;
613 ring->prod++;
614 index = ring->prod & ring->size_mask;
615 }
616}
617
c27a02cd
YP
618int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
619{
620 struct mlx4_en_priv *priv = netdev_priv(dev);
ec693d47 621 struct mlx4_en_dev *mdev = priv->mdev;
c27a02cd 622 struct mlx4_cqe *cqe;
41d942d5 623 struct mlx4_en_rx_ring *ring = priv->rx_ring[cq->ring];
4cce66cd 624 struct mlx4_en_rx_alloc *frags;
c27a02cd
YP
625 struct mlx4_en_rx_desc *rx_desc;
626 struct sk_buff *skb;
627 int index;
628 int nr;
629 unsigned int length;
630 int polled = 0;
631 int ip_summed;
08ff3235 632 int factor = priv->cqe_factor;
ec693d47 633 u64 timestamp;
c27a02cd
YP
634
635 if (!priv->port_up)
636 return 0;
637
638 /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
639 * descriptor offset can be deduced from the CQE index instead of
640 * reading 'cqe->index' */
641 index = cq->mcq.cons_index & ring->size_mask;
08ff3235 642 cqe = &cq->buf[(index << factor) + factor];
c27a02cd
YP
643
644 /* Process all completed CQEs */
645 while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
646 cq->mcq.cons_index & cq->size)) {
647
4cce66cd 648 frags = ring->rx_info + (index << priv->log_rx_info);
c27a02cd
YP
649 rx_desc = ring->buf + (index << ring->log_stride);
650
651 /*
652 * make sure we read the CQE after we read the ownership bit
653 */
654 rmb();
655
656 /* Drop packet on bad receive or bad checksum */
657 if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
658 MLX4_CQE_OPCODE_ERROR)) {
453a6082 659 en_err(priv, "CQE completed in error - vendor "
c27a02cd
YP
660 "syndrom:%d syndrom:%d\n",
661 ((struct mlx4_err_cqe *) cqe)->vendor_err_syndrome,
662 ((struct mlx4_err_cqe *) cqe)->syndrome);
663 goto next;
664 }
665 if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
453a6082 666 en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
c27a02cd
YP
667 goto next;
668 }
669
79aeaccd
YB
670 /* Check if we need to drop the packet if SRIOV is not enabled
671 * and not performing the selftest or flb disabled
672 */
673 if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
674 struct ethhdr *ethh;
675 dma_addr_t dma;
79aeaccd
YB
676 /* Get pointer to first fragment since we haven't
677 * skb yet and cast it to ethhdr struct
678 */
679 dma = be64_to_cpu(rx_desc->data[0].addr);
680 dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
681 DMA_FROM_DEVICE);
682 ethh = (struct ethhdr *)(page_address(frags[0].page) +
70fbe079 683 frags[0].page_offset);
79aeaccd 684
c07cb4b0
YB
685 if (is_multicast_ether_addr(ethh->h_dest)) {
686 struct mlx4_mac_entry *entry;
c07cb4b0
YB
687 struct hlist_head *bucket;
688 unsigned int mac_hash;
689
690 /* Drop the packet, since HW loopback-ed it */
691 mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
692 bucket = &priv->mac_hash[mac_hash];
693 rcu_read_lock();
b67bfe0d 694 hlist_for_each_entry_rcu(entry, bucket, hlist) {
c07cb4b0
YB
695 if (ether_addr_equal_64bits(entry->mac,
696 ethh->h_source)) {
697 rcu_read_unlock();
698 goto next;
699 }
700 }
701 rcu_read_unlock();
702 }
79aeaccd 703 }
5b4c4d36 704
c27a02cd
YP
705 /*
706 * Packet is OK - process it.
707 */
708 length = be32_to_cpu(cqe->byte_cnt);
4a5f4dd8 709 length -= ring->fcs_del;
c27a02cd
YP
710 ring->bytes += length;
711 ring->packets++;
712
c8c64cff 713 if (likely(dev->features & NETIF_F_RXCSUM)) {
c27a02cd
YP
714 if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
715 (cqe->checksum == cpu_to_be16(0xffff))) {
ad04378c 716 ring->csum_ok++;
f1d29a3f 717 /* This packet is eligible for GRO if it is:
c27a02cd
YP
718 * - DIX Ethernet (type interpretation)
719 * - TCP/IP (v4)
720 * - without IP options
9e77a2b8
AV
721 * - not an IP fragment
722 * - no LLS polling in progress
723 */
724 if (!mlx4_en_cq_ll_polling(cq) &&
725 (dev->features & NETIF_F_GRO)) {
fa37a958 726 struct sk_buff *gro_skb = napi_get_frags(&cq->napi);
ebc872c7
YP
727 if (!gro_skb)
728 goto next;
c27a02cd 729
4cce66cd
TLSC
730 nr = mlx4_en_complete_rx_desc(priv,
731 rx_desc, frags, gro_skb,
732 length);
c27a02cd
YP
733 if (!nr)
734 goto next;
735
fa37a958
YP
736 skb_shinfo(gro_skb)->nr_frags = nr;
737 gro_skb->len = length;
738 gro_skb->data_len = length;
fa37a958
YP
739 gro_skb->ip_summed = CHECKSUM_UNNECESSARY;
740
ec693d47
AV
741 if ((cqe->vlan_my_qpn &
742 cpu_to_be32(MLX4_CQE_VLAN_PRESENT_MASK)) &&
743 (dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
f1b553fb
JP
744 u16 vid = be16_to_cpu(cqe->sl_vid);
745
86a9bad3 746 __vlan_hwaccel_put_tag(gro_skb, htons(ETH_P_8021Q), vid);
f1b553fb
JP
747 }
748
ad86107f 749 if (dev->features & NETIF_F_RXHASH)
69174416
TH
750 skb_set_hash(gro_skb,
751 be32_to_cpu(cqe->immed_rss_invalid),
752 PKT_HASH_TYPE_L3);
ad86107f 753
3b61008d 754 skb_record_rx_queue(gro_skb, cq->ring);
c27a02cd 755
ec693d47
AV
756 if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
757 timestamp = mlx4_en_get_cqe_ts(cqe);
758 mlx4_en_fill_hwtstamps(mdev,
759 skb_hwtstamps(gro_skb),
760 timestamp);
761 }
762
763 napi_gro_frags(&cq->napi);
c27a02cd
YP
764 goto next;
765 }
766
f1d29a3f 767 /* GRO not possible, complete processing here */
c27a02cd 768 ip_summed = CHECKSUM_UNNECESSARY;
c27a02cd
YP
769 } else {
770 ip_summed = CHECKSUM_NONE;
ad04378c 771 ring->csum_none++;
c27a02cd
YP
772 }
773 } else {
774 ip_summed = CHECKSUM_NONE;
ad04378c 775 ring->csum_none++;
c27a02cd
YP
776 }
777
4cce66cd 778 skb = mlx4_en_rx_skb(priv, rx_desc, frags, length);
c27a02cd
YP
779 if (!skb) {
780 priv->stats.rx_dropped++;
781 goto next;
782 }
783
e7c1c2c4
YP
784 if (unlikely(priv->validate_loopback)) {
785 validate_loopback(priv, skb);
786 goto next;
787 }
788
c27a02cd
YP
789 skb->ip_summed = ip_summed;
790 skb->protocol = eth_type_trans(skb, dev);
0c8dfc83 791 skb_record_rx_queue(skb, cq->ring);
c27a02cd 792
ad86107f 793 if (dev->features & NETIF_F_RXHASH)
69174416
TH
794 skb_set_hash(skb,
795 be32_to_cpu(cqe->immed_rss_invalid),
796 PKT_HASH_TYPE_L3);
ad86107f 797
ec693d47
AV
798 if ((be32_to_cpu(cqe->vlan_my_qpn) &
799 MLX4_CQE_VLAN_PRESENT_MASK) &&
800 (dev->features & NETIF_F_HW_VLAN_CTAG_RX))
86a9bad3 801 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(cqe->sl_vid));
f1b553fb 802
ec693d47
AV
803 if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
804 timestamp = mlx4_en_get_cqe_ts(cqe);
805 mlx4_en_fill_hwtstamps(mdev, skb_hwtstamps(skb),
806 timestamp);
807 }
808
8b80cda5 809 skb_mark_napi_id(skb, &cq->napi);
9e77a2b8 810
c27a02cd 811 /* Push it up the stack */
f1b553fb 812 netif_receive_skb(skb);
c27a02cd 813
c27a02cd 814next:
4cce66cd
TLSC
815 for (nr = 0; nr < priv->num_frags; nr++)
816 mlx4_en_free_frag(priv, frags, nr);
817
c27a02cd
YP
818 ++cq->mcq.cons_index;
819 index = (cq->mcq.cons_index) & ring->size_mask;
08ff3235 820 cqe = &cq->buf[(index << factor) + factor];
f1d29a3f 821 if (++polled == budget)
c27a02cd 822 goto out;
c27a02cd
YP
823 }
824
c27a02cd
YP
825out:
826 AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
827 mlx4_cq_set_ci(&cq->mcq);
828 wmb(); /* ensure HW sees CQ consumer before we post new buffers */
829 ring->cons = cq->mcq.cons_index;
4cce66cd 830 mlx4_en_refill_rx_buffers(priv, ring);
c27a02cd
YP
831 mlx4_en_update_rx_prod_db(ring);
832 return polled;
833}
834
835
836void mlx4_en_rx_irq(struct mlx4_cq *mcq)
837{
838 struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
839 struct mlx4_en_priv *priv = netdev_priv(cq->dev);
840
841 if (priv->port_up)
288379f0 842 napi_schedule(&cq->napi);
c27a02cd
YP
843 else
844 mlx4_en_arm_cq(priv, cq);
845}
846
847/* Rx CQ polling - called by NAPI */
848int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
849{
850 struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
851 struct net_device *dev = cq->dev;
852 struct mlx4_en_priv *priv = netdev_priv(dev);
853 int done;
854
9e77a2b8
AV
855 if (!mlx4_en_cq_lock_napi(cq))
856 return budget;
857
c27a02cd
YP
858 done = mlx4_en_process_rx_cq(dev, cq, budget);
859
9e77a2b8
AV
860 mlx4_en_cq_unlock_napi(cq);
861
c27a02cd
YP
862 /* If we used up all the quota - we're probably not done yet... */
863 if (done == budget)
864 INC_PERF_COUNTER(priv->pstats.napi_quota);
865 else {
866 /* Done for now */
288379f0 867 napi_complete(napi);
c27a02cd
YP
868 mlx4_en_arm_cq(priv, cq);
869 }
870 return done;
871}
872
51151a16 873static const int frag_sizes[] = {
c27a02cd
YP
874 FRAG_SZ0,
875 FRAG_SZ1,
876 FRAG_SZ2,
877 FRAG_SZ3
878};
879
880void mlx4_en_calc_rx_buf(struct net_device *dev)
881{
882 struct mlx4_en_priv *priv = netdev_priv(dev);
883 int eff_mtu = dev->mtu + ETH_HLEN + VLAN_HLEN + ETH_LLC_SNAP_SIZE;
884 int buf_size = 0;
885 int i = 0;
886
887 while (buf_size < eff_mtu) {
888 priv->frag_info[i].frag_size =
889 (eff_mtu > buf_size + frag_sizes[i]) ?
890 frag_sizes[i] : eff_mtu - buf_size;
891 priv->frag_info[i].frag_prefix_size = buf_size;
892 if (!i) {
893 priv->frag_info[i].frag_align = NET_IP_ALIGN;
894 priv->frag_info[i].frag_stride =
895 ALIGN(frag_sizes[i] + NET_IP_ALIGN, SMP_CACHE_BYTES);
896 } else {
897 priv->frag_info[i].frag_align = 0;
898 priv->frag_info[i].frag_stride =
899 ALIGN(frag_sizes[i], SMP_CACHE_BYTES);
900 }
c27a02cd
YP
901 buf_size += priv->frag_info[i].frag_size;
902 i++;
903 }
904
905 priv->num_frags = i;
906 priv->rx_skb_size = eff_mtu;
4cce66cd 907 priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
c27a02cd 908
453a6082 909 en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d "
c27a02cd
YP
910 "num_frags:%d):\n", eff_mtu, priv->num_frags);
911 for (i = 0; i < priv->num_frags; i++) {
51151a16
ED
912 en_err(priv,
913 " frag:%d - size:%d prefix:%d align:%d stride:%d\n",
914 i,
915 priv->frag_info[i].frag_size,
916 priv->frag_info[i].frag_prefix_size,
917 priv->frag_info[i].frag_align,
918 priv->frag_info[i].frag_stride);
c27a02cd
YP
919 }
920}
921
922/* RSS related functions */
923
9f519f68
YP
924static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
925 struct mlx4_en_rx_ring *ring,
c27a02cd
YP
926 enum mlx4_qp_state *state,
927 struct mlx4_qp *qp)
928{
929 struct mlx4_en_dev *mdev = priv->mdev;
930 struct mlx4_qp_context *context;
931 int err = 0;
932
14f8dc49
JP
933 context = kmalloc(sizeof(*context), GFP_KERNEL);
934 if (!context)
c27a02cd 935 return -ENOMEM;
c27a02cd
YP
936
937 err = mlx4_qp_alloc(mdev->dev, qpn, qp);
938 if (err) {
453a6082 939 en_err(priv, "Failed to allocate qp #%x\n", qpn);
c27a02cd 940 goto out;
c27a02cd
YP
941 }
942 qp->event = mlx4_en_sqp_event;
943
944 memset(context, 0, sizeof *context);
00d7d7bc 945 mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
0e98b523 946 qpn, ring->cqn, -1, context);
9f519f68 947 context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
c27a02cd 948
f3a9d1f2 949 /* Cancel FCS removal if FW allows */
4a5f4dd8 950 if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
f3a9d1f2 951 context->param3 |= cpu_to_be32(1 << 29);
4a5f4dd8
YP
952 ring->fcs_del = ETH_FCS_LEN;
953 } else
954 ring->fcs_del = 0;
f3a9d1f2 955
9f519f68 956 err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
c27a02cd
YP
957 if (err) {
958 mlx4_qp_remove(mdev->dev, qp);
959 mlx4_qp_free(mdev->dev, qp);
960 }
9f519f68 961 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
962out:
963 kfree(context);
964 return err;
965}
966
cabdc8ee
HHZ
967int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
968{
969 int err;
970 u32 qpn;
971
972 err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn);
973 if (err) {
974 en_err(priv, "Failed reserving drop qpn\n");
975 return err;
976 }
977 err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
978 if (err) {
979 en_err(priv, "Failed allocating drop qp\n");
980 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
981 return err;
982 }
983
984 return 0;
985}
986
987void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
988{
989 u32 qpn;
990
991 qpn = priv->drop_qp.qpn;
992 mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
993 mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
994 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
995}
996
c27a02cd
YP
997/* Allocate rx qp's and configure them according to rss map */
998int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
999{
1000 struct mlx4_en_dev *mdev = priv->mdev;
1001 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1002 struct mlx4_qp_context context;
876f6e67 1003 struct mlx4_rss_context *rss_context;
93d3e367 1004 int rss_rings;
c27a02cd 1005 void *ptr;
876f6e67 1006 u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
1202d460 1007 MLX4_RSS_TCP_IPV6);
9f519f68 1008 int i, qpn;
c27a02cd
YP
1009 int err = 0;
1010 int good_qps = 0;
ad86107f
YP
1011 static const u32 rsskey[10] = { 0xD181C62C, 0xF7F4DB5B, 0x1983A2FC,
1012 0x943E1ADB, 0xD9389E6B, 0xD1039C2C, 0xA74499AD,
1013 0x593D56D9, 0xF3253C06, 0x2ADC1FFC};
c27a02cd 1014
453a6082 1015 en_dbg(DRV, priv, "Configuring rss steering\n");
b6b912e0
YP
1016 err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
1017 priv->rx_ring_num,
1018 &rss_map->base_qpn);
c27a02cd 1019 if (err) {
b6b912e0 1020 en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
c27a02cd
YP
1021 return err;
1022 }
1023
b6b912e0 1024 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd 1025 qpn = rss_map->base_qpn + i;
41d942d5 1026 err = mlx4_en_config_rss_qp(priv, qpn, priv->rx_ring[i],
c27a02cd
YP
1027 &rss_map->state[i],
1028 &rss_map->qps[i]);
1029 if (err)
1030 goto rss_err;
1031
1032 ++good_qps;
1033 }
1034
1035 /* Configure RSS indirection qp */
c27a02cd
YP
1036 err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp);
1037 if (err) {
453a6082 1038 en_err(priv, "Failed to allocate RSS indirection QP\n");
1679200f 1039 goto rss_err;
c27a02cd
YP
1040 }
1041 rss_map->indir_qp.event = mlx4_en_sqp_event;
1042 mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
41d942d5 1043 priv->rx_ring[0]->cqn, -1, &context);
c27a02cd 1044
93d3e367
YP
1045 if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
1046 rss_rings = priv->rx_ring_num;
1047 else
1048 rss_rings = priv->prof->rss_rings;
1049
876f6e67
OG
1050 ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
1051 + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
43d620c8 1052 rss_context = ptr;
93d3e367 1053 rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
c27a02cd 1054 (rss_map->base_qpn));
89efea25 1055 rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
1202d460
OG
1056 if (priv->mdev->profile.udp_rss) {
1057 rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
1058 rss_context->base_qpn_udp = rss_context->default_qpn;
1059 }
0533943c 1060 rss_context->flags = rss_mask;
876f6e67 1061 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
ad86107f 1062 for (i = 0; i < 10; i++)
39b2c4eb 1063 rss_context->rss_key[i] = cpu_to_be32(rsskey[i]);
c27a02cd
YP
1064
1065 err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
1066 &rss_map->indir_qp, &rss_map->indir_state);
1067 if (err)
1068 goto indir_err;
1069
1070 return 0;
1071
1072indir_err:
1073 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1074 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1075 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1076 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
c27a02cd
YP
1077rss_err:
1078 for (i = 0; i < good_qps; i++) {
1079 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1080 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1081 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1082 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1083 }
b6b912e0 1084 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd
YP
1085 return err;
1086}
1087
1088void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
1089{
1090 struct mlx4_en_dev *mdev = priv->mdev;
1091 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1092 int i;
1093
1094 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1095 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1096 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1097 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
c27a02cd 1098
b6b912e0 1099 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd
YP
1100 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1101 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1102 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1103 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1104 }
b6b912e0 1105 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd 1106}