ixgbe: Stop cacheing if the MNG FW enabled
[linux-2.6-block.git] / drivers / net / ethernet / intel / ixgbe / ixgbe_82598.c
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
14438464 4 Copyright(c) 1999 - 2014 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
b89aae71 23 Linux NICS <linux.nics@intel.com>
9a799d71
AK
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
9c8eb720 33#include "ixgbe.h"
9a799d71
AK
34#include "ixgbe_phy.h"
35
36#define IXGBE_82598_MAX_TX_QUEUES 32
37#define IXGBE_82598_MAX_RX_QUEUES 64
38#define IXGBE_82598_RAR_ENTRIES 16
2c5645cf
CL
39#define IXGBE_82598_MC_TBL_SIZE 128
40#define IXGBE_82598_VFT_TBL_SIZE 128
e09ad236 41#define IXGBE_82598_RX_PB_SIZE 512
9a799d71 42
8620a103 43static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
21ce849b 44 ixgbe_link_speed speed,
21ce849b 45 bool autoneg_wait_to_complete);
c4900be0
DS
46static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
47 u8 *eeprom_data);
9a799d71 48
202ff1ec
MC
49/**
50 * ixgbe_set_pcie_completion_timeout - set pci-e completion timeout
51 * @hw: pointer to the HW structure
52 *
53 * The defaults for 82598 should be in the range of 50us to 50ms,
54 * however the hardware default for these parts is 500us to 1ms which is less
55 * than the 10ms recommended by the pci-e spec. To address this we need to
56 * increase the value to either 10ms to 250ms for capability version 1 config,
57 * or 16ms to 55ms for version 2.
58 **/
7b25cdba 59static void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw *hw)
202ff1ec 60{
202ff1ec
MC
61 u32 gcr = IXGBE_READ_REG(hw, IXGBE_GCR);
62 u16 pcie_devctl2;
63
14438464
MR
64 if (ixgbe_removed(hw->hw_addr))
65 return;
66
202ff1ec
MC
67 /* only take action if timeout value is defaulted to 0 */
68 if (gcr & IXGBE_GCR_CMPL_TMOUT_MASK)
69 goto out;
70
71 /*
72 * if capababilities version is type 1 we can write the
73 * timeout of 10ms to 250ms through the GCR register
74 */
75 if (!(gcr & IXGBE_GCR_CAP_VER2)) {
76 gcr |= IXGBE_GCR_CMPL_TMOUT_10ms;
77 goto out;
78 }
79
80 /*
81 * for version 2 capabilities we need to write the config space
82 * directly in order to set the completion timeout value for
83 * 16ms to 55ms
84 */
14438464 85 pcie_devctl2 = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_DEVICE_CONTROL2);
202ff1ec 86 pcie_devctl2 |= IXGBE_PCI_DEVICE_CONTROL2_16ms;
ed19231c 87 ixgbe_write_pci_cfg_word(hw, IXGBE_PCI_DEVICE_CONTROL2, pcie_devctl2);
202ff1ec
MC
88out:
89 /* disable completion timeout resend */
90 gcr &= ~IXGBE_GCR_CMPL_TMOUT_RESEND;
91 IXGBE_WRITE_REG(hw, IXGBE_GCR, gcr);
92}
93
9a799d71 94static s32 ixgbe_get_invariants_82598(struct ixgbe_hw *hw)
04f165ef
PW
95{
96 struct ixgbe_mac_info *mac = &hw->mac;
97
98 /* Call PHY identify routine to get the phy type */
99 ixgbe_identify_phy_generic(hw);
100
101 mac->mcft_size = IXGBE_82598_MC_TBL_SIZE;
102 mac->vft_size = IXGBE_82598_VFT_TBL_SIZE;
103 mac->num_rar_entries = IXGBE_82598_RAR_ENTRIES;
6997d4d1 104 mac->rx_pb_size = IXGBE_82598_RX_PB_SIZE;
04f165ef
PW
105 mac->max_rx_queues = IXGBE_82598_MAX_RX_QUEUES;
106 mac->max_tx_queues = IXGBE_82598_MAX_TX_QUEUES;
71161302 107 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
04f165ef
PW
108
109 return 0;
110}
111
112/**
113 * ixgbe_init_phy_ops_82598 - PHY/SFP specific init
114 * @hw: pointer to hardware structure
115 *
116 * Initialize any function pointers that were not able to be
117 * set during get_invariants because the PHY/SFP type was
118 * not known. Perform the SFP init if necessary.
119 *
120 **/
7b25cdba 121static s32 ixgbe_init_phy_ops_82598(struct ixgbe_hw *hw)
9a799d71 122{
c44ade9e
JB
123 struct ixgbe_mac_info *mac = &hw->mac;
124 struct ixgbe_phy_info *phy = &hw->phy;
c4900be0
DS
125 s32 ret_val = 0;
126 u16 list_offset, data_offset;
c44ade9e 127
04f165ef
PW
128 /* Identify the PHY */
129 phy->ops.identify(hw);
03cfa205 130
04f165ef
PW
131 /* Overwrite the link function pointers if copper PHY */
132 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
133 mac->ops.setup_link = &ixgbe_setup_copper_link_82598;
04f165ef 134 mac->ops.get_link_capabilities =
a391f1d5 135 &ixgbe_get_copper_link_capabilities_generic;
04f165ef 136 }
c44ade9e 137
04f165ef 138 switch (hw->phy.type) {
0befdb3e 139 case ixgbe_phy_tn:
9dda1736 140 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
0befdb3e
JB
141 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
142 phy->ops.get_firmware_version =
143 &ixgbe_get_phy_firmware_version_tnx;
144 break;
c4900be0
DS
145 case ixgbe_phy_nl:
146 phy->ops.reset = &ixgbe_reset_phy_nl;
147
148 /* Call SFP+ identify routine to get the SFP+ module type */
149 ret_val = phy->ops.identify_sfp(hw);
150 if (ret_val != 0)
151 goto out;
152 else if (hw->phy.sfp_type == ixgbe_sfp_type_unknown) {
153 ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
154 goto out;
155 }
156
157 /* Check to see if SFP+ module is supported */
158 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw,
04f165ef
PW
159 &list_offset,
160 &data_offset);
c4900be0
DS
161 if (ret_val != 0) {
162 ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
163 goto out;
164 }
165 break;
c44ade9e
JB
166 default:
167 break;
168 }
169
c4900be0
DS
170out:
171 return ret_val;
9a799d71
AK
172}
173
202ff1ec
MC
174/**
175 * ixgbe_start_hw_82598 - Prepare hardware for Tx/Rx
176 * @hw: pointer to hardware structure
177 *
178 * Starts the hardware using the generic start_hw function.
3d5c5207
ET
179 * Disables relaxed ordering Then set pcie completion timeout
180 *
202ff1ec 181 **/
7b25cdba 182static s32 ixgbe_start_hw_82598(struct ixgbe_hw *hw)
202ff1ec 183{
3d5c5207
ET
184 u32 regval;
185 u32 i;
202ff1ec
MC
186 s32 ret_val = 0;
187
188 ret_val = ixgbe_start_hw_generic(hw);
189
3d5c5207
ET
190 /* Disable relaxed ordering */
191 for (i = 0; ((i < hw->mac.max_tx_queues) &&
192 (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
193 regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
bdda1a61 194 regval &= ~IXGBE_DCA_TXCTRL_DESC_WRO_EN;
3d5c5207
ET
195 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), regval);
196 }
197
198 for (i = 0; ((i < hw->mac.max_rx_queues) &&
199 (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
200 regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
bdda1a61
AD
201 regval &= ~(IXGBE_DCA_RXCTRL_DATA_WRO_EN |
202 IXGBE_DCA_RXCTRL_HEAD_WRO_EN);
3d5c5207
ET
203 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval);
204 }
205
202ff1ec
MC
206 /* set the completion timeout for interface */
207 if (ret_val == 0)
208 ixgbe_set_pcie_completion_timeout(hw);
209
210 return ret_val;
211}
212
9a799d71 213/**
c44ade9e 214 * ixgbe_get_link_capabilities_82598 - Determines link capabilities
9a799d71
AK
215 * @hw: pointer to hardware structure
216 * @speed: pointer to link speed
217 * @autoneg: boolean auto-negotiation value
218 *
c44ade9e 219 * Determines the link capabilities by reading the AUTOC register.
9a799d71 220 **/
c44ade9e 221static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
b4617240
PW
222 ixgbe_link_speed *speed,
223 bool *autoneg)
9a799d71
AK
224{
225 s32 status = 0;
1eb99d5a 226 u32 autoc = 0;
9a799d71 227
3201d313
PWJ
228 /*
229 * Determine link capabilities based on the stored value of AUTOC,
1eb99d5a
PW
230 * which represents EEPROM defaults. If AUTOC value has not been
231 * stored, use the current register value.
3201d313 232 */
1eb99d5a
PW
233 if (hw->mac.orig_link_settings_stored)
234 autoc = hw->mac.orig_autoc;
235 else
236 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
237
238 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
9a799d71
AK
239 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
240 *speed = IXGBE_LINK_SPEED_1GB_FULL;
241 *autoneg = false;
242 break;
243
244 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
245 *speed = IXGBE_LINK_SPEED_10GB_FULL;
246 *autoneg = false;
247 break;
248
249 case IXGBE_AUTOC_LMS_1G_AN:
250 *speed = IXGBE_LINK_SPEED_1GB_FULL;
251 *autoneg = true;
252 break;
253
254 case IXGBE_AUTOC_LMS_KX4_AN:
255 case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
256 *speed = IXGBE_LINK_SPEED_UNKNOWN;
1eb99d5a 257 if (autoc & IXGBE_AUTOC_KX4_SUPP)
9a799d71 258 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
1eb99d5a 259 if (autoc & IXGBE_AUTOC_KX_SUPP)
9a799d71
AK
260 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
261 *autoneg = true;
262 break;
263
264 default:
265 status = IXGBE_ERR_LINK_SETUP;
266 break;
267 }
268
269 return status;
270}
271
9a799d71
AK
272/**
273 * ixgbe_get_media_type_82598 - Determines media type
274 * @hw: pointer to hardware structure
275 *
276 * Returns the media type (fiber, copper, backplane)
277 **/
278static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw)
279{
280 enum ixgbe_media_type media_type;
281
037c6d0a
ET
282 /* Detect if there is a copper PHY attached. */
283 switch (hw->phy.type) {
284 case ixgbe_phy_cu_unknown:
285 case ixgbe_phy_tn:
037c6d0a
ET
286 media_type = ixgbe_media_type_copper;
287 goto out;
288 default:
289 break;
290 }
291
9a799d71
AK
292 /* Media type for I82598 is based on device ID */
293 switch (hw->device_id) {
1e336d0f 294 case IXGBE_DEV_ID_82598:
2f21bdd3 295 case IXGBE_DEV_ID_82598_BX:
037c6d0a 296 /* Default device ID is mezzanine card KX/KX4 */
1e336d0f
DS
297 media_type = ixgbe_media_type_backplane;
298 break;
9a799d71
AK
299 case IXGBE_DEV_ID_82598AF_DUAL_PORT:
300 case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
c4900be0
DS
301 case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
302 case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
b95f5fcb 303 case IXGBE_DEV_ID_82598EB_XF_LR:
c4900be0 304 case IXGBE_DEV_ID_82598EB_SFP_LOM:
9a799d71
AK
305 media_type = ixgbe_media_type_fiber;
306 break;
6b1be199
PWJ
307 case IXGBE_DEV_ID_82598EB_CX4:
308 case IXGBE_DEV_ID_82598_CX4_DUAL_PORT:
309 media_type = ixgbe_media_type_cx4;
310 break;
0befdb3e 311 case IXGBE_DEV_ID_82598AT:
3845bec0 312 case IXGBE_DEV_ID_82598AT2:
0befdb3e
JB
313 media_type = ixgbe_media_type_copper;
314 break;
9a799d71
AK
315 default:
316 media_type = ixgbe_media_type_unknown;
317 break;
318 }
037c6d0a 319out:
9a799d71
AK
320 return media_type;
321}
322
c44ade9e 323/**
0ecc061d 324 * ixgbe_fc_enable_82598 - Enable flow control
c44ade9e 325 * @hw: pointer to hardware structure
c44ade9e 326 *
0ecc061d 327 * Enable flow control according to the current settings.
c44ade9e 328 **/
041441d0 329static s32 ixgbe_fc_enable_82598(struct ixgbe_hw *hw)
c44ade9e 330{
0ecc061d
PWJ
331 s32 ret_val = 0;
332 u32 fctrl_reg;
c44ade9e 333 u32 rmcs_reg;
0ecc061d 334 u32 reg;
041441d0 335 u32 fcrtl, fcrth;
a626e847 336 u32 link_speed = 0;
041441d0 337 int i;
a626e847 338 bool link_up;
c44ade9e 339
041441d0
AD
340 /*
341 * Validate the water mark configuration for packet buffer 0. Zero
342 * water marks indicate that the packet buffer was not configured
343 * and the watermarks for packet buffer 0 should always be configured.
344 */
345 if (!hw->fc.low_water ||
346 !hw->fc.high_water[0] ||
347 !hw->fc.pause_time) {
348 hw_dbg(hw, "Invalid water mark configuration\n");
349 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
620fa036 350 goto out;
041441d0 351 }
620fa036 352
a626e847
DS
353 /*
354 * On 82598 having Rx FC on causes resets while doing 1G
355 * so if it's on turn it off once we know link_speed. For
356 * more details see 82598 Specification update.
357 */
358 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
359 if (link_up && link_speed == IXGBE_LINK_SPEED_1GB_FULL) {
360 switch (hw->fc.requested_mode) {
361 case ixgbe_fc_full:
362 hw->fc.requested_mode = ixgbe_fc_tx_pause;
363 break;
364 case ixgbe_fc_rx_pause:
365 hw->fc.requested_mode = ixgbe_fc_none;
366 break;
367 default:
368 /* no change */
369 break;
370 }
371 }
372
620fa036 373 /* Negotiate the fc mode to use */
786e9a5f 374 ixgbe_fc_autoneg(hw);
620fa036
MC
375
376 /* Disable any previous flow control settings */
0ecc061d
PWJ
377 fctrl_reg = IXGBE_READ_REG(hw, IXGBE_FCTRL);
378 fctrl_reg &= ~(IXGBE_FCTRL_RFCE | IXGBE_FCTRL_RPFCE);
c44ade9e
JB
379
380 rmcs_reg = IXGBE_READ_REG(hw, IXGBE_RMCS);
381 rmcs_reg &= ~(IXGBE_RMCS_TFCE_PRIORITY | IXGBE_RMCS_TFCE_802_3X);
382
383 /*
0ecc061d 384 * The possible values of fc.current_mode are:
c44ade9e 385 * 0: Flow control is completely disabled
0ecc061d
PWJ
386 * 1: Rx flow control is enabled (we can receive pause frames,
387 * but not send pause frames).
620fa036 388 * 2: Tx flow control is enabled (we can send pause frames but
0ecc061d 389 * we do not support receiving pause frames).
c44ade9e 390 * 3: Both Rx and Tx flow control (symmetric) are enabled.
0b0c2b31 391 * other: Invalid.
c44ade9e 392 */
0ecc061d 393 switch (hw->fc.current_mode) {
c44ade9e 394 case ixgbe_fc_none:
620fa036
MC
395 /*
396 * Flow control is disabled by software override or autoneg.
397 * The code below will actually disable it in the HW.
398 */
c44ade9e
JB
399 break;
400 case ixgbe_fc_rx_pause:
401 /*
0ecc061d
PWJ
402 * Rx Flow control is enabled and Tx Flow control is
403 * disabled by software override. Since there really
404 * isn't a way to advertise that we are capable of RX
405 * Pause ONLY, we will advertise that we support both
406 * symmetric and asymmetric Rx PAUSE. Later, we will
407 * disable the adapter's ability to send PAUSE frames.
c44ade9e 408 */
0ecc061d 409 fctrl_reg |= IXGBE_FCTRL_RFCE;
c44ade9e
JB
410 break;
411 case ixgbe_fc_tx_pause:
412 /*
0ecc061d
PWJ
413 * Tx Flow control is enabled, and Rx Flow control is
414 * disabled by software override.
c44ade9e
JB
415 */
416 rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
417 break;
418 case ixgbe_fc_full:
0ecc061d
PWJ
419 /* Flow control (both Rx and Tx) is enabled by SW override. */
420 fctrl_reg |= IXGBE_FCTRL_RFCE;
c44ade9e
JB
421 rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
422 break;
423 default:
c44ade9e 424 hw_dbg(hw, "Flow control param set incorrectly\n");
539e5f02 425 ret_val = IXGBE_ERR_CONFIG;
0ecc061d 426 goto out;
c44ade9e
JB
427 break;
428 }
429
620fa036 430 /* Set 802.3x based flow control settings. */
2132d381 431 fctrl_reg |= IXGBE_FCTRL_DPF;
0ecc061d 432 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl_reg);
c44ade9e
JB
433 IXGBE_WRITE_REG(hw, IXGBE_RMCS, rmcs_reg);
434
041441d0 435 fcrtl = (hw->fc.low_water << 10) | IXGBE_FCRTL_XONE;
16b61beb 436
041441d0
AD
437 /* Set up and enable Rx high/low water mark thresholds, enable XON. */
438 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
439 if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
440 hw->fc.high_water[i]) {
441 fcrth = (hw->fc.high_water[i] << 10) | IXGBE_FCRTH_FCEN;
442 IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), fcrtl);
443 IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), fcrth);
444 } else {
445 IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), 0);
446 IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), 0);
447 }
0ecc061d 448
c44ade9e
JB
449 }
450
0ecc061d 451 /* Configure pause time (2 TCs per register) */
041441d0
AD
452 reg = hw->fc.pause_time * 0x00010001;
453 for (i = 0; i < (MAX_TRAFFIC_CLASS / 2); i++)
454 IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg);
0ecc061d 455
041441d0
AD
456 /* Configure flow control refresh threshold value */
457 IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2);
c44ade9e 458
0ecc061d
PWJ
459out:
460 return ret_val;
461}
462
9a799d71 463/**
8620a103 464 * ixgbe_start_mac_link_82598 - Configures MAC link settings
9a799d71
AK
465 * @hw: pointer to hardware structure
466 *
467 * Configures link settings based on values in the ixgbe_hw struct.
468 * Restarts the link. Performs autonegotiation if needed.
469 **/
8620a103
MC
470static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
471 bool autoneg_wait_to_complete)
9a799d71
AK
472{
473 u32 autoc_reg;
474 u32 links_reg;
475 u32 i;
476 s32 status = 0;
477
9a799d71 478 /* Restart link */
3201d313 479 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
9a799d71
AK
480 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
481 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
482
483 /* Only poll for autoneg to complete if specified to do so */
8620a103 484 if (autoneg_wait_to_complete) {
3201d313
PWJ
485 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
486 IXGBE_AUTOC_LMS_KX4_AN ||
487 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
488 IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
9a799d71
AK
489 links_reg = 0; /* Just in case Autoneg time = 0 */
490 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
491 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
492 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
493 break;
494 msleep(100);
495 }
496 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
497 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
c44ade9e 498 hw_dbg(hw, "Autonegotiation did not complete.\n");
9a799d71
AK
499 }
500 }
501 }
502
9a799d71
AK
503 /* Add delay to filter out noises during initial link setup */
504 msleep(50);
505
506 return status;
507}
508
734e979f
MC
509/**
510 * ixgbe_validate_link_ready - Function looks for phy link
511 * @hw: pointer to hardware structure
512 *
513 * Function indicates success when phy link is available. If phy is not ready
514 * within 5 seconds of MAC indicating link, the function returns error.
515 **/
516static s32 ixgbe_validate_link_ready(struct ixgbe_hw *hw)
517{
518 u32 timeout;
519 u16 an_reg;
520
521 if (hw->device_id != IXGBE_DEV_ID_82598AT2)
522 return 0;
523
524 for (timeout = 0;
525 timeout < IXGBE_VALIDATE_LINK_READY_TIMEOUT; timeout++) {
526 hw->phy.ops.read_reg(hw, MDIO_STAT1, MDIO_MMD_AN, &an_reg);
527
528 if ((an_reg & MDIO_AN_STAT1_COMPLETE) &&
529 (an_reg & MDIO_STAT1_LSTATUS))
530 break;
531
532 msleep(100);
533 }
534
535 if (timeout == IXGBE_VALIDATE_LINK_READY_TIMEOUT) {
536 hw_dbg(hw, "Link was indicated but link is down\n");
537 return IXGBE_ERR_LINK_SETUP;
538 }
539
540 return 0;
541}
542
9a799d71
AK
543/**
544 * ixgbe_check_mac_link_82598 - Get link/speed status
545 * @hw: pointer to hardware structure
546 * @speed: pointer to link speed
547 * @link_up: true is link is up, false otherwise
cf8280ee 548 * @link_up_wait_to_complete: bool used to wait for link up or not
9a799d71
AK
549 *
550 * Reads the links register to determine if link is up and the current speed
551 **/
b4617240
PW
552static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
553 ixgbe_link_speed *speed, bool *link_up,
554 bool link_up_wait_to_complete)
9a799d71
AK
555{
556 u32 links_reg;
cf8280ee 557 u32 i;
c4900be0
DS
558 u16 link_reg, adapt_comp_reg;
559
560 /*
561 * SERDES PHY requires us to read link status from register 0xC79F.
562 * Bit 0 set indicates link is up/ready; clear indicates link down.
563 * 0xC00C is read to check that the XAUI lanes are active. Bit 0
564 * clear indicates active; set indicates inactive.
565 */
566 if (hw->phy.type == ixgbe_phy_nl) {
6b73e10d
BH
567 hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg);
568 hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg);
569 hw->phy.ops.read_reg(hw, 0xC00C, MDIO_MMD_PMAPMD,
c4900be0
DS
570 &adapt_comp_reg);
571 if (link_up_wait_to_complete) {
572 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
573 if ((link_reg & 1) &&
574 ((adapt_comp_reg & 1) == 0)) {
575 *link_up = true;
576 break;
577 } else {
578 *link_up = false;
579 }
580 msleep(100);
581 hw->phy.ops.read_reg(hw, 0xC79F,
6b73e10d 582 MDIO_MMD_PMAPMD,
c4900be0
DS
583 &link_reg);
584 hw->phy.ops.read_reg(hw, 0xC00C,
6b73e10d 585 MDIO_MMD_PMAPMD,
c4900be0
DS
586 &adapt_comp_reg);
587 }
588 } else {
589 if ((link_reg & 1) && ((adapt_comp_reg & 1) == 0))
590 *link_up = true;
591 else
592 *link_up = false;
593 }
594
23677ce3 595 if (!*link_up)
c4900be0
DS
596 goto out;
597 }
9a799d71
AK
598
599 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
cf8280ee
JB
600 if (link_up_wait_to_complete) {
601 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
602 if (links_reg & IXGBE_LINKS_UP) {
603 *link_up = true;
604 break;
605 } else {
606 *link_up = false;
607 }
608 msleep(100);
609 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
610 }
611 } else {
612 if (links_reg & IXGBE_LINKS_UP)
613 *link_up = true;
614 else
615 *link_up = false;
616 }
9a799d71
AK
617
618 if (links_reg & IXGBE_LINKS_SPEED)
619 *speed = IXGBE_LINK_SPEED_10GB_FULL;
620 else
621 *speed = IXGBE_LINK_SPEED_1GB_FULL;
622
23677ce3 623 if ((hw->device_id == IXGBE_DEV_ID_82598AT2) && *link_up &&
734e979f
MC
624 (ixgbe_validate_link_ready(hw) != 0))
625 *link_up = false;
626
c4900be0 627out:
9a799d71
AK
628 return 0;
629}
630
631/**
8620a103 632 * ixgbe_setup_mac_link_82598 - Set MAC link speed
9a799d71
AK
633 * @hw: pointer to hardware structure
634 * @speed: new link speed
037c6d0a 635 * @autoneg_wait_to_complete: true when waiting for completion is needed
9a799d71
AK
636 *
637 * Set the link speed in the AUTOC register and restarts link.
638 **/
8620a103 639static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
fd0326f2
JH
640 ixgbe_link_speed speed,
641 bool autoneg_wait_to_complete)
9a799d71 642{
fd0326f2 643 bool autoneg = false;
3201d313
PWJ
644 s32 status = 0;
645 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
646 u32 curr_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
647 u32 autoc = curr_autoc;
648 u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
9a799d71 649
3201d313
PWJ
650 /* Check to see if speed passed in is supported. */
651 ixgbe_get_link_capabilities_82598(hw, &link_capabilities, &autoneg);
652 speed &= link_capabilities;
653
654 if (speed == IXGBE_LINK_SPEED_UNKNOWN)
9a799d71 655 status = IXGBE_ERR_LINK_SETUP;
3201d313
PWJ
656
657 /* Set KX4/KX support according to speed requested */
658 else if (link_mode == IXGBE_AUTOC_LMS_KX4_AN ||
659 link_mode == IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
660 autoc &= ~IXGBE_AUTOC_KX4_KX_SUPP_MASK;
661 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
662 autoc |= IXGBE_AUTOC_KX4_SUPP;
663 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
664 autoc |= IXGBE_AUTOC_KX_SUPP;
665 if (autoc != curr_autoc)
666 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
9a799d71
AK
667 }
668
669 if (status == 0) {
9a799d71
AK
670 /*
671 * Setup and restart the link based on the new values in
672 * ixgbe_hw This will write the AUTOC register based on the new
673 * stored values
674 */
037c6d0a
ET
675 status = ixgbe_start_mac_link_82598(hw,
676 autoneg_wait_to_complete);
9a799d71
AK
677 }
678
679 return status;
680}
681
682
683/**
8620a103 684 * ixgbe_setup_copper_link_82598 - Set the PHY autoneg advertised field
9a799d71
AK
685 * @hw: pointer to hardware structure
686 * @speed: new link speed
9a799d71
AK
687 * @autoneg_wait_to_complete: true if waiting is needed to complete
688 *
689 * Sets the link speed in the AUTOC register in the MAC and restarts link.
690 **/
8620a103 691static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
b4617240 692 ixgbe_link_speed speed,
b4617240 693 bool autoneg_wait_to_complete)
9a799d71 694{
c44ade9e 695 s32 status;
9a799d71
AK
696
697 /* Setup the PHY according to input speed */
99b76642 698 status = hw->phy.ops.setup_link_speed(hw, speed,
b4617240 699 autoneg_wait_to_complete);
3957d63d 700 /* Set up MAC */
8620a103 701 ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete);
9a799d71
AK
702
703 return status;
704}
705
706/**
707 * ixgbe_reset_hw_82598 - Performs hardware reset
708 * @hw: pointer to hardware structure
709 *
c44ade9e 710 * Resets the hardware by resetting the transmit and receive units, masks and
9a799d71
AK
711 * clears all interrupts, performing a PHY reset, and performing a link (MAC)
712 * reset.
713 **/
714static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw)
715{
716 s32 status = 0;
8ca783ab 717 s32 phy_status = 0;
9a799d71
AK
718 u32 ctrl;
719 u32 gheccr;
720 u32 i;
721 u32 autoc;
722 u8 analog_val;
723
724 /* Call adapter stop to disable tx/rx and clear interrupts */
ff9d1a5a
ET
725 status = hw->mac.ops.stop_adapter(hw);
726 if (status != 0)
727 goto reset_hw_out;
9a799d71
AK
728
729 /*
c44ade9e
JB
730 * Power up the Atlas Tx lanes if they are currently powered down.
731 * Atlas Tx lanes are powered down for MAC loopback tests, but
9a799d71
AK
732 * they are not automatically restored on reset.
733 */
c44ade9e 734 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &analog_val);
9a799d71 735 if (analog_val & IXGBE_ATLAS_PDN_TX_REG_EN) {
c44ade9e
JB
736 /* Enable Tx Atlas so packets can be transmitted again */
737 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
738 &analog_val);
9a799d71 739 analog_val &= ~IXGBE_ATLAS_PDN_TX_REG_EN;
c44ade9e
JB
740 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
741 analog_val);
9a799d71 742
c44ade9e
JB
743 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
744 &analog_val);
9a799d71 745 analog_val &= ~IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
c44ade9e
JB
746 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
747 analog_val);
9a799d71 748
c44ade9e
JB
749 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
750 &analog_val);
9a799d71 751 analog_val &= ~IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
c44ade9e
JB
752 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
753 analog_val);
9a799d71 754
c44ade9e
JB
755 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
756 &analog_val);
9a799d71 757 analog_val &= ~IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
c44ade9e
JB
758 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
759 analog_val);
9a799d71
AK
760 }
761
762 /* Reset PHY */
04f165ef
PW
763 if (hw->phy.reset_disable == false) {
764 /* PHY ops must be identified and initialized prior to reset */
765
766 /* Init PHY and function pointers, perform SFP setup */
8ca783ab
DS
767 phy_status = hw->phy.ops.init(hw);
768 if (phy_status == IXGBE_ERR_SFP_NOT_SUPPORTED)
04f165ef 769 goto reset_hw_out;
ff9d1a5a
ET
770 if (phy_status == IXGBE_ERR_SFP_NOT_PRESENT)
771 goto mac_reset_top;
8ca783ab 772
c44ade9e 773 hw->phy.ops.reset(hw);
04f165ef 774 }
9a799d71 775
a4297dc2 776mac_reset_top:
9a799d71
AK
777 /*
778 * Issue global reset to the MAC. This needs to be a SW reset.
779 * If link reset is used, it might reset the MAC when mng is using it
780 */
8132b54e
AD
781 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL) | IXGBE_CTRL_RST;
782 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
9a799d71
AK
783 IXGBE_WRITE_FLUSH(hw);
784
785 /* Poll for reset bit to self-clear indicating reset is complete */
786 for (i = 0; i < 10; i++) {
787 udelay(1);
788 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
789 if (!(ctrl & IXGBE_CTRL_RST))
790 break;
791 }
792 if (ctrl & IXGBE_CTRL_RST) {
793 status = IXGBE_ERR_RESET_FAILED;
794 hw_dbg(hw, "Reset polling failed to complete.\n");
795 }
796
8132b54e
AD
797 msleep(50);
798
a4297dc2
ET
799 /*
800 * Double resets are required for recovery from certain error
801 * conditions. Between resets, it is necessary to stall to allow time
8132b54e 802 * for any pending HW events to complete.
a4297dc2
ET
803 */
804 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
805 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
a4297dc2
ET
806 goto mac_reset_top;
807 }
808
9a799d71
AK
809 gheccr = IXGBE_READ_REG(hw, IXGBE_GHECCR);
810 gheccr &= ~((1 << 21) | (1 << 18) | (1 << 9) | (1 << 6));
811 IXGBE_WRITE_REG(hw, IXGBE_GHECCR, gheccr);
812
813 /*
3201d313
PWJ
814 * Store the original AUTOC value if it has not been
815 * stored off yet. Otherwise restore the stored original
816 * AUTOC value since the reset operation sets back to deaults.
9a799d71
AK
817 */
818 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
3201d313
PWJ
819 if (hw->mac.orig_link_settings_stored == false) {
820 hw->mac.orig_autoc = autoc;
821 hw->mac.orig_link_settings_stored = true;
822 } else if (autoc != hw->mac.orig_autoc) {
823 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
9a799d71
AK
824 }
825
278675d8
ET
826 /* Store the permanent mac address */
827 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
828
aca6bee7
WJP
829 /*
830 * Store MAC address from RAR0, clear receive address registers, and
831 * clear the multicast table
832 */
833 hw->mac.ops.init_rx_addrs(hw);
834
04f165ef 835reset_hw_out:
8ca783ab
DS
836 if (phy_status)
837 status = phy_status;
838
9a799d71
AK
839 return status;
840}
841
c44ade9e
JB
842/**
843 * ixgbe_set_vmdq_82598 - Associate a VMDq set index with a rx address
844 * @hw: pointer to hardware struct
845 * @rar: receive address register index to associate with a VMDq index
846 * @vmdq: VMDq set index
847 **/
e855aac8 848static s32 ixgbe_set_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
c44ade9e
JB
849{
850 u32 rar_high;
c700f4e6
ET
851 u32 rar_entries = hw->mac.num_rar_entries;
852
853 /* Make sure we are using a valid rar index range */
854 if (rar >= rar_entries) {
855 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
856 return IXGBE_ERR_INVALID_ARGUMENT;
857 }
c44ade9e
JB
858
859 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
860 rar_high &= ~IXGBE_RAH_VIND_MASK;
861 rar_high |= ((vmdq << IXGBE_RAH_VIND_SHIFT) & IXGBE_RAH_VIND_MASK);
862 IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
863 return 0;
864}
865
866/**
867 * ixgbe_clear_vmdq_82598 - Disassociate a VMDq set index from an rx address
868 * @hw: pointer to hardware struct
869 * @rar: receive address register index to associate with a VMDq index
870 * @vmdq: VMDq clear index (not used in 82598, but elsewhere)
871 **/
872static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
873{
874 u32 rar_high;
875 u32 rar_entries = hw->mac.num_rar_entries;
876
c700f4e6
ET
877
878 /* Make sure we are using a valid rar index range */
879 if (rar >= rar_entries) {
c44ade9e 880 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
c700f4e6
ET
881 return IXGBE_ERR_INVALID_ARGUMENT;
882 }
883
884 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
885 if (rar_high & IXGBE_RAH_VIND_MASK) {
886 rar_high &= ~IXGBE_RAH_VIND_MASK;
887 IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
c44ade9e
JB
888 }
889
890 return 0;
891}
892
893/**
894 * ixgbe_set_vfta_82598 - Set VLAN filter table
895 * @hw: pointer to hardware structure
896 * @vlan: VLAN id to write to VLAN filter
897 * @vind: VMDq output index that maps queue to VLAN id in VFTA
898 * @vlan_on: boolean flag to turn on/off VLAN in VFTA
899 *
900 * Turn on/off specified VLAN in the VLAN filter table.
901 **/
e855aac8
HE
902static s32 ixgbe_set_vfta_82598(struct ixgbe_hw *hw, u32 vlan, u32 vind,
903 bool vlan_on)
c44ade9e
JB
904{
905 u32 regindex;
906 u32 bitindex;
907 u32 bits;
908 u32 vftabyte;
909
910 if (vlan > 4095)
911 return IXGBE_ERR_PARAM;
912
913 /* Determine 32-bit word position in array */
914 regindex = (vlan >> 5) & 0x7F; /* upper seven bits */
915
916 /* Determine the location of the (VMD) queue index */
917 vftabyte = ((vlan >> 3) & 0x03); /* bits (4:3) indicating byte array */
918 bitindex = (vlan & 0x7) << 2; /* lower 3 bits indicate nibble */
919
920 /* Set the nibble for VMD queue index */
921 bits = IXGBE_READ_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex));
922 bits &= (~(0x0F << bitindex));
923 bits |= (vind << bitindex);
924 IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex), bits);
925
926 /* Determine the location of the bit for this VLAN id */
927 bitindex = vlan & 0x1F; /* lower five bits */
928
929 bits = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex));
930 if (vlan_on)
931 /* Turn on this VLAN id */
932 bits |= (1 << bitindex);
933 else
934 /* Turn off this VLAN id */
935 bits &= ~(1 << bitindex);
936 IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), bits);
937
938 return 0;
939}
940
941/**
942 * ixgbe_clear_vfta_82598 - Clear VLAN filter table
943 * @hw: pointer to hardware structure
944 *
945 * Clears the VLAN filer table, and the VMDq index associated with the filter
946 **/
947static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw)
948{
949 u32 offset;
950 u32 vlanbyte;
951
952 for (offset = 0; offset < hw->mac.vft_size; offset++)
953 IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0);
954
955 for (vlanbyte = 0; vlanbyte < 4; vlanbyte++)
956 for (offset = 0; offset < hw->mac.vft_size; offset++)
957 IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vlanbyte, offset),
b4617240 958 0);
c44ade9e
JB
959
960 return 0;
961}
962
c44ade9e
JB
963/**
964 * ixgbe_read_analog_reg8_82598 - Reads 8 bit Atlas analog register
965 * @hw: pointer to hardware structure
966 * @reg: analog register to read
967 * @val: read value
968 *
969 * Performs read operation to Atlas analog register specified.
970 **/
e855aac8 971static s32 ixgbe_read_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 *val)
c44ade9e
JB
972{
973 u32 atlas_ctl;
974
975 IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL,
976 IXGBE_ATLASCTL_WRITE_CMD | (reg << 8));
977 IXGBE_WRITE_FLUSH(hw);
978 udelay(10);
979 atlas_ctl = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
980 *val = (u8)atlas_ctl;
981
982 return 0;
983}
984
985/**
986 * ixgbe_write_analog_reg8_82598 - Writes 8 bit Atlas analog register
987 * @hw: pointer to hardware structure
988 * @reg: atlas register to write
989 * @val: value to write
990 *
991 * Performs write operation to Atlas analog register specified.
992 **/
e855aac8 993static s32 ixgbe_write_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 val)
c44ade9e
JB
994{
995 u32 atlas_ctl;
996
997 atlas_ctl = (reg << 8) | val;
998 IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL, atlas_ctl);
999 IXGBE_WRITE_FLUSH(hw);
1000 udelay(10);
1001
1002 return 0;
1003}
1004
c4900be0 1005/**
07ce870b 1006 * ixgbe_read_i2c_phy_82598 - Reads 8 bit word over I2C interface.
c4900be0 1007 * @hw: pointer to hardware structure
07ce870b
ET
1008 * @dev_addr: address to read from
1009 * @byte_offset: byte offset to read from dev_addr
c4900be0
DS
1010 * @eeprom_data: value read
1011 *
07ce870b 1012 * Performs 8 byte read operation to SFP module's data over I2C interface.
c4900be0 1013 **/
07ce870b
ET
1014static s32 ixgbe_read_i2c_phy_82598(struct ixgbe_hw *hw, u8 dev_addr,
1015 u8 byte_offset, u8 *eeprom_data)
c4900be0
DS
1016{
1017 s32 status = 0;
1018 u16 sfp_addr = 0;
1019 u16 sfp_data = 0;
1020 u16 sfp_stat = 0;
3dcc2f41 1021 u16 gssr;
c4900be0
DS
1022 u32 i;
1023
3dcc2f41
ET
1024 if (IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_LAN_ID_1)
1025 gssr = IXGBE_GSSR_PHY1_SM;
1026 else
1027 gssr = IXGBE_GSSR_PHY0_SM;
1028
1029 if (hw->mac.ops.acquire_swfw_sync(hw, gssr) != 0)
1030 return IXGBE_ERR_SWFW_SYNC;
1031
c4900be0
DS
1032 if (hw->phy.type == ixgbe_phy_nl) {
1033 /*
1034 * phy SDA/SCL registers are at addresses 0xC30A to
1035 * 0xC30D. These registers are used to talk to the SFP+
1036 * module's EEPROM through the SDA/SCL (I2C) interface.
1037 */
07ce870b 1038 sfp_addr = (dev_addr << 8) + byte_offset;
c4900be0 1039 sfp_addr = (sfp_addr | IXGBE_I2C_EEPROM_READ_MASK);
3dcc2f41
ET
1040 hw->phy.ops.write_reg_mdi(hw,
1041 IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR,
1042 MDIO_MMD_PMAPMD,
1043 sfp_addr);
c4900be0
DS
1044
1045 /* Poll status */
1046 for (i = 0; i < 100; i++) {
3dcc2f41
ET
1047 hw->phy.ops.read_reg_mdi(hw,
1048 IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT,
1049 MDIO_MMD_PMAPMD,
1050 &sfp_stat);
c4900be0
DS
1051 sfp_stat = sfp_stat & IXGBE_I2C_EEPROM_STATUS_MASK;
1052 if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS)
1053 break;
032b4325 1054 usleep_range(10000, 20000);
c4900be0
DS
1055 }
1056
1057 if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_PASS) {
1058 hw_dbg(hw, "EEPROM read did not pass.\n");
1059 status = IXGBE_ERR_SFP_NOT_PRESENT;
1060 goto out;
1061 }
1062
1063 /* Read data */
3dcc2f41
ET
1064 hw->phy.ops.read_reg_mdi(hw, IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA,
1065 MDIO_MMD_PMAPMD, &sfp_data);
c4900be0
DS
1066
1067 *eeprom_data = (u8)(sfp_data >> 8);
1068 } else {
1069 status = IXGBE_ERR_PHY;
c4900be0
DS
1070 }
1071
1072out:
3dcc2f41 1073 hw->mac.ops.release_swfw_sync(hw, gssr);
c4900be0
DS
1074 return status;
1075}
1076
07ce870b
ET
1077/**
1078 * ixgbe_read_i2c_eeprom_82598 - Reads 8 bit word over I2C interface.
1079 * @hw: pointer to hardware structure
1080 * @byte_offset: EEPROM byte offset to read
1081 * @eeprom_data: value read
1082 *
1083 * Performs 8 byte read operation to SFP module's EEPROM over I2C interface.
1084 **/
1085static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
1086 u8 *eeprom_data)
1087{
1088 return ixgbe_read_i2c_phy_82598(hw, IXGBE_I2C_EEPROM_DEV_ADDR,
1089 byte_offset, eeprom_data);
1090}
1091
1092/**
1093 * ixgbe_read_i2c_sff8472_82598 - Reads 8 bit word over I2C interface.
1094 * @hw: pointer to hardware structure
1095 * @byte_offset: byte offset at address 0xA2
1096 * @eeprom_data: value read
1097 *
1098 * Performs 8 byte read operation to SFP module's SFF-8472 data over I2C
1099 **/
1100static s32 ixgbe_read_i2c_sff8472_82598(struct ixgbe_hw *hw, u8 byte_offset,
1101 u8 *sff8472_data)
1102{
1103 return ixgbe_read_i2c_phy_82598(hw, IXGBE_I2C_EEPROM_DEV_ADDR2,
1104 byte_offset, sff8472_data);
1105}
1106
c44ade9e
JB
1107/**
1108 * ixgbe_get_supported_physical_layer_82598 - Returns physical layer type
1109 * @hw: pointer to hardware structure
1110 *
1111 * Determines physical layer capabilities of the current configuration.
1112 **/
11afc1b1 1113static u32 ixgbe_get_supported_physical_layer_82598(struct ixgbe_hw *hw)
c44ade9e 1114{
11afc1b1 1115 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
04193058
PWJ
1116 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1117 u32 pma_pmd_10g = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
1118 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
1119 u16 ext_ability = 0;
1120
1121 hw->phy.ops.identify(hw);
1122
1123 /* Copper PHY must be checked before AUTOC LMS to determine correct
1124 * physical layer because 10GBase-T PHYs use LMS = KX4/KX */
037c6d0a
ET
1125 switch (hw->phy.type) {
1126 case ixgbe_phy_tn:
037c6d0a
ET
1127 case ixgbe_phy_cu_unknown:
1128 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE,
1129 MDIO_MMD_PMAPMD, &ext_ability);
6b73e10d 1130 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
04193058 1131 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
6b73e10d 1132 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
04193058 1133 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
6b73e10d 1134 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
04193058
PWJ
1135 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
1136 goto out;
037c6d0a
ET
1137 default:
1138 break;
04193058 1139 }
c44ade9e 1140
04193058
PWJ
1141 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
1142 case IXGBE_AUTOC_LMS_1G_AN:
1143 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
1144 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX)
1145 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1146 else
1147 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_BX;
c4900be0 1148 break;
04193058
PWJ
1149 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
1150 if (pma_pmd_10g == IXGBE_AUTOC_10G_CX4)
1151 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
1152 else if (pma_pmd_10g == IXGBE_AUTOC_10G_KX4)
1153 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1154 else /* XAUI */
1155 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
c44ade9e 1156 break;
04193058
PWJ
1157 case IXGBE_AUTOC_LMS_KX4_AN:
1158 case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
1159 if (autoc & IXGBE_AUTOC_KX_SUPP)
1160 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1161 if (autoc & IXGBE_AUTOC_KX4_SUPP)
1162 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
c44ade9e 1163 break;
04193058 1164 default:
0befdb3e 1165 break;
04193058
PWJ
1166 }
1167
1168 if (hw->phy.type == ixgbe_phy_nl) {
c4900be0
DS
1169 hw->phy.ops.identify_sfp(hw);
1170
1171 switch (hw->phy.sfp_type) {
1172 case ixgbe_sfp_type_da_cu:
1173 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1174 break;
1175 case ixgbe_sfp_type_sr:
1176 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1177 break;
1178 case ixgbe_sfp_type_lr:
1179 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1180 break;
1181 default:
1182 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
1183 break;
1184 }
04193058 1185 }
c44ade9e 1186
04193058
PWJ
1187 switch (hw->device_id) {
1188 case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
1189 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1190 break;
1191 case IXGBE_DEV_ID_82598AF_DUAL_PORT:
1192 case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
1193 case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
1194 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1195 break;
1196 case IXGBE_DEV_ID_82598EB_XF_LR:
1197 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1198 break;
c44ade9e 1199 default:
c44ade9e
JB
1200 break;
1201 }
1202
04193058 1203out:
c44ade9e
JB
1204 return physical_layer;
1205}
1206
c9130180
ET
1207/**
1208 * ixgbe_set_lan_id_multi_port_pcie_82598 - Set LAN id for PCIe multiple
1209 * port devices.
1210 * @hw: pointer to the HW structure
1211 *
1212 * Calls common function and corrects issue with some single port devices
1213 * that enable LAN1 but not LAN0.
1214 **/
1215static void ixgbe_set_lan_id_multi_port_pcie_82598(struct ixgbe_hw *hw)
1216{
1217 struct ixgbe_bus_info *bus = &hw->bus;
1218 u16 pci_gen = 0;
1219 u16 pci_ctrl2 = 0;
1220
1221 ixgbe_set_lan_id_multi_port_pcie(hw);
1222
1223 /* check if LAN0 is disabled */
1224 hw->eeprom.ops.read(hw, IXGBE_PCIE_GENERAL_PTR, &pci_gen);
1225 if ((pci_gen != 0) && (pci_gen != 0xFFFF)) {
1226
1227 hw->eeprom.ops.read(hw, pci_gen + IXGBE_PCIE_CTRL2, &pci_ctrl2);
1228
1229 /* if LAN0 is completely disabled force function to 0 */
1230 if ((pci_ctrl2 & IXGBE_PCIE_CTRL2_LAN_DISABLE) &&
1231 !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DISABLE_SELECT) &&
1232 !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DUMMY_ENABLE)) {
1233
1234 bus->func = 0;
1235 }
1236 }
1237}
1238
80605c65 1239/**
44834700 1240 * ixgbe_set_rxpba_82598 - Initialize RX packet buffer
80605c65 1241 * @hw: pointer to hardware structure
44834700
JK
1242 * @num_pb: number of packet buffers to allocate
1243 * @headroom: reserve n KB of headroom
1244 * @strategy: packet buffer allocation strategy
1245 **/
1246static void ixgbe_set_rxpba_82598(struct ixgbe_hw *hw, int num_pb,
1247 u32 headroom, int strategy)
80605c65
JF
1248{
1249 u32 rxpktsize = IXGBE_RXPBSIZE_64KB;
1250 u8 i = 0;
1251
1252 if (!num_pb)
1253 return;
1254
1255 /* Setup Rx packet buffer sizes */
1256 switch (strategy) {
1257 case PBA_STRATEGY_WEIGHTED:
1258 /* Setup the first four at 80KB */
1259 rxpktsize = IXGBE_RXPBSIZE_80KB;
1260 for (; i < 4; i++)
1261 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
1262 /* Setup the last four at 48KB...don't re-init i */
1263 rxpktsize = IXGBE_RXPBSIZE_48KB;
1264 /* Fall Through */
1265 case PBA_STRATEGY_EQUAL:
1266 default:
1267 /* Divide the remaining Rx packet buffer evenly among the TCs */
1268 for (; i < IXGBE_MAX_PACKET_BUFFERS; i++)
1269 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
1270 break;
1271 }
1272
1273 /* Setup Tx packet buffer sizes */
1274 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++)
1275 IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), IXGBE_TXPBSIZE_40KB);
1276
1277 return;
1278}
1279
9a799d71 1280static struct ixgbe_mac_operations mac_ops_82598 = {
c44ade9e
JB
1281 .init_hw = &ixgbe_init_hw_generic,
1282 .reset_hw = &ixgbe_reset_hw_82598,
202ff1ec 1283 .start_hw = &ixgbe_start_hw_82598,
c44ade9e 1284 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
9a799d71 1285 .get_media_type = &ixgbe_get_media_type_82598,
c44ade9e 1286 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82598,
11afc1b1 1287 .enable_rx_dma = &ixgbe_enable_rx_dma_generic,
c44ade9e
JB
1288 .get_mac_addr = &ixgbe_get_mac_addr_generic,
1289 .stop_adapter = &ixgbe_stop_adapter_generic,
11afc1b1 1290 .get_bus_info = &ixgbe_get_bus_info_generic,
c9130180 1291 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie_82598,
c44ade9e
JB
1292 .read_analog_reg8 = &ixgbe_read_analog_reg8_82598,
1293 .write_analog_reg8 = &ixgbe_write_analog_reg8_82598,
3957d63d 1294 .setup_link = &ixgbe_setup_mac_link_82598,
80605c65 1295 .set_rxpba = &ixgbe_set_rxpba_82598,
c44ade9e
JB
1296 .check_link = &ixgbe_check_mac_link_82598,
1297 .get_link_capabilities = &ixgbe_get_link_capabilities_82598,
1298 .led_on = &ixgbe_led_on_generic,
1299 .led_off = &ixgbe_led_off_generic,
87c12017
PW
1300 .blink_led_start = &ixgbe_blink_led_start_generic,
1301 .blink_led_stop = &ixgbe_blink_led_stop_generic,
c44ade9e
JB
1302 .set_rar = &ixgbe_set_rar_generic,
1303 .clear_rar = &ixgbe_clear_rar_generic,
1304 .set_vmdq = &ixgbe_set_vmdq_82598,
1305 .clear_vmdq = &ixgbe_clear_vmdq_82598,
1306 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
c44ade9e
JB
1307 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
1308 .enable_mc = &ixgbe_enable_mc_generic,
1309 .disable_mc = &ixgbe_disable_mc_generic,
1310 .clear_vfta = &ixgbe_clear_vfta_82598,
1311 .set_vfta = &ixgbe_set_vfta_82598,
620fa036 1312 .fc_enable = &ixgbe_fc_enable_82598,
9612de92 1313 .set_fw_drv_ver = NULL,
5e655105
DS
1314 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
1315 .release_swfw_sync = &ixgbe_release_swfw_sync,
3ca8bc6d
DS
1316 .get_thermal_sensor_data = NULL,
1317 .init_thermal_sensor_thresh = NULL,
429d6a3b
DS
1318 .prot_autoc_read = &prot_autoc_read_generic,
1319 .prot_autoc_write = &prot_autoc_write_generic,
c44ade9e
JB
1320};
1321
1322static struct ixgbe_eeprom_operations eeprom_ops_82598 = {
1323 .init_params = &ixgbe_init_eeprom_params_generic,
21ce849b 1324 .read = &ixgbe_read_eerd_generic,
2fa5eef4
ET
1325 .write = &ixgbe_write_eeprom_generic,
1326 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
68c7005d 1327 .read_buffer = &ixgbe_read_eerd_buffer_generic,
a391f1d5 1328 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
c44ade9e
JB
1329 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
1330 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
1331};
1332
1333static struct ixgbe_phy_operations phy_ops_82598 = {
1334 .identify = &ixgbe_identify_phy_generic,
8f58332b 1335 .identify_sfp = &ixgbe_identify_module_generic,
04f165ef 1336 .init = &ixgbe_init_phy_ops_82598,
c44ade9e
JB
1337 .reset = &ixgbe_reset_phy_generic,
1338 .read_reg = &ixgbe_read_phy_reg_generic,
1339 .write_reg = &ixgbe_write_phy_reg_generic,
3dcc2f41
ET
1340 .read_reg_mdi = &ixgbe_read_phy_reg_mdi,
1341 .write_reg_mdi = &ixgbe_write_phy_reg_mdi,
c44ade9e
JB
1342 .setup_link = &ixgbe_setup_phy_link_generic,
1343 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
07ce870b 1344 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_82598,
c4900be0 1345 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_82598,
119fc60a 1346 .check_overtemp = &ixgbe_tn_check_overtemp,
9a799d71
AK
1347};
1348
3957d63d 1349struct ixgbe_info ixgbe_82598_info = {
9a799d71
AK
1350 .mac = ixgbe_mac_82598EB,
1351 .get_invariants = &ixgbe_get_invariants_82598,
1352 .mac_ops = &mac_ops_82598,
c44ade9e
JB
1353 .eeprom_ops = &eeprom_ops_82598,
1354 .phy_ops = &phy_ops_82598,
9a799d71 1355};