i40e/i40evf: Add exception handling for Tx checksum
[linux-2.6-block.git] / drivers / net / ethernet / intel / i40e / i40e_txrx.c
CommitLineData
fd0a05ce
JB
1/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
ecc6a239 4 * Copyright(c) 2013 - 2016 Intel Corporation.
fd0a05ce
JB
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
dc641b73
GR
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
fd0a05ce
JB
17 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
1c112a64 27#include <linux/prefetch.h>
a132af24 28#include <net/busy_poll.h>
fd0a05ce 29#include "i40e.h"
206812b5 30#include "i40e_prototype.h"
fd0a05ce
JB
31
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
eaefbd06 42#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
49d7d933 43#define I40E_FD_CLEAN_DELAY 10
fd0a05ce
JB
44/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
17a73f6b
JG
46 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
b40c82e6 48 * @pf: The PF pointer
fd0a05ce
JB
49 * @add: True for add/update, False for remove
50 **/
17a73f6b 51int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
fd0a05ce
JB
52 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
49d7d933 55 struct i40e_tx_buffer *tx_buf, *first;
fd0a05ce
JB
56 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
eaefbd06 58 unsigned int fpt, dcc;
fd0a05ce
JB
59 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
49d7d933 63 u16 delay = 0;
fd0a05ce
JB
64 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
505682cd 68 for (i = 0; i < pf->num_alloc_vsi; i++)
fd0a05ce
JB
69 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
9f65e15b 74 tx_ring = vsi->tx_rings[0];
fd0a05ce
JB
75 dev = tx_ring->dev;
76
49d7d933
ASJ
77 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
17a73f6b
JG
88 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
fd0a05ce
JB
90 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
fc4ac67b
AD
94 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
49d7d933
ASJ
96 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
fc4ac67b 98
49d7d933 99 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
fd0a05ce 100
eaefbd06
JB
101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
fd0a05ce 103
eaefbd06
JB
104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
fd0a05ce 106
eaefbd06
JB
107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
fd0a05ce
JB
109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
eaefbd06
JB
112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
fd0a05ce 114 else
eaefbd06
JB
115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
118
eaefbd06 119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
fd0a05ce
JB
120
121 if (add)
eaefbd06
JB
122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
fd0a05ce 124 else
eaefbd06
JB
125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
fd0a05ce 127
eaefbd06
JB
128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
fd0a05ce 130
eaefbd06
JB
131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
fd0a05ce
JB
133
134 if (fdir_data->cnt_index != 0) {
eaefbd06
JB
135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
433c47de 138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
fd0a05ce
JB
139 }
140
99753ea6
JB
141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
eaefbd06 143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
fd0a05ce
JB
144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
fc4ac67b
AD
147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
298deef1 149 tx_buf = &tx_ring->tx_bi[i];
fc4ac67b 150
49d7d933
ASJ
151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
fd0a05ce 154
298deef1 155 /* record length, and DMA address */
17a73f6b 156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
298deef1
ASJ
157 dma_unmap_addr_set(tx_buf, dma, dma);
158
fd0a05ce 159 tx_desc->buffer_addr = cpu_to_le64(dma);
eaefbd06 160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
fd0a05ce 161
49d7d933
ASJ
162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
fd0a05ce 165 tx_desc->cmd_type_offset_bsz =
17a73f6b 166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
fd0a05ce 167
fd0a05ce 168 /* Force memory writes to complete before letting h/w
49d7d933 169 * know there are new descriptors to fetch.
fd0a05ce
JB
170 */
171 wmb();
172
fc4ac67b 173 /* Mark the data descriptor to be watched */
49d7d933 174 first->next_to_watch = tx_desc;
fc4ac67b 175
fd0a05ce
JB
176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
17a73f6b
JG
183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
17a73f6b
JG
189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
49d7d933 195 bool add)
17a73f6b
JG
196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
49d7d933 201 u8 *raw_packet;
17a73f6b 202 int ret;
17a73f6b
JG
203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
49d7d933
ASJ
207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
17a73f6b
JG
210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
b2d36c03
KS
221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
e99bdd39
CW
225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
b2d36c03 227 err = true;
4205d379 228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
f7233c54
ASJ
229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
17a73f6b 237 }
a42e7a36
KP
238 if (err)
239 kfree(raw_packet);
240
17a73f6b
JG
241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
17a73f6b
JG
249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
49d7d933 255 bool add)
17a73f6b
JG
256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
49d7d933 261 u8 *raw_packet;
17a73f6b
JG
262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
49d7d933
ASJ
269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
17a73f6b
JG
272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
1e1be8f6 284 pf->fd_tcp_rule++;
17a73f6b 285 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
2e4875e3
ASJ
286 if (I40E_DEBUG_FD & pf->hw.debug_mask)
287 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
17a73f6b
JG
288 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
289 }
1e1be8f6
ASJ
290 } else {
291 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
292 (pf->fd_tcp_rule - 1) : 0;
293 if (pf->fd_tcp_rule == 0) {
294 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
2e4875e3
ASJ
295 if (I40E_DEBUG_FD & pf->hw.debug_mask)
296 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
1e1be8f6 297 }
17a73f6b
JG
298 }
299
b2d36c03 300 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
17a73f6b
JG
301 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
302
303 if (ret) {
304 dev_info(&pf->pdev->dev,
e99bdd39
CW
305 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
306 fd_data->pctype, fd_data->fd_id, ret);
17a73f6b 307 err = true;
4205d379 308 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
f7233c54
ASJ
309 if (add)
310 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
311 fd_data->pctype, fd_data->fd_id);
312 else
313 dev_info(&pf->pdev->dev,
314 "Filter deleted for PCTYPE %d loc = %d\n",
315 fd_data->pctype, fd_data->fd_id);
17a73f6b
JG
316 }
317
a42e7a36
KP
318 if (err)
319 kfree(raw_packet);
320
17a73f6b
JG
321 return err ? -EOPNOTSUPP : 0;
322}
323
324/**
325 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
326 * a specific flow spec
327 * @vsi: pointer to the targeted VSI
328 * @fd_data: the flow director data required for the FDir descriptor
17a73f6b
JG
329 * @add: true adds a filter, false removes it
330 *
4eeb1fff 331 * Returns 0 if the filters were successfully added or removed
17a73f6b
JG
332 **/
333static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
334 struct i40e_fdir_filter *fd_data,
49d7d933 335 bool add)
17a73f6b
JG
336{
337 return -EOPNOTSUPP;
338}
339
340#define I40E_IP_DUMMY_PACKET_LEN 34
341/**
342 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
343 * a specific flow spec
344 * @vsi: pointer to the targeted VSI
345 * @fd_data: the flow director data required for the FDir descriptor
17a73f6b
JG
346 * @add: true adds a filter, false removes it
347 *
348 * Returns 0 if the filters were successfully added or removed
349 **/
350static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
351 struct i40e_fdir_filter *fd_data,
49d7d933 352 bool add)
17a73f6b
JG
353{
354 struct i40e_pf *pf = vsi->back;
355 struct iphdr *ip;
356 bool err = false;
49d7d933 357 u8 *raw_packet;
17a73f6b
JG
358 int ret;
359 int i;
360 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
361 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
362 0, 0, 0, 0};
363
17a73f6b
JG
364 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
365 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
49d7d933
ASJ
366 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
367 if (!raw_packet)
368 return -ENOMEM;
369 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
370 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
371
372 ip->saddr = fd_data->src_ip[0];
373 ip->daddr = fd_data->dst_ip[0];
374 ip->protocol = 0;
375
17a73f6b
JG
376 fd_data->pctype = i;
377 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
378
379 if (ret) {
380 dev_info(&pf->pdev->dev,
e99bdd39
CW
381 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
382 fd_data->pctype, fd_data->fd_id, ret);
17a73f6b 383 err = true;
4205d379 384 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
f7233c54
ASJ
385 if (add)
386 dev_info(&pf->pdev->dev,
387 "Filter OK for PCTYPE %d loc = %d\n",
388 fd_data->pctype, fd_data->fd_id);
389 else
390 dev_info(&pf->pdev->dev,
391 "Filter deleted for PCTYPE %d loc = %d\n",
392 fd_data->pctype, fd_data->fd_id);
17a73f6b
JG
393 }
394 }
395
a42e7a36
KP
396 if (err)
397 kfree(raw_packet);
398
17a73f6b
JG
399 return err ? -EOPNOTSUPP : 0;
400}
401
402/**
403 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
404 * @vsi: pointer to the targeted VSI
405 * @cmd: command to get or set RX flow classification rules
406 * @add: true adds a filter, false removes it
407 *
408 **/
409int i40e_add_del_fdir(struct i40e_vsi *vsi,
410 struct i40e_fdir_filter *input, bool add)
411{
412 struct i40e_pf *pf = vsi->back;
17a73f6b
JG
413 int ret;
414
17a73f6b
JG
415 switch (input->flow_type & ~FLOW_EXT) {
416 case TCP_V4_FLOW:
49d7d933 417 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
17a73f6b
JG
418 break;
419 case UDP_V4_FLOW:
49d7d933 420 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
17a73f6b
JG
421 break;
422 case SCTP_V4_FLOW:
49d7d933 423 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
17a73f6b
JG
424 break;
425 case IPV4_FLOW:
49d7d933 426 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
17a73f6b
JG
427 break;
428 case IP_USER_FLOW:
429 switch (input->ip4_proto) {
430 case IPPROTO_TCP:
49d7d933 431 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
17a73f6b
JG
432 break;
433 case IPPROTO_UDP:
49d7d933 434 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
17a73f6b
JG
435 break;
436 case IPPROTO_SCTP:
49d7d933 437 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
17a73f6b
JG
438 break;
439 default:
49d7d933 440 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
17a73f6b
JG
441 break;
442 }
443 break;
444 default:
c5ffe7e1 445 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
17a73f6b
JG
446 input->flow_type);
447 ret = -EINVAL;
448 }
449
49d7d933 450 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
17a73f6b
JG
451 return ret;
452}
453
fd0a05ce
JB
454/**
455 * i40e_fd_handle_status - check the Programming Status for FD
456 * @rx_ring: the Rx ring for this descriptor
55a5e60b 457 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
fd0a05ce
JB
458 * @prog_id: the id originally used for programming
459 *
460 * This is used to verify if the FD programming or invalidation
461 * requested by SW to the HW is successful or not and take actions accordingly.
462 **/
55a5e60b
ASJ
463static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
464 union i40e_rx_desc *rx_desc, u8 prog_id)
fd0a05ce 465{
55a5e60b
ASJ
466 struct i40e_pf *pf = rx_ring->vsi->back;
467 struct pci_dev *pdev = pf->pdev;
468 u32 fcnt_prog, fcnt_avail;
fd0a05ce 469 u32 error;
55a5e60b 470 u64 qw;
fd0a05ce 471
55a5e60b 472 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
fd0a05ce
JB
473 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
474 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
475
41a1d04b 476 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
3487b6c3 477 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
f7233c54
ASJ
478 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
479 (I40E_DEBUG_FD & pf->hw.debug_mask))
480 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
3487b6c3 481 pf->fd_inv);
55a5e60b 482
04294e38
ASJ
483 /* Check if the programming error is for ATR.
484 * If so, auto disable ATR and set a state for
485 * flush in progress. Next time we come here if flush is in
486 * progress do nothing, once flush is complete the state will
487 * be cleared.
488 */
489 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
490 return;
491
1e1be8f6
ASJ
492 pf->fd_add_err++;
493 /* store the current atr filter count */
494 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
495
04294e38
ASJ
496 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
497 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
498 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
499 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
500 }
501
55a5e60b 502 /* filter programming failed most likely due to table full */
04294e38 503 fcnt_prog = i40e_get_global_fd_count(pf);
12957388 504 fcnt_avail = pf->fdir_pf_filter_count;
55a5e60b
ASJ
505 /* If ATR is running fcnt_prog can quickly change,
506 * if we are very close to full, it makes sense to disable
507 * FD ATR/SB and then re-enable it when there is room.
508 */
509 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
1e1be8f6 510 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
b814ba65 511 !(pf->auto_disable_flags &
b814ba65 512 I40E_FLAG_FD_SB_ENABLED)) {
2e4875e3
ASJ
513 if (I40E_DEBUG_FD & pf->hw.debug_mask)
514 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
55a5e60b
ASJ
515 pf->auto_disable_flags |=
516 I40E_FLAG_FD_SB_ENABLED;
55a5e60b 517 }
55a5e60b 518 }
41a1d04b 519 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
13c2884f 520 if (I40E_DEBUG_FD & pf->hw.debug_mask)
e99bdd39 521 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
13c2884f 522 rx_desc->wb.qword0.hi_dword.fd_id);
55a5e60b 523 }
fd0a05ce
JB
524}
525
526/**
a5e9c572 527 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
fd0a05ce
JB
528 * @ring: the ring that owns the buffer
529 * @tx_buffer: the buffer to free
530 **/
a5e9c572
AD
531static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
532 struct i40e_tx_buffer *tx_buffer)
fd0a05ce 533{
a5e9c572 534 if (tx_buffer->skb) {
a42e7a36 535 dev_kfree_skb_any(tx_buffer->skb);
a5e9c572 536 if (dma_unmap_len(tx_buffer, len))
fd0a05ce 537 dma_unmap_single(ring->dev,
35a1e2ad
AD
538 dma_unmap_addr(tx_buffer, dma),
539 dma_unmap_len(tx_buffer, len),
fd0a05ce 540 DMA_TO_DEVICE);
a5e9c572
AD
541 } else if (dma_unmap_len(tx_buffer, len)) {
542 dma_unmap_page(ring->dev,
543 dma_unmap_addr(tx_buffer, dma),
544 dma_unmap_len(tx_buffer, len),
545 DMA_TO_DEVICE);
fd0a05ce 546 }
a42e7a36
KP
547
548 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
549 kfree(tx_buffer->raw_buf);
550
a5e9c572
AD
551 tx_buffer->next_to_watch = NULL;
552 tx_buffer->skb = NULL;
35a1e2ad 553 dma_unmap_len_set(tx_buffer, len, 0);
a5e9c572 554 /* tx_buffer must be completely set up in the transmit path */
fd0a05ce
JB
555}
556
557/**
558 * i40e_clean_tx_ring - Free any empty Tx buffers
559 * @tx_ring: ring to be cleaned
560 **/
561void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
562{
fd0a05ce
JB
563 unsigned long bi_size;
564 u16 i;
565
566 /* ring already cleared, nothing to do */
567 if (!tx_ring->tx_bi)
568 return;
569
570 /* Free all the Tx ring sk_buffs */
a5e9c572
AD
571 for (i = 0; i < tx_ring->count; i++)
572 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
fd0a05ce
JB
573
574 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
575 memset(tx_ring->tx_bi, 0, bi_size);
576
577 /* Zero out the descriptor ring */
578 memset(tx_ring->desc, 0, tx_ring->size);
579
580 tx_ring->next_to_use = 0;
581 tx_ring->next_to_clean = 0;
7070ce0a
AD
582
583 if (!tx_ring->netdev)
584 return;
585
586 /* cleanup Tx queue statistics */
587 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
588 tx_ring->queue_index));
fd0a05ce
JB
589}
590
591/**
592 * i40e_free_tx_resources - Free Tx resources per queue
593 * @tx_ring: Tx descriptor ring for a specific queue
594 *
595 * Free all transmit software resources
596 **/
597void i40e_free_tx_resources(struct i40e_ring *tx_ring)
598{
599 i40e_clean_tx_ring(tx_ring);
600 kfree(tx_ring->tx_bi);
601 tx_ring->tx_bi = NULL;
602
603 if (tx_ring->desc) {
604 dma_free_coherent(tx_ring->dev, tx_ring->size,
605 tx_ring->desc, tx_ring->dma);
606 tx_ring->desc = NULL;
607 }
608}
609
610/**
611 * i40e_get_tx_pending - how many tx descriptors not processed
612 * @tx_ring: the ring of descriptors
dd353109 613 * @in_sw: is tx_pending being checked in SW or HW
fd0a05ce
JB
614 *
615 * Since there is no access to the ring head register
616 * in XL710, we need to use our local copies
617 **/
dd353109 618u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
fd0a05ce 619{
a68de58d
JB
620 u32 head, tail;
621
dd353109
ASJ
622 if (!in_sw)
623 head = i40e_get_head(ring);
624 else
625 head = ring->next_to_clean;
a68de58d
JB
626 tail = readl(ring->tail);
627
628 if (head != tail)
629 return (head < tail) ?
630 tail - head : (tail + ring->count - head);
631
632 return 0;
fd0a05ce
JB
633}
634
d91649f5
JB
635#define WB_STRIDE 0x3
636
fd0a05ce
JB
637/**
638 * i40e_clean_tx_irq - Reclaim resources after transmit completes
639 * @tx_ring: tx ring to clean
640 * @budget: how many cleans we're allowed
641 *
642 * Returns true if there's any budget left (e.g. the clean is finished)
643 **/
644static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
645{
646 u16 i = tx_ring->next_to_clean;
647 struct i40e_tx_buffer *tx_buf;
1943d8ba 648 struct i40e_tx_desc *tx_head;
fd0a05ce
JB
649 struct i40e_tx_desc *tx_desc;
650 unsigned int total_packets = 0;
651 unsigned int total_bytes = 0;
652
653 tx_buf = &tx_ring->tx_bi[i];
654 tx_desc = I40E_TX_DESC(tx_ring, i);
a5e9c572 655 i -= tx_ring->count;
fd0a05ce 656
1943d8ba
JB
657 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
658
a5e9c572
AD
659 do {
660 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
fd0a05ce
JB
661
662 /* if next_to_watch is not set then there is no work pending */
663 if (!eop_desc)
664 break;
665
a5e9c572
AD
666 /* prevent any other reads prior to eop_desc */
667 read_barrier_depends();
668
1943d8ba
JB
669 /* we have caught up to head, no work left to do */
670 if (tx_head == tx_desc)
fd0a05ce
JB
671 break;
672
c304fdac 673 /* clear next_to_watch to prevent false hangs */
fd0a05ce 674 tx_buf->next_to_watch = NULL;
fd0a05ce 675
a5e9c572
AD
676 /* update the statistics for this packet */
677 total_bytes += tx_buf->bytecount;
678 total_packets += tx_buf->gso_segs;
fd0a05ce 679
a5e9c572 680 /* free the skb */
a81fb049 681 dev_consume_skb_any(tx_buf->skb);
fd0a05ce 682
a5e9c572
AD
683 /* unmap skb header data */
684 dma_unmap_single(tx_ring->dev,
685 dma_unmap_addr(tx_buf, dma),
686 dma_unmap_len(tx_buf, len),
687 DMA_TO_DEVICE);
fd0a05ce 688
a5e9c572
AD
689 /* clear tx_buffer data */
690 tx_buf->skb = NULL;
691 dma_unmap_len_set(tx_buf, len, 0);
fd0a05ce 692
a5e9c572
AD
693 /* unmap remaining buffers */
694 while (tx_desc != eop_desc) {
fd0a05ce
JB
695
696 tx_buf++;
697 tx_desc++;
698 i++;
a5e9c572
AD
699 if (unlikely(!i)) {
700 i -= tx_ring->count;
fd0a05ce
JB
701 tx_buf = tx_ring->tx_bi;
702 tx_desc = I40E_TX_DESC(tx_ring, 0);
703 }
fd0a05ce 704
a5e9c572
AD
705 /* unmap any remaining paged data */
706 if (dma_unmap_len(tx_buf, len)) {
707 dma_unmap_page(tx_ring->dev,
708 dma_unmap_addr(tx_buf, dma),
709 dma_unmap_len(tx_buf, len),
710 DMA_TO_DEVICE);
711 dma_unmap_len_set(tx_buf, len, 0);
712 }
713 }
714
715 /* move us one more past the eop_desc for start of next pkt */
716 tx_buf++;
717 tx_desc++;
718 i++;
719 if (unlikely(!i)) {
720 i -= tx_ring->count;
721 tx_buf = tx_ring->tx_bi;
722 tx_desc = I40E_TX_DESC(tx_ring, 0);
723 }
724
016890b9
JB
725 prefetch(tx_desc);
726
a5e9c572
AD
727 /* update budget accounting */
728 budget--;
729 } while (likely(budget));
730
731 i += tx_ring->count;
fd0a05ce 732 tx_ring->next_to_clean = i;
980e9b11 733 u64_stats_update_begin(&tx_ring->syncp);
a114d0a6
AD
734 tx_ring->stats.bytes += total_bytes;
735 tx_ring->stats.packets += total_packets;
980e9b11 736 u64_stats_update_end(&tx_ring->syncp);
fd0a05ce
JB
737 tx_ring->q_vector->tx.total_bytes += total_bytes;
738 tx_ring->q_vector->tx.total_packets += total_packets;
a5e9c572 739
58044743
AS
740 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
741 unsigned int j = 0;
742
743 /* check to see if there are < 4 descriptors
744 * waiting to be written back, then kick the hardware to force
745 * them to be written back in case we stay in NAPI.
746 * In this mode on X722 we do not enable Interrupt.
747 */
dd353109 748 j = i40e_get_tx_pending(tx_ring, false);
58044743
AS
749
750 if (budget &&
751 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
752 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
753 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
754 tx_ring->arm_wb = true;
755 }
d91649f5 756
7070ce0a
AD
757 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
758 tx_ring->queue_index),
759 total_packets, total_bytes);
760
fd0a05ce
JB
761#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
762 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
763 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
764 /* Make sure that anybody stopping the queue after this
765 * sees the new next_to_clean.
766 */
767 smp_mb();
768 if (__netif_subqueue_stopped(tx_ring->netdev,
769 tx_ring->queue_index) &&
770 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
771 netif_wake_subqueue(tx_ring->netdev,
772 tx_ring->queue_index);
773 ++tx_ring->tx_stats.restart_queue;
774 }
775 }
776
d91649f5
JB
777 return !!budget;
778}
779
780/**
ecc6a239 781 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
d91649f5 782 * @vsi: the VSI we care about
ecc6a239 783 * @q_vector: the vector on which to enable writeback
d91649f5
JB
784 *
785 **/
ecc6a239
ASJ
786static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
787 struct i40e_q_vector *q_vector)
d91649f5 788{
8e0764b4 789 u16 flags = q_vector->tx.ring[0].flags;
ecc6a239 790 u32 val;
8e0764b4 791
ecc6a239
ASJ
792 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
793 return;
8e0764b4 794
ecc6a239
ASJ
795 if (q_vector->arm_wb_state)
796 return;
8e0764b4 797
ecc6a239
ASJ
798 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
799 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
800 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
a3d772a3 801
ecc6a239
ASJ
802 wr32(&vsi->back->hw,
803 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
804 val);
805 } else {
806 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
807 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
a3d772a3 808
ecc6a239
ASJ
809 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
810 }
811 q_vector->arm_wb_state = true;
812}
813
814/**
815 * i40e_force_wb - Issue SW Interrupt so HW does a wb
816 * @vsi: the VSI we care about
817 * @q_vector: the vector on which to force writeback
818 *
819 **/
820void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
821{
822 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
8e0764b4
ASJ
823 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
824 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
825 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
826 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
827 /* allow 00 to be written to the index */
828
829 wr32(&vsi->back->hw,
830 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
831 vsi->base_vector - 1), val);
832 } else {
833 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
834 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
835 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
836 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
837 /* allow 00 to be written to the index */
838
839 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
840 }
fd0a05ce
JB
841}
842
843/**
844 * i40e_set_new_dynamic_itr - Find new ITR level
845 * @rc: structure containing ring performance data
846 *
8f5e39ce
JB
847 * Returns true if ITR changed, false if not
848 *
fd0a05ce
JB
849 * Stores a new ITR value based on packets and byte counts during
850 * the last interrupt. The advantage of per interrupt computation
851 * is faster updates and more accurate ITR for the current traffic
852 * pattern. Constants in this function were computed based on
853 * theoretical maximum wire speed and thresholds were set based on
854 * testing data as well as attempting to minimize response time
855 * while increasing bulk throughput.
856 **/
8f5e39ce 857static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
fd0a05ce
JB
858{
859 enum i40e_latency_range new_latency_range = rc->latency_range;
c56625d5 860 struct i40e_q_vector *qv = rc->ring->q_vector;
fd0a05ce
JB
861 u32 new_itr = rc->itr;
862 int bytes_per_int;
51cc6d9f 863 int usecs;
fd0a05ce
JB
864
865 if (rc->total_packets == 0 || !rc->itr)
8f5e39ce 866 return false;
fd0a05ce
JB
867
868 /* simple throttlerate management
c56625d5 869 * 0-10MB/s lowest (50000 ints/s)
fd0a05ce 870 * 10-20MB/s low (20000 ints/s)
c56625d5
JB
871 * 20-1249MB/s bulk (18000 ints/s)
872 * > 40000 Rx packets per second (8000 ints/s)
51cc6d9f
JB
873 *
874 * The math works out because the divisor is in 10^(-6) which
875 * turns the bytes/us input value into MB/s values, but
876 * make sure to use usecs, as the register values written
ee2319cf
JB
877 * are in 2 usec increments in the ITR registers, and make sure
878 * to use the smoothed values that the countdown timer gives us.
fd0a05ce 879 */
ee2319cf 880 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
51cc6d9f 881 bytes_per_int = rc->total_bytes / usecs;
ee2319cf 882
de32e3ef 883 switch (new_latency_range) {
fd0a05ce
JB
884 case I40E_LOWEST_LATENCY:
885 if (bytes_per_int > 10)
886 new_latency_range = I40E_LOW_LATENCY;
887 break;
888 case I40E_LOW_LATENCY:
889 if (bytes_per_int > 20)
890 new_latency_range = I40E_BULK_LATENCY;
891 else if (bytes_per_int <= 10)
892 new_latency_range = I40E_LOWEST_LATENCY;
893 break;
894 case I40E_BULK_LATENCY:
c56625d5 895 case I40E_ULTRA_LATENCY:
de32e3ef
CW
896 default:
897 if (bytes_per_int <= 20)
898 new_latency_range = I40E_LOW_LATENCY;
fd0a05ce
JB
899 break;
900 }
c56625d5
JB
901
902 /* this is to adjust RX more aggressively when streaming small
903 * packets. The value of 40000 was picked as it is just beyond
904 * what the hardware can receive per second if in low latency
905 * mode.
906 */
907#define RX_ULTRA_PACKET_RATE 40000
908
909 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
910 (&qv->rx == rc))
911 new_latency_range = I40E_ULTRA_LATENCY;
912
de32e3ef 913 rc->latency_range = new_latency_range;
fd0a05ce
JB
914
915 switch (new_latency_range) {
916 case I40E_LOWEST_LATENCY:
c56625d5 917 new_itr = I40E_ITR_50K;
fd0a05ce
JB
918 break;
919 case I40E_LOW_LATENCY:
920 new_itr = I40E_ITR_20K;
921 break;
922 case I40E_BULK_LATENCY:
c56625d5
JB
923 new_itr = I40E_ITR_18K;
924 break;
925 case I40E_ULTRA_LATENCY:
fd0a05ce
JB
926 new_itr = I40E_ITR_8K;
927 break;
928 default:
929 break;
930 }
931
fd0a05ce
JB
932 rc->total_bytes = 0;
933 rc->total_packets = 0;
8f5e39ce
JB
934
935 if (new_itr != rc->itr) {
936 rc->itr = new_itr;
937 return true;
938 }
939
940 return false;
fd0a05ce
JB
941}
942
fd0a05ce
JB
943/**
944 * i40e_clean_programming_status - clean the programming status descriptor
945 * @rx_ring: the rx ring that has this descriptor
946 * @rx_desc: the rx descriptor written back by HW
947 *
948 * Flow director should handle FD_FILTER_STATUS to check its filter programming
949 * status being successful or not and take actions accordingly. FCoE should
950 * handle its context/filter programming/invalidation status and take actions.
951 *
952 **/
953static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
954 union i40e_rx_desc *rx_desc)
955{
956 u64 qw;
957 u8 id;
958
959 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
960 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
961 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
962
963 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
55a5e60b 964 i40e_fd_handle_status(rx_ring, rx_desc, id);
38e00438
VD
965#ifdef I40E_FCOE
966 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
967 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
968 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
969#endif
fd0a05ce
JB
970}
971
972/**
973 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
974 * @tx_ring: the tx ring to set up
975 *
976 * Return 0 on success, negative on error
977 **/
978int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
979{
980 struct device *dev = tx_ring->dev;
981 int bi_size;
982
983 if (!dev)
984 return -ENOMEM;
985
e908f815
JB
986 /* warn if we are about to overwrite the pointer */
987 WARN_ON(tx_ring->tx_bi);
fd0a05ce
JB
988 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
989 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
990 if (!tx_ring->tx_bi)
991 goto err;
992
993 /* round up to nearest 4K */
994 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
1943d8ba
JB
995 /* add u32 for head writeback, align after this takes care of
996 * guaranteeing this is at least one cache line in size
997 */
998 tx_ring->size += sizeof(u32);
fd0a05ce
JB
999 tx_ring->size = ALIGN(tx_ring->size, 4096);
1000 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1001 &tx_ring->dma, GFP_KERNEL);
1002 if (!tx_ring->desc) {
1003 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1004 tx_ring->size);
1005 goto err;
1006 }
1007
1008 tx_ring->next_to_use = 0;
1009 tx_ring->next_to_clean = 0;
1010 return 0;
1011
1012err:
1013 kfree(tx_ring->tx_bi);
1014 tx_ring->tx_bi = NULL;
1015 return -ENOMEM;
1016}
1017
1018/**
1019 * i40e_clean_rx_ring - Free Rx buffers
1020 * @rx_ring: ring to be cleaned
1021 **/
1022void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1023{
1024 struct device *dev = rx_ring->dev;
1025 struct i40e_rx_buffer *rx_bi;
1026 unsigned long bi_size;
1027 u16 i;
1028
1029 /* ring already cleared, nothing to do */
1030 if (!rx_ring->rx_bi)
1031 return;
1032
a132af24
MW
1033 if (ring_is_ps_enabled(rx_ring)) {
1034 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1035
1036 rx_bi = &rx_ring->rx_bi[0];
1037 if (rx_bi->hdr_buf) {
1038 dma_free_coherent(dev,
1039 bufsz,
1040 rx_bi->hdr_buf,
1041 rx_bi->dma);
1042 for (i = 0; i < rx_ring->count; i++) {
1043 rx_bi = &rx_ring->rx_bi[i];
1044 rx_bi->dma = 0;
37a2973a 1045 rx_bi->hdr_buf = NULL;
a132af24
MW
1046 }
1047 }
1048 }
fd0a05ce
JB
1049 /* Free all the Rx ring sk_buffs */
1050 for (i = 0; i < rx_ring->count; i++) {
1051 rx_bi = &rx_ring->rx_bi[i];
1052 if (rx_bi->dma) {
1053 dma_unmap_single(dev,
1054 rx_bi->dma,
1055 rx_ring->rx_buf_len,
1056 DMA_FROM_DEVICE);
1057 rx_bi->dma = 0;
1058 }
1059 if (rx_bi->skb) {
1060 dev_kfree_skb(rx_bi->skb);
1061 rx_bi->skb = NULL;
1062 }
1063 if (rx_bi->page) {
1064 if (rx_bi->page_dma) {
1065 dma_unmap_page(dev,
1066 rx_bi->page_dma,
f16704e5 1067 PAGE_SIZE,
fd0a05ce
JB
1068 DMA_FROM_DEVICE);
1069 rx_bi->page_dma = 0;
1070 }
1071 __free_page(rx_bi->page);
1072 rx_bi->page = NULL;
1073 rx_bi->page_offset = 0;
1074 }
1075 }
1076
1077 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1078 memset(rx_ring->rx_bi, 0, bi_size);
1079
1080 /* Zero out the descriptor ring */
1081 memset(rx_ring->desc, 0, rx_ring->size);
1082
1083 rx_ring->next_to_clean = 0;
1084 rx_ring->next_to_use = 0;
1085}
1086
1087/**
1088 * i40e_free_rx_resources - Free Rx resources
1089 * @rx_ring: ring to clean the resources from
1090 *
1091 * Free all receive software resources
1092 **/
1093void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1094{
1095 i40e_clean_rx_ring(rx_ring);
1096 kfree(rx_ring->rx_bi);
1097 rx_ring->rx_bi = NULL;
1098
1099 if (rx_ring->desc) {
1100 dma_free_coherent(rx_ring->dev, rx_ring->size,
1101 rx_ring->desc, rx_ring->dma);
1102 rx_ring->desc = NULL;
1103 }
1104}
1105
a132af24
MW
1106/**
1107 * i40e_alloc_rx_headers - allocate rx header buffers
1108 * @rx_ring: ring to alloc buffers
1109 *
1110 * Allocate rx header buffers for the entire ring. As these are static,
1111 * this is only called when setting up a new ring.
1112 **/
1113void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1114{
1115 struct device *dev = rx_ring->dev;
1116 struct i40e_rx_buffer *rx_bi;
1117 dma_addr_t dma;
1118 void *buffer;
1119 int buf_size;
1120 int i;
1121
1122 if (rx_ring->rx_bi[0].hdr_buf)
1123 return;
1124 /* Make sure the buffers don't cross cache line boundaries. */
1125 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1126 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1127 &dma, GFP_KERNEL);
1128 if (!buffer)
1129 return;
1130 for (i = 0; i < rx_ring->count; i++) {
1131 rx_bi = &rx_ring->rx_bi[i];
1132 rx_bi->dma = dma + (i * buf_size);
1133 rx_bi->hdr_buf = buffer + (i * buf_size);
1134 }
1135}
1136
fd0a05ce
JB
1137/**
1138 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1139 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1140 *
1141 * Returns 0 on success, negative on failure
1142 **/
1143int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1144{
1145 struct device *dev = rx_ring->dev;
1146 int bi_size;
1147
e908f815
JB
1148 /* warn if we are about to overwrite the pointer */
1149 WARN_ON(rx_ring->rx_bi);
fd0a05ce
JB
1150 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1151 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1152 if (!rx_ring->rx_bi)
1153 goto err;
1154
f217d6ca 1155 u64_stats_init(&rx_ring->syncp);
638702bd 1156
fd0a05ce
JB
1157 /* Round up to nearest 4K */
1158 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1159 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1160 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1161 rx_ring->size = ALIGN(rx_ring->size, 4096);
1162 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1163 &rx_ring->dma, GFP_KERNEL);
1164
1165 if (!rx_ring->desc) {
1166 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1167 rx_ring->size);
1168 goto err;
1169 }
1170
1171 rx_ring->next_to_clean = 0;
1172 rx_ring->next_to_use = 0;
1173
1174 return 0;
1175err:
1176 kfree(rx_ring->rx_bi);
1177 rx_ring->rx_bi = NULL;
1178 return -ENOMEM;
1179}
1180
1181/**
1182 * i40e_release_rx_desc - Store the new tail and head values
1183 * @rx_ring: ring to bump
1184 * @val: new head index
1185 **/
1186static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1187{
1188 rx_ring->next_to_use = val;
1189 /* Force memory writes to complete before letting h/w
1190 * know there are new descriptors to fetch. (Only
1191 * applicable for weak-ordered memory model archs,
1192 * such as IA-64).
1193 */
1194 wmb();
1195 writel(val, rx_ring->tail);
1196}
1197
1198/**
a132af24 1199 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
fd0a05ce
JB
1200 * @rx_ring: ring to place buffers on
1201 * @cleaned_count: number of buffers to replace
c2e245ab
JB
1202 *
1203 * Returns true if any errors on allocation
fd0a05ce 1204 **/
c2e245ab 1205bool i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
a132af24
MW
1206{
1207 u16 i = rx_ring->next_to_use;
1208 union i40e_rx_desc *rx_desc;
1209 struct i40e_rx_buffer *bi;
f16704e5 1210 const int current_node = numa_node_id();
a132af24
MW
1211
1212 /* do nothing if no valid netdev defined */
1213 if (!rx_ring->netdev || !cleaned_count)
c2e245ab 1214 return false;
a132af24
MW
1215
1216 while (cleaned_count--) {
1217 rx_desc = I40E_RX_DESC(rx_ring, i);
1218 bi = &rx_ring->rx_bi[i];
1219
1220 if (bi->skb) /* desc is in use */
1221 goto no_buffers;
f16704e5
MW
1222
1223 /* If we've been moved to a different NUMA node, release the
1224 * page so we can get a new one on the current node.
1225 */
1226 if (bi->page && page_to_nid(bi->page) != current_node) {
1227 dma_unmap_page(rx_ring->dev,
1228 bi->page_dma,
1229 PAGE_SIZE,
1230 DMA_FROM_DEVICE);
1231 __free_page(bi->page);
1232 bi->page = NULL;
1233 bi->page_dma = 0;
1234 rx_ring->rx_stats.realloc_count++;
1235 } else if (bi->page) {
1236 rx_ring->rx_stats.page_reuse_count++;
1237 }
1238
a132af24
MW
1239 if (!bi->page) {
1240 bi->page = alloc_page(GFP_ATOMIC);
1241 if (!bi->page) {
1242 rx_ring->rx_stats.alloc_page_failed++;
1243 goto no_buffers;
1244 }
a132af24
MW
1245 bi->page_dma = dma_map_page(rx_ring->dev,
1246 bi->page,
f16704e5
MW
1247 0,
1248 PAGE_SIZE,
a132af24 1249 DMA_FROM_DEVICE);
f16704e5 1250 if (dma_mapping_error(rx_ring->dev, bi->page_dma)) {
a132af24 1251 rx_ring->rx_stats.alloc_page_failed++;
f16704e5
MW
1252 __free_page(bi->page);
1253 bi->page = NULL;
a132af24 1254 bi->page_dma = 0;
f16704e5 1255 bi->page_offset = 0;
a132af24
MW
1256 goto no_buffers;
1257 }
f16704e5 1258 bi->page_offset = 0;
a132af24
MW
1259 }
1260
a132af24
MW
1261 /* Refresh the desc even if buffer_addrs didn't change
1262 * because each write-back erases this info.
1263 */
f16704e5
MW
1264 rx_desc->read.pkt_addr =
1265 cpu_to_le64(bi->page_dma + bi->page_offset);
a132af24
MW
1266 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1267 i++;
1268 if (i == rx_ring->count)
1269 i = 0;
1270 }
1271
c2e245ab
JB
1272 if (rx_ring->next_to_use != i)
1273 i40e_release_rx_desc(rx_ring, i);
1274
1275 return false;
1276
a132af24
MW
1277no_buffers:
1278 if (rx_ring->next_to_use != i)
1279 i40e_release_rx_desc(rx_ring, i);
c2e245ab
JB
1280
1281 /* make sure to come back via polling to try again after
1282 * allocation failure
1283 */
1284 return true;
a132af24
MW
1285}
1286
1287/**
1288 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1289 * @rx_ring: ring to place buffers on
1290 * @cleaned_count: number of buffers to replace
c2e245ab
JB
1291 *
1292 * Returns true if any errors on allocation
a132af24 1293 **/
c2e245ab 1294bool i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
fd0a05ce
JB
1295{
1296 u16 i = rx_ring->next_to_use;
1297 union i40e_rx_desc *rx_desc;
1298 struct i40e_rx_buffer *bi;
1299 struct sk_buff *skb;
1300
1301 /* do nothing if no valid netdev defined */
1302 if (!rx_ring->netdev || !cleaned_count)
c2e245ab 1303 return false;
fd0a05ce
JB
1304
1305 while (cleaned_count--) {
1306 rx_desc = I40E_RX_DESC(rx_ring, i);
1307 bi = &rx_ring->rx_bi[i];
1308 skb = bi->skb;
1309
1310 if (!skb) {
dd1a5df8
JB
1311 skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
1312 rx_ring->rx_buf_len,
1313 GFP_ATOMIC |
1314 __GFP_NOWARN);
fd0a05ce 1315 if (!skb) {
420136cc 1316 rx_ring->rx_stats.alloc_buff_failed++;
fd0a05ce
JB
1317 goto no_buffers;
1318 }
1319 /* initialize queue mapping */
1320 skb_record_rx_queue(skb, rx_ring->queue_index);
1321 bi->skb = skb;
1322 }
1323
1324 if (!bi->dma) {
1325 bi->dma = dma_map_single(rx_ring->dev,
1326 skb->data,
1327 rx_ring->rx_buf_len,
1328 DMA_FROM_DEVICE);
1329 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
420136cc 1330 rx_ring->rx_stats.alloc_buff_failed++;
fd0a05ce 1331 bi->dma = 0;
c2e245ab
JB
1332 dev_kfree_skb(bi->skb);
1333 bi->skb = NULL;
fd0a05ce
JB
1334 goto no_buffers;
1335 }
1336 }
1337
a132af24
MW
1338 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1339 rx_desc->read.hdr_addr = 0;
fd0a05ce
JB
1340 i++;
1341 if (i == rx_ring->count)
1342 i = 0;
1343 }
1344
c2e245ab
JB
1345 if (rx_ring->next_to_use != i)
1346 i40e_release_rx_desc(rx_ring, i);
1347
1348 return false;
1349
fd0a05ce
JB
1350no_buffers:
1351 if (rx_ring->next_to_use != i)
1352 i40e_release_rx_desc(rx_ring, i);
c2e245ab
JB
1353
1354 /* make sure to come back via polling to try again after
1355 * allocation failure
1356 */
1357 return true;
fd0a05ce
JB
1358}
1359
1360/**
1361 * i40e_receive_skb - Send a completed packet up the stack
1362 * @rx_ring: rx ring in play
1363 * @skb: packet to send up
1364 * @vlan_tag: vlan tag for packet
1365 **/
1366static void i40e_receive_skb(struct i40e_ring *rx_ring,
1367 struct sk_buff *skb, u16 vlan_tag)
1368{
1369 struct i40e_q_vector *q_vector = rx_ring->q_vector;
fd0a05ce
JB
1370
1371 if (vlan_tag & VLAN_VID_MASK)
1372 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1373
8b650359 1374 napi_gro_receive(&q_vector->napi, skb);
fd0a05ce
JB
1375}
1376
1377/**
1378 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1379 * @vsi: the VSI we care about
1380 * @skb: skb currently being received and modified
1381 * @rx_status: status value of last descriptor in packet
1382 * @rx_error: error value of last descriptor in packet
8144f0f7 1383 * @rx_ptype: ptype value of last descriptor in packet
fd0a05ce
JB
1384 **/
1385static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1386 struct sk_buff *skb,
1387 u32 rx_status,
8144f0f7
JG
1388 u32 rx_error,
1389 u16 rx_ptype)
fd0a05ce 1390{
8a3c91cc
JB
1391 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1392 bool ipv4 = false, ipv6 = false;
8144f0f7 1393 bool ipv4_tunnel, ipv6_tunnel;
8144f0f7 1394
f8faaa40
ASJ
1395 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1396 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1397 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1398 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
8144f0f7 1399
fd0a05ce
JB
1400 skb->ip_summed = CHECKSUM_NONE;
1401
1402 /* Rx csum enabled and ip headers found? */
8a3c91cc
JB
1403 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
1404 return;
1405
1406 /* did the hardware decode the packet and checksum? */
41a1d04b 1407 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
8a3c91cc
JB
1408 return;
1409
1410 /* both known and outer_ip must be set for the below code to work */
1411 if (!(decoded.known && decoded.outer_ip))
fd0a05ce
JB
1412 return;
1413
8a3c91cc
JB
1414 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1415 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1416 ipv4 = true;
1417 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1418 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1419 ipv6 = true;
1420
1421 if (ipv4 &&
41a1d04b
JB
1422 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1423 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
8a3c91cc
JB
1424 goto checksum_fail;
1425
ddf1d0d7 1426 /* likely incorrect csum if alternate IP extension headers found */
8a3c91cc 1427 if (ipv6 &&
41a1d04b 1428 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
8a3c91cc 1429 /* don't increment checksum err here, non-fatal err */
8ee75a8e
SN
1430 return;
1431
8a3c91cc 1432 /* there was some L4 error, count error and punt packet to the stack */
41a1d04b 1433 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
8a3c91cc
JB
1434 goto checksum_fail;
1435
1436 /* handle packets that were not able to be checksummed due
1437 * to arrival speed, in this case the stack can compute
1438 * the csum.
1439 */
41a1d04b 1440 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
fd0a05ce 1441 return;
fd0a05ce 1442
a9c9a81f
AD
1443 /* The hardware supported by this driver does not validate outer
1444 * checksums for tunneled VXLAN or GENEVE frames. I don't agree
1445 * with it but the specification states that you "MAY validate", it
1446 * doesn't make it a hard requirement so if we have validated the
1447 * inner checksum report CHECKSUM_UNNECESSARY.
8a3c91cc 1448 */
8144f0f7 1449
fd0a05ce 1450 skb->ip_summed = CHECKSUM_UNNECESSARY;
fa4ba69b 1451 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
8a3c91cc
JB
1452
1453 return;
1454
1455checksum_fail:
1456 vsi->back->hw_csum_rx_error++;
fd0a05ce
JB
1457}
1458
1459/**
857942fd 1460 * i40e_ptype_to_htype - get a hash type
206812b5
JB
1461 * @ptype: the ptype value from the descriptor
1462 *
1463 * Returns a hash type to be used by skb_set_hash
1464 **/
857942fd 1465static inline enum pkt_hash_types i40e_ptype_to_htype(u8 ptype)
206812b5
JB
1466{
1467 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1468
1469 if (!decoded.known)
1470 return PKT_HASH_TYPE_NONE;
1471
1472 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1473 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1474 return PKT_HASH_TYPE_L4;
1475 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1476 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1477 return PKT_HASH_TYPE_L3;
1478 else
1479 return PKT_HASH_TYPE_L2;
1480}
1481
857942fd
ASJ
1482/**
1483 * i40e_rx_hash - set the hash value in the skb
1484 * @ring: descriptor ring
1485 * @rx_desc: specific descriptor
1486 **/
1487static inline void i40e_rx_hash(struct i40e_ring *ring,
1488 union i40e_rx_desc *rx_desc,
1489 struct sk_buff *skb,
1490 u8 rx_ptype)
1491{
1492 u32 hash;
1493 const __le64 rss_mask =
1494 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1495 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1496
1497 if (ring->netdev->features & NETIF_F_RXHASH)
1498 return;
1499
1500 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1501 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1502 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1503 }
1504}
1505
fd0a05ce 1506/**
a132af24 1507 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
fd0a05ce
JB
1508 * @rx_ring: rx ring to clean
1509 * @budget: how many cleans we're allowed
1510 *
1511 * Returns true if there's any budget left (e.g. the clean is finished)
1512 **/
c2e245ab 1513static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, const int budget)
fd0a05ce
JB
1514{
1515 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1516 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1517 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
fd0a05ce
JB
1518 struct i40e_vsi *vsi = rx_ring->vsi;
1519 u16 i = rx_ring->next_to_clean;
1520 union i40e_rx_desc *rx_desc;
1521 u32 rx_error, rx_status;
c2e245ab 1522 bool failure = false;
206812b5 1523 u8 rx_ptype;
fd0a05ce 1524 u64 qword;
f16704e5 1525 u32 copysize;
fd0a05ce 1526
390f86df
EB
1527 if (budget <= 0)
1528 return 0;
1529
a132af24 1530 do {
fd0a05ce
JB
1531 struct i40e_rx_buffer *rx_bi;
1532 struct sk_buff *skb;
1533 u16 vlan_tag;
a132af24
MW
1534 /* return some buffers to hardware, one at a time is too slow */
1535 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
c2e245ab
JB
1536 failure = failure ||
1537 i40e_alloc_rx_buffers_ps(rx_ring,
1538 cleaned_count);
a132af24
MW
1539 cleaned_count = 0;
1540 }
1541
1542 i = rx_ring->next_to_clean;
1543 rx_desc = I40E_RX_DESC(rx_ring, i);
1544 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1545 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1546 I40E_RXD_QW1_STATUS_SHIFT;
1547
41a1d04b 1548 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
a132af24
MW
1549 break;
1550
1551 /* This memory barrier is needed to keep us from reading
1552 * any other fields out of the rx_desc until we know the
1553 * DD bit is set.
1554 */
67317166 1555 dma_rmb();
f16704e5
MW
1556 /* sync header buffer for reading */
1557 dma_sync_single_range_for_cpu(rx_ring->dev,
1558 rx_ring->rx_bi[0].dma,
1559 i * rx_ring->rx_hdr_len,
1560 rx_ring->rx_hdr_len,
1561 DMA_FROM_DEVICE);
fd0a05ce
JB
1562 if (i40e_rx_is_programming_status(qword)) {
1563 i40e_clean_programming_status(rx_ring, rx_desc);
a132af24
MW
1564 I40E_RX_INCREMENT(rx_ring, i);
1565 continue;
fd0a05ce
JB
1566 }
1567 rx_bi = &rx_ring->rx_bi[i];
1568 skb = rx_bi->skb;
a132af24 1569 if (likely(!skb)) {
dd1a5df8
JB
1570 skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
1571 rx_ring->rx_hdr_len,
1572 GFP_ATOMIC |
1573 __GFP_NOWARN);
8b6ed9c2 1574 if (!skb) {
a132af24 1575 rx_ring->rx_stats.alloc_buff_failed++;
c2e245ab 1576 failure = true;
8b6ed9c2
JB
1577 break;
1578 }
1579
a132af24
MW
1580 /* initialize queue mapping */
1581 skb_record_rx_queue(skb, rx_ring->queue_index);
1582 /* we are reusing so sync this buffer for CPU use */
1583 dma_sync_single_range_for_cpu(rx_ring->dev,
3578fa0a
JB
1584 rx_ring->rx_bi[0].dma,
1585 i * rx_ring->rx_hdr_len,
a132af24
MW
1586 rx_ring->rx_hdr_len,
1587 DMA_FROM_DEVICE);
1588 }
829af3ac
MW
1589 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1590 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1591 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1592 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1593 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1594 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
1595
1596 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1597 I40E_RXD_QW1_ERROR_SHIFT;
41a1d04b
JB
1598 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1599 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
fd0a05ce 1600
8144f0f7
JG
1601 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1602 I40E_RXD_QW1_PTYPE_SHIFT;
f16704e5
MW
1603 /* sync half-page for reading */
1604 dma_sync_single_range_for_cpu(rx_ring->dev,
1605 rx_bi->page_dma,
1606 rx_bi->page_offset,
1607 PAGE_SIZE / 2,
1608 DMA_FROM_DEVICE);
1609 prefetch(page_address(rx_bi->page) + rx_bi->page_offset);
fd0a05ce 1610 rx_bi->skb = NULL;
a132af24 1611 cleaned_count++;
f16704e5 1612 copysize = 0;
a132af24
MW
1613 if (rx_hbo || rx_sph) {
1614 int len;
6995b36c 1615
fd0a05ce
JB
1616 if (rx_hbo)
1617 len = I40E_RX_HDR_SIZE;
fd0a05ce 1618 else
a132af24
MW
1619 len = rx_header_len;
1620 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1621 } else if (skb->len == 0) {
1622 int len;
f16704e5
MW
1623 unsigned char *va = page_address(rx_bi->page) +
1624 rx_bi->page_offset;
a132af24 1625
f16704e5
MW
1626 len = min(rx_packet_len, rx_ring->rx_hdr_len);
1627 memcpy(__skb_put(skb, len), va, len);
1628 copysize = len;
a132af24 1629 rx_packet_len -= len;
fd0a05ce 1630 }
fd0a05ce 1631 /* Get the rest of the data if this was a header split */
a132af24 1632 if (rx_packet_len) {
f16704e5
MW
1633 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
1634 rx_bi->page,
1635 rx_bi->page_offset + copysize,
1636 rx_packet_len, I40E_RXBUFFER_2048);
1637
f16704e5
MW
1638 /* If the page count is more than 2, then both halves
1639 * of the page are used and we need to free it. Do it
1640 * here instead of in the alloc code. Otherwise one
1641 * of the half-pages might be released between now and
1642 * then, and we wouldn't know which one to use.
16fd08b8
MW
1643 * Don't call get_page and free_page since those are
1644 * both expensive atomic operations that just change
1645 * the refcount in opposite directions. Just give the
1646 * page to the stack; he can have our refcount.
f16704e5
MW
1647 */
1648 if (page_count(rx_bi->page) > 2) {
1649 dma_unmap_page(rx_ring->dev,
1650 rx_bi->page_dma,
1651 PAGE_SIZE,
1652 DMA_FROM_DEVICE);
fd0a05ce 1653 rx_bi->page = NULL;
f16704e5
MW
1654 rx_bi->page_dma = 0;
1655 rx_ring->rx_stats.realloc_count++;
16fd08b8
MW
1656 } else {
1657 get_page(rx_bi->page);
1658 /* switch to the other half-page here; the
1659 * allocation code programs the right addr
1660 * into HW. If we haven't used this half-page,
1661 * the address won't be changed, and HW can
1662 * just use it next time through.
1663 */
1664 rx_bi->page_offset ^= PAGE_SIZE / 2;
f16704e5 1665 }
fd0a05ce 1666
fd0a05ce 1667 }
a132af24 1668 I40E_RX_INCREMENT(rx_ring, i);
fd0a05ce
JB
1669
1670 if (unlikely(
41a1d04b 1671 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
fd0a05ce
JB
1672 struct i40e_rx_buffer *next_buffer;
1673
1674 next_buffer = &rx_ring->rx_bi[i];
a132af24 1675 next_buffer->skb = skb;
fd0a05ce 1676 rx_ring->rx_stats.non_eop_descs++;
a132af24 1677 continue;
fd0a05ce
JB
1678 }
1679
1680 /* ERR_MASK will only have valid bits if EOP set */
41a1d04b 1681 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
fd0a05ce 1682 dev_kfree_skb_any(skb);
a132af24 1683 continue;
fd0a05ce
JB
1684 }
1685
857942fd
ASJ
1686 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1687
beb0dff1
JK
1688 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1689 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1690 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1691 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1692 rx_ring->last_rx_timestamp = jiffies;
1693 }
1694
fd0a05ce
JB
1695 /* probably a little skewed due to removing CRC */
1696 total_rx_bytes += skb->len;
1697 total_rx_packets++;
1698
1699 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
8144f0f7
JG
1700
1701 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1702
41a1d04b 1703 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
fd0a05ce
JB
1704 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1705 : 0;
38e00438
VD
1706#ifdef I40E_FCOE
1707 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1708 dev_kfree_skb_any(skb);
a132af24 1709 continue;
38e00438
VD
1710 }
1711#endif
fd0a05ce
JB
1712 i40e_receive_skb(rx_ring, skb, vlan_tag);
1713
fd0a05ce 1714 rx_desc->wb.qword1.status_error_len = 0;
fd0a05ce 1715
a132af24
MW
1716 } while (likely(total_rx_packets < budget));
1717
1718 u64_stats_update_begin(&rx_ring->syncp);
1719 rx_ring->stats.packets += total_rx_packets;
1720 rx_ring->stats.bytes += total_rx_bytes;
1721 u64_stats_update_end(&rx_ring->syncp);
1722 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1723 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1724
c2e245ab 1725 return failure ? budget : total_rx_packets;
a132af24
MW
1726}
1727
1728/**
1729 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1730 * @rx_ring: rx ring to clean
1731 * @budget: how many cleans we're allowed
1732 *
1733 * Returns number of packets cleaned
1734 **/
1735static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1736{
1737 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1738 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1739 struct i40e_vsi *vsi = rx_ring->vsi;
1740 union i40e_rx_desc *rx_desc;
1741 u32 rx_error, rx_status;
1742 u16 rx_packet_len;
c2e245ab 1743 bool failure = false;
a132af24
MW
1744 u8 rx_ptype;
1745 u64 qword;
1746 u16 i;
1747
1748 do {
1749 struct i40e_rx_buffer *rx_bi;
1750 struct sk_buff *skb;
1751 u16 vlan_tag;
fd0a05ce
JB
1752 /* return some buffers to hardware, one at a time is too slow */
1753 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
c2e245ab
JB
1754 failure = failure ||
1755 i40e_alloc_rx_buffers_1buf(rx_ring,
1756 cleaned_count);
fd0a05ce
JB
1757 cleaned_count = 0;
1758 }
1759
a132af24
MW
1760 i = rx_ring->next_to_clean;
1761 rx_desc = I40E_RX_DESC(rx_ring, i);
fd0a05ce 1762 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
829af3ac 1763 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
a132af24
MW
1764 I40E_RXD_QW1_STATUS_SHIFT;
1765
41a1d04b 1766 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
a132af24
MW
1767 break;
1768
1769 /* This memory barrier is needed to keep us from reading
1770 * any other fields out of the rx_desc until we know the
1771 * DD bit is set.
1772 */
67317166 1773 dma_rmb();
a132af24
MW
1774
1775 if (i40e_rx_is_programming_status(qword)) {
1776 i40e_clean_programming_status(rx_ring, rx_desc);
1777 I40E_RX_INCREMENT(rx_ring, i);
1778 continue;
1779 }
1780 rx_bi = &rx_ring->rx_bi[i];
1781 skb = rx_bi->skb;
1782 prefetch(skb->data);
1783
1784 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1785 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1786
1787 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1788 I40E_RXD_QW1_ERROR_SHIFT;
41a1d04b 1789 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
a132af24
MW
1790
1791 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1792 I40E_RXD_QW1_PTYPE_SHIFT;
1793 rx_bi->skb = NULL;
1794 cleaned_count++;
1795
1796 /* Get the header and possibly the whole packet
1797 * If this is an skb from previous receive dma will be 0
1798 */
1799 skb_put(skb, rx_packet_len);
1800 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1801 DMA_FROM_DEVICE);
1802 rx_bi->dma = 0;
1803
1804 I40E_RX_INCREMENT(rx_ring, i);
1805
1806 if (unlikely(
41a1d04b 1807 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
a132af24
MW
1808 rx_ring->rx_stats.non_eop_descs++;
1809 continue;
1810 }
1811
1812 /* ERR_MASK will only have valid bits if EOP set */
41a1d04b 1813 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
a132af24 1814 dev_kfree_skb_any(skb);
a132af24
MW
1815 continue;
1816 }
1817
857942fd 1818 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
a132af24
MW
1819 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1820 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1821 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1822 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1823 rx_ring->last_rx_timestamp = jiffies;
1824 }
1825
1826 /* probably a little skewed due to removing CRC */
1827 total_rx_bytes += skb->len;
1828 total_rx_packets++;
1829
1830 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1831
1832 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1833
41a1d04b 1834 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
a132af24
MW
1835 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1836 : 0;
1837#ifdef I40E_FCOE
1838 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1839 dev_kfree_skb_any(skb);
1840 continue;
1841 }
1842#endif
1843 i40e_receive_skb(rx_ring, skb, vlan_tag);
1844
a132af24
MW
1845 rx_desc->wb.qword1.status_error_len = 0;
1846 } while (likely(total_rx_packets < budget));
fd0a05ce 1847
980e9b11 1848 u64_stats_update_begin(&rx_ring->syncp);
a114d0a6
AD
1849 rx_ring->stats.packets += total_rx_packets;
1850 rx_ring->stats.bytes += total_rx_bytes;
980e9b11 1851 u64_stats_update_end(&rx_ring->syncp);
fd0a05ce
JB
1852 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1853 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1854
c2e245ab 1855 return failure ? budget : total_rx_packets;
fd0a05ce
JB
1856}
1857
8f5e39ce
JB
1858static u32 i40e_buildreg_itr(const int type, const u16 itr)
1859{
1860 u32 val;
1861
1862 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
40d72a50
JB
1863 /* Don't clear PBA because that can cause lost interrupts that
1864 * came in while we were cleaning/polling
1865 */
8f5e39ce
JB
1866 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1867 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1868
1869 return val;
1870}
1871
1872/* a small macro to shorten up some long lines */
1873#define INTREG I40E_PFINT_DYN_CTLN
1874
de32e3ef
CW
1875/**
1876 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1877 * @vsi: the VSI we care about
1878 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1879 *
1880 **/
1881static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1882 struct i40e_q_vector *q_vector)
1883{
1884 struct i40e_hw *hw = &vsi->back->hw;
8f5e39ce
JB
1885 bool rx = false, tx = false;
1886 u32 rxval, txval;
de32e3ef 1887 int vector;
de32e3ef
CW
1888
1889 vector = (q_vector->v_idx + vsi->base_vector);
8f5e39ce 1890
ee2319cf
JB
1891 /* avoid dynamic calculation if in countdown mode OR if
1892 * all dynamic is disabled
1893 */
8f5e39ce
JB
1894 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1895
ee2319cf
JB
1896 if (q_vector->itr_countdown > 0 ||
1897 (!ITR_IS_DYNAMIC(vsi->rx_itr_setting) &&
1898 !ITR_IS_DYNAMIC(vsi->tx_itr_setting))) {
1899 goto enable_int;
1900 }
1901
de32e3ef 1902 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
8f5e39ce
JB
1903 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1904 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
de32e3ef 1905 }
8f5e39ce 1906
de32e3ef 1907 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
8f5e39ce
JB
1908 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1909 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
de32e3ef 1910 }
8f5e39ce
JB
1911
1912 if (rx || tx) {
1913 /* get the higher of the two ITR adjustments and
1914 * use the same value for both ITR registers
1915 * when in adaptive mode (Rx and/or Tx)
1916 */
1917 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1918
1919 q_vector->tx.itr = q_vector->rx.itr = itr;
1920 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1921 tx = true;
1922 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1923 rx = true;
1924 }
1925
1926 /* only need to enable the interrupt once, but need
1927 * to possibly update both ITR values
1928 */
1929 if (rx) {
1930 /* set the INTENA_MSK_MASK so that this first write
1931 * won't actually enable the interrupt, instead just
1932 * updating the ITR (it's bit 31 PF and VF)
1933 */
1934 rxval |= BIT(31);
1935 /* don't check _DOWN because interrupt isn't being enabled */
1936 wr32(hw, INTREG(vector - 1), rxval);
1937 }
1938
ee2319cf 1939enable_int:
8f5e39ce
JB
1940 if (!test_bit(__I40E_DOWN, &vsi->state))
1941 wr32(hw, INTREG(vector - 1), txval);
ee2319cf
JB
1942
1943 if (q_vector->itr_countdown)
1944 q_vector->itr_countdown--;
1945 else
1946 q_vector->itr_countdown = ITR_COUNTDOWN_START;
de32e3ef
CW
1947}
1948
fd0a05ce
JB
1949/**
1950 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1951 * @napi: napi struct with our devices info in it
1952 * @budget: amount of work driver is allowed to do this pass, in packets
1953 *
1954 * This function will clean all queues associated with a q_vector.
1955 *
1956 * Returns the amount of work done
1957 **/
1958int i40e_napi_poll(struct napi_struct *napi, int budget)
1959{
1960 struct i40e_q_vector *q_vector =
1961 container_of(napi, struct i40e_q_vector, napi);
1962 struct i40e_vsi *vsi = q_vector->vsi;
cd0b6fa6 1963 struct i40e_ring *ring;
fd0a05ce 1964 bool clean_complete = true;
d91649f5 1965 bool arm_wb = false;
fd0a05ce 1966 int budget_per_ring;
32b3e08f 1967 int work_done = 0;
fd0a05ce
JB
1968
1969 if (test_bit(__I40E_DOWN, &vsi->state)) {
1970 napi_complete(napi);
1971 return 0;
1972 }
1973
9c6c1259
KP
1974 /* Clear hung_detected bit */
1975 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
cd0b6fa6
AD
1976 /* Since the actual Tx work is minimal, we can give the Tx a larger
1977 * budget and be more aggressive about cleaning up the Tx descriptors.
1978 */
d91649f5 1979 i40e_for_each_ring(ring, q_vector->tx) {
1a36d7fa
MW
1980 clean_complete = clean_complete &&
1981 i40e_clean_tx_irq(ring, vsi->work_limit);
44cdb791 1982 arm_wb = arm_wb || ring->arm_wb;
0deda868 1983 ring->arm_wb = false;
d91649f5 1984 }
cd0b6fa6 1985
c67caceb
AD
1986 /* Handle case where we are called by netpoll with a budget of 0 */
1987 if (budget <= 0)
1988 goto tx_only;
1989
fd0a05ce
JB
1990 /* We attempt to distribute budget to each Rx queue fairly, but don't
1991 * allow the budget to go below 1 because that would exit polling early.
fd0a05ce
JB
1992 */
1993 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
cd0b6fa6 1994
a132af24 1995 i40e_for_each_ring(ring, q_vector->rx) {
32b3e08f
JB
1996 int cleaned;
1997
a132af24
MW
1998 if (ring_is_ps_enabled(ring))
1999 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
2000 else
2001 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
32b3e08f
JB
2002
2003 work_done += cleaned;
a132af24 2004 /* if we didn't clean as many as budgeted, we must be done */
1a36d7fa 2005 clean_complete = clean_complete && (budget_per_ring > cleaned);
a132af24 2006 }
fd0a05ce
JB
2007
2008 /* If work not completed, return budget and polling will return */
d91649f5 2009 if (!clean_complete) {
c67caceb 2010tx_only:
164c9f54
ASJ
2011 if (arm_wb) {
2012 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
ecc6a239 2013 i40e_enable_wb_on_itr(vsi, q_vector);
164c9f54 2014 }
fd0a05ce 2015 return budget;
d91649f5 2016 }
fd0a05ce 2017
8e0764b4
ASJ
2018 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2019 q_vector->arm_wb_state = false;
2020
fd0a05ce 2021 /* Work is done so exit the polling mode and re-enable the interrupt */
32b3e08f 2022 napi_complete_done(napi, work_done);
de32e3ef
CW
2023 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
2024 i40e_update_enable_itr(vsi, q_vector);
2025 } else { /* Legacy mode */
40d72a50 2026 i40e_irq_dynamic_enable_icr0(vsi->back, false);
fd0a05ce 2027 }
fd0a05ce
JB
2028 return 0;
2029}
2030
2031/**
2032 * i40e_atr - Add a Flow Director ATR filter
2033 * @tx_ring: ring to add programming descriptor to
2034 * @skb: send buffer
89232c3b 2035 * @tx_flags: send tx flags
fd0a05ce
JB
2036 * @protocol: wire protocol
2037 **/
2038static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
89232c3b 2039 u32 tx_flags, __be16 protocol)
fd0a05ce
JB
2040{
2041 struct i40e_filter_program_desc *fdir_desc;
2042 struct i40e_pf *pf = tx_ring->vsi->back;
2043 union {
2044 unsigned char *network;
2045 struct iphdr *ipv4;
2046 struct ipv6hdr *ipv6;
2047 } hdr;
2048 struct tcphdr *th;
2049 unsigned int hlen;
2050 u32 flex_ptype, dtype_cmd;
fc4ac67b 2051 u16 i;
fd0a05ce
JB
2052
2053 /* make sure ATR is enabled */
60ea5f83 2054 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
fd0a05ce
JB
2055 return;
2056
04294e38
ASJ
2057 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2058 return;
2059
fd0a05ce
JB
2060 /* if sampling is disabled do nothing */
2061 if (!tx_ring->atr_sample_rate)
2062 return;
2063
89232c3b
ASJ
2064 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
2065 return;
fd0a05ce 2066
6a899024 2067 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL)) {
89232c3b
ASJ
2068 /* snag network header to get L4 type and address */
2069 hdr.network = skb_network_header(skb);
fd0a05ce 2070
89232c3b
ASJ
2071 /* Currently only IPv4/IPv6 with TCP is supported
2072 * access ihl as u8 to avoid unaligned access on ia64
2073 */
2074 if (tx_flags & I40E_TX_FLAGS_IPV4)
2075 hlen = (hdr.network[0] & 0x0F) << 2;
2076 else if (protocol == htons(ETH_P_IPV6))
2077 hlen = sizeof(struct ipv6hdr);
2078 else
fd0a05ce 2079 return;
fd0a05ce 2080 } else {
89232c3b
ASJ
2081 hdr.network = skb_inner_network_header(skb);
2082 hlen = skb_inner_network_header_len(skb);
fd0a05ce
JB
2083 }
2084
89232c3b
ASJ
2085 /* Currently only IPv4/IPv6 with TCP is supported
2086 * Note: tx_flags gets modified to reflect inner protocols in
2087 * tx_enable_csum function if encap is enabled.
2088 */
2089 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
2090 (hdr.ipv4->protocol != IPPROTO_TCP))
2091 return;
2092 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
2093 (hdr.ipv6->nexthdr != IPPROTO_TCP))
2094 return;
2095
fd0a05ce
JB
2096 th = (struct tcphdr *)(hdr.network + hlen);
2097
55a5e60b
ASJ
2098 /* Due to lack of space, no more new filters can be programmed */
2099 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2100 return;
72b74869
ASJ
2101 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2102 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
52eb95ef
ASJ
2103 /* HW ATR eviction will take care of removing filters on FIN
2104 * and RST packets.
2105 */
2106 if (th->fin || th->rst)
2107 return;
2108 }
55a5e60b
ASJ
2109
2110 tx_ring->atr_count++;
2111
ce806783
ASJ
2112 /* sample on all syn/fin/rst packets or once every atr sample rate */
2113 if (!th->fin &&
2114 !th->syn &&
2115 !th->rst &&
2116 (tx_ring->atr_count < tx_ring->atr_sample_rate))
fd0a05ce
JB
2117 return;
2118
2119 tx_ring->atr_count = 0;
2120
2121 /* grab the next descriptor */
fc4ac67b
AD
2122 i = tx_ring->next_to_use;
2123 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2124
2125 i++;
2126 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
fd0a05ce
JB
2127
2128 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2129 I40E_TXD_FLTR_QW0_QINDEX_MASK;
2130 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
2131 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2132 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2133 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2134 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2135
2136 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2137
2138 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2139
ce806783 2140 dtype_cmd |= (th->fin || th->rst) ?
fd0a05ce
JB
2141 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2142 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2143 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2144 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2145
2146 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2147 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2148
2149 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2150 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2151
433c47de 2152 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
6a899024 2153 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
60ccd45c
ASJ
2154 dtype_cmd |=
2155 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2156 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2157 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2158 else
2159 dtype_cmd |=
2160 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2161 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2162 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
433c47de 2163
72b74869
ASJ
2164 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2165 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
52eb95ef
ASJ
2166 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2167
fd0a05ce 2168 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
99753ea6 2169 fdir_desc->rsvd = cpu_to_le32(0);
fd0a05ce 2170 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
99753ea6 2171 fdir_desc->fd_id = cpu_to_le32(0);
fd0a05ce
JB
2172}
2173
fd0a05ce
JB
2174/**
2175 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2176 * @skb: send buffer
2177 * @tx_ring: ring to send buffer on
2178 * @flags: the tx flags to be set
2179 *
2180 * Checks the skb and set up correspondingly several generic transmit flags
2181 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2182 *
2183 * Returns error code indicate the frame should be dropped upon error and the
2184 * otherwise returns 0 to indicate the flags has been set properly.
2185 **/
38e00438 2186#ifdef I40E_FCOE
3e587cf3 2187inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
fd0a05ce
JB
2188 struct i40e_ring *tx_ring,
2189 u32 *flags)
3e587cf3
JB
2190#else
2191static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2192 struct i40e_ring *tx_ring,
2193 u32 *flags)
38e00438 2194#endif
fd0a05ce
JB
2195{
2196 __be16 protocol = skb->protocol;
2197 u32 tx_flags = 0;
2198
31eaaccf
GR
2199 if (protocol == htons(ETH_P_8021Q) &&
2200 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2201 /* When HW VLAN acceleration is turned off by the user the
2202 * stack sets the protocol to 8021q so that the driver
2203 * can take any steps required to support the SW only
2204 * VLAN handling. In our case the driver doesn't need
2205 * to take any further steps so just set the protocol
2206 * to the encapsulated ethertype.
2207 */
2208 skb->protocol = vlan_get_protocol(skb);
2209 goto out;
2210 }
2211
fd0a05ce 2212 /* if we have a HW VLAN tag being added, default to the HW one */
df8a39de
JP
2213 if (skb_vlan_tag_present(skb)) {
2214 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
fd0a05ce
JB
2215 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2216 /* else if it is a SW VLAN, check the next protocol and store the tag */
0e2fe46c 2217 } else if (protocol == htons(ETH_P_8021Q)) {
fd0a05ce 2218 struct vlan_hdr *vhdr, _vhdr;
6995b36c 2219
fd0a05ce
JB
2220 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2221 if (!vhdr)
2222 return -EINVAL;
2223
2224 protocol = vhdr->h_vlan_encapsulated_proto;
2225 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2226 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2227 }
2228
d40d00b1
NP
2229 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2230 goto out;
2231
fd0a05ce 2232 /* Insert 802.1p priority into VLAN header */
38e00438
VD
2233 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2234 (skb->priority != TC_PRIO_CONTROL)) {
fd0a05ce
JB
2235 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2236 tx_flags |= (skb->priority & 0x7) <<
2237 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2238 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2239 struct vlan_ethhdr *vhdr;
dd225bc6
FR
2240 int rc;
2241
2242 rc = skb_cow_head(skb, 0);
2243 if (rc < 0)
2244 return rc;
fd0a05ce
JB
2245 vhdr = (struct vlan_ethhdr *)skb->data;
2246 vhdr->h_vlan_TCI = htons(tx_flags >>
2247 I40E_TX_FLAGS_VLAN_SHIFT);
2248 } else {
2249 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2250 }
2251 }
d40d00b1
NP
2252
2253out:
fd0a05ce
JB
2254 *flags = tx_flags;
2255 return 0;
2256}
2257
fd0a05ce
JB
2258/**
2259 * i40e_tso - set up the tso context descriptor
2260 * @tx_ring: ptr to the ring to send
2261 * @skb: ptr to the skb we're sending
fd0a05ce 2262 * @hdr_len: ptr to the size of the packet header
9c883bd3 2263 * @cd_type_cmd_tso_mss: Quad Word 1
fd0a05ce
JB
2264 *
2265 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2266 **/
2267static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
9c883bd3 2268 u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
fd0a05ce 2269{
03f9d6a5 2270 u64 cd_cmd, cd_tso_len, cd_mss;
c777019a
AD
2271 union {
2272 struct iphdr *v4;
2273 struct ipv6hdr *v6;
2274 unsigned char *hdr;
2275 } ip;
c49a7bc3
AD
2276 union {
2277 struct tcphdr *tcp;
2278 unsigned char *hdr;
2279 } l4;
2280 u32 paylen, l4_offset;
fd0a05ce 2281 int err;
fd0a05ce 2282
e9f6563d
SN
2283 if (skb->ip_summed != CHECKSUM_PARTIAL)
2284 return 0;
2285
fd0a05ce
JB
2286 if (!skb_is_gso(skb))
2287 return 0;
2288
dd225bc6
FR
2289 err = skb_cow_head(skb, 0);
2290 if (err < 0)
2291 return err;
fd0a05ce 2292
c777019a
AD
2293 ip.hdr = skb_network_header(skb);
2294 l4.hdr = skb_transport_header(skb);
df23075f 2295
c777019a
AD
2296 /* initialize outer IP header fields */
2297 if (ip.v4->version == 4) {
2298 ip.v4->tot_len = 0;
2299 ip.v4->check = 0;
c49a7bc3 2300 } else {
c777019a
AD
2301 ip.v6->payload_len = 0;
2302 }
2303
2304 if (skb_shinfo(skb)->gso_type & (SKB_GSO_UDP_TUNNEL | SKB_GSO_GRE)) {
2305 /* reset pointers to inner headers */
2306 ip.hdr = skb_inner_network_header(skb);
2307 l4.hdr = skb_inner_transport_header(skb);
2308
2309 /* initialize inner IP header fields */
2310 if (ip.v4->version == 4) {
2311 ip.v4->tot_len = 0;
2312 ip.v4->check = 0;
2313 } else {
2314 ip.v6->payload_len = 0;
2315 }
fd0a05ce
JB
2316 }
2317
c49a7bc3
AD
2318 /* determine offset of inner transport header */
2319 l4_offset = l4.hdr - skb->data;
2320
2321 /* remove payload length from inner checksum */
2322 paylen = (__force u16)l4.tcp->check;
2323 paylen += ntohs(1) * (u16)~(skb->len - l4_offset);
2324 l4.tcp->check = ~csum_fold((__force __wsum)paylen);
2325
2326 /* compute length of segmentation header */
2327 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
fd0a05ce
JB
2328
2329 /* find the field values */
2330 cd_cmd = I40E_TX_CTX_DESC_TSO;
2331 cd_tso_len = skb->len - *hdr_len;
2332 cd_mss = skb_shinfo(skb)->gso_size;
03f9d6a5
AD
2333 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2334 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2335 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
fd0a05ce
JB
2336 return 1;
2337}
2338
beb0dff1
JK
2339/**
2340 * i40e_tsyn - set up the tsyn context descriptor
2341 * @tx_ring: ptr to the ring to send
2342 * @skb: ptr to the skb we're sending
2343 * @tx_flags: the collected send information
9c883bd3 2344 * @cd_type_cmd_tso_mss: Quad Word 1
beb0dff1
JK
2345 *
2346 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2347 **/
2348static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2349 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2350{
2351 struct i40e_pf *pf;
2352
2353 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2354 return 0;
2355
2356 /* Tx timestamps cannot be sampled when doing TSO */
2357 if (tx_flags & I40E_TX_FLAGS_TSO)
2358 return 0;
2359
2360 /* only timestamp the outbound packet if the user has requested it and
2361 * we are not already transmitting a packet to be timestamped
2362 */
2363 pf = i40e_netdev_to_pf(tx_ring->netdev);
22b4777d
JK
2364 if (!(pf->flags & I40E_FLAG_PTP))
2365 return 0;
2366
9ce34f02
JK
2367 if (pf->ptp_tx &&
2368 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
beb0dff1
JK
2369 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2370 pf->ptp_tx_skb = skb_get(skb);
2371 } else {
2372 return 0;
2373 }
2374
2375 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2376 I40E_TXD_CTX_QW1_CMD_SHIFT;
2377
beb0dff1
JK
2378 return 1;
2379}
2380
fd0a05ce
JB
2381/**
2382 * i40e_tx_enable_csum - Enable Tx checksum offloads
2383 * @skb: send buffer
89232c3b 2384 * @tx_flags: pointer to Tx flags currently set
fd0a05ce
JB
2385 * @td_cmd: Tx descriptor command bits to set
2386 * @td_offset: Tx descriptor header offsets to set
554f4544 2387 * @tx_ring: Tx descriptor ring
fd0a05ce
JB
2388 * @cd_tunneling: ptr to context desc bits
2389 **/
529f1f65
AD
2390static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2391 u32 *td_cmd, u32 *td_offset,
2392 struct i40e_ring *tx_ring,
2393 u32 *cd_tunneling)
fd0a05ce 2394{
b96b78f2
AD
2395 union {
2396 struct iphdr *v4;
2397 struct ipv6hdr *v6;
2398 unsigned char *hdr;
2399 } ip;
2400 union {
2401 struct tcphdr *tcp;
2402 struct udphdr *udp;
2403 unsigned char *hdr;
2404 } l4;
a3fd9d88 2405 unsigned char *exthdr;
475b4205 2406 u32 offset, cmd = 0, tunnel = 0;
a3fd9d88 2407 __be16 frag_off;
b96b78f2
AD
2408 u8 l4_proto = 0;
2409
529f1f65
AD
2410 if (skb->ip_summed != CHECKSUM_PARTIAL)
2411 return 0;
2412
b96b78f2
AD
2413 ip.hdr = skb_network_header(skb);
2414 l4.hdr = skb_transport_header(skb);
fd0a05ce 2415
475b4205
AD
2416 /* compute outer L2 header size */
2417 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2418
fd0a05ce 2419 if (skb->encapsulation) {
a0064728
AD
2420 /* define outer network header type */
2421 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
475b4205
AD
2422 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2423 I40E_TX_CTX_EXT_IP_IPV4 :
2424 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2425
a0064728
AD
2426 l4_proto = ip.v4->protocol;
2427 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
475b4205 2428 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
a3fd9d88
AD
2429
2430 exthdr = ip.hdr + sizeof(*ip.v6);
a0064728 2431 l4_proto = ip.v6->nexthdr;
a3fd9d88
AD
2432 if (l4.hdr != exthdr)
2433 ipv6_skip_exthdr(skb, exthdr - skb->data,
2434 &l4_proto, &frag_off);
a0064728
AD
2435 }
2436
475b4205
AD
2437 /* compute outer L3 header size */
2438 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2439 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2440
2441 /* switch IP header pointer from outer to inner header */
2442 ip.hdr = skb_inner_network_header(skb);
2443
a0064728
AD
2444 /* define outer transport */
2445 switch (l4_proto) {
45991204 2446 case IPPROTO_UDP:
475b4205 2447 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
6a899024 2448 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
45991204 2449 break;
c1d1791d 2450 case IPPROTO_GRE:
475b4205 2451 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
a0064728 2452 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
c1d1791d 2453 break;
45991204 2454 default:
529f1f65
AD
2455 if (*tx_flags & I40E_TX_FLAGS_TSO)
2456 return -1;
2457
2458 skb_checksum_help(skb);
2459 return 0;
45991204 2460 }
b96b78f2 2461
475b4205
AD
2462 /* compute tunnel header size */
2463 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2464 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2465
2466 /* record tunnel offload values */
2467 *cd_tunneling |= tunnel;
2468
b96b78f2 2469 /* switch L4 header pointer from outer to inner */
b96b78f2 2470 l4.hdr = skb_inner_transport_header(skb);
a0064728 2471 l4_proto = 0;
fd0a05ce 2472
a0064728
AD
2473 /* reset type as we transition from outer to inner headers */
2474 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2475 if (ip.v4->version == 4)
2476 *tx_flags |= I40E_TX_FLAGS_IPV4;
2477 if (ip.v6->version == 6)
89232c3b 2478 *tx_flags |= I40E_TX_FLAGS_IPV6;
fd0a05ce
JB
2479 }
2480
2481 /* Enable IP checksum offloads */
89232c3b 2482 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
b96b78f2 2483 l4_proto = ip.v4->protocol;
fd0a05ce
JB
2484 /* the stack computes the IP header already, the only time we
2485 * need the hardware to recompute it is in the case of TSO.
2486 */
475b4205
AD
2487 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2488 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2489 I40E_TX_DESC_CMD_IIPT_IPV4;
89232c3b 2490 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
475b4205 2491 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
a3fd9d88
AD
2492
2493 exthdr = ip.hdr + sizeof(*ip.v6);
2494 l4_proto = ip.v6->nexthdr;
2495 if (l4.hdr != exthdr)
2496 ipv6_skip_exthdr(skb, exthdr - skb->data,
2497 &l4_proto, &frag_off);
fd0a05ce 2498 }
b96b78f2 2499
475b4205
AD
2500 /* compute inner L3 header size */
2501 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
fd0a05ce
JB
2502
2503 /* Enable L4 checksum offloads */
b96b78f2 2504 switch (l4_proto) {
fd0a05ce
JB
2505 case IPPROTO_TCP:
2506 /* enable checksum offloads */
475b4205
AD
2507 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2508 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
fd0a05ce
JB
2509 break;
2510 case IPPROTO_SCTP:
2511 /* enable SCTP checksum offload */
475b4205
AD
2512 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2513 offset |= (sizeof(struct sctphdr) >> 2) <<
2514 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
fd0a05ce
JB
2515 break;
2516 case IPPROTO_UDP:
2517 /* enable UDP checksum offload */
475b4205
AD
2518 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2519 offset |= (sizeof(struct udphdr) >> 2) <<
2520 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
fd0a05ce
JB
2521 break;
2522 default:
529f1f65
AD
2523 if (*tx_flags & I40E_TX_FLAGS_TSO)
2524 return -1;
2525 skb_checksum_help(skb);
2526 return 0;
fd0a05ce 2527 }
475b4205
AD
2528
2529 *td_cmd |= cmd;
2530 *td_offset |= offset;
529f1f65
AD
2531
2532 return 1;
fd0a05ce
JB
2533}
2534
2535/**
2536 * i40e_create_tx_ctx Build the Tx context descriptor
2537 * @tx_ring: ring to create the descriptor on
2538 * @cd_type_cmd_tso_mss: Quad Word 1
2539 * @cd_tunneling: Quad Word 0 - bits 0-31
2540 * @cd_l2tag2: Quad Word 0 - bits 32-63
2541 **/
2542static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2543 const u64 cd_type_cmd_tso_mss,
2544 const u32 cd_tunneling, const u32 cd_l2tag2)
2545{
2546 struct i40e_tx_context_desc *context_desc;
fc4ac67b 2547 int i = tx_ring->next_to_use;
fd0a05ce 2548
ff40dd5d
JB
2549 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2550 !cd_tunneling && !cd_l2tag2)
fd0a05ce
JB
2551 return;
2552
2553 /* grab the next descriptor */
fc4ac67b
AD
2554 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2555
2556 i++;
2557 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
fd0a05ce
JB
2558
2559 /* cpu_to_le32 and assign to struct fields */
2560 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2561 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
3efbbb20 2562 context_desc->rsvd = cpu_to_le16(0);
fd0a05ce
JB
2563 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2564}
2565
4567dc10
ED
2566/**
2567 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2568 * @tx_ring: the ring to be checked
2569 * @size: the size buffer we want to assure is available
2570 *
2571 * Returns -EBUSY if a stop is needed, else 0
2572 **/
2573static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2574{
2575 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2576 /* Memory barrier before checking head and tail */
2577 smp_mb();
2578
2579 /* Check again in a case another CPU has just made room available. */
2580 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2581 return -EBUSY;
2582
2583 /* A reprieve! - use start_queue because it doesn't call schedule */
2584 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2585 ++tx_ring->tx_stats.restart_queue;
2586 return 0;
2587}
2588
2589/**
2590 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2591 * @tx_ring: the ring to be checked
2592 * @size: the size buffer we want to assure is available
2593 *
2594 * Returns 0 if stop is not needed
2595 **/
2596#ifdef I40E_FCOE
3e587cf3 2597inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
4567dc10 2598#else
3e587cf3 2599static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
4567dc10
ED
2600#endif
2601{
2602 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2603 return 0;
2604 return __i40e_maybe_stop_tx(tx_ring, size);
2605}
2606
71da6197
AS
2607/**
2608 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2609 * @skb: send buffer
2610 * @tx_flags: collected send information
71da6197
AS
2611 *
2612 * Note: Our HW can't scatter-gather more than 8 fragments to build
2613 * a packet on the wire and so we need to figure out the cases where we
2614 * need to linearize the skb.
2615 **/
30520831 2616static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
71da6197
AS
2617{
2618 struct skb_frag_struct *frag;
2619 bool linearize = false;
2620 unsigned int size = 0;
2621 u16 num_frags;
2622 u16 gso_segs;
2623
2624 num_frags = skb_shinfo(skb)->nr_frags;
2625 gso_segs = skb_shinfo(skb)->gso_segs;
2626
2627 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
30520831 2628 u16 j = 0;
71da6197
AS
2629
2630 if (num_frags < (I40E_MAX_BUFFER_TXD))
2631 goto linearize_chk_done;
2632 /* try the simple math, if we have too many frags per segment */
2633 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2634 I40E_MAX_BUFFER_TXD) {
2635 linearize = true;
2636 goto linearize_chk_done;
2637 }
2638 frag = &skb_shinfo(skb)->frags[0];
71da6197
AS
2639 /* we might still have more fragments per segment */
2640 do {
2641 size += skb_frag_size(frag);
2642 frag++; j++;
30520831
ASJ
2643 if ((size >= skb_shinfo(skb)->gso_size) &&
2644 (j < I40E_MAX_BUFFER_TXD)) {
2645 size = (size % skb_shinfo(skb)->gso_size);
2646 j = (size) ? 1 : 0;
2647 }
71da6197 2648 if (j == I40E_MAX_BUFFER_TXD) {
30520831
ASJ
2649 linearize = true;
2650 break;
71da6197
AS
2651 }
2652 num_frags--;
2653 } while (num_frags);
2654 } else {
2655 if (num_frags >= I40E_MAX_BUFFER_TXD)
2656 linearize = true;
2657 }
2658
2659linearize_chk_done:
2660 return linearize;
2661}
2662
fd0a05ce
JB
2663/**
2664 * i40e_tx_map - Build the Tx descriptor
2665 * @tx_ring: ring to send buffer on
2666 * @skb: send buffer
2667 * @first: first buffer info buffer to use
2668 * @tx_flags: collected send information
2669 * @hdr_len: size of the packet header
2670 * @td_cmd: the command field in the descriptor
2671 * @td_offset: offset for checksum or crc
2672 **/
38e00438 2673#ifdef I40E_FCOE
3e587cf3 2674inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
fd0a05ce
JB
2675 struct i40e_tx_buffer *first, u32 tx_flags,
2676 const u8 hdr_len, u32 td_cmd, u32 td_offset)
3e587cf3
JB
2677#else
2678static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2679 struct i40e_tx_buffer *first, u32 tx_flags,
2680 const u8 hdr_len, u32 td_cmd, u32 td_offset)
38e00438 2681#endif
fd0a05ce 2682{
fd0a05ce
JB
2683 unsigned int data_len = skb->data_len;
2684 unsigned int size = skb_headlen(skb);
a5e9c572 2685 struct skb_frag_struct *frag;
fd0a05ce
JB
2686 struct i40e_tx_buffer *tx_bi;
2687 struct i40e_tx_desc *tx_desc;
a5e9c572 2688 u16 i = tx_ring->next_to_use;
fd0a05ce
JB
2689 u32 td_tag = 0;
2690 dma_addr_t dma;
2691 u16 gso_segs;
58044743
AS
2692 u16 desc_count = 0;
2693 bool tail_bump = true;
2694 bool do_rs = false;
fd0a05ce 2695
fd0a05ce
JB
2696 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2697 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2698 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2699 I40E_TX_FLAGS_VLAN_SHIFT;
2700 }
2701
a5e9c572
AD
2702 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2703 gso_segs = skb_shinfo(skb)->gso_segs;
2704 else
2705 gso_segs = 1;
2706
2707 /* multiply data chunks by size of headers */
2708 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2709 first->gso_segs = gso_segs;
2710 first->skb = skb;
2711 first->tx_flags = tx_flags;
2712
2713 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2714
fd0a05ce 2715 tx_desc = I40E_TX_DESC(tx_ring, i);
a5e9c572
AD
2716 tx_bi = first;
2717
2718 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2719 if (dma_mapping_error(tx_ring->dev, dma))
2720 goto dma_error;
2721
2722 /* record length, and DMA address */
2723 dma_unmap_len_set(tx_bi, len, size);
2724 dma_unmap_addr_set(tx_bi, dma, dma);
2725
2726 tx_desc->buffer_addr = cpu_to_le64(dma);
2727
2728 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
fd0a05ce
JB
2729 tx_desc->cmd_type_offset_bsz =
2730 build_ctob(td_cmd, td_offset,
2731 I40E_MAX_DATA_PER_TXD, td_tag);
2732
fd0a05ce
JB
2733 tx_desc++;
2734 i++;
58044743
AS
2735 desc_count++;
2736
fd0a05ce
JB
2737 if (i == tx_ring->count) {
2738 tx_desc = I40E_TX_DESC(tx_ring, 0);
2739 i = 0;
2740 }
fd0a05ce 2741
a5e9c572
AD
2742 dma += I40E_MAX_DATA_PER_TXD;
2743 size -= I40E_MAX_DATA_PER_TXD;
fd0a05ce 2744
a5e9c572
AD
2745 tx_desc->buffer_addr = cpu_to_le64(dma);
2746 }
fd0a05ce
JB
2747
2748 if (likely(!data_len))
2749 break;
2750
a5e9c572
AD
2751 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2752 size, td_tag);
fd0a05ce
JB
2753
2754 tx_desc++;
2755 i++;
58044743
AS
2756 desc_count++;
2757
fd0a05ce
JB
2758 if (i == tx_ring->count) {
2759 tx_desc = I40E_TX_DESC(tx_ring, 0);
2760 i = 0;
2761 }
2762
a5e9c572
AD
2763 size = skb_frag_size(frag);
2764 data_len -= size;
fd0a05ce 2765
a5e9c572
AD
2766 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2767 DMA_TO_DEVICE);
fd0a05ce 2768
a5e9c572
AD
2769 tx_bi = &tx_ring->tx_bi[i];
2770 }
fd0a05ce 2771
a5e9c572
AD
2772 /* set next_to_watch value indicating a packet is present */
2773 first->next_to_watch = tx_desc;
2774
2775 i++;
2776 if (i == tx_ring->count)
2777 i = 0;
2778
2779 tx_ring->next_to_use = i;
2780
58044743
AS
2781 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2782 tx_ring->queue_index),
2783 first->bytecount);
4567dc10 2784 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
58044743
AS
2785
2786 /* Algorithm to optimize tail and RS bit setting:
2787 * if xmit_more is supported
2788 * if xmit_more is true
2789 * do not update tail and do not mark RS bit.
2790 * if xmit_more is false and last xmit_more was false
2791 * if every packet spanned less than 4 desc
2792 * then set RS bit on 4th packet and update tail
2793 * on every packet
2794 * else
2795 * update tail and set RS bit on every packet.
2796 * if xmit_more is false and last_xmit_more was true
2797 * update tail and set RS bit.
2798 *
2799 * Optimization: wmb to be issued only in case of tail update.
2800 * Also optimize the Descriptor WB path for RS bit with the same
2801 * algorithm.
2802 *
2803 * Note: If there are less than 4 packets
2804 * pending and interrupts were disabled the service task will
2805 * trigger a force WB.
2806 */
2807 if (skb->xmit_more &&
2808 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2809 tx_ring->queue_index))) {
2810 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2811 tail_bump = false;
2812 } else if (!skb->xmit_more &&
2813 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2814 tx_ring->queue_index)) &&
2815 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2816 (tx_ring->packet_stride < WB_STRIDE) &&
2817 (desc_count < WB_STRIDE)) {
2818 tx_ring->packet_stride++;
2819 } else {
2820 tx_ring->packet_stride = 0;
2821 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2822 do_rs = true;
2823 }
2824 if (do_rs)
2825 tx_ring->packet_stride = 0;
2826
2827 tx_desc->cmd_type_offset_bsz =
2828 build_ctob(td_cmd, td_offset, size, td_tag) |
2829 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2830 I40E_TX_DESC_CMD_EOP) <<
2831 I40E_TXD_QW1_CMD_SHIFT);
2832
a5e9c572 2833 /* notify HW of packet */
58044743 2834 if (!tail_bump)
489ce7a4 2835 prefetchw(tx_desc + 1);
a5e9c572 2836
58044743
AS
2837 if (tail_bump) {
2838 /* Force memory writes to complete before letting h/w
2839 * know there are new descriptors to fetch. (Only
2840 * applicable for weak-ordered memory model archs,
2841 * such as IA-64).
2842 */
2843 wmb();
2844 writel(i, tx_ring->tail);
2845 }
2846
fd0a05ce
JB
2847 return;
2848
2849dma_error:
a5e9c572 2850 dev_info(tx_ring->dev, "TX DMA map failed\n");
fd0a05ce
JB
2851
2852 /* clear dma mappings for failed tx_bi map */
2853 for (;;) {
2854 tx_bi = &tx_ring->tx_bi[i];
a5e9c572 2855 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
fd0a05ce
JB
2856 if (tx_bi == first)
2857 break;
2858 if (i == 0)
2859 i = tx_ring->count;
2860 i--;
2861 }
2862
fd0a05ce
JB
2863 tx_ring->next_to_use = i;
2864}
2865
fd0a05ce
JB
2866/**
2867 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2868 * @skb: send buffer
2869 * @tx_ring: ring to send buffer on
2870 *
2871 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2872 * there is not enough descriptors available in this ring since we need at least
2873 * one descriptor.
2874 **/
38e00438 2875#ifdef I40E_FCOE
3e587cf3 2876inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
fd0a05ce 2877 struct i40e_ring *tx_ring)
3e587cf3
JB
2878#else
2879static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2880 struct i40e_ring *tx_ring)
38e00438 2881#endif
fd0a05ce 2882{
fd0a05ce 2883 unsigned int f;
fd0a05ce
JB
2884 int count = 0;
2885
2886 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2887 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
be560521 2888 * + 4 desc gap to avoid the cache line where head is,
fd0a05ce
JB
2889 * + 1 desc for context descriptor,
2890 * otherwise try next time
2891 */
fd0a05ce
JB
2892 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2893 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
980093eb 2894
fd0a05ce 2895 count += TXD_USE_COUNT(skb_headlen(skb));
be560521 2896 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
fd0a05ce
JB
2897 tx_ring->tx_stats.tx_busy++;
2898 return 0;
2899 }
2900 return count;
2901}
2902
2903/**
2904 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2905 * @skb: send buffer
2906 * @tx_ring: ring to send buffer on
2907 *
2908 * Returns NETDEV_TX_OK if sent, else an error code
2909 **/
2910static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2911 struct i40e_ring *tx_ring)
2912{
2913 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2914 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2915 struct i40e_tx_buffer *first;
2916 u32 td_offset = 0;
2917 u32 tx_flags = 0;
2918 __be16 protocol;
2919 u32 td_cmd = 0;
2920 u8 hdr_len = 0;
beb0dff1 2921 int tsyn;
fd0a05ce 2922 int tso;
6995b36c 2923
b74118f0
JB
2924 /* prefetch the data, we'll need it later */
2925 prefetch(skb->data);
2926
fd0a05ce
JB
2927 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2928 return NETDEV_TX_BUSY;
2929
2930 /* prepare the xmit flags */
2931 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2932 goto out_drop;
2933
2934 /* obtain protocol of skb */
3d34dd03 2935 protocol = vlan_get_protocol(skb);
fd0a05ce
JB
2936
2937 /* record the location of the first descriptor for this packet */
2938 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2939
2940 /* setup IPv4/IPv6 offloads */
0e2fe46c 2941 if (protocol == htons(ETH_P_IP))
fd0a05ce 2942 tx_flags |= I40E_TX_FLAGS_IPV4;
0e2fe46c 2943 else if (protocol == htons(ETH_P_IPV6))
fd0a05ce
JB
2944 tx_flags |= I40E_TX_FLAGS_IPV6;
2945
9c883bd3 2946 tso = i40e_tso(tx_ring, skb, &hdr_len, &cd_type_cmd_tso_mss);
fd0a05ce
JB
2947
2948 if (tso < 0)
2949 goto out_drop;
2950 else if (tso)
2951 tx_flags |= I40E_TX_FLAGS_TSO;
2952
beb0dff1
JK
2953 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2954
2955 if (tsyn)
2956 tx_flags |= I40E_TX_FLAGS_TSYN;
2957
2fc3d715 2958 if (i40e_chk_linearize(skb, tx_flags)) {
71da6197
AS
2959 if (skb_linearize(skb))
2960 goto out_drop;
2fc3d715
ASJ
2961 tx_ring->tx_stats.tx_linearize++;
2962 }
259afec7
JK
2963 skb_tx_timestamp(skb);
2964
b1941306
AD
2965 /* always enable CRC insertion offload */
2966 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2967
fd0a05ce 2968 /* Always offload the checksum, since it's in the data descriptor */
529f1f65
AD
2969 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2970 tx_ring, &cd_tunneling);
2971 if (tso < 0)
2972 goto out_drop;
fd0a05ce
JB
2973
2974 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2975 cd_tunneling, cd_l2tag2);
2976
2977 /* Add Flow Director ATR if it's enabled.
2978 *
2979 * NOTE: this must always be directly before the data descriptor.
2980 */
2981 i40e_atr(tx_ring, skb, tx_flags, protocol);
2982
2983 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2984 td_cmd, td_offset);
2985
fd0a05ce
JB
2986 return NETDEV_TX_OK;
2987
2988out_drop:
2989 dev_kfree_skb_any(skb);
2990 return NETDEV_TX_OK;
2991}
2992
2993/**
2994 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2995 * @skb: send buffer
2996 * @netdev: network interface device structure
2997 *
2998 * Returns NETDEV_TX_OK if sent, else an error code
2999 **/
3000netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3001{
3002 struct i40e_netdev_priv *np = netdev_priv(netdev);
3003 struct i40e_vsi *vsi = np->vsi;
9f65e15b 3004 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
fd0a05ce
JB
3005
3006 /* hardware can't handle really short frames, hardware padding works
3007 * beyond this point
3008 */
a94d9e22
AD
3009 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3010 return NETDEV_TX_OK;
fd0a05ce
JB
3011
3012 return i40e_xmit_frame_ring(skb, tx_ring);
3013}