igb: bump version of igb to 5.2.18
[linux-block.git] / drivers / net / ethernet / intel / e1000e / netdev.c
CommitLineData
e78b80b1 1/* Intel PRO/1000 Linux driver
529498cd 2 * Copyright(c) 1999 - 2015 Intel Corporation.
e78b80b1
DE
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
bc7f75fa 21
8544b9f7
BA
22#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
bc7f75fa
AK
24#include <linux/module.h>
25#include <linux/types.h>
26#include <linux/init.h>
27#include <linux/pci.h>
28#include <linux/vmalloc.h>
29#include <linux/pagemap.h>
30#include <linux/delay.h>
31#include <linux/netdevice.h>
9fb7a5f7 32#include <linux/interrupt.h>
bc7f75fa
AK
33#include <linux/tcp.h>
34#include <linux/ipv6.h>
5a0e3ad6 35#include <linux/slab.h>
bc7f75fa
AK
36#include <net/checksum.h>
37#include <net/ip6_checksum.h>
bc7f75fa
AK
38#include <linux/ethtool.h>
39#include <linux/if_vlan.h>
40#include <linux/cpu.h>
41#include <linux/smp.h>
e8db0be1 42#include <linux/pm_qos.h>
23606cf5 43#include <linux/pm_runtime.h>
111b9dc5 44#include <linux/aer.h>
70c71606 45#include <linux/prefetch.h>
bc7f75fa
AK
46
47#include "e1000.h"
48
b3ccf267 49#define DRV_EXTRAVERSION "-k"
c14c643b 50
529498cd 51#define DRV_VERSION "3.2.5" DRV_EXTRAVERSION
bc7f75fa
AK
52char e1000e_driver_name[] = "e1000e";
53const char e1000e_driver_version[] = DRV_VERSION;
54
b3f4d599 55#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
56static int debug = -1;
57module_param(debug, int, 0);
58MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
59
bc7f75fa
AK
60static const struct e1000_info *e1000_info_tbl[] = {
61 [board_82571] = &e1000_82571_info,
62 [board_82572] = &e1000_82572_info,
63 [board_82573] = &e1000_82573_info,
4662e82b 64 [board_82574] = &e1000_82574_info,
8c81c9c3 65 [board_82583] = &e1000_82583_info,
bc7f75fa
AK
66 [board_80003es2lan] = &e1000_es2_info,
67 [board_ich8lan] = &e1000_ich8_info,
68 [board_ich9lan] = &e1000_ich9_info,
f4187b56 69 [board_ich10lan] = &e1000_ich10_info,
a4f58f54 70 [board_pchlan] = &e1000_pch_info,
d3738bb8 71 [board_pch2lan] = &e1000_pch2_info,
2fbe4526 72 [board_pch_lpt] = &e1000_pch_lpt_info,
79849ebc 73 [board_pch_spt] = &e1000_pch_spt_info,
bc7f75fa
AK
74};
75
84f4ee90
TI
76struct e1000_reg_info {
77 u32 ofs;
78 char *name;
79};
80
84f4ee90 81static const struct e1000_reg_info e1000_reg_info_tbl[] = {
84f4ee90
TI
82 /* General Registers */
83 {E1000_CTRL, "CTRL"},
84 {E1000_STATUS, "STATUS"},
85 {E1000_CTRL_EXT, "CTRL_EXT"},
86
87 /* Interrupt Registers */
88 {E1000_ICR, "ICR"},
89
af667a29 90 /* Rx Registers */
84f4ee90 91 {E1000_RCTL, "RCTL"},
1e36052e
BA
92 {E1000_RDLEN(0), "RDLEN"},
93 {E1000_RDH(0), "RDH"},
94 {E1000_RDT(0), "RDT"},
84f4ee90
TI
95 {E1000_RDTR, "RDTR"},
96 {E1000_RXDCTL(0), "RXDCTL"},
97 {E1000_ERT, "ERT"},
1e36052e
BA
98 {E1000_RDBAL(0), "RDBAL"},
99 {E1000_RDBAH(0), "RDBAH"},
84f4ee90
TI
100 {E1000_RDFH, "RDFH"},
101 {E1000_RDFT, "RDFT"},
102 {E1000_RDFHS, "RDFHS"},
103 {E1000_RDFTS, "RDFTS"},
104 {E1000_RDFPC, "RDFPC"},
105
af667a29 106 /* Tx Registers */
84f4ee90 107 {E1000_TCTL, "TCTL"},
1e36052e
BA
108 {E1000_TDBAL(0), "TDBAL"},
109 {E1000_TDBAH(0), "TDBAH"},
110 {E1000_TDLEN(0), "TDLEN"},
111 {E1000_TDH(0), "TDH"},
112 {E1000_TDT(0), "TDT"},
84f4ee90
TI
113 {E1000_TIDV, "TIDV"},
114 {E1000_TXDCTL(0), "TXDCTL"},
115 {E1000_TADV, "TADV"},
116 {E1000_TARC(0), "TARC"},
117 {E1000_TDFH, "TDFH"},
118 {E1000_TDFT, "TDFT"},
119 {E1000_TDFHS, "TDFHS"},
120 {E1000_TDFTS, "TDFTS"},
121 {E1000_TDFPC, "TDFPC"},
122
123 /* List Terminator */
f36bb6ca 124 {0, NULL}
84f4ee90
TI
125};
126
c6f3148c
AK
127/**
128 * __ew32_prepare - prepare to write to MAC CSR register on certain parts
129 * @hw: pointer to the HW structure
130 *
131 * When updating the MAC CSR registers, the Manageability Engine (ME) could
132 * be accessing the registers at the same time. Normally, this is handled in
133 * h/w by an arbiter but on some parts there is a bug that acknowledges Host
134 * accesses later than it should which could result in the register to have
135 * an incorrect value. Workaround this by checking the FWSM register which
136 * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
137 * and try again a number of times.
138 **/
139s32 __ew32_prepare(struct e1000_hw *hw)
140{
141 s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;
142
143 while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
144 udelay(50);
145
146 return i;
147}
148
149void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
150{
151 if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
152 __ew32_prepare(hw);
153
154 writel(val, hw->hw_addr + reg);
155}
156
e921eb1a 157/**
84f4ee90 158 * e1000_regdump - register printout routine
e921eb1a
BA
159 * @hw: pointer to the HW structure
160 * @reginfo: pointer to the register info table
161 **/
84f4ee90
TI
162static void e1000_regdump(struct e1000_hw *hw, struct e1000_reg_info *reginfo)
163{
164 int n = 0;
165 char rname[16];
166 u32 regs[8];
167
168 switch (reginfo->ofs) {
169 case E1000_RXDCTL(0):
170 for (n = 0; n < 2; n++)
171 regs[n] = __er32(hw, E1000_RXDCTL(n));
172 break;
173 case E1000_TXDCTL(0):
174 for (n = 0; n < 2; n++)
175 regs[n] = __er32(hw, E1000_TXDCTL(n));
176 break;
177 case E1000_TARC(0):
178 for (n = 0; n < 2; n++)
179 regs[n] = __er32(hw, E1000_TARC(n));
180 break;
181 default:
ef456f85
JK
182 pr_info("%-15s %08x\n",
183 reginfo->name, __er32(hw, reginfo->ofs));
84f4ee90
TI
184 return;
185 }
186
187 snprintf(rname, 16, "%s%s", reginfo->name, "[0-1]");
ef456f85 188 pr_info("%-15s %08x %08x\n", rname, regs[0], regs[1]);
84f4ee90
TI
189}
190
f0c5dadf
ET
191static void e1000e_dump_ps_pages(struct e1000_adapter *adapter,
192 struct e1000_buffer *bi)
193{
194 int i;
195 struct e1000_ps_page *ps_page;
196
197 for (i = 0; i < adapter->rx_ps_pages; i++) {
198 ps_page = &bi->ps_pages[i];
199
200 if (ps_page->page) {
201 pr_info("packet dump for ps_page %d:\n", i);
202 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
203 16, 1, page_address(ps_page->page),
204 PAGE_SIZE, true);
205 }
206 }
207}
208
e921eb1a 209/**
af667a29 210 * e1000e_dump - Print registers, Tx-ring and Rx-ring
e921eb1a
BA
211 * @adapter: board private structure
212 **/
84f4ee90
TI
213static void e1000e_dump(struct e1000_adapter *adapter)
214{
215 struct net_device *netdev = adapter->netdev;
216 struct e1000_hw *hw = &adapter->hw;
217 struct e1000_reg_info *reginfo;
218 struct e1000_ring *tx_ring = adapter->tx_ring;
219 struct e1000_tx_desc *tx_desc;
af667a29 220 struct my_u0 {
e885d762
BA
221 __le64 a;
222 __le64 b;
af667a29 223 } *u0;
84f4ee90
TI
224 struct e1000_buffer *buffer_info;
225 struct e1000_ring *rx_ring = adapter->rx_ring;
226 union e1000_rx_desc_packet_split *rx_desc_ps;
5f450212 227 union e1000_rx_desc_extended *rx_desc;
af667a29 228 struct my_u1 {
e885d762
BA
229 __le64 a;
230 __le64 b;
231 __le64 c;
232 __le64 d;
af667a29 233 } *u1;
84f4ee90
TI
234 u32 staterr;
235 int i = 0;
236
237 if (!netif_msg_hw(adapter))
238 return;
239
240 /* Print netdevice Info */
241 if (netdev) {
242 dev_info(&adapter->pdev->dev, "Net device Info\n");
ef456f85 243 pr_info("Device Name state trans_start last_rx\n");
e5fe2541
BA
244 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
245 netdev->state, netdev->trans_start, netdev->last_rx);
84f4ee90
TI
246 }
247
248 /* Print Registers */
249 dev_info(&adapter->pdev->dev, "Register Dump\n");
ef456f85 250 pr_info(" Register Name Value\n");
84f4ee90
TI
251 for (reginfo = (struct e1000_reg_info *)e1000_reg_info_tbl;
252 reginfo->name; reginfo++) {
253 e1000_regdump(hw, reginfo);
254 }
255
af667a29 256 /* Print Tx Ring Summary */
84f4ee90 257 if (!netdev || !netif_running(netdev))
fe1e980f 258 return;
84f4ee90 259
af667a29 260 dev_info(&adapter->pdev->dev, "Tx Ring Summary\n");
ef456f85 261 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
84f4ee90 262 buffer_info = &tx_ring->buffer_info[tx_ring->next_to_clean];
ef456f85
JK
263 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
264 0, tx_ring->next_to_use, tx_ring->next_to_clean,
265 (unsigned long long)buffer_info->dma,
266 buffer_info->length,
267 buffer_info->next_to_watch,
268 (unsigned long long)buffer_info->time_stamp);
84f4ee90 269
af667a29 270 /* Print Tx Ring */
84f4ee90
TI
271 if (!netif_msg_tx_done(adapter))
272 goto rx_ring_summary;
273
af667a29 274 dev_info(&adapter->pdev->dev, "Tx Ring Dump\n");
84f4ee90
TI
275
276 /* Transmit Descriptor Formats - DEXT[29] is 0 (Legacy) or 1 (Extended)
277 *
278 * Legacy Transmit Descriptor
279 * +--------------------------------------------------------------+
280 * 0 | Buffer Address [63:0] (Reserved on Write Back) |
281 * +--------------------------------------------------------------+
282 * 8 | Special | CSS | Status | CMD | CSO | Length |
283 * +--------------------------------------------------------------+
284 * 63 48 47 36 35 32 31 24 23 16 15 0
285 *
286 * Extended Context Descriptor (DTYP=0x0) for TSO or checksum offload
287 * 63 48 47 40 39 32 31 16 15 8 7 0
288 * +----------------------------------------------------------------+
289 * 0 | TUCSE | TUCS0 | TUCSS | IPCSE | IPCS0 | IPCSS |
290 * +----------------------------------------------------------------+
291 * 8 | MSS | HDRLEN | RSV | STA | TUCMD | DTYP | PAYLEN |
292 * +----------------------------------------------------------------+
293 * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
294 *
295 * Extended Data Descriptor (DTYP=0x1)
296 * +----------------------------------------------------------------+
297 * 0 | Buffer Address [63:0] |
298 * +----------------------------------------------------------------+
299 * 8 | VLAN tag | POPTS | Rsvd | Status | Command | DTYP | DTALEN |
300 * +----------------------------------------------------------------+
301 * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
302 */
ef456f85
JK
303 pr_info("Tl[desc] [address 63:0 ] [SpeCssSCmCsLen] [bi->dma ] leng ntw timestamp bi->skb <-- Legacy format\n");
304 pr_info("Tc[desc] [Ce CoCsIpceCoS] [MssHlRSCm0Plen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Context format\n");
305 pr_info("Td[desc] [address 63:0 ] [VlaPoRSCm1Dlen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Data format\n");
84f4ee90 306 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
ef456f85 307 const char *next_desc;
84f4ee90
TI
308 tx_desc = E1000_TX_DESC(*tx_ring, i);
309 buffer_info = &tx_ring->buffer_info[i];
310 u0 = (struct my_u0 *)tx_desc;
84f4ee90 311 if (i == tx_ring->next_to_use && i == tx_ring->next_to_clean)
ef456f85 312 next_desc = " NTC/U";
84f4ee90 313 else if (i == tx_ring->next_to_use)
ef456f85 314 next_desc = " NTU";
84f4ee90 315 else if (i == tx_ring->next_to_clean)
ef456f85 316 next_desc = " NTC";
84f4ee90 317 else
ef456f85
JK
318 next_desc = "";
319 pr_info("T%c[0x%03X] %016llX %016llX %016llX %04X %3X %016llX %p%s\n",
320 (!(le64_to_cpu(u0->b) & (1 << 29)) ? 'l' :
321 ((le64_to_cpu(u0->b) & (1 << 20)) ? 'd' : 'c')),
322 i,
323 (unsigned long long)le64_to_cpu(u0->a),
324 (unsigned long long)le64_to_cpu(u0->b),
325 (unsigned long long)buffer_info->dma,
326 buffer_info->length, buffer_info->next_to_watch,
327 (unsigned long long)buffer_info->time_stamp,
328 buffer_info->skb, next_desc);
84f4ee90 329
f0c5dadf 330 if (netif_msg_pktdata(adapter) && buffer_info->skb)
84f4ee90 331 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
f0c5dadf
ET
332 16, 1, buffer_info->skb->data,
333 buffer_info->skb->len, true);
84f4ee90
TI
334 }
335
af667a29 336 /* Print Rx Ring Summary */
84f4ee90 337rx_ring_summary:
af667a29 338 dev_info(&adapter->pdev->dev, "Rx Ring Summary\n");
ef456f85
JK
339 pr_info("Queue [NTU] [NTC]\n");
340 pr_info(" %5d %5X %5X\n",
341 0, rx_ring->next_to_use, rx_ring->next_to_clean);
84f4ee90 342
af667a29 343 /* Print Rx Ring */
84f4ee90 344 if (!netif_msg_rx_status(adapter))
fe1e980f 345 return;
84f4ee90 346
af667a29 347 dev_info(&adapter->pdev->dev, "Rx Ring Dump\n");
84f4ee90
TI
348 switch (adapter->rx_ps_pages) {
349 case 1:
350 case 2:
351 case 3:
352 /* [Extended] Packet Split Receive Descriptor Format
353 *
354 * +-----------------------------------------------------+
355 * 0 | Buffer Address 0 [63:0] |
356 * +-----------------------------------------------------+
357 * 8 | Buffer Address 1 [63:0] |
358 * +-----------------------------------------------------+
359 * 16 | Buffer Address 2 [63:0] |
360 * +-----------------------------------------------------+
361 * 24 | Buffer Address 3 [63:0] |
362 * +-----------------------------------------------------+
363 */
ef456f85 364 pr_info("R [desc] [buffer 0 63:0 ] [buffer 1 63:0 ] [buffer 2 63:0 ] [buffer 3 63:0 ] [bi->dma ] [bi->skb] <-- Ext Pkt Split format\n");
84f4ee90
TI
365 /* [Extended] Receive Descriptor (Write-Back) Format
366 *
367 * 63 48 47 32 31 13 12 8 7 4 3 0
368 * +------------------------------------------------------+
369 * 0 | Packet | IP | Rsvd | MRQ | Rsvd | MRQ RSS |
370 * | Checksum | Ident | | Queue | | Type |
371 * +------------------------------------------------------+
372 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
373 * +------------------------------------------------------+
374 * 63 48 47 32 31 20 19 0
375 */
ef456f85 376 pr_info("RWB[desc] [ck ipid mrqhsh] [vl l0 ee es] [ l3 l2 l1 hs] [reserved ] ---------------- [bi->skb] <-- Ext Rx Write-Back format\n");
84f4ee90 377 for (i = 0; i < rx_ring->count; i++) {
ef456f85 378 const char *next_desc;
84f4ee90
TI
379 buffer_info = &rx_ring->buffer_info[i];
380 rx_desc_ps = E1000_RX_DESC_PS(*rx_ring, i);
381 u1 = (struct my_u1 *)rx_desc_ps;
382 staterr =
af667a29 383 le32_to_cpu(rx_desc_ps->wb.middle.status_error);
ef456f85
JK
384
385 if (i == rx_ring->next_to_use)
386 next_desc = " NTU";
387 else if (i == rx_ring->next_to_clean)
388 next_desc = " NTC";
389 else
390 next_desc = "";
391
84f4ee90
TI
392 if (staterr & E1000_RXD_STAT_DD) {
393 /* Descriptor Done */
ef456f85
JK
394 pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX ---------------- %p%s\n",
395 "RWB", i,
396 (unsigned long long)le64_to_cpu(u1->a),
397 (unsigned long long)le64_to_cpu(u1->b),
398 (unsigned long long)le64_to_cpu(u1->c),
399 (unsigned long long)le64_to_cpu(u1->d),
400 buffer_info->skb, next_desc);
84f4ee90 401 } else {
ef456f85
JK
402 pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX %016llX %p%s\n",
403 "R ", i,
404 (unsigned long long)le64_to_cpu(u1->a),
405 (unsigned long long)le64_to_cpu(u1->b),
406 (unsigned long long)le64_to_cpu(u1->c),
407 (unsigned long long)le64_to_cpu(u1->d),
408 (unsigned long long)buffer_info->dma,
409 buffer_info->skb, next_desc);
84f4ee90
TI
410
411 if (netif_msg_pktdata(adapter))
f0c5dadf
ET
412 e1000e_dump_ps_pages(adapter,
413 buffer_info);
84f4ee90 414 }
84f4ee90
TI
415 }
416 break;
417 default:
418 case 0:
5f450212 419 /* Extended Receive Descriptor (Read) Format
84f4ee90 420 *
5f450212
BA
421 * +-----------------------------------------------------+
422 * 0 | Buffer Address [63:0] |
423 * +-----------------------------------------------------+
424 * 8 | Reserved |
425 * +-----------------------------------------------------+
84f4ee90 426 */
ef456f85 427 pr_info("R [desc] [buf addr 63:0 ] [reserved 63:0 ] [bi->dma ] [bi->skb] <-- Ext (Read) format\n");
5f450212
BA
428 /* Extended Receive Descriptor (Write-Back) Format
429 *
430 * 63 48 47 32 31 24 23 4 3 0
431 * +------------------------------------------------------+
432 * | RSS Hash | | | |
433 * 0 +-------------------+ Rsvd | Reserved | MRQ RSS |
434 * | Packet | IP | | | Type |
435 * | Checksum | Ident | | | |
436 * +------------------------------------------------------+
437 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
438 * +------------------------------------------------------+
439 * 63 48 47 32 31 20 19 0
440 */
ef456f85 441 pr_info("RWB[desc] [cs ipid mrq] [vt ln xe xs] [bi->skb] <-- Ext (Write-Back) format\n");
5f450212
BA
442
443 for (i = 0; i < rx_ring->count; i++) {
ef456f85
JK
444 const char *next_desc;
445
84f4ee90 446 buffer_info = &rx_ring->buffer_info[i];
5f450212
BA
447 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
448 u1 = (struct my_u1 *)rx_desc;
449 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
ef456f85
JK
450
451 if (i == rx_ring->next_to_use)
452 next_desc = " NTU";
453 else if (i == rx_ring->next_to_clean)
454 next_desc = " NTC";
455 else
456 next_desc = "";
457
5f450212
BA
458 if (staterr & E1000_RXD_STAT_DD) {
459 /* Descriptor Done */
ef456f85
JK
460 pr_info("%s[0x%03X] %016llX %016llX ---------------- %p%s\n",
461 "RWB", i,
462 (unsigned long long)le64_to_cpu(u1->a),
463 (unsigned long long)le64_to_cpu(u1->b),
464 buffer_info->skb, next_desc);
5f450212 465 } else {
ef456f85
JK
466 pr_info("%s[0x%03X] %016llX %016llX %016llX %p%s\n",
467 "R ", i,
468 (unsigned long long)le64_to_cpu(u1->a),
469 (unsigned long long)le64_to_cpu(u1->b),
470 (unsigned long long)buffer_info->dma,
471 buffer_info->skb, next_desc);
5f450212 472
f0c5dadf
ET
473 if (netif_msg_pktdata(adapter) &&
474 buffer_info->skb)
5f450212
BA
475 print_hex_dump(KERN_INFO, "",
476 DUMP_PREFIX_ADDRESS, 16,
477 1,
f0c5dadf 478 buffer_info->skb->data,
5f450212
BA
479 adapter->rx_buffer_len,
480 true);
481 }
84f4ee90
TI
482 }
483 }
84f4ee90
TI
484}
485
bc7f75fa
AK
486/**
487 * e1000_desc_unused - calculate if we have unused descriptors
488 **/
489static int e1000_desc_unused(struct e1000_ring *ring)
490{
491 if (ring->next_to_clean > ring->next_to_use)
492 return ring->next_to_clean - ring->next_to_use - 1;
493
494 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
495}
496
b67e1913
BA
497/**
498 * e1000e_systim_to_hwtstamp - convert system time value to hw time stamp
499 * @adapter: board private structure
500 * @hwtstamps: time stamp structure to update
501 * @systim: unsigned 64bit system time value.
502 *
503 * Convert the system time value stored in the RX/TXSTMP registers into a
504 * hwtstamp which can be used by the upper level time stamping functions.
505 *
506 * The 'systim_lock' spinlock is used to protect the consistency of the
507 * system time value. This is needed because reading the 64 bit time
508 * value involves reading two 32 bit registers. The first read latches the
509 * value.
510 **/
511static void e1000e_systim_to_hwtstamp(struct e1000_adapter *adapter,
512 struct skb_shared_hwtstamps *hwtstamps,
513 u64 systim)
514{
515 u64 ns;
516 unsigned long flags;
517
518 spin_lock_irqsave(&adapter->systim_lock, flags);
519 ns = timecounter_cyc2time(&adapter->tc, systim);
520 spin_unlock_irqrestore(&adapter->systim_lock, flags);
521
522 memset(hwtstamps, 0, sizeof(*hwtstamps));
523 hwtstamps->hwtstamp = ns_to_ktime(ns);
524}
525
526/**
527 * e1000e_rx_hwtstamp - utility function which checks for Rx time stamp
528 * @adapter: board private structure
529 * @status: descriptor extended error and status field
530 * @skb: particular skb to include time stamp
531 *
532 * If the time stamp is valid, convert it into the timecounter ns value
533 * and store that result into the shhwtstamps structure which is passed
534 * up the network stack.
535 **/
536static void e1000e_rx_hwtstamp(struct e1000_adapter *adapter, u32 status,
537 struct sk_buff *skb)
538{
539 struct e1000_hw *hw = &adapter->hw;
540 u64 rxstmp;
541
542 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP) ||
543 !(status & E1000_RXDEXT_STATERR_TST) ||
544 !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID))
545 return;
546
547 /* The Rx time stamp registers contain the time stamp. No other
548 * received packet will be time stamped until the Rx time stamp
549 * registers are read. Because only one packet can be time stamped
550 * at a time, the register values must belong to this packet and
551 * therefore none of the other additional attributes need to be
552 * compared.
553 */
554 rxstmp = (u64)er32(RXSTMPL);
555 rxstmp |= (u64)er32(RXSTMPH) << 32;
556 e1000e_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), rxstmp);
557
558 adapter->flags2 &= ~FLAG2_CHECK_RX_HWTSTAMP;
559}
560
bc7f75fa 561/**
ad68076e 562 * e1000_receive_skb - helper function to handle Rx indications
bc7f75fa 563 * @adapter: board private structure
b67e1913 564 * @staterr: descriptor extended error and status field as written by hardware
bc7f75fa
AK
565 * @vlan: descriptor vlan field as written by hardware (no le/be conversion)
566 * @skb: pointer to sk_buff to be indicated to stack
567 **/
568static void e1000_receive_skb(struct e1000_adapter *adapter,
af667a29 569 struct net_device *netdev, struct sk_buff *skb,
b67e1913 570 u32 staterr, __le16 vlan)
bc7f75fa 571{
86d70e53 572 u16 tag = le16_to_cpu(vlan);
b67e1913
BA
573
574 e1000e_rx_hwtstamp(adapter, staterr, skb);
575
bc7f75fa
AK
576 skb->protocol = eth_type_trans(skb, netdev);
577
b67e1913 578 if (staterr & E1000_RXD_STAT_VP)
86a9bad3 579 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), tag);
86d70e53
JK
580
581 napi_gro_receive(&adapter->napi, skb);
bc7f75fa
AK
582}
583
584/**
af667a29 585 * e1000_rx_checksum - Receive Checksum Offload
afd12939
BA
586 * @adapter: board private structure
587 * @status_err: receive descriptor status and error fields
588 * @csum: receive descriptor csum field
589 * @sk_buff: socket buffer with received data
bc7f75fa
AK
590 **/
591static void e1000_rx_checksum(struct e1000_adapter *adapter, u32 status_err,
2e1706f2 592 struct sk_buff *skb)
bc7f75fa
AK
593{
594 u16 status = (u16)status_err;
595 u8 errors = (u8)(status_err >> 24);
bc8acf2c
ED
596
597 skb_checksum_none_assert(skb);
bc7f75fa 598
afd12939
BA
599 /* Rx checksum disabled */
600 if (!(adapter->netdev->features & NETIF_F_RXCSUM))
601 return;
602
bc7f75fa
AK
603 /* Ignore Checksum bit is set */
604 if (status & E1000_RXD_STAT_IXSM)
605 return;
afd12939 606
2e1706f2
BA
607 /* TCP/UDP checksum error bit or IP checksum error bit is set */
608 if (errors & (E1000_RXD_ERR_TCPE | E1000_RXD_ERR_IPE)) {
bc7f75fa
AK
609 /* let the stack verify checksum errors */
610 adapter->hw_csum_err++;
611 return;
612 }
613
614 /* TCP/UDP Checksum has not been calculated */
615 if (!(status & (E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS)))
616 return;
617
618 /* It must be a TCP or UDP packet with a valid checksum */
2e1706f2 619 skb->ip_summed = CHECKSUM_UNNECESSARY;
bc7f75fa
AK
620 adapter->hw_csum_good++;
621}
622
55aa6985 623static void e1000e_update_rdt_wa(struct e1000_ring *rx_ring, unsigned int i)
c6e7f51e 624{
55aa6985 625 struct e1000_adapter *adapter = rx_ring->adapter;
c6e7f51e 626 struct e1000_hw *hw = &adapter->hw;
bdc125f7
BA
627 s32 ret_val = __ew32_prepare(hw);
628
629 writel(i, rx_ring->tail);
c6e7f51e 630
bdc125f7 631 if (unlikely(!ret_val && (i != readl(rx_ring->tail)))) {
c6e7f51e 632 u32 rctl = er32(RCTL);
6cf08d1c 633
c6e7f51e
BA
634 ew32(RCTL, rctl & ~E1000_RCTL_EN);
635 e_err("ME firmware caused invalid RDT - resetting\n");
636 schedule_work(&adapter->reset_task);
637 }
638}
639
55aa6985 640static void e1000e_update_tdt_wa(struct e1000_ring *tx_ring, unsigned int i)
c6e7f51e 641{
55aa6985 642 struct e1000_adapter *adapter = tx_ring->adapter;
c6e7f51e 643 struct e1000_hw *hw = &adapter->hw;
bdc125f7 644 s32 ret_val = __ew32_prepare(hw);
c6e7f51e 645
bdc125f7
BA
646 writel(i, tx_ring->tail);
647
648 if (unlikely(!ret_val && (i != readl(tx_ring->tail)))) {
c6e7f51e 649 u32 tctl = er32(TCTL);
6cf08d1c 650
c6e7f51e
BA
651 ew32(TCTL, tctl & ~E1000_TCTL_EN);
652 e_err("ME firmware caused invalid TDT - resetting\n");
653 schedule_work(&adapter->reset_task);
654 }
655}
656
bc7f75fa 657/**
5f450212 658 * e1000_alloc_rx_buffers - Replace used receive buffers
55aa6985 659 * @rx_ring: Rx descriptor ring
bc7f75fa 660 **/
55aa6985 661static void e1000_alloc_rx_buffers(struct e1000_ring *rx_ring,
c2fed996 662 int cleaned_count, gfp_t gfp)
bc7f75fa 663{
55aa6985 664 struct e1000_adapter *adapter = rx_ring->adapter;
bc7f75fa
AK
665 struct net_device *netdev = adapter->netdev;
666 struct pci_dev *pdev = adapter->pdev;
5f450212 667 union e1000_rx_desc_extended *rx_desc;
bc7f75fa
AK
668 struct e1000_buffer *buffer_info;
669 struct sk_buff *skb;
670 unsigned int i;
89d71a66 671 unsigned int bufsz = adapter->rx_buffer_len;
bc7f75fa
AK
672
673 i = rx_ring->next_to_use;
674 buffer_info = &rx_ring->buffer_info[i];
675
676 while (cleaned_count--) {
677 skb = buffer_info->skb;
678 if (skb) {
679 skb_trim(skb, 0);
680 goto map_skb;
681 }
682
c2fed996 683 skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
bc7f75fa
AK
684 if (!skb) {
685 /* Better luck next round */
686 adapter->alloc_rx_buff_failed++;
687 break;
688 }
689
bc7f75fa
AK
690 buffer_info->skb = skb;
691map_skb:
0be3f55f 692 buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
bc7f75fa 693 adapter->rx_buffer_len,
0be3f55f
NN
694 DMA_FROM_DEVICE);
695 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
af667a29 696 dev_err(&pdev->dev, "Rx DMA map failed\n");
bc7f75fa
AK
697 adapter->rx_dma_failed++;
698 break;
699 }
700
5f450212
BA
701 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
702 rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
bc7f75fa 703
50849d79 704 if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
e921eb1a 705 /* Force memory writes to complete before letting h/w
50849d79
TH
706 * know there are new descriptors to fetch. (Only
707 * applicable for weak-ordered memory model archs,
708 * such as IA-64).
709 */
710 wmb();
c6e7f51e 711 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
55aa6985 712 e1000e_update_rdt_wa(rx_ring, i);
c6e7f51e 713 else
c5083cf6 714 writel(i, rx_ring->tail);
50849d79 715 }
bc7f75fa
AK
716 i++;
717 if (i == rx_ring->count)
718 i = 0;
719 buffer_info = &rx_ring->buffer_info[i];
720 }
721
50849d79 722 rx_ring->next_to_use = i;
bc7f75fa
AK
723}
724
725/**
726 * e1000_alloc_rx_buffers_ps - Replace used receive buffers; packet split
55aa6985 727 * @rx_ring: Rx descriptor ring
bc7f75fa 728 **/
55aa6985 729static void e1000_alloc_rx_buffers_ps(struct e1000_ring *rx_ring,
c2fed996 730 int cleaned_count, gfp_t gfp)
bc7f75fa 731{
55aa6985 732 struct e1000_adapter *adapter = rx_ring->adapter;
bc7f75fa
AK
733 struct net_device *netdev = adapter->netdev;
734 struct pci_dev *pdev = adapter->pdev;
735 union e1000_rx_desc_packet_split *rx_desc;
bc7f75fa
AK
736 struct e1000_buffer *buffer_info;
737 struct e1000_ps_page *ps_page;
738 struct sk_buff *skb;
739 unsigned int i, j;
740
741 i = rx_ring->next_to_use;
742 buffer_info = &rx_ring->buffer_info[i];
743
744 while (cleaned_count--) {
745 rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
746
747 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
47f44e40
AK
748 ps_page = &buffer_info->ps_pages[j];
749 if (j >= adapter->rx_ps_pages) {
750 /* all unused desc entries get hw null ptr */
af667a29
BA
751 rx_desc->read.buffer_addr[j + 1] =
752 ~cpu_to_le64(0);
47f44e40
AK
753 continue;
754 }
755 if (!ps_page->page) {
c2fed996 756 ps_page->page = alloc_page(gfp);
bc7f75fa 757 if (!ps_page->page) {
47f44e40
AK
758 adapter->alloc_rx_buff_failed++;
759 goto no_buffers;
760 }
0be3f55f
NN
761 ps_page->dma = dma_map_page(&pdev->dev,
762 ps_page->page,
763 0, PAGE_SIZE,
764 DMA_FROM_DEVICE);
765 if (dma_mapping_error(&pdev->dev,
766 ps_page->dma)) {
47f44e40 767 dev_err(&adapter->pdev->dev,
af667a29 768 "Rx DMA page map failed\n");
47f44e40
AK
769 adapter->rx_dma_failed++;
770 goto no_buffers;
bc7f75fa 771 }
bc7f75fa 772 }
e921eb1a 773 /* Refresh the desc even if buffer_addrs
47f44e40
AK
774 * didn't change because each write-back
775 * erases this info.
776 */
af667a29
BA
777 rx_desc->read.buffer_addr[j + 1] =
778 cpu_to_le64(ps_page->dma);
bc7f75fa
AK
779 }
780
e5fe2541 781 skb = __netdev_alloc_skb_ip_align(netdev, adapter->rx_ps_bsize0,
c2fed996 782 gfp);
bc7f75fa
AK
783
784 if (!skb) {
785 adapter->alloc_rx_buff_failed++;
786 break;
787 }
788
bc7f75fa 789 buffer_info->skb = skb;
0be3f55f 790 buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
bc7f75fa 791 adapter->rx_ps_bsize0,
0be3f55f
NN
792 DMA_FROM_DEVICE);
793 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
af667a29 794 dev_err(&pdev->dev, "Rx DMA map failed\n");
bc7f75fa
AK
795 adapter->rx_dma_failed++;
796 /* cleanup skb */
797 dev_kfree_skb_any(skb);
798 buffer_info->skb = NULL;
799 break;
800 }
801
802 rx_desc->read.buffer_addr[0] = cpu_to_le64(buffer_info->dma);
803
50849d79 804 if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
e921eb1a 805 /* Force memory writes to complete before letting h/w
50849d79
TH
806 * know there are new descriptors to fetch. (Only
807 * applicable for weak-ordered memory model archs,
808 * such as IA-64).
809 */
810 wmb();
c6e7f51e 811 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
55aa6985 812 e1000e_update_rdt_wa(rx_ring, i << 1);
c6e7f51e 813 else
c5083cf6 814 writel(i << 1, rx_ring->tail);
50849d79
TH
815 }
816
bc7f75fa
AK
817 i++;
818 if (i == rx_ring->count)
819 i = 0;
820 buffer_info = &rx_ring->buffer_info[i];
821 }
822
823no_buffers:
50849d79 824 rx_ring->next_to_use = i;
bc7f75fa
AK
825}
826
97ac8cae
BA
827/**
828 * e1000_alloc_jumbo_rx_buffers - Replace used jumbo receive buffers
55aa6985 829 * @rx_ring: Rx descriptor ring
97ac8cae
BA
830 * @cleaned_count: number of buffers to allocate this pass
831 **/
832
55aa6985 833static void e1000_alloc_jumbo_rx_buffers(struct e1000_ring *rx_ring,
c2fed996 834 int cleaned_count, gfp_t gfp)
97ac8cae 835{
55aa6985 836 struct e1000_adapter *adapter = rx_ring->adapter;
97ac8cae
BA
837 struct net_device *netdev = adapter->netdev;
838 struct pci_dev *pdev = adapter->pdev;
5f450212 839 union e1000_rx_desc_extended *rx_desc;
97ac8cae
BA
840 struct e1000_buffer *buffer_info;
841 struct sk_buff *skb;
842 unsigned int i;
2a2293b9 843 unsigned int bufsz = 256 - 16; /* for skb_reserve */
97ac8cae
BA
844
845 i = rx_ring->next_to_use;
846 buffer_info = &rx_ring->buffer_info[i];
847
848 while (cleaned_count--) {
849 skb = buffer_info->skb;
850 if (skb) {
851 skb_trim(skb, 0);
852 goto check_page;
853 }
854
c2fed996 855 skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
97ac8cae
BA
856 if (unlikely(!skb)) {
857 /* Better luck next round */
858 adapter->alloc_rx_buff_failed++;
859 break;
860 }
861
97ac8cae
BA
862 buffer_info->skb = skb;
863check_page:
864 /* allocate a new page if necessary */
865 if (!buffer_info->page) {
c2fed996 866 buffer_info->page = alloc_page(gfp);
97ac8cae
BA
867 if (unlikely(!buffer_info->page)) {
868 adapter->alloc_rx_buff_failed++;
869 break;
870 }
871 }
872
37287fae 873 if (!buffer_info->dma) {
0be3f55f 874 buffer_info->dma = dma_map_page(&pdev->dev,
f0ff4398
BA
875 buffer_info->page, 0,
876 PAGE_SIZE,
0be3f55f 877 DMA_FROM_DEVICE);
37287fae
CP
878 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
879 adapter->alloc_rx_buff_failed++;
880 break;
881 }
882 }
97ac8cae 883
5f450212
BA
884 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
885 rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
97ac8cae
BA
886
887 if (unlikely(++i == rx_ring->count))
888 i = 0;
889 buffer_info = &rx_ring->buffer_info[i];
890 }
891
892 if (likely(rx_ring->next_to_use != i)) {
893 rx_ring->next_to_use = i;
894 if (unlikely(i-- == 0))
895 i = (rx_ring->count - 1);
896
897 /* Force memory writes to complete before letting h/w
898 * know there are new descriptors to fetch. (Only
899 * applicable for weak-ordered memory model archs,
e921eb1a
BA
900 * such as IA-64).
901 */
97ac8cae 902 wmb();
c6e7f51e 903 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
55aa6985 904 e1000e_update_rdt_wa(rx_ring, i);
c6e7f51e 905 else
c5083cf6 906 writel(i, rx_ring->tail);
97ac8cae
BA
907 }
908}
909
70495a50
BA
910static inline void e1000_rx_hash(struct net_device *netdev, __le32 rss,
911 struct sk_buff *skb)
912{
913 if (netdev->features & NETIF_F_RXHASH)
e25909bc 914 skb_set_hash(skb, le32_to_cpu(rss), PKT_HASH_TYPE_L3);
70495a50
BA
915}
916
bc7f75fa 917/**
55aa6985
BA
918 * e1000_clean_rx_irq - Send received data up the network stack
919 * @rx_ring: Rx descriptor ring
bc7f75fa
AK
920 *
921 * the return value indicates whether actual cleaning was done, there
922 * is no guarantee that everything was cleaned
923 **/
55aa6985
BA
924static bool e1000_clean_rx_irq(struct e1000_ring *rx_ring, int *work_done,
925 int work_to_do)
bc7f75fa 926{
55aa6985 927 struct e1000_adapter *adapter = rx_ring->adapter;
bc7f75fa
AK
928 struct net_device *netdev = adapter->netdev;
929 struct pci_dev *pdev = adapter->pdev;
3bb99fe2 930 struct e1000_hw *hw = &adapter->hw;
5f450212 931 union e1000_rx_desc_extended *rx_desc, *next_rxd;
bc7f75fa 932 struct e1000_buffer *buffer_info, *next_buffer;
5f450212 933 u32 length, staterr;
bc7f75fa
AK
934 unsigned int i;
935 int cleaned_count = 0;
3db1cd5c 936 bool cleaned = false;
bc7f75fa
AK
937 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
938
939 i = rx_ring->next_to_clean;
5f450212
BA
940 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
941 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
bc7f75fa
AK
942 buffer_info = &rx_ring->buffer_info[i];
943
5f450212 944 while (staterr & E1000_RXD_STAT_DD) {
bc7f75fa 945 struct sk_buff *skb;
bc7f75fa
AK
946
947 if (*work_done >= work_to_do)
948 break;
949 (*work_done)++;
837a1dba 950 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
bc7f75fa 951
bc7f75fa
AK
952 skb = buffer_info->skb;
953 buffer_info->skb = NULL;
954
955 prefetch(skb->data - NET_IP_ALIGN);
956
957 i++;
958 if (i == rx_ring->count)
959 i = 0;
5f450212 960 next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
bc7f75fa
AK
961 prefetch(next_rxd);
962
963 next_buffer = &rx_ring->buffer_info[i];
964
3db1cd5c 965 cleaned = true;
bc7f75fa 966 cleaned_count++;
e5fe2541
BA
967 dma_unmap_single(&pdev->dev, buffer_info->dma,
968 adapter->rx_buffer_len, DMA_FROM_DEVICE);
bc7f75fa
AK
969 buffer_info->dma = 0;
970
5f450212 971 length = le16_to_cpu(rx_desc->wb.upper.length);
bc7f75fa 972
e921eb1a 973 /* !EOP means multiple descriptors were used to store a single
b94b5028
JB
974 * packet, if that's the case we need to toss it. In fact, we
975 * need to toss every packet with the EOP bit clear and the
976 * next frame that _does_ have the EOP bit set, as it is by
977 * definition only a frame fragment
978 */
5f450212 979 if (unlikely(!(staterr & E1000_RXD_STAT_EOP)))
b94b5028
JB
980 adapter->flags2 |= FLAG2_IS_DISCARDING;
981
982 if (adapter->flags2 & FLAG2_IS_DISCARDING) {
bc7f75fa 983 /* All receives must fit into a single buffer */
3bb99fe2 984 e_dbg("Receive packet consumed multiple buffers\n");
bc7f75fa
AK
985 /* recycle */
986 buffer_info->skb = skb;
5f450212 987 if (staterr & E1000_RXD_STAT_EOP)
b94b5028 988 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
bc7f75fa
AK
989 goto next_desc;
990 }
991
cf955e6c
BG
992 if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
993 !(netdev->features & NETIF_F_RXALL))) {
bc7f75fa
AK
994 /* recycle */
995 buffer_info->skb = skb;
996 goto next_desc;
997 }
998
eb7c3adb 999 /* adjust length to remove Ethernet CRC */
0184039a
BG
1000 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1001 /* If configured to store CRC, don't subtract FCS,
1002 * but keep the FCS bytes out of the total_rx_bytes
1003 * counter
1004 */
1005 if (netdev->features & NETIF_F_RXFCS)
1006 total_rx_bytes -= 4;
1007 else
1008 length -= 4;
1009 }
eb7c3adb 1010
bc7f75fa
AK
1011 total_rx_bytes += length;
1012 total_rx_packets++;
1013
e921eb1a 1014 /* code added for copybreak, this should improve
bc7f75fa 1015 * performance for small packets with large amounts
ad68076e
BA
1016 * of reassembly being done in the stack
1017 */
bc7f75fa
AK
1018 if (length < copybreak) {
1019 struct sk_buff *new_skb =
67fd893e 1020 napi_alloc_skb(&adapter->napi, length);
bc7f75fa 1021 if (new_skb) {
808ff676
BA
1022 skb_copy_to_linear_data_offset(new_skb,
1023 -NET_IP_ALIGN,
1024 (skb->data -
1025 NET_IP_ALIGN),
1026 (length +
1027 NET_IP_ALIGN));
bc7f75fa
AK
1028 /* save the skb in buffer_info as good */
1029 buffer_info->skb = skb;
1030 skb = new_skb;
1031 }
1032 /* else just continue with the old one */
1033 }
1034 /* end copybreak code */
1035 skb_put(skb, length);
1036
1037 /* Receive Checksum Offload */
2e1706f2 1038 e1000_rx_checksum(adapter, staterr, skb);
bc7f75fa 1039
70495a50
BA
1040 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1041
5f450212
BA
1042 e1000_receive_skb(adapter, netdev, skb, staterr,
1043 rx_desc->wb.upper.vlan);
bc7f75fa
AK
1044
1045next_desc:
5f450212 1046 rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
bc7f75fa
AK
1047
1048 /* return some buffers to hardware, one at a time is too slow */
1049 if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
55aa6985 1050 adapter->alloc_rx_buf(rx_ring, cleaned_count,
c2fed996 1051 GFP_ATOMIC);
bc7f75fa
AK
1052 cleaned_count = 0;
1053 }
1054
1055 /* use prefetched values */
1056 rx_desc = next_rxd;
1057 buffer_info = next_buffer;
5f450212
BA
1058
1059 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
bc7f75fa
AK
1060 }
1061 rx_ring->next_to_clean = i;
1062
1063 cleaned_count = e1000_desc_unused(rx_ring);
1064 if (cleaned_count)
55aa6985 1065 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
bc7f75fa 1066
bc7f75fa 1067 adapter->total_rx_bytes += total_rx_bytes;
7c25769f 1068 adapter->total_rx_packets += total_rx_packets;
bc7f75fa
AK
1069 return cleaned;
1070}
1071
55aa6985
BA
1072static void e1000_put_txbuf(struct e1000_ring *tx_ring,
1073 struct e1000_buffer *buffer_info)
bc7f75fa 1074{
55aa6985
BA
1075 struct e1000_adapter *adapter = tx_ring->adapter;
1076
03b1320d
AD
1077 if (buffer_info->dma) {
1078 if (buffer_info->mapped_as_page)
0be3f55f
NN
1079 dma_unmap_page(&adapter->pdev->dev, buffer_info->dma,
1080 buffer_info->length, DMA_TO_DEVICE);
03b1320d 1081 else
0be3f55f
NN
1082 dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
1083 buffer_info->length, DMA_TO_DEVICE);
03b1320d
AD
1084 buffer_info->dma = 0;
1085 }
bc7f75fa
AK
1086 if (buffer_info->skb) {
1087 dev_kfree_skb_any(buffer_info->skb);
1088 buffer_info->skb = NULL;
1089 }
1b7719c4 1090 buffer_info->time_stamp = 0;
bc7f75fa
AK
1091}
1092
41cec6f1 1093static void e1000_print_hw_hang(struct work_struct *work)
bc7f75fa 1094{
41cec6f1 1095 struct e1000_adapter *adapter = container_of(work,
f0ff4398
BA
1096 struct e1000_adapter,
1097 print_hang_task);
09357b00 1098 struct net_device *netdev = adapter->netdev;
bc7f75fa
AK
1099 struct e1000_ring *tx_ring = adapter->tx_ring;
1100 unsigned int i = tx_ring->next_to_clean;
1101 unsigned int eop = tx_ring->buffer_info[i].next_to_watch;
1102 struct e1000_tx_desc *eop_desc = E1000_TX_DESC(*tx_ring, eop);
41cec6f1
BA
1103 struct e1000_hw *hw = &adapter->hw;
1104 u16 phy_status, phy_1000t_status, phy_ext_status;
1105 u16 pci_status;
1106
615b32af
JB
1107 if (test_bit(__E1000_DOWN, &adapter->state))
1108 return;
1109
e5fe2541 1110 if (!adapter->tx_hang_recheck && (adapter->flags2 & FLAG2_DMA_BURST)) {
e921eb1a 1111 /* May be block on write-back, flush and detect again
09357b00
JK
1112 * flush pending descriptor writebacks to memory
1113 */
1114 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
1115 /* execute the writes immediately */
1116 e1e_flush();
e921eb1a 1117 /* Due to rare timing issues, write to TIDV again to ensure
bf03085f
MV
1118 * the write is successful
1119 */
1120 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
1121 /* execute the writes immediately */
1122 e1e_flush();
09357b00
JK
1123 adapter->tx_hang_recheck = true;
1124 return;
1125 }
09357b00 1126 adapter->tx_hang_recheck = false;
d9554e96
DE
1127
1128 if (er32(TDH(0)) == er32(TDT(0))) {
1129 e_dbg("false hang detected, ignoring\n");
1130 return;
1131 }
1132
1133 /* Real hang detected */
09357b00
JK
1134 netif_stop_queue(netdev);
1135
c2ade1a4
BA
1136 e1e_rphy(hw, MII_BMSR, &phy_status);
1137 e1e_rphy(hw, MII_STAT1000, &phy_1000t_status);
1138 e1e_rphy(hw, MII_ESTATUS, &phy_ext_status);
bc7f75fa 1139
41cec6f1
BA
1140 pci_read_config_word(adapter->pdev, PCI_STATUS, &pci_status);
1141
1142 /* detected Hardware unit hang */
1143 e_err("Detected Hardware Unit Hang:\n"
44defeb3
JK
1144 " TDH <%x>\n"
1145 " TDT <%x>\n"
1146 " next_to_use <%x>\n"
1147 " next_to_clean <%x>\n"
1148 "buffer_info[next_to_clean]:\n"
1149 " time_stamp <%lx>\n"
1150 " next_to_watch <%x>\n"
1151 " jiffies <%lx>\n"
41cec6f1
BA
1152 " next_to_watch.status <%x>\n"
1153 "MAC Status <%x>\n"
1154 "PHY Status <%x>\n"
1155 "PHY 1000BASE-T Status <%x>\n"
1156 "PHY Extended Status <%x>\n"
1157 "PCI Status <%x>\n",
e5fe2541
BA
1158 readl(tx_ring->head), readl(tx_ring->tail), tx_ring->next_to_use,
1159 tx_ring->next_to_clean, tx_ring->buffer_info[eop].time_stamp,
1160 eop, jiffies, eop_desc->upper.fields.status, er32(STATUS),
1161 phy_status, phy_1000t_status, phy_ext_status, pci_status);
7c0427ee 1162
d9554e96
DE
1163 e1000e_dump(adapter);
1164
7c0427ee
BA
1165 /* Suggest workaround for known h/w issue */
1166 if ((hw->mac.type == e1000_pchlan) && (er32(CTRL) & E1000_CTRL_TFCE))
1167 e_err("Try turning off Tx pause (flow control) via ethtool\n");
bc7f75fa
AK
1168}
1169
b67e1913
BA
1170/**
1171 * e1000e_tx_hwtstamp_work - check for Tx time stamp
1172 * @work: pointer to work struct
1173 *
1174 * This work function polls the TSYNCTXCTL valid bit to determine when a
1175 * timestamp has been taken for the current stored skb. The timestamp must
1176 * be for this skb because only one such packet is allowed in the queue.
1177 */
1178static void e1000e_tx_hwtstamp_work(struct work_struct *work)
1179{
1180 struct e1000_adapter *adapter = container_of(work, struct e1000_adapter,
1181 tx_hwtstamp_work);
1182 struct e1000_hw *hw = &adapter->hw;
1183
b67e1913
BA
1184 if (er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_VALID) {
1185 struct skb_shared_hwtstamps shhwtstamps;
1186 u64 txstmp;
1187
1188 txstmp = er32(TXSTMPL);
1189 txstmp |= (u64)er32(TXSTMPH) << 32;
1190
1191 e1000e_systim_to_hwtstamp(adapter, &shhwtstamps, txstmp);
1192
1193 skb_tstamp_tx(adapter->tx_hwtstamp_skb, &shhwtstamps);
1194 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
1195 adapter->tx_hwtstamp_skb = NULL;
59c871c5
JK
1196 } else if (time_after(jiffies, adapter->tx_hwtstamp_start
1197 + adapter->tx_timeout_factor * HZ)) {
1198 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
1199 adapter->tx_hwtstamp_skb = NULL;
1200 adapter->tx_hwtstamp_timeouts++;
c5ffe7e1 1201 e_warn("clearing Tx timestamp hang\n");
b67e1913
BA
1202 } else {
1203 /* reschedule to check later */
1204 schedule_work(&adapter->tx_hwtstamp_work);
1205 }
1206}
1207
bc7f75fa
AK
1208/**
1209 * e1000_clean_tx_irq - Reclaim resources after transmit completes
55aa6985 1210 * @tx_ring: Tx descriptor ring
bc7f75fa
AK
1211 *
1212 * the return value indicates whether actual cleaning was done, there
1213 * is no guarantee that everything was cleaned
1214 **/
55aa6985 1215static bool e1000_clean_tx_irq(struct e1000_ring *tx_ring)
bc7f75fa 1216{
55aa6985 1217 struct e1000_adapter *adapter = tx_ring->adapter;
bc7f75fa
AK
1218 struct net_device *netdev = adapter->netdev;
1219 struct e1000_hw *hw = &adapter->hw;
bc7f75fa
AK
1220 struct e1000_tx_desc *tx_desc, *eop_desc;
1221 struct e1000_buffer *buffer_info;
1222 unsigned int i, eop;
1223 unsigned int count = 0;
bc7f75fa 1224 unsigned int total_tx_bytes = 0, total_tx_packets = 0;
3f0cfa3b 1225 unsigned int bytes_compl = 0, pkts_compl = 0;
bc7f75fa
AK
1226
1227 i = tx_ring->next_to_clean;
1228 eop = tx_ring->buffer_info[i].next_to_watch;
1229 eop_desc = E1000_TX_DESC(*tx_ring, eop);
1230
12d04a3c
AD
1231 while ((eop_desc->upper.data & cpu_to_le32(E1000_TXD_STAT_DD)) &&
1232 (count < tx_ring->count)) {
a86043c2 1233 bool cleaned = false;
6cf08d1c 1234
837a1dba 1235 dma_rmb(); /* read buffer_info after eop_desc */
a86043c2 1236 for (; !cleaned; count++) {
bc7f75fa
AK
1237 tx_desc = E1000_TX_DESC(*tx_ring, i);
1238 buffer_info = &tx_ring->buffer_info[i];
1239 cleaned = (i == eop);
1240
1241 if (cleaned) {
9ed318d5
TH
1242 total_tx_packets += buffer_info->segs;
1243 total_tx_bytes += buffer_info->bytecount;
3f0cfa3b
TH
1244 if (buffer_info->skb) {
1245 bytes_compl += buffer_info->skb->len;
1246 pkts_compl++;
1247 }
bc7f75fa
AK
1248 }
1249
55aa6985 1250 e1000_put_txbuf(tx_ring, buffer_info);
bc7f75fa
AK
1251 tx_desc->upper.data = 0;
1252
1253 i++;
1254 if (i == tx_ring->count)
1255 i = 0;
1256 }
1257
dac87619
TL
1258 if (i == tx_ring->next_to_use)
1259 break;
bc7f75fa
AK
1260 eop = tx_ring->buffer_info[i].next_to_watch;
1261 eop_desc = E1000_TX_DESC(*tx_ring, eop);
bc7f75fa
AK
1262 }
1263
1264 tx_ring->next_to_clean = i;
1265
3f0cfa3b
TH
1266 netdev_completed_queue(netdev, pkts_compl, bytes_compl);
1267
bc7f75fa 1268#define TX_WAKE_THRESHOLD 32
a86043c2
JB
1269 if (count && netif_carrier_ok(netdev) &&
1270 e1000_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD) {
bc7f75fa
AK
1271 /* Make sure that anybody stopping the queue after this
1272 * sees the new next_to_clean.
1273 */
1274 smp_mb();
1275
1276 if (netif_queue_stopped(netdev) &&
1277 !(test_bit(__E1000_DOWN, &adapter->state))) {
1278 netif_wake_queue(netdev);
1279 ++adapter->restart_queue;
1280 }
1281 }
1282
1283 if (adapter->detect_tx_hung) {
e921eb1a 1284 /* Detect a transmit hang in hardware, this serializes the
41cec6f1
BA
1285 * check with the clearing of time_stamp and movement of i
1286 */
3db1cd5c 1287 adapter->detect_tx_hung = false;
12d04a3c
AD
1288 if (tx_ring->buffer_info[i].time_stamp &&
1289 time_after(jiffies, tx_ring->buffer_info[i].time_stamp
8e95a202 1290 + (adapter->tx_timeout_factor * HZ)) &&
09357b00 1291 !(er32(STATUS) & E1000_STATUS_TXOFF))
41cec6f1 1292 schedule_work(&adapter->print_hang_task);
09357b00
JK
1293 else
1294 adapter->tx_hang_recheck = false;
bc7f75fa
AK
1295 }
1296 adapter->total_tx_bytes += total_tx_bytes;
1297 adapter->total_tx_packets += total_tx_packets;
807540ba 1298 return count < tx_ring->count;
bc7f75fa
AK
1299}
1300
bc7f75fa
AK
1301/**
1302 * e1000_clean_rx_irq_ps - Send received data up the network stack; packet split
55aa6985 1303 * @rx_ring: Rx descriptor ring
bc7f75fa
AK
1304 *
1305 * the return value indicates whether actual cleaning was done, there
1306 * is no guarantee that everything was cleaned
1307 **/
55aa6985
BA
1308static bool e1000_clean_rx_irq_ps(struct e1000_ring *rx_ring, int *work_done,
1309 int work_to_do)
bc7f75fa 1310{
55aa6985 1311 struct e1000_adapter *adapter = rx_ring->adapter;
3bb99fe2 1312 struct e1000_hw *hw = &adapter->hw;
bc7f75fa
AK
1313 union e1000_rx_desc_packet_split *rx_desc, *next_rxd;
1314 struct net_device *netdev = adapter->netdev;
1315 struct pci_dev *pdev = adapter->pdev;
bc7f75fa
AK
1316 struct e1000_buffer *buffer_info, *next_buffer;
1317 struct e1000_ps_page *ps_page;
1318 struct sk_buff *skb;
1319 unsigned int i, j;
1320 u32 length, staterr;
1321 int cleaned_count = 0;
3db1cd5c 1322 bool cleaned = false;
bc7f75fa
AK
1323 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1324
1325 i = rx_ring->next_to_clean;
1326 rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
1327 staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
1328 buffer_info = &rx_ring->buffer_info[i];
1329
1330 while (staterr & E1000_RXD_STAT_DD) {
1331 if (*work_done >= work_to_do)
1332 break;
1333 (*work_done)++;
1334 skb = buffer_info->skb;
837a1dba 1335 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
bc7f75fa
AK
1336
1337 /* in the packet split case this is header only */
1338 prefetch(skb->data - NET_IP_ALIGN);
1339
1340 i++;
1341 if (i == rx_ring->count)
1342 i = 0;
1343 next_rxd = E1000_RX_DESC_PS(*rx_ring, i);
1344 prefetch(next_rxd);
1345
1346 next_buffer = &rx_ring->buffer_info[i];
1347
3db1cd5c 1348 cleaned = true;
bc7f75fa 1349 cleaned_count++;
0be3f55f 1350 dma_unmap_single(&pdev->dev, buffer_info->dma,
af667a29 1351 adapter->rx_ps_bsize0, DMA_FROM_DEVICE);
bc7f75fa
AK
1352 buffer_info->dma = 0;
1353
af667a29 1354 /* see !EOP comment in other Rx routine */
b94b5028
JB
1355 if (!(staterr & E1000_RXD_STAT_EOP))
1356 adapter->flags2 |= FLAG2_IS_DISCARDING;
1357
1358 if (adapter->flags2 & FLAG2_IS_DISCARDING) {
ef456f85 1359 e_dbg("Packet Split buffers didn't pick up the full packet\n");
bc7f75fa 1360 dev_kfree_skb_irq(skb);
b94b5028
JB
1361 if (staterr & E1000_RXD_STAT_EOP)
1362 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
bc7f75fa
AK
1363 goto next_desc;
1364 }
1365
cf955e6c
BG
1366 if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
1367 !(netdev->features & NETIF_F_RXALL))) {
bc7f75fa
AK
1368 dev_kfree_skb_irq(skb);
1369 goto next_desc;
1370 }
1371
1372 length = le16_to_cpu(rx_desc->wb.middle.length0);
1373
1374 if (!length) {
ef456f85 1375 e_dbg("Last part of the packet spanning multiple descriptors\n");
bc7f75fa
AK
1376 dev_kfree_skb_irq(skb);
1377 goto next_desc;
1378 }
1379
1380 /* Good Receive */
1381 skb_put(skb, length);
1382
1383 {
e921eb1a 1384 /* this looks ugly, but it seems compiler issues make
0e15df49
BA
1385 * it more efficient than reusing j
1386 */
1387 int l1 = le16_to_cpu(rx_desc->wb.upper.length[0]);
bc7f75fa 1388
e921eb1a 1389 /* page alloc/put takes too long and effects small
0e15df49
BA
1390 * packet throughput, so unsplit small packets and
1391 * save the alloc/put only valid in softirq (napi)
1392 * context to call kmap_*
ad68076e 1393 */
0e15df49
BA
1394 if (l1 && (l1 <= copybreak) &&
1395 ((length + l1) <= adapter->rx_ps_bsize0)) {
1396 u8 *vaddr;
1397
1398 ps_page = &buffer_info->ps_pages[0];
1399
e921eb1a 1400 /* there is no documentation about how to call
0e15df49
BA
1401 * kmap_atomic, so we can't hold the mapping
1402 * very long
1403 */
1404 dma_sync_single_for_cpu(&pdev->dev,
1405 ps_page->dma,
1406 PAGE_SIZE,
1407 DMA_FROM_DEVICE);
9f393834 1408 vaddr = kmap_atomic(ps_page->page);
0e15df49 1409 memcpy(skb_tail_pointer(skb), vaddr, l1);
9f393834 1410 kunmap_atomic(vaddr);
0e15df49
BA
1411 dma_sync_single_for_device(&pdev->dev,
1412 ps_page->dma,
1413 PAGE_SIZE,
1414 DMA_FROM_DEVICE);
1415
1416 /* remove the CRC */
0184039a
BG
1417 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1418 if (!(netdev->features & NETIF_F_RXFCS))
1419 l1 -= 4;
1420 }
0e15df49
BA
1421
1422 skb_put(skb, l1);
1423 goto copydone;
e80bd1d1 1424 } /* if */
bc7f75fa
AK
1425 }
1426
1427 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
1428 length = le16_to_cpu(rx_desc->wb.upper.length[j]);
1429 if (!length)
1430 break;
1431
47f44e40 1432 ps_page = &buffer_info->ps_pages[j];
0be3f55f
NN
1433 dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
1434 DMA_FROM_DEVICE);
bc7f75fa
AK
1435 ps_page->dma = 0;
1436 skb_fill_page_desc(skb, j, ps_page->page, 0, length);
1437 ps_page->page = NULL;
1438 skb->len += length;
1439 skb->data_len += length;
98a045d7 1440 skb->truesize += PAGE_SIZE;
bc7f75fa
AK
1441 }
1442
eb7c3adb
JK
1443 /* strip the ethernet crc, problem is we're using pages now so
1444 * this whole operation can get a little cpu intensive
1445 */
0184039a
BG
1446 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1447 if (!(netdev->features & NETIF_F_RXFCS))
1448 pskb_trim(skb, skb->len - 4);
1449 }
eb7c3adb 1450
bc7f75fa
AK
1451copydone:
1452 total_rx_bytes += skb->len;
1453 total_rx_packets++;
1454
2e1706f2 1455 e1000_rx_checksum(adapter, staterr, skb);
bc7f75fa 1456
70495a50
BA
1457 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1458
bc7f75fa 1459 if (rx_desc->wb.upper.header_status &
17e813ec 1460 cpu_to_le16(E1000_RXDPS_HDRSTAT_HDRSP))
bc7f75fa
AK
1461 adapter->rx_hdr_split++;
1462
b67e1913
BA
1463 e1000_receive_skb(adapter, netdev, skb, staterr,
1464 rx_desc->wb.middle.vlan);
bc7f75fa
AK
1465
1466next_desc:
1467 rx_desc->wb.middle.status_error &= cpu_to_le32(~0xFF);
1468 buffer_info->skb = NULL;
1469
1470 /* return some buffers to hardware, one at a time is too slow */
1471 if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
55aa6985 1472 adapter->alloc_rx_buf(rx_ring, cleaned_count,
c2fed996 1473 GFP_ATOMIC);
bc7f75fa
AK
1474 cleaned_count = 0;
1475 }
1476
1477 /* use prefetched values */
1478 rx_desc = next_rxd;
1479 buffer_info = next_buffer;
1480
1481 staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
1482 }
1483 rx_ring->next_to_clean = i;
1484
1485 cleaned_count = e1000_desc_unused(rx_ring);
1486 if (cleaned_count)
55aa6985 1487 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
bc7f75fa 1488
bc7f75fa 1489 adapter->total_rx_bytes += total_rx_bytes;
7c25769f 1490 adapter->total_rx_packets += total_rx_packets;
bc7f75fa
AK
1491 return cleaned;
1492}
1493
97ac8cae
BA
1494/**
1495 * e1000_consume_page - helper function
1496 **/
1497static void e1000_consume_page(struct e1000_buffer *bi, struct sk_buff *skb,
66501f56 1498 u16 length)
97ac8cae
BA
1499{
1500 bi->page = NULL;
1501 skb->len += length;
1502 skb->data_len += length;
98a045d7 1503 skb->truesize += PAGE_SIZE;
97ac8cae
BA
1504}
1505
1506/**
1507 * e1000_clean_jumbo_rx_irq - Send received data up the network stack; legacy
1508 * @adapter: board private structure
1509 *
1510 * the return value indicates whether actual cleaning was done, there
1511 * is no guarantee that everything was cleaned
1512 **/
55aa6985
BA
1513static bool e1000_clean_jumbo_rx_irq(struct e1000_ring *rx_ring, int *work_done,
1514 int work_to_do)
97ac8cae 1515{
55aa6985 1516 struct e1000_adapter *adapter = rx_ring->adapter;
97ac8cae
BA
1517 struct net_device *netdev = adapter->netdev;
1518 struct pci_dev *pdev = adapter->pdev;
5f450212 1519 union e1000_rx_desc_extended *rx_desc, *next_rxd;
97ac8cae 1520 struct e1000_buffer *buffer_info, *next_buffer;
5f450212 1521 u32 length, staterr;
97ac8cae
BA
1522 unsigned int i;
1523 int cleaned_count = 0;
1524 bool cleaned = false;
362e20ca 1525 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
17e813ec 1526 struct skb_shared_info *shinfo;
97ac8cae
BA
1527
1528 i = rx_ring->next_to_clean;
5f450212
BA
1529 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
1530 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
97ac8cae
BA
1531 buffer_info = &rx_ring->buffer_info[i];
1532
5f450212 1533 while (staterr & E1000_RXD_STAT_DD) {
97ac8cae 1534 struct sk_buff *skb;
97ac8cae
BA
1535
1536 if (*work_done >= work_to_do)
1537 break;
1538 (*work_done)++;
837a1dba 1539 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
97ac8cae 1540
97ac8cae
BA
1541 skb = buffer_info->skb;
1542 buffer_info->skb = NULL;
1543
1544 ++i;
1545 if (i == rx_ring->count)
1546 i = 0;
5f450212 1547 next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
97ac8cae
BA
1548 prefetch(next_rxd);
1549
1550 next_buffer = &rx_ring->buffer_info[i];
1551
1552 cleaned = true;
1553 cleaned_count++;
0be3f55f
NN
1554 dma_unmap_page(&pdev->dev, buffer_info->dma, PAGE_SIZE,
1555 DMA_FROM_DEVICE);
97ac8cae
BA
1556 buffer_info->dma = 0;
1557
5f450212 1558 length = le16_to_cpu(rx_desc->wb.upper.length);
97ac8cae
BA
1559
1560 /* errors is only valid for DD + EOP descriptors */
5f450212 1561 if (unlikely((staterr & E1000_RXD_STAT_EOP) &&
cf955e6c
BG
1562 ((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
1563 !(netdev->features & NETIF_F_RXALL)))) {
5f450212
BA
1564 /* recycle both page and skb */
1565 buffer_info->skb = skb;
1566 /* an error means any chain goes out the window too */
1567 if (rx_ring->rx_skb_top)
1568 dev_kfree_skb_irq(rx_ring->rx_skb_top);
1569 rx_ring->rx_skb_top = NULL;
1570 goto next_desc;
97ac8cae 1571 }
f0f1a172 1572#define rxtop (rx_ring->rx_skb_top)
5f450212 1573 if (!(staterr & E1000_RXD_STAT_EOP)) {
97ac8cae
BA
1574 /* this descriptor is only the beginning (or middle) */
1575 if (!rxtop) {
1576 /* this is the beginning of a chain */
1577 rxtop = skb;
1578 skb_fill_page_desc(rxtop, 0, buffer_info->page,
f0ff4398 1579 0, length);
97ac8cae
BA
1580 } else {
1581 /* this is the middle of a chain */
17e813ec
BA
1582 shinfo = skb_shinfo(rxtop);
1583 skb_fill_page_desc(rxtop, shinfo->nr_frags,
1584 buffer_info->page, 0,
1585 length);
97ac8cae
BA
1586 /* re-use the skb, only consumed the page */
1587 buffer_info->skb = skb;
1588 }
1589 e1000_consume_page(buffer_info, rxtop, length);
1590 goto next_desc;
1591 } else {
1592 if (rxtop) {
1593 /* end of the chain */
17e813ec
BA
1594 shinfo = skb_shinfo(rxtop);
1595 skb_fill_page_desc(rxtop, shinfo->nr_frags,
1596 buffer_info->page, 0,
1597 length);
97ac8cae 1598 /* re-use the current skb, we only consumed the
e921eb1a
BA
1599 * page
1600 */
97ac8cae
BA
1601 buffer_info->skb = skb;
1602 skb = rxtop;
1603 rxtop = NULL;
1604 e1000_consume_page(buffer_info, skb, length);
1605 } else {
1606 /* no chain, got EOP, this buf is the packet
e921eb1a
BA
1607 * copybreak to save the put_page/alloc_page
1608 */
97ac8cae
BA
1609 if (length <= copybreak &&
1610 skb_tailroom(skb) >= length) {
1611 u8 *vaddr;
4679026d 1612 vaddr = kmap_atomic(buffer_info->page);
97ac8cae
BA
1613 memcpy(skb_tail_pointer(skb), vaddr,
1614 length);
4679026d 1615 kunmap_atomic(vaddr);
97ac8cae 1616 /* re-use the page, so don't erase
e921eb1a
BA
1617 * buffer_info->page
1618 */
97ac8cae
BA
1619 skb_put(skb, length);
1620 } else {
1621 skb_fill_page_desc(skb, 0,
f0ff4398
BA
1622 buffer_info->page, 0,
1623 length);
97ac8cae 1624 e1000_consume_page(buffer_info, skb,
f0ff4398 1625 length);
97ac8cae
BA
1626 }
1627 }
1628 }
1629
2e1706f2
BA
1630 /* Receive Checksum Offload */
1631 e1000_rx_checksum(adapter, staterr, skb);
97ac8cae 1632
70495a50
BA
1633 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1634
97ac8cae
BA
1635 /* probably a little skewed due to removing CRC */
1636 total_rx_bytes += skb->len;
1637 total_rx_packets++;
1638
1639 /* eth type trans needs skb->data to point to something */
1640 if (!pskb_may_pull(skb, ETH_HLEN)) {
44defeb3 1641 e_err("pskb_may_pull failed.\n");
ef5ab89c 1642 dev_kfree_skb_irq(skb);
97ac8cae
BA
1643 goto next_desc;
1644 }
1645
5f450212
BA
1646 e1000_receive_skb(adapter, netdev, skb, staterr,
1647 rx_desc->wb.upper.vlan);
97ac8cae
BA
1648
1649next_desc:
5f450212 1650 rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
97ac8cae
BA
1651
1652 /* return some buffers to hardware, one at a time is too slow */
1653 if (unlikely(cleaned_count >= E1000_RX_BUFFER_WRITE)) {
55aa6985 1654 adapter->alloc_rx_buf(rx_ring, cleaned_count,
c2fed996 1655 GFP_ATOMIC);
97ac8cae
BA
1656 cleaned_count = 0;
1657 }
1658
1659 /* use prefetched values */
1660 rx_desc = next_rxd;
1661 buffer_info = next_buffer;
5f450212
BA
1662
1663 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
97ac8cae
BA
1664 }
1665 rx_ring->next_to_clean = i;
1666
1667 cleaned_count = e1000_desc_unused(rx_ring);
1668 if (cleaned_count)
55aa6985 1669 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
97ac8cae
BA
1670
1671 adapter->total_rx_bytes += total_rx_bytes;
1672 adapter->total_rx_packets += total_rx_packets;
97ac8cae
BA
1673 return cleaned;
1674}
1675
bc7f75fa
AK
1676/**
1677 * e1000_clean_rx_ring - Free Rx Buffers per Queue
55aa6985 1678 * @rx_ring: Rx descriptor ring
bc7f75fa 1679 **/
55aa6985 1680static void e1000_clean_rx_ring(struct e1000_ring *rx_ring)
bc7f75fa 1681{
55aa6985 1682 struct e1000_adapter *adapter = rx_ring->adapter;
bc7f75fa
AK
1683 struct e1000_buffer *buffer_info;
1684 struct e1000_ps_page *ps_page;
1685 struct pci_dev *pdev = adapter->pdev;
bc7f75fa
AK
1686 unsigned int i, j;
1687
1688 /* Free all the Rx ring sk_buffs */
1689 for (i = 0; i < rx_ring->count; i++) {
1690 buffer_info = &rx_ring->buffer_info[i];
1691 if (buffer_info->dma) {
1692 if (adapter->clean_rx == e1000_clean_rx_irq)
0be3f55f 1693 dma_unmap_single(&pdev->dev, buffer_info->dma,
bc7f75fa 1694 adapter->rx_buffer_len,
0be3f55f 1695 DMA_FROM_DEVICE);
97ac8cae 1696 else if (adapter->clean_rx == e1000_clean_jumbo_rx_irq)
0be3f55f 1697 dma_unmap_page(&pdev->dev, buffer_info->dma,
f0ff4398 1698 PAGE_SIZE, DMA_FROM_DEVICE);
bc7f75fa 1699 else if (adapter->clean_rx == e1000_clean_rx_irq_ps)
0be3f55f 1700 dma_unmap_single(&pdev->dev, buffer_info->dma,
bc7f75fa 1701 adapter->rx_ps_bsize0,
0be3f55f 1702 DMA_FROM_DEVICE);
bc7f75fa
AK
1703 buffer_info->dma = 0;
1704 }
1705
97ac8cae
BA
1706 if (buffer_info->page) {
1707 put_page(buffer_info->page);
1708 buffer_info->page = NULL;
1709 }
1710
bc7f75fa
AK
1711 if (buffer_info->skb) {
1712 dev_kfree_skb(buffer_info->skb);
1713 buffer_info->skb = NULL;
1714 }
1715
1716 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
47f44e40 1717 ps_page = &buffer_info->ps_pages[j];
bc7f75fa
AK
1718 if (!ps_page->page)
1719 break;
0be3f55f
NN
1720 dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
1721 DMA_FROM_DEVICE);
bc7f75fa
AK
1722 ps_page->dma = 0;
1723 put_page(ps_page->page);
1724 ps_page->page = NULL;
1725 }
1726 }
1727
1728 /* there also may be some cached data from a chained receive */
1729 if (rx_ring->rx_skb_top) {
1730 dev_kfree_skb(rx_ring->rx_skb_top);
1731 rx_ring->rx_skb_top = NULL;
1732 }
1733
bc7f75fa
AK
1734 /* Zero out the descriptor ring */
1735 memset(rx_ring->desc, 0, rx_ring->size);
1736
1737 rx_ring->next_to_clean = 0;
1738 rx_ring->next_to_use = 0;
b94b5028 1739 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
bc7f75fa 1740
c5083cf6 1741 writel(0, rx_ring->head);
b485dbae 1742 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
bdc125f7
BA
1743 e1000e_update_rdt_wa(rx_ring, 0);
1744 else
1745 writel(0, rx_ring->tail);
bc7f75fa
AK
1746}
1747
a8f88ff5
JB
1748static void e1000e_downshift_workaround(struct work_struct *work)
1749{
1750 struct e1000_adapter *adapter = container_of(work,
17e813ec
BA
1751 struct e1000_adapter,
1752 downshift_task);
a8f88ff5 1753
615b32af
JB
1754 if (test_bit(__E1000_DOWN, &adapter->state))
1755 return;
1756
a8f88ff5
JB
1757 e1000e_gig_downshift_workaround_ich8lan(&adapter->hw);
1758}
1759
bc7f75fa
AK
1760/**
1761 * e1000_intr_msi - Interrupt Handler
1762 * @irq: interrupt number
1763 * @data: pointer to a network interface device structure
1764 **/
8bb62869 1765static irqreturn_t e1000_intr_msi(int __always_unused irq, void *data)
bc7f75fa
AK
1766{
1767 struct net_device *netdev = data;
1768 struct e1000_adapter *adapter = netdev_priv(netdev);
1769 struct e1000_hw *hw = &adapter->hw;
1770 u32 icr = er32(ICR);
1771
e921eb1a 1772 /* read ICR disables interrupts using IAM */
573cca8c 1773 if (icr & E1000_ICR_LSC) {
f92518dd 1774 hw->mac.get_link_status = true;
e921eb1a 1775 /* ICH8 workaround-- Call gig speed drop workaround on cable
ad68076e
BA
1776 * disconnect (LSC) before accessing any PHY registers
1777 */
bc7f75fa
AK
1778 if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
1779 (!(er32(STATUS) & E1000_STATUS_LU)))
a8f88ff5 1780 schedule_work(&adapter->downshift_task);
bc7f75fa 1781
e921eb1a 1782 /* 80003ES2LAN workaround-- For packet buffer work-around on
bc7f75fa 1783 * link down event; disable receives here in the ISR and reset
ad68076e
BA
1784 * adapter in watchdog
1785 */
bc7f75fa
AK
1786 if (netif_carrier_ok(netdev) &&
1787 adapter->flags & FLAG_RX_NEEDS_RESTART) {
1788 /* disable receives */
1789 u32 rctl = er32(RCTL);
6cf08d1c 1790
bc7f75fa 1791 ew32(RCTL, rctl & ~E1000_RCTL_EN);
12d43f7d 1792 adapter->flags |= FLAG_RESTART_NOW;
bc7f75fa
AK
1793 }
1794 /* guard against interrupt when we're going down */
1795 if (!test_bit(__E1000_DOWN, &adapter->state))
1796 mod_timer(&adapter->watchdog_timer, jiffies + 1);
1797 }
1798
94fb848b 1799 /* Reset on uncorrectable ECC error */
79849ebc
DE
1800 if ((icr & E1000_ICR_ECCER) && ((hw->mac.type == e1000_pch_lpt) ||
1801 (hw->mac.type == e1000_pch_spt))) {
94fb848b
BA
1802 u32 pbeccsts = er32(PBECCSTS);
1803
1804 adapter->corr_errors +=
1805 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
1806 adapter->uncorr_errors +=
1807 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
1808 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
1809
1810 /* Do the reset outside of interrupt context */
1811 schedule_work(&adapter->reset_task);
1812
1813 /* return immediately since reset is imminent */
1814 return IRQ_HANDLED;
1815 }
1816
288379f0 1817 if (napi_schedule_prep(&adapter->napi)) {
bc7f75fa
AK
1818 adapter->total_tx_bytes = 0;
1819 adapter->total_tx_packets = 0;
1820 adapter->total_rx_bytes = 0;
1821 adapter->total_rx_packets = 0;
288379f0 1822 __napi_schedule(&adapter->napi);
bc7f75fa
AK
1823 }
1824
1825 return IRQ_HANDLED;
1826}
1827
1828/**
1829 * e1000_intr - Interrupt Handler
1830 * @irq: interrupt number
1831 * @data: pointer to a network interface device structure
1832 **/
8bb62869 1833static irqreturn_t e1000_intr(int __always_unused irq, void *data)
bc7f75fa
AK
1834{
1835 struct net_device *netdev = data;
1836 struct e1000_adapter *adapter = netdev_priv(netdev);
1837 struct e1000_hw *hw = &adapter->hw;
bc7f75fa 1838 u32 rctl, icr = er32(ICR);
4662e82b 1839
a68ea775 1840 if (!icr || test_bit(__E1000_DOWN, &adapter->state))
e80bd1d1 1841 return IRQ_NONE; /* Not our interrupt */
bc7f75fa 1842
e921eb1a 1843 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
ad68076e
BA
1844 * not set, then the adapter didn't send an interrupt
1845 */
bc7f75fa
AK
1846 if (!(icr & E1000_ICR_INT_ASSERTED))
1847 return IRQ_NONE;
1848
e921eb1a 1849 /* Interrupt Auto-Mask...upon reading ICR,
ad68076e
BA
1850 * interrupts are masked. No need for the
1851 * IMC write
1852 */
bc7f75fa 1853
573cca8c 1854 if (icr & E1000_ICR_LSC) {
f92518dd 1855 hw->mac.get_link_status = true;
e921eb1a 1856 /* ICH8 workaround-- Call gig speed drop workaround on cable
ad68076e
BA
1857 * disconnect (LSC) before accessing any PHY registers
1858 */
bc7f75fa
AK
1859 if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
1860 (!(er32(STATUS) & E1000_STATUS_LU)))
a8f88ff5 1861 schedule_work(&adapter->downshift_task);
bc7f75fa 1862
e921eb1a 1863 /* 80003ES2LAN workaround--
bc7f75fa
AK
1864 * For packet buffer work-around on link down event;
1865 * disable receives here in the ISR and
1866 * reset adapter in watchdog
1867 */
1868 if (netif_carrier_ok(netdev) &&
1869 (adapter->flags & FLAG_RX_NEEDS_RESTART)) {
1870 /* disable receives */
1871 rctl = er32(RCTL);
1872 ew32(RCTL, rctl & ~E1000_RCTL_EN);
12d43f7d 1873 adapter->flags |= FLAG_RESTART_NOW;
bc7f75fa
AK
1874 }
1875 /* guard against interrupt when we're going down */
1876 if (!test_bit(__E1000_DOWN, &adapter->state))
1877 mod_timer(&adapter->watchdog_timer, jiffies + 1);
1878 }
1879
94fb848b 1880 /* Reset on uncorrectable ECC error */
79849ebc
DE
1881 if ((icr & E1000_ICR_ECCER) && ((hw->mac.type == e1000_pch_lpt) ||
1882 (hw->mac.type == e1000_pch_spt))) {
94fb848b
BA
1883 u32 pbeccsts = er32(PBECCSTS);
1884
1885 adapter->corr_errors +=
1886 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
1887 adapter->uncorr_errors +=
1888 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
1889 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
1890
1891 /* Do the reset outside of interrupt context */
1892 schedule_work(&adapter->reset_task);
1893
1894 /* return immediately since reset is imminent */
1895 return IRQ_HANDLED;
1896 }
1897
288379f0 1898 if (napi_schedule_prep(&adapter->napi)) {
bc7f75fa
AK
1899 adapter->total_tx_bytes = 0;
1900 adapter->total_tx_packets = 0;
1901 adapter->total_rx_bytes = 0;
1902 adapter->total_rx_packets = 0;
288379f0 1903 __napi_schedule(&adapter->napi);
bc7f75fa
AK
1904 }
1905
1906 return IRQ_HANDLED;
1907}
1908
8bb62869 1909static irqreturn_t e1000_msix_other(int __always_unused irq, void *data)
4662e82b
BA
1910{
1911 struct net_device *netdev = data;
1912 struct e1000_adapter *adapter = netdev_priv(netdev);
1913 struct e1000_hw *hw = &adapter->hw;
1914 u32 icr = er32(ICR);
1915
1916 if (!(icr & E1000_ICR_INT_ASSERTED)) {
a3c69fef
JB
1917 if (!test_bit(__E1000_DOWN, &adapter->state))
1918 ew32(IMS, E1000_IMS_OTHER);
4662e82b
BA
1919 return IRQ_NONE;
1920 }
1921
1922 if (icr & adapter->eiac_mask)
1923 ew32(ICS, (icr & adapter->eiac_mask));
1924
1925 if (icr & E1000_ICR_OTHER) {
1926 if (!(icr & E1000_ICR_LSC))
1927 goto no_link_interrupt;
f92518dd 1928 hw->mac.get_link_status = true;
4662e82b
BA
1929 /* guard against interrupt when we're going down */
1930 if (!test_bit(__E1000_DOWN, &adapter->state))
1931 mod_timer(&adapter->watchdog_timer, jiffies + 1);
1932 }
1933
1934no_link_interrupt:
a3c69fef
JB
1935 if (!test_bit(__E1000_DOWN, &adapter->state))
1936 ew32(IMS, E1000_IMS_LSC | E1000_IMS_OTHER);
4662e82b
BA
1937
1938 return IRQ_HANDLED;
1939}
1940
8bb62869 1941static irqreturn_t e1000_intr_msix_tx(int __always_unused irq, void *data)
4662e82b
BA
1942{
1943 struct net_device *netdev = data;
1944 struct e1000_adapter *adapter = netdev_priv(netdev);
1945 struct e1000_hw *hw = &adapter->hw;
1946 struct e1000_ring *tx_ring = adapter->tx_ring;
1947
4662e82b
BA
1948 adapter->total_tx_bytes = 0;
1949 adapter->total_tx_packets = 0;
1950
55aa6985 1951 if (!e1000_clean_tx_irq(tx_ring))
4662e82b
BA
1952 /* Ring was not completely cleaned, so fire another interrupt */
1953 ew32(ICS, tx_ring->ims_val);
1954
1955 return IRQ_HANDLED;
1956}
1957
8bb62869 1958static irqreturn_t e1000_intr_msix_rx(int __always_unused irq, void *data)
4662e82b
BA
1959{
1960 struct net_device *netdev = data;
1961 struct e1000_adapter *adapter = netdev_priv(netdev);
55aa6985 1962 struct e1000_ring *rx_ring = adapter->rx_ring;
4662e82b
BA
1963
1964 /* Write the ITR value calculated at the end of the
1965 * previous interrupt.
1966 */
55aa6985
BA
1967 if (rx_ring->set_itr) {
1968 writel(1000000000 / (rx_ring->itr_val * 256),
1969 rx_ring->itr_register);
1970 rx_ring->set_itr = 0;
4662e82b
BA
1971 }
1972
288379f0 1973 if (napi_schedule_prep(&adapter->napi)) {
4662e82b
BA
1974 adapter->total_rx_bytes = 0;
1975 adapter->total_rx_packets = 0;
288379f0 1976 __napi_schedule(&adapter->napi);
4662e82b
BA
1977 }
1978 return IRQ_HANDLED;
1979}
1980
1981/**
1982 * e1000_configure_msix - Configure MSI-X hardware
1983 *
1984 * e1000_configure_msix sets up the hardware to properly
1985 * generate MSI-X interrupts.
1986 **/
1987static void e1000_configure_msix(struct e1000_adapter *adapter)
1988{
1989 struct e1000_hw *hw = &adapter->hw;
1990 struct e1000_ring *rx_ring = adapter->rx_ring;
1991 struct e1000_ring *tx_ring = adapter->tx_ring;
1992 int vector = 0;
1993 u32 ctrl_ext, ivar = 0;
1994
1995 adapter->eiac_mask = 0;
1996
1997 /* Workaround issue with spurious interrupts on 82574 in MSI-X mode */
1998 if (hw->mac.type == e1000_82574) {
1999 u32 rfctl = er32(RFCTL);
6cf08d1c 2000
4662e82b
BA
2001 rfctl |= E1000_RFCTL_ACK_DIS;
2002 ew32(RFCTL, rfctl);
2003 }
2004
4662e82b
BA
2005 /* Configure Rx vector */
2006 rx_ring->ims_val = E1000_IMS_RXQ0;
2007 adapter->eiac_mask |= rx_ring->ims_val;
2008 if (rx_ring->itr_val)
2009 writel(1000000000 / (rx_ring->itr_val * 256),
c5083cf6 2010 rx_ring->itr_register);
4662e82b 2011 else
c5083cf6 2012 writel(1, rx_ring->itr_register);
4662e82b
BA
2013 ivar = E1000_IVAR_INT_ALLOC_VALID | vector;
2014
2015 /* Configure Tx vector */
2016 tx_ring->ims_val = E1000_IMS_TXQ0;
2017 vector++;
2018 if (tx_ring->itr_val)
2019 writel(1000000000 / (tx_ring->itr_val * 256),
c5083cf6 2020 tx_ring->itr_register);
4662e82b 2021 else
c5083cf6 2022 writel(1, tx_ring->itr_register);
4662e82b
BA
2023 adapter->eiac_mask |= tx_ring->ims_val;
2024 ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 8);
2025
2026 /* set vector for Other Causes, e.g. link changes */
2027 vector++;
2028 ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 16);
2029 if (rx_ring->itr_val)
2030 writel(1000000000 / (rx_ring->itr_val * 256),
2031 hw->hw_addr + E1000_EITR_82574(vector));
2032 else
2033 writel(1, hw->hw_addr + E1000_EITR_82574(vector));
2034
2035 /* Cause Tx interrupts on every write back */
2036 ivar |= (1 << 31);
2037
2038 ew32(IVAR, ivar);
2039
2040 /* enable MSI-X PBA support */
2041 ctrl_ext = er32(CTRL_EXT);
2042 ctrl_ext |= E1000_CTRL_EXT_PBA_CLR;
2043
2044 /* Auto-Mask Other interrupts upon ICR read */
4662e82b
BA
2045 ew32(IAM, ~E1000_EIAC_MASK_82574 | E1000_IMS_OTHER);
2046 ctrl_ext |= E1000_CTRL_EXT_EIAME;
2047 ew32(CTRL_EXT, ctrl_ext);
2048 e1e_flush();
2049}
2050
2051void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter)
2052{
2053 if (adapter->msix_entries) {
2054 pci_disable_msix(adapter->pdev);
2055 kfree(adapter->msix_entries);
2056 adapter->msix_entries = NULL;
2057 } else if (adapter->flags & FLAG_MSI_ENABLED) {
2058 pci_disable_msi(adapter->pdev);
2059 adapter->flags &= ~FLAG_MSI_ENABLED;
2060 }
4662e82b
BA
2061}
2062
2063/**
2064 * e1000e_set_interrupt_capability - set MSI or MSI-X if supported
2065 *
2066 * Attempt to configure interrupts using the best available
2067 * capabilities of the hardware and kernel.
2068 **/
2069void e1000e_set_interrupt_capability(struct e1000_adapter *adapter)
2070{
2071 int err;
8e86acd7 2072 int i;
4662e82b
BA
2073
2074 switch (adapter->int_mode) {
2075 case E1000E_INT_MODE_MSIX:
2076 if (adapter->flags & FLAG_HAS_MSIX) {
8e86acd7
JK
2077 adapter->num_vectors = 3; /* RxQ0, TxQ0 and other */
2078 adapter->msix_entries = kcalloc(adapter->num_vectors,
17e813ec
BA
2079 sizeof(struct
2080 msix_entry),
2081 GFP_KERNEL);
4662e82b 2082 if (adapter->msix_entries) {
0cc7c959
AG
2083 struct e1000_adapter *a = adapter;
2084
8e86acd7 2085 for (i = 0; i < adapter->num_vectors; i++)
4662e82b
BA
2086 adapter->msix_entries[i].entry = i;
2087
0cc7c959
AG
2088 err = pci_enable_msix_range(a->pdev,
2089 a->msix_entries,
2090 a->num_vectors,
2091 a->num_vectors);
2092 if (err > 0)
4662e82b
BA
2093 return;
2094 }
2095 /* MSI-X failed, so fall through and try MSI */
ef456f85 2096 e_err("Failed to initialize MSI-X interrupts. Falling back to MSI interrupts.\n");
4662e82b
BA
2097 e1000e_reset_interrupt_capability(adapter);
2098 }
2099 adapter->int_mode = E1000E_INT_MODE_MSI;
2100 /* Fall through */
2101 case E1000E_INT_MODE_MSI:
2102 if (!pci_enable_msi(adapter->pdev)) {
2103 adapter->flags |= FLAG_MSI_ENABLED;
2104 } else {
2105 adapter->int_mode = E1000E_INT_MODE_LEGACY;
ef456f85 2106 e_err("Failed to initialize MSI interrupts. Falling back to legacy interrupts.\n");
4662e82b
BA
2107 }
2108 /* Fall through */
2109 case E1000E_INT_MODE_LEGACY:
2110 /* Don't do anything; this is the system default */
2111 break;
2112 }
8e86acd7
JK
2113
2114 /* store the number of vectors being used */
2115 adapter->num_vectors = 1;
4662e82b
BA
2116}
2117
2118/**
2119 * e1000_request_msix - Initialize MSI-X interrupts
2120 *
2121 * e1000_request_msix allocates MSI-X vectors and requests interrupts from the
2122 * kernel.
2123 **/
2124static int e1000_request_msix(struct e1000_adapter *adapter)
2125{
2126 struct net_device *netdev = adapter->netdev;
2127 int err = 0, vector = 0;
2128
2129 if (strlen(netdev->name) < (IFNAMSIZ - 5))
79f5e840
BA
2130 snprintf(adapter->rx_ring->name,
2131 sizeof(adapter->rx_ring->name) - 1,
2132 "%s-rx-0", netdev->name);
4662e82b
BA
2133 else
2134 memcpy(adapter->rx_ring->name, netdev->name, IFNAMSIZ);
2135 err = request_irq(adapter->msix_entries[vector].vector,
a0607fd3 2136 e1000_intr_msix_rx, 0, adapter->rx_ring->name,
4662e82b
BA
2137 netdev);
2138 if (err)
5015e53a 2139 return err;
c5083cf6
BA
2140 adapter->rx_ring->itr_register = adapter->hw.hw_addr +
2141 E1000_EITR_82574(vector);
4662e82b
BA
2142 adapter->rx_ring->itr_val = adapter->itr;
2143 vector++;
2144
2145 if (strlen(netdev->name) < (IFNAMSIZ - 5))
79f5e840
BA
2146 snprintf(adapter->tx_ring->name,
2147 sizeof(adapter->tx_ring->name) - 1,
2148 "%s-tx-0", netdev->name);
4662e82b
BA
2149 else
2150 memcpy(adapter->tx_ring->name, netdev->name, IFNAMSIZ);
2151 err = request_irq(adapter->msix_entries[vector].vector,
a0607fd3 2152 e1000_intr_msix_tx, 0, adapter->tx_ring->name,
4662e82b
BA
2153 netdev);
2154 if (err)
5015e53a 2155 return err;
c5083cf6
BA
2156 adapter->tx_ring->itr_register = adapter->hw.hw_addr +
2157 E1000_EITR_82574(vector);
4662e82b
BA
2158 adapter->tx_ring->itr_val = adapter->itr;
2159 vector++;
2160
2161 err = request_irq(adapter->msix_entries[vector].vector,
a0607fd3 2162 e1000_msix_other, 0, netdev->name, netdev);
4662e82b 2163 if (err)
5015e53a 2164 return err;
4662e82b
BA
2165
2166 e1000_configure_msix(adapter);
5015e53a 2167
4662e82b 2168 return 0;
4662e82b
BA
2169}
2170
f8d59f78
BA
2171/**
2172 * e1000_request_irq - initialize interrupts
2173 *
2174 * Attempts to configure interrupts using the best available
2175 * capabilities of the hardware and kernel.
2176 **/
bc7f75fa
AK
2177static int e1000_request_irq(struct e1000_adapter *adapter)
2178{
2179 struct net_device *netdev = adapter->netdev;
bc7f75fa
AK
2180 int err;
2181
4662e82b
BA
2182 if (adapter->msix_entries) {
2183 err = e1000_request_msix(adapter);
2184 if (!err)
2185 return err;
2186 /* fall back to MSI */
2187 e1000e_reset_interrupt_capability(adapter);
2188 adapter->int_mode = E1000E_INT_MODE_MSI;
2189 e1000e_set_interrupt_capability(adapter);
bc7f75fa 2190 }
4662e82b 2191 if (adapter->flags & FLAG_MSI_ENABLED) {
a0607fd3 2192 err = request_irq(adapter->pdev->irq, e1000_intr_msi, 0,
4662e82b
BA
2193 netdev->name, netdev);
2194 if (!err)
2195 return err;
bc7f75fa 2196
4662e82b
BA
2197 /* fall back to legacy interrupt */
2198 e1000e_reset_interrupt_capability(adapter);
2199 adapter->int_mode = E1000E_INT_MODE_LEGACY;
bc7f75fa
AK
2200 }
2201
a0607fd3 2202 err = request_irq(adapter->pdev->irq, e1000_intr, IRQF_SHARED,
4662e82b
BA
2203 netdev->name, netdev);
2204 if (err)
2205 e_err("Unable to allocate interrupt, Error: %d\n", err);
2206
bc7f75fa
AK
2207 return err;
2208}
2209
2210static void e1000_free_irq(struct e1000_adapter *adapter)
2211{
2212 struct net_device *netdev = adapter->netdev;
2213
4662e82b
BA
2214 if (adapter->msix_entries) {
2215 int vector = 0;
2216
2217 free_irq(adapter->msix_entries[vector].vector, netdev);
2218 vector++;
2219
2220 free_irq(adapter->msix_entries[vector].vector, netdev);
2221 vector++;
2222
2223 /* Other Causes interrupt vector */
2224 free_irq(adapter->msix_entries[vector].vector, netdev);
2225 return;
bc7f75fa 2226 }
4662e82b
BA
2227
2228 free_irq(adapter->pdev->irq, netdev);
bc7f75fa
AK
2229}
2230
2231/**
2232 * e1000_irq_disable - Mask off interrupt generation on the NIC
2233 **/
2234static void e1000_irq_disable(struct e1000_adapter *adapter)
2235{
2236 struct e1000_hw *hw = &adapter->hw;
2237
bc7f75fa 2238 ew32(IMC, ~0);
4662e82b
BA
2239 if (adapter->msix_entries)
2240 ew32(EIAC_82574, 0);
bc7f75fa 2241 e1e_flush();
8e86acd7
JK
2242
2243 if (adapter->msix_entries) {
2244 int i;
6cf08d1c 2245
8e86acd7
JK
2246 for (i = 0; i < adapter->num_vectors; i++)
2247 synchronize_irq(adapter->msix_entries[i].vector);
2248 } else {
2249 synchronize_irq(adapter->pdev->irq);
2250 }
bc7f75fa
AK
2251}
2252
2253/**
2254 * e1000_irq_enable - Enable default interrupt generation settings
2255 **/
2256static void e1000_irq_enable(struct e1000_adapter *adapter)
2257{
2258 struct e1000_hw *hw = &adapter->hw;
2259
4662e82b
BA
2260 if (adapter->msix_entries) {
2261 ew32(EIAC_82574, adapter->eiac_mask & E1000_EIAC_MASK_82574);
2262 ew32(IMS, adapter->eiac_mask | E1000_IMS_OTHER | E1000_IMS_LSC);
79849ebc
DE
2263 } else if ((hw->mac.type == e1000_pch_lpt) ||
2264 (hw->mac.type == e1000_pch_spt)) {
94fb848b 2265 ew32(IMS, IMS_ENABLE_MASK | E1000_IMS_ECCER);
4662e82b
BA
2266 } else {
2267 ew32(IMS, IMS_ENABLE_MASK);
2268 }
74ef9c39 2269 e1e_flush();
bc7f75fa
AK
2270}
2271
2272/**
31dbe5b4 2273 * e1000e_get_hw_control - get control of the h/w from f/w
bc7f75fa
AK
2274 * @adapter: address of board private structure
2275 *
31dbe5b4 2276 * e1000e_get_hw_control sets {CTRL_EXT|SWSM}:DRV_LOAD bit.
bc7f75fa
AK
2277 * For ASF and Pass Through versions of f/w this means that
2278 * the driver is loaded. For AMT version (only with 82573)
2279 * of the f/w this means that the network i/f is open.
2280 **/
31dbe5b4 2281void e1000e_get_hw_control(struct e1000_adapter *adapter)
bc7f75fa
AK
2282{
2283 struct e1000_hw *hw = &adapter->hw;
2284 u32 ctrl_ext;
2285 u32 swsm;
2286
2287 /* Let firmware know the driver has taken over */
2288 if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
2289 swsm = er32(SWSM);
2290 ew32(SWSM, swsm | E1000_SWSM_DRV_LOAD);
2291 } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
2292 ctrl_ext = er32(CTRL_EXT);
ad68076e 2293 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
bc7f75fa
AK
2294 }
2295}
2296
2297/**
31dbe5b4 2298 * e1000e_release_hw_control - release control of the h/w to f/w
bc7f75fa
AK
2299 * @adapter: address of board private structure
2300 *
31dbe5b4 2301 * e1000e_release_hw_control resets {CTRL_EXT|SWSM}:DRV_LOAD bit.
bc7f75fa
AK
2302 * For ASF and Pass Through versions of f/w this means that the
2303 * driver is no longer loaded. For AMT version (only with 82573) i
2304 * of the f/w this means that the network i/f is closed.
2305 *
2306 **/
31dbe5b4 2307void e1000e_release_hw_control(struct e1000_adapter *adapter)
bc7f75fa
AK
2308{
2309 struct e1000_hw *hw = &adapter->hw;
2310 u32 ctrl_ext;
2311 u32 swsm;
2312
2313 /* Let firmware taken over control of h/w */
2314 if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
2315 swsm = er32(SWSM);
2316 ew32(SWSM, swsm & ~E1000_SWSM_DRV_LOAD);
2317 } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
2318 ctrl_ext = er32(CTRL_EXT);
ad68076e 2319 ew32(CTRL_EXT, ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
bc7f75fa
AK
2320 }
2321}
2322
bc7f75fa 2323/**
49ce9c2c 2324 * e1000_alloc_ring_dma - allocate memory for a ring structure
bc7f75fa
AK
2325 **/
2326static int e1000_alloc_ring_dma(struct e1000_adapter *adapter,
2327 struct e1000_ring *ring)
2328{
2329 struct pci_dev *pdev = adapter->pdev;
2330
2331 ring->desc = dma_alloc_coherent(&pdev->dev, ring->size, &ring->dma,
2332 GFP_KERNEL);
2333 if (!ring->desc)
2334 return -ENOMEM;
2335
2336 return 0;
2337}
2338
2339/**
2340 * e1000e_setup_tx_resources - allocate Tx resources (Descriptors)
55aa6985 2341 * @tx_ring: Tx descriptor ring
bc7f75fa
AK
2342 *
2343 * Return 0 on success, negative on failure
2344 **/
55aa6985 2345int e1000e_setup_tx_resources(struct e1000_ring *tx_ring)
bc7f75fa 2346{
55aa6985 2347 struct e1000_adapter *adapter = tx_ring->adapter;
bc7f75fa
AK
2348 int err = -ENOMEM, size;
2349
2350 size = sizeof(struct e1000_buffer) * tx_ring->count;
89bf67f1 2351 tx_ring->buffer_info = vzalloc(size);
bc7f75fa
AK
2352 if (!tx_ring->buffer_info)
2353 goto err;
bc7f75fa
AK
2354
2355 /* round up to nearest 4K */
2356 tx_ring->size = tx_ring->count * sizeof(struct e1000_tx_desc);
2357 tx_ring->size = ALIGN(tx_ring->size, 4096);
2358
2359 err = e1000_alloc_ring_dma(adapter, tx_ring);
2360 if (err)
2361 goto err;
2362
2363 tx_ring->next_to_use = 0;
2364 tx_ring->next_to_clean = 0;
bc7f75fa
AK
2365
2366 return 0;
2367err:
2368 vfree(tx_ring->buffer_info);
44defeb3 2369 e_err("Unable to allocate memory for the transmit descriptor ring\n");
bc7f75fa
AK
2370 return err;
2371}
2372
2373/**
2374 * e1000e_setup_rx_resources - allocate Rx resources (Descriptors)
55aa6985 2375 * @rx_ring: Rx descriptor ring
bc7f75fa
AK
2376 *
2377 * Returns 0 on success, negative on failure
2378 **/
55aa6985 2379int e1000e_setup_rx_resources(struct e1000_ring *rx_ring)
bc7f75fa 2380{
55aa6985 2381 struct e1000_adapter *adapter = rx_ring->adapter;
47f44e40
AK
2382 struct e1000_buffer *buffer_info;
2383 int i, size, desc_len, err = -ENOMEM;
bc7f75fa
AK
2384
2385 size = sizeof(struct e1000_buffer) * rx_ring->count;
89bf67f1 2386 rx_ring->buffer_info = vzalloc(size);
bc7f75fa
AK
2387 if (!rx_ring->buffer_info)
2388 goto err;
bc7f75fa 2389
47f44e40
AK
2390 for (i = 0; i < rx_ring->count; i++) {
2391 buffer_info = &rx_ring->buffer_info[i];
2392 buffer_info->ps_pages = kcalloc(PS_PAGE_BUFFERS,
2393 sizeof(struct e1000_ps_page),
2394 GFP_KERNEL);
2395 if (!buffer_info->ps_pages)
2396 goto err_pages;
2397 }
bc7f75fa
AK
2398
2399 desc_len = sizeof(union e1000_rx_desc_packet_split);
2400
2401 /* Round up to nearest 4K */
2402 rx_ring->size = rx_ring->count * desc_len;
2403 rx_ring->size = ALIGN(rx_ring->size, 4096);
2404
2405 err = e1000_alloc_ring_dma(adapter, rx_ring);
2406 if (err)
47f44e40 2407 goto err_pages;
bc7f75fa
AK
2408
2409 rx_ring->next_to_clean = 0;
2410 rx_ring->next_to_use = 0;
2411 rx_ring->rx_skb_top = NULL;
2412
2413 return 0;
47f44e40
AK
2414
2415err_pages:
2416 for (i = 0; i < rx_ring->count; i++) {
2417 buffer_info = &rx_ring->buffer_info[i];
2418 kfree(buffer_info->ps_pages);
2419 }
bc7f75fa
AK
2420err:
2421 vfree(rx_ring->buffer_info);
e9262447 2422 e_err("Unable to allocate memory for the receive descriptor ring\n");
bc7f75fa
AK
2423 return err;
2424}
2425
2426/**
2427 * e1000_clean_tx_ring - Free Tx Buffers
55aa6985 2428 * @tx_ring: Tx descriptor ring
bc7f75fa 2429 **/
55aa6985 2430static void e1000_clean_tx_ring(struct e1000_ring *tx_ring)
bc7f75fa 2431{
55aa6985 2432 struct e1000_adapter *adapter = tx_ring->adapter;
bc7f75fa
AK
2433 struct e1000_buffer *buffer_info;
2434 unsigned long size;
2435 unsigned int i;
2436
2437 for (i = 0; i < tx_ring->count; i++) {
2438 buffer_info = &tx_ring->buffer_info[i];
55aa6985 2439 e1000_put_txbuf(tx_ring, buffer_info);
bc7f75fa
AK
2440 }
2441
3f0cfa3b 2442 netdev_reset_queue(adapter->netdev);
bc7f75fa
AK
2443 size = sizeof(struct e1000_buffer) * tx_ring->count;
2444 memset(tx_ring->buffer_info, 0, size);
2445
2446 memset(tx_ring->desc, 0, tx_ring->size);
2447
2448 tx_ring->next_to_use = 0;
2449 tx_ring->next_to_clean = 0;
2450
c5083cf6 2451 writel(0, tx_ring->head);
b485dbae 2452 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
bdc125f7
BA
2453 e1000e_update_tdt_wa(tx_ring, 0);
2454 else
2455 writel(0, tx_ring->tail);
bc7f75fa
AK
2456}
2457
2458/**
2459 * e1000e_free_tx_resources - Free Tx Resources per Queue
55aa6985 2460 * @tx_ring: Tx descriptor ring
bc7f75fa
AK
2461 *
2462 * Free all transmit software resources
2463 **/
55aa6985 2464void e1000e_free_tx_resources(struct e1000_ring *tx_ring)
bc7f75fa 2465{
55aa6985 2466 struct e1000_adapter *adapter = tx_ring->adapter;
bc7f75fa 2467 struct pci_dev *pdev = adapter->pdev;
bc7f75fa 2468
55aa6985 2469 e1000_clean_tx_ring(tx_ring);
bc7f75fa
AK
2470
2471 vfree(tx_ring->buffer_info);
2472 tx_ring->buffer_info = NULL;
2473
2474 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
2475 tx_ring->dma);
2476 tx_ring->desc = NULL;
2477}
2478
2479/**
2480 * e1000e_free_rx_resources - Free Rx Resources
55aa6985 2481 * @rx_ring: Rx descriptor ring
bc7f75fa
AK
2482 *
2483 * Free all receive software resources
2484 **/
55aa6985 2485void e1000e_free_rx_resources(struct e1000_ring *rx_ring)
bc7f75fa 2486{
55aa6985 2487 struct e1000_adapter *adapter = rx_ring->adapter;
bc7f75fa 2488 struct pci_dev *pdev = adapter->pdev;
47f44e40 2489 int i;
bc7f75fa 2490
55aa6985 2491 e1000_clean_rx_ring(rx_ring);
bc7f75fa 2492
b1cdfead 2493 for (i = 0; i < rx_ring->count; i++)
47f44e40 2494 kfree(rx_ring->buffer_info[i].ps_pages);
47f44e40 2495
bc7f75fa
AK
2496 vfree(rx_ring->buffer_info);
2497 rx_ring->buffer_info = NULL;
2498
bc7f75fa
AK
2499 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
2500 rx_ring->dma);
2501 rx_ring->desc = NULL;
2502}
2503
2504/**
2505 * e1000_update_itr - update the dynamic ITR value based on statistics
489815ce
AK
2506 * @adapter: pointer to adapter
2507 * @itr_setting: current adapter->itr
2508 * @packets: the number of packets during this measurement interval
2509 * @bytes: the number of bytes during this measurement interval
2510 *
bc7f75fa
AK
2511 * Stores a new ITR value based on packets and byte
2512 * counts during the last interrupt. The advantage of per interrupt
2513 * computation is faster updates and more accurate ITR for the current
2514 * traffic pattern. Constants in this function were computed
2515 * based on theoretical maximum wire speed and thresholds were set based
2516 * on testing data as well as attempting to minimize response time
4662e82b
BA
2517 * while increasing bulk throughput. This functionality is controlled
2518 * by the InterruptThrottleRate module parameter.
bc7f75fa 2519 **/
8bb62869 2520static unsigned int e1000_update_itr(u16 itr_setting, int packets, int bytes)
bc7f75fa
AK
2521{
2522 unsigned int retval = itr_setting;
2523
2524 if (packets == 0)
5015e53a 2525 return itr_setting;
bc7f75fa
AK
2526
2527 switch (itr_setting) {
2528 case lowest_latency:
2529 /* handle TSO and jumbo frames */
362e20ca 2530 if (bytes / packets > 8000)
bc7f75fa 2531 retval = bulk_latency;
b1cdfead 2532 else if ((packets < 5) && (bytes > 512))
bc7f75fa 2533 retval = low_latency;
bc7f75fa 2534 break;
e80bd1d1 2535 case low_latency: /* 50 usec aka 20000 ints/s */
bc7f75fa
AK
2536 if (bytes > 10000) {
2537 /* this if handles the TSO accounting */
362e20ca 2538 if (bytes / packets > 8000)
bc7f75fa 2539 retval = bulk_latency;
362e20ca 2540 else if ((packets < 10) || ((bytes / packets) > 1200))
bc7f75fa 2541 retval = bulk_latency;
b1cdfead 2542 else if ((packets > 35))
bc7f75fa 2543 retval = lowest_latency;
362e20ca 2544 } else if (bytes / packets > 2000) {
bc7f75fa
AK
2545 retval = bulk_latency;
2546 } else if (packets <= 2 && bytes < 512) {
2547 retval = lowest_latency;
2548 }
2549 break;
e80bd1d1 2550 case bulk_latency: /* 250 usec aka 4000 ints/s */
bc7f75fa 2551 if (bytes > 25000) {
b1cdfead 2552 if (packets > 35)
bc7f75fa 2553 retval = low_latency;
bc7f75fa
AK
2554 } else if (bytes < 6000) {
2555 retval = low_latency;
2556 }
2557 break;
2558 }
2559
bc7f75fa
AK
2560 return retval;
2561}
2562
2563static void e1000_set_itr(struct e1000_adapter *adapter)
2564{
bc7f75fa
AK
2565 u16 current_itr;
2566 u32 new_itr = adapter->itr;
2567
2568 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
2569 if (adapter->link_speed != SPEED_1000) {
2570 current_itr = 0;
2571 new_itr = 4000;
2572 goto set_itr_now;
2573 }
2574
828bac87
BA
2575 if (adapter->flags2 & FLAG2_DISABLE_AIM) {
2576 new_itr = 0;
2577 goto set_itr_now;
2578 }
2579
8bb62869
BA
2580 adapter->tx_itr = e1000_update_itr(adapter->tx_itr,
2581 adapter->total_tx_packets,
2582 adapter->total_tx_bytes);
bc7f75fa
AK
2583 /* conservative mode (itr 3) eliminates the lowest_latency setting */
2584 if (adapter->itr_setting == 3 && adapter->tx_itr == lowest_latency)
2585 adapter->tx_itr = low_latency;
2586
8bb62869
BA
2587 adapter->rx_itr = e1000_update_itr(adapter->rx_itr,
2588 adapter->total_rx_packets,
2589 adapter->total_rx_bytes);
bc7f75fa
AK
2590 /* conservative mode (itr 3) eliminates the lowest_latency setting */
2591 if (adapter->itr_setting == 3 && adapter->rx_itr == lowest_latency)
2592 adapter->rx_itr = low_latency;
2593
2594 current_itr = max(adapter->rx_itr, adapter->tx_itr);
2595
bc7f75fa 2596 /* counts and packets in update_itr are dependent on these numbers */
33550cec 2597 switch (current_itr) {
bc7f75fa
AK
2598 case lowest_latency:
2599 new_itr = 70000;
2600 break;
2601 case low_latency:
e80bd1d1 2602 new_itr = 20000; /* aka hwitr = ~200 */
bc7f75fa
AK
2603 break;
2604 case bulk_latency:
2605 new_itr = 4000;
2606 break;
2607 default:
2608 break;
2609 }
2610
2611set_itr_now:
2612 if (new_itr != adapter->itr) {
e921eb1a 2613 /* this attempts to bias the interrupt rate towards Bulk
bc7f75fa 2614 * by adding intermediate steps when interrupt rate is
ad68076e
BA
2615 * increasing
2616 */
bc7f75fa 2617 new_itr = new_itr > adapter->itr ?
f0ff4398 2618 min(adapter->itr + (new_itr >> 2), new_itr) : new_itr;
bc7f75fa 2619 adapter->itr = new_itr;
4662e82b
BA
2620 adapter->rx_ring->itr_val = new_itr;
2621 if (adapter->msix_entries)
2622 adapter->rx_ring->set_itr = 1;
2623 else
e3d14b08 2624 e1000e_write_itr(adapter, new_itr);
bc7f75fa
AK
2625 }
2626}
2627
22a4cca2
MV
2628/**
2629 * e1000e_write_itr - write the ITR value to the appropriate registers
2630 * @adapter: address of board private structure
2631 * @itr: new ITR value to program
2632 *
2633 * e1000e_write_itr determines if the adapter is in MSI-X mode
2634 * and, if so, writes the EITR registers with the ITR value.
2635 * Otherwise, it writes the ITR value into the ITR register.
2636 **/
2637void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr)
2638{
2639 struct e1000_hw *hw = &adapter->hw;
2640 u32 new_itr = itr ? 1000000000 / (itr * 256) : 0;
2641
2642 if (adapter->msix_entries) {
2643 int vector;
2644
2645 for (vector = 0; vector < adapter->num_vectors; vector++)
2646 writel(new_itr, hw->hw_addr + E1000_EITR_82574(vector));
2647 } else {
2648 ew32(ITR, new_itr);
2649 }
2650}
2651
4662e82b
BA
2652/**
2653 * e1000_alloc_queues - Allocate memory for all rings
2654 * @adapter: board private structure to initialize
2655 **/
9f9a12f8 2656static int e1000_alloc_queues(struct e1000_adapter *adapter)
4662e82b 2657{
55aa6985
BA
2658 int size = sizeof(struct e1000_ring);
2659
2660 adapter->tx_ring = kzalloc(size, GFP_KERNEL);
4662e82b
BA
2661 if (!adapter->tx_ring)
2662 goto err;
55aa6985
BA
2663 adapter->tx_ring->count = adapter->tx_ring_count;
2664 adapter->tx_ring->adapter = adapter;
4662e82b 2665
55aa6985 2666 adapter->rx_ring = kzalloc(size, GFP_KERNEL);
4662e82b
BA
2667 if (!adapter->rx_ring)
2668 goto err;
55aa6985
BA
2669 adapter->rx_ring->count = adapter->rx_ring_count;
2670 adapter->rx_ring->adapter = adapter;
4662e82b
BA
2671
2672 return 0;
2673err:
2674 e_err("Unable to allocate memory for queues\n");
2675 kfree(adapter->rx_ring);
2676 kfree(adapter->tx_ring);
2677 return -ENOMEM;
2678}
2679
bc7f75fa 2680/**
c58c8a78 2681 * e1000e_poll - NAPI Rx polling callback
ad68076e 2682 * @napi: struct associated with this polling callback
c58c8a78 2683 * @weight: number of packets driver is allowed to process this poll
bc7f75fa 2684 **/
c58c8a78 2685static int e1000e_poll(struct napi_struct *napi, int weight)
bc7f75fa 2686{
c58c8a78
BA
2687 struct e1000_adapter *adapter = container_of(napi, struct e1000_adapter,
2688 napi);
4662e82b 2689 struct e1000_hw *hw = &adapter->hw;
bc7f75fa 2690 struct net_device *poll_dev = adapter->netdev;
679e8a0f 2691 int tx_cleaned = 1, work_done = 0;
bc7f75fa 2692
4cf1653a 2693 adapter = netdev_priv(poll_dev);
bc7f75fa 2694
c58c8a78
BA
2695 if (!adapter->msix_entries ||
2696 (adapter->rx_ring->ims_val & adapter->tx_ring->ims_val))
2697 tx_cleaned = e1000_clean_tx_irq(adapter->tx_ring);
4662e82b 2698
c58c8a78 2699 adapter->clean_rx(adapter->rx_ring, &work_done, weight);
d2c7ddd6 2700
12d04a3c 2701 if (!tx_cleaned)
c58c8a78 2702 work_done = weight;
bc7f75fa 2703
c58c8a78
BA
2704 /* If weight not fully consumed, exit the polling mode */
2705 if (work_done < weight) {
bc7f75fa
AK
2706 if (adapter->itr_setting & 3)
2707 e1000_set_itr(adapter);
288379f0 2708 napi_complete(napi);
a3c69fef
JB
2709 if (!test_bit(__E1000_DOWN, &adapter->state)) {
2710 if (adapter->msix_entries)
2711 ew32(IMS, adapter->rx_ring->ims_val);
2712 else
2713 e1000_irq_enable(adapter);
2714 }
bc7f75fa
AK
2715 }
2716
2717 return work_done;
2718}
2719
80d5c368 2720static int e1000_vlan_rx_add_vid(struct net_device *netdev,
603cdca9 2721 __always_unused __be16 proto, u16 vid)
bc7f75fa
AK
2722{
2723 struct e1000_adapter *adapter = netdev_priv(netdev);
2724 struct e1000_hw *hw = &adapter->hw;
2725 u32 vfta, index;
2726
2727 /* don't update vlan cookie if already programmed */
2728 if ((adapter->hw.mng_cookie.status &
2729 E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
2730 (vid == adapter->mng_vlan_id))
8e586137 2731 return 0;
caaddaf8 2732
bc7f75fa 2733 /* add VID to filter table */
caaddaf8
BA
2734 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2735 index = (vid >> 5) & 0x7F;
2736 vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
2737 vfta |= (1 << (vid & 0x1F));
2738 hw->mac.ops.write_vfta(hw, index, vfta);
2739 }
86d70e53
JK
2740
2741 set_bit(vid, adapter->active_vlans);
8e586137
JP
2742
2743 return 0;
bc7f75fa
AK
2744}
2745
80d5c368 2746static int e1000_vlan_rx_kill_vid(struct net_device *netdev,
603cdca9 2747 __always_unused __be16 proto, u16 vid)
bc7f75fa
AK
2748{
2749 struct e1000_adapter *adapter = netdev_priv(netdev);
2750 struct e1000_hw *hw = &adapter->hw;
2751 u32 vfta, index;
2752
bc7f75fa
AK
2753 if ((adapter->hw.mng_cookie.status &
2754 E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
2755 (vid == adapter->mng_vlan_id)) {
2756 /* release control to f/w */
31dbe5b4 2757 e1000e_release_hw_control(adapter);
8e586137 2758 return 0;
bc7f75fa
AK
2759 }
2760
2761 /* remove VID from filter table */
caaddaf8
BA
2762 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2763 index = (vid >> 5) & 0x7F;
2764 vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
2765 vfta &= ~(1 << (vid & 0x1F));
2766 hw->mac.ops.write_vfta(hw, index, vfta);
2767 }
86d70e53
JK
2768
2769 clear_bit(vid, adapter->active_vlans);
8e586137
JP
2770
2771 return 0;
bc7f75fa
AK
2772}
2773
86d70e53
JK
2774/**
2775 * e1000e_vlan_filter_disable - helper to disable hw VLAN filtering
2776 * @adapter: board private structure to initialize
2777 **/
2778static void e1000e_vlan_filter_disable(struct e1000_adapter *adapter)
bc7f75fa
AK
2779{
2780 struct net_device *netdev = adapter->netdev;
86d70e53
JK
2781 struct e1000_hw *hw = &adapter->hw;
2782 u32 rctl;
bc7f75fa 2783
86d70e53
JK
2784 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2785 /* disable VLAN receive filtering */
2786 rctl = er32(RCTL);
2787 rctl &= ~(E1000_RCTL_VFE | E1000_RCTL_CFIEN);
2788 ew32(RCTL, rctl);
2789
2790 if (adapter->mng_vlan_id != (u16)E1000_MNG_VLAN_NONE) {
80d5c368
PM
2791 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
2792 adapter->mng_vlan_id);
86d70e53 2793 adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
bc7f75fa 2794 }
bc7f75fa
AK
2795 }
2796}
2797
86d70e53
JK
2798/**
2799 * e1000e_vlan_filter_enable - helper to enable HW VLAN filtering
2800 * @adapter: board private structure to initialize
2801 **/
2802static void e1000e_vlan_filter_enable(struct e1000_adapter *adapter)
2803{
2804 struct e1000_hw *hw = &adapter->hw;
2805 u32 rctl;
2806
2807 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2808 /* enable VLAN receive filtering */
2809 rctl = er32(RCTL);
2810 rctl |= E1000_RCTL_VFE;
2811 rctl &= ~E1000_RCTL_CFIEN;
2812 ew32(RCTL, rctl);
2813 }
2814}
bc7f75fa 2815
86d70e53
JK
2816/**
2817 * e1000e_vlan_strip_enable - helper to disable HW VLAN stripping
2818 * @adapter: board private structure to initialize
2819 **/
2820static void e1000e_vlan_strip_disable(struct e1000_adapter *adapter)
bc7f75fa 2821{
bc7f75fa 2822 struct e1000_hw *hw = &adapter->hw;
86d70e53 2823 u32 ctrl;
bc7f75fa 2824
86d70e53
JK
2825 /* disable VLAN tag insert/strip */
2826 ctrl = er32(CTRL);
2827 ctrl &= ~E1000_CTRL_VME;
2828 ew32(CTRL, ctrl);
2829}
bc7f75fa 2830
86d70e53
JK
2831/**
2832 * e1000e_vlan_strip_enable - helper to enable HW VLAN stripping
2833 * @adapter: board private structure to initialize
2834 **/
2835static void e1000e_vlan_strip_enable(struct e1000_adapter *adapter)
2836{
2837 struct e1000_hw *hw = &adapter->hw;
2838 u32 ctrl;
bc7f75fa 2839
86d70e53
JK
2840 /* enable VLAN tag insert/strip */
2841 ctrl = er32(CTRL);
2842 ctrl |= E1000_CTRL_VME;
2843 ew32(CTRL, ctrl);
2844}
bc7f75fa 2845
86d70e53
JK
2846static void e1000_update_mng_vlan(struct e1000_adapter *adapter)
2847{
2848 struct net_device *netdev = adapter->netdev;
2849 u16 vid = adapter->hw.mng_cookie.vlan_id;
2850 u16 old_vid = adapter->mng_vlan_id;
2851
e5fe2541 2852 if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
80d5c368 2853 e1000_vlan_rx_add_vid(netdev, htons(ETH_P_8021Q), vid);
86d70e53 2854 adapter->mng_vlan_id = vid;
bc7f75fa
AK
2855 }
2856
86d70e53 2857 if ((old_vid != (u16)E1000_MNG_VLAN_NONE) && (vid != old_vid))
80d5c368 2858 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q), old_vid);
bc7f75fa
AK
2859}
2860
2861static void e1000_restore_vlan(struct e1000_adapter *adapter)
2862{
2863 u16 vid;
2864
80d5c368 2865 e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
bc7f75fa 2866
86d70e53 2867 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
80d5c368 2868 e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
bc7f75fa
AK
2869}
2870
cd791618 2871static void e1000_init_manageability_pt(struct e1000_adapter *adapter)
bc7f75fa
AK
2872{
2873 struct e1000_hw *hw = &adapter->hw;
cd791618 2874 u32 manc, manc2h, mdef, i, j;
bc7f75fa
AK
2875
2876 if (!(adapter->flags & FLAG_MNG_PT_ENABLED))
2877 return;
2878
2879 manc = er32(MANC);
2880
e921eb1a 2881 /* enable receiving management packets to the host. this will probably
bc7f75fa 2882 * generate destination unreachable messages from the host OS, but
ad68076e
BA
2883 * the packets will be handled on SMBUS
2884 */
bc7f75fa
AK
2885 manc |= E1000_MANC_EN_MNG2HOST;
2886 manc2h = er32(MANC2H);
cd791618
BA
2887
2888 switch (hw->mac.type) {
2889 default:
2890 manc2h |= (E1000_MANC2H_PORT_623 | E1000_MANC2H_PORT_664);
2891 break;
2892 case e1000_82574:
2893 case e1000_82583:
e921eb1a 2894 /* Check if IPMI pass-through decision filter already exists;
cd791618
BA
2895 * if so, enable it.
2896 */
2897 for (i = 0, j = 0; i < 8; i++) {
2898 mdef = er32(MDEF(i));
2899
2900 /* Ignore filters with anything other than IPMI ports */
3b21b508 2901 if (mdef & ~(E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
cd791618
BA
2902 continue;
2903
2904 /* Enable this decision filter in MANC2H */
2905 if (mdef)
2906 manc2h |= (1 << i);
2907
2908 j |= mdef;
2909 }
2910
2911 if (j == (E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
2912 break;
2913
2914 /* Create new decision filter in an empty filter */
2915 for (i = 0, j = 0; i < 8; i++)
2916 if (er32(MDEF(i)) == 0) {
2917 ew32(MDEF(i), (E1000_MDEF_PORT_623 |
2918 E1000_MDEF_PORT_664));
2919 manc2h |= (1 << 1);
2920 j++;
2921 break;
2922 }
2923
2924 if (!j)
2925 e_warn("Unable to create IPMI pass-through filter\n");
2926 break;
2927 }
2928
bc7f75fa
AK
2929 ew32(MANC2H, manc2h);
2930 ew32(MANC, manc);
2931}
2932
2933/**
af667a29 2934 * e1000_configure_tx - Configure Transmit Unit after Reset
bc7f75fa
AK
2935 * @adapter: board private structure
2936 *
2937 * Configure the Tx unit of the MAC after a reset.
2938 **/
2939static void e1000_configure_tx(struct e1000_adapter *adapter)
2940{
2941 struct e1000_hw *hw = &adapter->hw;
2942 struct e1000_ring *tx_ring = adapter->tx_ring;
2943 u64 tdba;
e7e834aa 2944 u32 tdlen, tctl, tarc;
bc7f75fa
AK
2945
2946 /* Setup the HW Tx Head and Tail descriptor pointers */
2947 tdba = tx_ring->dma;
2948 tdlen = tx_ring->count * sizeof(struct e1000_tx_desc);
1e36052e
BA
2949 ew32(TDBAL(0), (tdba & DMA_BIT_MASK(32)));
2950 ew32(TDBAH(0), (tdba >> 32));
2951 ew32(TDLEN(0), tdlen);
2952 ew32(TDH(0), 0);
2953 ew32(TDT(0), 0);
2954 tx_ring->head = adapter->hw.hw_addr + E1000_TDH(0);
2955 tx_ring->tail = adapter->hw.hw_addr + E1000_TDT(0);
bc7f75fa 2956
bc7f75fa
AK
2957 /* Set the Tx Interrupt Delay register */
2958 ew32(TIDV, adapter->tx_int_delay);
ad68076e 2959 /* Tx irq moderation */
bc7f75fa
AK
2960 ew32(TADV, adapter->tx_abs_int_delay);
2961
3a3b7586
JB
2962 if (adapter->flags2 & FLAG2_DMA_BURST) {
2963 u32 txdctl = er32(TXDCTL(0));
6cf08d1c 2964
3a3b7586
JB
2965 txdctl &= ~(E1000_TXDCTL_PTHRESH | E1000_TXDCTL_HTHRESH |
2966 E1000_TXDCTL_WTHRESH);
e921eb1a 2967 /* set up some performance related parameters to encourage the
3a3b7586
JB
2968 * hardware to use the bus more efficiently in bursts, depends
2969 * on the tx_int_delay to be enabled,
8edc0e62 2970 * wthresh = 1 ==> burst write is disabled to avoid Tx stalls
3a3b7586
JB
2971 * hthresh = 1 ==> prefetch when one or more available
2972 * pthresh = 0x1f ==> prefetch if internal cache 31 or less
2973 * BEWARE: this seems to work but should be considered first if
af667a29 2974 * there are Tx hangs or other Tx related bugs
3a3b7586
JB
2975 */
2976 txdctl |= E1000_TXDCTL_DMA_BURST_ENABLE;
2977 ew32(TXDCTL(0), txdctl);
3a3b7586 2978 }
56032be7
BA
2979 /* erratum work around: set txdctl the same for both queues */
2980 ew32(TXDCTL(1), er32(TXDCTL(0)));
3a3b7586 2981
e7e834aa
DE
2982 /* Program the Transmit Control Register */
2983 tctl = er32(TCTL);
2984 tctl &= ~E1000_TCTL_CT;
2985 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2986 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2987
bc7f75fa 2988 if (adapter->flags & FLAG_TARC_SPEED_MODE_BIT) {
e9ec2c0f 2989 tarc = er32(TARC(0));
e921eb1a 2990 /* set the speed mode bit, we'll clear it if we're not at
ad68076e
BA
2991 * gigabit link later
2992 */
bc7f75fa
AK
2993#define SPEED_MODE_BIT (1 << 21)
2994 tarc |= SPEED_MODE_BIT;
e9ec2c0f 2995 ew32(TARC(0), tarc);
bc7f75fa
AK
2996 }
2997
2998 /* errata: program both queues to unweighted RR */
2999 if (adapter->flags & FLAG_TARC_SET_BIT_ZERO) {
e9ec2c0f 3000 tarc = er32(TARC(0));
bc7f75fa 3001 tarc |= 1;
e9ec2c0f
JK
3002 ew32(TARC(0), tarc);
3003 tarc = er32(TARC(1));
bc7f75fa 3004 tarc |= 1;
e9ec2c0f 3005 ew32(TARC(1), tarc);
bc7f75fa
AK
3006 }
3007
bc7f75fa
AK
3008 /* Setup Transmit Descriptor Settings for eop descriptor */
3009 adapter->txd_cmd = E1000_TXD_CMD_EOP | E1000_TXD_CMD_IFCS;
3010
3011 /* only set IDE if we are delaying interrupts using the timers */
3012 if (adapter->tx_int_delay)
3013 adapter->txd_cmd |= E1000_TXD_CMD_IDE;
3014
3015 /* enable Report Status bit */
3016 adapter->txd_cmd |= E1000_TXD_CMD_RS;
3017
e7e834aa
DE
3018 ew32(TCTL, tctl);
3019
57cde763 3020 hw->mac.ops.config_collision_dist(hw);
79849ebc
DE
3021
3022 /* SPT Si errata workaround to avoid data corruption */
3023 if (hw->mac.type == e1000_pch_spt) {
3024 u32 reg_val;
3025
3026 reg_val = er32(IOSFPC);
3027 reg_val |= E1000_RCTL_RDMTS_HEX;
3028 ew32(IOSFPC, reg_val);
3029
3030 reg_val = er32(TARC(0));
3031 reg_val |= E1000_TARC0_CB_MULTIQ_3_REQ;
3032 ew32(TARC(0), reg_val);
3033 }
bc7f75fa
AK
3034}
3035
3036/**
3037 * e1000_setup_rctl - configure the receive control registers
3038 * @adapter: Board private structure
3039 **/
3040#define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
3041 (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
3042static void e1000_setup_rctl(struct e1000_adapter *adapter)
3043{
3044 struct e1000_hw *hw = &adapter->hw;
3045 u32 rctl, rfctl;
bc7f75fa
AK
3046 u32 pages = 0;
3047
b20a7744
DE
3048 /* Workaround Si errata on PCHx - configure jumbo frame flow.
3049 * If jumbo frames not set, program related MAC/PHY registers
3050 * to h/w defaults
3051 */
3052 if (hw->mac.type >= e1000_pch2lan) {
3053 s32 ret_val;
3054
3055 if (adapter->netdev->mtu > ETH_DATA_LEN)
3056 ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, true);
3057 else
3058 ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, false);
3059
3060 if (ret_val)
3061 e_dbg("failed to enable|disable jumbo frame workaround mode\n");
3062 }
a1ce6473 3063
bc7f75fa
AK
3064 /* Program MC offset vector base */
3065 rctl = er32(RCTL);
3066 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
3067 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM |
f0ff4398
BA
3068 E1000_RCTL_LBM_NO | E1000_RCTL_RDMTS_HALF |
3069 (adapter->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
bc7f75fa
AK
3070
3071 /* Do not Store bad packets */
3072 rctl &= ~E1000_RCTL_SBP;
3073
3074 /* Enable Long Packet receive */
3075 if (adapter->netdev->mtu <= ETH_DATA_LEN)
3076 rctl &= ~E1000_RCTL_LPE;
3077 else
3078 rctl |= E1000_RCTL_LPE;
3079
eb7c3adb
JK
3080 /* Some systems expect that the CRC is included in SMBUS traffic. The
3081 * hardware strips the CRC before sending to both SMBUS (BMC) and to
3082 * host memory when this is enabled
3083 */
3084 if (adapter->flags2 & FLAG2_CRC_STRIPPING)
3085 rctl |= E1000_RCTL_SECRC;
5918bd88 3086
a4f58f54
BA
3087 /* Workaround Si errata on 82577 PHY - configure IPG for jumbos */
3088 if ((hw->phy.type == e1000_phy_82577) && (rctl & E1000_RCTL_LPE)) {
3089 u16 phy_data;
3090
3091 e1e_rphy(hw, PHY_REG(770, 26), &phy_data);
3092 phy_data &= 0xfff8;
3093 phy_data |= (1 << 2);
3094 e1e_wphy(hw, PHY_REG(770, 26), phy_data);
3095
3096 e1e_rphy(hw, 22, &phy_data);
3097 phy_data &= 0x0fff;
3098 phy_data |= (1 << 14);
3099 e1e_wphy(hw, 0x10, 0x2823);
3100 e1e_wphy(hw, 0x11, 0x0003);
3101 e1e_wphy(hw, 22, phy_data);
3102 }
3103
bc7f75fa
AK
3104 /* Setup buffer sizes */
3105 rctl &= ~E1000_RCTL_SZ_4096;
3106 rctl |= E1000_RCTL_BSEX;
3107 switch (adapter->rx_buffer_len) {
bc7f75fa
AK
3108 case 2048:
3109 default:
3110 rctl |= E1000_RCTL_SZ_2048;
3111 rctl &= ~E1000_RCTL_BSEX;
3112 break;
3113 case 4096:
3114 rctl |= E1000_RCTL_SZ_4096;
3115 break;
3116 case 8192:
3117 rctl |= E1000_RCTL_SZ_8192;
3118 break;
3119 case 16384:
3120 rctl |= E1000_RCTL_SZ_16384;
3121 break;
3122 }
3123
5f450212
BA
3124 /* Enable Extended Status in all Receive Descriptors */
3125 rfctl = er32(RFCTL);
3126 rfctl |= E1000_RFCTL_EXTEN;
f6bd5577 3127 ew32(RFCTL, rfctl);
5f450212 3128
e921eb1a 3129 /* 82571 and greater support packet-split where the protocol
bc7f75fa
AK
3130 * header is placed in skb->data and the packet data is
3131 * placed in pages hanging off of skb_shinfo(skb)->nr_frags.
3132 * In the case of a non-split, skb->data is linearly filled,
3133 * followed by the page buffers. Therefore, skb->data is
3134 * sized to hold the largest protocol header.
3135 *
3136 * allocations using alloc_page take too long for regular MTU
3137 * so only enable packet split for jumbo frames
3138 *
3139 * Using pages when the page size is greater than 16k wastes
3140 * a lot of memory, since we allocate 3 pages at all times
3141 * per packet.
3142 */
bc7f75fa 3143 pages = PAGE_USE_COUNT(adapter->netdev->mtu);
79d4e908 3144 if ((pages <= 3) && (PAGE_SIZE <= 16384) && (rctl & E1000_RCTL_LPE))
bc7f75fa 3145 adapter->rx_ps_pages = pages;
97ac8cae
BA
3146 else
3147 adapter->rx_ps_pages = 0;
bc7f75fa
AK
3148
3149 if (adapter->rx_ps_pages) {
90da0669
BA
3150 u32 psrctl = 0;
3151
140a7480
AK
3152 /* Enable Packet split descriptors */
3153 rctl |= E1000_RCTL_DTYP_PS;
bc7f75fa 3154
e5fe2541 3155 psrctl |= adapter->rx_ps_bsize0 >> E1000_PSRCTL_BSIZE0_SHIFT;
bc7f75fa
AK
3156
3157 switch (adapter->rx_ps_pages) {
3158 case 3:
e5fe2541
BA
3159 psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE3_SHIFT;
3160 /* fall-through */
bc7f75fa 3161 case 2:
e5fe2541
BA
3162 psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE2_SHIFT;
3163 /* fall-through */
bc7f75fa 3164 case 1:
e5fe2541 3165 psrctl |= PAGE_SIZE >> E1000_PSRCTL_BSIZE1_SHIFT;
bc7f75fa
AK
3166 break;
3167 }
3168
3169 ew32(PSRCTL, psrctl);
3170 }
3171
cf955e6c
BG
3172 /* This is useful for sniffing bad packets. */
3173 if (adapter->netdev->features & NETIF_F_RXALL) {
3174 /* UPE and MPE will be handled by normal PROMISC logic
e921eb1a
BA
3175 * in e1000e_set_rx_mode
3176 */
e80bd1d1
BA
3177 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3178 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3179 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
cf955e6c 3180
e80bd1d1
BA
3181 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
3182 E1000_RCTL_DPF | /* Allow filtered pause */
3183 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
cf955e6c
BG
3184 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3185 * and that breaks VLANs.
3186 */
3187 }
3188
bc7f75fa 3189 ew32(RCTL, rctl);
318a94d6 3190 /* just started the receive unit, no need to restart */
12d43f7d 3191 adapter->flags &= ~FLAG_RESTART_NOW;
bc7f75fa
AK
3192}
3193
3194/**
3195 * e1000_configure_rx - Configure Receive Unit after Reset
3196 * @adapter: board private structure
3197 *
3198 * Configure the Rx unit of the MAC after a reset.
3199 **/
3200static void e1000_configure_rx(struct e1000_adapter *adapter)
3201{
3202 struct e1000_hw *hw = &adapter->hw;
3203 struct e1000_ring *rx_ring = adapter->rx_ring;
3204 u64 rdba;
3205 u32 rdlen, rctl, rxcsum, ctrl_ext;
3206
3207 if (adapter->rx_ps_pages) {
3208 /* this is a 32 byte descriptor */
3209 rdlen = rx_ring->count *
af667a29 3210 sizeof(union e1000_rx_desc_packet_split);
bc7f75fa
AK
3211 adapter->clean_rx = e1000_clean_rx_irq_ps;
3212 adapter->alloc_rx_buf = e1000_alloc_rx_buffers_ps;
97ac8cae 3213 } else if (adapter->netdev->mtu > ETH_FRAME_LEN + ETH_FCS_LEN) {
5f450212 3214 rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
97ac8cae
BA
3215 adapter->clean_rx = e1000_clean_jumbo_rx_irq;
3216 adapter->alloc_rx_buf = e1000_alloc_jumbo_rx_buffers;
bc7f75fa 3217 } else {
5f450212 3218 rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
bc7f75fa
AK
3219 adapter->clean_rx = e1000_clean_rx_irq;
3220 adapter->alloc_rx_buf = e1000_alloc_rx_buffers;
3221 }
3222
3223 /* disable receives while setting up the descriptors */
3224 rctl = er32(RCTL);
7f99ae63
BA
3225 if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
3226 ew32(RCTL, rctl & ~E1000_RCTL_EN);
bc7f75fa 3227 e1e_flush();
1bba4386 3228 usleep_range(10000, 20000);
bc7f75fa 3229
3a3b7586 3230 if (adapter->flags2 & FLAG2_DMA_BURST) {
e921eb1a 3231 /* set the writeback threshold (only takes effect if the RDTR
3a3b7586 3232 * is set). set GRAN=1 and write back up to 0x4 worth, and
af667a29 3233 * enable prefetching of 0x20 Rx descriptors
3a3b7586
JB
3234 * granularity = 01
3235 * wthresh = 04,
3236 * hthresh = 04,
3237 * pthresh = 0x20
3238 */
3239 ew32(RXDCTL(0), E1000_RXDCTL_DMA_BURST_ENABLE);
3240 ew32(RXDCTL(1), E1000_RXDCTL_DMA_BURST_ENABLE);
3241
e921eb1a 3242 /* override the delay timers for enabling bursting, only if
3a3b7586
JB
3243 * the value was not set by the user via module options
3244 */
3245 if (adapter->rx_int_delay == DEFAULT_RDTR)
3246 adapter->rx_int_delay = BURST_RDTR;
3247 if (adapter->rx_abs_int_delay == DEFAULT_RADV)
3248 adapter->rx_abs_int_delay = BURST_RADV;
3249 }
3250
bc7f75fa
AK
3251 /* set the Receive Delay Timer Register */
3252 ew32(RDTR, adapter->rx_int_delay);
3253
3254 /* irq moderation */
3255 ew32(RADV, adapter->rx_abs_int_delay);
828bac87 3256 if ((adapter->itr_setting != 0) && (adapter->itr != 0))
22a4cca2 3257 e1000e_write_itr(adapter, adapter->itr);
bc7f75fa
AK
3258
3259 ctrl_ext = er32(CTRL_EXT);
bc7f75fa
AK
3260 /* Auto-Mask interrupts upon ICR access */
3261 ctrl_ext |= E1000_CTRL_EXT_IAME;
3262 ew32(IAM, 0xffffffff);
3263 ew32(CTRL_EXT, ctrl_ext);
3264 e1e_flush();
3265
e921eb1a 3266 /* Setup the HW Rx Head and Tail Descriptor Pointers and
ad68076e
BA
3267 * the Base and Length of the Rx Descriptor Ring
3268 */
bc7f75fa 3269 rdba = rx_ring->dma;
1e36052e
BA
3270 ew32(RDBAL(0), (rdba & DMA_BIT_MASK(32)));
3271 ew32(RDBAH(0), (rdba >> 32));
3272 ew32(RDLEN(0), rdlen);
3273 ew32(RDH(0), 0);
3274 ew32(RDT(0), 0);
3275 rx_ring->head = adapter->hw.hw_addr + E1000_RDH(0);
3276 rx_ring->tail = adapter->hw.hw_addr + E1000_RDT(0);
bc7f75fa
AK
3277
3278 /* Enable Receive Checksum Offload for TCP and UDP */
3279 rxcsum = er32(RXCSUM);
2e1706f2 3280 if (adapter->netdev->features & NETIF_F_RXCSUM)
bc7f75fa 3281 rxcsum |= E1000_RXCSUM_TUOFL;
2e1706f2 3282 else
bc7f75fa 3283 rxcsum &= ~E1000_RXCSUM_TUOFL;
bc7f75fa
AK
3284 ew32(RXCSUM, rxcsum);
3285
3e35d991
BA
3286 /* With jumbo frames, excessive C-state transition latencies result
3287 * in dropped transactions.
3288 */
3289 if (adapter->netdev->mtu > ETH_DATA_LEN) {
3290 u32 lat =
3291 ((er32(PBA) & E1000_PBA_RXA_MASK) * 1024 -
3292 adapter->max_frame_size) * 8 / 1000;
3293
3294 if (adapter->flags & FLAG_IS_ICH) {
53ec5498 3295 u32 rxdctl = er32(RXDCTL(0));
6cf08d1c 3296
53ec5498 3297 ew32(RXDCTL(0), rxdctl | 0x3);
53ec5498 3298 }
3e35d991 3299
e2c65448 3300 pm_qos_update_request(&adapter->pm_qos_req, lat);
3e35d991 3301 } else {
e2c65448 3302 pm_qos_update_request(&adapter->pm_qos_req,
3e35d991 3303 PM_QOS_DEFAULT_VALUE);
97ac8cae 3304 }
bc7f75fa
AK
3305
3306 /* Enable Receives */
3307 ew32(RCTL, rctl);
3308}
3309
3310/**
ef9b965a
JB
3311 * e1000e_write_mc_addr_list - write multicast addresses to MTA
3312 * @netdev: network interface device structure
bc7f75fa 3313 *
ef9b965a
JB
3314 * Writes multicast address list to the MTA hash table.
3315 * Returns: -ENOMEM on failure
3316 * 0 on no addresses written
3317 * X on writing X addresses to MTA
3318 */
3319static int e1000e_write_mc_addr_list(struct net_device *netdev)
3320{
3321 struct e1000_adapter *adapter = netdev_priv(netdev);
3322 struct e1000_hw *hw = &adapter->hw;
3323 struct netdev_hw_addr *ha;
3324 u8 *mta_list;
3325 int i;
3326
3327 if (netdev_mc_empty(netdev)) {
3328 /* nothing to program, so clear mc list */
3329 hw->mac.ops.update_mc_addr_list(hw, NULL, 0);
3330 return 0;
3331 }
3332
3333 mta_list = kzalloc(netdev_mc_count(netdev) * ETH_ALEN, GFP_ATOMIC);
3334 if (!mta_list)
3335 return -ENOMEM;
3336
3337 /* update_mc_addr_list expects a packed array of only addresses. */
3338 i = 0;
3339 netdev_for_each_mc_addr(ha, netdev)
f0ff4398 3340 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
ef9b965a
JB
3341
3342 hw->mac.ops.update_mc_addr_list(hw, mta_list, i);
3343 kfree(mta_list);
3344
3345 return netdev_mc_count(netdev);
3346}
3347
3348/**
3349 * e1000e_write_uc_addr_list - write unicast addresses to RAR table
3350 * @netdev: network interface device structure
bc7f75fa 3351 *
ef9b965a
JB
3352 * Writes unicast address list to the RAR table.
3353 * Returns: -ENOMEM on failure/insufficient address space
3354 * 0 on no addresses written
3355 * X on writing X addresses to the RAR table
bc7f75fa 3356 **/
ef9b965a 3357static int e1000e_write_uc_addr_list(struct net_device *netdev)
bc7f75fa 3358{
ef9b965a
JB
3359 struct e1000_adapter *adapter = netdev_priv(netdev);
3360 struct e1000_hw *hw = &adapter->hw;
b3e5bf1f 3361 unsigned int rar_entries;
ef9b965a
JB
3362 int count = 0;
3363
b3e5bf1f
DE
3364 rar_entries = hw->mac.ops.rar_get_count(hw);
3365
ef9b965a
JB
3366 /* save a rar entry for our hardware address */
3367 rar_entries--;
3368
3369 /* save a rar entry for the LAA workaround */
3370 if (adapter->flags & FLAG_RESET_OVERWRITES_LAA)
3371 rar_entries--;
3372
3373 /* return ENOMEM indicating insufficient memory for addresses */
3374 if (netdev_uc_count(netdev) > rar_entries)
3375 return -ENOMEM;
3376
3377 if (!netdev_uc_empty(netdev) && rar_entries) {
3378 struct netdev_hw_addr *ha;
3379
e921eb1a 3380 /* write the addresses in reverse order to avoid write
ef9b965a
JB
3381 * combining
3382 */
3383 netdev_for_each_uc_addr(ha, netdev) {
b3e5bf1f
DE
3384 int rval;
3385
ef9b965a
JB
3386 if (!rar_entries)
3387 break;
b3e5bf1f
DE
3388 rval = hw->mac.ops.rar_set(hw, ha->addr, rar_entries--);
3389 if (rval < 0)
3390 return -ENOMEM;
ef9b965a
JB
3391 count++;
3392 }
3393 }
3394
3395 /* zero out the remaining RAR entries not used above */
3396 for (; rar_entries > 0; rar_entries--) {
3397 ew32(RAH(rar_entries), 0);
3398 ew32(RAL(rar_entries), 0);
3399 }
3400 e1e_flush();
3401
3402 return count;
bc7f75fa
AK
3403}
3404
3405/**
ef9b965a 3406 * e1000e_set_rx_mode - secondary unicast, Multicast and Promiscuous mode set
bc7f75fa
AK
3407 * @netdev: network interface device structure
3408 *
ef9b965a
JB
3409 * The ndo_set_rx_mode entry point is called whenever the unicast or multicast
3410 * address list or the network interface flags are updated. This routine is
3411 * responsible for configuring the hardware for proper unicast, multicast,
bc7f75fa
AK
3412 * promiscuous mode, and all-multi behavior.
3413 **/
ef9b965a 3414static void e1000e_set_rx_mode(struct net_device *netdev)
bc7f75fa
AK
3415{
3416 struct e1000_adapter *adapter = netdev_priv(netdev);
3417 struct e1000_hw *hw = &adapter->hw;
bc7f75fa 3418 u32 rctl;
bc7f75fa 3419
63eb48f1
DE
3420 if (pm_runtime_suspended(netdev->dev.parent))
3421 return;
3422
bc7f75fa 3423 /* Check for Promiscuous and All Multicast modes */
bc7f75fa
AK
3424 rctl = er32(RCTL);
3425
ef9b965a
JB
3426 /* clear the affected bits */
3427 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE);
3428
bc7f75fa
AK
3429 if (netdev->flags & IFF_PROMISC) {
3430 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
86d70e53
JK
3431 /* Do not hardware filter VLANs in promisc mode */
3432 e1000e_vlan_filter_disable(adapter);
bc7f75fa 3433 } else {
ef9b965a 3434 int count;
3d3a1676 3435
746b9f02
PM
3436 if (netdev->flags & IFF_ALLMULTI) {
3437 rctl |= E1000_RCTL_MPE;
746b9f02 3438 } else {
e921eb1a 3439 /* Write addresses to the MTA, if the attempt fails
ef9b965a
JB
3440 * then we should just turn on promiscuous mode so
3441 * that we can at least receive multicast traffic
3442 */
3443 count = e1000e_write_mc_addr_list(netdev);
3444 if (count < 0)
3445 rctl |= E1000_RCTL_MPE;
746b9f02 3446 }
86d70e53 3447 e1000e_vlan_filter_enable(adapter);
e921eb1a 3448 /* Write addresses to available RAR registers, if there is not
ef9b965a
JB
3449 * sufficient space to store all the addresses then enable
3450 * unicast promiscuous mode
bc7f75fa 3451 */
ef9b965a
JB
3452 count = e1000e_write_uc_addr_list(netdev);
3453 if (count < 0)
3454 rctl |= E1000_RCTL_UPE;
bc7f75fa 3455 }
86d70e53 3456
ef9b965a
JB
3457 ew32(RCTL, rctl);
3458
f646968f 3459 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
86d70e53
JK
3460 e1000e_vlan_strip_enable(adapter);
3461 else
3462 e1000e_vlan_strip_disable(adapter);
bc7f75fa
AK
3463}
3464
70495a50
BA
3465static void e1000e_setup_rss_hash(struct e1000_adapter *adapter)
3466{
3467 struct e1000_hw *hw = &adapter->hw;
3468 u32 mrqc, rxcsum;
5c8d19da 3469 u32 rss_key[10];
70495a50 3470 int i;
70495a50 3471
5c8d19da 3472 netdev_rss_key_fill(rss_key, sizeof(rss_key));
70495a50 3473 for (i = 0; i < 10; i++)
5c8d19da 3474 ew32(RSSRK(i), rss_key[i]);
70495a50
BA
3475
3476 /* Direct all traffic to queue 0 */
3477 for (i = 0; i < 32; i++)
3478 ew32(RETA(i), 0);
3479
e921eb1a 3480 /* Disable raw packet checksumming so that RSS hash is placed in
70495a50
BA
3481 * descriptor on writeback.
3482 */
3483 rxcsum = er32(RXCSUM);
3484 rxcsum |= E1000_RXCSUM_PCSD;
3485
3486 ew32(RXCSUM, rxcsum);
3487
3488 mrqc = (E1000_MRQC_RSS_FIELD_IPV4 |
3489 E1000_MRQC_RSS_FIELD_IPV4_TCP |
3490 E1000_MRQC_RSS_FIELD_IPV6 |
3491 E1000_MRQC_RSS_FIELD_IPV6_TCP |
3492 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
3493
3494 ew32(MRQC, mrqc);
3495}
3496
b67e1913
BA
3497/**
3498 * e1000e_get_base_timinca - get default SYSTIM time increment attributes
3499 * @adapter: board private structure
3500 * @timinca: pointer to returned time increment attributes
3501 *
3502 * Get attributes for incrementing the System Time Register SYSTIML/H at
3503 * the default base frequency, and set the cyclecounter shift value.
3504 **/
d89777bf 3505s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca)
b67e1913
BA
3506{
3507 struct e1000_hw *hw = &adapter->hw;
3508 u32 incvalue, incperiod, shift;
3509
79849ebc
DE
3510 /* Make sure clock is enabled on I217/I218/I219 before checking
3511 * the frequency
3512 */
3513 if (((hw->mac.type == e1000_pch_lpt) ||
3514 (hw->mac.type == e1000_pch_spt)) &&
b67e1913
BA
3515 !(er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) &&
3516 !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_ENABLED)) {
3517 u32 fextnvm7 = er32(FEXTNVM7);
3518
3519 if (!(fextnvm7 & (1 << 0))) {
3520 ew32(FEXTNVM7, fextnvm7 | (1 << 0));
3521 e1e_flush();
3522 }
3523 }
3524
3525 switch (hw->mac.type) {
3526 case e1000_pch2lan:
3527 case e1000_pch_lpt:
83129b37 3528 if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
b67e1913
BA
3529 /* Stable 96MHz frequency */
3530 incperiod = INCPERIOD_96MHz;
3531 incvalue = INCVALUE_96MHz;
3532 shift = INCVALUE_SHIFT_96MHz;
3533 adapter->cc.shift = shift + INCPERIOD_SHIFT_96MHz;
83129b37
YL
3534 } else {
3535 /* Stable 25MHz frequency */
3536 incperiod = INCPERIOD_25MHz;
3537 incvalue = INCVALUE_25MHz;
3538 shift = INCVALUE_SHIFT_25MHz;
3539 adapter->cc.shift = shift;
3540 }
3541 break;
3542 case e1000_pch_spt:
3543 if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
3544 /* Stable 24MHz frequency */
3545 incperiod = INCPERIOD_24MHz;
3546 incvalue = INCVALUE_24MHz;
3547 shift = INCVALUE_SHIFT_24MHz;
3548 adapter->cc.shift = shift;
b67e1913
BA
3549 break;
3550 }
83129b37 3551 return -EINVAL;
b67e1913
BA
3552 case e1000_82574:
3553 case e1000_82583:
3554 /* Stable 25MHz frequency */
3555 incperiod = INCPERIOD_25MHz;
3556 incvalue = INCVALUE_25MHz;
3557 shift = INCVALUE_SHIFT_25MHz;
3558 adapter->cc.shift = shift;
3559 break;
3560 default:
3561 return -EINVAL;
3562 }
3563
3564 *timinca = ((incperiod << E1000_TIMINCA_INCPERIOD_SHIFT) |
3565 ((incvalue << shift) & E1000_TIMINCA_INCVALUE_MASK));
3566
3567 return 0;
3568}
3569
3570/**
3571 * e1000e_config_hwtstamp - configure the hwtstamp registers and enable/disable
3572 * @adapter: board private structure
3573 *
3574 * Outgoing time stamping can be enabled and disabled. Play nice and
3575 * disable it when requested, although it shouldn't cause any overhead
3576 * when no packet needs it. At most one packet in the queue may be
3577 * marked for time stamping, otherwise it would be impossible to tell
3578 * for sure to which packet the hardware time stamp belongs.
3579 *
3580 * Incoming time stamping has to be configured via the hardware filters.
3581 * Not all combinations are supported, in particular event type has to be
3582 * specified. Matching the kind of event packet is not supported, with the
3583 * exception of "all V2 events regardless of level 2 or 4".
3584 **/
62d7e3a2
BH
3585static int e1000e_config_hwtstamp(struct e1000_adapter *adapter,
3586 struct hwtstamp_config *config)
b67e1913
BA
3587{
3588 struct e1000_hw *hw = &adapter->hw;
b67e1913
BA
3589 u32 tsync_tx_ctl = E1000_TSYNCTXCTL_ENABLED;
3590 u32 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
d89777bf
BA
3591 u32 rxmtrl = 0;
3592 u16 rxudp = 0;
3593 bool is_l4 = false;
3594 bool is_l2 = false;
b67e1913
BA
3595 u32 regval;
3596 s32 ret_val;
3597
3598 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP))
3599 return -EINVAL;
3600
3601 /* flags reserved for future extensions - must be zero */
3602 if (config->flags)
3603 return -EINVAL;
3604
3605 switch (config->tx_type) {
3606 case HWTSTAMP_TX_OFF:
3607 tsync_tx_ctl = 0;
3608 break;
3609 case HWTSTAMP_TX_ON:
3610 break;
3611 default:
3612 return -ERANGE;
3613 }
3614
3615 switch (config->rx_filter) {
3616 case HWTSTAMP_FILTER_NONE:
3617 tsync_rx_ctl = 0;
3618 break;
d89777bf
BA
3619 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
3620 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
3621 rxmtrl = E1000_RXMTRL_PTP_V1_SYNC_MESSAGE;
3622 is_l4 = true;
3623 break;
3624 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
3625 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
3626 rxmtrl = E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE;
3627 is_l4 = true;
3628 break;
3629 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
3630 /* Also time stamps V2 L2 Path Delay Request/Response */
3631 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
3632 rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
3633 is_l2 = true;
3634 break;
3635 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
3636 /* Also time stamps V2 L2 Path Delay Request/Response. */
3637 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
3638 rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
3639 is_l2 = true;
3640 break;
3641 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
3642 /* Hardware cannot filter just V2 L4 Sync messages;
3643 * fall-through to V2 (both L2 and L4) Sync.
3644 */
3645 case HWTSTAMP_FILTER_PTP_V2_SYNC:
3646 /* Also time stamps V2 Path Delay Request/Response. */
3647 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
3648 rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
3649 is_l2 = true;
3650 is_l4 = true;
3651 break;
3652 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
3653 /* Hardware cannot filter just V2 L4 Delay Request messages;
3654 * fall-through to V2 (both L2 and L4) Delay Request.
3655 */
3656 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
3657 /* Also time stamps V2 Path Delay Request/Response. */
3658 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
3659 rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
3660 is_l2 = true;
3661 is_l4 = true;
3662 break;
3663 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
3664 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
3665 /* Hardware cannot filter just V2 L4 or L2 Event messages;
3666 * fall-through to all V2 (both L2 and L4) Events.
3667 */
3668 case HWTSTAMP_FILTER_PTP_V2_EVENT:
3669 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_EVENT_V2;
3670 config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
3671 is_l2 = true;
3672 is_l4 = true;
3673 break;
3674 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
3675 /* For V1, the hardware can only filter Sync messages or
3676 * Delay Request messages but not both so fall-through to
3677 * time stamp all packets.
3678 */
b67e1913 3679 case HWTSTAMP_FILTER_ALL:
d89777bf
BA
3680 is_l2 = true;
3681 is_l4 = true;
b67e1913
BA
3682 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
3683 config->rx_filter = HWTSTAMP_FILTER_ALL;
3684 break;
3685 default:
3686 return -ERANGE;
3687 }
3688
62d7e3a2
BH
3689 adapter->hwtstamp_config = *config;
3690
b67e1913
BA
3691 /* enable/disable Tx h/w time stamping */
3692 regval = er32(TSYNCTXCTL);
3693 regval &= ~E1000_TSYNCTXCTL_ENABLED;
3694 regval |= tsync_tx_ctl;
3695 ew32(TSYNCTXCTL, regval);
3696 if ((er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) !=
3697 (regval & E1000_TSYNCTXCTL_ENABLED)) {
3698 e_err("Timesync Tx Control register not set as expected\n");
3699 return -EAGAIN;
3700 }
3701
3702 /* enable/disable Rx h/w time stamping */
3703 regval = er32(TSYNCRXCTL);
3704 regval &= ~(E1000_TSYNCRXCTL_ENABLED | E1000_TSYNCRXCTL_TYPE_MASK);
3705 regval |= tsync_rx_ctl;
3706 ew32(TSYNCRXCTL, regval);
3707 if ((er32(TSYNCRXCTL) & (E1000_TSYNCRXCTL_ENABLED |
3708 E1000_TSYNCRXCTL_TYPE_MASK)) !=
3709 (regval & (E1000_TSYNCRXCTL_ENABLED |
3710 E1000_TSYNCRXCTL_TYPE_MASK))) {
3711 e_err("Timesync Rx Control register not set as expected\n");
3712 return -EAGAIN;
3713 }
3714
d89777bf
BA
3715 /* L2: define ethertype filter for time stamped packets */
3716 if (is_l2)
3717 rxmtrl |= ETH_P_1588;
3718
3719 /* define which PTP packets get time stamped */
3720 ew32(RXMTRL, rxmtrl);
3721
3722 /* Filter by destination port */
3723 if (is_l4) {
3724 rxudp = PTP_EV_PORT;
3725 cpu_to_be16s(&rxudp);
3726 }
3727 ew32(RXUDP, rxudp);
3728
3729 e1e_flush();
3730
b67e1913 3731 /* Clear TSYNCRXCTL_VALID & TSYNCTXCTL_VALID bit */
70806a7f
BA
3732 er32(RXSTMPH);
3733 er32(TXSTMPH);
b67e1913
BA
3734
3735 /* Get and set the System Time Register SYSTIM base frequency */
3736 ret_val = e1000e_get_base_timinca(adapter, &regval);
3737 if (ret_val)
3738 return ret_val;
3739 ew32(TIMINCA, regval);
3740
3741 /* reset the ns time counter */
3742 timecounter_init(&adapter->tc, &adapter->cc,
3743 ktime_to_ns(ktime_get_real()));
3744
3745 return 0;
3746}
3747
bc7f75fa 3748/**
ad68076e 3749 * e1000_configure - configure the hardware for Rx and Tx
bc7f75fa
AK
3750 * @adapter: private board structure
3751 **/
3752static void e1000_configure(struct e1000_adapter *adapter)
3753{
55aa6985
BA
3754 struct e1000_ring *rx_ring = adapter->rx_ring;
3755
ef9b965a 3756 e1000e_set_rx_mode(adapter->netdev);
bc7f75fa
AK
3757
3758 e1000_restore_vlan(adapter);
cd791618 3759 e1000_init_manageability_pt(adapter);
bc7f75fa
AK
3760
3761 e1000_configure_tx(adapter);
70495a50
BA
3762
3763 if (adapter->netdev->features & NETIF_F_RXHASH)
3764 e1000e_setup_rss_hash(adapter);
bc7f75fa
AK
3765 e1000_setup_rctl(adapter);
3766 e1000_configure_rx(adapter);
55aa6985 3767 adapter->alloc_rx_buf(rx_ring, e1000_desc_unused(rx_ring), GFP_KERNEL);
bc7f75fa
AK
3768}
3769
3770/**
3771 * e1000e_power_up_phy - restore link in case the phy was powered down
3772 * @adapter: address of board private structure
3773 *
3774 * The phy may be powered down to save power and turn off link when the
3775 * driver is unloaded and wake on lan is not enabled (among others)
3776 * *** this routine MUST be followed by a call to e1000e_reset ***
3777 **/
3778void e1000e_power_up_phy(struct e1000_adapter *adapter)
3779{
17f208de
BA
3780 if (adapter->hw.phy.ops.power_up)
3781 adapter->hw.phy.ops.power_up(&adapter->hw);
bc7f75fa
AK
3782
3783 adapter->hw.mac.ops.setup_link(&adapter->hw);
3784}
3785
3786/**
3787 * e1000_power_down_phy - Power down the PHY
3788 *
17f208de
BA
3789 * Power down the PHY so no link is implied when interface is down.
3790 * The PHY cannot be powered down if management or WoL is active.
bc7f75fa
AK
3791 */
3792static void e1000_power_down_phy(struct e1000_adapter *adapter)
3793{
17f208de
BA
3794 if (adapter->hw.phy.ops.power_down)
3795 adapter->hw.phy.ops.power_down(&adapter->hw);
bc7f75fa
AK
3796}
3797
ad851fbb
YL
3798/**
3799 * e1000_flush_tx_ring - remove all descriptors from the tx_ring
3800 *
3801 * We want to clear all pending descriptors from the TX ring.
3802 * zeroing happens when the HW reads the regs. We assign the ring itself as
3803 * the data of the next descriptor. We don't care about the data we are about
3804 * to reset the HW.
3805 */
3806static void e1000_flush_tx_ring(struct e1000_adapter *adapter)
3807{
3808 struct e1000_hw *hw = &adapter->hw;
3809 struct e1000_ring *tx_ring = adapter->tx_ring;
3810 struct e1000_tx_desc *tx_desc = NULL;
3811 u32 tdt, tctl, txd_lower = E1000_TXD_CMD_IFCS;
3812 u16 size = 512;
3813
3814 tctl = er32(TCTL);
3815 ew32(TCTL, tctl | E1000_TCTL_EN);
3816 tdt = er32(TDT(0));
3817 BUG_ON(tdt != tx_ring->next_to_use);
3818 tx_desc = E1000_TX_DESC(*tx_ring, tx_ring->next_to_use);
3819 tx_desc->buffer_addr = tx_ring->dma;
3820
3821 tx_desc->lower.data = cpu_to_le32(txd_lower | size);
3822 tx_desc->upper.data = 0;
3823 /* flush descriptors to memory before notifying the HW */
3824 wmb();
3825 tx_ring->next_to_use++;
3826 if (tx_ring->next_to_use == tx_ring->count)
3827 tx_ring->next_to_use = 0;
3828 ew32(TDT(0), tx_ring->next_to_use);
3829 mmiowb();
3830 usleep_range(200, 250);
3831}
3832
3833/**
3834 * e1000_flush_rx_ring - remove all descriptors from the rx_ring
3835 *
3836 * Mark all descriptors in the RX ring as consumed and disable the rx ring
3837 */
3838static void e1000_flush_rx_ring(struct e1000_adapter *adapter)
3839{
3840 u32 rctl, rxdctl;
3841 struct e1000_hw *hw = &adapter->hw;
3842
3843 rctl = er32(RCTL);
3844 ew32(RCTL, rctl & ~E1000_RCTL_EN);
3845 e1e_flush();
3846 usleep_range(100, 150);
3847
3848 rxdctl = er32(RXDCTL(0));
3849 /* zero the lower 14 bits (prefetch and host thresholds) */
3850 rxdctl &= 0xffffc000;
3851
3852 /* update thresholds: prefetch threshold to 31, host threshold to 1
3853 * and make sure the granularity is "descriptors" and not "cache lines"
3854 */
3855 rxdctl |= (0x1F | (1 << 8) | E1000_RXDCTL_THRESH_UNIT_DESC);
3856
3857 ew32(RXDCTL(0), rxdctl);
3858 /* momentarily enable the RX ring for the changes to take effect */
3859 ew32(RCTL, rctl | E1000_RCTL_EN);
3860 e1e_flush();
3861 usleep_range(100, 150);
3862 ew32(RCTL, rctl & ~E1000_RCTL_EN);
3863}
3864
3865/**
3866 * e1000_flush_desc_rings - remove all descriptors from the descriptor rings
3867 *
3868 * In i219, the descriptor rings must be emptied before resetting the HW
3869 * or before changing the device state to D3 during runtime (runtime PM).
3870 *
3871 * Failure to do this will cause the HW to enter a unit hang state which can
3872 * only be released by PCI reset on the device
3873 *
3874 */
3875
3876static void e1000_flush_desc_rings(struct e1000_adapter *adapter)
3877{
ff917429 3878 u16 hang_state;
ad851fbb
YL
3879 u32 fext_nvm11, tdlen;
3880 struct e1000_hw *hw = &adapter->hw;
3881
3882 /* First, disable MULR fix in FEXTNVM11 */
3883 fext_nvm11 = er32(FEXTNVM11);
3884 fext_nvm11 |= E1000_FEXTNVM11_DISABLE_MULR_FIX;
3885 ew32(FEXTNVM11, fext_nvm11);
3886 /* do nothing if we're not in faulty state, or if the queue is empty */
3887 tdlen = er32(TDLEN(0));
ff917429
YL
3888 pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
3889 &hang_state);
3890 if (!(hang_state & FLUSH_DESC_REQUIRED) || !tdlen)
ad851fbb
YL
3891 return;
3892 e1000_flush_tx_ring(adapter);
3893 /* recheck, maybe the fault is caused by the rx ring */
ff917429
YL
3894 pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
3895 &hang_state);
3896 if (hang_state & FLUSH_DESC_REQUIRED)
ad851fbb
YL
3897 e1000_flush_rx_ring(adapter);
3898}
3899
bc7f75fa
AK
3900/**
3901 * e1000e_reset - bring the hardware into a known good state
3902 *
3903 * This function boots the hardware and enables some settings that
3904 * require a configuration cycle of the hardware - those cannot be
3905 * set/changed during runtime. After reset the device needs to be
ad68076e 3906 * properly configured for Rx, Tx etc.
bc7f75fa
AK
3907 */
3908void e1000e_reset(struct e1000_adapter *adapter)
3909{
3910 struct e1000_mac_info *mac = &adapter->hw.mac;
318a94d6 3911 struct e1000_fc_info *fc = &adapter->hw.fc;
bc7f75fa
AK
3912 struct e1000_hw *hw = &adapter->hw;
3913 u32 tx_space, min_tx_space, min_rx_space;
318a94d6 3914 u32 pba = adapter->pba;
bc7f75fa
AK
3915 u16 hwm;
3916
ad68076e 3917 /* reset Packet Buffer Allocation to default */
318a94d6 3918 ew32(PBA, pba);
df762464 3919
8084b86d 3920 if (adapter->max_frame_size > (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)) {
e921eb1a 3921 /* To maintain wire speed transmits, the Tx FIFO should be
bc7f75fa
AK
3922 * large enough to accommodate two full transmit packets,
3923 * rounded up to the next 1KB and expressed in KB. Likewise,
3924 * the Rx FIFO should be large enough to accommodate at least
3925 * one full receive packet and is similarly rounded up and
ad68076e
BA
3926 * expressed in KB.
3927 */
df762464 3928 pba = er32(PBA);
bc7f75fa 3929 /* upper 16 bits has Tx packet buffer allocation size in KB */
df762464 3930 tx_space = pba >> 16;
bc7f75fa 3931 /* lower 16 bits has Rx packet buffer allocation size in KB */
df762464 3932 pba &= 0xffff;
e921eb1a 3933 /* the Tx fifo also stores 16 bytes of information about the Tx
ad68076e 3934 * but don't include ethernet FCS because hardware appends it
318a94d6
JK
3935 */
3936 min_tx_space = (adapter->max_frame_size +
e5fe2541 3937 sizeof(struct e1000_tx_desc) - ETH_FCS_LEN) * 2;
bc7f75fa
AK
3938 min_tx_space = ALIGN(min_tx_space, 1024);
3939 min_tx_space >>= 10;
3940 /* software strips receive CRC, so leave room for it */
318a94d6 3941 min_rx_space = adapter->max_frame_size;
bc7f75fa
AK
3942 min_rx_space = ALIGN(min_rx_space, 1024);
3943 min_rx_space >>= 10;
3944
e921eb1a 3945 /* If current Tx allocation is less than the min Tx FIFO size,
bc7f75fa 3946 * and the min Tx FIFO size is less than the current Rx FIFO
ad68076e
BA
3947 * allocation, take space away from current Rx allocation
3948 */
df762464
AK
3949 if ((tx_space < min_tx_space) &&
3950 ((min_tx_space - tx_space) < pba)) {
3951 pba -= min_tx_space - tx_space;
bc7f75fa 3952
e921eb1a 3953 /* if short on Rx space, Rx wins and must trump Tx
419e551c 3954 * adjustment
ad68076e 3955 */
79d4e908 3956 if (pba < min_rx_space)
df762464 3957 pba = min_rx_space;
bc7f75fa 3958 }
df762464
AK
3959
3960 ew32(PBA, pba);
bc7f75fa
AK
3961 }
3962
e921eb1a 3963 /* flow control settings
ad68076e 3964 *
38eb394e 3965 * The high water mark must be low enough to fit one full frame
bc7f75fa
AK
3966 * (or the size used for early receive) above it in the Rx FIFO.
3967 * Set it to the lower of:
3968 * - 90% of the Rx FIFO size, and
38eb394e 3969 * - the full Rx FIFO size minus one full frame
ad68076e 3970 */
d3738bb8
BA
3971 if (adapter->flags & FLAG_DISABLE_FC_PAUSE_TIME)
3972 fc->pause_time = 0xFFFF;
3973 else
3974 fc->pause_time = E1000_FC_PAUSE_TIME;
b20caa80 3975 fc->send_xon = true;
d3738bb8
BA
3976 fc->current_mode = fc->requested_mode;
3977
3978 switch (hw->mac.type) {
79d4e908
BA
3979 case e1000_ich9lan:
3980 case e1000_ich10lan:
3981 if (adapter->netdev->mtu > ETH_DATA_LEN) {
3982 pba = 14;
3983 ew32(PBA, pba);
3984 fc->high_water = 0x2800;
3985 fc->low_water = fc->high_water - 8;
3986 break;
3987 }
3988 /* fall-through */
d3738bb8 3989 default:
79d4e908
BA
3990 hwm = min(((pba << 10) * 9 / 10),
3991 ((pba << 10) - adapter->max_frame_size));
d3738bb8 3992
e80bd1d1 3993 fc->high_water = hwm & E1000_FCRTH_RTH; /* 8-byte granularity */
d3738bb8
BA
3994 fc->low_water = fc->high_water - 8;
3995 break;
3996 case e1000_pchlan:
e921eb1a 3997 /* Workaround PCH LOM adapter hangs with certain network
38eb394e
BA
3998 * loads. If hangs persist, try disabling Tx flow control.
3999 */
4000 if (adapter->netdev->mtu > ETH_DATA_LEN) {
4001 fc->high_water = 0x3500;
e80bd1d1 4002 fc->low_water = 0x1500;
38eb394e
BA
4003 } else {
4004 fc->high_water = 0x5000;
e80bd1d1 4005 fc->low_water = 0x3000;
38eb394e 4006 }
a305595b 4007 fc->refresh_time = 0x1000;
d3738bb8
BA
4008 break;
4009 case e1000_pch2lan:
2fbe4526 4010 case e1000_pch_lpt:
79849ebc 4011 case e1000_pch_spt:
d3738bb8 4012 fc->refresh_time = 0x0400;
347b5201
BA
4013
4014 if (adapter->netdev->mtu <= ETH_DATA_LEN) {
4015 fc->high_water = 0x05C20;
4016 fc->low_water = 0x05048;
4017 fc->pause_time = 0x0650;
4018 break;
828bac87 4019 }
347b5201 4020
ce345e08
BA
4021 pba = 14;
4022 ew32(PBA, pba);
347b5201
BA
4023 fc->high_water = ((pba << 10) * 9 / 10) & E1000_FCRTH_RTH;
4024 fc->low_water = ((pba << 10) * 8 / 10) & E1000_FCRTL_RTL;
d3738bb8 4025 break;
38eb394e 4026 }
bc7f75fa 4027
e921eb1a 4028 /* Alignment of Tx data is on an arbitrary byte boundary with the
d821a4c4
BA
4029 * maximum size per Tx descriptor limited only to the transmit
4030 * allocation of the packet buffer minus 96 bytes with an upper
4031 * limit of 24KB due to receive synchronization limitations.
4032 */
4033 adapter->tx_fifo_limit = min_t(u32, ((er32(PBA) >> 16) << 10) - 96,
4034 24 << 10);
4035
e921eb1a 4036 /* Disable Adaptive Interrupt Moderation if 2 full packets cannot
79d4e908 4037 * fit in receive buffer.
828bac87
BA
4038 */
4039 if (adapter->itr_setting & 0x3) {
79d4e908 4040 if ((adapter->max_frame_size * 2) > (pba << 10)) {
828bac87
BA
4041 if (!(adapter->flags2 & FLAG2_DISABLE_AIM)) {
4042 dev_info(&adapter->pdev->dev,
17e813ec 4043 "Interrupt Throttle Rate off\n");
828bac87 4044 adapter->flags2 |= FLAG2_DISABLE_AIM;
22a4cca2 4045 e1000e_write_itr(adapter, 0);
828bac87
BA
4046 }
4047 } else if (adapter->flags2 & FLAG2_DISABLE_AIM) {
4048 dev_info(&adapter->pdev->dev,
17e813ec 4049 "Interrupt Throttle Rate on\n");
828bac87
BA
4050 adapter->flags2 &= ~FLAG2_DISABLE_AIM;
4051 adapter->itr = 20000;
22a4cca2 4052 e1000e_write_itr(adapter, adapter->itr);
828bac87
BA
4053 }
4054 }
4055
0ffc5646
YL
4056 if (hw->mac.type == e1000_pch_spt)
4057 e1000_flush_desc_rings(adapter);
bc7f75fa
AK
4058 /* Allow time for pending master requests to run */
4059 mac->ops.reset_hw(hw);
97ac8cae 4060
e921eb1a 4061 /* For parts with AMT enabled, let the firmware know
97ac8cae
BA
4062 * that the network interface is in control
4063 */
c43bc57e 4064 if (adapter->flags & FLAG_HAS_AMT)
31dbe5b4 4065 e1000e_get_hw_control(adapter);
97ac8cae 4066
bc7f75fa
AK
4067 ew32(WUC, 0);
4068
4069 if (mac->ops.init_hw(hw))
44defeb3 4070 e_err("Hardware Error\n");
bc7f75fa
AK
4071
4072 e1000_update_mng_vlan(adapter);
4073
4074 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
4075 ew32(VET, ETH_P_8021Q);
4076
4077 e1000e_reset_adaptive(hw);
31dbe5b4 4078
b67e1913 4079 /* initialize systim and reset the ns time counter */
62d7e3a2 4080 e1000e_config_hwtstamp(adapter, &adapter->hwtstamp_config);
b67e1913 4081
d495bcb8
BA
4082 /* Set EEE advertisement as appropriate */
4083 if (adapter->flags2 & FLAG2_HAS_EEE) {
4084 s32 ret_val;
4085 u16 adv_addr;
4086
4087 switch (hw->phy.type) {
4088 case e1000_phy_82579:
4089 adv_addr = I82579_EEE_ADVERTISEMENT;
4090 break;
4091 case e1000_phy_i217:
4092 adv_addr = I217_EEE_ADVERTISEMENT;
4093 break;
4094 default:
4095 dev_err(&adapter->pdev->dev,
4096 "Invalid PHY type setting EEE advertisement\n");
4097 return;
4098 }
4099
4100 ret_val = hw->phy.ops.acquire(hw);
4101 if (ret_val) {
4102 dev_err(&adapter->pdev->dev,
4103 "EEE advertisement - unable to acquire PHY\n");
4104 return;
4105 }
4106
4107 e1000_write_emi_reg_locked(hw, adv_addr,
4108 hw->dev_spec.ich8lan.eee_disable ?
4109 0 : adapter->eee_advert);
4110
4111 hw->phy.ops.release(hw);
4112 }
4113
31dbe5b4 4114 if (!netif_running(adapter->netdev) &&
28002099 4115 !test_bit(__E1000_TESTING, &adapter->state))
31dbe5b4 4116 e1000_power_down_phy(adapter);
31dbe5b4 4117
bc7f75fa
AK
4118 e1000_get_phy_info(hw);
4119
918d7197
BA
4120 if ((adapter->flags & FLAG_HAS_SMART_POWER_DOWN) &&
4121 !(adapter->flags & FLAG_SMART_POWER_DOWN)) {
bc7f75fa 4122 u16 phy_data = 0;
e921eb1a 4123 /* speed up time to link by disabling smart power down, ignore
bc7f75fa 4124 * the return value of this function because there is nothing
ad68076e
BA
4125 * different we would do if it failed
4126 */
bc7f75fa
AK
4127 e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &phy_data);
4128 phy_data &= ~IGP02E1000_PM_SPD;
4129 e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, phy_data);
4130 }
ec945cfb
YL
4131 if (hw->mac.type == e1000_pch_spt && adapter->int_mode == 0) {
4132 u32 reg;
4133
4134 /* Fextnvm7 @ 0xe4[2] = 1 */
4135 reg = er32(FEXTNVM7);
4136 reg |= E1000_FEXTNVM7_SIDE_CLK_UNGATE;
4137 ew32(FEXTNVM7, reg);
4138 /* Fextnvm9 @ 0x5bb4[13:12] = 11 */
4139 reg = er32(FEXTNVM9);
4140 reg |= E1000_FEXTNVM9_IOSFSB_CLKGATE_DIS |
4141 E1000_FEXTNVM9_IOSFSB_CLKREQ_DIS;
4142 ew32(FEXTNVM9, reg);
4143 }
4144
bc7f75fa
AK
4145}
4146
4147int e1000e_up(struct e1000_adapter *adapter)
4148{
4149 struct e1000_hw *hw = &adapter->hw;
4150
4151 /* hardware has been reset, we need to reload some things */
4152 e1000_configure(adapter);
4153
4154 clear_bit(__E1000_DOWN, &adapter->state);
4155
4662e82b
BA
4156 if (adapter->msix_entries)
4157 e1000_configure_msix(adapter);
bc7f75fa
AK
4158 e1000_irq_enable(adapter);
4159
400484fa 4160 netif_start_queue(adapter->netdev);
4cb9be7a 4161
bc7f75fa 4162 /* fire a link change interrupt to start the watchdog */
52a9b231
BA
4163 if (adapter->msix_entries)
4164 ew32(ICS, E1000_ICS_LSC | E1000_ICR_OTHER);
4165 else
4166 ew32(ICS, E1000_ICS_LSC);
4167
bc7f75fa
AK
4168 return 0;
4169}
4170
713b3c9e
JB
4171static void e1000e_flush_descriptors(struct e1000_adapter *adapter)
4172{
4173 struct e1000_hw *hw = &adapter->hw;
4174
4175 if (!(adapter->flags2 & FLAG2_DMA_BURST))
4176 return;
4177
4178 /* flush pending descriptor writebacks to memory */
4179 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
4180 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
4181
4182 /* execute the writes immediately */
4183 e1e_flush();
bf03085f 4184
e921eb1a 4185 /* due to rare timing issues, write to TIDV/RDTR again to ensure the
bf03085f
MV
4186 * write is successful
4187 */
4188 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
4189 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
713b3c9e
JB
4190
4191 /* execute the writes immediately */
4192 e1e_flush();
4193}
4194
67fd4fcb
JK
4195static void e1000e_update_stats(struct e1000_adapter *adapter);
4196
28002099
DE
4197/**
4198 * e1000e_down - quiesce the device and optionally reset the hardware
4199 * @adapter: board private structure
4200 * @reset: boolean flag to reset the hardware or not
4201 */
4202void e1000e_down(struct e1000_adapter *adapter, bool reset)
bc7f75fa
AK
4203{
4204 struct net_device *netdev = adapter->netdev;
4205 struct e1000_hw *hw = &adapter->hw;
4206 u32 tctl, rctl;
4207
e921eb1a 4208 /* signal that we're down so the interrupt handler does not
ad68076e
BA
4209 * reschedule our watchdog timer
4210 */
bc7f75fa
AK
4211 set_bit(__E1000_DOWN, &adapter->state);
4212
a60a132e
ET
4213 netif_carrier_off(netdev);
4214
bc7f75fa
AK
4215 /* disable receives in the hardware */
4216 rctl = er32(RCTL);
7f99ae63
BA
4217 if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
4218 ew32(RCTL, rctl & ~E1000_RCTL_EN);
bc7f75fa
AK
4219 /* flush and sleep below */
4220
4cb9be7a 4221 netif_stop_queue(netdev);
bc7f75fa
AK
4222
4223 /* disable transmits in the hardware */
4224 tctl = er32(TCTL);
4225 tctl &= ~E1000_TCTL_EN;
4226 ew32(TCTL, tctl);
7f99ae63 4227
bc7f75fa
AK
4228 /* flush both disables and wait for them to finish */
4229 e1e_flush();
1bba4386 4230 usleep_range(10000, 20000);
bc7f75fa 4231
bc7f75fa
AK
4232 e1000_irq_disable(adapter);
4233
a3b87a4c
BA
4234 napi_synchronize(&adapter->napi);
4235
bc7f75fa
AK
4236 del_timer_sync(&adapter->watchdog_timer);
4237 del_timer_sync(&adapter->phy_info_timer);
4238
67fd4fcb
JK
4239 spin_lock(&adapter->stats64_lock);
4240 e1000e_update_stats(adapter);
4241 spin_unlock(&adapter->stats64_lock);
4242
400484fa 4243 e1000e_flush_descriptors(adapter);
400484fa 4244
bc7f75fa
AK
4245 adapter->link_speed = 0;
4246 adapter->link_duplex = 0;
4247
da1e2046
BA
4248 /* Disable Si errata workaround on PCHx for jumbo frame flow */
4249 if ((hw->mac.type >= e1000_pch2lan) &&
4250 (adapter->netdev->mtu > ETH_DATA_LEN) &&
4251 e1000_lv_jumbo_workaround_ich8lan(hw, false))
4252 e_dbg("failed to disable jumbo frame workaround mode\n");
4253
0ffc5646
YL
4254 if (!pci_channel_offline(adapter->pdev)) {
4255 if (reset)
4256 e1000e_reset(adapter);
4257 else if (hw->mac.type == e1000_pch_spt)
4258 e1000_flush_desc_rings(adapter);
4259 }
4260 e1000_clean_tx_ring(adapter->tx_ring);
4261 e1000_clean_rx_ring(adapter->rx_ring);
bc7f75fa
AK
4262}
4263
4264void e1000e_reinit_locked(struct e1000_adapter *adapter)
4265{
4266 might_sleep();
4267 while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
1bba4386 4268 usleep_range(1000, 2000);
28002099 4269 e1000e_down(adapter, true);
bc7f75fa
AK
4270 e1000e_up(adapter);
4271 clear_bit(__E1000_RESETTING, &adapter->state);
4272}
4273
b67e1913
BA
4274/**
4275 * e1000e_cyclecounter_read - read raw cycle counter (used by time counter)
4276 * @cc: cyclecounter structure
4277 **/
4278static cycle_t e1000e_cyclecounter_read(const struct cyclecounter *cc)
4279{
4280 struct e1000_adapter *adapter = container_of(cc, struct e1000_adapter,
4281 cc);
4282 struct e1000_hw *hw = &adapter->hw;
5e7ff970 4283 cycle_t systim, systim_next;
83129b37
YL
4284 /* SYSTIMH latching upon SYSTIML read does not work well. To fix that
4285 * we don't want to allow overflow of SYSTIML and a change to SYSTIMH
4286 * to occur between reads, so if we read a vale close to overflow, we
4287 * wait for overflow to occur and read both registers when its safe.
4288 */
4289 u32 systim_overflow_latch_fix = 0x3FFFFFFF;
b67e1913 4290
83129b37
YL
4291 do {
4292 systim = (cycle_t)er32(SYSTIML);
4293 } while (systim > systim_overflow_latch_fix);
b67e1913
BA
4294 systim |= (cycle_t)er32(SYSTIMH) << 32;
4295
5e7ff970
TF
4296 if ((hw->mac.type == e1000_82574) || (hw->mac.type == e1000_82583)) {
4297 u64 incvalue, time_delta, rem, temp;
4298 int i;
4299
4300 /* errata for 82574/82583 possible bad bits read from SYSTIMH/L
4301 * check to see that the time is incrementing at a reasonable
4302 * rate and is a multiple of incvalue
4303 */
4304 incvalue = er32(TIMINCA) & E1000_TIMINCA_INCVALUE_MASK;
4305 for (i = 0; i < E1000_MAX_82574_SYSTIM_REREADS; i++) {
4306 /* latch SYSTIMH on read of SYSTIML */
4307 systim_next = (cycle_t)er32(SYSTIML);
4308 systim_next |= (cycle_t)er32(SYSTIMH) << 32;
4309
4310 time_delta = systim_next - systim;
4311 temp = time_delta;
4312 rem = do_div(temp, incvalue);
4313
4314 systim = systim_next;
4315
4316 if ((time_delta < E1000_82574_SYSTIM_EPSILON) &&
4317 (rem == 0))
4318 break;
4319 }
4320 }
b67e1913
BA
4321 return systim;
4322}
4323
bc7f75fa
AK
4324/**
4325 * e1000_sw_init - Initialize general software structures (struct e1000_adapter)
4326 * @adapter: board private structure to initialize
4327 *
4328 * e1000_sw_init initializes the Adapter private data structure.
4329 * Fields are initialized based on PCI device information and
4330 * OS network device settings (MTU size).
4331 **/
9f9a12f8 4332static int e1000_sw_init(struct e1000_adapter *adapter)
bc7f75fa 4333{
bc7f75fa
AK
4334 struct net_device *netdev = adapter->netdev;
4335
8084b86d 4336 adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
bc7f75fa 4337 adapter->rx_ps_bsize0 = 128;
8084b86d 4338 adapter->max_frame_size = netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
318a94d6 4339 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
55aa6985
BA
4340 adapter->tx_ring_count = E1000_DEFAULT_TXD;
4341 adapter->rx_ring_count = E1000_DEFAULT_RXD;
bc7f75fa 4342
67fd4fcb
JK
4343 spin_lock_init(&adapter->stats64_lock);
4344
4662e82b 4345 e1000e_set_interrupt_capability(adapter);
bc7f75fa 4346
4662e82b
BA
4347 if (e1000_alloc_queues(adapter))
4348 return -ENOMEM;
bc7f75fa 4349
b67e1913
BA
4350 /* Setup hardware time stamping cyclecounter */
4351 if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
4352 adapter->cc.read = e1000e_cyclecounter_read;
4d045b4c 4353 adapter->cc.mask = CYCLECOUNTER_MASK(64);
b67e1913
BA
4354 adapter->cc.mult = 1;
4355 /* cc.shift set in e1000e_get_base_tininca() */
4356
4357 spin_lock_init(&adapter->systim_lock);
4358 INIT_WORK(&adapter->tx_hwtstamp_work, e1000e_tx_hwtstamp_work);
4359 }
4360
bc7f75fa 4361 /* Explicitly disable IRQ since the NIC can be in any state. */
bc7f75fa
AK
4362 e1000_irq_disable(adapter);
4363
bc7f75fa
AK
4364 set_bit(__E1000_DOWN, &adapter->state);
4365 return 0;
bc7f75fa
AK
4366}
4367
f8d59f78
BA
4368/**
4369 * e1000_intr_msi_test - Interrupt Handler
4370 * @irq: interrupt number
4371 * @data: pointer to a network interface device structure
4372 **/
8bb62869 4373static irqreturn_t e1000_intr_msi_test(int __always_unused irq, void *data)
f8d59f78
BA
4374{
4375 struct net_device *netdev = data;
4376 struct e1000_adapter *adapter = netdev_priv(netdev);
4377 struct e1000_hw *hw = &adapter->hw;
4378 u32 icr = er32(ICR);
4379
3bb99fe2 4380 e_dbg("icr is %08X\n", icr);
f8d59f78
BA
4381 if (icr & E1000_ICR_RXSEQ) {
4382 adapter->flags &= ~FLAG_MSI_TEST_FAILED;
e921eb1a 4383 /* Force memory writes to complete before acknowledging the
bc76329d
BA
4384 * interrupt is handled.
4385 */
f8d59f78
BA
4386 wmb();
4387 }
4388
4389 return IRQ_HANDLED;
4390}
4391
4392/**
4393 * e1000_test_msi_interrupt - Returns 0 for successful test
4394 * @adapter: board private struct
4395 *
4396 * code flow taken from tg3.c
4397 **/
4398static int e1000_test_msi_interrupt(struct e1000_adapter *adapter)
4399{
4400 struct net_device *netdev = adapter->netdev;
4401 struct e1000_hw *hw = &adapter->hw;
4402 int err;
4403
4404 /* poll_enable hasn't been called yet, so don't need disable */
4405 /* clear any pending events */
4406 er32(ICR);
4407
4408 /* free the real vector and request a test handler */
4409 e1000_free_irq(adapter);
4662e82b 4410 e1000e_reset_interrupt_capability(adapter);
f8d59f78
BA
4411
4412 /* Assume that the test fails, if it succeeds then the test
e921eb1a
BA
4413 * MSI irq handler will unset this flag
4414 */
f8d59f78
BA
4415 adapter->flags |= FLAG_MSI_TEST_FAILED;
4416
4417 err = pci_enable_msi(adapter->pdev);
4418 if (err)
4419 goto msi_test_failed;
4420
a0607fd3 4421 err = request_irq(adapter->pdev->irq, e1000_intr_msi_test, 0,
f8d59f78
BA
4422 netdev->name, netdev);
4423 if (err) {
4424 pci_disable_msi(adapter->pdev);
4425 goto msi_test_failed;
4426 }
4427
e921eb1a 4428 /* Force memory writes to complete before enabling and firing an
bc76329d
BA
4429 * interrupt.
4430 */
f8d59f78
BA
4431 wmb();
4432
4433 e1000_irq_enable(adapter);
4434
4435 /* fire an unusual interrupt on the test handler */
4436 ew32(ICS, E1000_ICS_RXSEQ);
4437 e1e_flush();
569a3aff 4438 msleep(100);
f8d59f78
BA
4439
4440 e1000_irq_disable(adapter);
4441
bc76329d 4442 rmb(); /* read flags after interrupt has been fired */
f8d59f78
BA
4443
4444 if (adapter->flags & FLAG_MSI_TEST_FAILED) {
4662e82b 4445 adapter->int_mode = E1000E_INT_MODE_LEGACY;
068e8a30 4446 e_info("MSI interrupt test failed, using legacy interrupt.\n");
24b706b2 4447 } else {
068e8a30 4448 e_dbg("MSI interrupt test succeeded!\n");
24b706b2 4449 }
f8d59f78
BA
4450
4451 free_irq(adapter->pdev->irq, netdev);
4452 pci_disable_msi(adapter->pdev);
4453
f8d59f78 4454msi_test_failed:
4662e82b 4455 e1000e_set_interrupt_capability(adapter);
068e8a30 4456 return e1000_request_irq(adapter);
f8d59f78
BA
4457}
4458
4459/**
4460 * e1000_test_msi - Returns 0 if MSI test succeeds or INTx mode is restored
4461 * @adapter: board private struct
4462 *
4463 * code flow taken from tg3.c, called with e1000 interrupts disabled.
4464 **/
4465static int e1000_test_msi(struct e1000_adapter *adapter)
4466{
4467 int err;
4468 u16 pci_cmd;
4469
4470 if (!(adapter->flags & FLAG_MSI_ENABLED))
4471 return 0;
4472
4473 /* disable SERR in case the MSI write causes a master abort */
4474 pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
36f2407f
DN
4475 if (pci_cmd & PCI_COMMAND_SERR)
4476 pci_write_config_word(adapter->pdev, PCI_COMMAND,
4477 pci_cmd & ~PCI_COMMAND_SERR);
f8d59f78
BA
4478
4479 err = e1000_test_msi_interrupt(adapter);
4480
36f2407f
DN
4481 /* re-enable SERR */
4482 if (pci_cmd & PCI_COMMAND_SERR) {
4483 pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
4484 pci_cmd |= PCI_COMMAND_SERR;
4485 pci_write_config_word(adapter->pdev, PCI_COMMAND, pci_cmd);
4486 }
f8d59f78 4487
f8d59f78
BA
4488 return err;
4489}
4490
bc7f75fa
AK
4491/**
4492 * e1000_open - Called when a network interface is made active
4493 * @netdev: network interface device structure
4494 *
4495 * Returns 0 on success, negative value on failure
4496 *
4497 * The open entry point is called when a network interface is made
4498 * active by the system (IFF_UP). At this point all resources needed
4499 * for transmit and receive operations are allocated, the interrupt
4500 * handler is registered with the OS, the watchdog timer is started,
4501 * and the stack is notified that the interface is ready.
4502 **/
4503static int e1000_open(struct net_device *netdev)
4504{
4505 struct e1000_adapter *adapter = netdev_priv(netdev);
4506 struct e1000_hw *hw = &adapter->hw;
23606cf5 4507 struct pci_dev *pdev = adapter->pdev;
bc7f75fa
AK
4508 int err;
4509
4510 /* disallow open during test */
4511 if (test_bit(__E1000_TESTING, &adapter->state))
4512 return -EBUSY;
4513
23606cf5
RW
4514 pm_runtime_get_sync(&pdev->dev);
4515
9c563d20
JB
4516 netif_carrier_off(netdev);
4517
bc7f75fa 4518 /* allocate transmit descriptors */
55aa6985 4519 err = e1000e_setup_tx_resources(adapter->tx_ring);
bc7f75fa
AK
4520 if (err)
4521 goto err_setup_tx;
4522
4523 /* allocate receive descriptors */
55aa6985 4524 err = e1000e_setup_rx_resources(adapter->rx_ring);
bc7f75fa
AK
4525 if (err)
4526 goto err_setup_rx;
4527
e921eb1a 4528 /* If AMT is enabled, let the firmware know that the network
11b08be8
BA
4529 * interface is now open and reset the part to a known state.
4530 */
4531 if (adapter->flags & FLAG_HAS_AMT) {
31dbe5b4 4532 e1000e_get_hw_control(adapter);
11b08be8
BA
4533 e1000e_reset(adapter);
4534 }
4535
bc7f75fa
AK
4536 e1000e_power_up_phy(adapter);
4537
4538 adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
e5fe2541 4539 if ((adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN))
bc7f75fa
AK
4540 e1000_update_mng_vlan(adapter);
4541
79d4e908 4542 /* DMA latency requirement to workaround jumbo issue */
e2c65448 4543 pm_qos_add_request(&adapter->pm_qos_req, PM_QOS_CPU_DMA_LATENCY,
3e35d991 4544 PM_QOS_DEFAULT_VALUE);
c128ec29 4545
e921eb1a 4546 /* before we allocate an interrupt, we must be ready to handle it.
bc7f75fa
AK
4547 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
4548 * as soon as we call pci_request_irq, so we have to setup our
ad68076e
BA
4549 * clean_rx handler before we do so.
4550 */
bc7f75fa
AK
4551 e1000_configure(adapter);
4552
4553 err = e1000_request_irq(adapter);
4554 if (err)
4555 goto err_req_irq;
4556
e921eb1a 4557 /* Work around PCIe errata with MSI interrupts causing some chipsets to
f8d59f78
BA
4558 * ignore e1000e MSI messages, which means we need to test our MSI
4559 * interrupt now
4560 */
4662e82b 4561 if (adapter->int_mode != E1000E_INT_MODE_LEGACY) {
f8d59f78
BA
4562 err = e1000_test_msi(adapter);
4563 if (err) {
4564 e_err("Interrupt allocation failed\n");
4565 goto err_req_irq;
4566 }
4567 }
4568
bc7f75fa
AK
4569 /* From here on the code is the same as e1000e_up() */
4570 clear_bit(__E1000_DOWN, &adapter->state);
4571
4572 napi_enable(&adapter->napi);
4573
4574 e1000_irq_enable(adapter);
4575
09357b00 4576 adapter->tx_hang_recheck = false;
4cb9be7a 4577 netif_start_queue(netdev);
d55b53ff 4578
66148bab 4579 hw->mac.get_link_status = true;
23606cf5
RW
4580 pm_runtime_put(&pdev->dev);
4581
bc7f75fa 4582 /* fire a link status change interrupt to start the watchdog */
52a9b231
BA
4583 if (adapter->msix_entries)
4584 ew32(ICS, E1000_ICS_LSC | E1000_ICR_OTHER);
4585 else
4586 ew32(ICS, E1000_ICS_LSC);
bc7f75fa
AK
4587
4588 return 0;
4589
4590err_req_irq:
31dbe5b4 4591 e1000e_release_hw_control(adapter);
bc7f75fa 4592 e1000_power_down_phy(adapter);
55aa6985 4593 e1000e_free_rx_resources(adapter->rx_ring);
bc7f75fa 4594err_setup_rx:
55aa6985 4595 e1000e_free_tx_resources(adapter->tx_ring);
bc7f75fa
AK
4596err_setup_tx:
4597 e1000e_reset(adapter);
23606cf5 4598 pm_runtime_put_sync(&pdev->dev);
bc7f75fa
AK
4599
4600 return err;
4601}
4602
4603/**
4604 * e1000_close - Disables a network interface
4605 * @netdev: network interface device structure
4606 *
4607 * Returns 0, this is not allowed to fail
4608 *
4609 * The close entry point is called when an interface is de-activated
4610 * by the OS. The hardware is still under the drivers control, but
4611 * needs to be disabled. A global MAC reset is issued to stop the
4612 * hardware, and all transmit and receive resources are freed.
4613 **/
4614static int e1000_close(struct net_device *netdev)
4615{
4616 struct e1000_adapter *adapter = netdev_priv(netdev);
23606cf5 4617 struct pci_dev *pdev = adapter->pdev;
bb9e44d0
BA
4618 int count = E1000_CHECK_RESET_COUNT;
4619
4620 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
4621 usleep_range(10000, 20000);
bc7f75fa
AK
4622
4623 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
23606cf5
RW
4624
4625 pm_runtime_get_sync(&pdev->dev);
4626
4627 if (!test_bit(__E1000_DOWN, &adapter->state)) {
28002099 4628 e1000e_down(adapter, true);
23606cf5 4629 e1000_free_irq(adapter);
63eb48f1
DE
4630
4631 /* Link status message must follow this format */
4632 pr_info("%s NIC Link is Down\n", adapter->netdev->name);
23606cf5 4633 }
a3b87a4c
BA
4634
4635 napi_disable(&adapter->napi);
4636
55aa6985
BA
4637 e1000e_free_tx_resources(adapter->tx_ring);
4638 e1000e_free_rx_resources(adapter->rx_ring);
bc7f75fa 4639
e921eb1a 4640 /* kill manageability vlan ID if supported, but not if a vlan with
ad68076e
BA
4641 * the same ID is registered on the host OS (let 8021q kill it)
4642 */
e5fe2541 4643 if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN)
80d5c368
PM
4644 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
4645 adapter->mng_vlan_id);
bc7f75fa 4646
e921eb1a 4647 /* If AMT is enabled, let the firmware know that the network
ad68076e
BA
4648 * interface is now closed
4649 */
31dbe5b4
BA
4650 if ((adapter->flags & FLAG_HAS_AMT) &&
4651 !test_bit(__E1000_TESTING, &adapter->state))
4652 e1000e_release_hw_control(adapter);
bc7f75fa 4653
e2c65448 4654 pm_qos_remove_request(&adapter->pm_qos_req);
c128ec29 4655
23606cf5
RW
4656 pm_runtime_put_sync(&pdev->dev);
4657
bc7f75fa
AK
4658 return 0;
4659}
fc830b78 4660
bc7f75fa
AK
4661/**
4662 * e1000_set_mac - Change the Ethernet Address of the NIC
4663 * @netdev: network interface device structure
4664 * @p: pointer to an address structure
4665 *
4666 * Returns 0 on success, negative on failure
4667 **/
4668static int e1000_set_mac(struct net_device *netdev, void *p)
4669{
4670 struct e1000_adapter *adapter = netdev_priv(netdev);
69e1e019 4671 struct e1000_hw *hw = &adapter->hw;
bc7f75fa
AK
4672 struct sockaddr *addr = p;
4673
4674 if (!is_valid_ether_addr(addr->sa_data))
4675 return -EADDRNOTAVAIL;
4676
4677 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
4678 memcpy(adapter->hw.mac.addr, addr->sa_data, netdev->addr_len);
4679
69e1e019 4680 hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr, 0);
bc7f75fa
AK
4681
4682 if (adapter->flags & FLAG_RESET_OVERWRITES_LAA) {
4683 /* activate the work around */
4684 e1000e_set_laa_state_82571(&adapter->hw, 1);
4685
e921eb1a 4686 /* Hold a copy of the LAA in RAR[14] This is done so that
bc7f75fa
AK
4687 * between the time RAR[0] gets clobbered and the time it
4688 * gets fixed (in e1000_watchdog), the actual LAA is in one
4689 * of the RARs and no incoming packets directed to this port
4690 * are dropped. Eventually the LAA will be in RAR[0] and
ad68076e
BA
4691 * RAR[14]
4692 */
69e1e019
BA
4693 hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr,
4694 adapter->hw.mac.rar_entry_count - 1);
bc7f75fa
AK
4695 }
4696
4697 return 0;
4698}
4699
a8f88ff5
JB
4700/**
4701 * e1000e_update_phy_task - work thread to update phy
4702 * @work: pointer to our work struct
4703 *
4704 * this worker thread exists because we must acquire a
4705 * semaphore to read the phy, which we could msleep while
4706 * waiting for it, and we can't msleep in a timer.
4707 **/
4708static void e1000e_update_phy_task(struct work_struct *work)
4709{
4710 struct e1000_adapter *adapter = container_of(work,
17e813ec
BA
4711 struct e1000_adapter,
4712 update_phy_task);
a03206ed 4713 struct e1000_hw *hw = &adapter->hw;
615b32af
JB
4714
4715 if (test_bit(__E1000_DOWN, &adapter->state))
4716 return;
4717
a03206ed
DE
4718 e1000_get_phy_info(hw);
4719
4720 /* Enable EEE on 82579 after link up */
50844bb7 4721 if (hw->phy.type >= e1000_phy_82579)
a03206ed 4722 e1000_set_eee_pchlan(hw);
a8f88ff5
JB
4723}
4724
e921eb1a
BA
4725/**
4726 * e1000_update_phy_info - timre call-back to update PHY info
4727 * @data: pointer to adapter cast into an unsigned long
4728 *
ad68076e
BA
4729 * Need to wait a few seconds after link up to get diagnostic information from
4730 * the phy
e921eb1a 4731 **/
bc7f75fa
AK
4732static void e1000_update_phy_info(unsigned long data)
4733{
53aa82da 4734 struct e1000_adapter *adapter = (struct e1000_adapter *)data;
615b32af
JB
4735
4736 if (test_bit(__E1000_DOWN, &adapter->state))
4737 return;
4738
a8f88ff5 4739 schedule_work(&adapter->update_phy_task);
bc7f75fa
AK
4740}
4741
8c7bbb92
BA
4742/**
4743 * e1000e_update_phy_stats - Update the PHY statistics counters
4744 * @adapter: board private structure
2b6b168d
BA
4745 *
4746 * Read/clear the upper 16-bit PHY registers and read/accumulate lower
8c7bbb92
BA
4747 **/
4748static void e1000e_update_phy_stats(struct e1000_adapter *adapter)
4749{
4750 struct e1000_hw *hw = &adapter->hw;
4751 s32 ret_val;
4752 u16 phy_data;
4753
4754 ret_val = hw->phy.ops.acquire(hw);
4755 if (ret_val)
4756 return;
4757
e921eb1a 4758 /* A page set is expensive so check if already on desired page.
8c7bbb92
BA
4759 * If not, set to the page with the PHY status registers.
4760 */
2b6b168d 4761 hw->phy.addr = 1;
8c7bbb92
BA
4762 ret_val = e1000e_read_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT,
4763 &phy_data);
4764 if (ret_val)
4765 goto release;
2b6b168d
BA
4766 if (phy_data != (HV_STATS_PAGE << IGP_PAGE_SHIFT)) {
4767 ret_val = hw->phy.ops.set_page(hw,
4768 HV_STATS_PAGE << IGP_PAGE_SHIFT);
8c7bbb92
BA
4769 if (ret_val)
4770 goto release;
4771 }
4772
8c7bbb92 4773 /* Single Collision Count */
2b6b168d
BA
4774 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
4775 ret_val = hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
8c7bbb92
BA
4776 if (!ret_val)
4777 adapter->stats.scc += phy_data;
4778
4779 /* Excessive Collision Count */
2b6b168d
BA
4780 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
4781 ret_val = hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
8c7bbb92
BA
4782 if (!ret_val)
4783 adapter->stats.ecol += phy_data;
4784
4785 /* Multiple Collision Count */
2b6b168d
BA
4786 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
4787 ret_val = hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
8c7bbb92
BA
4788 if (!ret_val)
4789 adapter->stats.mcc += phy_data;
4790
4791 /* Late Collision Count */
2b6b168d
BA
4792 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
4793 ret_val = hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
8c7bbb92
BA
4794 if (!ret_val)
4795 adapter->stats.latecol += phy_data;
4796
4797 /* Collision Count - also used for adaptive IFS */
2b6b168d
BA
4798 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
4799 ret_val = hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
8c7bbb92
BA
4800 if (!ret_val)
4801 hw->mac.collision_delta = phy_data;
4802
4803 /* Defer Count */
2b6b168d
BA
4804 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
4805 ret_val = hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
8c7bbb92
BA
4806 if (!ret_val)
4807 adapter->stats.dc += phy_data;
4808
4809 /* Transmit with no CRS */
2b6b168d
BA
4810 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
4811 ret_val = hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
8c7bbb92
BA
4812 if (!ret_val)
4813 adapter->stats.tncrs += phy_data;
4814
4815release:
4816 hw->phy.ops.release(hw);
4817}
4818
bc7f75fa
AK
4819/**
4820 * e1000e_update_stats - Update the board statistics counters
4821 * @adapter: board private structure
4822 **/
67fd4fcb 4823static void e1000e_update_stats(struct e1000_adapter *adapter)
bc7f75fa 4824{
7274c20f 4825 struct net_device *netdev = adapter->netdev;
bc7f75fa
AK
4826 struct e1000_hw *hw = &adapter->hw;
4827 struct pci_dev *pdev = adapter->pdev;
bc7f75fa 4828
e921eb1a 4829 /* Prevent stats update while adapter is being reset, or if the pci
bc7f75fa
AK
4830 * connection is down.
4831 */
4832 if (adapter->link_speed == 0)
4833 return;
4834 if (pci_channel_offline(pdev))
4835 return;
4836
bc7f75fa
AK
4837 adapter->stats.crcerrs += er32(CRCERRS);
4838 adapter->stats.gprc += er32(GPRC);
7c25769f 4839 adapter->stats.gorc += er32(GORCL);
e80bd1d1 4840 er32(GORCH); /* Clear gorc */
bc7f75fa
AK
4841 adapter->stats.bprc += er32(BPRC);
4842 adapter->stats.mprc += er32(MPRC);
4843 adapter->stats.roc += er32(ROC);
4844
bc7f75fa 4845 adapter->stats.mpc += er32(MPC);
8c7bbb92
BA
4846
4847 /* Half-duplex statistics */
4848 if (adapter->link_duplex == HALF_DUPLEX) {
4849 if (adapter->flags2 & FLAG2_HAS_PHY_STATS) {
4850 e1000e_update_phy_stats(adapter);
4851 } else {
4852 adapter->stats.scc += er32(SCC);
4853 adapter->stats.ecol += er32(ECOL);
4854 adapter->stats.mcc += er32(MCC);
4855 adapter->stats.latecol += er32(LATECOL);
4856 adapter->stats.dc += er32(DC);
4857
4858 hw->mac.collision_delta = er32(COLC);
4859
4860 if ((hw->mac.type != e1000_82574) &&
4861 (hw->mac.type != e1000_82583))
4862 adapter->stats.tncrs += er32(TNCRS);
4863 }
4864 adapter->stats.colc += hw->mac.collision_delta;
a4f58f54 4865 }
8c7bbb92 4866
bc7f75fa
AK
4867 adapter->stats.xonrxc += er32(XONRXC);
4868 adapter->stats.xontxc += er32(XONTXC);
4869 adapter->stats.xoffrxc += er32(XOFFRXC);
4870 adapter->stats.xofftxc += er32(XOFFTXC);
bc7f75fa 4871 adapter->stats.gptc += er32(GPTC);
7c25769f 4872 adapter->stats.gotc += er32(GOTCL);
e80bd1d1 4873 er32(GOTCH); /* Clear gotc */
bc7f75fa
AK
4874 adapter->stats.rnbc += er32(RNBC);
4875 adapter->stats.ruc += er32(RUC);
bc7f75fa
AK
4876
4877 adapter->stats.mptc += er32(MPTC);
4878 adapter->stats.bptc += er32(BPTC);
4879
4880 /* used for adaptive IFS */
4881
4882 hw->mac.tx_packet_delta = er32(TPT);
4883 adapter->stats.tpt += hw->mac.tx_packet_delta;
bc7f75fa
AK
4884
4885 adapter->stats.algnerrc += er32(ALGNERRC);
4886 adapter->stats.rxerrc += er32(RXERRC);
bc7f75fa
AK
4887 adapter->stats.cexterr += er32(CEXTERR);
4888 adapter->stats.tsctc += er32(TSCTC);
4889 adapter->stats.tsctfc += er32(TSCTFC);
4890
bc7f75fa 4891 /* Fill out the OS statistics structure */
7274c20f
AK
4892 netdev->stats.multicast = adapter->stats.mprc;
4893 netdev->stats.collisions = adapter->stats.colc;
bc7f75fa
AK
4894
4895 /* Rx Errors */
4896
e921eb1a 4897 /* RLEC on some newer hardware can be incorrect so build
ad68076e
BA
4898 * our own version based on RUC and ROC
4899 */
7274c20f 4900 netdev->stats.rx_errors = adapter->stats.rxerrc +
f0ff4398
BA
4901 adapter->stats.crcerrs + adapter->stats.algnerrc +
4902 adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
7274c20f 4903 netdev->stats.rx_length_errors = adapter->stats.ruc +
f0ff4398 4904 adapter->stats.roc;
7274c20f
AK
4905 netdev->stats.rx_crc_errors = adapter->stats.crcerrs;
4906 netdev->stats.rx_frame_errors = adapter->stats.algnerrc;
4907 netdev->stats.rx_missed_errors = adapter->stats.mpc;
bc7f75fa
AK
4908
4909 /* Tx Errors */
f0ff4398 4910 netdev->stats.tx_errors = adapter->stats.ecol + adapter->stats.latecol;
7274c20f
AK
4911 netdev->stats.tx_aborted_errors = adapter->stats.ecol;
4912 netdev->stats.tx_window_errors = adapter->stats.latecol;
4913 netdev->stats.tx_carrier_errors = adapter->stats.tncrs;
bc7f75fa
AK
4914
4915 /* Tx Dropped needs to be maintained elsewhere */
4916
bc7f75fa
AK
4917 /* Management Stats */
4918 adapter->stats.mgptc += er32(MGTPTC);
4919 adapter->stats.mgprc += er32(MGTPRC);
4920 adapter->stats.mgpdc += er32(MGTPDC);
94fb848b
BA
4921
4922 /* Correctable ECC Errors */
79849ebc
DE
4923 if ((hw->mac.type == e1000_pch_lpt) ||
4924 (hw->mac.type == e1000_pch_spt)) {
94fb848b 4925 u32 pbeccsts = er32(PBECCSTS);
6cf08d1c 4926
94fb848b
BA
4927 adapter->corr_errors +=
4928 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
4929 adapter->uncorr_errors +=
4930 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
4931 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
4932 }
bc7f75fa
AK
4933}
4934
7c25769f
BA
4935/**
4936 * e1000_phy_read_status - Update the PHY register status snapshot
4937 * @adapter: board private structure
4938 **/
4939static void e1000_phy_read_status(struct e1000_adapter *adapter)
4940{
4941 struct e1000_hw *hw = &adapter->hw;
4942 struct e1000_phy_regs *phy = &adapter->phy_regs;
7c25769f 4943
97390ab8
BA
4944 if (!pm_runtime_suspended((&adapter->pdev->dev)->parent) &&
4945 (er32(STATUS) & E1000_STATUS_LU) &&
7c25769f 4946 (adapter->hw.phy.media_type == e1000_media_type_copper)) {
90da0669
BA
4947 int ret_val;
4948
c2ade1a4
BA
4949 ret_val = e1e_rphy(hw, MII_BMCR, &phy->bmcr);
4950 ret_val |= e1e_rphy(hw, MII_BMSR, &phy->bmsr);
4951 ret_val |= e1e_rphy(hw, MII_ADVERTISE, &phy->advertise);
4952 ret_val |= e1e_rphy(hw, MII_LPA, &phy->lpa);
4953 ret_val |= e1e_rphy(hw, MII_EXPANSION, &phy->expansion);
4954 ret_val |= e1e_rphy(hw, MII_CTRL1000, &phy->ctrl1000);
4955 ret_val |= e1e_rphy(hw, MII_STAT1000, &phy->stat1000);
4956 ret_val |= e1e_rphy(hw, MII_ESTATUS, &phy->estatus);
7c25769f 4957 if (ret_val)
44defeb3 4958 e_warn("Error reading PHY register\n");
7c25769f 4959 } else {
e921eb1a 4960 /* Do not read PHY registers if link is not up
7c25769f
BA
4961 * Set values to typical power-on defaults
4962 */
4963 phy->bmcr = (BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_FULLDPLX);
4964 phy->bmsr = (BMSR_100FULL | BMSR_100HALF | BMSR_10FULL |
4965 BMSR_10HALF | BMSR_ESTATEN | BMSR_ANEGCAPABLE |
4966 BMSR_ERCAP);
4967 phy->advertise = (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP |
4968 ADVERTISE_ALL | ADVERTISE_CSMA);
4969 phy->lpa = 0;
4970 phy->expansion = EXPANSION_ENABLENPAGE;
4971 phy->ctrl1000 = ADVERTISE_1000FULL;
4972 phy->stat1000 = 0;
4973 phy->estatus = (ESTATUS_1000_TFULL | ESTATUS_1000_THALF);
4974 }
7c25769f
BA
4975}
4976
bc7f75fa
AK
4977static void e1000_print_link_info(struct e1000_adapter *adapter)
4978{
bc7f75fa
AK
4979 struct e1000_hw *hw = &adapter->hw;
4980 u32 ctrl = er32(CTRL);
4981
8f12fe86 4982 /* Link status message must follow this format for user tools */
7dbc1672
BA
4983 pr_info("%s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
4984 adapter->netdev->name, adapter->link_speed,
ef456f85
JK
4985 adapter->link_duplex == FULL_DUPLEX ? "Full" : "Half",
4986 (ctrl & E1000_CTRL_TFCE) && (ctrl & E1000_CTRL_RFCE) ? "Rx/Tx" :
4987 (ctrl & E1000_CTRL_RFCE) ? "Rx" :
4988 (ctrl & E1000_CTRL_TFCE) ? "Tx" : "None");
bc7f75fa
AK
4989}
4990
0c6bdb30 4991static bool e1000e_has_link(struct e1000_adapter *adapter)
318a94d6
JK
4992{
4993 struct e1000_hw *hw = &adapter->hw;
3db1cd5c 4994 bool link_active = false;
318a94d6
JK
4995 s32 ret_val = 0;
4996
e921eb1a 4997 /* get_link_status is set on LSC (link status) interrupt or
318a94d6
JK
4998 * Rx sequence error interrupt. get_link_status will stay
4999 * false until the check_for_link establishes link
5000 * for copper adapters ONLY
5001 */
5002 switch (hw->phy.media_type) {
5003 case e1000_media_type_copper:
5004 if (hw->mac.get_link_status) {
5005 ret_val = hw->mac.ops.check_for_link(hw);
5006 link_active = !hw->mac.get_link_status;
5007 } else {
3db1cd5c 5008 link_active = true;
318a94d6
JK
5009 }
5010 break;
5011 case e1000_media_type_fiber:
5012 ret_val = hw->mac.ops.check_for_link(hw);
5013 link_active = !!(er32(STATUS) & E1000_STATUS_LU);
5014 break;
5015 case e1000_media_type_internal_serdes:
5016 ret_val = hw->mac.ops.check_for_link(hw);
5017 link_active = adapter->hw.mac.serdes_has_link;
5018 break;
5019 default:
5020 case e1000_media_type_unknown:
5021 break;
5022 }
5023
5024 if ((ret_val == E1000_ERR_PHY) && (hw->phy.type == e1000_phy_igp_3) &&
5025 (er32(CTRL) & E1000_PHY_CTRL_GBE_DISABLE)) {
5026 /* See e1000_kmrn_lock_loss_workaround_ich8lan() */
44defeb3 5027 e_info("Gigabit has been disabled, downgrading speed\n");
318a94d6
JK
5028 }
5029
5030 return link_active;
5031}
5032
5033static void e1000e_enable_receives(struct e1000_adapter *adapter)
5034{
5035 /* make sure the receive unit is started */
5036 if ((adapter->flags & FLAG_RX_NEEDS_RESTART) &&
12d43f7d 5037 (adapter->flags & FLAG_RESTART_NOW)) {
318a94d6
JK
5038 struct e1000_hw *hw = &adapter->hw;
5039 u32 rctl = er32(RCTL);
6cf08d1c 5040
318a94d6 5041 ew32(RCTL, rctl | E1000_RCTL_EN);
12d43f7d 5042 adapter->flags &= ~FLAG_RESTART_NOW;
318a94d6
JK
5043 }
5044}
5045
ff10e13c
CW
5046static void e1000e_check_82574_phy_workaround(struct e1000_adapter *adapter)
5047{
5048 struct e1000_hw *hw = &adapter->hw;
5049
e921eb1a 5050 /* With 82574 controllers, PHY needs to be checked periodically
ff10e13c
CW
5051 * for hung state and reset, if two calls return true
5052 */
5053 if (e1000_check_phy_82574(hw))
5054 adapter->phy_hang_count++;
5055 else
5056 adapter->phy_hang_count = 0;
5057
5058 if (adapter->phy_hang_count > 1) {
5059 adapter->phy_hang_count = 0;
d9554e96 5060 e_dbg("PHY appears hung - resetting\n");
ff10e13c
CW
5061 schedule_work(&adapter->reset_task);
5062 }
5063}
5064
bc7f75fa
AK
5065/**
5066 * e1000_watchdog - Timer Call-back
5067 * @data: pointer to adapter cast into an unsigned long
5068 **/
5069static void e1000_watchdog(unsigned long data)
5070{
53aa82da 5071 struct e1000_adapter *adapter = (struct e1000_adapter *)data;
bc7f75fa
AK
5072
5073 /* Do the rest outside of interrupt context */
5074 schedule_work(&adapter->watchdog_task);
5075
5076 /* TODO: make this use queue_delayed_work() */
5077}
5078
5079static void e1000_watchdog_task(struct work_struct *work)
5080{
5081 struct e1000_adapter *adapter = container_of(work,
17e813ec
BA
5082 struct e1000_adapter,
5083 watchdog_task);
bc7f75fa
AK
5084 struct net_device *netdev = adapter->netdev;
5085 struct e1000_mac_info *mac = &adapter->hw.mac;
75eb0fad 5086 struct e1000_phy_info *phy = &adapter->hw.phy;
bc7f75fa
AK
5087 struct e1000_ring *tx_ring = adapter->tx_ring;
5088 struct e1000_hw *hw = &adapter->hw;
5089 u32 link, tctl;
bc7f75fa 5090
615b32af
JB
5091 if (test_bit(__E1000_DOWN, &adapter->state))
5092 return;
5093
b405e8df 5094 link = e1000e_has_link(adapter);
318a94d6 5095 if ((netif_carrier_ok(netdev)) && link) {
23606cf5
RW
5096 /* Cancel scheduled suspend requests. */
5097 pm_runtime_resume(netdev->dev.parent);
5098
318a94d6 5099 e1000e_enable_receives(adapter);
bc7f75fa 5100 goto link_up;
bc7f75fa
AK
5101 }
5102
5103 if ((e1000e_enable_tx_pkt_filtering(hw)) &&
5104 (adapter->mng_vlan_id != adapter->hw.mng_cookie.vlan_id))
5105 e1000_update_mng_vlan(adapter);
5106
bc7f75fa
AK
5107 if (link) {
5108 if (!netif_carrier_ok(netdev)) {
3db1cd5c 5109 bool txb2b = true;
23606cf5
RW
5110
5111 /* Cancel scheduled suspend requests. */
5112 pm_runtime_resume(netdev->dev.parent);
5113
318a94d6 5114 /* update snapshot of PHY registers on LSC */
7c25769f 5115 e1000_phy_read_status(adapter);
bc7f75fa 5116 mac->ops.get_link_up_info(&adapter->hw,
17e813ec
BA
5117 &adapter->link_speed,
5118 &adapter->link_duplex);
bc7f75fa 5119 e1000_print_link_info(adapter);
e792cd91
KS
5120
5121 /* check if SmartSpeed worked */
5122 e1000e_check_downshift(hw);
5123 if (phy->speed_downgraded)
5124 netdev_warn(netdev,
5125 "Link Speed was downgraded by SmartSpeed\n");
5126
e921eb1a 5127 /* On supported PHYs, check for duplex mismatch only
f4187b56
BA
5128 * if link has autonegotiated at 10/100 half
5129 */
5130 if ((hw->phy.type == e1000_phy_igp_3 ||
5131 hw->phy.type == e1000_phy_bm) &&
138953bb 5132 hw->mac.autoneg &&
f4187b56
BA
5133 (adapter->link_speed == SPEED_10 ||
5134 adapter->link_speed == SPEED_100) &&
5135 (adapter->link_duplex == HALF_DUPLEX)) {
5136 u16 autoneg_exp;
5137
c2ade1a4 5138 e1e_rphy(hw, MII_EXPANSION, &autoneg_exp);
f4187b56 5139
c2ade1a4 5140 if (!(autoneg_exp & EXPANSION_NWAY))
ef456f85 5141 e_info("Autonegotiated half duplex but link partner cannot autoneg. Try forcing full duplex if link gets many collisions.\n");
f4187b56
BA
5142 }
5143
f49c57e1 5144 /* adjust timeout factor according to speed/duplex */
bc7f75fa
AK
5145 adapter->tx_timeout_factor = 1;
5146 switch (adapter->link_speed) {
5147 case SPEED_10:
3db1cd5c 5148 txb2b = false;
10f1b492 5149 adapter->tx_timeout_factor = 16;
bc7f75fa
AK
5150 break;
5151 case SPEED_100:
3db1cd5c 5152 txb2b = false;
4c86e0b9 5153 adapter->tx_timeout_factor = 10;
bc7f75fa
AK
5154 break;
5155 }
5156
e921eb1a 5157 /* workaround: re-program speed mode bit after
ad68076e
BA
5158 * link-up event
5159 */
bc7f75fa
AK
5160 if ((adapter->flags & FLAG_TARC_SPEED_MODE_BIT) &&
5161 !txb2b) {
5162 u32 tarc0;
6cf08d1c 5163
e9ec2c0f 5164 tarc0 = er32(TARC(0));
bc7f75fa 5165 tarc0 &= ~SPEED_MODE_BIT;
e9ec2c0f 5166 ew32(TARC(0), tarc0);
bc7f75fa
AK
5167 }
5168
e921eb1a 5169 /* disable TSO for pcie and 10/100 speeds, to avoid
ad68076e
BA
5170 * some hardware issues
5171 */
bc7f75fa
AK
5172 if (!(adapter->flags & FLAG_TSO_FORCE)) {
5173 switch (adapter->link_speed) {
5174 case SPEED_10:
5175 case SPEED_100:
44defeb3 5176 e_info("10/100 speed: disabling TSO\n");
bc7f75fa
AK
5177 netdev->features &= ~NETIF_F_TSO;
5178 netdev->features &= ~NETIF_F_TSO6;
5179 break;
5180 case SPEED_1000:
5181 netdev->features |= NETIF_F_TSO;
5182 netdev->features |= NETIF_F_TSO6;
5183 break;
5184 default:
5185 /* oops */
5186 break;
5187 }
5188 }
5189
e921eb1a 5190 /* enable transmits in the hardware, need to do this
ad68076e
BA
5191 * after setting TARC(0)
5192 */
bc7f75fa
AK
5193 tctl = er32(TCTL);
5194 tctl |= E1000_TCTL_EN;
5195 ew32(TCTL, tctl);
5196
e921eb1a 5197 /* Perform any post-link-up configuration before
75eb0fad
BA
5198 * reporting link up.
5199 */
5200 if (phy->ops.cfg_on_link_up)
5201 phy->ops.cfg_on_link_up(hw);
5202
bc7f75fa 5203 netif_carrier_on(netdev);
bc7f75fa
AK
5204
5205 if (!test_bit(__E1000_DOWN, &adapter->state))
5206 mod_timer(&adapter->phy_info_timer,
5207 round_jiffies(jiffies + 2 * HZ));
bc7f75fa
AK
5208 }
5209 } else {
5210 if (netif_carrier_ok(netdev)) {
5211 adapter->link_speed = 0;
5212 adapter->link_duplex = 0;
8f12fe86 5213 /* Link status message must follow this format */
7dbc1672 5214 pr_info("%s NIC Link is Down\n", adapter->netdev->name);
bc7f75fa 5215 netif_carrier_off(netdev);
bc7f75fa
AK
5216 if (!test_bit(__E1000_DOWN, &adapter->state))
5217 mod_timer(&adapter->phy_info_timer,
5218 round_jiffies(jiffies + 2 * HZ));
5219
d9554e96
DE
5220 /* 8000ES2LAN requires a Rx packet buffer work-around
5221 * on link down event; reset the controller to flush
5222 * the Rx packet buffer.
12d43f7d 5223 */
d9554e96 5224 if (adapter->flags & FLAG_RX_NEEDS_RESTART)
12d43f7d 5225 adapter->flags |= FLAG_RESTART_NOW;
23606cf5
RW
5226 else
5227 pm_schedule_suspend(netdev->dev.parent,
17e813ec 5228 LINK_TIMEOUT);
bc7f75fa
AK
5229 }
5230 }
5231
5232link_up:
67fd4fcb 5233 spin_lock(&adapter->stats64_lock);
bc7f75fa
AK
5234 e1000e_update_stats(adapter);
5235
5236 mac->tx_packet_delta = adapter->stats.tpt - adapter->tpt_old;
5237 adapter->tpt_old = adapter->stats.tpt;
5238 mac->collision_delta = adapter->stats.colc - adapter->colc_old;
5239 adapter->colc_old = adapter->stats.colc;
5240
7c25769f
BA
5241 adapter->gorc = adapter->stats.gorc - adapter->gorc_old;
5242 adapter->gorc_old = adapter->stats.gorc;
5243 adapter->gotc = adapter->stats.gotc - adapter->gotc_old;
5244 adapter->gotc_old = adapter->stats.gotc;
2084b114 5245 spin_unlock(&adapter->stats64_lock);
bc7f75fa 5246
d9554e96
DE
5247 /* If the link is lost the controller stops DMA, but
5248 * if there is queued Tx work it cannot be done. So
5249 * reset the controller to flush the Tx packet buffers.
5250 */
5251 if (!netif_carrier_ok(netdev) &&
5252 (e1000_desc_unused(tx_ring) + 1 < tx_ring->count))
5253 adapter->flags |= FLAG_RESTART_NOW;
5254
5255 /* If reset is necessary, do it outside of interrupt context. */
12d43f7d 5256 if (adapter->flags & FLAG_RESTART_NOW) {
90da0669
BA
5257 schedule_work(&adapter->reset_task);
5258 /* return immediately since reset is imminent */
5259 return;
bc7f75fa
AK
5260 }
5261
12d43f7d
BA
5262 e1000e_update_adaptive(&adapter->hw);
5263
eab2abf5
JB
5264 /* Simple mode for Interrupt Throttle Rate (ITR) */
5265 if (adapter->itr_setting == 4) {
e921eb1a 5266 /* Symmetric Tx/Rx gets a reduced ITR=2000;
eab2abf5
JB
5267 * Total asymmetrical Tx or Rx gets ITR=8000;
5268 * everyone else is between 2000-8000.
5269 */
5270 u32 goc = (adapter->gotc + adapter->gorc) / 10000;
5271 u32 dif = (adapter->gotc > adapter->gorc ?
17e813ec
BA
5272 adapter->gotc - adapter->gorc :
5273 adapter->gorc - adapter->gotc) / 10000;
eab2abf5
JB
5274 u32 itr = goc > 0 ? (dif * 6000 / goc + 2000) : 8000;
5275
22a4cca2 5276 e1000e_write_itr(adapter, itr);
eab2abf5
JB
5277 }
5278
ad68076e 5279 /* Cause software interrupt to ensure Rx ring is cleaned */
4662e82b
BA
5280 if (adapter->msix_entries)
5281 ew32(ICS, adapter->rx_ring->ims_val);
5282 else
5283 ew32(ICS, E1000_ICS_RXDMT0);
bc7f75fa 5284
713b3c9e
JB
5285 /* flush pending descriptors to memory before detecting Tx hang */
5286 e1000e_flush_descriptors(adapter);
5287
bc7f75fa 5288 /* Force detection of hung controller every watchdog period */
3db1cd5c 5289 adapter->detect_tx_hung = true;
bc7f75fa 5290
e921eb1a 5291 /* With 82571 controllers, LAA may be overwritten due to controller
ad68076e
BA
5292 * reset from the other port. Set the appropriate LAA in RAR[0]
5293 */
bc7f75fa 5294 if (e1000e_get_laa_state_82571(hw))
69e1e019 5295 hw->mac.ops.rar_set(hw, adapter->hw.mac.addr, 0);
bc7f75fa 5296
ff10e13c
CW
5297 if (adapter->flags2 & FLAG2_CHECK_PHY_HANG)
5298 e1000e_check_82574_phy_workaround(adapter);
5299
b67e1913
BA
5300 /* Clear valid timestamp stuck in RXSTMPL/H due to a Rx error */
5301 if (adapter->hwtstamp_config.rx_filter != HWTSTAMP_FILTER_NONE) {
5302 if ((adapter->flags2 & FLAG2_CHECK_RX_HWTSTAMP) &&
5303 (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID)) {
5304 er32(RXSTMPH);
5305 adapter->rx_hwtstamp_cleared++;
5306 } else {
5307 adapter->flags2 |= FLAG2_CHECK_RX_HWTSTAMP;
5308 }
5309 }
5310
bc7f75fa
AK
5311 /* Reset the timer */
5312 if (!test_bit(__E1000_DOWN, &adapter->state))
5313 mod_timer(&adapter->watchdog_timer,
5314 round_jiffies(jiffies + 2 * HZ));
5315}
5316
5317#define E1000_TX_FLAGS_CSUM 0x00000001
5318#define E1000_TX_FLAGS_VLAN 0x00000002
5319#define E1000_TX_FLAGS_TSO 0x00000004
5320#define E1000_TX_FLAGS_IPV4 0x00000008
943146de 5321#define E1000_TX_FLAGS_NO_FCS 0x00000010
b67e1913 5322#define E1000_TX_FLAGS_HWTSTAMP 0x00000020
bc7f75fa
AK
5323#define E1000_TX_FLAGS_VLAN_MASK 0xffff0000
5324#define E1000_TX_FLAGS_VLAN_SHIFT 16
5325
47ccd1ed
VY
5326static int e1000_tso(struct e1000_ring *tx_ring, struct sk_buff *skb,
5327 __be16 protocol)
bc7f75fa 5328{
bc7f75fa
AK
5329 struct e1000_context_desc *context_desc;
5330 struct e1000_buffer *buffer_info;
5331 unsigned int i;
5332 u32 cmd_length = 0;
70443ae9 5333 u16 ipcse = 0, mss;
bc7f75fa 5334 u8 ipcss, ipcso, tucss, tucso, hdr_len;
bcf1f57f 5335 int err;
bc7f75fa 5336
3d5e33c9
BA
5337 if (!skb_is_gso(skb))
5338 return 0;
bc7f75fa 5339
bcf1f57f
FR
5340 err = skb_cow_head(skb, 0);
5341 if (err < 0)
5342 return err;
bc7f75fa 5343
3d5e33c9
BA
5344 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
5345 mss = skb_shinfo(skb)->gso_size;
47ccd1ed 5346 if (protocol == htons(ETH_P_IP)) {
3d5e33c9
BA
5347 struct iphdr *iph = ip_hdr(skb);
5348 iph->tot_len = 0;
5349 iph->check = 0;
5350 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
f0ff4398 5351 0, IPPROTO_TCP, 0);
3d5e33c9
BA
5352 cmd_length = E1000_TXD_CMD_IP;
5353 ipcse = skb_transport_offset(skb) - 1;
8e1e8a47 5354 } else if (skb_is_gso_v6(skb)) {
3d5e33c9
BA
5355 ipv6_hdr(skb)->payload_len = 0;
5356 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
f0ff4398
BA
5357 &ipv6_hdr(skb)->daddr,
5358 0, IPPROTO_TCP, 0);
3d5e33c9
BA
5359 ipcse = 0;
5360 }
5361 ipcss = skb_network_offset(skb);
5362 ipcso = (void *)&(ip_hdr(skb)->check) - (void *)skb->data;
5363 tucss = skb_transport_offset(skb);
5364 tucso = (void *)&(tcp_hdr(skb)->check) - (void *)skb->data;
3d5e33c9
BA
5365
5366 cmd_length |= (E1000_TXD_CMD_DEXT | E1000_TXD_CMD_TSE |
f0ff4398 5367 E1000_TXD_CMD_TCP | (skb->len - (hdr_len)));
3d5e33c9
BA
5368
5369 i = tx_ring->next_to_use;
5370 context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
5371 buffer_info = &tx_ring->buffer_info[i];
5372
e80bd1d1
BA
5373 context_desc->lower_setup.ip_fields.ipcss = ipcss;
5374 context_desc->lower_setup.ip_fields.ipcso = ipcso;
5375 context_desc->lower_setup.ip_fields.ipcse = cpu_to_le16(ipcse);
3d5e33c9
BA
5376 context_desc->upper_setup.tcp_fields.tucss = tucss;
5377 context_desc->upper_setup.tcp_fields.tucso = tucso;
70443ae9 5378 context_desc->upper_setup.tcp_fields.tucse = 0;
e80bd1d1 5379 context_desc->tcp_seg_setup.fields.mss = cpu_to_le16(mss);
3d5e33c9
BA
5380 context_desc->tcp_seg_setup.fields.hdr_len = hdr_len;
5381 context_desc->cmd_and_length = cpu_to_le32(cmd_length);
5382
5383 buffer_info->time_stamp = jiffies;
5384 buffer_info->next_to_watch = i;
5385
5386 i++;
5387 if (i == tx_ring->count)
5388 i = 0;
5389 tx_ring->next_to_use = i;
5390
5391 return 1;
bc7f75fa
AK
5392}
5393
47ccd1ed
VY
5394static bool e1000_tx_csum(struct e1000_ring *tx_ring, struct sk_buff *skb,
5395 __be16 protocol)
bc7f75fa 5396{
55aa6985 5397 struct e1000_adapter *adapter = tx_ring->adapter;
bc7f75fa
AK
5398 struct e1000_context_desc *context_desc;
5399 struct e1000_buffer *buffer_info;
5400 unsigned int i;
5401 u8 css;
af807c82 5402 u32 cmd_len = E1000_TXD_CMD_DEXT;
bc7f75fa 5403
af807c82 5404 if (skb->ip_summed != CHECKSUM_PARTIAL)
3992c8ed 5405 return false;
bc7f75fa 5406
3f518390 5407 switch (protocol) {
09640e63 5408 case cpu_to_be16(ETH_P_IP):
af807c82
DG
5409 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
5410 cmd_len |= E1000_TXD_CMD_TCP;
5411 break;
09640e63 5412 case cpu_to_be16(ETH_P_IPV6):
af807c82
DG
5413 /* XXX not handling all IPV6 headers */
5414 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
5415 cmd_len |= E1000_TXD_CMD_TCP;
5416 break;
5417 default:
5418 if (unlikely(net_ratelimit()))
5f66f208
AJ
5419 e_warn("checksum_partial proto=%x!\n",
5420 be16_to_cpu(protocol));
af807c82 5421 break;
bc7f75fa
AK
5422 }
5423
0d0b1672 5424 css = skb_checksum_start_offset(skb);
af807c82
DG
5425
5426 i = tx_ring->next_to_use;
5427 buffer_info = &tx_ring->buffer_info[i];
5428 context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
5429
5430 context_desc->lower_setup.ip_config = 0;
5431 context_desc->upper_setup.tcp_fields.tucss = css;
f0ff4398 5432 context_desc->upper_setup.tcp_fields.tucso = css + skb->csum_offset;
af807c82
DG
5433 context_desc->upper_setup.tcp_fields.tucse = 0;
5434 context_desc->tcp_seg_setup.data = 0;
5435 context_desc->cmd_and_length = cpu_to_le32(cmd_len);
5436
5437 buffer_info->time_stamp = jiffies;
5438 buffer_info->next_to_watch = i;
5439
5440 i++;
5441 if (i == tx_ring->count)
5442 i = 0;
5443 tx_ring->next_to_use = i;
5444
3992c8ed 5445 return true;
bc7f75fa
AK
5446}
5447
55aa6985
BA
5448static int e1000_tx_map(struct e1000_ring *tx_ring, struct sk_buff *skb,
5449 unsigned int first, unsigned int max_per_txd,
d821a4c4 5450 unsigned int nr_frags)
bc7f75fa 5451{
55aa6985 5452 struct e1000_adapter *adapter = tx_ring->adapter;
03b1320d 5453 struct pci_dev *pdev = adapter->pdev;
1b7719c4 5454 struct e1000_buffer *buffer_info;
8ddc951c 5455 unsigned int len = skb_headlen(skb);
03b1320d 5456 unsigned int offset = 0, size, count = 0, i;
9ed318d5 5457 unsigned int f, bytecount, segs;
bc7f75fa
AK
5458
5459 i = tx_ring->next_to_use;
5460
5461 while (len) {
1b7719c4 5462 buffer_info = &tx_ring->buffer_info[i];
bc7f75fa
AK
5463 size = min(len, max_per_txd);
5464
bc7f75fa 5465 buffer_info->length = size;
bc7f75fa 5466 buffer_info->time_stamp = jiffies;
bc7f75fa 5467 buffer_info->next_to_watch = i;
0be3f55f
NN
5468 buffer_info->dma = dma_map_single(&pdev->dev,
5469 skb->data + offset,
af667a29 5470 size, DMA_TO_DEVICE);
03b1320d 5471 buffer_info->mapped_as_page = false;
0be3f55f 5472 if (dma_mapping_error(&pdev->dev, buffer_info->dma))
03b1320d 5473 goto dma_error;
bc7f75fa
AK
5474
5475 len -= size;
5476 offset += size;
03b1320d 5477 count++;
1b7719c4
AD
5478
5479 if (len) {
5480 i++;
5481 if (i == tx_ring->count)
5482 i = 0;
5483 }
bc7f75fa
AK
5484 }
5485
5486 for (f = 0; f < nr_frags; f++) {
9e903e08 5487 const struct skb_frag_struct *frag;
bc7f75fa
AK
5488
5489 frag = &skb_shinfo(skb)->frags[f];
9e903e08 5490 len = skb_frag_size(frag);
877749bf 5491 offset = 0;
bc7f75fa
AK
5492
5493 while (len) {
1b7719c4
AD
5494 i++;
5495 if (i == tx_ring->count)
5496 i = 0;
5497
bc7f75fa
AK
5498 buffer_info = &tx_ring->buffer_info[i];
5499 size = min(len, max_per_txd);
bc7f75fa
AK
5500
5501 buffer_info->length = size;
5502 buffer_info->time_stamp = jiffies;
bc7f75fa 5503 buffer_info->next_to_watch = i;
877749bf 5504 buffer_info->dma = skb_frag_dma_map(&pdev->dev, frag,
17e813ec
BA
5505 offset, size,
5506 DMA_TO_DEVICE);
03b1320d 5507 buffer_info->mapped_as_page = true;
0be3f55f 5508 if (dma_mapping_error(&pdev->dev, buffer_info->dma))
03b1320d 5509 goto dma_error;
bc7f75fa
AK
5510
5511 len -= size;
5512 offset += size;
5513 count++;
bc7f75fa
AK
5514 }
5515 }
5516
af667a29 5517 segs = skb_shinfo(skb)->gso_segs ? : 1;
9ed318d5
TH
5518 /* multiply data chunks by size of headers */
5519 bytecount = ((segs - 1) * skb_headlen(skb)) + skb->len;
5520
bc7f75fa 5521 tx_ring->buffer_info[i].skb = skb;
9ed318d5
TH
5522 tx_ring->buffer_info[i].segs = segs;
5523 tx_ring->buffer_info[i].bytecount = bytecount;
bc7f75fa
AK
5524 tx_ring->buffer_info[first].next_to_watch = i;
5525
5526 return count;
03b1320d
AD
5527
5528dma_error:
af667a29 5529 dev_err(&pdev->dev, "Tx DMA map failed\n");
03b1320d 5530 buffer_info->dma = 0;
c1fa347f 5531 if (count)
03b1320d 5532 count--;
c1fa347f
RK
5533
5534 while (count--) {
af667a29 5535 if (i == 0)
03b1320d 5536 i += tx_ring->count;
c1fa347f 5537 i--;
03b1320d 5538 buffer_info = &tx_ring->buffer_info[i];
55aa6985 5539 e1000_put_txbuf(tx_ring, buffer_info);
03b1320d
AD
5540 }
5541
5542 return 0;
bc7f75fa
AK
5543}
5544
55aa6985 5545static void e1000_tx_queue(struct e1000_ring *tx_ring, int tx_flags, int count)
bc7f75fa 5546{
55aa6985 5547 struct e1000_adapter *adapter = tx_ring->adapter;
bc7f75fa
AK
5548 struct e1000_tx_desc *tx_desc = NULL;
5549 struct e1000_buffer *buffer_info;
5550 u32 txd_upper = 0, txd_lower = E1000_TXD_CMD_IFCS;
5551 unsigned int i;
5552
5553 if (tx_flags & E1000_TX_FLAGS_TSO) {
5554 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D |
f0ff4398 5555 E1000_TXD_CMD_TSE;
bc7f75fa
AK
5556 txd_upper |= E1000_TXD_POPTS_TXSM << 8;
5557
5558 if (tx_flags & E1000_TX_FLAGS_IPV4)
5559 txd_upper |= E1000_TXD_POPTS_IXSM << 8;
5560 }
5561
5562 if (tx_flags & E1000_TX_FLAGS_CSUM) {
5563 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
5564 txd_upper |= E1000_TXD_POPTS_TXSM << 8;
5565 }
5566
5567 if (tx_flags & E1000_TX_FLAGS_VLAN) {
5568 txd_lower |= E1000_TXD_CMD_VLE;
5569 txd_upper |= (tx_flags & E1000_TX_FLAGS_VLAN_MASK);
5570 }
5571
943146de
BG
5572 if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
5573 txd_lower &= ~(E1000_TXD_CMD_IFCS);
5574
b67e1913
BA
5575 if (unlikely(tx_flags & E1000_TX_FLAGS_HWTSTAMP)) {
5576 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
5577 txd_upper |= E1000_TXD_EXTCMD_TSTAMP;
5578 }
5579
bc7f75fa
AK
5580 i = tx_ring->next_to_use;
5581
36b973df 5582 do {
bc7f75fa
AK
5583 buffer_info = &tx_ring->buffer_info[i];
5584 tx_desc = E1000_TX_DESC(*tx_ring, i);
5585 tx_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
f0ff4398
BA
5586 tx_desc->lower.data = cpu_to_le32(txd_lower |
5587 buffer_info->length);
bc7f75fa
AK
5588 tx_desc->upper.data = cpu_to_le32(txd_upper);
5589
5590 i++;
5591 if (i == tx_ring->count)
5592 i = 0;
36b973df 5593 } while (--count > 0);
bc7f75fa
AK
5594
5595 tx_desc->lower.data |= cpu_to_le32(adapter->txd_cmd);
5596
943146de
BG
5597 /* txd_cmd re-enables FCS, so we'll re-disable it here as desired. */
5598 if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
5599 tx_desc->lower.data &= ~(cpu_to_le32(E1000_TXD_CMD_IFCS));
5600
e921eb1a 5601 /* Force memory writes to complete before letting h/w
bc7f75fa
AK
5602 * know there are new descriptors to fetch. (Only
5603 * applicable for weak-ordered memory model archs,
ad68076e
BA
5604 * such as IA-64).
5605 */
bc7f75fa
AK
5606 wmb();
5607
5608 tx_ring->next_to_use = i;
bc7f75fa
AK
5609}
5610
5611#define MINIMUM_DHCP_PACKET_SIZE 282
5612static int e1000_transfer_dhcp_info(struct e1000_adapter *adapter,
5613 struct sk_buff *skb)
5614{
e80bd1d1 5615 struct e1000_hw *hw = &adapter->hw;
bc7f75fa
AK
5616 u16 length, offset;
5617
df8a39de
JP
5618 if (skb_vlan_tag_present(skb) &&
5619 !((skb_vlan_tag_get(skb) == adapter->hw.mng_cookie.vlan_id) &&
d60923c4
BA
5620 (adapter->hw.mng_cookie.status &
5621 E1000_MNG_DHCP_COOKIE_STATUS_VLAN)))
5622 return 0;
bc7f75fa
AK
5623
5624 if (skb->len <= MINIMUM_DHCP_PACKET_SIZE)
5625 return 0;
5626
53aa82da 5627 if (((struct ethhdr *)skb->data)->h_proto != htons(ETH_P_IP))
bc7f75fa
AK
5628 return 0;
5629
5630 {
362e20ca 5631 const struct iphdr *ip = (struct iphdr *)((u8 *)skb->data + 14);
bc7f75fa
AK
5632 struct udphdr *udp;
5633
5634 if (ip->protocol != IPPROTO_UDP)
5635 return 0;
5636
5637 udp = (struct udphdr *)((u8 *)ip + (ip->ihl << 2));
5638 if (ntohs(udp->dest) != 67)
5639 return 0;
5640
5641 offset = (u8 *)udp + 8 - skb->data;
5642 length = skb->len - offset;
5643 return e1000e_mng_write_dhcp_info(hw, (u8 *)udp + 8, length);
5644 }
5645
5646 return 0;
5647}
5648
55aa6985 5649static int __e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
bc7f75fa 5650{
55aa6985 5651 struct e1000_adapter *adapter = tx_ring->adapter;
bc7f75fa 5652
55aa6985 5653 netif_stop_queue(adapter->netdev);
e921eb1a 5654 /* Herbert's original patch had:
bc7f75fa 5655 * smp_mb__after_netif_stop_queue();
ad68076e
BA
5656 * but since that doesn't exist yet, just open code it.
5657 */
bc7f75fa
AK
5658 smp_mb();
5659
e921eb1a 5660 /* We need to check again in a case another CPU has just
ad68076e
BA
5661 * made room available.
5662 */
55aa6985 5663 if (e1000_desc_unused(tx_ring) < size)
bc7f75fa
AK
5664 return -EBUSY;
5665
5666 /* A reprieve! */
55aa6985 5667 netif_start_queue(adapter->netdev);
bc7f75fa
AK
5668 ++adapter->restart_queue;
5669 return 0;
5670}
5671
55aa6985 5672static int e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
bc7f75fa 5673{
d821a4c4
BA
5674 BUG_ON(size > tx_ring->count);
5675
55aa6985 5676 if (e1000_desc_unused(tx_ring) >= size)
bc7f75fa 5677 return 0;
55aa6985 5678 return __e1000_maybe_stop_tx(tx_ring, size);
bc7f75fa
AK
5679}
5680
3b29a56d
SH
5681static netdev_tx_t e1000_xmit_frame(struct sk_buff *skb,
5682 struct net_device *netdev)
bc7f75fa
AK
5683{
5684 struct e1000_adapter *adapter = netdev_priv(netdev);
5685 struct e1000_ring *tx_ring = adapter->tx_ring;
5686 unsigned int first;
bc7f75fa 5687 unsigned int tx_flags = 0;
e743d313 5688 unsigned int len = skb_headlen(skb);
4e6c709c
AK
5689 unsigned int nr_frags;
5690 unsigned int mss;
bc7f75fa
AK
5691 int count = 0;
5692 int tso;
5693 unsigned int f;
47ccd1ed 5694 __be16 protocol = vlan_get_protocol(skb);
bc7f75fa
AK
5695
5696 if (test_bit(__E1000_DOWN, &adapter->state)) {
5697 dev_kfree_skb_any(skb);
5698 return NETDEV_TX_OK;
5699 }
5700
5701 if (skb->len <= 0) {
5702 dev_kfree_skb_any(skb);
5703 return NETDEV_TX_OK;
5704 }
5705
e921eb1a 5706 /* The minimum packet size with TCTL.PSP set is 17 bytes so
6e97c170
TD
5707 * pad skb in order to meet this minimum size requirement
5708 */
a94d9e22
AD
5709 if (skb_put_padto(skb, 17))
5710 return NETDEV_TX_OK;
6e97c170 5711
bc7f75fa 5712 mss = skb_shinfo(skb)->gso_size;
bc7f75fa
AK
5713 if (mss) {
5714 u8 hdr_len;
bc7f75fa 5715
e921eb1a 5716 /* TSO Workaround for 82571/2/3 Controllers -- if skb->data
ad68076e
BA
5717 * points to just header, pull a few bytes of payload from
5718 * frags into skb->data
5719 */
bc7f75fa 5720 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
e921eb1a 5721 /* we do this workaround for ES2LAN, but it is un-necessary,
ad68076e
BA
5722 * avoiding it could save a lot of cycles
5723 */
4e6c709c 5724 if (skb->data_len && (hdr_len == len)) {
bc7f75fa
AK
5725 unsigned int pull_size;
5726
a2a5b323 5727 pull_size = min_t(unsigned int, 4, skb->data_len);
bc7f75fa 5728 if (!__pskb_pull_tail(skb, pull_size)) {
44defeb3 5729 e_err("__pskb_pull_tail failed.\n");
bc7f75fa
AK
5730 dev_kfree_skb_any(skb);
5731 return NETDEV_TX_OK;
5732 }
e743d313 5733 len = skb_headlen(skb);
bc7f75fa
AK
5734 }
5735 }
5736
5737 /* reserve a descriptor for the offload context */
5738 if ((mss) || (skb->ip_summed == CHECKSUM_PARTIAL))
5739 count++;
5740 count++;
5741
d821a4c4 5742 count += DIV_ROUND_UP(len, adapter->tx_fifo_limit);
bc7f75fa
AK
5743
5744 nr_frags = skb_shinfo(skb)->nr_frags;
5745 for (f = 0; f < nr_frags; f++)
d821a4c4
BA
5746 count += DIV_ROUND_UP(skb_frag_size(&skb_shinfo(skb)->frags[f]),
5747 adapter->tx_fifo_limit);
bc7f75fa
AK
5748
5749 if (adapter->hw.mac.tx_pkt_filtering)
5750 e1000_transfer_dhcp_info(adapter, skb);
5751
e921eb1a 5752 /* need: count + 2 desc gap to keep tail from touching
ad68076e
BA
5753 * head, otherwise try next time
5754 */
55aa6985 5755 if (e1000_maybe_stop_tx(tx_ring, count + 2))
bc7f75fa 5756 return NETDEV_TX_BUSY;
bc7f75fa 5757
df8a39de 5758 if (skb_vlan_tag_present(skb)) {
bc7f75fa 5759 tx_flags |= E1000_TX_FLAGS_VLAN;
df8a39de
JP
5760 tx_flags |= (skb_vlan_tag_get(skb) <<
5761 E1000_TX_FLAGS_VLAN_SHIFT);
bc7f75fa
AK
5762 }
5763
5764 first = tx_ring->next_to_use;
5765
47ccd1ed 5766 tso = e1000_tso(tx_ring, skb, protocol);
bc7f75fa
AK
5767 if (tso < 0) {
5768 dev_kfree_skb_any(skb);
bc7f75fa
AK
5769 return NETDEV_TX_OK;
5770 }
5771
5772 if (tso)
5773 tx_flags |= E1000_TX_FLAGS_TSO;
47ccd1ed 5774 else if (e1000_tx_csum(tx_ring, skb, protocol))
bc7f75fa
AK
5775 tx_flags |= E1000_TX_FLAGS_CSUM;
5776
e921eb1a 5777 /* Old method was to assume IPv4 packet by default if TSO was enabled.
bc7f75fa 5778 * 82571 hardware supports TSO capabilities for IPv6 as well...
ad68076e
BA
5779 * no longer assume, we must.
5780 */
47ccd1ed 5781 if (protocol == htons(ETH_P_IP))
bc7f75fa
AK
5782 tx_flags |= E1000_TX_FLAGS_IPV4;
5783
943146de
BG
5784 if (unlikely(skb->no_fcs))
5785 tx_flags |= E1000_TX_FLAGS_NO_FCS;
5786
25985edc 5787 /* if count is 0 then mapping error has occurred */
d821a4c4
BA
5788 count = e1000_tx_map(tx_ring, skb, first, adapter->tx_fifo_limit,
5789 nr_frags);
1b7719c4 5790 if (count) {
6930895d
MK
5791 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
5792 (adapter->flags & FLAG_HAS_HW_TIMESTAMP) &&
5793 !adapter->tx_hwtstamp_skb) {
b67e1913
BA
5794 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
5795 tx_flags |= E1000_TX_FLAGS_HWTSTAMP;
5796 adapter->tx_hwtstamp_skb = skb_get(skb);
59c871c5 5797 adapter->tx_hwtstamp_start = jiffies;
b67e1913
BA
5798 schedule_work(&adapter->tx_hwtstamp_work);
5799 } else {
5800 skb_tx_timestamp(skb);
5801 }
80be3129 5802
3f0cfa3b 5803 netdev_sent_queue(netdev, skb->len);
55aa6985 5804 e1000_tx_queue(tx_ring, tx_flags, count);
1b7719c4 5805 /* Make sure there is space in the ring for the next send. */
d821a4c4
BA
5806 e1000_maybe_stop_tx(tx_ring,
5807 (MAX_SKB_FRAGS *
5808 DIV_ROUND_UP(PAGE_SIZE,
5809 adapter->tx_fifo_limit) + 2));
472f31f5
FW
5810
5811 if (!skb->xmit_more ||
5812 netif_xmit_stopped(netdev_get_tx_queue(netdev, 0))) {
5813 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
5814 e1000e_update_tdt_wa(tx_ring,
5815 tx_ring->next_to_use);
5816 else
5817 writel(tx_ring->next_to_use, tx_ring->tail);
5818
5819 /* we need this if more than one processor can write
5820 * to our tail at a time, it synchronizes IO on
5821 *IA64/Altix systems
5822 */
5823 mmiowb();
5824 }
1b7719c4 5825 } else {
bc7f75fa 5826 dev_kfree_skb_any(skb);
1b7719c4
AD
5827 tx_ring->buffer_info[first].time_stamp = 0;
5828 tx_ring->next_to_use = first;
bc7f75fa
AK
5829 }
5830
bc7f75fa
AK
5831 return NETDEV_TX_OK;
5832}
5833
5834/**
5835 * e1000_tx_timeout - Respond to a Tx Hang
5836 * @netdev: network interface device structure
5837 **/
5838static void e1000_tx_timeout(struct net_device *netdev)
5839{
5840 struct e1000_adapter *adapter = netdev_priv(netdev);
5841
5842 /* Do the reset outside of interrupt context */
5843 adapter->tx_timeout_count++;
5844 schedule_work(&adapter->reset_task);
5845}
5846
5847static void e1000_reset_task(struct work_struct *work)
5848{
5849 struct e1000_adapter *adapter;
5850 adapter = container_of(work, struct e1000_adapter, reset_task);
5851
615b32af
JB
5852 /* don't run the task if already down */
5853 if (test_bit(__E1000_DOWN, &adapter->state))
5854 return;
5855
12d43f7d 5856 if (!(adapter->flags & FLAG_RESTART_NOW)) {
affa9dfb 5857 e1000e_dump(adapter);
12d43f7d 5858 e_err("Reset adapter unexpectedly\n");
affa9dfb 5859 }
bc7f75fa
AK
5860 e1000e_reinit_locked(adapter);
5861}
5862
5863/**
67fd4fcb 5864 * e1000_get_stats64 - Get System Network Statistics
bc7f75fa 5865 * @netdev: network interface device structure
67fd4fcb 5866 * @stats: rtnl_link_stats64 pointer
bc7f75fa
AK
5867 *
5868 * Returns the address of the device statistics structure.
bc7f75fa 5869 **/
67fd4fcb 5870struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
66501f56 5871 struct rtnl_link_stats64 *stats)
bc7f75fa 5872{
67fd4fcb
JK
5873 struct e1000_adapter *adapter = netdev_priv(netdev);
5874
5875 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5876 spin_lock(&adapter->stats64_lock);
5877 e1000e_update_stats(adapter);
5878 /* Fill out the OS statistics structure */
5879 stats->rx_bytes = adapter->stats.gorc;
5880 stats->rx_packets = adapter->stats.gprc;
5881 stats->tx_bytes = adapter->stats.gotc;
5882 stats->tx_packets = adapter->stats.gptc;
5883 stats->multicast = adapter->stats.mprc;
5884 stats->collisions = adapter->stats.colc;
5885
5886 /* Rx Errors */
5887
e921eb1a 5888 /* RLEC on some newer hardware can be incorrect so build
67fd4fcb
JK
5889 * our own version based on RUC and ROC
5890 */
5891 stats->rx_errors = adapter->stats.rxerrc +
f0ff4398
BA
5892 adapter->stats.crcerrs + adapter->stats.algnerrc +
5893 adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
5894 stats->rx_length_errors = adapter->stats.ruc + adapter->stats.roc;
67fd4fcb
JK
5895 stats->rx_crc_errors = adapter->stats.crcerrs;
5896 stats->rx_frame_errors = adapter->stats.algnerrc;
5897 stats->rx_missed_errors = adapter->stats.mpc;
5898
5899 /* Tx Errors */
f0ff4398 5900 stats->tx_errors = adapter->stats.ecol + adapter->stats.latecol;
67fd4fcb
JK
5901 stats->tx_aborted_errors = adapter->stats.ecol;
5902 stats->tx_window_errors = adapter->stats.latecol;
5903 stats->tx_carrier_errors = adapter->stats.tncrs;
5904
5905 /* Tx Dropped needs to be maintained elsewhere */
5906
5907 spin_unlock(&adapter->stats64_lock);
5908 return stats;
bc7f75fa
AK
5909}
5910
5911/**
5912 * e1000_change_mtu - Change the Maximum Transfer Unit
5913 * @netdev: network interface device structure
5914 * @new_mtu: new value for maximum frame size
5915 *
5916 * Returns 0 on success, negative on failure
5917 **/
5918static int e1000_change_mtu(struct net_device *netdev, int new_mtu)
5919{
5920 struct e1000_adapter *adapter = netdev_priv(netdev);
8084b86d 5921 int max_frame = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
bc7f75fa 5922
2adc55c9 5923 /* Jumbo frame support */
8084b86d 5924 if ((max_frame > (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)) &&
2e1706f2
BA
5925 !(adapter->flags & FLAG_HAS_JUMBO_FRAMES)) {
5926 e_err("Jumbo Frames not supported.\n");
5927 return -EINVAL;
bc7f75fa
AK
5928 }
5929
2adc55c9 5930 /* Supported frame sizes */
8084b86d 5931 if ((new_mtu < (VLAN_ETH_ZLEN + ETH_FCS_LEN)) ||
2adc55c9
BA
5932 (max_frame > adapter->max_hw_frame_size)) {
5933 e_err("Unsupported MTU setting\n");
bc7f75fa
AK
5934 return -EINVAL;
5935 }
5936
2fbe4526
BA
5937 /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
5938 if ((adapter->hw.mac.type >= e1000_pch2lan) &&
a1ce6473
BA
5939 !(adapter->flags2 & FLAG2_CRC_STRIPPING) &&
5940 (new_mtu > ETH_DATA_LEN)) {
2fbe4526 5941 e_err("Jumbo Frames not supported on this device when CRC stripping is disabled.\n");
a1ce6473
BA
5942 return -EINVAL;
5943 }
5944
bc7f75fa 5945 while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
1bba4386 5946 usleep_range(1000, 2000);
610c9928 5947 /* e1000e_down -> e1000e_reset dependent on max_frame_size & mtu */
318a94d6 5948 adapter->max_frame_size = max_frame;
610c9928
BA
5949 e_info("changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5950 netdev->mtu = new_mtu;
63eb48f1
DE
5951
5952 pm_runtime_get_sync(netdev->dev.parent);
5953
bc7f75fa 5954 if (netif_running(netdev))
28002099 5955 e1000e_down(adapter, true);
bc7f75fa 5956
e921eb1a 5957 /* NOTE: netdev_alloc_skb reserves 16 bytes, and typically NET_IP_ALIGN
bc7f75fa
AK
5958 * means we reserve 2 more, this pushes us to allocate from the next
5959 * larger slab size.
ad68076e 5960 * i.e. RXBUFFER_2048 --> size-4096 slab
97ac8cae
BA
5961 * However with the new *_jumbo_rx* routines, jumbo receives will use
5962 * fragmented skbs
ad68076e 5963 */
bc7f75fa 5964
9926146b 5965 if (max_frame <= 2048)
bc7f75fa
AK
5966 adapter->rx_buffer_len = 2048;
5967 else
5968 adapter->rx_buffer_len = 4096;
5969
5970 /* adjust allocation if LPE protects us, and we aren't using SBP */
8084b86d
AD
5971 if (max_frame <= (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN))
5972 adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
bc7f75fa 5973
bc7f75fa
AK
5974 if (netif_running(netdev))
5975 e1000e_up(adapter);
5976 else
5977 e1000e_reset(adapter);
5978
63eb48f1
DE
5979 pm_runtime_put_sync(netdev->dev.parent);
5980
bc7f75fa
AK
5981 clear_bit(__E1000_RESETTING, &adapter->state);
5982
5983 return 0;
5984}
5985
5986static int e1000_mii_ioctl(struct net_device *netdev, struct ifreq *ifr,
5987 int cmd)
5988{
5989 struct e1000_adapter *adapter = netdev_priv(netdev);
5990 struct mii_ioctl_data *data = if_mii(ifr);
bc7f75fa 5991
318a94d6 5992 if (adapter->hw.phy.media_type != e1000_media_type_copper)
bc7f75fa
AK
5993 return -EOPNOTSUPP;
5994
5995 switch (cmd) {
5996 case SIOCGMIIPHY:
5997 data->phy_id = adapter->hw.phy.addr;
5998 break;
5999 case SIOCGMIIREG:
b16a002e
BA
6000 e1000_phy_read_status(adapter);
6001
7c25769f
BA
6002 switch (data->reg_num & 0x1F) {
6003 case MII_BMCR:
6004 data->val_out = adapter->phy_regs.bmcr;
6005 break;
6006 case MII_BMSR:
6007 data->val_out = adapter->phy_regs.bmsr;
6008 break;
6009 case MII_PHYSID1:
6010 data->val_out = (adapter->hw.phy.id >> 16);
6011 break;
6012 case MII_PHYSID2:
6013 data->val_out = (adapter->hw.phy.id & 0xFFFF);
6014 break;
6015 case MII_ADVERTISE:
6016 data->val_out = adapter->phy_regs.advertise;
6017 break;
6018 case MII_LPA:
6019 data->val_out = adapter->phy_regs.lpa;
6020 break;
6021 case MII_EXPANSION:
6022 data->val_out = adapter->phy_regs.expansion;
6023 break;
6024 case MII_CTRL1000:
6025 data->val_out = adapter->phy_regs.ctrl1000;
6026 break;
6027 case MII_STAT1000:
6028 data->val_out = adapter->phy_regs.stat1000;
6029 break;
6030 case MII_ESTATUS:
6031 data->val_out = adapter->phy_regs.estatus;
6032 break;
6033 default:
bc7f75fa
AK
6034 return -EIO;
6035 }
bc7f75fa
AK
6036 break;
6037 case SIOCSMIIREG:
6038 default:
6039 return -EOPNOTSUPP;
6040 }
6041 return 0;
6042}
6043
b67e1913
BA
6044/**
6045 * e1000e_hwtstamp_ioctl - control hardware time stamping
6046 * @netdev: network interface device structure
6047 * @ifreq: interface request
6048 *
6049 * Outgoing time stamping can be enabled and disabled. Play nice and
6050 * disable it when requested, although it shouldn't cause any overhead
6051 * when no packet needs it. At most one packet in the queue may be
6052 * marked for time stamping, otherwise it would be impossible to tell
6053 * for sure to which packet the hardware time stamp belongs.
6054 *
6055 * Incoming time stamping has to be configured via the hardware filters.
6056 * Not all combinations are supported, in particular event type has to be
6057 * specified. Matching the kind of event packet is not supported, with the
6058 * exception of "all V2 events regardless of level 2 or 4".
6059 **/
4e8cff64 6060static int e1000e_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
b67e1913
BA
6061{
6062 struct e1000_adapter *adapter = netdev_priv(netdev);
6063 struct hwtstamp_config config;
6064 int ret_val;
6065
6066 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
6067 return -EFAULT;
6068
62d7e3a2 6069 ret_val = e1000e_config_hwtstamp(adapter, &config);
b67e1913
BA
6070 if (ret_val)
6071 return ret_val;
6072
d89777bf
BA
6073 switch (config.rx_filter) {
6074 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
6075 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
6076 case HWTSTAMP_FILTER_PTP_V2_SYNC:
6077 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
6078 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
6079 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
6080 /* With V2 type filters which specify a Sync or Delay Request,
6081 * Path Delay Request/Response messages are also time stamped
6082 * by hardware so notify the caller the requested packets plus
6083 * some others are time stamped.
6084 */
6085 config.rx_filter = HWTSTAMP_FILTER_SOME;
6086 break;
6087 default:
6088 break;
6089 }
6090
b67e1913
BA
6091 return copy_to_user(ifr->ifr_data, &config,
6092 sizeof(config)) ? -EFAULT : 0;
6093}
6094
4e8cff64
BH
6095static int e1000e_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
6096{
6097 struct e1000_adapter *adapter = netdev_priv(netdev);
6098
6099 return copy_to_user(ifr->ifr_data, &adapter->hwtstamp_config,
6100 sizeof(adapter->hwtstamp_config)) ? -EFAULT : 0;
6101}
6102
bc7f75fa
AK
6103static int e1000_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6104{
6105 switch (cmd) {
6106 case SIOCGMIIPHY:
6107 case SIOCGMIIREG:
6108 case SIOCSMIIREG:
6109 return e1000_mii_ioctl(netdev, ifr, cmd);
b67e1913 6110 case SIOCSHWTSTAMP:
4e8cff64
BH
6111 return e1000e_hwtstamp_set(netdev, ifr);
6112 case SIOCGHWTSTAMP:
6113 return e1000e_hwtstamp_get(netdev, ifr);
bc7f75fa
AK
6114 default:
6115 return -EOPNOTSUPP;
6116 }
6117}
6118
a4f58f54
BA
6119static int e1000_init_phy_wakeup(struct e1000_adapter *adapter, u32 wufc)
6120{
6121 struct e1000_hw *hw = &adapter->hw;
74f350ee 6122 u32 i, mac_reg, wuc;
2b6b168d 6123 u16 phy_reg, wuc_enable;
70806a7f 6124 int retval;
a4f58f54
BA
6125
6126 /* copy MAC RARs to PHY RARs */
d3738bb8 6127 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
a4f58f54 6128
2b6b168d
BA
6129 retval = hw->phy.ops.acquire(hw);
6130 if (retval) {
6131 e_err("Could not acquire PHY\n");
6132 return retval;
6133 }
6134
6135 /* Enable access to wakeup registers on and set page to BM_WUC_PAGE */
6136 retval = e1000_enable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
6137 if (retval)
75ce1532 6138 goto release;
2b6b168d
BA
6139
6140 /* copy MAC MTA to PHY MTA - only needed for pchlan */
a4f58f54
BA
6141 for (i = 0; i < adapter->hw.mac.mta_reg_count; i++) {
6142 mac_reg = E1000_READ_REG_ARRAY(hw, E1000_MTA, i);
2b6b168d
BA
6143 hw->phy.ops.write_reg_page(hw, BM_MTA(i),
6144 (u16)(mac_reg & 0xFFFF));
6145 hw->phy.ops.write_reg_page(hw, BM_MTA(i) + 1,
6146 (u16)((mac_reg >> 16) & 0xFFFF));
a4f58f54
BA
6147 }
6148
6149 /* configure PHY Rx Control register */
2b6b168d 6150 hw->phy.ops.read_reg_page(&adapter->hw, BM_RCTL, &phy_reg);
a4f58f54
BA
6151 mac_reg = er32(RCTL);
6152 if (mac_reg & E1000_RCTL_UPE)
6153 phy_reg |= BM_RCTL_UPE;
6154 if (mac_reg & E1000_RCTL_MPE)
6155 phy_reg |= BM_RCTL_MPE;
6156 phy_reg &= ~(BM_RCTL_MO_MASK);
6157 if (mac_reg & E1000_RCTL_MO_3)
6158 phy_reg |= (((mac_reg & E1000_RCTL_MO_3) >> E1000_RCTL_MO_SHIFT)
17e813ec 6159 << BM_RCTL_MO_SHIFT);
a4f58f54
BA
6160 if (mac_reg & E1000_RCTL_BAM)
6161 phy_reg |= BM_RCTL_BAM;
6162 if (mac_reg & E1000_RCTL_PMCF)
6163 phy_reg |= BM_RCTL_PMCF;
6164 mac_reg = er32(CTRL);
6165 if (mac_reg & E1000_CTRL_RFCE)
6166 phy_reg |= BM_RCTL_RFCE;
2b6b168d 6167 hw->phy.ops.write_reg_page(&adapter->hw, BM_RCTL, phy_reg);
a4f58f54 6168
74f350ee
DE
6169 wuc = E1000_WUC_PME_EN;
6170 if (wufc & (E1000_WUFC_MAG | E1000_WUFC_LNKC))
6171 wuc |= E1000_WUC_APME;
6172
a4f58f54
BA
6173 /* enable PHY wakeup in MAC register */
6174 ew32(WUFC, wufc);
74f350ee
DE
6175 ew32(WUC, (E1000_WUC_PHY_WAKE | E1000_WUC_APMPME |
6176 E1000_WUC_PME_STATUS | wuc));
a4f58f54
BA
6177
6178 /* configure and enable PHY wakeup in PHY registers */
2b6b168d 6179 hw->phy.ops.write_reg_page(&adapter->hw, BM_WUFC, wufc);
74f350ee 6180 hw->phy.ops.write_reg_page(&adapter->hw, BM_WUC, wuc);
a4f58f54
BA
6181
6182 /* activate PHY wakeup */
2b6b168d
BA
6183 wuc_enable |= BM_WUC_ENABLE_BIT | BM_WUC_HOST_WU_BIT;
6184 retval = e1000_disable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
a4f58f54
BA
6185 if (retval)
6186 e_err("Could not set PHY Host Wakeup bit\n");
75ce1532 6187release:
94d8186a 6188 hw->phy.ops.release(hw);
a4f58f54
BA
6189
6190 return retval;
6191}
6192
2a7e19af
DE
6193static void e1000e_flush_lpic(struct pci_dev *pdev)
6194{
6195 struct net_device *netdev = pci_get_drvdata(pdev);
6196 struct e1000_adapter *adapter = netdev_priv(netdev);
6197 struct e1000_hw *hw = &adapter->hw;
6198 u32 ret_val;
6199
6200 pm_runtime_get_sync(netdev->dev.parent);
6201
6202 ret_val = hw->phy.ops.acquire(hw);
6203 if (ret_val)
6204 goto fl_out;
6205
6206 pr_info("EEE TX LPI TIMER: %08X\n",
6207 er32(LPIC) >> E1000_LPIC_LPIET_SHIFT);
6208
6209 hw->phy.ops.release(hw);
6210
6211fl_out:
6212 pm_runtime_put_sync(netdev->dev.parent);
6213}
6214
28002099 6215static int e1000e_pm_freeze(struct device *dev)
bc7f75fa 6216{
28002099 6217 struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
bc7f75fa 6218 struct e1000_adapter *adapter = netdev_priv(netdev);
bc7f75fa
AK
6219
6220 netif_device_detach(netdev);
6221
6222 if (netif_running(netdev)) {
bb9e44d0
BA
6223 int count = E1000_CHECK_RESET_COUNT;
6224
6225 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
6226 usleep_range(10000, 20000);
6227
bc7f75fa 6228 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
28002099
DE
6229
6230 /* Quiesce the device without resetting the hardware */
6231 e1000e_down(adapter, false);
bc7f75fa
AK
6232 e1000_free_irq(adapter);
6233 }
4662e82b 6234 e1000e_reset_interrupt_capability(adapter);
bc7f75fa 6235
28002099
DE
6236 /* Allow time for pending master requests to run */
6237 e1000e_disable_pcie_master(&adapter->hw);
6238
6239 return 0;
6240}
6241
6242static int __e1000_shutdown(struct pci_dev *pdev, bool runtime)
6243{
6244 struct net_device *netdev = pci_get_drvdata(pdev);
6245 struct e1000_adapter *adapter = netdev_priv(netdev);
6246 struct e1000_hw *hw = &adapter->hw;
6247 u32 ctrl, ctrl_ext, rctl, status;
6248 /* Runtime suspend should only enable wakeup for link changes */
6249 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
6250 int retval = 0;
6251
bc7f75fa
AK
6252 status = er32(STATUS);
6253 if (status & E1000_STATUS_LU)
6254 wufc &= ~E1000_WUFC_LNKC;
6255
6256 if (wufc) {
6257 e1000_setup_rctl(adapter);
ef9b965a 6258 e1000e_set_rx_mode(netdev);
bc7f75fa
AK
6259
6260 /* turn on all-multi mode if wake on multicast is enabled */
6261 if (wufc & E1000_WUFC_MC) {
6262 rctl = er32(RCTL);
6263 rctl |= E1000_RCTL_MPE;
6264 ew32(RCTL, rctl);
6265 }
6266
6267 ctrl = er32(CTRL);
a4f58f54
BA
6268 ctrl |= E1000_CTRL_ADVD3WUC;
6269 if (!(adapter->flags2 & FLAG2_HAS_PHY_WAKEUP))
6270 ctrl |= E1000_CTRL_EN_PHY_PWR_MGMT;
bc7f75fa
AK
6271 ew32(CTRL, ctrl);
6272
318a94d6
JK
6273 if (adapter->hw.phy.media_type == e1000_media_type_fiber ||
6274 adapter->hw.phy.media_type ==
6275 e1000_media_type_internal_serdes) {
bc7f75fa
AK
6276 /* keep the laser running in D3 */
6277 ctrl_ext = er32(CTRL_EXT);
93a23f48 6278 ctrl_ext |= E1000_CTRL_EXT_SDP3_DATA;
bc7f75fa
AK
6279 ew32(CTRL_EXT, ctrl_ext);
6280 }
6281
63eb48f1
DE
6282 if (!runtime)
6283 e1000e_power_up_phy(adapter);
6284
97ac8cae 6285 if (adapter->flags & FLAG_IS_ICH)
99730e4c 6286 e1000_suspend_workarounds_ich8lan(&adapter->hw);
97ac8cae 6287
82776a4b 6288 if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
a4f58f54
BA
6289 /* enable wakeup by the PHY */
6290 retval = e1000_init_phy_wakeup(adapter, wufc);
6291 if (retval)
6292 return retval;
6293 } else {
6294 /* enable wakeup by the MAC */
6295 ew32(WUFC, wufc);
6296 ew32(WUC, E1000_WUC_PME_EN);
6297 }
bc7f75fa
AK
6298 } else {
6299 ew32(WUC, 0);
6300 ew32(WUFC, 0);
28002099
DE
6301
6302 e1000_power_down_phy(adapter);
bc7f75fa
AK
6303 }
6304
74f350ee 6305 if (adapter->hw.phy.type == e1000_phy_igp_3) {
bc7f75fa 6306 e1000e_igp3_phy_powerdown_workaround_ich8lan(&adapter->hw);
79849ebc
DE
6307 } else if ((hw->mac.type == e1000_pch_lpt) ||
6308 (hw->mac.type == e1000_pch_spt)) {
74f350ee
DE
6309 if (!(wufc & (E1000_WUFC_EX | E1000_WUFC_MC | E1000_WUFC_BC)))
6310 /* ULP does not support wake from unicast, multicast
6311 * or broadcast.
6312 */
6313 retval = e1000_enable_ulp_lpt_lp(hw, !runtime);
6314
6315 if (retval)
6316 return retval;
6317 }
6318
bc7f75fa 6319
e921eb1a 6320 /* Release control of h/w to f/w. If f/w is AMT enabled, this
ad68076e
BA
6321 * would have already happened in close and is redundant.
6322 */
31dbe5b4 6323 e1000e_release_hw_control(adapter);
bc7f75fa 6324
24b41c97
DN
6325 pci_clear_master(pdev);
6326
e921eb1a 6327 /* The pci-e switch on some quad port adapters will report a
005cbdfc
AD
6328 * correctable error when the MAC transitions from D0 to D3. To
6329 * prevent this we need to mask off the correctable errors on the
6330 * downstream port of the pci-e switch.
e8c254c5
LZ
6331 *
6332 * We don't have the associated upstream bridge while assigning
6333 * the PCI device into guest. For example, the KVM on power is
6334 * one of the cases.
005cbdfc
AD
6335 */
6336 if (adapter->flags & FLAG_IS_QUAD_PORT) {
6337 struct pci_dev *us_dev = pdev->bus->self;
005cbdfc
AD
6338 u16 devctl;
6339
e8c254c5
LZ
6340 if (!us_dev)
6341 return 0;
6342
f8c0fcac
JL
6343 pcie_capability_read_word(us_dev, PCI_EXP_DEVCTL, &devctl);
6344 pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL,
6345 (devctl & ~PCI_EXP_DEVCTL_CERE));
005cbdfc 6346
66148bab
KK
6347 pci_save_state(pdev);
6348 pci_prepare_to_sleep(pdev);
005cbdfc 6349
f8c0fcac 6350 pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL, devctl);
005cbdfc 6351 }
66148bab
KK
6352
6353 return 0;
bc7f75fa
AK
6354}
6355
13129d9b
CW
6356/**
6357 * e1000e_disable_aspm - Disable ASPM states
6358 * @pdev: pointer to PCI device struct
6359 * @state: bit-mask of ASPM states to disable
6360 *
6361 * Some devices *must* have certain ASPM states disabled per hardware errata.
6362 **/
6363static void e1000e_disable_aspm(struct pci_dev *pdev, u16 state)
6f461f6c 6364{
13129d9b
CW
6365 struct pci_dev *parent = pdev->bus->self;
6366 u16 aspm_dis_mask = 0;
6367 u16 pdev_aspmc, parent_aspmc;
6368
6369 switch (state) {
6370 case PCIE_LINK_STATE_L0S:
6371 case PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1:
6372 aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L0S;
6373 /* fall-through - can't have L1 without L0s */
6374 case PCIE_LINK_STATE_L1:
6375 aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L1;
6376 break;
6377 default:
6378 return;
6379 }
6380
6381 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
6382 pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6383
6384 if (parent) {
6385 pcie_capability_read_word(parent, PCI_EXP_LNKCTL,
6386 &parent_aspmc);
6387 parent_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6388 }
6389
6390 /* Nothing to do if the ASPM states to be disabled already are */
6391 if (!(pdev_aspmc & aspm_dis_mask) &&
6392 (!parent || !(parent_aspmc & aspm_dis_mask)))
6393 return;
6394
6395 dev_info(&pdev->dev, "Disabling ASPM %s %s\n",
6396 (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L0S) ?
6397 "L0s" : "",
6398 (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L1) ?
6399 "L1" : "");
6400
6401#ifdef CONFIG_PCIEASPM
9f728f53 6402 pci_disable_link_state_locked(pdev, state);
ffe0b2ff 6403
13129d9b
CW
6404 /* Double-check ASPM control. If not disabled by the above, the
6405 * BIOS is preventing that from happening (or CONFIG_PCIEASPM is
6406 * not enabled); override by writing PCI config space directly.
6407 */
6408 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
6409 pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6410
6411 if (!(aspm_dis_mask & pdev_aspmc))
6412 return;
6413#endif
ffe0b2ff 6414
e921eb1a 6415 /* Both device and parent should have the same ASPM setting.
6f461f6c 6416 * Disable ASPM in downstream component first and then upstream.
1eae4eb2 6417 */
13129d9b 6418 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL, aspm_dis_mask);
6f461f6c 6419
13129d9b
CW
6420 if (parent)
6421 pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
6422 aspm_dis_mask);
1eae4eb2
AK
6423}
6424
aa338601 6425#ifdef CONFIG_PM
23606cf5 6426static int __e1000_resume(struct pci_dev *pdev)
bc7f75fa
AK
6427{
6428 struct net_device *netdev = pci_get_drvdata(pdev);
6429 struct e1000_adapter *adapter = netdev_priv(netdev);
6430 struct e1000_hw *hw = &adapter->hw;
78cd29d5 6431 u16 aspm_disable_flag = 0;
bc7f75fa 6432
78cd29d5
BA
6433 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
6434 aspm_disable_flag = PCIE_LINK_STATE_L0S;
6435 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
6436 aspm_disable_flag |= PCIE_LINK_STATE_L1;
6437 if (aspm_disable_flag)
6438 e1000e_disable_aspm(pdev, aspm_disable_flag);
6439
66148bab 6440 pci_set_master(pdev);
6e4f6f6b 6441
2fbe4526 6442 if (hw->mac.type >= e1000_pch2lan)
99730e4c
BA
6443 e1000_resume_workarounds_pchlan(&adapter->hw);
6444
bc7f75fa 6445 e1000e_power_up_phy(adapter);
a4f58f54
BA
6446
6447 /* report the system wakeup cause from S3/S4 */
6448 if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
6449 u16 phy_data;
6450
6451 e1e_rphy(&adapter->hw, BM_WUS, &phy_data);
6452 if (phy_data) {
6453 e_info("PHY Wakeup cause - %s\n",
17e813ec
BA
6454 phy_data & E1000_WUS_EX ? "Unicast Packet" :
6455 phy_data & E1000_WUS_MC ? "Multicast Packet" :
6456 phy_data & E1000_WUS_BC ? "Broadcast Packet" :
6457 phy_data & E1000_WUS_MAG ? "Magic Packet" :
6458 phy_data & E1000_WUS_LNKC ?
6459 "Link Status Change" : "other");
a4f58f54
BA
6460 }
6461 e1e_wphy(&adapter->hw, BM_WUS, ~0);
6462 } else {
6463 u32 wus = er32(WUS);
6cf08d1c 6464
a4f58f54
BA
6465 if (wus) {
6466 e_info("MAC Wakeup cause - %s\n",
17e813ec
BA
6467 wus & E1000_WUS_EX ? "Unicast Packet" :
6468 wus & E1000_WUS_MC ? "Multicast Packet" :
6469 wus & E1000_WUS_BC ? "Broadcast Packet" :
6470 wus & E1000_WUS_MAG ? "Magic Packet" :
6471 wus & E1000_WUS_LNKC ? "Link Status Change" :
6472 "other");
a4f58f54
BA
6473 }
6474 ew32(WUS, ~0);
6475 }
6476
bc7f75fa 6477 e1000e_reset(adapter);
bc7f75fa 6478
cd791618 6479 e1000_init_manageability_pt(adapter);
bc7f75fa 6480
e921eb1a 6481 /* If the controller has AMT, do not set DRV_LOAD until the interface
bc7f75fa 6482 * is up. For all other cases, let the f/w know that the h/w is now
ad68076e
BA
6483 * under the control of the driver.
6484 */
c43bc57e 6485 if (!(adapter->flags & FLAG_HAS_AMT))
31dbe5b4 6486 e1000e_get_hw_control(adapter);
bc7f75fa
AK
6487
6488 return 0;
6489}
23606cf5 6490
3e7986f6 6491#ifdef CONFIG_PM_SLEEP
28002099
DE
6492static int e1000e_pm_thaw(struct device *dev)
6493{
6494 struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
6495 struct e1000_adapter *adapter = netdev_priv(netdev);
6496
6497 e1000e_set_interrupt_capability(adapter);
6498 if (netif_running(netdev)) {
6499 u32 err = e1000_request_irq(adapter);
6500
6501 if (err)
6502 return err;
6503
6504 e1000e_up(adapter);
6505 }
6506
6507 netif_device_attach(netdev);
6508
6509 return 0;
6510}
6511
28002099 6512static int e1000e_pm_suspend(struct device *dev)
a0340162
RW
6513{
6514 struct pci_dev *pdev = to_pci_dev(dev);
a0340162 6515
2a7e19af
DE
6516 e1000e_flush_lpic(pdev);
6517
28002099
DE
6518 e1000e_pm_freeze(dev);
6519
66148bab 6520 return __e1000_shutdown(pdev, false);
a0340162
RW
6521}
6522
28002099 6523static int e1000e_pm_resume(struct device *dev)
23606cf5
RW
6524{
6525 struct pci_dev *pdev = to_pci_dev(dev);
28002099 6526 int rc;
23606cf5 6527
28002099
DE
6528 rc = __e1000_resume(pdev);
6529 if (rc)
6530 return rc;
23606cf5 6531
28002099 6532 return e1000e_pm_thaw(dev);
23606cf5 6533}
38a529b5 6534#endif /* CONFIG_PM_SLEEP */
a0340162 6535
63eb48f1 6536static int e1000e_pm_runtime_idle(struct device *dev)
a0340162
RW
6537{
6538 struct pci_dev *pdev = to_pci_dev(dev);
6539 struct net_device *netdev = pci_get_drvdata(pdev);
6540 struct e1000_adapter *adapter = netdev_priv(netdev);
2116bc25 6541 u16 eee_lp;
a0340162 6542
2116bc25
DE
6543 eee_lp = adapter->hw.dev_spec.ich8lan.eee_lp_ability;
6544
6545 if (!e1000e_has_link(adapter)) {
6546 adapter->hw.dev_spec.ich8lan.eee_lp_ability = eee_lp;
63eb48f1 6547 pm_schedule_suspend(dev, 5 * MSEC_PER_SEC);
2116bc25 6548 }
a0340162 6549
63eb48f1 6550 return -EBUSY;
a0340162
RW
6551}
6552
63eb48f1 6553static int e1000e_pm_runtime_resume(struct device *dev)
a0340162
RW
6554{
6555 struct pci_dev *pdev = to_pci_dev(dev);
6556 struct net_device *netdev = pci_get_drvdata(pdev);
6557 struct e1000_adapter *adapter = netdev_priv(netdev);
63eb48f1 6558 int rc;
a0340162 6559
63eb48f1
DE
6560 rc = __e1000_resume(pdev);
6561 if (rc)
6562 return rc;
a0340162 6563
63eb48f1
DE
6564 if (netdev->flags & IFF_UP)
6565 rc = e1000e_up(adapter);
a0340162 6566
63eb48f1 6567 return rc;
a0340162 6568}
23606cf5 6569
63eb48f1 6570static int e1000e_pm_runtime_suspend(struct device *dev)
23606cf5
RW
6571{
6572 struct pci_dev *pdev = to_pci_dev(dev);
6573 struct net_device *netdev = pci_get_drvdata(pdev);
6574 struct e1000_adapter *adapter = netdev_priv(netdev);
6575
63eb48f1
DE
6576 if (netdev->flags & IFF_UP) {
6577 int count = E1000_CHECK_RESET_COUNT;
6578
6579 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
6580 usleep_range(10000, 20000);
23606cf5 6581
63eb48f1
DE
6582 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
6583
6584 /* Down the device without resetting the hardware */
6585 e1000e_down(adapter, false);
6586 }
6587
6588 if (__e1000_shutdown(pdev, true)) {
6589 e1000e_pm_runtime_resume(dev);
6590 return -EBUSY;
6591 }
6592
6593 return 0;
23606cf5 6594}
aa338601 6595#endif /* CONFIG_PM */
bc7f75fa
AK
6596
6597static void e1000_shutdown(struct pci_dev *pdev)
6598{
2a7e19af
DE
6599 e1000e_flush_lpic(pdev);
6600
28002099
DE
6601 e1000e_pm_freeze(&pdev->dev);
6602
66148bab 6603 __e1000_shutdown(pdev, false);
bc7f75fa
AK
6604}
6605
6606#ifdef CONFIG_NET_POLL_CONTROLLER
147b2c8c 6607
8bb62869 6608static irqreturn_t e1000_intr_msix(int __always_unused irq, void *data)
147b2c8c
DD
6609{
6610 struct net_device *netdev = data;
6611 struct e1000_adapter *adapter = netdev_priv(netdev);
147b2c8c
DD
6612
6613 if (adapter->msix_entries) {
90da0669
BA
6614 int vector, msix_irq;
6615
147b2c8c
DD
6616 vector = 0;
6617 msix_irq = adapter->msix_entries[vector].vector;
6618 disable_irq(msix_irq);
6619 e1000_intr_msix_rx(msix_irq, netdev);
6620 enable_irq(msix_irq);
6621
6622 vector++;
6623 msix_irq = adapter->msix_entries[vector].vector;
6624 disable_irq(msix_irq);
6625 e1000_intr_msix_tx(msix_irq, netdev);
6626 enable_irq(msix_irq);
6627
6628 vector++;
6629 msix_irq = adapter->msix_entries[vector].vector;
6630 disable_irq(msix_irq);
6631 e1000_msix_other(msix_irq, netdev);
6632 enable_irq(msix_irq);
6633 }
6634
6635 return IRQ_HANDLED;
6636}
6637
e921eb1a
BA
6638/**
6639 * e1000_netpoll
6640 * @netdev: network interface device structure
6641 *
bc7f75fa
AK
6642 * Polling 'interrupt' - used by things like netconsole to send skbs
6643 * without having to re-enable interrupts. It's not called while
6644 * the interrupt routine is executing.
6645 */
6646static void e1000_netpoll(struct net_device *netdev)
6647{
6648 struct e1000_adapter *adapter = netdev_priv(netdev);
6649
147b2c8c
DD
6650 switch (adapter->int_mode) {
6651 case E1000E_INT_MODE_MSIX:
6652 e1000_intr_msix(adapter->pdev->irq, netdev);
6653 break;
6654 case E1000E_INT_MODE_MSI:
6655 disable_irq(adapter->pdev->irq);
6656 e1000_intr_msi(adapter->pdev->irq, netdev);
6657 enable_irq(adapter->pdev->irq);
6658 break;
e80bd1d1 6659 default: /* E1000E_INT_MODE_LEGACY */
147b2c8c
DD
6660 disable_irq(adapter->pdev->irq);
6661 e1000_intr(adapter->pdev->irq, netdev);
6662 enable_irq(adapter->pdev->irq);
6663 break;
6664 }
bc7f75fa
AK
6665}
6666#endif
6667
6668/**
6669 * e1000_io_error_detected - called when PCI error is detected
6670 * @pdev: Pointer to PCI device
6671 * @state: The current pci connection state
6672 *
6673 * This function is called after a PCI bus error affecting
6674 * this device has been detected.
6675 */
6676static pci_ers_result_t e1000_io_error_detected(struct pci_dev *pdev,
6677 pci_channel_state_t state)
6678{
6679 struct net_device *netdev = pci_get_drvdata(pdev);
6680 struct e1000_adapter *adapter = netdev_priv(netdev);
6681
6682 netif_device_detach(netdev);
6683
c93b5a76
MM
6684 if (state == pci_channel_io_perm_failure)
6685 return PCI_ERS_RESULT_DISCONNECT;
6686
bc7f75fa 6687 if (netif_running(netdev))
28002099 6688 e1000e_down(adapter, true);
bc7f75fa
AK
6689 pci_disable_device(pdev);
6690
6691 /* Request a slot slot reset. */
6692 return PCI_ERS_RESULT_NEED_RESET;
6693}
6694
6695/**
6696 * e1000_io_slot_reset - called after the pci bus has been reset.
6697 * @pdev: Pointer to PCI device
6698 *
6699 * Restart the card from scratch, as if from a cold-boot. Implementation
28002099 6700 * resembles the first-half of the e1000e_pm_resume routine.
bc7f75fa
AK
6701 */
6702static pci_ers_result_t e1000_io_slot_reset(struct pci_dev *pdev)
6703{
6704 struct net_device *netdev = pci_get_drvdata(pdev);
6705 struct e1000_adapter *adapter = netdev_priv(netdev);
6706 struct e1000_hw *hw = &adapter->hw;
78cd29d5 6707 u16 aspm_disable_flag = 0;
6e4f6f6b 6708 int err;
111b9dc5 6709 pci_ers_result_t result;
bc7f75fa 6710
78cd29d5
BA
6711 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
6712 aspm_disable_flag = PCIE_LINK_STATE_L0S;
6f461f6c 6713 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
78cd29d5
BA
6714 aspm_disable_flag |= PCIE_LINK_STATE_L1;
6715 if (aspm_disable_flag)
6716 e1000e_disable_aspm(pdev, aspm_disable_flag);
6717
f0f422e5 6718 err = pci_enable_device_mem(pdev);
6e4f6f6b 6719 if (err) {
bc7f75fa
AK
6720 dev_err(&pdev->dev,
6721 "Cannot re-enable PCI device after reset.\n");
111b9dc5
JB
6722 result = PCI_ERS_RESULT_DISCONNECT;
6723 } else {
23606cf5 6724 pdev->state_saved = true;
111b9dc5 6725 pci_restore_state(pdev);
66148bab 6726 pci_set_master(pdev);
bc7f75fa 6727
111b9dc5
JB
6728 pci_enable_wake(pdev, PCI_D3hot, 0);
6729 pci_enable_wake(pdev, PCI_D3cold, 0);
bc7f75fa 6730
111b9dc5
JB
6731 e1000e_reset(adapter);
6732 ew32(WUS, ~0);
6733 result = PCI_ERS_RESULT_RECOVERED;
6734 }
bc7f75fa 6735
111b9dc5
JB
6736 pci_cleanup_aer_uncorrect_error_status(pdev);
6737
6738 return result;
bc7f75fa
AK
6739}
6740
6741/**
6742 * e1000_io_resume - called when traffic can start flowing again.
6743 * @pdev: Pointer to PCI device
6744 *
6745 * This callback is called when the error recovery driver tells us that
6746 * its OK to resume normal operation. Implementation resembles the
28002099 6747 * second-half of the e1000e_pm_resume routine.
bc7f75fa
AK
6748 */
6749static void e1000_io_resume(struct pci_dev *pdev)
6750{
6751 struct net_device *netdev = pci_get_drvdata(pdev);
6752 struct e1000_adapter *adapter = netdev_priv(netdev);
6753
cd791618 6754 e1000_init_manageability_pt(adapter);
bc7f75fa
AK
6755
6756 if (netif_running(netdev)) {
6757 if (e1000e_up(adapter)) {
6758 dev_err(&pdev->dev,
6759 "can't bring device back up after reset\n");
6760 return;
6761 }
6762 }
6763
6764 netif_device_attach(netdev);
6765
e921eb1a 6766 /* If the controller has AMT, do not set DRV_LOAD until the interface
bc7f75fa 6767 * is up. For all other cases, let the f/w know that the h/w is now
ad68076e
BA
6768 * under the control of the driver.
6769 */
c43bc57e 6770 if (!(adapter->flags & FLAG_HAS_AMT))
31dbe5b4 6771 e1000e_get_hw_control(adapter);
bc7f75fa
AK
6772}
6773
6774static void e1000_print_device_info(struct e1000_adapter *adapter)
6775{
6776 struct e1000_hw *hw = &adapter->hw;
6777 struct net_device *netdev = adapter->netdev;
073287c0
BA
6778 u32 ret_val;
6779 u8 pba_str[E1000_PBANUM_LENGTH];
bc7f75fa
AK
6780
6781 /* print bus type/speed/width info */
a5cc7642 6782 e_info("(PCI Express:2.5GT/s:%s) %pM\n",
44defeb3
JK
6783 /* bus width */
6784 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
f0ff4398 6785 "Width x1"),
44defeb3 6786 /* MAC address */
7c510e4b 6787 netdev->dev_addr);
44defeb3
JK
6788 e_info("Intel(R) PRO/%s Network Connection\n",
6789 (hw->phy.type == e1000_phy_ife) ? "10/100" : "1000");
073287c0
BA
6790 ret_val = e1000_read_pba_string_generic(hw, pba_str,
6791 E1000_PBANUM_LENGTH);
6792 if (ret_val)
f2315bf1 6793 strlcpy((char *)pba_str, "Unknown", sizeof(pba_str));
073287c0
BA
6794 e_info("MAC: %d, PHY: %d, PBA No: %s\n",
6795 hw->mac.type, hw->phy.type, pba_str);
bc7f75fa
AK
6796}
6797
10aa4c04
AK
6798static void e1000_eeprom_checks(struct e1000_adapter *adapter)
6799{
6800 struct e1000_hw *hw = &adapter->hw;
6801 int ret_val;
6802 u16 buf = 0;
6803
6804 if (hw->mac.type != e1000_82573)
6805 return;
6806
6807 ret_val = e1000_read_nvm(hw, NVM_INIT_CONTROL2_REG, 1, &buf);
e885d762
BA
6808 le16_to_cpus(&buf);
6809 if (!ret_val && (!(buf & (1 << 0)))) {
10aa4c04 6810 /* Deep Smart Power Down (DSPD) */
6c2a9efa
FP
6811 dev_warn(&adapter->pdev->dev,
6812 "Warning: detected DSPD enabled in EEPROM\n");
10aa4c04 6813 }
10aa4c04
AK
6814}
6815
55e7fe5b
AD
6816static netdev_features_t e1000_fix_features(struct net_device *netdev,
6817 netdev_features_t features)
6818{
6819 struct e1000_adapter *adapter = netdev_priv(netdev);
6820 struct e1000_hw *hw = &adapter->hw;
6821
6822 /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
6823 if ((hw->mac.type >= e1000_pch2lan) && (netdev->mtu > ETH_DATA_LEN))
6824 features &= ~NETIF_F_RXFCS;
6825
6826 return features;
6827}
6828
c8f44aff 6829static int e1000_set_features(struct net_device *netdev,
70495a50 6830 netdev_features_t features)
dc221294
BA
6831{
6832 struct e1000_adapter *adapter = netdev_priv(netdev);
c8f44aff 6833 netdev_features_t changed = features ^ netdev->features;
dc221294
BA
6834
6835 if (changed & (NETIF_F_TSO | NETIF_F_TSO6))
6836 adapter->flags |= FLAG_TSO_FORCE;
6837
f646968f 6838 if (!(changed & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
cf955e6c
BG
6839 NETIF_F_RXCSUM | NETIF_F_RXHASH | NETIF_F_RXFCS |
6840 NETIF_F_RXALL)))
dc221294
BA
6841 return 0;
6842
0184039a
BG
6843 if (changed & NETIF_F_RXFCS) {
6844 if (features & NETIF_F_RXFCS) {
6845 adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
6846 } else {
6847 /* We need to take it back to defaults, which might mean
6848 * stripping is still disabled at the adapter level.
6849 */
6850 if (adapter->flags2 & FLAG2_DFLT_CRC_STRIPPING)
6851 adapter->flags2 |= FLAG2_CRC_STRIPPING;
6852 else
6853 adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
6854 }
6855 }
6856
70495a50
BA
6857 netdev->features = features;
6858
dc221294
BA
6859 if (netif_running(netdev))
6860 e1000e_reinit_locked(adapter);
6861 else
6862 e1000e_reset(adapter);
6863
6864 return 0;
6865}
6866
651c2466
SH
6867static const struct net_device_ops e1000e_netdev_ops = {
6868 .ndo_open = e1000_open,
6869 .ndo_stop = e1000_close,
00829823 6870 .ndo_start_xmit = e1000_xmit_frame,
67fd4fcb 6871 .ndo_get_stats64 = e1000e_get_stats64,
ef9b965a 6872 .ndo_set_rx_mode = e1000e_set_rx_mode,
651c2466
SH
6873 .ndo_set_mac_address = e1000_set_mac,
6874 .ndo_change_mtu = e1000_change_mtu,
6875 .ndo_do_ioctl = e1000_ioctl,
6876 .ndo_tx_timeout = e1000_tx_timeout,
6877 .ndo_validate_addr = eth_validate_addr,
6878
651c2466
SH
6879 .ndo_vlan_rx_add_vid = e1000_vlan_rx_add_vid,
6880 .ndo_vlan_rx_kill_vid = e1000_vlan_rx_kill_vid,
6881#ifdef CONFIG_NET_POLL_CONTROLLER
6882 .ndo_poll_controller = e1000_netpoll,
6883#endif
dc221294 6884 .ndo_set_features = e1000_set_features,
55e7fe5b 6885 .ndo_fix_features = e1000_fix_features,
651c2466
SH
6886};
6887
bc7f75fa
AK
6888/**
6889 * e1000_probe - Device Initialization Routine
6890 * @pdev: PCI device information struct
6891 * @ent: entry in e1000_pci_tbl
6892 *
6893 * Returns 0 on success, negative on failure
6894 *
6895 * e1000_probe initializes an adapter identified by a pci_dev structure.
6896 * The OS initialization, configuring of the adapter private structure,
6897 * and a hardware reset occur.
6898 **/
1dd06ae8 6899static int e1000_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
bc7f75fa
AK
6900{
6901 struct net_device *netdev;
6902 struct e1000_adapter *adapter;
6903 struct e1000_hw *hw;
6904 const struct e1000_info *ei = e1000_info_tbl[ent->driver_data];
f47e81fc
BB
6905 resource_size_t mmio_start, mmio_len;
6906 resource_size_t flash_start, flash_len;
bc7f75fa 6907 static int cards_found;
78cd29d5 6908 u16 aspm_disable_flag = 0;
17e813ec 6909 int bars, i, err, pci_using_dac;
bc7f75fa
AK
6910 u16 eeprom_data = 0;
6911 u16 eeprom_apme_mask = E1000_EEPROM_APME;
491a04d2 6912 s32 rval = 0;
bc7f75fa 6913
78cd29d5
BA
6914 if (ei->flags2 & FLAG2_DISABLE_ASPM_L0S)
6915 aspm_disable_flag = PCIE_LINK_STATE_L0S;
6f461f6c 6916 if (ei->flags2 & FLAG2_DISABLE_ASPM_L1)
78cd29d5
BA
6917 aspm_disable_flag |= PCIE_LINK_STATE_L1;
6918 if (aspm_disable_flag)
6919 e1000e_disable_aspm(pdev, aspm_disable_flag);
6e4f6f6b 6920
f0f422e5 6921 err = pci_enable_device_mem(pdev);
bc7f75fa
AK
6922 if (err)
6923 return err;
6924
6925 pci_using_dac = 0;
718a39eb 6926 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
bc7f75fa 6927 if (!err) {
718a39eb 6928 pci_using_dac = 1;
bc7f75fa 6929 } else {
718a39eb 6930 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
bc7f75fa 6931 if (err) {
718a39eb
RK
6932 dev_err(&pdev->dev,
6933 "No usable DMA configuration, aborting\n");
6934 goto err_dma;
bc7f75fa
AK
6935 }
6936 }
6937
17e813ec
BA
6938 bars = pci_select_bars(pdev, IORESOURCE_MEM);
6939 err = pci_request_selected_regions_exclusive(pdev, bars,
6940 e1000e_driver_name);
bc7f75fa
AK
6941 if (err)
6942 goto err_pci_reg;
6943
68eac460 6944 /* AER (Advanced Error Reporting) hooks */
19d5afd4 6945 pci_enable_pcie_error_reporting(pdev);
68eac460 6946
bc7f75fa 6947 pci_set_master(pdev);
438b365a
BA
6948 /* PCI config space info */
6949 err = pci_save_state(pdev);
6950 if (err)
6951 goto err_alloc_etherdev;
bc7f75fa
AK
6952
6953 err = -ENOMEM;
6954 netdev = alloc_etherdev(sizeof(struct e1000_adapter));
6955 if (!netdev)
6956 goto err_alloc_etherdev;
6957
bc7f75fa
AK
6958 SET_NETDEV_DEV(netdev, &pdev->dev);
6959
f85e4dfa
TH
6960 netdev->irq = pdev->irq;
6961
bc7f75fa
AK
6962 pci_set_drvdata(pdev, netdev);
6963 adapter = netdev_priv(netdev);
6964 hw = &adapter->hw;
6965 adapter->netdev = netdev;
6966 adapter->pdev = pdev;
6967 adapter->ei = ei;
6968 adapter->pba = ei->pba;
6969 adapter->flags = ei->flags;
eb7c3adb 6970 adapter->flags2 = ei->flags2;
bc7f75fa
AK
6971 adapter->hw.adapter = adapter;
6972 adapter->hw.mac.type = ei->mac;
2adc55c9 6973 adapter->max_hw_frame_size = ei->max_hw_frame_size;
b3f4d599 6974 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
bc7f75fa
AK
6975
6976 mmio_start = pci_resource_start(pdev, 0);
6977 mmio_len = pci_resource_len(pdev, 0);
6978
6979 err = -EIO;
6980 adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
6981 if (!adapter->hw.hw_addr)
6982 goto err_ioremap;
6983
6984 if ((adapter->flags & FLAG_HAS_FLASH) &&
1103a631
YL
6985 (pci_resource_flags(pdev, 1) & IORESOURCE_MEM) &&
6986 (hw->mac.type < e1000_pch_spt)) {
bc7f75fa
AK
6987 flash_start = pci_resource_start(pdev, 1);
6988 flash_len = pci_resource_len(pdev, 1);
6989 adapter->hw.flash_address = ioremap(flash_start, flash_len);
6990 if (!adapter->hw.flash_address)
6991 goto err_flashmap;
6992 }
6993
d495bcb8
BA
6994 /* Set default EEE advertisement */
6995 if (adapter->flags2 & FLAG2_HAS_EEE)
6996 adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
6997
bc7f75fa 6998 /* construct the net_device struct */
e80bd1d1 6999 netdev->netdev_ops = &e1000e_netdev_ops;
bc7f75fa 7000 e1000e_set_ethtool_ops(netdev);
e80bd1d1 7001 netdev->watchdog_timeo = 5 * HZ;
c58c8a78 7002 netif_napi_add(netdev, &adapter->napi, e1000e_poll, 64);
f2315bf1 7003 strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
bc7f75fa
AK
7004
7005 netdev->mem_start = mmio_start;
7006 netdev->mem_end = mmio_start + mmio_len;
7007
7008 adapter->bd_number = cards_found++;
7009
4662e82b
BA
7010 e1000e_check_options(adapter);
7011
bc7f75fa
AK
7012 /* setup adapter struct */
7013 err = e1000_sw_init(adapter);
7014 if (err)
7015 goto err_sw_init;
7016
bc7f75fa
AK
7017 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
7018 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
7019 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
7020
69e3fd8c 7021 err = ei->get_variants(adapter);
bc7f75fa
AK
7022 if (err)
7023 goto err_hw_init;
7024
4a770358 7025 if ((adapter->flags & FLAG_IS_ICH) &&
152c0a97
YL
7026 (adapter->flags & FLAG_READ_ONLY_NVM) &&
7027 (hw->mac.type < e1000_pch_spt))
4a770358
BA
7028 e1000e_write_protect_nvm_ich8lan(&adapter->hw);
7029
bc7f75fa
AK
7030 hw->mac.ops.get_bus_info(&adapter->hw);
7031
318a94d6 7032 adapter->hw.phy.autoneg_wait_to_complete = 0;
bc7f75fa
AK
7033
7034 /* Copper options */
318a94d6 7035 if (adapter->hw.phy.media_type == e1000_media_type_copper) {
bc7f75fa
AK
7036 adapter->hw.phy.mdix = AUTO_ALL_MODES;
7037 adapter->hw.phy.disable_polarity_correction = 0;
7038 adapter->hw.phy.ms_type = e1000_ms_hw_default;
7039 }
7040
470a5420 7041 if (hw->phy.ops.check_reset_block && hw->phy.ops.check_reset_block(hw))
185095fb
BA
7042 dev_info(&pdev->dev,
7043 "PHY reset is blocked due to SOL/IDER session.\n");
bc7f75fa 7044
dc221294
BA
7045 /* Set initial default active device features */
7046 netdev->features = (NETIF_F_SG |
f646968f
PM
7047 NETIF_F_HW_VLAN_CTAG_RX |
7048 NETIF_F_HW_VLAN_CTAG_TX |
dc221294
BA
7049 NETIF_F_TSO |
7050 NETIF_F_TSO6 |
70495a50 7051 NETIF_F_RXHASH |
dc221294
BA
7052 NETIF_F_RXCSUM |
7053 NETIF_F_HW_CSUM);
7054
7055 /* Set user-changeable features (subset of all device features) */
7056 netdev->hw_features = netdev->features;
0184039a 7057 netdev->hw_features |= NETIF_F_RXFCS;
943146de 7058 netdev->priv_flags |= IFF_SUPP_NOFCS;
cf955e6c 7059 netdev->hw_features |= NETIF_F_RXALL;
bc7f75fa
AK
7060
7061 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER)
f646968f 7062 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
bc7f75fa 7063
dc221294
BA
7064 netdev->vlan_features |= (NETIF_F_SG |
7065 NETIF_F_TSO |
7066 NETIF_F_TSO6 |
7067 NETIF_F_HW_CSUM);
a5136e23 7068
ef9b965a
JB
7069 netdev->priv_flags |= IFF_UNICAST_FLT;
7070
7b872a55 7071 if (pci_using_dac) {
bc7f75fa 7072 netdev->features |= NETIF_F_HIGHDMA;
7b872a55
YZ
7073 netdev->vlan_features |= NETIF_F_HIGHDMA;
7074 }
bc7f75fa 7075
bc7f75fa
AK
7076 if (e1000e_enable_mng_pass_thru(&adapter->hw))
7077 adapter->flags |= FLAG_MNG_PT_ENABLED;
7078
e921eb1a 7079 /* before reading the NVM, reset the controller to
ad68076e
BA
7080 * put the device in a known good starting state
7081 */
bc7f75fa
AK
7082 adapter->hw.mac.ops.reset_hw(&adapter->hw);
7083
e921eb1a 7084 /* systems with ASPM and others may see the checksum fail on the first
bc7f75fa
AK
7085 * attempt. Let's give it a few tries
7086 */
7087 for (i = 0;; i++) {
7088 if (e1000_validate_nvm_checksum(&adapter->hw) >= 0)
7089 break;
7090 if (i == 2) {
185095fb 7091 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
bc7f75fa
AK
7092 err = -EIO;
7093 goto err_eeprom;
7094 }
7095 }
7096
10aa4c04
AK
7097 e1000_eeprom_checks(adapter);
7098
608f8a0d 7099 /* copy the MAC address */
bc7f75fa 7100 if (e1000e_read_mac_addr(&adapter->hw))
185095fb
BA
7101 dev_err(&pdev->dev,
7102 "NVM Read Error while reading MAC address\n");
bc7f75fa
AK
7103
7104 memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
bc7f75fa 7105
aaeb6cdf 7106 if (!is_valid_ether_addr(netdev->dev_addr)) {
185095fb 7107 dev_err(&pdev->dev, "Invalid MAC Address: %pM\n",
aaeb6cdf 7108 netdev->dev_addr);
bc7f75fa
AK
7109 err = -EIO;
7110 goto err_eeprom;
7111 }
7112
7113 init_timer(&adapter->watchdog_timer);
c061b18d 7114 adapter->watchdog_timer.function = e1000_watchdog;
53aa82da 7115 adapter->watchdog_timer.data = (unsigned long)adapter;
bc7f75fa
AK
7116
7117 init_timer(&adapter->phy_info_timer);
c061b18d 7118 adapter->phy_info_timer.function = e1000_update_phy_info;
53aa82da 7119 adapter->phy_info_timer.data = (unsigned long)adapter;
bc7f75fa
AK
7120
7121 INIT_WORK(&adapter->reset_task, e1000_reset_task);
7122 INIT_WORK(&adapter->watchdog_task, e1000_watchdog_task);
a8f88ff5
JB
7123 INIT_WORK(&adapter->downshift_task, e1000e_downshift_workaround);
7124 INIT_WORK(&adapter->update_phy_task, e1000e_update_phy_task);
41cec6f1 7125 INIT_WORK(&adapter->print_hang_task, e1000_print_hw_hang);
bc7f75fa 7126
bc7f75fa
AK
7127 /* Initialize link parameters. User can change them with ethtool */
7128 adapter->hw.mac.autoneg = 1;
3db1cd5c 7129 adapter->fc_autoneg = true;
5c48ef3e
BA
7130 adapter->hw.fc.requested_mode = e1000_fc_default;
7131 adapter->hw.fc.current_mode = e1000_fc_default;
bc7f75fa
AK
7132 adapter->hw.phy.autoneg_advertised = 0x2f;
7133
e921eb1a 7134 /* Initial Wake on LAN setting - If APM wake is enabled in
bc7f75fa
AK
7135 * the EEPROM, enable the ACPI Magic Packet filter
7136 */
7137 if (adapter->flags & FLAG_APME_IN_WUC) {
7138 /* APME bit in EEPROM is mapped to WUC.APME */
7139 eeprom_data = er32(WUC);
7140 eeprom_apme_mask = E1000_WUC_APME;
4def99bb
BA
7141 if ((hw->mac.type > e1000_ich10lan) &&
7142 (eeprom_data & E1000_WUC_PHY_WAKE))
a4f58f54 7143 adapter->flags2 |= FLAG2_HAS_PHY_WAKEUP;
bc7f75fa
AK
7144 } else if (adapter->flags & FLAG_APME_IN_CTRL3) {
7145 if (adapter->flags & FLAG_APME_CHECK_PORT_B &&
7146 (adapter->hw.bus.func == 1))
491a04d2
DE
7147 rval = e1000_read_nvm(&adapter->hw,
7148 NVM_INIT_CONTROL3_PORT_B,
7149 1, &eeprom_data);
bc7f75fa 7150 else
491a04d2
DE
7151 rval = e1000_read_nvm(&adapter->hw,
7152 NVM_INIT_CONTROL3_PORT_A,
7153 1, &eeprom_data);
bc7f75fa
AK
7154 }
7155
7156 /* fetch WoL from EEPROM */
491a04d2
DE
7157 if (rval)
7158 e_dbg("NVM read error getting WoL initial values: %d\n", rval);
7159 else if (eeprom_data & eeprom_apme_mask)
bc7f75fa
AK
7160 adapter->eeprom_wol |= E1000_WUFC_MAG;
7161
e921eb1a 7162 /* now that we have the eeprom settings, apply the special cases
bc7f75fa
AK
7163 * where the eeprom may be wrong or the board simply won't support
7164 * wake on lan on a particular port
7165 */
7166 if (!(adapter->flags & FLAG_HAS_WOL))
7167 adapter->eeprom_wol = 0;
7168
7169 /* initialize the wol settings based on the eeprom settings */
7170 adapter->wol = adapter->eeprom_wol;
66148bab
KK
7171
7172 /* make sure adapter isn't asleep if manageability is enabled */
7173 if (adapter->wol || (adapter->flags & FLAG_MNG_PT_ENABLED) ||
7174 (hw->mac.ops.check_mng_mode(hw)))
7175 device_wakeup_enable(&pdev->dev);
bc7f75fa 7176
84527590 7177 /* save off EEPROM version number */
491a04d2
DE
7178 rval = e1000_read_nvm(&adapter->hw, 5, 1, &adapter->eeprom_vers);
7179
7180 if (rval) {
7181 e_dbg("NVM read error getting EEPROM version: %d\n", rval);
7182 adapter->eeprom_vers = 0;
7183 }
84527590 7184
bc7f75fa
AK
7185 /* reset the hardware with the new settings */
7186 e1000e_reset(adapter);
7187
e921eb1a 7188 /* If the controller has AMT, do not set DRV_LOAD until the interface
bc7f75fa 7189 * is up. For all other cases, let the f/w know that the h/w is now
ad68076e
BA
7190 * under the control of the driver.
7191 */
c43bc57e 7192 if (!(adapter->flags & FLAG_HAS_AMT))
31dbe5b4 7193 e1000e_get_hw_control(adapter);
bc7f75fa 7194
f2315bf1 7195 strlcpy(netdev->name, "eth%d", sizeof(netdev->name));
bc7f75fa
AK
7196 err = register_netdev(netdev);
7197 if (err)
7198 goto err_register;
7199
9c563d20
JB
7200 /* carrier off reporting is important to ethtool even BEFORE open */
7201 netif_carrier_off(netdev);
7202
d89777bf
BA
7203 /* init PTP hardware clock */
7204 e1000e_ptp_init(adapter);
7205
bc7f75fa
AK
7206 e1000_print_device_info(adapter);
7207
f3ec4f87
AS
7208 if (pci_dev_run_wake(pdev))
7209 pm_runtime_put_noidle(&pdev->dev);
23606cf5 7210
bc7f75fa
AK
7211 return 0;
7212
7213err_register:
c43bc57e 7214 if (!(adapter->flags & FLAG_HAS_AMT))
31dbe5b4 7215 e1000e_release_hw_control(adapter);
bc7f75fa 7216err_eeprom:
470a5420 7217 if (hw->phy.ops.check_reset_block && !hw->phy.ops.check_reset_block(hw))
bc7f75fa 7218 e1000_phy_hw_reset(&adapter->hw);
c43bc57e 7219err_hw_init:
bc7f75fa
AK
7220 kfree(adapter->tx_ring);
7221 kfree(adapter->rx_ring);
7222err_sw_init:
1103a631 7223 if ((adapter->hw.flash_address) && (hw->mac.type < e1000_pch_spt))
c43bc57e 7224 iounmap(adapter->hw.flash_address);
e82f54ba 7225 e1000e_reset_interrupt_capability(adapter);
c43bc57e 7226err_flashmap:
bc7f75fa
AK
7227 iounmap(adapter->hw.hw_addr);
7228err_ioremap:
7229 free_netdev(netdev);
7230err_alloc_etherdev:
f0f422e5 7231 pci_release_selected_regions(pdev,
f0ff4398 7232 pci_select_bars(pdev, IORESOURCE_MEM));
bc7f75fa
AK
7233err_pci_reg:
7234err_dma:
7235 pci_disable_device(pdev);
7236 return err;
7237}
7238
7239/**
7240 * e1000_remove - Device Removal Routine
7241 * @pdev: PCI device information struct
7242 *
7243 * e1000_remove is called by the PCI subsystem to alert the driver
7244 * that it should release a PCI device. The could be caused by a
7245 * Hot-Plug event, or because the driver is going to be removed from
7246 * memory.
7247 **/
9f9a12f8 7248static void e1000_remove(struct pci_dev *pdev)
bc7f75fa
AK
7249{
7250 struct net_device *netdev = pci_get_drvdata(pdev);
7251 struct e1000_adapter *adapter = netdev_priv(netdev);
23606cf5
RW
7252 bool down = test_bit(__E1000_DOWN, &adapter->state);
7253
d89777bf
BA
7254 e1000e_ptp_remove(adapter);
7255
e921eb1a 7256 /* The timers may be rescheduled, so explicitly disable them
23f333a2 7257 * from being rescheduled.
ad68076e 7258 */
23606cf5
RW
7259 if (!down)
7260 set_bit(__E1000_DOWN, &adapter->state);
bc7f75fa
AK
7261 del_timer_sync(&adapter->watchdog_timer);
7262 del_timer_sync(&adapter->phy_info_timer);
7263
41cec6f1
BA
7264 cancel_work_sync(&adapter->reset_task);
7265 cancel_work_sync(&adapter->watchdog_task);
7266 cancel_work_sync(&adapter->downshift_task);
7267 cancel_work_sync(&adapter->update_phy_task);
7268 cancel_work_sync(&adapter->print_hang_task);
bc7f75fa 7269
b67e1913
BA
7270 if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
7271 cancel_work_sync(&adapter->tx_hwtstamp_work);
7272 if (adapter->tx_hwtstamp_skb) {
7273 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
7274 adapter->tx_hwtstamp_skb = NULL;
7275 }
7276 }
7277
23606cf5
RW
7278 /* Don't lie to e1000_close() down the road. */
7279 if (!down)
7280 clear_bit(__E1000_DOWN, &adapter->state);
17f208de
BA
7281 unregister_netdev(netdev);
7282
f3ec4f87
AS
7283 if (pci_dev_run_wake(pdev))
7284 pm_runtime_get_noresume(&pdev->dev);
23606cf5 7285
e921eb1a 7286 /* Release control of h/w to f/w. If f/w is AMT enabled, this
ad68076e
BA
7287 * would have already happened in close and is redundant.
7288 */
31dbe5b4 7289 e1000e_release_hw_control(adapter);
bc7f75fa 7290
4662e82b 7291 e1000e_reset_interrupt_capability(adapter);
bc7f75fa
AK
7292 kfree(adapter->tx_ring);
7293 kfree(adapter->rx_ring);
7294
7295 iounmap(adapter->hw.hw_addr);
1103a631
YL
7296 if ((adapter->hw.flash_address) &&
7297 (adapter->hw.mac.type < e1000_pch_spt))
bc7f75fa 7298 iounmap(adapter->hw.flash_address);
f0f422e5 7299 pci_release_selected_regions(pdev,
f0ff4398 7300 pci_select_bars(pdev, IORESOURCE_MEM));
bc7f75fa
AK
7301
7302 free_netdev(netdev);
7303
111b9dc5 7304 /* AER disable */
19d5afd4 7305 pci_disable_pcie_error_reporting(pdev);
111b9dc5 7306
bc7f75fa
AK
7307 pci_disable_device(pdev);
7308}
7309
7310/* PCI Error Recovery (ERS) */
3646f0e5 7311static const struct pci_error_handlers e1000_err_handler = {
bc7f75fa
AK
7312 .error_detected = e1000_io_error_detected,
7313 .slot_reset = e1000_io_slot_reset,
7314 .resume = e1000_io_resume,
7315};
7316
0e8e842b 7317static const struct pci_device_id e1000_pci_tbl[] = {
bc7f75fa
AK
7318 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_COPPER), board_82571 },
7319 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_FIBER), board_82571 },
7320 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER), board_82571 },
c29c3ba5
BA
7321 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER_LP),
7322 board_82571 },
bc7f75fa
AK
7323 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_FIBER), board_82571 },
7324 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES), board_82571 },
040babf9
AK
7325 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_DUAL), board_82571 },
7326 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_QUAD), board_82571 },
7327 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571PT_QUAD_COPPER), board_82571 },
ad68076e 7328
bc7f75fa
AK
7329 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI), board_82572 },
7330 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_COPPER), board_82572 },
7331 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_FIBER), board_82572 },
7332 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_SERDES), board_82572 },
ad68076e 7333
bc7f75fa
AK
7334 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E), board_82573 },
7335 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E_IAMT), board_82573 },
7336 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573L), board_82573 },
ad68076e 7337
4662e82b 7338 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574L), board_82574 },
bef28b11 7339 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574LA), board_82574 },
8c81c9c3 7340 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82583V), board_82583 },
4662e82b 7341
bc7f75fa
AK
7342 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_DPT),
7343 board_80003es2lan },
7344 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_SPT),
7345 board_80003es2lan },
7346 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_DPT),
7347 board_80003es2lan },
7348 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_SPT),
7349 board_80003es2lan },
ad68076e 7350
bc7f75fa
AK
7351 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE), board_ich8lan },
7352 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_G), board_ich8lan },
7353 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_GT), board_ich8lan },
7354 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_AMT), board_ich8lan },
7355 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_C), board_ich8lan },
7356 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M), board_ich8lan },
7357 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M_AMT), board_ich8lan },
9e135a2e 7358 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_82567V_3), board_ich8lan },
ad68076e 7359
bc7f75fa
AK
7360 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE), board_ich9lan },
7361 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_G), board_ich9lan },
7362 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_GT), board_ich9lan },
7363 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_AMT), board_ich9lan },
7364 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_C), board_ich9lan },
2f15f9d6 7365 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_BM), board_ich9lan },
97ac8cae
BA
7366 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M), board_ich9lan },
7367 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_AMT), board_ich9lan },
7368 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_V), board_ich9lan },
7369
7370 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LM), board_ich9lan },
7371 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LF), board_ich9lan },
7372 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_V), board_ich9lan },
bc7f75fa 7373
f4187b56
BA
7374 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LM), board_ich10lan },
7375 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LF), board_ich10lan },
10df0b91 7376 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_V), board_ich10lan },
f4187b56 7377
a4f58f54
BA
7378 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LM), board_pchlan },
7379 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LC), board_pchlan },
7380 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DM), board_pchlan },
7381 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DC), board_pchlan },
7382
d3738bb8
BA
7383 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_LM), board_pch2lan },
7384 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_V), board_pch2lan },
7385
2fbe4526
BA
7386 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_LM), board_pch_lpt },
7387 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_V), board_pch_lpt },
16e310ae
BA
7388 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_LM), board_pch_lpt },
7389 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_V), board_pch_lpt },
91a3d82f
BA
7390 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM2), board_pch_lpt },
7391 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V2), board_pch_lpt },
7392 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM3), board_pch_lpt },
7393 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V3), board_pch_lpt },
79849ebc
DE
7394 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM), board_pch_spt },
7395 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V), board_pch_spt },
7396 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM2), board_pch_spt },
7397 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V2), board_pch_spt },
2fbe4526 7398
f36bb6ca 7399 { 0, 0, 0, 0, 0, 0, 0 } /* terminate list */
bc7f75fa
AK
7400};
7401MODULE_DEVICE_TABLE(pci, e1000_pci_tbl);
7402
23606cf5 7403static const struct dev_pm_ops e1000_pm_ops = {
72f72dcc 7404#ifdef CONFIG_PM_SLEEP
28002099
DE
7405 .suspend = e1000e_pm_suspend,
7406 .resume = e1000e_pm_resume,
7407 .freeze = e1000e_pm_freeze,
7408 .thaw = e1000e_pm_thaw,
7409 .poweroff = e1000e_pm_suspend,
7410 .restore = e1000e_pm_resume,
72f72dcc 7411#endif
63eb48f1
DE
7412 SET_RUNTIME_PM_OPS(e1000e_pm_runtime_suspend, e1000e_pm_runtime_resume,
7413 e1000e_pm_runtime_idle)
23606cf5
RW
7414};
7415
bc7f75fa
AK
7416/* PCI Device API Driver */
7417static struct pci_driver e1000_driver = {
7418 .name = e1000e_driver_name,
7419 .id_table = e1000_pci_tbl,
7420 .probe = e1000_probe,
9f9a12f8 7421 .remove = e1000_remove,
f36bb6ca
BA
7422 .driver = {
7423 .pm = &e1000_pm_ops,
7424 },
bc7f75fa
AK
7425 .shutdown = e1000_shutdown,
7426 .err_handler = &e1000_err_handler
7427};
7428
7429/**
7430 * e1000_init_module - Driver Registration Routine
7431 *
7432 * e1000_init_module is the first routine called when the driver is
7433 * loaded. All it does is register with the PCI subsystem.
7434 **/
7435static int __init e1000_init_module(void)
7436{
7437 int ret;
6cf08d1c 7438
8544b9f7
BA
7439 pr_info("Intel(R) PRO/1000 Network Driver - %s\n",
7440 e1000e_driver_version);
529498cd 7441 pr_info("Copyright(c) 1999 - 2015 Intel Corporation.\n");
bc7f75fa 7442 ret = pci_register_driver(&e1000_driver);
53ec5498 7443
bc7f75fa
AK
7444 return ret;
7445}
7446module_init(e1000_init_module);
7447
7448/**
7449 * e1000_exit_module - Driver Exit Cleanup Routine
7450 *
7451 * e1000_exit_module is called just before the driver is removed
7452 * from memory.
7453 **/
7454static void __exit e1000_exit_module(void)
7455{
7456 pci_unregister_driver(&e1000_driver);
7457}
7458module_exit(e1000_exit_module);
7459
bc7f75fa
AK
7460MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
7461MODULE_DESCRIPTION("Intel(R) PRO/1000 Network Driver");
7462MODULE_LICENSE("GPL");
7463MODULE_VERSION(DRV_VERSION);
7464
06c24b91 7465/* netdev.c */