net: hns3: add querying speed and duplex support to VF
[linux-2.6-block.git] / drivers / net / ethernet / hisilicon / hns3 / hns3vf / hclgevf_main.h
CommitLineData
e2cb1dec
SM
1/* SPDX-License-Identifier: GPL-2.0+ */
2/* Copyright (c) 2016-2017 Hisilicon Limited. */
3
4#ifndef __HCLGEVF_MAIN_H
5#define __HCLGEVF_MAIN_H
6#include <linux/fs.h>
7#include <linux/types.h>
8#include "hclge_mbx.h"
9#include "hclgevf_cmd.h"
10#include "hnae3.h"
11
12#define HCLGEVF_MOD_VERSION "v1.0"
13#define HCLGEVF_DRIVER_NAME "hclgevf"
14
15#define HCLGEVF_ROCEE_VECTOR_NUM 0
16#define HCLGEVF_MISC_VECTOR_NUM 0
17
18#define HCLGEVF_INVALID_VPORT 0xffff
19
20/* This number in actual depends upon the total number of VFs
21 * created by physical function. But the maximum number of
22 * possible vector-per-VF is {VFn(1-32), VECTn(32 + 1)}.
23 */
24#define HCLGEVF_MAX_VF_VECTOR_NUM (32 + 1)
25
26#define HCLGEVF_VECTOR_REG_BASE 0x20000
27#define HCLGEVF_MISC_VECTOR_REG_BASE 0x20400
28#define HCLGEVF_VECTOR_REG_OFFSET 0x4
29#define HCLGEVF_VECTOR_VF_OFFSET 0x100000
30
31/* Vector0 interrupt CMDQ event source register(RW) */
32#define HCLGEVF_VECTOR0_CMDQ_SRC_REG 0x27100
33/* CMDQ register bits for RX event(=MBX event) */
34#define HCLGEVF_VECTOR0_RX_CMDQ_INT_B 1
35
36#define HCLGEVF_TQP_RESET_TRY_TIMES 10
37
38#define HCLGEVF_RSS_IND_TBL_SIZE 512
39#define HCLGEVF_RSS_SET_BITMAP_MSK 0xffff
40#define HCLGEVF_RSS_KEY_SIZE 40
41#define HCLGEVF_RSS_HASH_ALGO_TOEPLITZ 0
42#define HCLGEVF_RSS_HASH_ALGO_SIMPLE 1
43#define HCLGEVF_RSS_HASH_ALGO_SYMMETRIC 2
44#define HCLGEVF_RSS_HASH_ALGO_MASK 0xf
45#define HCLGEVF_RSS_CFG_TBL_NUM \
46 (HCLGEVF_RSS_IND_TBL_SIZE / HCLGEVF_RSS_CFG_TBL_SIZE)
47
48/* states of hclgevf device & tasks */
49enum hclgevf_states {
50 /* device states */
51 HCLGEVF_STATE_DOWN,
52 HCLGEVF_STATE_DISABLED,
53 /* task states */
54 HCLGEVF_STATE_SERVICE_SCHED,
55 HCLGEVF_STATE_MBX_SERVICE_SCHED,
56 HCLGEVF_STATE_MBX_HANDLING,
57};
58
59#define HCLGEVF_MPF_ENBALE 1
60
61struct hclgevf_mac {
62 u8 mac_addr[ETH_ALEN];
63 int link;
4a152de9
FL
64 u8 duplex;
65 u32 speed;
e2cb1dec
SM
66};
67
68struct hclgevf_hw {
69 void __iomem *io_base;
70 int num_vec;
71 struct hclgevf_cmq cmq;
72 struct hclgevf_mac mac;
73 void *hdev; /* hchgevf device it is part of */
74};
75
76/* TQP stats */
77struct hlcgevf_tqp_stats {
78 /* query_tqp_tx_queue_statistics ,opcode id: 0x0B03 */
79 u64 rcb_tx_ring_pktnum_rcd; /* 32bit */
80 /* query_tqp_rx_queue_statistics ,opcode id: 0x0B13 */
81 u64 rcb_rx_ring_pktnum_rcd; /* 32bit */
82};
83
84struct hclgevf_tqp {
85 struct device *dev; /* device for DMA mapping */
86 struct hnae3_queue q;
87 struct hlcgevf_tqp_stats tqp_stats;
88 u16 index; /* global index in a NIC controller */
89
90 bool alloced;
91};
92
93struct hclgevf_cfg {
94 u8 vmdq_vport_num;
95 u8 tc_num;
96 u16 tqp_desc_num;
97 u16 rx_buf_len;
98 u8 phy_addr;
99 u8 media_type;
100 u8 mac_addr[ETH_ALEN];
101 u32 numa_node_map;
102};
103
104struct hclgevf_rss_cfg {
105 u8 rss_hash_key[HCLGEVF_RSS_KEY_SIZE]; /* user configured hash keys */
106 u32 hash_algo;
107 u32 rss_size;
108 u8 hw_tc_map;
109 u8 rss_indirection_tbl[HCLGEVF_RSS_IND_TBL_SIZE]; /* shadow table */
110};
111
112struct hclgevf_misc_vector {
113 u8 __iomem *addr;
114 int vector_irq;
115};
116
117struct hclgevf_dev {
118 struct pci_dev *pdev;
119 struct hnae3_ae_dev *ae_dev;
120 struct hclgevf_hw hw;
121 struct hclgevf_misc_vector misc_vector;
122 struct hclgevf_rss_cfg rss_cfg;
123 unsigned long state;
124
125 u32 fw_version;
126 u16 num_tqps; /* num task queue pairs of this PF */
127
128 u16 alloc_rss_size; /* allocated RSS task queue */
129 u16 rss_size_max; /* HW defined max RSS task queue */
130
131 u16 num_alloc_vport; /* num vports this driver supports */
132 u32 numa_node_mask;
133 u16 rx_buf_len;
134 u16 num_desc;
135 u8 hw_tc_map;
136
137 u16 num_msi;
138 u16 num_msi_left;
139 u16 num_msi_used;
140 u32 base_msi_vector;
141 u16 *vector_status;
142 int *vector_irq;
143
144 bool accept_mta_mc; /* whether to accept mta filter multicast */
145 struct hclgevf_mbx_resp_status mbx_resp; /* mailbox response */
146
147 struct timer_list service_timer;
148 struct work_struct service_task;
149 struct work_struct mbx_service_task;
150
151 struct hclgevf_tqp *htqp;
152
153 struct hnae3_handle nic;
154 struct hnae3_handle roce;
155
156 struct hnae3_client *nic_client;
157 struct hnae3_client *roce_client;
158 u32 flag;
159};
160
161int hclgevf_send_mbx_msg(struct hclgevf_dev *hdev, u16 code, u16 subcode,
162 const u8 *msg_data, u8 msg_len, bool need_resp,
163 u8 *resp_data, u16 resp_len);
164void hclgevf_mbx_handler(struct hclgevf_dev *hdev);
165void hclgevf_update_link_status(struct hclgevf_dev *hdev, int link_state);
4a152de9
FL
166void hclgevf_update_speed_duplex(struct hclgevf_dev *hdev, u32 speed,
167 u8 duplex);
e2cb1dec 168#endif