Replace <asm/uaccess.h> with <linux/uaccess.h> globally
[linux-2.6-block.git] / drivers / net / ethernet / ethoc.c
CommitLineData
a1702857 1/*
3396c782 2 * linux/drivers/net/ethernet/ethoc.c
a1702857
TR
3 *
4 * Copyright (C) 2007-2008 Avionic Design Development GmbH
5 * Copyright (C) 2008-2009 Avionic Design GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Written by Thierry Reding <thierry.reding@avionic-design.de>
12 */
13
b7f080cf 14#include <linux/dma-mapping.h>
a1702857 15#include <linux/etherdevice.h>
a13aff06 16#include <linux/clk.h>
a1702857 17#include <linux/crc32.h>
a6b7a407 18#include <linux/interrupt.h>
a1702857
TR
19#include <linux/io.h>
20#include <linux/mii.h>
21#include <linux/phy.h>
22#include <linux/platform_device.h>
d43c36dc 23#include <linux/sched.h>
5a0e3ad6 24#include <linux/slab.h>
e0f4258b 25#include <linux/of.h>
b34296a9 26#include <linux/of_net.h>
9d9779e7 27#include <linux/module.h>
a1702857
TR
28#include <net/ethoc.h>
29
0baa080c
TC
30static int buffer_size = 0x8000; /* 32 KBytes */
31module_param(buffer_size, int, 0);
32MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
33
a1702857
TR
34/* register offsets */
35#define MODER 0x00
36#define INT_SOURCE 0x04
37#define INT_MASK 0x08
38#define IPGT 0x0c
39#define IPGR1 0x10
40#define IPGR2 0x14
41#define PACKETLEN 0x18
42#define COLLCONF 0x1c
43#define TX_BD_NUM 0x20
44#define CTRLMODER 0x24
45#define MIIMODER 0x28
46#define MIICOMMAND 0x2c
47#define MIIADDRESS 0x30
48#define MIITX_DATA 0x34
49#define MIIRX_DATA 0x38
50#define MIISTATUS 0x3c
51#define MAC_ADDR0 0x40
52#define MAC_ADDR1 0x44
53#define ETH_HASH0 0x48
54#define ETH_HASH1 0x4c
55#define ETH_TXCTRL 0x50
1112909f 56#define ETH_END 0x54
a1702857
TR
57
58/* mode register */
59#define MODER_RXEN (1 << 0) /* receive enable */
60#define MODER_TXEN (1 << 1) /* transmit enable */
61#define MODER_NOPRE (1 << 2) /* no preamble */
62#define MODER_BRO (1 << 3) /* broadcast address */
63#define MODER_IAM (1 << 4) /* individual address mode */
64#define MODER_PRO (1 << 5) /* promiscuous mode */
65#define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
66#define MODER_LOOP (1 << 7) /* loopback */
67#define MODER_NBO (1 << 8) /* no back-off */
68#define MODER_EDE (1 << 9) /* excess defer enable */
69#define MODER_FULLD (1 << 10) /* full duplex */
70#define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
71#define MODER_DCRC (1 << 12) /* delayed CRC enable */
72#define MODER_CRC (1 << 13) /* CRC enable */
73#define MODER_HUGE (1 << 14) /* huge packets enable */
74#define MODER_PAD (1 << 15) /* padding enabled */
75#define MODER_RSM (1 << 16) /* receive small packets */
76
77/* interrupt source and mask registers */
78#define INT_MASK_TXF (1 << 0) /* transmit frame */
79#define INT_MASK_TXE (1 << 1) /* transmit error */
80#define INT_MASK_RXF (1 << 2) /* receive frame */
81#define INT_MASK_RXE (1 << 3) /* receive error */
82#define INT_MASK_BUSY (1 << 4)
83#define INT_MASK_TXC (1 << 5) /* transmit control frame */
84#define INT_MASK_RXC (1 << 6) /* receive control frame */
85
86#define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
87#define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
88
89#define INT_MASK_ALL ( \
90 INT_MASK_TXF | INT_MASK_TXE | \
91 INT_MASK_RXF | INT_MASK_RXE | \
92 INT_MASK_TXC | INT_MASK_RXC | \
93 INT_MASK_BUSY \
94 )
95
96/* packet length register */
97#define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
98#define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
99#define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
100 PACKETLEN_MAX(max))
101
102/* transmit buffer number register */
103#define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
104
105/* control module mode register */
106#define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
107#define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
108#define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
109
110/* MII mode register */
111#define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
112#define MIIMODER_NOPRE (1 << 8) /* no preamble */
113
114/* MII command register */
115#define MIICOMMAND_SCAN (1 << 0) /* scan status */
116#define MIICOMMAND_READ (1 << 1) /* read status */
117#define MIICOMMAND_WRITE (1 << 2) /* write control data */
118
119/* MII address register */
120#define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
121#define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
122#define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
123 MIIADDRESS_RGAD(reg))
124
125/* MII transmit data register */
126#define MIITX_DATA_VAL(x) ((x) & 0xffff)
127
128/* MII receive data register */
129#define MIIRX_DATA_VAL(x) ((x) & 0xffff)
130
131/* MII status register */
132#define MIISTATUS_LINKFAIL (1 << 0)
133#define MIISTATUS_BUSY (1 << 1)
134#define MIISTATUS_INVALID (1 << 2)
135
136/* TX buffer descriptor */
137#define TX_BD_CS (1 << 0) /* carrier sense lost */
138#define TX_BD_DF (1 << 1) /* defer indication */
139#define TX_BD_LC (1 << 2) /* late collision */
140#define TX_BD_RL (1 << 3) /* retransmission limit */
141#define TX_BD_RETRY_MASK (0x00f0)
142#define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
143#define TX_BD_UR (1 << 8) /* transmitter underrun */
144#define TX_BD_CRC (1 << 11) /* TX CRC enable */
145#define TX_BD_PAD (1 << 12) /* pad enable for short packets */
146#define TX_BD_WRAP (1 << 13)
147#define TX_BD_IRQ (1 << 14) /* interrupt request enable */
148#define TX_BD_READY (1 << 15) /* TX buffer ready */
149#define TX_BD_LEN(x) (((x) & 0xffff) << 16)
150#define TX_BD_LEN_MASK (0xffff << 16)
151
152#define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
153 TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
154
155/* RX buffer descriptor */
156#define RX_BD_LC (1 << 0) /* late collision */
157#define RX_BD_CRC (1 << 1) /* RX CRC error */
158#define RX_BD_SF (1 << 2) /* short frame */
159#define RX_BD_TL (1 << 3) /* too long */
160#define RX_BD_DN (1 << 4) /* dribble nibble */
161#define RX_BD_IS (1 << 5) /* invalid symbol */
162#define RX_BD_OR (1 << 6) /* receiver overrun */
163#define RX_BD_MISS (1 << 7)
164#define RX_BD_CF (1 << 8) /* control frame */
165#define RX_BD_WRAP (1 << 13)
166#define RX_BD_IRQ (1 << 14) /* interrupt request enable */
167#define RX_BD_EMPTY (1 << 15)
168#define RX_BD_LEN(x) (((x) & 0xffff) << 16)
169
170#define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
171 RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
172
173#define ETHOC_BUFSIZ 1536
174#define ETHOC_ZLEN 64
175#define ETHOC_BD_BASE 0x400
176#define ETHOC_TIMEOUT (HZ / 2)
177#define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
178
179/**
180 * struct ethoc - driver-private device structure
181 * @iobase: pointer to I/O memory region
182 * @membase: pointer to buffer memory region
0baa080c 183 * @dma_alloc: dma allocated buffer size
ee02a4ef 184 * @io_region_size: I/O memory region size
bee7bacd 185 * @num_bd: number of buffer descriptors
a1702857
TR
186 * @num_tx: number of send buffers
187 * @cur_tx: last send buffer written
188 * @dty_tx: last buffer actually sent
189 * @num_rx: number of receive buffers
190 * @cur_rx: current receive buffer
f8555ad0 191 * @vma: pointer to array of virtual memory addresses for buffers
a1702857
TR
192 * @netdev: pointer to network device structure
193 * @napi: NAPI structure
a1702857 194 * @msg_enable: device state flags
a1702857 195 * @lock: device lock
a1702857
TR
196 * @mdio: MDIO bus for PHY access
197 * @phy_id: address of attached PHY
198 */
199struct ethoc {
200 void __iomem *iobase;
201 void __iomem *membase;
0baa080c 202 int dma_alloc;
ee02a4ef 203 resource_size_t io_region_size;
06e60e59 204 bool big_endian;
a1702857 205
bee7bacd 206 unsigned int num_bd;
a1702857
TR
207 unsigned int num_tx;
208 unsigned int cur_tx;
209 unsigned int dty_tx;
210
211 unsigned int num_rx;
212 unsigned int cur_rx;
213
72aa8e1b 214 void **vma;
f8555ad0 215
a1702857
TR
216 struct net_device *netdev;
217 struct napi_struct napi;
a1702857
TR
218 u32 msg_enable;
219
a1702857
TR
220 spinlock_t lock;
221
a1702857 222 struct mii_bus *mdio;
a13aff06 223 struct clk *clk;
a1702857 224 s8 phy_id;
abf7e53e
FF
225
226 int old_link;
227 int old_duplex;
a1702857
TR
228};
229
230/**
231 * struct ethoc_bd - buffer descriptor
232 * @stat: buffer statistics
233 * @addr: physical memory address
234 */
235struct ethoc_bd {
236 u32 stat;
237 u32 addr;
238};
239
16dd18b0 240static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
a1702857 241{
06e60e59
MF
242 if (dev->big_endian)
243 return ioread32be(dev->iobase + offset);
244 else
245 return ioread32(dev->iobase + offset);
a1702857
TR
246}
247
16dd18b0 248static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
a1702857 249{
06e60e59
MF
250 if (dev->big_endian)
251 iowrite32be(data, dev->iobase + offset);
252 else
253 iowrite32(data, dev->iobase + offset);
a1702857
TR
254}
255
16dd18b0
TC
256static inline void ethoc_read_bd(struct ethoc *dev, int index,
257 struct ethoc_bd *bd)
a1702857
TR
258{
259 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
260 bd->stat = ethoc_read(dev, offset + 0);
261 bd->addr = ethoc_read(dev, offset + 4);
262}
263
16dd18b0 264static inline void ethoc_write_bd(struct ethoc *dev, int index,
a1702857
TR
265 const struct ethoc_bd *bd)
266{
267 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
268 ethoc_write(dev, offset + 0, bd->stat);
269 ethoc_write(dev, offset + 4, bd->addr);
270}
271
16dd18b0 272static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
a1702857
TR
273{
274 u32 imask = ethoc_read(dev, INT_MASK);
275 imask |= mask;
276 ethoc_write(dev, INT_MASK, imask);
277}
278
16dd18b0 279static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
a1702857
TR
280{
281 u32 imask = ethoc_read(dev, INT_MASK);
282 imask &= ~mask;
283 ethoc_write(dev, INT_MASK, imask);
284}
285
16dd18b0 286static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
a1702857
TR
287{
288 ethoc_write(dev, INT_SOURCE, mask);
289}
290
16dd18b0 291static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
a1702857
TR
292{
293 u32 mode = ethoc_read(dev, MODER);
294 mode |= MODER_RXEN | MODER_TXEN;
295 ethoc_write(dev, MODER, mode);
296}
297
16dd18b0 298static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
a1702857
TR
299{
300 u32 mode = ethoc_read(dev, MODER);
301 mode &= ~(MODER_RXEN | MODER_TXEN);
302 ethoc_write(dev, MODER, mode);
303}
304
5cf3e034 305static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
a1702857
TR
306{
307 struct ethoc_bd bd;
308 int i;
72aa8e1b 309 void *vma;
a1702857
TR
310
311 dev->cur_tx = 0;
312 dev->dty_tx = 0;
313 dev->cur_rx = 0;
314
ee4f56b9
JB
315 ethoc_write(dev, TX_BD_NUM, dev->num_tx);
316
a1702857 317 /* setup transmission buffers */
f8555ad0 318 bd.addr = mem_start;
a1702857 319 bd.stat = TX_BD_IRQ | TX_BD_CRC;
f8555ad0 320 vma = dev->membase;
a1702857
TR
321
322 for (i = 0; i < dev->num_tx; i++) {
323 if (i == dev->num_tx - 1)
324 bd.stat |= TX_BD_WRAP;
325
326 ethoc_write_bd(dev, i, &bd);
327 bd.addr += ETHOC_BUFSIZ;
f8555ad0
JB
328
329 dev->vma[i] = vma;
330 vma += ETHOC_BUFSIZ;
a1702857
TR
331 }
332
a1702857
TR
333 bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
334
335 for (i = 0; i < dev->num_rx; i++) {
336 if (i == dev->num_rx - 1)
337 bd.stat |= RX_BD_WRAP;
338
339 ethoc_write_bd(dev, dev->num_tx + i, &bd);
340 bd.addr += ETHOC_BUFSIZ;
f8555ad0
JB
341
342 dev->vma[dev->num_tx + i] = vma;
343 vma += ETHOC_BUFSIZ;
a1702857
TR
344 }
345
346 return 0;
347}
348
349static int ethoc_reset(struct ethoc *dev)
350{
351 u32 mode;
352
353 /* TODO: reset controller? */
354
355 ethoc_disable_rx_and_tx(dev);
356
357 /* TODO: setup registers */
358
359 /* enable FCS generation and automatic padding */
360 mode = ethoc_read(dev, MODER);
361 mode |= MODER_CRC | MODER_PAD;
362 ethoc_write(dev, MODER, mode);
363
364 /* set full-duplex mode */
365 mode = ethoc_read(dev, MODER);
366 mode |= MODER_FULLD;
367 ethoc_write(dev, MODER, mode);
368 ethoc_write(dev, IPGT, 0x15);
369
370 ethoc_ack_irq(dev, INT_MASK_ALL);
371 ethoc_enable_irq(dev, INT_MASK_ALL);
372 ethoc_enable_rx_and_tx(dev);
373 return 0;
374}
375
376static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
377 struct ethoc_bd *bd)
378{
379 struct net_device *netdev = dev->netdev;
380 unsigned int ret = 0;
381
382 if (bd->stat & RX_BD_TL) {
383 dev_err(&netdev->dev, "RX: frame too long\n");
57616ee4 384 netdev->stats.rx_length_errors++;
a1702857
TR
385 ret++;
386 }
387
388 if (bd->stat & RX_BD_SF) {
389 dev_err(&netdev->dev, "RX: frame too short\n");
57616ee4 390 netdev->stats.rx_length_errors++;
a1702857
TR
391 ret++;
392 }
393
394 if (bd->stat & RX_BD_DN) {
395 dev_err(&netdev->dev, "RX: dribble nibble\n");
57616ee4 396 netdev->stats.rx_frame_errors++;
a1702857
TR
397 }
398
399 if (bd->stat & RX_BD_CRC) {
400 dev_err(&netdev->dev, "RX: wrong CRC\n");
57616ee4 401 netdev->stats.rx_crc_errors++;
a1702857
TR
402 ret++;
403 }
404
405 if (bd->stat & RX_BD_OR) {
406 dev_err(&netdev->dev, "RX: overrun\n");
57616ee4 407 netdev->stats.rx_over_errors++;
a1702857
TR
408 ret++;
409 }
410
411 if (bd->stat & RX_BD_MISS)
57616ee4 412 netdev->stats.rx_missed_errors++;
a1702857
TR
413
414 if (bd->stat & RX_BD_LC) {
415 dev_err(&netdev->dev, "RX: late collision\n");
57616ee4 416 netdev->stats.collisions++;
a1702857
TR
417 ret++;
418 }
419
420 return ret;
421}
422
423static int ethoc_rx(struct net_device *dev, int limit)
424{
425 struct ethoc *priv = netdev_priv(dev);
426 int count;
427
428 for (count = 0; count < limit; ++count) {
429 unsigned int entry;
430 struct ethoc_bd bd;
431
6a632625 432 entry = priv->num_tx + priv->cur_rx;
a1702857 433 ethoc_read_bd(priv, entry, &bd);
20f70ddd
JB
434 if (bd.stat & RX_BD_EMPTY) {
435 ethoc_ack_irq(priv, INT_MASK_RX);
436 /* If packet (interrupt) came in between checking
437 * BD_EMTPY and clearing the interrupt source, then we
438 * risk missing the packet as the RX interrupt won't
439 * trigger right away when we reenable it; hence, check
440 * BD_EMTPY here again to make sure there isn't such a
441 * packet waiting for us...
442 */
443 ethoc_read_bd(priv, entry, &bd);
444 if (bd.stat & RX_BD_EMPTY)
445 break;
446 }
a1702857
TR
447
448 if (ethoc_update_rx_stats(priv, &bd) == 0) {
449 int size = bd.stat >> 16;
89d71a66 450 struct sk_buff *skb;
050f91dc
TC
451
452 size -= 4; /* strip the CRC */
89d71a66 453 skb = netdev_alloc_skb_ip_align(dev, size);
050f91dc 454
a1702857 455 if (likely(skb)) {
f8555ad0 456 void *src = priv->vma[entry];
a1702857
TR
457 memcpy_fromio(skb_put(skb, size), src, size);
458 skb->protocol = eth_type_trans(skb, dev);
57616ee4
KV
459 dev->stats.rx_packets++;
460 dev->stats.rx_bytes += size;
a1702857
TR
461 netif_receive_skb(skb);
462 } else {
463 if (net_ratelimit())
72aa8e1b
BG
464 dev_warn(&dev->dev,
465 "low on memory - packet dropped\n");
a1702857 466
57616ee4 467 dev->stats.rx_dropped++;
a1702857
TR
468 break;
469 }
470 }
471
472 /* clear the buffer descriptor so it can be reused */
473 bd.stat &= ~RX_BD_STATS;
474 bd.stat |= RX_BD_EMPTY;
475 ethoc_write_bd(priv, entry, &bd);
6a632625
JB
476 if (++priv->cur_rx == priv->num_rx)
477 priv->cur_rx = 0;
a1702857
TR
478 }
479
480 return count;
481}
482
4f64bcb2 483static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
a1702857
TR
484{
485 struct net_device *netdev = dev->netdev;
486
487 if (bd->stat & TX_BD_LC) {
488 dev_err(&netdev->dev, "TX: late collision\n");
57616ee4 489 netdev->stats.tx_window_errors++;
a1702857
TR
490 }
491
492 if (bd->stat & TX_BD_RL) {
493 dev_err(&netdev->dev, "TX: retransmit limit\n");
57616ee4 494 netdev->stats.tx_aborted_errors++;
a1702857
TR
495 }
496
497 if (bd->stat & TX_BD_UR) {
498 dev_err(&netdev->dev, "TX: underrun\n");
57616ee4 499 netdev->stats.tx_fifo_errors++;
a1702857
TR
500 }
501
502 if (bd->stat & TX_BD_CS) {
503 dev_err(&netdev->dev, "TX: carrier sense lost\n");
57616ee4 504 netdev->stats.tx_carrier_errors++;
a1702857
TR
505 }
506
507 if (bd->stat & TX_BD_STATS)
57616ee4 508 netdev->stats.tx_errors++;
a1702857 509
57616ee4
KV
510 netdev->stats.collisions += (bd->stat >> 4) & 0xf;
511 netdev->stats.tx_bytes += bd->stat >> 16;
512 netdev->stats.tx_packets++;
a1702857
TR
513}
514
fa98eb0e 515static int ethoc_tx(struct net_device *dev, int limit)
a1702857
TR
516{
517 struct ethoc *priv = netdev_priv(dev);
fa98eb0e
JB
518 int count;
519 struct ethoc_bd bd;
a1702857 520
fa98eb0e
JB
521 for (count = 0; count < limit; ++count) {
522 unsigned int entry;
a1702857 523
6a632625 524 entry = priv->dty_tx & (priv->num_tx-1);
a1702857
TR
525
526 ethoc_read_bd(priv, entry, &bd);
a1702857 527
fa98eb0e
JB
528 if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
529 ethoc_ack_irq(priv, INT_MASK_TX);
530 /* If interrupt came in between reading in the BD
531 * and clearing the interrupt source, then we risk
532 * missing the event as the TX interrupt won't trigger
533 * right away when we reenable it; hence, check
534 * BD_EMPTY here again to make sure there isn't such an
535 * event pending...
536 */
537 ethoc_read_bd(priv, entry, &bd);
538 if (bd.stat & TX_BD_READY ||
539 (priv->dty_tx == priv->cur_tx))
540 break;
541 }
542
4f64bcb2 543 ethoc_update_tx_stats(priv, &bd);
fa98eb0e 544 priv->dty_tx++;
a1702857
TR
545 }
546
547 if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
548 netif_wake_queue(dev);
549
fa98eb0e 550 return count;
a1702857
TR
551}
552
553static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
554{
57616ee4 555 struct net_device *dev = dev_id;
a1702857
TR
556 struct ethoc *priv = netdev_priv(dev);
557 u32 pending;
fa98eb0e
JB
558 u32 mask;
559
560 /* Figure out what triggered the interrupt...
561 * The tricky bit here is that the interrupt source bits get
25985edc 562 * set in INT_SOURCE for an event regardless of whether that
fa98eb0e
JB
563 * event is masked or not. Thus, in order to figure out what
564 * triggered the interrupt, we need to remove the sources
565 * for all events that are currently masked. This behaviour
566 * is not particularly well documented but reasonable...
567 */
568 mask = ethoc_read(priv, INT_MASK);
a1702857 569 pending = ethoc_read(priv, INT_SOURCE);
fa98eb0e
JB
570 pending &= mask;
571
72aa8e1b 572 if (unlikely(pending == 0))
a1702857 573 return IRQ_NONE;
a1702857 574
50c54a57 575 ethoc_ack_irq(priv, pending);
a1702857 576
fa98eb0e 577 /* We always handle the dropped packet interrupt */
a1702857 578 if (pending & INT_MASK_BUSY) {
38b4bc20 579 dev_dbg(&dev->dev, "packet dropped\n");
57616ee4 580 dev->stats.rx_dropped++;
a1702857
TR
581 }
582
fa98eb0e
JB
583 /* Handle receive/transmit event by switching to polling */
584 if (pending & (INT_MASK_TX | INT_MASK_RX)) {
585 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
586 napi_schedule(&priv->napi);
a1702857
TR
587 }
588
a1702857
TR
589 return IRQ_HANDLED;
590}
591
592static int ethoc_get_mac_address(struct net_device *dev, void *addr)
593{
594 struct ethoc *priv = netdev_priv(dev);
595 u8 *mac = (u8 *)addr;
596 u32 reg;
597
598 reg = ethoc_read(priv, MAC_ADDR0);
599 mac[2] = (reg >> 24) & 0xff;
600 mac[3] = (reg >> 16) & 0xff;
601 mac[4] = (reg >> 8) & 0xff;
602 mac[5] = (reg >> 0) & 0xff;
603
604 reg = ethoc_read(priv, MAC_ADDR1);
605 mac[0] = (reg >> 8) & 0xff;
606 mac[1] = (reg >> 0) & 0xff;
607
608 return 0;
609}
610
611static int ethoc_poll(struct napi_struct *napi, int budget)
612{
613 struct ethoc *priv = container_of(napi, struct ethoc, napi);
fa98eb0e
JB
614 int rx_work_done = 0;
615 int tx_work_done = 0;
616
617 rx_work_done = ethoc_rx(priv->netdev, budget);
618 tx_work_done = ethoc_tx(priv->netdev, budget);
a1702857 619
fa98eb0e 620 if (rx_work_done < budget && tx_work_done < budget) {
a1702857 621 napi_complete(napi);
fa98eb0e 622 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
a1702857
TR
623 }
624
fa98eb0e 625 return rx_work_done;
a1702857
TR
626}
627
628static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
629{
a1702857 630 struct ethoc *priv = bus->priv;
8dac428a 631 int i;
a1702857
TR
632
633 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
634 ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
635
72aa8e1b 636 for (i = 0; i < 5; i++) {
a1702857
TR
637 u32 status = ethoc_read(priv, MIISTATUS);
638 if (!(status & MIISTATUS_BUSY)) {
639 u32 data = ethoc_read(priv, MIIRX_DATA);
640 /* reset MII command register */
641 ethoc_write(priv, MIICOMMAND, 0);
642 return data;
643 }
72aa8e1b 644 usleep_range(100, 200);
a1702857
TR
645 }
646
647 return -EBUSY;
648}
649
650static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
651{
a1702857 652 struct ethoc *priv = bus->priv;
8dac428a 653 int i;
a1702857
TR
654
655 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
656 ethoc_write(priv, MIITX_DATA, val);
657 ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
658
72aa8e1b 659 for (i = 0; i < 5; i++) {
a1702857 660 u32 stat = ethoc_read(priv, MIISTATUS);
b46773db
JB
661 if (!(stat & MIISTATUS_BUSY)) {
662 /* reset MII command register */
663 ethoc_write(priv, MIICOMMAND, 0);
a1702857 664 return 0;
b46773db 665 }
72aa8e1b 666 usleep_range(100, 200);
a1702857
TR
667 }
668
669 return -EBUSY;
670}
671
a1702857
TR
672static void ethoc_mdio_poll(struct net_device *dev)
673{
abf7e53e
FF
674 struct ethoc *priv = netdev_priv(dev);
675 struct phy_device *phydev = dev->phydev;
676 bool changed = false;
677 u32 mode;
678
679 if (priv->old_link != phydev->link) {
680 changed = true;
681 priv->old_link = phydev->link;
682 }
683
684 if (priv->old_duplex != phydev->duplex) {
685 changed = true;
686 priv->old_duplex = phydev->duplex;
687 }
688
689 if (!changed)
690 return;
691
692 mode = ethoc_read(priv, MODER);
693 if (phydev->duplex == DUPLEX_FULL)
694 mode |= MODER_FULLD;
695 else
696 mode &= ~MODER_FULLD;
697 ethoc_write(priv, MODER, mode);
698
699 phy_print_status(phydev);
a1702857
TR
700}
701
a0a4efed 702static int ethoc_mdio_probe(struct net_device *dev)
a1702857
TR
703{
704 struct ethoc *priv = netdev_priv(dev);
705 struct phy_device *phy;
637f33b8 706 int err;
a1702857 707
72aa8e1b 708 if (priv->phy_id != -1)
7f854420 709 phy = mdiobus_get_phy(priv->mdio, priv->phy_id);
72aa8e1b 710 else
637f33b8 711 phy = phy_find_first(priv->mdio);
a1702857
TR
712
713 if (!phy) {
714 dev_err(&dev->dev, "no PHY found\n");
715 return -ENXIO;
716 }
717
abf7e53e
FF
718 priv->old_duplex = -1;
719 priv->old_link = -1;
720
f9a8f83b
FF
721 err = phy_connect_direct(dev, phy, ethoc_mdio_poll,
722 PHY_INTERFACE_MODE_GMII);
637f33b8 723 if (err) {
a1702857 724 dev_err(&dev->dev, "could not attach to PHY\n");
637f33b8 725 return err;
a1702857
TR
726 }
727
445a48cc
MF
728 phy->advertising &= ~(ADVERTISED_1000baseT_Full |
729 ADVERTISED_1000baseT_Half);
730 phy->supported &= ~(SUPPORTED_1000baseT_Full |
731 SUPPORTED_1000baseT_Half);
732
a1702857
TR
733 return 0;
734}
735
736static int ethoc_open(struct net_device *dev)
737{
738 struct ethoc *priv = netdev_priv(dev);
a1702857
TR
739 int ret;
740
741 ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
742 dev->name, dev);
743 if (ret)
744 return ret;
745
5cf3e034 746 ethoc_init_ring(priv, dev->mem_start);
a1702857
TR
747 ethoc_reset(priv);
748
749 if (netif_queue_stopped(dev)) {
750 dev_dbg(&dev->dev, " resuming queue\n");
751 netif_wake_queue(dev);
752 } else {
753 dev_dbg(&dev->dev, " starting queue\n");
754 netif_start_queue(dev);
755 }
756
abf7e53e
FF
757 priv->old_link = -1;
758 priv->old_duplex = -1;
759
11331fc2 760 phy_start(dev->phydev);
a1702857
TR
761 napi_enable(&priv->napi);
762
763 if (netif_msg_ifup(priv)) {
764 dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
765 dev->base_addr, dev->mem_start, dev->mem_end);
766 }
767
768 return 0;
769}
770
771static int ethoc_stop(struct net_device *dev)
772{
773 struct ethoc *priv = netdev_priv(dev);
774
775 napi_disable(&priv->napi);
776
11331fc2
PR
777 if (dev->phydev)
778 phy_stop(dev->phydev);
a1702857
TR
779
780 ethoc_disable_rx_and_tx(priv);
781 free_irq(dev->irq, dev);
782
783 if (!netif_queue_stopped(dev))
784 netif_stop_queue(dev);
785
786 return 0;
787}
788
789static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
790{
791 struct ethoc *priv = netdev_priv(dev);
792 struct mii_ioctl_data *mdio = if_mii(ifr);
793 struct phy_device *phy = NULL;
794
795 if (!netif_running(dev))
796 return -EINVAL;
797
798 if (cmd != SIOCGMIIPHY) {
799 if (mdio->phy_id >= PHY_MAX_ADDR)
800 return -ERANGE;
801
7f854420 802 phy = mdiobus_get_phy(priv->mdio, mdio->phy_id);
a1702857
TR
803 if (!phy)
804 return -ENODEV;
805 } else {
11331fc2 806 phy = dev->phydev;
a1702857
TR
807 }
808
28b04113 809 return phy_mii_ioctl(phy, ifr, cmd);
a1702857
TR
810}
811
efc61a34 812static void ethoc_do_set_mac_address(struct net_device *dev)
a1702857
TR
813{
814 struct ethoc *priv = netdev_priv(dev);
efc61a34 815 unsigned char *mac = dev->dev_addr;
939d2254 816
a1702857
TR
817 ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
818 (mac[4] << 8) | (mac[5] << 0));
819 ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
efc61a34 820}
a1702857 821
efc61a34
JP
822static int ethoc_set_mac_address(struct net_device *dev, void *p)
823{
824 const struct sockaddr *addr = p;
939d2254 825
efc61a34
JP
826 if (!is_valid_ether_addr(addr->sa_data))
827 return -EADDRNOTAVAIL;
828 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
829 ethoc_do_set_mac_address(dev);
a1702857
TR
830 return 0;
831}
832
833static void ethoc_set_multicast_list(struct net_device *dev)
834{
835 struct ethoc *priv = netdev_priv(dev);
836 u32 mode = ethoc_read(priv, MODER);
22bedad3 837 struct netdev_hw_addr *ha;
a1702857
TR
838 u32 hash[2] = { 0, 0 };
839
840 /* set loopback mode if requested */
841 if (dev->flags & IFF_LOOPBACK)
842 mode |= MODER_LOOP;
843 else
844 mode &= ~MODER_LOOP;
845
846 /* receive broadcast frames if requested */
847 if (dev->flags & IFF_BROADCAST)
848 mode &= ~MODER_BRO;
849 else
850 mode |= MODER_BRO;
851
852 /* enable promiscuous mode if requested */
853 if (dev->flags & IFF_PROMISC)
854 mode |= MODER_PRO;
855 else
856 mode &= ~MODER_PRO;
857
858 ethoc_write(priv, MODER, mode);
859
860 /* receive multicast frames */
861 if (dev->flags & IFF_ALLMULTI) {
862 hash[0] = 0xffffffff;
863 hash[1] = 0xffffffff;
864 } else {
22bedad3
JP
865 netdev_for_each_mc_addr(ha, dev) {
866 u32 crc = ether_crc(ETH_ALEN, ha->addr);
a1702857
TR
867 int bit = (crc >> 26) & 0x3f;
868 hash[bit >> 5] |= 1 << (bit & 0x1f);
869 }
870 }
871
872 ethoc_write(priv, ETH_HASH0, hash[0]);
873 ethoc_write(priv, ETH_HASH1, hash[1]);
874}
875
876static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
877{
878 return -ENOSYS;
879}
880
881static void ethoc_tx_timeout(struct net_device *dev)
882{
883 struct ethoc *priv = netdev_priv(dev);
884 u32 pending = ethoc_read(priv, INT_SOURCE);
885 if (likely(pending))
886 ethoc_interrupt(dev->irq, dev);
887}
888
61357325 889static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
a1702857
TR
890{
891 struct ethoc *priv = netdev_priv(dev);
892 struct ethoc_bd bd;
893 unsigned int entry;
894 void *dest;
895
ee6c21b9
FF
896 if (skb_put_padto(skb, ETHOC_ZLEN)) {
897 dev->stats.tx_errors++;
898 goto out_no_free;
899 }
900
a1702857 901 if (unlikely(skb->len > ETHOC_BUFSIZ)) {
57616ee4 902 dev->stats.tx_errors++;
3790c8cd 903 goto out;
a1702857
TR
904 }
905
906 entry = priv->cur_tx % priv->num_tx;
907 spin_lock_irq(&priv->lock);
908 priv->cur_tx++;
909
910 ethoc_read_bd(priv, entry, &bd);
911 if (unlikely(skb->len < ETHOC_ZLEN))
912 bd.stat |= TX_BD_PAD;
913 else
914 bd.stat &= ~TX_BD_PAD;
915
f8555ad0 916 dest = priv->vma[entry];
a1702857
TR
917 memcpy_toio(dest, skb->data, skb->len);
918
919 bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
920 bd.stat |= TX_BD_LEN(skb->len);
921 ethoc_write_bd(priv, entry, &bd);
922
923 bd.stat |= TX_BD_READY;
924 ethoc_write_bd(priv, entry, &bd);
925
926 if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
927 dev_dbg(&dev->dev, "stopping queue\n");
928 netif_stop_queue(dev);
929 }
930
a1702857 931 spin_unlock_irq(&priv->lock);
68f51394 932 skb_tx_timestamp(skb);
3790c8cd
PM
933out:
934 dev_kfree_skb(skb);
ee6c21b9 935out_no_free:
a1702857
TR
936 return NETDEV_TX_OK;
937}
938
1112909f
MF
939static int ethoc_get_regs_len(struct net_device *netdev)
940{
941 return ETH_END;
942}
943
944static void ethoc_get_regs(struct net_device *dev, struct ethtool_regs *regs,
945 void *p)
946{
947 struct ethoc *priv = netdev_priv(dev);
948 u32 *regs_buff = p;
949 unsigned i;
950
951 regs->version = 0;
952 for (i = 0; i < ETH_END / sizeof(u32); ++i)
953 regs_buff[i] = ethoc_read(priv, i * sizeof(u32));
954}
955
bee7bacd
MF
956static void ethoc_get_ringparam(struct net_device *dev,
957 struct ethtool_ringparam *ring)
958{
959 struct ethoc *priv = netdev_priv(dev);
960
961 ring->rx_max_pending = priv->num_bd - 1;
962 ring->rx_mini_max_pending = 0;
963 ring->rx_jumbo_max_pending = 0;
964 ring->tx_max_pending = priv->num_bd - 1;
965
966 ring->rx_pending = priv->num_rx;
967 ring->rx_mini_pending = 0;
968 ring->rx_jumbo_pending = 0;
969 ring->tx_pending = priv->num_tx;
970}
971
972static int ethoc_set_ringparam(struct net_device *dev,
973 struct ethtool_ringparam *ring)
974{
975 struct ethoc *priv = netdev_priv(dev);
976
977 if (ring->tx_pending < 1 || ring->rx_pending < 1 ||
978 ring->tx_pending + ring->rx_pending > priv->num_bd)
979 return -EINVAL;
980 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
981 return -EINVAL;
982
983 if (netif_running(dev)) {
984 netif_tx_disable(dev);
985 ethoc_disable_rx_and_tx(priv);
986 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
987 synchronize_irq(dev->irq);
988 }
989
990 priv->num_tx = rounddown_pow_of_two(ring->tx_pending);
991 priv->num_rx = ring->rx_pending;
992 ethoc_init_ring(priv, dev->mem_start);
993
994 if (netif_running(dev)) {
995 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
996 ethoc_enable_rx_and_tx(priv);
997 netif_wake_queue(dev);
998 }
999 return 0;
1000}
1001
fba9110c 1002const struct ethtool_ops ethoc_ethtool_ops = {
1112909f
MF
1003 .get_regs_len = ethoc_get_regs_len,
1004 .get_regs = ethoc_get_regs,
3d3ba568 1005 .nway_reset = phy_ethtool_nway_reset,
fba9110c 1006 .get_link = ethtool_op_get_link,
bee7bacd
MF
1007 .get_ringparam = ethoc_get_ringparam,
1008 .set_ringparam = ethoc_set_ringparam,
fba9110c 1009 .get_ts_info = ethtool_op_get_ts_info,
87e544bf
PR
1010 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1011 .set_link_ksettings = phy_ethtool_set_link_ksettings,
fba9110c
MF
1012};
1013
a1702857
TR
1014static const struct net_device_ops ethoc_netdev_ops = {
1015 .ndo_open = ethoc_open,
1016 .ndo_stop = ethoc_stop,
1017 .ndo_do_ioctl = ethoc_ioctl,
a1702857 1018 .ndo_set_mac_address = ethoc_set_mac_address,
afc4b13d 1019 .ndo_set_rx_mode = ethoc_set_multicast_list,
a1702857
TR
1020 .ndo_change_mtu = ethoc_change_mtu,
1021 .ndo_tx_timeout = ethoc_tx_timeout,
a1702857
TR
1022 .ndo_start_xmit = ethoc_start_xmit,
1023};
1024
1025/**
49ce9c2c 1026 * ethoc_probe - initialize OpenCores ethernet MAC
a1702857
TR
1027 * pdev: platform device
1028 */
a0a4efed 1029static int ethoc_probe(struct platform_device *pdev)
a1702857
TR
1030{
1031 struct net_device *netdev = NULL;
1032 struct resource *res = NULL;
1033 struct resource *mmio = NULL;
1034 struct resource *mem = NULL;
1035 struct ethoc *priv = NULL;
c527f814 1036 int num_bd;
a1702857 1037 int ret = 0;
939d2254 1038 bool random_mac = false;
a13aff06
MF
1039 struct ethoc_platform_data *pdata = dev_get_platdata(&pdev->dev);
1040 u32 eth_clkfreq = pdata ? pdata->eth_clkfreq : 0;
a1702857
TR
1041
1042 /* allocate networking device */
1043 netdev = alloc_etherdev(sizeof(struct ethoc));
1044 if (!netdev) {
a1702857
TR
1045 ret = -ENOMEM;
1046 goto out;
1047 }
1048
1049 SET_NETDEV_DEV(netdev, &pdev->dev);
1050 platform_set_drvdata(pdev, netdev);
1051
1052 /* obtain I/O memory space */
1053 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1054 if (!res) {
1055 dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
1056 ret = -ENXIO;
1057 goto free;
1058 }
1059
1060 mmio = devm_request_mem_region(&pdev->dev, res->start,
d8645847 1061 resource_size(res), res->name);
463889e2 1062 if (!mmio) {
a1702857
TR
1063 dev_err(&pdev->dev, "cannot request I/O memory space\n");
1064 ret = -ENXIO;
1065 goto free;
1066 }
1067
1068 netdev->base_addr = mmio->start;
1069
1070 /* obtain buffer memory space */
1071 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
0baa080c
TC
1072 if (res) {
1073 mem = devm_request_mem_region(&pdev->dev, res->start,
d8645847 1074 resource_size(res), res->name);
0baa080c
TC
1075 if (!mem) {
1076 dev_err(&pdev->dev, "cannot request memory space\n");
1077 ret = -ENXIO;
1078 goto free;
1079 }
1080
1081 netdev->mem_start = mem->start;
1082 netdev->mem_end = mem->end;
a1702857
TR
1083 }
1084
a1702857
TR
1085
1086 /* obtain device IRQ number */
1087 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1088 if (!res) {
1089 dev_err(&pdev->dev, "cannot obtain IRQ\n");
1090 ret = -ENXIO;
1091 goto free;
1092 }
1093
1094 netdev->irq = res->start;
1095
1096 /* setup driver-private data */
1097 priv = netdev_priv(netdev);
1098 priv->netdev = netdev;
0baa080c 1099 priv->dma_alloc = 0;
28f65c11 1100 priv->io_region_size = resource_size(mmio);
a1702857
TR
1101
1102 priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
d8645847 1103 resource_size(mmio));
a1702857
TR
1104 if (!priv->iobase) {
1105 dev_err(&pdev->dev, "cannot remap I/O memory space\n");
1106 ret = -ENXIO;
386512d1 1107 goto free;
a1702857
TR
1108 }
1109
0baa080c
TC
1110 if (netdev->mem_end) {
1111 priv->membase = devm_ioremap_nocache(&pdev->dev,
d8645847 1112 netdev->mem_start, resource_size(mem));
0baa080c
TC
1113 if (!priv->membase) {
1114 dev_err(&pdev->dev, "cannot remap memory space\n");
1115 ret = -ENXIO;
386512d1 1116 goto free;
0baa080c
TC
1117 }
1118 } else {
1119 /* Allocate buffer memory */
a71fba97 1120 priv->membase = dmam_alloc_coherent(&pdev->dev,
0baa080c
TC
1121 buffer_size, (void *)&netdev->mem_start,
1122 GFP_KERNEL);
1123 if (!priv->membase) {
1124 dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
1125 buffer_size);
1126 ret = -ENOMEM;
386512d1 1127 goto free;
0baa080c
TC
1128 }
1129 netdev->mem_end = netdev->mem_start + buffer_size;
1130 priv->dma_alloc = buffer_size;
a1702857
TR
1131 }
1132
06e60e59
MF
1133 priv->big_endian = pdata ? pdata->big_endian :
1134 of_device_is_big_endian(pdev->dev.of_node);
1135
c527f814
JB
1136 /* calculate the number of TX/RX buffers, maximum 128 supported */
1137 num_bd = min_t(unsigned int,
1138 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
6a632625
JB
1139 if (num_bd < 4) {
1140 ret = -ENODEV;
386512d1 1141 goto free;
6a632625 1142 }
bee7bacd 1143 priv->num_bd = num_bd;
6a632625
JB
1144 /* num_tx must be a power of two */
1145 priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
c527f814
JB
1146 priv->num_rx = num_bd - priv->num_tx;
1147
6a632625
JB
1148 dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
1149 priv->num_tx, priv->num_rx);
1150
72aa8e1b 1151 priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void *), GFP_KERNEL);
f8555ad0
JB
1152 if (!priv->vma) {
1153 ret = -ENOMEM;
386512d1 1154 goto free;
f8555ad0
JB
1155 }
1156
a1702857 1157 /* Allow the platform setup code to pass in a MAC address. */
a13aff06 1158 if (pdata) {
a1702857
TR
1159 memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
1160 priv->phy_id = pdata->phy_id;
e0f4258b 1161 } else {
b34296a9 1162 const void *mac;
e0f4258b 1163
b34296a9 1164 mac = of_get_mac_address(pdev->dev.of_node);
e0f4258b
JB
1165 if (mac)
1166 memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
444c5f92 1167 priv->phy_id = -1;
a1702857
TR
1168 }
1169
1170 /* Check that the given MAC address is valid. If it isn't, read the
72aa8e1b
BG
1171 * current MAC from the controller.
1172 */
a1702857
TR
1173 if (!is_valid_ether_addr(netdev->dev_addr))
1174 ethoc_get_mac_address(netdev, netdev->dev_addr);
1175
1176 /* Check the MAC again for validity, if it still isn't choose and
72aa8e1b
BG
1177 * program a random one.
1178 */
939d2254 1179 if (!is_valid_ether_addr(netdev->dev_addr)) {
7efd26d0 1180 eth_random_addr(netdev->dev_addr);
939d2254
DK
1181 random_mac = true;
1182 }
1183
efc61a34 1184 ethoc_do_set_mac_address(netdev);
a1702857 1185
939d2254 1186 if (random_mac)
e41b2d7f 1187 netdev->addr_assign_type = NET_ADDR_RANDOM;
a1702857 1188
a13aff06
MF
1189 /* Allow the platform setup code to adjust MII management bus clock. */
1190 if (!eth_clkfreq) {
1191 struct clk *clk = devm_clk_get(&pdev->dev, NULL);
1192
1193 if (!IS_ERR(clk)) {
1194 priv->clk = clk;
1195 clk_prepare_enable(clk);
1196 eth_clkfreq = clk_get_rate(clk);
1197 }
1198 }
1199 if (eth_clkfreq) {
1200 u32 clkdiv = MIIMODER_CLKDIV(eth_clkfreq / 2500000 + 1);
1201
1202 if (!clkdiv)
1203 clkdiv = 2;
1204 dev_dbg(&pdev->dev, "setting MII clkdiv to %u\n", clkdiv);
1205 ethoc_write(priv, MIIMODER,
1206 (ethoc_read(priv, MIIMODER) & MIIMODER_NOPRE) |
1207 clkdiv);
1208 }
1209
a1702857
TR
1210 /* register MII bus */
1211 priv->mdio = mdiobus_alloc();
1212 if (!priv->mdio) {
1213 ret = -ENOMEM;
bfa49cfc 1214 goto free2;
a1702857
TR
1215 }
1216
1217 priv->mdio->name = "ethoc-mdio";
1218 snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
1219 priv->mdio->name, pdev->id);
1220 priv->mdio->read = ethoc_mdio_read;
1221 priv->mdio->write = ethoc_mdio_write;
a1702857
TR
1222 priv->mdio->priv = priv;
1223
a1702857
TR
1224 ret = mdiobus_register(priv->mdio);
1225 if (ret) {
1226 dev_err(&netdev->dev, "failed to register MDIO bus\n");
bfa49cfc 1227 goto free2;
a1702857
TR
1228 }
1229
1230 ret = ethoc_mdio_probe(netdev);
1231 if (ret) {
1232 dev_err(&netdev->dev, "failed to probe MDIO bus\n");
1233 goto error;
1234 }
1235
a1702857
TR
1236 /* setup the net_device structure */
1237 netdev->netdev_ops = &ethoc_netdev_ops;
1238 netdev->watchdog_timeo = ETHOC_TIMEOUT;
1239 netdev->features |= 0;
fba9110c 1240 netdev->ethtool_ops = &ethoc_ethtool_ops;
a1702857
TR
1241
1242 /* setup NAPI */
a1702857
TR
1243 netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
1244
a1702857
TR
1245 spin_lock_init(&priv->lock);
1246
1247 ret = register_netdev(netdev);
1248 if (ret < 0) {
1249 dev_err(&netdev->dev, "failed to register interface\n");
ee02a4ef 1250 goto error2;
a1702857
TR
1251 }
1252
1253 goto out;
1254
ee02a4ef
TC
1255error2:
1256 netif_napi_del(&priv->napi);
a1702857
TR
1257error:
1258 mdiobus_unregister(priv->mdio);
a1702857 1259 mdiobus_free(priv->mdio);
bfa49cfc 1260free2:
a13aff06
MF
1261 if (priv->clk)
1262 clk_disable_unprepare(priv->clk);
bfa49cfc 1263free:
a1702857
TR
1264 free_netdev(netdev);
1265out:
1266 return ret;
1267}
1268
1269/**
49ce9c2c 1270 * ethoc_remove - shutdown OpenCores ethernet MAC
a1702857
TR
1271 * @pdev: platform device
1272 */
a0a4efed 1273static int ethoc_remove(struct platform_device *pdev)
a1702857
TR
1274{
1275 struct net_device *netdev = platform_get_drvdata(pdev);
1276 struct ethoc *priv = netdev_priv(netdev);
1277
a1702857 1278 if (netdev) {
ee02a4ef 1279 netif_napi_del(&priv->napi);
11331fc2 1280 phy_disconnect(netdev->phydev);
a1702857
TR
1281
1282 if (priv->mdio) {
1283 mdiobus_unregister(priv->mdio);
a1702857
TR
1284 mdiobus_free(priv->mdio);
1285 }
a13aff06
MF
1286 if (priv->clk)
1287 clk_disable_unprepare(priv->clk);
a1702857
TR
1288 unregister_netdev(netdev);
1289 free_netdev(netdev);
1290 }
1291
1292 return 0;
1293}
1294
1295#ifdef CONFIG_PM
1296static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
1297{
1298 return -ENOSYS;
1299}
1300
1301static int ethoc_resume(struct platform_device *pdev)
1302{
1303 return -ENOSYS;
1304}
1305#else
1306# define ethoc_suspend NULL
1307# define ethoc_resume NULL
1308#endif
1309
fa2b1837 1310static const struct of_device_id ethoc_match[] = {
c9e358df 1311 { .compatible = "opencores,ethoc", },
e0f4258b
JB
1312 {},
1313};
1314MODULE_DEVICE_TABLE(of, ethoc_match);
e0f4258b 1315
a1702857
TR
1316static struct platform_driver ethoc_driver = {
1317 .probe = ethoc_probe,
a0a4efed 1318 .remove = ethoc_remove,
a1702857
TR
1319 .suspend = ethoc_suspend,
1320 .resume = ethoc_resume,
1321 .driver = {
1322 .name = "ethoc",
e0f4258b 1323 .of_match_table = ethoc_match,
a1702857
TR
1324 },
1325};
1326
db62f684 1327module_platform_driver(ethoc_driver);
a1702857
TR
1328
1329MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1330MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1331MODULE_LICENSE("GPL v2");
1332