cxgb4: Add support for T4 hardwired driver configuration settings
[linux-2.6-block.git] / drivers / net / ethernet / chelsio / cxgb4 / t4_regs.h
CommitLineData
bbc02c7e
DM
1/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
4 * Copyright (c) 2010 Chelsio Communications, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#ifndef __T4_REGS_H
36#define __T4_REGS_H
37
38#define MYPF_BASE 0x1b000
39#define MYPF_REG(reg_addr) (MYPF_BASE + (reg_addr))
40
41#define PF0_BASE 0x1e000
42#define PF0_REG(reg_addr) (PF0_BASE + (reg_addr))
43
44#define PF_STRIDE 0x400
45#define PF_BASE(idx) (PF0_BASE + (idx) * PF_STRIDE)
46#define PF_REG(idx, reg) (PF_BASE(idx) + (reg))
47
48#define MYPORT_BASE 0x1c000
49#define MYPORT_REG(reg_addr) (MYPORT_BASE + (reg_addr))
50
51#define PORT0_BASE 0x20000
52#define PORT0_REG(reg_addr) (PORT0_BASE + (reg_addr))
53
54#define PORT_STRIDE 0x2000
55#define PORT_BASE(idx) (PORT0_BASE + (idx) * PORT_STRIDE)
56#define PORT_REG(idx, reg) (PORT_BASE(idx) + (reg))
57
58#define EDC_STRIDE (EDC_1_BASE_ADDR - EDC_0_BASE_ADDR)
59#define EDC_REG(reg, idx) (reg + EDC_STRIDE * idx)
60
61#define PCIE_MEM_ACCESS_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
62#define PCIE_MAILBOX_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
63#define MC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
64#define EDC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
65
66#define SGE_PF_KDOORBELL 0x0
67#define QID_MASK 0xffff8000U
68#define QID_SHIFT 15
69#define QID(x) ((x) << QID_SHIFT)
70#define DBPRIO 0x00004000U
71#define PIDX_MASK 0x00003fffU
72#define PIDX_SHIFT 0
73#define PIDX(x) ((x) << PIDX_SHIFT)
74
75#define SGE_PF_GTS 0x4
76#define INGRESSQID_MASK 0xffff0000U
77#define INGRESSQID_SHIFT 16
78#define INGRESSQID(x) ((x) << INGRESSQID_SHIFT)
79#define TIMERREG_MASK 0x0000e000U
80#define TIMERREG_SHIFT 13
81#define TIMERREG(x) ((x) << TIMERREG_SHIFT)
82#define SEINTARM_MASK 0x00001000U
83#define SEINTARM_SHIFT 12
84#define SEINTARM(x) ((x) << SEINTARM_SHIFT)
85#define CIDXINC_MASK 0x00000fffU
86#define CIDXINC_SHIFT 0
87#define CIDXINC(x) ((x) << CIDXINC_SHIFT)
88
52367a76
VP
89#define X_RXPKTCPLMODE_SPLIT 1
90#define X_INGPADBOUNDARY_SHIFT 5
91
bbc02c7e
DM
92#define SGE_CONTROL 0x1008
93#define DCASYSTYPE 0x00080000U
52367a76
VP
94#define RXPKTCPLMODE_MASK 0x00040000U
95#define RXPKTCPLMODE_SHIFT 18
96#define RXPKTCPLMODE(x) ((x) << RXPKTCPLMODE_SHIFT)
97#define EGRSTATUSPAGESIZE_MASK 0x00020000U
98#define EGRSTATUSPAGESIZE_SHIFT 17
99#define EGRSTATUSPAGESIZE(x) ((x) << EGRSTATUSPAGESIZE_SHIFT)
bbc02c7e
DM
100#define PKTSHIFT_MASK 0x00001c00U
101#define PKTSHIFT_SHIFT 10
102#define PKTSHIFT(x) ((x) << PKTSHIFT_SHIFT)
17edf259 103#define PKTSHIFT_GET(x) (((x) & PKTSHIFT_MASK) >> PKTSHIFT_SHIFT)
bbc02c7e
DM
104#define INGPCIEBOUNDARY_MASK 0x00000380U
105#define INGPCIEBOUNDARY_SHIFT 7
106#define INGPCIEBOUNDARY(x) ((x) << INGPCIEBOUNDARY_SHIFT)
107#define INGPADBOUNDARY_MASK 0x00000070U
108#define INGPADBOUNDARY_SHIFT 4
109#define INGPADBOUNDARY(x) ((x) << INGPADBOUNDARY_SHIFT)
17edf259
CL
110#define INGPADBOUNDARY_GET(x) (((x) & INGPADBOUNDARY_MASK) \
111 >> INGPADBOUNDARY_SHIFT)
bbc02c7e
DM
112#define EGRPCIEBOUNDARY_MASK 0x0000000eU
113#define EGRPCIEBOUNDARY_SHIFT 1
114#define EGRPCIEBOUNDARY(x) ((x) << EGRPCIEBOUNDARY_SHIFT)
115#define GLOBALENABLE 0x00000001U
116
117#define SGE_HOST_PAGE_SIZE 0x100c
636f9d37
VP
118
119#define HOSTPAGESIZEPF7_MASK 0x0000000fU
120#define HOSTPAGESIZEPF7_SHIFT 28
121#define HOSTPAGESIZEPF7(x) ((x) << HOSTPAGESIZEPF7_SHIFT)
122
123#define HOSTPAGESIZEPF6_MASK 0x0000000fU
124#define HOSTPAGESIZEPF6_SHIFT 24
125#define HOSTPAGESIZEPF6(x) ((x) << HOSTPAGESIZEPF6_SHIFT)
126
127#define HOSTPAGESIZEPF5_MASK 0x0000000fU
128#define HOSTPAGESIZEPF5_SHIFT 20
129#define HOSTPAGESIZEPF5(x) ((x) << HOSTPAGESIZEPF5_SHIFT)
130
131#define HOSTPAGESIZEPF4_MASK 0x0000000fU
132#define HOSTPAGESIZEPF4_SHIFT 16
133#define HOSTPAGESIZEPF4(x) ((x) << HOSTPAGESIZEPF4_SHIFT)
134
135#define HOSTPAGESIZEPF3_MASK 0x0000000fU
136#define HOSTPAGESIZEPF3_SHIFT 12
137#define HOSTPAGESIZEPF3(x) ((x) << HOSTPAGESIZEPF3_SHIFT)
138
139#define HOSTPAGESIZEPF2_MASK 0x0000000fU
140#define HOSTPAGESIZEPF2_SHIFT 8
141#define HOSTPAGESIZEPF2(x) ((x) << HOSTPAGESIZEPF2_SHIFT)
142
143#define HOSTPAGESIZEPF1_MASK 0x0000000fU
144#define HOSTPAGESIZEPF1_SHIFT 4
145#define HOSTPAGESIZEPF1(x) ((x) << HOSTPAGESIZEPF1_SHIFT)
146
bbc02c7e
DM
147#define HOSTPAGESIZEPF0_MASK 0x0000000fU
148#define HOSTPAGESIZEPF0_SHIFT 0
149#define HOSTPAGESIZEPF0(x) ((x) << HOSTPAGESIZEPF0_SHIFT)
150
151#define SGE_EGRESS_QUEUES_PER_PAGE_PF 0x1010
152#define QUEUESPERPAGEPF0_MASK 0x0000000fU
153#define QUEUESPERPAGEPF0_GET(x) ((x) & QUEUESPERPAGEPF0_MASK)
154
155#define SGE_INT_CAUSE1 0x1024
156#define SGE_INT_CAUSE2 0x1030
157#define SGE_INT_CAUSE3 0x103c
158#define ERR_FLM_DBP 0x80000000U
159#define ERR_FLM_IDMA1 0x40000000U
160#define ERR_FLM_IDMA0 0x20000000U
161#define ERR_FLM_HINT 0x10000000U
162#define ERR_PCIE_ERROR3 0x08000000U
163#define ERR_PCIE_ERROR2 0x04000000U
164#define ERR_PCIE_ERROR1 0x02000000U
165#define ERR_PCIE_ERROR0 0x01000000U
166#define ERR_TIMER_ABOVE_MAX_QID 0x00800000U
167#define ERR_CPL_EXCEED_IQE_SIZE 0x00400000U
168#define ERR_INVALID_CIDX_INC 0x00200000U
169#define ERR_ITP_TIME_PAUSED 0x00100000U
170#define ERR_CPL_OPCODE_0 0x00080000U
171#define ERR_DROPPED_DB 0x00040000U
172#define ERR_DATA_CPL_ON_HIGH_QID1 0x00020000U
173#define ERR_DATA_CPL_ON_HIGH_QID0 0x00010000U
174#define ERR_BAD_DB_PIDX3 0x00008000U
175#define ERR_BAD_DB_PIDX2 0x00004000U
176#define ERR_BAD_DB_PIDX1 0x00002000U
177#define ERR_BAD_DB_PIDX0 0x00001000U
178#define ERR_ING_PCIE_CHAN 0x00000800U
179#define ERR_ING_CTXT_PRIO 0x00000400U
180#define ERR_EGR_CTXT_PRIO 0x00000200U
181#define DBFIFO_HP_INT 0x00000100U
182#define DBFIFO_LP_INT 0x00000080U
183#define REG_ADDRESS_ERR 0x00000040U
184#define INGRESS_SIZE_ERR 0x00000020U
185#define EGRESS_SIZE_ERR 0x00000010U
186#define ERR_INV_CTXT3 0x00000008U
187#define ERR_INV_CTXT2 0x00000004U
188#define ERR_INV_CTXT1 0x00000002U
189#define ERR_INV_CTXT0 0x00000001U
190
191#define SGE_INT_ENABLE3 0x1040
192#define SGE_FL_BUFFER_SIZE0 0x1044
193#define SGE_FL_BUFFER_SIZE1 0x1048
636f9d37
VP
194#define SGE_FL_BUFFER_SIZE2 0x104c
195#define SGE_FL_BUFFER_SIZE3 0x1050
bbc02c7e
DM
196#define SGE_INGRESS_RX_THRESHOLD 0x10a0
197#define THRESHOLD_0_MASK 0x3f000000U
198#define THRESHOLD_0_SHIFT 24
199#define THRESHOLD_0(x) ((x) << THRESHOLD_0_SHIFT)
200#define THRESHOLD_0_GET(x) (((x) & THRESHOLD_0_MASK) >> THRESHOLD_0_SHIFT)
201#define THRESHOLD_1_MASK 0x003f0000U
202#define THRESHOLD_1_SHIFT 16
203#define THRESHOLD_1(x) ((x) << THRESHOLD_1_SHIFT)
204#define THRESHOLD_1_GET(x) (((x) & THRESHOLD_1_MASK) >> THRESHOLD_1_SHIFT)
205#define THRESHOLD_2_MASK 0x00003f00U
206#define THRESHOLD_2_SHIFT 8
207#define THRESHOLD_2(x) ((x) << THRESHOLD_2_SHIFT)
208#define THRESHOLD_2_GET(x) (((x) & THRESHOLD_2_MASK) >> THRESHOLD_2_SHIFT)
209#define THRESHOLD_3_MASK 0x0000003fU
210#define THRESHOLD_3_SHIFT 0
211#define THRESHOLD_3(x) ((x) << THRESHOLD_3_SHIFT)
212#define THRESHOLD_3_GET(x) (((x) & THRESHOLD_3_MASK) >> THRESHOLD_3_SHIFT)
213
52367a76
VP
214#define SGE_CONM_CTRL 0x1094
215#define EGRTHRESHOLD_MASK 0x00003f00U
216#define EGRTHRESHOLDshift 8
217#define EGRTHRESHOLD(x) ((x) << EGRTHRESHOLDshift)
218#define EGRTHRESHOLD_GET(x) (((x) & EGRTHRESHOLD_MASK) >> EGRTHRESHOLDshift)
219
bbc02c7e
DM
220#define SGE_TIMER_VALUE_0_AND_1 0x10b8
221#define TIMERVALUE0_MASK 0xffff0000U
222#define TIMERVALUE0_SHIFT 16
223#define TIMERVALUE0(x) ((x) << TIMERVALUE0_SHIFT)
224#define TIMERVALUE0_GET(x) (((x) & TIMERVALUE0_MASK) >> TIMERVALUE0_SHIFT)
225#define TIMERVALUE1_MASK 0x0000ffffU
226#define TIMERVALUE1_SHIFT 0
227#define TIMERVALUE1(x) ((x) << TIMERVALUE1_SHIFT)
228#define TIMERVALUE1_GET(x) (((x) & TIMERVALUE1_MASK) >> TIMERVALUE1_SHIFT)
229
230#define SGE_TIMER_VALUE_2_AND_3 0x10bc
52367a76
VP
231#define TIMERVALUE2_MASK 0xffff0000U
232#define TIMERVALUE2_SHIFT 16
233#define TIMERVALUE2(x) ((x) << TIMERVALUE2_SHIFT)
234#define TIMERVALUE2_GET(x) (((x) & TIMERVALUE2_MASK) >> TIMERVALUE2_SHIFT)
235#define TIMERVALUE3_MASK 0x0000ffffU
236#define TIMERVALUE3_SHIFT 0
237#define TIMERVALUE3(x) ((x) << TIMERVALUE3_SHIFT)
238#define TIMERVALUE3_GET(x) (((x) & TIMERVALUE3_MASK) >> TIMERVALUE3_SHIFT)
239
bbc02c7e 240#define SGE_TIMER_VALUE_4_AND_5 0x10c0
52367a76
VP
241#define TIMERVALUE4_MASK 0xffff0000U
242#define TIMERVALUE4_SHIFT 16
243#define TIMERVALUE4(x) ((x) << TIMERVALUE4_SHIFT)
244#define TIMERVALUE4_GET(x) (((x) & TIMERVALUE4_MASK) >> TIMERVALUE4_SHIFT)
245#define TIMERVALUE5_MASK 0x0000ffffU
246#define TIMERVALUE5_SHIFT 0
247#define TIMERVALUE5(x) ((x) << TIMERVALUE5_SHIFT)
248#define TIMERVALUE5_GET(x) (((x) & TIMERVALUE5_MASK) >> TIMERVALUE5_SHIFT)
249
bbc02c7e
DM
250#define SGE_DEBUG_INDEX 0x10cc
251#define SGE_DEBUG_DATA_HIGH 0x10d0
252#define SGE_DEBUG_DATA_LOW 0x10d4
253#define SGE_INGRESS_QUEUES_PER_PAGE_PF 0x10f4
254
3069ee9b 255#define S_HP_INT_THRESH 28
840f3000 256#define M_HP_INT_THRESH 0xfU
3069ee9b 257#define V_HP_INT_THRESH(x) ((x) << S_HP_INT_THRESH)
840f3000
VP
258#define M_HP_COUNT 0x7ffU
259#define S_HP_COUNT 16
260#define G_HP_COUNT(x) (((x) >> S_HP_COUNT) & M_HP_COUNT)
261#define S_LP_INT_THRESH 12
262#define M_LP_INT_THRESH 0xfU
263#define V_LP_INT_THRESH(x) ((x) << S_LP_INT_THRESH)
264#define M_LP_COUNT 0x7ffU
265#define S_LP_COUNT 0
266#define G_LP_COUNT(x) (((x) >> S_LP_COUNT) & M_LP_COUNT)
3069ee9b
VP
267#define A_SGE_DBFIFO_STATUS 0x10a4
268
269#define S_ENABLE_DROP 13
270#define V_ENABLE_DROP(x) ((x) << S_ENABLE_DROP)
271#define F_ENABLE_DROP V_ENABLE_DROP(1U)
3069ee9b
VP
272#define S_DROPPED_DB 0
273#define V_DROPPED_DB(x) ((x) << S_DROPPED_DB)
274#define F_DROPPED_DB V_DROPPED_DB(1U)
840f3000 275#define A_SGE_DOORBELL_CONTROL 0x10a8
3069ee9b 276
840f3000
VP
277#define A_SGE_CTXT_CMD 0x11fc
278#define A_SGE_DBQ_CTXT_BADDR 0x1084
3069ee9b 279
bbc02c7e
DM
280#define PCIE_PF_CLI 0x44
281#define PCIE_INT_CAUSE 0x3004
282#define UNXSPLCPLERR 0x20000000U
283#define PCIEPINT 0x10000000U
284#define PCIESINT 0x08000000U
285#define RPLPERR 0x04000000U
286#define RXWRPERR 0x02000000U
287#define RXCPLPERR 0x01000000U
288#define PIOTAGPERR 0x00800000U
289#define MATAGPERR 0x00400000U
290#define INTXCLRPERR 0x00200000U
291#define FIDPERR 0x00100000U
292#define CFGSNPPERR 0x00080000U
293#define HRSPPERR 0x00040000U
294#define HREQPERR 0x00020000U
295#define HCNTPERR 0x00010000U
296#define DRSPPERR 0x00008000U
297#define DREQPERR 0x00004000U
298#define DCNTPERR 0x00002000U
299#define CRSPPERR 0x00001000U
300#define CREQPERR 0x00000800U
301#define CCNTPERR 0x00000400U
302#define TARTAGPERR 0x00000200U
303#define PIOREQPERR 0x00000100U
304#define PIOCPLPERR 0x00000080U
305#define MSIXDIPERR 0x00000040U
306#define MSIXDATAPERR 0x00000020U
307#define MSIXADDRHPERR 0x00000010U
308#define MSIXADDRLPERR 0x00000008U
309#define MSIDATAPERR 0x00000004U
310#define MSIADDRHPERR 0x00000002U
311#define MSIADDRLPERR 0x00000001U
312
313#define PCIE_NONFAT_ERR 0x3010
314#define PCIE_MEM_ACCESS_BASE_WIN 0x3068
315#define PCIEOFST_MASK 0xfffffc00U
316#define BIR_MASK 0x00000300U
317#define BIR_SHIFT 8
318#define BIR(x) ((x) << BIR_SHIFT)
319#define WINDOW_MASK 0x000000ffU
320#define WINDOW_SHIFT 0
321#define WINDOW(x) ((x) << WINDOW_SHIFT)
1ae970e0 322#define PCIE_MEM_ACCESS_OFFSET 0x306c
bbc02c7e
DM
323
324#define PCIE_CORE_UTL_SYSTEM_BUS_AGENT_STATUS 0x5908
325#define RNPP 0x80000000U
326#define RPCP 0x20000000U
327#define RCIP 0x08000000U
328#define RCCP 0x04000000U
329#define RFTP 0x00800000U
330#define PTRP 0x00100000U
331
332#define PCIE_CORE_UTL_PCI_EXPRESS_PORT_STATUS 0x59a4
333#define TPCP 0x40000000U
334#define TNPP 0x20000000U
335#define TFTP 0x10000000U
336#define TCAP 0x08000000U
337#define TCIP 0x04000000U
338#define RCAP 0x02000000U
339#define PLUP 0x00800000U
340#define PLDN 0x00400000U
341#define OTDD 0x00200000U
342#define GTRP 0x00100000U
343#define RDPE 0x00040000U
344#define TDCE 0x00020000U
345#define TDUE 0x00010000U
346
347#define MC_INT_CAUSE 0x7518
348#define ECC_UE_INT_CAUSE 0x00000004U
349#define ECC_CE_INT_CAUSE 0x00000002U
350#define PERR_INT_CAUSE 0x00000001U
351
352#define MC_ECC_STATUS 0x751c
353#define ECC_CECNT_MASK 0xffff0000U
354#define ECC_CECNT_SHIFT 16
355#define ECC_CECNT(x) ((x) << ECC_CECNT_SHIFT)
356#define ECC_CECNT_GET(x) (((x) & ECC_CECNT_MASK) >> ECC_CECNT_SHIFT)
357#define ECC_UECNT_MASK 0x0000ffffU
358#define ECC_UECNT_SHIFT 0
359#define ECC_UECNT(x) ((x) << ECC_UECNT_SHIFT)
360#define ECC_UECNT_GET(x) (((x) & ECC_UECNT_MASK) >> ECC_UECNT_SHIFT)
361
362#define MC_BIST_CMD 0x7600
363#define START_BIST 0x80000000U
364#define BIST_CMD_GAP_MASK 0x0000ff00U
365#define BIST_CMD_GAP_SHIFT 8
366#define BIST_CMD_GAP(x) ((x) << BIST_CMD_GAP_SHIFT)
367#define BIST_OPCODE_MASK 0x00000003U
368#define BIST_OPCODE_SHIFT 0
369#define BIST_OPCODE(x) ((x) << BIST_OPCODE_SHIFT)
370
371#define MC_BIST_CMD_ADDR 0x7604
372#define MC_BIST_CMD_LEN 0x7608
373#define MC_BIST_DATA_PATTERN 0x760c
374#define BIST_DATA_TYPE_MASK 0x0000000fU
375#define BIST_DATA_TYPE_SHIFT 0
376#define BIST_DATA_TYPE(x) ((x) << BIST_DATA_TYPE_SHIFT)
377
378#define MC_BIST_STATUS_RDATA 0x7688
379
380#define MA_EXT_MEMORY_BAR 0x77c8
381#define EXT_MEM_SIZE_MASK 0x00000fffU
382#define EXT_MEM_SIZE_SHIFT 0
383#define EXT_MEM_SIZE_GET(x) (((x) & EXT_MEM_SIZE_MASK) >> EXT_MEM_SIZE_SHIFT)
384
385#define MA_TARGET_MEM_ENABLE 0x77d8
386#define EXT_MEM_ENABLE 0x00000004U
387#define EDRAM1_ENABLE 0x00000002U
388#define EDRAM0_ENABLE 0x00000001U
389
390#define MA_INT_CAUSE 0x77e0
391#define MEM_PERR_INT_CAUSE 0x00000002U
392#define MEM_WRAP_INT_CAUSE 0x00000001U
393
394#define MA_INT_WRAP_STATUS 0x77e4
395#define MEM_WRAP_ADDRESS_MASK 0xfffffff0U
396#define MEM_WRAP_ADDRESS_SHIFT 4
397#define MEM_WRAP_ADDRESS_GET(x) (((x) & MEM_WRAP_ADDRESS_MASK) >> MEM_WRAP_ADDRESS_SHIFT)
398#define MEM_WRAP_CLIENT_NUM_MASK 0x0000000fU
399#define MEM_WRAP_CLIENT_NUM_SHIFT 0
400#define MEM_WRAP_CLIENT_NUM_GET(x) (((x) & MEM_WRAP_CLIENT_NUM_MASK) >> MEM_WRAP_CLIENT_NUM_SHIFT)
636f9d37 401#define MA_PCIE_FW 0x30b8
bbc02c7e
DM
402#define MA_PARITY_ERROR_STATUS 0x77f4
403
404#define EDC_0_BASE_ADDR 0x7900
405
406#define EDC_BIST_CMD 0x7904
407#define EDC_BIST_CMD_ADDR 0x7908
408#define EDC_BIST_CMD_LEN 0x790c
409#define EDC_BIST_DATA_PATTERN 0x7910
410#define EDC_BIST_STATUS_RDATA 0x7928
411#define EDC_INT_CAUSE 0x7978
412#define ECC_UE_PAR 0x00000020U
413#define ECC_CE_PAR 0x00000010U
414#define PERR_PAR_CAUSE 0x00000008U
415
416#define EDC_ECC_STATUS 0x797c
417
418#define EDC_1_BASE_ADDR 0x7980
419
900a6596
DM
420#define CIM_BOOT_CFG 0x7b00
421#define BOOTADDR_MASK 0xffffff00U
422
bbc02c7e
DM
423#define CIM_PF_MAILBOX_DATA 0x240
424#define CIM_PF_MAILBOX_CTRL 0x280
425#define MBMSGVALID 0x00000008U
426#define MBINTREQ 0x00000004U
427#define MBOWNER_MASK 0x00000003U
428#define MBOWNER_SHIFT 0
429#define MBOWNER(x) ((x) << MBOWNER_SHIFT)
430#define MBOWNER_GET(x) (((x) & MBOWNER_MASK) >> MBOWNER_SHIFT)
431
432#define CIM_PF_HOST_INT_CAUSE 0x28c
433#define MBMSGRDYINT 0x00080000U
434
435#define CIM_HOST_INT_CAUSE 0x7b2c
436#define TIEQOUTPARERRINT 0x00100000U
437#define TIEQINPARERRINT 0x00080000U
438#define MBHOSTPARERR 0x00040000U
439#define MBUPPARERR 0x00020000U
440#define IBQPARERR 0x0001f800U
441#define IBQTP0PARERR 0x00010000U
442#define IBQTP1PARERR 0x00008000U
443#define IBQULPPARERR 0x00004000U
444#define IBQSGELOPARERR 0x00002000U
445#define IBQSGEHIPARERR 0x00001000U
446#define IBQNCSIPARERR 0x00000800U
447#define OBQPARERR 0x000007e0U
448#define OBQULP0PARERR 0x00000400U
449#define OBQULP1PARERR 0x00000200U
450#define OBQULP2PARERR 0x00000100U
451#define OBQULP3PARERR 0x00000080U
452#define OBQSGEPARERR 0x00000040U
453#define OBQNCSIPARERR 0x00000020U
454#define PREFDROPINT 0x00000002U
455#define UPACCNONZERO 0x00000001U
456
457#define CIM_HOST_UPACC_INT_CAUSE 0x7b34
458#define EEPROMWRINT 0x40000000U
459#define TIMEOUTMAINT 0x20000000U
460#define TIMEOUTINT 0x10000000U
461#define RSPOVRLOOKUPINT 0x08000000U
462#define REQOVRLOOKUPINT 0x04000000U
463#define BLKWRPLINT 0x02000000U
464#define BLKRDPLINT 0x01000000U
465#define SGLWRPLINT 0x00800000U
466#define SGLRDPLINT 0x00400000U
467#define BLKWRCTLINT 0x00200000U
468#define BLKRDCTLINT 0x00100000U
469#define SGLWRCTLINT 0x00080000U
470#define SGLRDCTLINT 0x00040000U
471#define BLKWREEPROMINT 0x00020000U
472#define BLKRDEEPROMINT 0x00010000U
473#define SGLWREEPROMINT 0x00008000U
474#define SGLRDEEPROMINT 0x00004000U
475#define BLKWRFLASHINT 0x00002000U
476#define BLKRDFLASHINT 0x00001000U
477#define SGLWRFLASHINT 0x00000800U
478#define SGLRDFLASHINT 0x00000400U
479#define BLKWRBOOTINT 0x00000200U
480#define BLKRDBOOTINT 0x00000100U
481#define SGLWRBOOTINT 0x00000080U
482#define SGLRDBOOTINT 0x00000040U
483#define ILLWRBEINT 0x00000020U
484#define ILLRDBEINT 0x00000010U
485#define ILLRDINT 0x00000008U
486#define ILLWRINT 0x00000004U
487#define ILLTRANSINT 0x00000002U
488#define RSVDSPACEINT 0x00000001U
489
490#define TP_OUT_CONFIG 0x7d04
491#define VLANEXTENABLE_MASK 0x0000f000U
492#define VLANEXTENABLE_SHIFT 12
493
13ee15d3
VP
494#define TP_GLOBAL_CONFIG 0x7d08
495#define FIVETUPLELOOKUP_SHIFT 17
496#define FIVETUPLELOOKUP_MASK 0x00060000U
497#define FIVETUPLELOOKUP(x) ((x) << FIVETUPLELOOKUP_SHIFT)
498#define FIVETUPLELOOKUP_GET(x) (((x) & FIVETUPLELOOKUP_MASK) >> \
499 FIVETUPLELOOKUP_SHIFT)
500
bbc02c7e
DM
501#define TP_PARA_REG2 0x7d68
502#define MAXRXDATA_MASK 0xffff0000U
503#define MAXRXDATA_SHIFT 16
504#define MAXRXDATA_GET(x) (((x) & MAXRXDATA_MASK) >> MAXRXDATA_SHIFT)
505
506#define TP_TIMER_RESOLUTION 0x7d90
507#define TIMERRESOLUTION_MASK 0x00ff0000U
508#define TIMERRESOLUTION_SHIFT 16
509#define TIMERRESOLUTION_GET(x) (((x) & TIMERRESOLUTION_MASK) >> TIMERRESOLUTION_SHIFT)
636f9d37
VP
510#define DELAYEDACKRESOLUTION_MASK 0x000000ffU
511#define DELAYEDACKRESOLUTION_SHIFT 0
512#define DELAYEDACKRESOLUTION_GET(x) \
513 (((x) & DELAYEDACKRESOLUTION_MASK) >> DELAYEDACKRESOLUTION_SHIFT)
bbc02c7e
DM
514
515#define TP_SHIFT_CNT 0x7dc0
13ee15d3
VP
516#define SYNSHIFTMAX_SHIFT 24
517#define SYNSHIFTMAX_MASK 0xff000000U
518#define SYNSHIFTMAX(x) ((x) << SYNSHIFTMAX_SHIFT)
519#define SYNSHIFTMAX_GET(x) (((x) & SYNSHIFTMAX_MASK) >> \
520 SYNSHIFTMAX_SHIFT)
521#define RXTSHIFTMAXR1_SHIFT 20
522#define RXTSHIFTMAXR1_MASK 0x00f00000U
523#define RXTSHIFTMAXR1(x) ((x) << RXTSHIFTMAXR1_SHIFT)
524#define RXTSHIFTMAXR1_GET(x) (((x) & RXTSHIFTMAXR1_MASK) >> \
525 RXTSHIFTMAXR1_SHIFT)
526#define RXTSHIFTMAXR2_SHIFT 16
527#define RXTSHIFTMAXR2_MASK 0x000f0000U
528#define RXTSHIFTMAXR2(x) ((x) << RXTSHIFTMAXR2_SHIFT)
529#define RXTSHIFTMAXR2_GET(x) (((x) & RXTSHIFTMAXR2_MASK) >> \
530 RXTSHIFTMAXR2_SHIFT)
531#define PERSHIFTBACKOFFMAX_SHIFT 12
532#define PERSHIFTBACKOFFMAX_MASK 0x0000f000U
533#define PERSHIFTBACKOFFMAX(x) ((x) << PERSHIFTBACKOFFMAX_SHIFT)
534#define PERSHIFTBACKOFFMAX_GET(x) (((x) & PERSHIFTBACKOFFMAX_MASK) >> \
535 PERSHIFTBACKOFFMAX_SHIFT)
536#define PERSHIFTMAX_SHIFT 8
537#define PERSHIFTMAX_MASK 0x00000f00U
538#define PERSHIFTMAX(x) ((x) << PERSHIFTMAX_SHIFT)
539#define PERSHIFTMAX_GET(x) (((x) & PERSHIFTMAX_MASK) >> \
540 PERSHIFTMAX_SHIFT)
541#define KEEPALIVEMAXR1_SHIFT 4
542#define KEEPALIVEMAXR1_MASK 0x000000f0U
543#define KEEPALIVEMAXR1(x) ((x) << KEEPALIVEMAXR1_SHIFT)
544#define KEEPALIVEMAXR1_GET(x) (((x) & KEEPALIVEMAXR1_MASK) >> \
545 KEEPALIVEMAXR1_SHIFT)
546#define KEEPALIVEMAXR2_SHIFT 0
547#define KEEPALIVEMAXR2_MASK 0x0000000fU
548#define KEEPALIVEMAXR2(x) ((x) << KEEPALIVEMAXR2_SHIFT)
549#define KEEPALIVEMAXR2_GET(x) (((x) & KEEPALIVEMAXR2_MASK) >> \
550 KEEPALIVEMAXR2_SHIFT)
bbc02c7e
DM
551
552#define TP_CCTRL_TABLE 0x7ddc
553#define TP_MTU_TABLE 0x7de4
554#define MTUINDEX_MASK 0xff000000U
555#define MTUINDEX_SHIFT 24
556#define MTUINDEX(x) ((x) << MTUINDEX_SHIFT)
557#define MTUWIDTH_MASK 0x000f0000U
558#define MTUWIDTH_SHIFT 16
559#define MTUWIDTH(x) ((x) << MTUWIDTH_SHIFT)
560#define MTUWIDTH_GET(x) (((x) & MTUWIDTH_MASK) >> MTUWIDTH_SHIFT)
561#define MTUVALUE_MASK 0x00003fffU
562#define MTUVALUE_SHIFT 0
563#define MTUVALUE(x) ((x) << MTUVALUE_SHIFT)
564#define MTUVALUE_GET(x) (((x) & MTUVALUE_MASK) >> MTUVALUE_SHIFT)
565
566#define TP_RSS_LKP_TABLE 0x7dec
567#define LKPTBLROWVLD 0x80000000U
568#define LKPTBLQUEUE1_MASK 0x000ffc00U
569#define LKPTBLQUEUE1_SHIFT 10
570#define LKPTBLQUEUE1(x) ((x) << LKPTBLQUEUE1_SHIFT)
571#define LKPTBLQUEUE1_GET(x) (((x) & LKPTBLQUEUE1_MASK) >> LKPTBLQUEUE1_SHIFT)
572#define LKPTBLQUEUE0_MASK 0x000003ffU
573#define LKPTBLQUEUE0_SHIFT 0
574#define LKPTBLQUEUE0(x) ((x) << LKPTBLQUEUE0_SHIFT)
575#define LKPTBLQUEUE0_GET(x) (((x) & LKPTBLQUEUE0_MASK) >> LKPTBLQUEUE0_SHIFT)
576
577#define TP_PIO_ADDR 0x7e40
578#define TP_PIO_DATA 0x7e44
579#define TP_MIB_INDEX 0x7e50
580#define TP_MIB_DATA 0x7e54
581#define TP_INT_CAUSE 0x7e74
582#define FLMTXFLSTEMPTY 0x40000000U
583
13ee15d3
VP
584#define TP_VLAN_PRI_MAP 0x140
585#define FRAGMENTATION_SHIFT 9
586#define FRAGMENTATION_MASK 0x00000200U
587#define MPSHITTYPE_MASK 0x00000100U
588#define MACMATCH_MASK 0x00000080U
589#define ETHERTYPE_MASK 0x00000040U
590#define PROTOCOL_MASK 0x00000020U
591#define TOS_MASK 0x00000010U
592#define VLAN_MASK 0x00000008U
593#define VNIC_ID_MASK 0x00000004U
594#define PORT_MASK 0x00000002U
595#define FCOE_SHIFT 0
596#define FCOE_MASK 0x00000001U
597
bbc02c7e
DM
598#define TP_INGRESS_CONFIG 0x141
599#define VNIC 0x00000800U
600#define CSUM_HAS_PSEUDO_HDR 0x00000400U
601#define RM_OVLAN 0x00000200U
602#define LOOKUPEVERYPKT 0x00000100U
603
604#define TP_MIB_MAC_IN_ERR_0 0x0
605#define TP_MIB_TCP_OUT_RST 0xc
606#define TP_MIB_TCP_IN_SEG_HI 0x10
607#define TP_MIB_TCP_IN_SEG_LO 0x11
608#define TP_MIB_TCP_OUT_SEG_HI 0x12
609#define TP_MIB_TCP_OUT_SEG_LO 0x13
610#define TP_MIB_TCP_RXT_SEG_HI 0x14
611#define TP_MIB_TCP_RXT_SEG_LO 0x15
612#define TP_MIB_TNL_CNG_DROP_0 0x18
613#define TP_MIB_TCP_V6IN_ERR_0 0x28
614#define TP_MIB_TCP_V6OUT_RST 0x2c
615#define TP_MIB_OFD_ARP_DROP 0x36
616#define TP_MIB_TNL_DROP_0 0x44
617#define TP_MIB_OFD_VLN_DROP_0 0x58
618
619#define ULP_TX_INT_CAUSE 0x8dcc
620#define PBL_BOUND_ERR_CH3 0x80000000U
621#define PBL_BOUND_ERR_CH2 0x40000000U
622#define PBL_BOUND_ERR_CH1 0x20000000U
623#define PBL_BOUND_ERR_CH0 0x10000000U
624
625#define PM_RX_INT_CAUSE 0x8fdc
626#define ZERO_E_CMD_ERROR 0x00400000U
627#define PMRX_FRAMING_ERROR 0x003ffff0U
628#define OCSPI_PAR_ERROR 0x00000008U
629#define DB_OPTIONS_PAR_ERROR 0x00000004U
630#define IESPI_PAR_ERROR 0x00000002U
631#define E_PCMD_PAR_ERROR 0x00000001U
632
633#define PM_TX_INT_CAUSE 0x8ffc
634#define PCMD_LEN_OVFL0 0x80000000U
635#define PCMD_LEN_OVFL1 0x40000000U
636#define PCMD_LEN_OVFL2 0x20000000U
637#define ZERO_C_CMD_ERROR 0x10000000U
638#define PMTX_FRAMING_ERROR 0x0ffffff0U
639#define OESPI_PAR_ERROR 0x00000008U
640#define ICSPI_PAR_ERROR 0x00000002U
641#define C_PCMD_PAR_ERROR 0x00000001U
642
643#define MPS_PORT_STAT_TX_PORT_BYTES_L 0x400
644#define MPS_PORT_STAT_TX_PORT_BYTES_H 0x404
645#define MPS_PORT_STAT_TX_PORT_FRAMES_L 0x408
646#define MPS_PORT_STAT_TX_PORT_FRAMES_H 0x40c
647#define MPS_PORT_STAT_TX_PORT_BCAST_L 0x410
648#define MPS_PORT_STAT_TX_PORT_BCAST_H 0x414
649#define MPS_PORT_STAT_TX_PORT_MCAST_L 0x418
650#define MPS_PORT_STAT_TX_PORT_MCAST_H 0x41c
651#define MPS_PORT_STAT_TX_PORT_UCAST_L 0x420
652#define MPS_PORT_STAT_TX_PORT_UCAST_H 0x424
653#define MPS_PORT_STAT_TX_PORT_ERROR_L 0x428
654#define MPS_PORT_STAT_TX_PORT_ERROR_H 0x42c
655#define MPS_PORT_STAT_TX_PORT_64B_L 0x430
656#define MPS_PORT_STAT_TX_PORT_64B_H 0x434
657#define MPS_PORT_STAT_TX_PORT_65B_127B_L 0x438
658#define MPS_PORT_STAT_TX_PORT_65B_127B_H 0x43c
659#define MPS_PORT_STAT_TX_PORT_128B_255B_L 0x440
660#define MPS_PORT_STAT_TX_PORT_128B_255B_H 0x444
661#define MPS_PORT_STAT_TX_PORT_256B_511B_L 0x448
662#define MPS_PORT_STAT_TX_PORT_256B_511B_H 0x44c
663#define MPS_PORT_STAT_TX_PORT_512B_1023B_L 0x450
664#define MPS_PORT_STAT_TX_PORT_512B_1023B_H 0x454
665#define MPS_PORT_STAT_TX_PORT_1024B_1518B_L 0x458
666#define MPS_PORT_STAT_TX_PORT_1024B_1518B_H 0x45c
667#define MPS_PORT_STAT_TX_PORT_1519B_MAX_L 0x460
668#define MPS_PORT_STAT_TX_PORT_1519B_MAX_H 0x464
669#define MPS_PORT_STAT_TX_PORT_DROP_L 0x468
670#define MPS_PORT_STAT_TX_PORT_DROP_H 0x46c
671#define MPS_PORT_STAT_TX_PORT_PAUSE_L 0x470
672#define MPS_PORT_STAT_TX_PORT_PAUSE_H 0x474
673#define MPS_PORT_STAT_TX_PORT_PPP0_L 0x478
674#define MPS_PORT_STAT_TX_PORT_PPP0_H 0x47c
675#define MPS_PORT_STAT_TX_PORT_PPP1_L 0x480
676#define MPS_PORT_STAT_TX_PORT_PPP1_H 0x484
677#define MPS_PORT_STAT_TX_PORT_PPP2_L 0x488
678#define MPS_PORT_STAT_TX_PORT_PPP2_H 0x48c
679#define MPS_PORT_STAT_TX_PORT_PPP3_L 0x490
680#define MPS_PORT_STAT_TX_PORT_PPP3_H 0x494
681#define MPS_PORT_STAT_TX_PORT_PPP4_L 0x498
682#define MPS_PORT_STAT_TX_PORT_PPP4_H 0x49c
683#define MPS_PORT_STAT_TX_PORT_PPP5_L 0x4a0
684#define MPS_PORT_STAT_TX_PORT_PPP5_H 0x4a4
685#define MPS_PORT_STAT_TX_PORT_PPP6_L 0x4a8
686#define MPS_PORT_STAT_TX_PORT_PPP6_H 0x4ac
687#define MPS_PORT_STAT_TX_PORT_PPP7_L 0x4b0
688#define MPS_PORT_STAT_TX_PORT_PPP7_H 0x4b4
689#define MPS_PORT_STAT_LB_PORT_BYTES_L 0x4c0
690#define MPS_PORT_STAT_LB_PORT_BYTES_H 0x4c4
691#define MPS_PORT_STAT_LB_PORT_FRAMES_L 0x4c8
692#define MPS_PORT_STAT_LB_PORT_FRAMES_H 0x4cc
693#define MPS_PORT_STAT_LB_PORT_BCAST_L 0x4d0
694#define MPS_PORT_STAT_LB_PORT_BCAST_H 0x4d4
695#define MPS_PORT_STAT_LB_PORT_MCAST_L 0x4d8
696#define MPS_PORT_STAT_LB_PORT_MCAST_H 0x4dc
697#define MPS_PORT_STAT_LB_PORT_UCAST_L 0x4e0
698#define MPS_PORT_STAT_LB_PORT_UCAST_H 0x4e4
699#define MPS_PORT_STAT_LB_PORT_ERROR_L 0x4e8
700#define MPS_PORT_STAT_LB_PORT_ERROR_H 0x4ec
701#define MPS_PORT_STAT_LB_PORT_64B_L 0x4f0
702#define MPS_PORT_STAT_LB_PORT_64B_H 0x4f4
703#define MPS_PORT_STAT_LB_PORT_65B_127B_L 0x4f8
704#define MPS_PORT_STAT_LB_PORT_65B_127B_H 0x4fc
705#define MPS_PORT_STAT_LB_PORT_128B_255B_L 0x500
706#define MPS_PORT_STAT_LB_PORT_128B_255B_H 0x504
707#define MPS_PORT_STAT_LB_PORT_256B_511B_L 0x508
708#define MPS_PORT_STAT_LB_PORT_256B_511B_H 0x50c
709#define MPS_PORT_STAT_LB_PORT_512B_1023B_L 0x510
710#define MPS_PORT_STAT_LB_PORT_512B_1023B_H 0x514
711#define MPS_PORT_STAT_LB_PORT_1024B_1518B_L 0x518
712#define MPS_PORT_STAT_LB_PORT_1024B_1518B_H 0x51c
713#define MPS_PORT_STAT_LB_PORT_1519B_MAX_L 0x520
714#define MPS_PORT_STAT_LB_PORT_1519B_MAX_H 0x524
715#define MPS_PORT_STAT_LB_PORT_DROP_FRAMES 0x528
716#define MPS_PORT_STAT_RX_PORT_BYTES_L 0x540
717#define MPS_PORT_STAT_RX_PORT_BYTES_H 0x544
718#define MPS_PORT_STAT_RX_PORT_FRAMES_L 0x548
719#define MPS_PORT_STAT_RX_PORT_FRAMES_H 0x54c
720#define MPS_PORT_STAT_RX_PORT_BCAST_L 0x550
721#define MPS_PORT_STAT_RX_PORT_BCAST_H 0x554
722#define MPS_PORT_STAT_RX_PORT_MCAST_L 0x558
723#define MPS_PORT_STAT_RX_PORT_MCAST_H 0x55c
724#define MPS_PORT_STAT_RX_PORT_UCAST_L 0x560
725#define MPS_PORT_STAT_RX_PORT_UCAST_H 0x564
726#define MPS_PORT_STAT_RX_PORT_MTU_ERROR_L 0x568
727#define MPS_PORT_STAT_RX_PORT_MTU_ERROR_H 0x56c
728#define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_L 0x570
729#define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_H 0x574
730#define MPS_PORT_STAT_RX_PORT_CRC_ERROR_L 0x578
731#define MPS_PORT_STAT_RX_PORT_CRC_ERROR_H 0x57c
732#define MPS_PORT_STAT_RX_PORT_LEN_ERROR_L 0x580
733#define MPS_PORT_STAT_RX_PORT_LEN_ERROR_H 0x584
734#define MPS_PORT_STAT_RX_PORT_SYM_ERROR_L 0x588
735#define MPS_PORT_STAT_RX_PORT_SYM_ERROR_H 0x58c
736#define MPS_PORT_STAT_RX_PORT_64B_L 0x590
737#define MPS_PORT_STAT_RX_PORT_64B_H 0x594
738#define MPS_PORT_STAT_RX_PORT_65B_127B_L 0x598
739#define MPS_PORT_STAT_RX_PORT_65B_127B_H 0x59c
740#define MPS_PORT_STAT_RX_PORT_128B_255B_L 0x5a0
741#define MPS_PORT_STAT_RX_PORT_128B_255B_H 0x5a4
742#define MPS_PORT_STAT_RX_PORT_256B_511B_L 0x5a8
743#define MPS_PORT_STAT_RX_PORT_256B_511B_H 0x5ac
744#define MPS_PORT_STAT_RX_PORT_512B_1023B_L 0x5b0
745#define MPS_PORT_STAT_RX_PORT_512B_1023B_H 0x5b4
746#define MPS_PORT_STAT_RX_PORT_1024B_1518B_L 0x5b8
747#define MPS_PORT_STAT_RX_PORT_1024B_1518B_H 0x5bc
748#define MPS_PORT_STAT_RX_PORT_1519B_MAX_L 0x5c0
749#define MPS_PORT_STAT_RX_PORT_1519B_MAX_H 0x5c4
750#define MPS_PORT_STAT_RX_PORT_PAUSE_L 0x5c8
751#define MPS_PORT_STAT_RX_PORT_PAUSE_H 0x5cc
752#define MPS_PORT_STAT_RX_PORT_PPP0_L 0x5d0
753#define MPS_PORT_STAT_RX_PORT_PPP0_H 0x5d4
754#define MPS_PORT_STAT_RX_PORT_PPP1_L 0x5d8
755#define MPS_PORT_STAT_RX_PORT_PPP1_H 0x5dc
756#define MPS_PORT_STAT_RX_PORT_PPP2_L 0x5e0
757#define MPS_PORT_STAT_RX_PORT_PPP2_H 0x5e4
758#define MPS_PORT_STAT_RX_PORT_PPP3_L 0x5e8
759#define MPS_PORT_STAT_RX_PORT_PPP3_H 0x5ec
760#define MPS_PORT_STAT_RX_PORT_PPP4_L 0x5f0
761#define MPS_PORT_STAT_RX_PORT_PPP4_H 0x5f4
762#define MPS_PORT_STAT_RX_PORT_PPP5_L 0x5f8
763#define MPS_PORT_STAT_RX_PORT_PPP5_H 0x5fc
764#define MPS_PORT_STAT_RX_PORT_PPP6_L 0x600
765#define MPS_PORT_STAT_RX_PORT_PPP6_H 0x604
766#define MPS_PORT_STAT_RX_PORT_PPP7_L 0x608
767#define MPS_PORT_STAT_RX_PORT_PPP7_H 0x60c
768#define MPS_PORT_STAT_RX_PORT_LESS_64B_L 0x610
769#define MPS_PORT_STAT_RX_PORT_LESS_64B_H 0x614
770#define MPS_CMN_CTL 0x9000
771#define NUMPORTS_MASK 0x00000003U
772#define NUMPORTS_SHIFT 0
773#define NUMPORTS_GET(x) (((x) & NUMPORTS_MASK) >> NUMPORTS_SHIFT)
774
775#define MPS_INT_CAUSE 0x9008
776#define STATINT 0x00000020U
777#define TXINT 0x00000010U
778#define RXINT 0x00000008U
779#define TRCINT 0x00000004U
780#define CLSINT 0x00000002U
781#define PLINT 0x00000001U
782
783#define MPS_TX_INT_CAUSE 0x9408
784#define PORTERR 0x00010000U
785#define FRMERR 0x00008000U
786#define SECNTERR 0x00004000U
787#define BUBBLE 0x00002000U
788#define TXDESCFIFO 0x00001e00U
789#define TXDATAFIFO 0x000001e0U
790#define NCSIFIFO 0x00000010U
791#define TPFIFO 0x0000000fU
792
793#define MPS_STAT_PERR_INT_CAUSE_SRAM 0x9614
794#define MPS_STAT_PERR_INT_CAUSE_TX_FIFO 0x9620
795#define MPS_STAT_PERR_INT_CAUSE_RX_FIFO 0x962c
796
797#define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_L 0x9640
798#define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_H 0x9644
799#define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_L 0x9648
800#define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_H 0x964c
801#define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_L 0x9650
802#define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_H 0x9654
803#define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_L 0x9658
804#define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_H 0x965c
805#define MPS_STAT_RX_BG_0_LB_DROP_FRAME_L 0x9660
806#define MPS_STAT_RX_BG_0_LB_DROP_FRAME_H 0x9664
807#define MPS_STAT_RX_BG_1_LB_DROP_FRAME_L 0x9668
808#define MPS_STAT_RX_BG_1_LB_DROP_FRAME_H 0x966c
809#define MPS_STAT_RX_BG_2_LB_DROP_FRAME_L 0x9670
810#define MPS_STAT_RX_BG_2_LB_DROP_FRAME_H 0x9674
811#define MPS_STAT_RX_BG_3_LB_DROP_FRAME_L 0x9678
812#define MPS_STAT_RX_BG_3_LB_DROP_FRAME_H 0x967c
813#define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_L 0x9680
814#define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_H 0x9684
815#define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_L 0x9688
816#define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_H 0x968c
817#define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_L 0x9690
818#define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_H 0x9694
819#define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_L 0x9698
820#define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_H 0x969c
821#define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_L 0x96a0
822#define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_H 0x96a4
823#define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_L 0x96a8
824#define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_H 0x96ac
825#define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_L 0x96b0
826#define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_H 0x96b4
827#define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_L 0x96b8
828#define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_H 0x96bc
829#define MPS_TRC_CFG 0x9800
830#define TRCFIFOEMPTY 0x00000010U
831#define TRCIGNOREDROPINPUT 0x00000008U
832#define TRCKEEPDUPLICATES 0x00000004U
833#define TRCEN 0x00000002U
834#define TRCMULTIFILTER 0x00000001U
835
836#define MPS_TRC_RSS_CONTROL 0x9808
837#define RSSCONTROL_MASK 0x00ff0000U
838#define RSSCONTROL_SHIFT 16
839#define RSSCONTROL(x) ((x) << RSSCONTROL_SHIFT)
840#define QUEUENUMBER_MASK 0x0000ffffU
841#define QUEUENUMBER_SHIFT 0
842#define QUEUENUMBER(x) ((x) << QUEUENUMBER_SHIFT)
843
844#define MPS_TRC_FILTER_MATCH_CTL_A 0x9810
845#define TFINVERTMATCH 0x01000000U
846#define TFPKTTOOLARGE 0x00800000U
847#define TFEN 0x00400000U
848#define TFPORT_MASK 0x003c0000U
849#define TFPORT_SHIFT 18
850#define TFPORT(x) ((x) << TFPORT_SHIFT)
851#define TFPORT_GET(x) (((x) & TFPORT_MASK) >> TFPORT_SHIFT)
852#define TFDROP 0x00020000U
853#define TFSOPEOPERR 0x00010000U
854#define TFLENGTH_MASK 0x00001f00U
855#define TFLENGTH_SHIFT 8
856#define TFLENGTH(x) ((x) << TFLENGTH_SHIFT)
857#define TFLENGTH_GET(x) (((x) & TFLENGTH_MASK) >> TFLENGTH_SHIFT)
858#define TFOFFSET_MASK 0x0000001fU
859#define TFOFFSET_SHIFT 0
860#define TFOFFSET(x) ((x) << TFOFFSET_SHIFT)
861#define TFOFFSET_GET(x) (((x) & TFOFFSET_MASK) >> TFOFFSET_SHIFT)
862
863#define MPS_TRC_FILTER_MATCH_CTL_B 0x9820
864#define TFMINPKTSIZE_MASK 0x01ff0000U
865#define TFMINPKTSIZE_SHIFT 16
866#define TFMINPKTSIZE(x) ((x) << TFMINPKTSIZE_SHIFT)
867#define TFMINPKTSIZE_GET(x) (((x) & TFMINPKTSIZE_MASK) >> TFMINPKTSIZE_SHIFT)
868#define TFCAPTUREMAX_MASK 0x00003fffU
869#define TFCAPTUREMAX_SHIFT 0
870#define TFCAPTUREMAX(x) ((x) << TFCAPTUREMAX_SHIFT)
871#define TFCAPTUREMAX_GET(x) (((x) & TFCAPTUREMAX_MASK) >> TFCAPTUREMAX_SHIFT)
872
873#define MPS_TRC_INT_CAUSE 0x985c
874#define MISCPERR 0x00000100U
875#define PKTFIFO 0x000000f0U
876#define FILTMEM 0x0000000fU
877
878#define MPS_TRC_FILTER0_MATCH 0x9c00
879#define MPS_TRC_FILTER0_DONT_CARE 0x9c80
880#define MPS_TRC_FILTER1_MATCH 0x9d00
881#define MPS_CLS_INT_CAUSE 0xd028
882#define PLERRENB 0x00000008U
883#define HASHSRAM 0x00000004U
884#define MATCHTCAM 0x00000002U
885#define MATCHSRAM 0x00000001U
886
887#define MPS_RX_PERR_INT_CAUSE 0x11074
888
889#define CPL_INTR_CAUSE 0x19054
890#define CIM_OP_MAP_PERR 0x00000020U
891#define CIM_OVFL_ERROR 0x00000010U
892#define TP_FRAMING_ERROR 0x00000008U
893#define SGE_FRAMING_ERROR 0x00000004U
894#define CIM_FRAMING_ERROR 0x00000002U
895#define ZERO_SWITCH_ERROR 0x00000001U
896
897#define SMB_INT_CAUSE 0x19090
898#define MSTTXFIFOPARINT 0x00200000U
899#define MSTRXFIFOPARINT 0x00100000U
900#define SLVFIFOPARINT 0x00080000U
901
902#define ULP_RX_INT_CAUSE 0x19158
903#define ULP_RX_ISCSI_TAGMASK 0x19164
904#define ULP_RX_ISCSI_PSZ 0x19168
905#define HPZ3_MASK 0x0f000000U
906#define HPZ3_SHIFT 24
907#define HPZ3(x) ((x) << HPZ3_SHIFT)
908#define HPZ2_MASK 0x000f0000U
909#define HPZ2_SHIFT 16
910#define HPZ2(x) ((x) << HPZ2_SHIFT)
911#define HPZ1_MASK 0x00000f00U
912#define HPZ1_SHIFT 8
913#define HPZ1(x) ((x) << HPZ1_SHIFT)
914#define HPZ0_MASK 0x0000000fU
915#define HPZ0_SHIFT 0
916#define HPZ0(x) ((x) << HPZ0_SHIFT)
917
918#define ULP_RX_TDDP_PSZ 0x19178
919
920#define SF_DATA 0x193f8
921#define SF_OP 0x193fc
922#define BUSY 0x80000000U
923#define SF_LOCK 0x00000010U
924#define SF_CONT 0x00000008U
925#define BYTECNT_MASK 0x00000006U
926#define BYTECNT_SHIFT 1
927#define BYTECNT(x) ((x) << BYTECNT_SHIFT)
928#define OP_WR 0x00000001U
929
930#define PL_PF_INT_CAUSE 0x3c0
931#define PFSW 0x00000008U
932#define PFSGE 0x00000004U
933#define PFCIM 0x00000002U
934#define PFMPS 0x00000001U
935
936#define PL_PF_INT_ENABLE 0x3c4
937#define PL_PF_CTL 0x3c8
938#define SWINT 0x00000001U
939
940#define PL_WHOAMI 0x19400
941#define SOURCEPF_MASK 0x00000700U
942#define SOURCEPF_SHIFT 8
943#define SOURCEPF(x) ((x) << SOURCEPF_SHIFT)
944#define SOURCEPF_GET(x) (((x) & SOURCEPF_MASK) >> SOURCEPF_SHIFT)
945#define ISVF 0x00000080U
946#define VFID_MASK 0x0000007fU
947#define VFID_SHIFT 0
948#define VFID(x) ((x) << VFID_SHIFT)
949#define VFID_GET(x) (((x) & VFID_MASK) >> VFID_SHIFT)
950
951#define PL_INT_CAUSE 0x1940c
952#define ULP_TX 0x08000000U
953#define SGE 0x04000000U
954#define HMA 0x02000000U
955#define CPL_SWITCH 0x01000000U
956#define ULP_RX 0x00800000U
957#define PM_RX 0x00400000U
958#define PM_TX 0x00200000U
959#define MA 0x00100000U
960#define TP 0x00080000U
961#define LE 0x00040000U
962#define EDC1 0x00020000U
963#define EDC0 0x00010000U
964#define MC 0x00008000U
965#define PCIE 0x00004000U
966#define PMU 0x00002000U
967#define XGMAC_KR1 0x00001000U
968#define XGMAC_KR0 0x00000800U
969#define XGMAC1 0x00000400U
970#define XGMAC0 0x00000200U
971#define SMB 0x00000100U
972#define SF 0x00000080U
973#define PL 0x00000040U
974#define NCSI 0x00000020U
975#define MPS 0x00000010U
976#define MI 0x00000008U
977#define DBG 0x00000004U
978#define I2CM 0x00000002U
979#define CIM 0x00000001U
980
981#define PL_INT_MAP0 0x19414
982#define PL_RST 0x19428
983#define PIORST 0x00000002U
984#define PIORSTMODE 0x00000001U
985
986#define PL_PL_INT_CAUSE 0x19430
987#define FATALPERR 0x00000010U
988#define PERRVFID 0x00000001U
989
990#define PL_REV 0x1943c
991
992#define LE_DB_CONFIG 0x19c04
993#define HASHEN 0x00100000U
994
995#define LE_DB_SERVER_INDEX 0x19c18
996#define LE_DB_ACT_CNT_IPV4 0x19c20
997#define LE_DB_ACT_CNT_IPV6 0x19c24
998
999#define LE_DB_INT_CAUSE 0x19c3c
1000#define REQQPARERR 0x00010000U
1001#define UNKNOWNCMD 0x00008000U
1002#define PARITYERR 0x00000040U
1003#define LIPMISS 0x00000020U
1004#define LIP0 0x00000010U
1005
1006#define LE_DB_TID_HASHBASE 0x19df8
1007
1008#define NCSI_INT_CAUSE 0x1a0d8
1009#define CIM_DM_PRTY_ERR 0x00000100U
1010#define MPS_DM_PRTY_ERR 0x00000080U
1011#define TXFIFO_PRTY_ERR 0x00000002U
1012#define RXFIFO_PRTY_ERR 0x00000001U
1013
1014#define XGMAC_PORT_CFG2 0x1018
1015#define PATEN 0x00040000U
1016#define MAGICEN 0x00020000U
1017
1018#define XGMAC_PORT_MAGIC_MACID_LO 0x1024
1019#define XGMAC_PORT_MAGIC_MACID_HI 0x1028
1020
1021#define XGMAC_PORT_EPIO_DATA0 0x10c0
1022#define XGMAC_PORT_EPIO_DATA1 0x10c4
1023#define XGMAC_PORT_EPIO_DATA2 0x10c8
1024#define XGMAC_PORT_EPIO_DATA3 0x10cc
1025#define XGMAC_PORT_EPIO_OP 0x10d0
1026#define EPIOWR 0x00000100U
1027#define ADDRESS_MASK 0x000000ffU
1028#define ADDRESS_SHIFT 0
1029#define ADDRESS(x) ((x) << ADDRESS_SHIFT)
1030
1031#define XGMAC_PORT_INT_CAUSE 0x10dc
1032#endif /* __T4_REGS_H */