drivers:net: dma_alloc_coherent: use __GFP_ZERO instead of memset(, 0)
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b681b65d 7 * Copyright (C) 2005-2013 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
d887199d 97#define TG3_MIN_NUM 130
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
d887199d 100#define DRV_MODULE_RELDATE "February 14, 2013"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
c6cdf436 211#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 212#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 213
077f849d 214#define FIRMWARE_TG3 "tigon/tg3.bin"
c4dab506 215#define FIRMWARE_TG357766 "tigon/tg357766.bin"
077f849d
JSR
216#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
217#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
218
229b1ad1 219static char version[] =
05dbe005 220 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
221
222MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
223MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
224MODULE_LICENSE("GPL");
225MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
226MODULE_FIRMWARE(FIRMWARE_TG3);
227MODULE_FIRMWARE(FIRMWARE_TG3TSO);
228MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
229
1da177e4
LT
230static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
231module_param(tg3_debug, int, 0);
232MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
233
3d567e0e
NNS
234#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
235#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
236
a3aa1884 237static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
257 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
258 TG3_DRV_DATA_FLAG_5705_10_100},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
264 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
265 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
272 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
278 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
286 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
287 PCI_VENDOR_ID_LENOVO,
288 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
289 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
311 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
312 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
313 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
318 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
319 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
320 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 323 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
330 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
332 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
13185217
HK
340 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
341 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
342 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
343 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
344 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
345 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
346 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 347 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 348 {}
1da177e4
LT
349};
350
351MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
352
50da859d 353static const struct {
1da177e4 354 const char string[ETH_GSTRING_LEN];
48fa55a0 355} ethtool_stats_keys[] = {
1da177e4
LT
356 { "rx_octets" },
357 { "rx_fragments" },
358 { "rx_ucast_packets" },
359 { "rx_mcast_packets" },
360 { "rx_bcast_packets" },
361 { "rx_fcs_errors" },
362 { "rx_align_errors" },
363 { "rx_xon_pause_rcvd" },
364 { "rx_xoff_pause_rcvd" },
365 { "rx_mac_ctrl_rcvd" },
366 { "rx_xoff_entered" },
367 { "rx_frame_too_long_errors" },
368 { "rx_jabbers" },
369 { "rx_undersize_packets" },
370 { "rx_in_length_errors" },
371 { "rx_out_length_errors" },
372 { "rx_64_or_less_octet_packets" },
373 { "rx_65_to_127_octet_packets" },
374 { "rx_128_to_255_octet_packets" },
375 { "rx_256_to_511_octet_packets" },
376 { "rx_512_to_1023_octet_packets" },
377 { "rx_1024_to_1522_octet_packets" },
378 { "rx_1523_to_2047_octet_packets" },
379 { "rx_2048_to_4095_octet_packets" },
380 { "rx_4096_to_8191_octet_packets" },
381 { "rx_8192_to_9022_octet_packets" },
382
383 { "tx_octets" },
384 { "tx_collisions" },
385
386 { "tx_xon_sent" },
387 { "tx_xoff_sent" },
388 { "tx_flow_control" },
389 { "tx_mac_errors" },
390 { "tx_single_collisions" },
391 { "tx_mult_collisions" },
392 { "tx_deferred" },
393 { "tx_excessive_collisions" },
394 { "tx_late_collisions" },
395 { "tx_collide_2times" },
396 { "tx_collide_3times" },
397 { "tx_collide_4times" },
398 { "tx_collide_5times" },
399 { "tx_collide_6times" },
400 { "tx_collide_7times" },
401 { "tx_collide_8times" },
402 { "tx_collide_9times" },
403 { "tx_collide_10times" },
404 { "tx_collide_11times" },
405 { "tx_collide_12times" },
406 { "tx_collide_13times" },
407 { "tx_collide_14times" },
408 { "tx_collide_15times" },
409 { "tx_ucast_packets" },
410 { "tx_mcast_packets" },
411 { "tx_bcast_packets" },
412 { "tx_carrier_sense_errors" },
413 { "tx_discards" },
414 { "tx_errors" },
415
416 { "dma_writeq_full" },
417 { "dma_write_prioq_full" },
418 { "rxbds_empty" },
419 { "rx_discards" },
420 { "rx_errors" },
421 { "rx_threshold_hit" },
422
423 { "dma_readq_full" },
424 { "dma_read_prioq_full" },
425 { "tx_comp_queue_full" },
426
427 { "ring_set_send_prod_index" },
428 { "ring_status_update" },
429 { "nic_irqs" },
430 { "nic_avoided_irqs" },
4452d099
MC
431 { "nic_tx_threshold_hit" },
432
433 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
434};
435
48fa55a0 436#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
437#define TG3_NVRAM_TEST 0
438#define TG3_LINK_TEST 1
439#define TG3_REGISTER_TEST 2
440#define TG3_MEMORY_TEST 3
441#define TG3_MAC_LOOPB_TEST 4
442#define TG3_PHY_LOOPB_TEST 5
443#define TG3_EXT_LOOPB_TEST 6
444#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
445
446
50da859d 447static const struct {
4cafd3f5 448 const char string[ETH_GSTRING_LEN];
48fa55a0 449} ethtool_test_keys[] = {
93df8b8f
NNS
450 [TG3_NVRAM_TEST] = { "nvram test (online) " },
451 [TG3_LINK_TEST] = { "link test (online) " },
452 [TG3_REGISTER_TEST] = { "register test (offline)" },
453 [TG3_MEMORY_TEST] = { "memory test (offline)" },
454 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
455 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
456 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
457 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
458};
459
48fa55a0
MC
460#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
461
462
b401e9e2
MC
463static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
464{
465 writel(val, tp->regs + off);
466}
467
468static u32 tg3_read32(struct tg3 *tp, u32 off)
469{
de6f31eb 470 return readl(tp->regs + off);
b401e9e2
MC
471}
472
0d3031d9
MC
473static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
474{
475 writel(val, tp->aperegs + off);
476}
477
478static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
479{
de6f31eb 480 return readl(tp->aperegs + off);
0d3031d9
MC
481}
482
1da177e4
LT
483static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
484{
6892914f
MC
485 unsigned long flags;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
489 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
491}
492
493static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
494{
495 writel(val, tp->regs + off);
496 readl(tp->regs + off);
1da177e4
LT
497}
498
6892914f 499static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 500{
6892914f
MC
501 unsigned long flags;
502 u32 val;
503
504 spin_lock_irqsave(&tp->indirect_lock, flags);
505 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
506 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
507 spin_unlock_irqrestore(&tp->indirect_lock, flags);
508 return val;
509}
510
511static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
512{
513 unsigned long flags;
514
515 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
516 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
517 TG3_64BIT_REG_LOW, val);
518 return;
519 }
66711e66 520 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
521 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
522 TG3_64BIT_REG_LOW, val);
523 return;
1da177e4 524 }
6892914f
MC
525
526 spin_lock_irqsave(&tp->indirect_lock, flags);
527 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
528 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
529 spin_unlock_irqrestore(&tp->indirect_lock, flags);
530
531 /* In indirect mode when disabling interrupts, we also need
532 * to clear the interrupt bit in the GRC local ctrl register.
533 */
534 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
535 (val == 0x1)) {
536 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
537 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
538 }
539}
540
541static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
542{
543 unsigned long flags;
544 u32 val;
545
546 spin_lock_irqsave(&tp->indirect_lock, flags);
547 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
548 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
549 spin_unlock_irqrestore(&tp->indirect_lock, flags);
550 return val;
551}
552
b401e9e2
MC
553/* usec_wait specifies the wait time in usec when writing to certain registers
554 * where it is unsafe to read back the register without some delay.
555 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
556 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
557 */
558static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 559{
63c3a66f 560 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
561 /* Non-posted methods */
562 tp->write32(tp, off, val);
563 else {
564 /* Posted method */
565 tg3_write32(tp, off, val);
566 if (usec_wait)
567 udelay(usec_wait);
568 tp->read32(tp, off);
569 }
570 /* Wait again after the read for the posted method to guarantee that
571 * the wait time is met.
572 */
573 if (usec_wait)
574 udelay(usec_wait);
1da177e4
LT
575}
576
09ee929c
MC
577static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
578{
579 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
580 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
581 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
582 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 583 tp->read32_mbox(tp, off);
09ee929c
MC
584}
585
20094930 586static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
587{
588 void __iomem *mbox = tp->regs + off;
589 writel(val, mbox);
63c3a66f 590 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 591 writel(val, mbox);
7e6c63f0
HM
592 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
593 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
594 readl(mbox);
595}
596
b5d3772c
MC
597static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
598{
de6f31eb 599 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
600}
601
602static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
603{
604 writel(val, tp->regs + off + GRCMBOX_BASE);
605}
606
c6cdf436 607#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 608#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
609#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
610#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
611#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 612
c6cdf436
MC
613#define tw32(reg, val) tp->write32(tp, reg, val)
614#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
615#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
616#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
617
618static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
619{
6892914f
MC
620 unsigned long flags;
621
4153577a 622 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
623 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
624 return;
625
6892914f 626 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 627 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
628 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
629 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 630
bbadf503
MC
631 /* Always leave this as zero. */
632 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
633 } else {
634 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
635 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 636
bbadf503
MC
637 /* Always leave this as zero. */
638 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
639 }
640 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
641}
642
1da177e4
LT
643static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
644{
6892914f
MC
645 unsigned long flags;
646
4153577a 647 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
648 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
649 *val = 0;
650 return;
651 }
652
6892914f 653 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 654 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
655 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
656 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 657
bbadf503
MC
658 /* Always leave this as zero. */
659 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
660 } else {
661 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
662 *val = tr32(TG3PCI_MEM_WIN_DATA);
663
664 /* Always leave this as zero. */
665 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
666 }
6892914f 667 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
668}
669
0d3031d9
MC
670static void tg3_ape_lock_init(struct tg3 *tp)
671{
672 int i;
6f5c8f83 673 u32 regbase, bit;
f92d9dc1 674
4153577a 675 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
676 regbase = TG3_APE_LOCK_GRANT;
677 else
678 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
679
680 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
681 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
682 switch (i) {
683 case TG3_APE_LOCK_PHY0:
684 case TG3_APE_LOCK_PHY1:
685 case TG3_APE_LOCK_PHY2:
686 case TG3_APE_LOCK_PHY3:
687 bit = APE_LOCK_GRANT_DRIVER;
688 break;
689 default:
690 if (!tp->pci_fn)
691 bit = APE_LOCK_GRANT_DRIVER;
692 else
693 bit = 1 << tp->pci_fn;
694 }
695 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
696 }
697
0d3031d9
MC
698}
699
700static int tg3_ape_lock(struct tg3 *tp, int locknum)
701{
702 int i, off;
703 int ret = 0;
6f5c8f83 704 u32 status, req, gnt, bit;
0d3031d9 705
63c3a66f 706 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
707 return 0;
708
709 switch (locknum) {
6f5c8f83 710 case TG3_APE_LOCK_GPIO:
4153577a 711 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 712 return 0;
33f401ae
MC
713 case TG3_APE_LOCK_GRC:
714 case TG3_APE_LOCK_MEM:
78f94dc7
MC
715 if (!tp->pci_fn)
716 bit = APE_LOCK_REQ_DRIVER;
717 else
718 bit = 1 << tp->pci_fn;
33f401ae 719 break;
8151ad57
MC
720 case TG3_APE_LOCK_PHY0:
721 case TG3_APE_LOCK_PHY1:
722 case TG3_APE_LOCK_PHY2:
723 case TG3_APE_LOCK_PHY3:
724 bit = APE_LOCK_REQ_DRIVER;
725 break;
33f401ae
MC
726 default:
727 return -EINVAL;
0d3031d9
MC
728 }
729
4153577a 730 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
731 req = TG3_APE_LOCK_REQ;
732 gnt = TG3_APE_LOCK_GRANT;
733 } else {
734 req = TG3_APE_PER_LOCK_REQ;
735 gnt = TG3_APE_PER_LOCK_GRANT;
736 }
737
0d3031d9
MC
738 off = 4 * locknum;
739
6f5c8f83 740 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
741
742 /* Wait for up to 1 millisecond to acquire lock. */
743 for (i = 0; i < 100; i++) {
f92d9dc1 744 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 745 if (status == bit)
0d3031d9
MC
746 break;
747 udelay(10);
748 }
749
6f5c8f83 750 if (status != bit) {
0d3031d9 751 /* Revoke the lock request. */
6f5c8f83 752 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
753 ret = -EBUSY;
754 }
755
756 return ret;
757}
758
759static void tg3_ape_unlock(struct tg3 *tp, int locknum)
760{
6f5c8f83 761 u32 gnt, bit;
0d3031d9 762
63c3a66f 763 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
764 return;
765
766 switch (locknum) {
6f5c8f83 767 case TG3_APE_LOCK_GPIO:
4153577a 768 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 769 return;
33f401ae
MC
770 case TG3_APE_LOCK_GRC:
771 case TG3_APE_LOCK_MEM:
78f94dc7
MC
772 if (!tp->pci_fn)
773 bit = APE_LOCK_GRANT_DRIVER;
774 else
775 bit = 1 << tp->pci_fn;
33f401ae 776 break;
8151ad57
MC
777 case TG3_APE_LOCK_PHY0:
778 case TG3_APE_LOCK_PHY1:
779 case TG3_APE_LOCK_PHY2:
780 case TG3_APE_LOCK_PHY3:
781 bit = APE_LOCK_GRANT_DRIVER;
782 break;
33f401ae
MC
783 default:
784 return;
0d3031d9
MC
785 }
786
4153577a 787 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
788 gnt = TG3_APE_LOCK_GRANT;
789 else
790 gnt = TG3_APE_PER_LOCK_GRANT;
791
6f5c8f83 792 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
793}
794
b65a372b 795static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 796{
fd6d3f0e
MC
797 u32 apedata;
798
b65a372b
MC
799 while (timeout_us) {
800 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
801 return -EBUSY;
802
803 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
804 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
805 break;
806
807 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
808
809 udelay(10);
810 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
811 }
812
813 return timeout_us ? 0 : -EBUSY;
814}
815
cf8d55ae
MC
816static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
817{
818 u32 i, apedata;
819
820 for (i = 0; i < timeout_us / 10; i++) {
821 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
822
823 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
824 break;
825
826 udelay(10);
827 }
828
829 return i == timeout_us / 10;
830}
831
86449944
MC
832static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
833 u32 len)
cf8d55ae
MC
834{
835 int err;
836 u32 i, bufoff, msgoff, maxlen, apedata;
837
838 if (!tg3_flag(tp, APE_HAS_NCSI))
839 return 0;
840
841 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
842 if (apedata != APE_SEG_SIG_MAGIC)
843 return -ENODEV;
844
845 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
846 if (!(apedata & APE_FW_STATUS_READY))
847 return -EAGAIN;
848
849 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
850 TG3_APE_SHMEM_BASE;
851 msgoff = bufoff + 2 * sizeof(u32);
852 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
853
854 while (len) {
855 u32 length;
856
857 /* Cap xfer sizes to scratchpad limits. */
858 length = (len > maxlen) ? maxlen : len;
859 len -= length;
860
861 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
862 if (!(apedata & APE_FW_STATUS_READY))
863 return -EAGAIN;
864
865 /* Wait for up to 1 msec for APE to service previous event. */
866 err = tg3_ape_event_lock(tp, 1000);
867 if (err)
868 return err;
869
870 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
871 APE_EVENT_STATUS_SCRTCHPD_READ |
872 APE_EVENT_STATUS_EVENT_PENDING;
873 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
874
875 tg3_ape_write32(tp, bufoff, base_off);
876 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
877
878 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
879 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
880
881 base_off += length;
882
883 if (tg3_ape_wait_for_event(tp, 30000))
884 return -EAGAIN;
885
886 for (i = 0; length; i += 4, length -= 4) {
887 u32 val = tg3_ape_read32(tp, msgoff + i);
888 memcpy(data, &val, sizeof(u32));
889 data++;
890 }
891 }
892
893 return 0;
894}
895
b65a372b
MC
896static int tg3_ape_send_event(struct tg3 *tp, u32 event)
897{
898 int err;
899 u32 apedata;
fd6d3f0e
MC
900
901 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
902 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 903 return -EAGAIN;
fd6d3f0e
MC
904
905 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
906 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 907 return -EAGAIN;
fd6d3f0e
MC
908
909 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
910 err = tg3_ape_event_lock(tp, 1000);
911 if (err)
912 return err;
fd6d3f0e 913
b65a372b
MC
914 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
915 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 916
b65a372b
MC
917 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
918 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 919
b65a372b 920 return 0;
fd6d3f0e
MC
921}
922
923static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
924{
925 u32 event;
926 u32 apedata;
927
928 if (!tg3_flag(tp, ENABLE_APE))
929 return;
930
931 switch (kind) {
932 case RESET_KIND_INIT:
933 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
934 APE_HOST_SEG_SIG_MAGIC);
935 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
936 APE_HOST_SEG_LEN_MAGIC);
937 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
938 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
939 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
940 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
941 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
942 APE_HOST_BEHAV_NO_PHYLOCK);
943 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
944 TG3_APE_HOST_DRVR_STATE_START);
945
946 event = APE_EVENT_STATUS_STATE_START;
947 break;
948 case RESET_KIND_SHUTDOWN:
949 /* With the interface we are currently using,
950 * APE does not track driver state. Wiping
951 * out the HOST SEGMENT SIGNATURE forces
952 * the APE to assume OS absent status.
953 */
954 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
955
956 if (device_may_wakeup(&tp->pdev->dev) &&
957 tg3_flag(tp, WOL_ENABLE)) {
958 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
959 TG3_APE_HOST_WOL_SPEED_AUTO);
960 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
961 } else
962 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
963
964 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
965
966 event = APE_EVENT_STATUS_STATE_UNLOAD;
967 break;
968 case RESET_KIND_SUSPEND:
969 event = APE_EVENT_STATUS_STATE_SUSPEND;
970 break;
971 default:
972 return;
973 }
974
975 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
976
977 tg3_ape_send_event(tp, event);
978}
979
1da177e4
LT
980static void tg3_disable_ints(struct tg3 *tp)
981{
89aeb3bc
MC
982 int i;
983
1da177e4
LT
984 tw32(TG3PCI_MISC_HOST_CTRL,
985 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
986 for (i = 0; i < tp->irq_max; i++)
987 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
988}
989
1da177e4
LT
990static void tg3_enable_ints(struct tg3 *tp)
991{
89aeb3bc 992 int i;
89aeb3bc 993
bbe832c0
MC
994 tp->irq_sync = 0;
995 wmb();
996
1da177e4
LT
997 tw32(TG3PCI_MISC_HOST_CTRL,
998 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 999
f89f38b8 1000 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
1001 for (i = 0; i < tp->irq_cnt; i++) {
1002 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1003
898a56f8 1004 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1005 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1006 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1007
f89f38b8 1008 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1009 }
f19af9c2
MC
1010
1011 /* Force an initial interrupt */
63c3a66f 1012 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1013 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1014 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1015 else
f89f38b8
MC
1016 tw32(HOSTCC_MODE, tp->coal_now);
1017
1018 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1019}
1020
17375d25 1021static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1022{
17375d25 1023 struct tg3 *tp = tnapi->tp;
898a56f8 1024 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1025 unsigned int work_exists = 0;
1026
1027 /* check for phy events */
63c3a66f 1028 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1029 if (sblk->status & SD_STATUS_LINK_CHG)
1030 work_exists = 1;
1031 }
f891ea16
MC
1032
1033 /* check for TX work to do */
1034 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1035 work_exists = 1;
1036
1037 /* check for RX work to do */
1038 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1039 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1040 work_exists = 1;
1041
1042 return work_exists;
1043}
1044
17375d25 1045/* tg3_int_reenable
04237ddd
MC
1046 * similar to tg3_enable_ints, but it accurately determines whether there
1047 * is new work pending and can return without flushing the PIO write
6aa20a22 1048 * which reenables interrupts
1da177e4 1049 */
17375d25 1050static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1051{
17375d25
MC
1052 struct tg3 *tp = tnapi->tp;
1053
898a56f8 1054 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1055 mmiowb();
1056
fac9b83e
DM
1057 /* When doing tagged status, this work check is unnecessary.
1058 * The last_tag we write above tells the chip which piece of
1059 * work we've completed.
1060 */
63c3a66f 1061 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1062 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1063 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1064}
1065
1da177e4
LT
1066static void tg3_switch_clocks(struct tg3 *tp)
1067{
f6eb9b1f 1068 u32 clock_ctrl;
1da177e4
LT
1069 u32 orig_clock_ctrl;
1070
63c3a66f 1071 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1072 return;
1073
f6eb9b1f
MC
1074 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1075
1da177e4
LT
1076 orig_clock_ctrl = clock_ctrl;
1077 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1078 CLOCK_CTRL_CLKRUN_OENABLE |
1079 0x1f);
1080 tp->pci_clock_ctrl = clock_ctrl;
1081
63c3a66f 1082 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1083 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1084 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1085 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1086 }
1087 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1088 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1089 clock_ctrl |
1090 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1091 40);
1092 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1093 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1094 40);
1da177e4 1095 }
b401e9e2 1096 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1097}
1098
1099#define PHY_BUSY_LOOPS 5000
1100
5c358045
HM
1101static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1102 u32 *val)
1da177e4
LT
1103{
1104 u32 frame_val;
1105 unsigned int loops;
1106 int ret;
1107
1108 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1109 tw32_f(MAC_MI_MODE,
1110 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1111 udelay(80);
1112 }
1113
8151ad57
MC
1114 tg3_ape_lock(tp, tp->phy_ape_lock);
1115
1da177e4
LT
1116 *val = 0x0;
1117
5c358045 1118 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1119 MI_COM_PHY_ADDR_MASK);
1120 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1121 MI_COM_REG_ADDR_MASK);
1122 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1123
1da177e4
LT
1124 tw32_f(MAC_MI_COM, frame_val);
1125
1126 loops = PHY_BUSY_LOOPS;
1127 while (loops != 0) {
1128 udelay(10);
1129 frame_val = tr32(MAC_MI_COM);
1130
1131 if ((frame_val & MI_COM_BUSY) == 0) {
1132 udelay(5);
1133 frame_val = tr32(MAC_MI_COM);
1134 break;
1135 }
1136 loops -= 1;
1137 }
1138
1139 ret = -EBUSY;
1140 if (loops != 0) {
1141 *val = frame_val & MI_COM_DATA_MASK;
1142 ret = 0;
1143 }
1144
1145 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1146 tw32_f(MAC_MI_MODE, tp->mi_mode);
1147 udelay(80);
1148 }
1149
8151ad57
MC
1150 tg3_ape_unlock(tp, tp->phy_ape_lock);
1151
1da177e4
LT
1152 return ret;
1153}
1154
5c358045
HM
1155static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1156{
1157 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1158}
1159
1160static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1161 u32 val)
1da177e4
LT
1162{
1163 u32 frame_val;
1164 unsigned int loops;
1165 int ret;
1166
f07e9af3 1167 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1168 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1169 return 0;
1170
1da177e4
LT
1171 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1172 tw32_f(MAC_MI_MODE,
1173 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1174 udelay(80);
1175 }
1176
8151ad57
MC
1177 tg3_ape_lock(tp, tp->phy_ape_lock);
1178
5c358045 1179 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1180 MI_COM_PHY_ADDR_MASK);
1181 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1182 MI_COM_REG_ADDR_MASK);
1183 frame_val |= (val & MI_COM_DATA_MASK);
1184 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1185
1da177e4
LT
1186 tw32_f(MAC_MI_COM, frame_val);
1187
1188 loops = PHY_BUSY_LOOPS;
1189 while (loops != 0) {
1190 udelay(10);
1191 frame_val = tr32(MAC_MI_COM);
1192 if ((frame_val & MI_COM_BUSY) == 0) {
1193 udelay(5);
1194 frame_val = tr32(MAC_MI_COM);
1195 break;
1196 }
1197 loops -= 1;
1198 }
1199
1200 ret = -EBUSY;
1201 if (loops != 0)
1202 ret = 0;
1203
1204 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1205 tw32_f(MAC_MI_MODE, tp->mi_mode);
1206 udelay(80);
1207 }
1208
8151ad57
MC
1209 tg3_ape_unlock(tp, tp->phy_ape_lock);
1210
1da177e4
LT
1211 return ret;
1212}
1213
5c358045
HM
1214static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1215{
1216 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1217}
1218
b0988c15
MC
1219static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1220{
1221 int err;
1222
1223 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1224 if (err)
1225 goto done;
1226
1227 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1228 if (err)
1229 goto done;
1230
1231 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1232 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1233 if (err)
1234 goto done;
1235
1236 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1237
1238done:
1239 return err;
1240}
1241
1242static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1243{
1244 int err;
1245
1246 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1247 if (err)
1248 goto done;
1249
1250 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1251 if (err)
1252 goto done;
1253
1254 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1255 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1256 if (err)
1257 goto done;
1258
1259 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1260
1261done:
1262 return err;
1263}
1264
1265static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1266{
1267 int err;
1268
1269 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1270 if (!err)
1271 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1272
1273 return err;
1274}
1275
1276static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1277{
1278 int err;
1279
1280 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1281 if (!err)
1282 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1283
1284 return err;
1285}
1286
15ee95c3
MC
1287static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1288{
1289 int err;
1290
1291 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1292 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1293 MII_TG3_AUXCTL_SHDWSEL_MISC);
1294 if (!err)
1295 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1296
1297 return err;
1298}
1299
b4bd2929
MC
1300static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1301{
1302 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1303 set |= MII_TG3_AUXCTL_MISC_WREN;
1304
1305 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1306}
1307
daf3ec68
NNS
1308static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1309{
1310 u32 val;
1311 int err;
1d36ba45 1312
daf3ec68 1313 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1314
daf3ec68
NNS
1315 if (err)
1316 return err;
1317 if (enable)
1318
1319 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1320 else
1321 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1322
1323 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1324 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1325
1326 return err;
1327}
1d36ba45 1328
95e2869a
MC
1329static int tg3_bmcr_reset(struct tg3 *tp)
1330{
1331 u32 phy_control;
1332 int limit, err;
1333
1334 /* OK, reset it, and poll the BMCR_RESET bit until it
1335 * clears or we time out.
1336 */
1337 phy_control = BMCR_RESET;
1338 err = tg3_writephy(tp, MII_BMCR, phy_control);
1339 if (err != 0)
1340 return -EBUSY;
1341
1342 limit = 5000;
1343 while (limit--) {
1344 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1345 if (err != 0)
1346 return -EBUSY;
1347
1348 if ((phy_control & BMCR_RESET) == 0) {
1349 udelay(40);
1350 break;
1351 }
1352 udelay(10);
1353 }
d4675b52 1354 if (limit < 0)
95e2869a
MC
1355 return -EBUSY;
1356
1357 return 0;
1358}
1359
158d7abd
MC
1360static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1361{
3d16543d 1362 struct tg3 *tp = bp->priv;
158d7abd
MC
1363 u32 val;
1364
24bb4fb6 1365 spin_lock_bh(&tp->lock);
158d7abd
MC
1366
1367 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1368 val = -EIO;
1369
1370 spin_unlock_bh(&tp->lock);
158d7abd
MC
1371
1372 return val;
1373}
1374
1375static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1376{
3d16543d 1377 struct tg3 *tp = bp->priv;
24bb4fb6 1378 u32 ret = 0;
158d7abd 1379
24bb4fb6 1380 spin_lock_bh(&tp->lock);
158d7abd
MC
1381
1382 if (tg3_writephy(tp, reg, val))
24bb4fb6 1383 ret = -EIO;
158d7abd 1384
24bb4fb6
MC
1385 spin_unlock_bh(&tp->lock);
1386
1387 return ret;
158d7abd
MC
1388}
1389
1390static int tg3_mdio_reset(struct mii_bus *bp)
1391{
1392 return 0;
1393}
1394
9c61d6bc 1395static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1396{
1397 u32 val;
fcb389df 1398 struct phy_device *phydev;
a9daf367 1399
3f0e3ad7 1400 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1401 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1402 case PHY_ID_BCM50610:
1403 case PHY_ID_BCM50610M:
fcb389df
MC
1404 val = MAC_PHYCFG2_50610_LED_MODES;
1405 break;
6a443a0f 1406 case PHY_ID_BCMAC131:
fcb389df
MC
1407 val = MAC_PHYCFG2_AC131_LED_MODES;
1408 break;
6a443a0f 1409 case PHY_ID_RTL8211C:
fcb389df
MC
1410 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1411 break;
6a443a0f 1412 case PHY_ID_RTL8201E:
fcb389df
MC
1413 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1414 break;
1415 default:
a9daf367 1416 return;
fcb389df
MC
1417 }
1418
1419 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1420 tw32(MAC_PHYCFG2, val);
1421
1422 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1423 val &= ~(MAC_PHYCFG1_RGMII_INT |
1424 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1425 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1426 tw32(MAC_PHYCFG1, val);
1427
1428 return;
1429 }
1430
63c3a66f 1431 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1432 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1433 MAC_PHYCFG2_FMODE_MASK_MASK |
1434 MAC_PHYCFG2_GMODE_MASK_MASK |
1435 MAC_PHYCFG2_ACT_MASK_MASK |
1436 MAC_PHYCFG2_QUAL_MASK_MASK |
1437 MAC_PHYCFG2_INBAND_ENABLE;
1438
1439 tw32(MAC_PHYCFG2, val);
a9daf367 1440
bb85fbb6
MC
1441 val = tr32(MAC_PHYCFG1);
1442 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1443 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1444 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1445 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1446 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1447 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1448 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1449 }
bb85fbb6
MC
1450 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1451 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1452 tw32(MAC_PHYCFG1, val);
a9daf367 1453
a9daf367
MC
1454 val = tr32(MAC_EXT_RGMII_MODE);
1455 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1456 MAC_RGMII_MODE_RX_QUALITY |
1457 MAC_RGMII_MODE_RX_ACTIVITY |
1458 MAC_RGMII_MODE_RX_ENG_DET |
1459 MAC_RGMII_MODE_TX_ENABLE |
1460 MAC_RGMII_MODE_TX_LOWPWR |
1461 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1462 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1463 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1464 val |= MAC_RGMII_MODE_RX_INT_B |
1465 MAC_RGMII_MODE_RX_QUALITY |
1466 MAC_RGMII_MODE_RX_ACTIVITY |
1467 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1468 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1469 val |= MAC_RGMII_MODE_TX_ENABLE |
1470 MAC_RGMII_MODE_TX_LOWPWR |
1471 MAC_RGMII_MODE_TX_RESET;
1472 }
1473 tw32(MAC_EXT_RGMII_MODE, val);
1474}
1475
158d7abd
MC
1476static void tg3_mdio_start(struct tg3 *tp)
1477{
158d7abd
MC
1478 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1479 tw32_f(MAC_MI_MODE, tp->mi_mode);
1480 udelay(80);
a9daf367 1481
63c3a66f 1482 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1483 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1484 tg3_mdio_config_5785(tp);
1485}
1486
1487static int tg3_mdio_init(struct tg3 *tp)
1488{
1489 int i;
1490 u32 reg;
1491 struct phy_device *phydev;
1492
63c3a66f 1493 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1494 u32 is_serdes;
882e9793 1495
69f11c99 1496 tp->phy_addr = tp->pci_fn + 1;
882e9793 1497
4153577a 1498 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1499 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1500 else
1501 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1502 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1503 if (is_serdes)
1504 tp->phy_addr += 7;
1505 } else
3f0e3ad7 1506 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1507
158d7abd
MC
1508 tg3_mdio_start(tp);
1509
63c3a66f 1510 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1511 return 0;
1512
298cf9be
LB
1513 tp->mdio_bus = mdiobus_alloc();
1514 if (tp->mdio_bus == NULL)
1515 return -ENOMEM;
158d7abd 1516
298cf9be
LB
1517 tp->mdio_bus->name = "tg3 mdio bus";
1518 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1519 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1520 tp->mdio_bus->priv = tp;
1521 tp->mdio_bus->parent = &tp->pdev->dev;
1522 tp->mdio_bus->read = &tg3_mdio_read;
1523 tp->mdio_bus->write = &tg3_mdio_write;
1524 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1525 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1526 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1527
1528 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1529 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1530
1531 /* The bus registration will look for all the PHYs on the mdio bus.
1532 * Unfortunately, it does not ensure the PHY is powered up before
1533 * accessing the PHY ID registers. A chip reset is the
1534 * quickest way to bring the device back to an operational state..
1535 */
1536 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1537 tg3_bmcr_reset(tp);
1538
298cf9be 1539 i = mdiobus_register(tp->mdio_bus);
a9daf367 1540 if (i) {
ab96b241 1541 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1542 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1543 return i;
1544 }
158d7abd 1545
3f0e3ad7 1546 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1547
9c61d6bc 1548 if (!phydev || !phydev->drv) {
ab96b241 1549 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1550 mdiobus_unregister(tp->mdio_bus);
1551 mdiobus_free(tp->mdio_bus);
1552 return -ENODEV;
1553 }
1554
1555 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1556 case PHY_ID_BCM57780:
321d32a0 1557 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1558 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1559 break;
6a443a0f
MC
1560 case PHY_ID_BCM50610:
1561 case PHY_ID_BCM50610M:
32e5a8d6 1562 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1563 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1564 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1565 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1566 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1567 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1568 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1569 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1570 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1571 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1572 /* fallthru */
6a443a0f 1573 case PHY_ID_RTL8211C:
fcb389df 1574 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1575 break;
6a443a0f
MC
1576 case PHY_ID_RTL8201E:
1577 case PHY_ID_BCMAC131:
a9daf367 1578 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1579 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1580 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1581 break;
1582 }
1583
63c3a66f 1584 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1585
4153577a 1586 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1587 tg3_mdio_config_5785(tp);
a9daf367
MC
1588
1589 return 0;
158d7abd
MC
1590}
1591
1592static void tg3_mdio_fini(struct tg3 *tp)
1593{
63c3a66f
JP
1594 if (tg3_flag(tp, MDIOBUS_INITED)) {
1595 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1596 mdiobus_unregister(tp->mdio_bus);
1597 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1598 }
1599}
1600
4ba526ce
MC
1601/* tp->lock is held. */
1602static inline void tg3_generate_fw_event(struct tg3 *tp)
1603{
1604 u32 val;
1605
1606 val = tr32(GRC_RX_CPU_EVENT);
1607 val |= GRC_RX_CPU_DRIVER_EVENT;
1608 tw32_f(GRC_RX_CPU_EVENT, val);
1609
1610 tp->last_event_jiffies = jiffies;
1611}
1612
1613#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1614
95e2869a
MC
1615/* tp->lock is held. */
1616static void tg3_wait_for_event_ack(struct tg3 *tp)
1617{
1618 int i;
4ba526ce
MC
1619 unsigned int delay_cnt;
1620 long time_remain;
1621
1622 /* If enough time has passed, no wait is necessary. */
1623 time_remain = (long)(tp->last_event_jiffies + 1 +
1624 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1625 (long)jiffies;
1626 if (time_remain < 0)
1627 return;
1628
1629 /* Check if we can shorten the wait time. */
1630 delay_cnt = jiffies_to_usecs(time_remain);
1631 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1632 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1633 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1634
4ba526ce 1635 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1636 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1637 break;
4ba526ce 1638 udelay(8);
95e2869a
MC
1639 }
1640}
1641
1642/* tp->lock is held. */
b28f389d 1643static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1644{
b28f389d 1645 u32 reg, val;
95e2869a
MC
1646
1647 val = 0;
1648 if (!tg3_readphy(tp, MII_BMCR, &reg))
1649 val = reg << 16;
1650 if (!tg3_readphy(tp, MII_BMSR, &reg))
1651 val |= (reg & 0xffff);
b28f389d 1652 *data++ = val;
95e2869a
MC
1653
1654 val = 0;
1655 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1656 val = reg << 16;
1657 if (!tg3_readphy(tp, MII_LPA, &reg))
1658 val |= (reg & 0xffff);
b28f389d 1659 *data++ = val;
95e2869a
MC
1660
1661 val = 0;
f07e9af3 1662 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1663 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1664 val = reg << 16;
1665 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1666 val |= (reg & 0xffff);
1667 }
b28f389d 1668 *data++ = val;
95e2869a
MC
1669
1670 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1671 val = reg << 16;
1672 else
1673 val = 0;
b28f389d
MC
1674 *data++ = val;
1675}
1676
1677/* tp->lock is held. */
1678static void tg3_ump_link_report(struct tg3 *tp)
1679{
1680 u32 data[4];
1681
1682 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1683 return;
1684
1685 tg3_phy_gather_ump_data(tp, data);
1686
1687 tg3_wait_for_event_ack(tp);
1688
1689 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1690 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1691 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1692 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1693 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1694 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1695
4ba526ce 1696 tg3_generate_fw_event(tp);
95e2869a
MC
1697}
1698
8d5a89b3
MC
1699/* tp->lock is held. */
1700static void tg3_stop_fw(struct tg3 *tp)
1701{
1702 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1703 /* Wait for RX cpu to ACK the previous event. */
1704 tg3_wait_for_event_ack(tp);
1705
1706 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1707
1708 tg3_generate_fw_event(tp);
1709
1710 /* Wait for RX cpu to ACK this event. */
1711 tg3_wait_for_event_ack(tp);
1712 }
1713}
1714
fd6d3f0e
MC
1715/* tp->lock is held. */
1716static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1717{
1718 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1719 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1720
1721 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1722 switch (kind) {
1723 case RESET_KIND_INIT:
1724 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1725 DRV_STATE_START);
1726 break;
1727
1728 case RESET_KIND_SHUTDOWN:
1729 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1730 DRV_STATE_UNLOAD);
1731 break;
1732
1733 case RESET_KIND_SUSPEND:
1734 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1735 DRV_STATE_SUSPEND);
1736 break;
1737
1738 default:
1739 break;
1740 }
1741 }
1742
1743 if (kind == RESET_KIND_INIT ||
1744 kind == RESET_KIND_SUSPEND)
1745 tg3_ape_driver_state_change(tp, kind);
1746}
1747
1748/* tp->lock is held. */
1749static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1750{
1751 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1752 switch (kind) {
1753 case RESET_KIND_INIT:
1754 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1755 DRV_STATE_START_DONE);
1756 break;
1757
1758 case RESET_KIND_SHUTDOWN:
1759 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1760 DRV_STATE_UNLOAD_DONE);
1761 break;
1762
1763 default:
1764 break;
1765 }
1766 }
1767
1768 if (kind == RESET_KIND_SHUTDOWN)
1769 tg3_ape_driver_state_change(tp, kind);
1770}
1771
1772/* tp->lock is held. */
1773static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1774{
1775 if (tg3_flag(tp, ENABLE_ASF)) {
1776 switch (kind) {
1777 case RESET_KIND_INIT:
1778 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1779 DRV_STATE_START);
1780 break;
1781
1782 case RESET_KIND_SHUTDOWN:
1783 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1784 DRV_STATE_UNLOAD);
1785 break;
1786
1787 case RESET_KIND_SUSPEND:
1788 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1789 DRV_STATE_SUSPEND);
1790 break;
1791
1792 default:
1793 break;
1794 }
1795 }
1796}
1797
1798static int tg3_poll_fw(struct tg3 *tp)
1799{
1800 int i;
1801 u32 val;
1802
7e6c63f0
HM
1803 if (tg3_flag(tp, IS_SSB_CORE)) {
1804 /* We don't use firmware. */
1805 return 0;
1806 }
1807
4153577a 1808 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1809 /* Wait up to 20ms for init done. */
1810 for (i = 0; i < 200; i++) {
1811 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1812 return 0;
1813 udelay(100);
1814 }
1815 return -ENODEV;
1816 }
1817
1818 /* Wait for firmware initialization to complete. */
1819 for (i = 0; i < 100000; i++) {
1820 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1821 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1822 break;
1823 udelay(10);
1824 }
1825
1826 /* Chip might not be fitted with firmware. Some Sun onboard
1827 * parts are configured like that. So don't signal the timeout
1828 * of the above loop as an error, but do report the lack of
1829 * running firmware once.
1830 */
1831 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1832 tg3_flag_set(tp, NO_FWARE_REPORTED);
1833
1834 netdev_info(tp->dev, "No firmware running\n");
1835 }
1836
4153577a 1837 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1838 /* The 57765 A0 needs a little more
1839 * time to do some important work.
1840 */
1841 mdelay(10);
1842 }
1843
1844 return 0;
1845}
1846
95e2869a
MC
1847static void tg3_link_report(struct tg3 *tp)
1848{
1849 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1850 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1851 tg3_ump_link_report(tp);
1852 } else if (netif_msg_link(tp)) {
05dbe005
JP
1853 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1854 (tp->link_config.active_speed == SPEED_1000 ?
1855 1000 :
1856 (tp->link_config.active_speed == SPEED_100 ?
1857 100 : 10)),
1858 (tp->link_config.active_duplex == DUPLEX_FULL ?
1859 "full" : "half"));
1860
1861 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1862 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1863 "on" : "off",
1864 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1865 "on" : "off");
47007831
MC
1866
1867 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1868 netdev_info(tp->dev, "EEE is %s\n",
1869 tp->setlpicnt ? "enabled" : "disabled");
1870
95e2869a
MC
1871 tg3_ump_link_report(tp);
1872 }
84421b99
NS
1873
1874 tp->link_up = netif_carrier_ok(tp->dev);
95e2869a
MC
1875}
1876
95e2869a
MC
1877static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1878{
1879 u16 miireg;
1880
e18ce346 1881 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1882 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1883 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1884 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1885 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1886 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1887 else
1888 miireg = 0;
1889
1890 return miireg;
1891}
1892
95e2869a
MC
1893static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1894{
1895 u8 cap = 0;
1896
f3791cdf
MC
1897 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1898 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1899 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1900 if (lcladv & ADVERTISE_1000XPAUSE)
1901 cap = FLOW_CTRL_RX;
1902 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1903 cap = FLOW_CTRL_TX;
95e2869a
MC
1904 }
1905
1906 return cap;
1907}
1908
f51f3562 1909static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1910{
b02fd9e3 1911 u8 autoneg;
f51f3562 1912 u8 flowctrl = 0;
95e2869a
MC
1913 u32 old_rx_mode = tp->rx_mode;
1914 u32 old_tx_mode = tp->tx_mode;
1915
63c3a66f 1916 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1917 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1918 else
1919 autoneg = tp->link_config.autoneg;
1920
63c3a66f 1921 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1922 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1923 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1924 else
bc02ff95 1925 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1926 } else
1927 flowctrl = tp->link_config.flowctrl;
95e2869a 1928
f51f3562 1929 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1930
e18ce346 1931 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1932 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1933 else
1934 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1935
f51f3562 1936 if (old_rx_mode != tp->rx_mode)
95e2869a 1937 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1938
e18ce346 1939 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1940 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1941 else
1942 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1943
f51f3562 1944 if (old_tx_mode != tp->tx_mode)
95e2869a 1945 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1946}
1947
b02fd9e3
MC
1948static void tg3_adjust_link(struct net_device *dev)
1949{
1950 u8 oldflowctrl, linkmesg = 0;
1951 u32 mac_mode, lcl_adv, rmt_adv;
1952 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1953 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1954
24bb4fb6 1955 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1956
1957 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1958 MAC_MODE_HALF_DUPLEX);
1959
1960 oldflowctrl = tp->link_config.active_flowctrl;
1961
1962 if (phydev->link) {
1963 lcl_adv = 0;
1964 rmt_adv = 0;
1965
1966 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1967 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 1968 else if (phydev->speed == SPEED_1000 ||
4153577a 1969 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 1970 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1971 else
1972 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1973
1974 if (phydev->duplex == DUPLEX_HALF)
1975 mac_mode |= MAC_MODE_HALF_DUPLEX;
1976 else {
f88788f0 1977 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1978 tp->link_config.flowctrl);
1979
1980 if (phydev->pause)
1981 rmt_adv = LPA_PAUSE_CAP;
1982 if (phydev->asym_pause)
1983 rmt_adv |= LPA_PAUSE_ASYM;
1984 }
1985
1986 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1987 } else
1988 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1989
1990 if (mac_mode != tp->mac_mode) {
1991 tp->mac_mode = mac_mode;
1992 tw32_f(MAC_MODE, tp->mac_mode);
1993 udelay(40);
1994 }
1995
4153577a 1996 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
1997 if (phydev->speed == SPEED_10)
1998 tw32(MAC_MI_STAT,
1999 MAC_MI_STAT_10MBPS_MODE |
2000 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2001 else
2002 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2003 }
2004
b02fd9e3
MC
2005 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2006 tw32(MAC_TX_LENGTHS,
2007 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2008 (6 << TX_LENGTHS_IPG_SHIFT) |
2009 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2010 else
2011 tw32(MAC_TX_LENGTHS,
2012 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2013 (6 << TX_LENGTHS_IPG_SHIFT) |
2014 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2015
34655ad6 2016 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2017 phydev->speed != tp->link_config.active_speed ||
2018 phydev->duplex != tp->link_config.active_duplex ||
2019 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2020 linkmesg = 1;
b02fd9e3 2021
34655ad6 2022 tp->old_link = phydev->link;
b02fd9e3
MC
2023 tp->link_config.active_speed = phydev->speed;
2024 tp->link_config.active_duplex = phydev->duplex;
2025
24bb4fb6 2026 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2027
2028 if (linkmesg)
2029 tg3_link_report(tp);
2030}
2031
2032static int tg3_phy_init(struct tg3 *tp)
2033{
2034 struct phy_device *phydev;
2035
f07e9af3 2036 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2037 return 0;
2038
2039 /* Bring the PHY back to a known state. */
2040 tg3_bmcr_reset(tp);
2041
3f0e3ad7 2042 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2043
2044 /* Attach the MAC to the PHY. */
f9a8f83b
FF
2045 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2046 tg3_adjust_link, phydev->interface);
b02fd9e3 2047 if (IS_ERR(phydev)) {
ab96b241 2048 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2049 return PTR_ERR(phydev);
2050 }
2051
b02fd9e3 2052 /* Mask with MAC supported features. */
9c61d6bc
MC
2053 switch (phydev->interface) {
2054 case PHY_INTERFACE_MODE_GMII:
2055 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2056 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2057 phydev->supported &= (PHY_GBIT_FEATURES |
2058 SUPPORTED_Pause |
2059 SUPPORTED_Asym_Pause);
2060 break;
2061 }
2062 /* fallthru */
9c61d6bc
MC
2063 case PHY_INTERFACE_MODE_MII:
2064 phydev->supported &= (PHY_BASIC_FEATURES |
2065 SUPPORTED_Pause |
2066 SUPPORTED_Asym_Pause);
2067 break;
2068 default:
3f0e3ad7 2069 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
2070 return -EINVAL;
2071 }
2072
f07e9af3 2073 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2074
2075 phydev->advertising = phydev->supported;
2076
b02fd9e3
MC
2077 return 0;
2078}
2079
2080static void tg3_phy_start(struct tg3 *tp)
2081{
2082 struct phy_device *phydev;
2083
f07e9af3 2084 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2085 return;
2086
3f0e3ad7 2087 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2088
80096068
MC
2089 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2090 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2091 phydev->speed = tp->link_config.speed;
2092 phydev->duplex = tp->link_config.duplex;
2093 phydev->autoneg = tp->link_config.autoneg;
2094 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2095 }
2096
2097 phy_start(phydev);
2098
2099 phy_start_aneg(phydev);
2100}
2101
2102static void tg3_phy_stop(struct tg3 *tp)
2103{
f07e9af3 2104 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2105 return;
2106
3f0e3ad7 2107 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
2108}
2109
2110static void tg3_phy_fini(struct tg3 *tp)
2111{
f07e9af3 2112 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 2113 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 2114 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2115 }
2116}
2117
941ec90f
MC
2118static int tg3_phy_set_extloopbk(struct tg3 *tp)
2119{
2120 int err;
2121 u32 val;
2122
2123 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2124 return 0;
2125
2126 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2127 /* Cannot do read-modify-write on 5401 */
2128 err = tg3_phy_auxctl_write(tp,
2129 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2130 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2131 0x4c20);
2132 goto done;
2133 }
2134
2135 err = tg3_phy_auxctl_read(tp,
2136 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2137 if (err)
2138 return err;
2139
2140 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2141 err = tg3_phy_auxctl_write(tp,
2142 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2143
2144done:
2145 return err;
2146}
2147
7f97a4bd
MC
2148static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2149{
2150 u32 phytest;
2151
2152 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2153 u32 phy;
2154
2155 tg3_writephy(tp, MII_TG3_FET_TEST,
2156 phytest | MII_TG3_FET_SHADOW_EN);
2157 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2158 if (enable)
2159 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2160 else
2161 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2162 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2163 }
2164 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2165 }
2166}
2167
6833c043
MC
2168static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2169{
2170 u32 reg;
2171
63c3a66f
JP
2172 if (!tg3_flag(tp, 5705_PLUS) ||
2173 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2174 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2175 return;
2176
f07e9af3 2177 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2178 tg3_phy_fet_toggle_apd(tp, enable);
2179 return;
2180 }
2181
6833c043
MC
2182 reg = MII_TG3_MISC_SHDW_WREN |
2183 MII_TG3_MISC_SHDW_SCR5_SEL |
2184 MII_TG3_MISC_SHDW_SCR5_LPED |
2185 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2186 MII_TG3_MISC_SHDW_SCR5_SDTL |
2187 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2188 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2189 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2190
2191 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2192
2193
2194 reg = MII_TG3_MISC_SHDW_WREN |
2195 MII_TG3_MISC_SHDW_APD_SEL |
2196 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2197 if (enable)
2198 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2199
2200 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2201}
2202
9ef8ca99
MC
2203static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2204{
2205 u32 phy;
2206
63c3a66f 2207 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2208 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2209 return;
2210
f07e9af3 2211 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2212 u32 ephy;
2213
535ef6e1
MC
2214 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2215 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2216
2217 tg3_writephy(tp, MII_TG3_FET_TEST,
2218 ephy | MII_TG3_FET_SHADOW_EN);
2219 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2220 if (enable)
535ef6e1 2221 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2222 else
535ef6e1
MC
2223 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2224 tg3_writephy(tp, reg, phy);
9ef8ca99 2225 }
535ef6e1 2226 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2227 }
2228 } else {
15ee95c3
MC
2229 int ret;
2230
2231 ret = tg3_phy_auxctl_read(tp,
2232 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2233 if (!ret) {
9ef8ca99
MC
2234 if (enable)
2235 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2236 else
2237 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2238 tg3_phy_auxctl_write(tp,
2239 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2240 }
2241 }
2242}
2243
1da177e4
LT
2244static void tg3_phy_set_wirespeed(struct tg3 *tp)
2245{
15ee95c3 2246 int ret;
1da177e4
LT
2247 u32 val;
2248
f07e9af3 2249 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2250 return;
2251
15ee95c3
MC
2252 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2253 if (!ret)
b4bd2929
MC
2254 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2255 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2256}
2257
b2a5c19c
MC
2258static void tg3_phy_apply_otp(struct tg3 *tp)
2259{
2260 u32 otp, phy;
2261
2262 if (!tp->phy_otp)
2263 return;
2264
2265 otp = tp->phy_otp;
2266
daf3ec68 2267 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2268 return;
b2a5c19c
MC
2269
2270 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2271 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2272 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2273
2274 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2275 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2276 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2277
2278 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2279 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2280 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2281
2282 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2283 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2284
2285 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2286 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2287
2288 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2289 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2290 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2291
daf3ec68 2292 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2293}
2294
52b02d04
MC
2295static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2296{
2297 u32 val;
2298
2299 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2300 return;
2301
2302 tp->setlpicnt = 0;
2303
2304 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2305 current_link_up == 1 &&
a6b68dab
MC
2306 tp->link_config.active_duplex == DUPLEX_FULL &&
2307 (tp->link_config.active_speed == SPEED_100 ||
2308 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2309 u32 eeectl;
2310
2311 if (tp->link_config.active_speed == SPEED_1000)
2312 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2313 else
2314 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2315
2316 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2317
3110f5f5
MC
2318 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2319 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2320
b0c5943f
MC
2321 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2322 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2323 tp->setlpicnt = 2;
2324 }
2325
2326 if (!tp->setlpicnt) {
b715ce94 2327 if (current_link_up == 1 &&
daf3ec68 2328 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2329 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2330 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2331 }
2332
52b02d04
MC
2333 val = tr32(TG3_CPMU_EEE_MODE);
2334 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2335 }
2336}
2337
b0c5943f
MC
2338static void tg3_phy_eee_enable(struct tg3 *tp)
2339{
2340 u32 val;
2341
2342 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2343 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2344 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2345 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2346 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2347 val = MII_TG3_DSP_TAP26_ALNOKO |
2348 MII_TG3_DSP_TAP26_RMRXSTO;
2349 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2350 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2351 }
2352
2353 val = tr32(TG3_CPMU_EEE_MODE);
2354 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2355}
2356
1da177e4
LT
2357static int tg3_wait_macro_done(struct tg3 *tp)
2358{
2359 int limit = 100;
2360
2361 while (limit--) {
2362 u32 tmp32;
2363
f08aa1a8 2364 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2365 if ((tmp32 & 0x1000) == 0)
2366 break;
2367 }
2368 }
d4675b52 2369 if (limit < 0)
1da177e4
LT
2370 return -EBUSY;
2371
2372 return 0;
2373}
2374
2375static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2376{
2377 static const u32 test_pat[4][6] = {
2378 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2379 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2380 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2381 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2382 };
2383 int chan;
2384
2385 for (chan = 0; chan < 4; chan++) {
2386 int i;
2387
2388 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2389 (chan * 0x2000) | 0x0200);
f08aa1a8 2390 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2391
2392 for (i = 0; i < 6; i++)
2393 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2394 test_pat[chan][i]);
2395
f08aa1a8 2396 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2397 if (tg3_wait_macro_done(tp)) {
2398 *resetp = 1;
2399 return -EBUSY;
2400 }
2401
2402 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2403 (chan * 0x2000) | 0x0200);
f08aa1a8 2404 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2405 if (tg3_wait_macro_done(tp)) {
2406 *resetp = 1;
2407 return -EBUSY;
2408 }
2409
f08aa1a8 2410 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2411 if (tg3_wait_macro_done(tp)) {
2412 *resetp = 1;
2413 return -EBUSY;
2414 }
2415
2416 for (i = 0; i < 6; i += 2) {
2417 u32 low, high;
2418
2419 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2420 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2421 tg3_wait_macro_done(tp)) {
2422 *resetp = 1;
2423 return -EBUSY;
2424 }
2425 low &= 0x7fff;
2426 high &= 0x000f;
2427 if (low != test_pat[chan][i] ||
2428 high != test_pat[chan][i+1]) {
2429 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2430 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2431 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2432
2433 return -EBUSY;
2434 }
2435 }
2436 }
2437
2438 return 0;
2439}
2440
2441static int tg3_phy_reset_chanpat(struct tg3 *tp)
2442{
2443 int chan;
2444
2445 for (chan = 0; chan < 4; chan++) {
2446 int i;
2447
2448 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2449 (chan * 0x2000) | 0x0200);
f08aa1a8 2450 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2451 for (i = 0; i < 6; i++)
2452 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2453 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2454 if (tg3_wait_macro_done(tp))
2455 return -EBUSY;
2456 }
2457
2458 return 0;
2459}
2460
2461static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2462{
2463 u32 reg32, phy9_orig;
2464 int retries, do_phy_reset, err;
2465
2466 retries = 10;
2467 do_phy_reset = 1;
2468 do {
2469 if (do_phy_reset) {
2470 err = tg3_bmcr_reset(tp);
2471 if (err)
2472 return err;
2473 do_phy_reset = 0;
2474 }
2475
2476 /* Disable transmitter and interrupt. */
2477 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2478 continue;
2479
2480 reg32 |= 0x3000;
2481 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2482
2483 /* Set full-duplex, 1000 mbps. */
2484 tg3_writephy(tp, MII_BMCR,
221c5637 2485 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2486
2487 /* Set to master mode. */
221c5637 2488 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2489 continue;
2490
221c5637
MC
2491 tg3_writephy(tp, MII_CTRL1000,
2492 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2493
daf3ec68 2494 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2495 if (err)
2496 return err;
1da177e4
LT
2497
2498 /* Block the PHY control access. */
6ee7c0a0 2499 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2500
2501 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2502 if (!err)
2503 break;
2504 } while (--retries);
2505
2506 err = tg3_phy_reset_chanpat(tp);
2507 if (err)
2508 return err;
2509
6ee7c0a0 2510 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2511
2512 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2513 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2514
daf3ec68 2515 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2516
221c5637 2517 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2518
2519 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2520 reg32 &= ~0x3000;
2521 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2522 } else if (!err)
2523 err = -EBUSY;
2524
2525 return err;
2526}
2527
f4a46d1f
NNS
2528static void tg3_carrier_off(struct tg3 *tp)
2529{
2530 netif_carrier_off(tp->dev);
2531 tp->link_up = false;
2532}
2533
1da177e4
LT
2534/* This will reset the tigon3 PHY if there is no valid
2535 * link unless the FORCE argument is non-zero.
2536 */
2537static int tg3_phy_reset(struct tg3 *tp)
2538{
f833c4c1 2539 u32 val, cpmuctrl;
1da177e4
LT
2540 int err;
2541
4153577a 2542 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2543 val = tr32(GRC_MISC_CFG);
2544 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2545 udelay(40);
2546 }
f833c4c1
MC
2547 err = tg3_readphy(tp, MII_BMSR, &val);
2548 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2549 if (err != 0)
2550 return -EBUSY;
2551
f4a46d1f 2552 if (netif_running(tp->dev) && tp->link_up) {
84421b99 2553 netif_carrier_off(tp->dev);
c8e1e82b
MC
2554 tg3_link_report(tp);
2555 }
2556
4153577a
JP
2557 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2558 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2559 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2560 err = tg3_phy_reset_5703_4_5(tp);
2561 if (err)
2562 return err;
2563 goto out;
2564 }
2565
b2a5c19c 2566 cpmuctrl = 0;
4153577a
JP
2567 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2568 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2569 cpmuctrl = tr32(TG3_CPMU_CTRL);
2570 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2571 tw32(TG3_CPMU_CTRL,
2572 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2573 }
2574
1da177e4
LT
2575 err = tg3_bmcr_reset(tp);
2576 if (err)
2577 return err;
2578
b2a5c19c 2579 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2580 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2581 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2582
2583 tw32(TG3_CPMU_CTRL, cpmuctrl);
2584 }
2585
4153577a
JP
2586 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2587 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2588 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2589 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2590 CPMU_LSPD_1000MB_MACCLK_12_5) {
2591 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2592 udelay(40);
2593 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2594 }
2595 }
2596
63c3a66f 2597 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2598 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2599 return 0;
2600
b2a5c19c
MC
2601 tg3_phy_apply_otp(tp);
2602
f07e9af3 2603 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2604 tg3_phy_toggle_apd(tp, true);
2605 else
2606 tg3_phy_toggle_apd(tp, false);
2607
1da177e4 2608out:
1d36ba45 2609 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2610 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2611 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2612 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2613 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2614 }
1d36ba45 2615
f07e9af3 2616 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2617 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2618 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2619 }
1d36ba45 2620
f07e9af3 2621 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2622 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2623 tg3_phydsp_write(tp, 0x000a, 0x310b);
2624 tg3_phydsp_write(tp, 0x201f, 0x9506);
2625 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2626 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2627 }
f07e9af3 2628 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2629 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2630 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2631 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2632 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2633 tg3_writephy(tp, MII_TG3_TEST1,
2634 MII_TG3_TEST1_TRIM_EN | 0x4);
2635 } else
2636 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2637
daf3ec68 2638 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2639 }
c424cb24 2640 }
1d36ba45 2641
1da177e4
LT
2642 /* Set Extended packet length bit (bit 14) on all chips that */
2643 /* support jumbo frames */
79eb6904 2644 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2645 /* Cannot do read-modify-write on 5401 */
b4bd2929 2646 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2647 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2648 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2649 err = tg3_phy_auxctl_read(tp,
2650 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2651 if (!err)
b4bd2929
MC
2652 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2653 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2654 }
2655
2656 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2657 * jumbo frames transmission.
2658 */
63c3a66f 2659 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2660 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2661 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2662 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2663 }
2664
4153577a 2665 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2666 /* adjust output voltage */
535ef6e1 2667 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2668 }
2669
4153577a 2670 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2671 tg3_phydsp_write(tp, 0xffb, 0x4000);
2672
9ef8ca99 2673 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2674 tg3_phy_set_wirespeed(tp);
2675 return 0;
2676}
2677
3a1e19d3
MC
2678#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2679#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2680#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2681 TG3_GPIO_MSG_NEED_VAUX)
2682#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2683 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2684 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2685 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2686 (TG3_GPIO_MSG_DRVR_PRES << 12))
2687
2688#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2689 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2690 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2691 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2692 (TG3_GPIO_MSG_NEED_VAUX << 12))
2693
2694static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2695{
2696 u32 status, shift;
2697
4153577a
JP
2698 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2699 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2700 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2701 else
2702 status = tr32(TG3_CPMU_DRV_STATUS);
2703
2704 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2705 status &= ~(TG3_GPIO_MSG_MASK << shift);
2706 status |= (newstat << shift);
2707
4153577a
JP
2708 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2709 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2710 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2711 else
2712 tw32(TG3_CPMU_DRV_STATUS, status);
2713
2714 return status >> TG3_APE_GPIO_MSG_SHIFT;
2715}
2716
520b2756
MC
2717static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2718{
2719 if (!tg3_flag(tp, IS_NIC))
2720 return 0;
2721
4153577a
JP
2722 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2723 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2724 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2725 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2726 return -EIO;
520b2756 2727
3a1e19d3
MC
2728 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2729
2730 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2731 TG3_GRC_LCLCTL_PWRSW_DELAY);
2732
2733 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2734 } else {
2735 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2736 TG3_GRC_LCLCTL_PWRSW_DELAY);
2737 }
6f5c8f83 2738
520b2756
MC
2739 return 0;
2740}
2741
2742static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2743{
2744 u32 grc_local_ctrl;
2745
2746 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2747 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2748 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2749 return;
2750
2751 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2752
2753 tw32_wait_f(GRC_LOCAL_CTRL,
2754 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2755 TG3_GRC_LCLCTL_PWRSW_DELAY);
2756
2757 tw32_wait_f(GRC_LOCAL_CTRL,
2758 grc_local_ctrl,
2759 TG3_GRC_LCLCTL_PWRSW_DELAY);
2760
2761 tw32_wait_f(GRC_LOCAL_CTRL,
2762 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2763 TG3_GRC_LCLCTL_PWRSW_DELAY);
2764}
2765
2766static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2767{
2768 if (!tg3_flag(tp, IS_NIC))
2769 return;
2770
4153577a
JP
2771 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2772 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2773 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2774 (GRC_LCLCTRL_GPIO_OE0 |
2775 GRC_LCLCTRL_GPIO_OE1 |
2776 GRC_LCLCTRL_GPIO_OE2 |
2777 GRC_LCLCTRL_GPIO_OUTPUT0 |
2778 GRC_LCLCTRL_GPIO_OUTPUT1),
2779 TG3_GRC_LCLCTL_PWRSW_DELAY);
2780 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2781 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2782 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2783 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2784 GRC_LCLCTRL_GPIO_OE1 |
2785 GRC_LCLCTRL_GPIO_OE2 |
2786 GRC_LCLCTRL_GPIO_OUTPUT0 |
2787 GRC_LCLCTRL_GPIO_OUTPUT1 |
2788 tp->grc_local_ctrl;
2789 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2790 TG3_GRC_LCLCTL_PWRSW_DELAY);
2791
2792 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2793 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2794 TG3_GRC_LCLCTL_PWRSW_DELAY);
2795
2796 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2797 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2798 TG3_GRC_LCLCTL_PWRSW_DELAY);
2799 } else {
2800 u32 no_gpio2;
2801 u32 grc_local_ctrl = 0;
2802
2803 /* Workaround to prevent overdrawing Amps. */
4153577a 2804 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2805 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2806 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2807 grc_local_ctrl,
2808 TG3_GRC_LCLCTL_PWRSW_DELAY);
2809 }
2810
2811 /* On 5753 and variants, GPIO2 cannot be used. */
2812 no_gpio2 = tp->nic_sram_data_cfg &
2813 NIC_SRAM_DATA_CFG_NO_GPIO2;
2814
2815 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2816 GRC_LCLCTRL_GPIO_OE1 |
2817 GRC_LCLCTRL_GPIO_OE2 |
2818 GRC_LCLCTRL_GPIO_OUTPUT1 |
2819 GRC_LCLCTRL_GPIO_OUTPUT2;
2820 if (no_gpio2) {
2821 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2822 GRC_LCLCTRL_GPIO_OUTPUT2);
2823 }
2824 tw32_wait_f(GRC_LOCAL_CTRL,
2825 tp->grc_local_ctrl | grc_local_ctrl,
2826 TG3_GRC_LCLCTL_PWRSW_DELAY);
2827
2828 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2829
2830 tw32_wait_f(GRC_LOCAL_CTRL,
2831 tp->grc_local_ctrl | grc_local_ctrl,
2832 TG3_GRC_LCLCTL_PWRSW_DELAY);
2833
2834 if (!no_gpio2) {
2835 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2836 tw32_wait_f(GRC_LOCAL_CTRL,
2837 tp->grc_local_ctrl | grc_local_ctrl,
2838 TG3_GRC_LCLCTL_PWRSW_DELAY);
2839 }
2840 }
3a1e19d3
MC
2841}
2842
cd0d7228 2843static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2844{
2845 u32 msg = 0;
2846
2847 /* Serialize power state transitions */
2848 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2849 return;
2850
cd0d7228 2851 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2852 msg = TG3_GPIO_MSG_NEED_VAUX;
2853
2854 msg = tg3_set_function_status(tp, msg);
2855
2856 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2857 goto done;
6f5c8f83 2858
3a1e19d3
MC
2859 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2860 tg3_pwrsrc_switch_to_vaux(tp);
2861 else
2862 tg3_pwrsrc_die_with_vmain(tp);
2863
2864done:
6f5c8f83 2865 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2866}
2867
cd0d7228 2868static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2869{
683644b7 2870 bool need_vaux = false;
1da177e4 2871
334355aa 2872 /* The GPIOs do something completely different on 57765. */
55086ad9 2873 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2874 return;
2875
4153577a
JP
2876 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2877 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2878 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2879 tg3_frob_aux_power_5717(tp, include_wol ?
2880 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2881 return;
2882 }
2883
2884 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2885 struct net_device *dev_peer;
2886
2887 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2888
bc1c7567 2889 /* remove_one() may have been run on the peer. */
683644b7
MC
2890 if (dev_peer) {
2891 struct tg3 *tp_peer = netdev_priv(dev_peer);
2892
63c3a66f 2893 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2894 return;
2895
cd0d7228 2896 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2897 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2898 need_vaux = true;
2899 }
1da177e4
LT
2900 }
2901
cd0d7228
MC
2902 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2903 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2904 need_vaux = true;
2905
520b2756
MC
2906 if (need_vaux)
2907 tg3_pwrsrc_switch_to_vaux(tp);
2908 else
2909 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2910}
2911
e8f3f6ca
MC
2912static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2913{
2914 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2915 return 1;
79eb6904 2916 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2917 if (speed != SPEED_10)
2918 return 1;
2919 } else if (speed == SPEED_10)
2920 return 1;
2921
2922 return 0;
2923}
2924
0a459aac 2925static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2926{
ce057f01
MC
2927 u32 val;
2928
f07e9af3 2929 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 2930 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
2931 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2932 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2933
2934 sg_dig_ctrl |=
2935 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2936 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2937 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2938 }
3f7045c1 2939 return;
5129724a 2940 }
3f7045c1 2941
4153577a 2942 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2943 tg3_bmcr_reset(tp);
2944 val = tr32(GRC_MISC_CFG);
2945 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2946 udelay(40);
2947 return;
f07e9af3 2948 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2949 u32 phytest;
2950 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2951 u32 phy;
2952
2953 tg3_writephy(tp, MII_ADVERTISE, 0);
2954 tg3_writephy(tp, MII_BMCR,
2955 BMCR_ANENABLE | BMCR_ANRESTART);
2956
2957 tg3_writephy(tp, MII_TG3_FET_TEST,
2958 phytest | MII_TG3_FET_SHADOW_EN);
2959 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2960 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2961 tg3_writephy(tp,
2962 MII_TG3_FET_SHDW_AUXMODE4,
2963 phy);
2964 }
2965 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2966 }
2967 return;
0a459aac 2968 } else if (do_low_power) {
715116a1
MC
2969 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2970 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2971
b4bd2929
MC
2972 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2973 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2974 MII_TG3_AUXCTL_PCTL_VREG_11V;
2975 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2976 }
3f7045c1 2977
15c3b696
MC
2978 /* The PHY should not be powered down on some chips because
2979 * of bugs.
2980 */
4153577a
JP
2981 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2982 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2983 (tg3_asic_rev(tp) == ASIC_REV_5780 &&
085f1afc 2984 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
4153577a 2985 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
085f1afc 2986 !tp->pci_fn))
15c3b696 2987 return;
ce057f01 2988
4153577a
JP
2989 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2990 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2991 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2992 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2993 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2994 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2995 }
2996
15c3b696
MC
2997 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2998}
2999
ffbcfed4
MC
3000/* tp->lock is held. */
3001static int tg3_nvram_lock(struct tg3 *tp)
3002{
63c3a66f 3003 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3004 int i;
3005
3006 if (tp->nvram_lock_cnt == 0) {
3007 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3008 for (i = 0; i < 8000; i++) {
3009 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3010 break;
3011 udelay(20);
3012 }
3013 if (i == 8000) {
3014 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3015 return -ENODEV;
3016 }
3017 }
3018 tp->nvram_lock_cnt++;
3019 }
3020 return 0;
3021}
3022
3023/* tp->lock is held. */
3024static void tg3_nvram_unlock(struct tg3 *tp)
3025{
63c3a66f 3026 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3027 if (tp->nvram_lock_cnt > 0)
3028 tp->nvram_lock_cnt--;
3029 if (tp->nvram_lock_cnt == 0)
3030 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3031 }
3032}
3033
3034/* tp->lock is held. */
3035static void tg3_enable_nvram_access(struct tg3 *tp)
3036{
63c3a66f 3037 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3038 u32 nvaccess = tr32(NVRAM_ACCESS);
3039
3040 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3041 }
3042}
3043
3044/* tp->lock is held. */
3045static void tg3_disable_nvram_access(struct tg3 *tp)
3046{
63c3a66f 3047 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3048 u32 nvaccess = tr32(NVRAM_ACCESS);
3049
3050 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3051 }
3052}
3053
3054static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3055 u32 offset, u32 *val)
3056{
3057 u32 tmp;
3058 int i;
3059
3060 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3061 return -EINVAL;
3062
3063 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3064 EEPROM_ADDR_DEVID_MASK |
3065 EEPROM_ADDR_READ);
3066 tw32(GRC_EEPROM_ADDR,
3067 tmp |
3068 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3069 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3070 EEPROM_ADDR_ADDR_MASK) |
3071 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3072
3073 for (i = 0; i < 1000; i++) {
3074 tmp = tr32(GRC_EEPROM_ADDR);
3075
3076 if (tmp & EEPROM_ADDR_COMPLETE)
3077 break;
3078 msleep(1);
3079 }
3080 if (!(tmp & EEPROM_ADDR_COMPLETE))
3081 return -EBUSY;
3082
62cedd11
MC
3083 tmp = tr32(GRC_EEPROM_DATA);
3084
3085 /*
3086 * The data will always be opposite the native endian
3087 * format. Perform a blind byteswap to compensate.
3088 */
3089 *val = swab32(tmp);
3090
ffbcfed4
MC
3091 return 0;
3092}
3093
3094#define NVRAM_CMD_TIMEOUT 10000
3095
3096static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3097{
3098 int i;
3099
3100 tw32(NVRAM_CMD, nvram_cmd);
3101 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3102 udelay(10);
3103 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3104 udelay(10);
3105 break;
3106 }
3107 }
3108
3109 if (i == NVRAM_CMD_TIMEOUT)
3110 return -EBUSY;
3111
3112 return 0;
3113}
3114
3115static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3116{
63c3a66f
JP
3117 if (tg3_flag(tp, NVRAM) &&
3118 tg3_flag(tp, NVRAM_BUFFERED) &&
3119 tg3_flag(tp, FLASH) &&
3120 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3121 (tp->nvram_jedecnum == JEDEC_ATMEL))
3122
3123 addr = ((addr / tp->nvram_pagesize) <<
3124 ATMEL_AT45DB0X1B_PAGE_POS) +
3125 (addr % tp->nvram_pagesize);
3126
3127 return addr;
3128}
3129
3130static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3131{
63c3a66f
JP
3132 if (tg3_flag(tp, NVRAM) &&
3133 tg3_flag(tp, NVRAM_BUFFERED) &&
3134 tg3_flag(tp, FLASH) &&
3135 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3136 (tp->nvram_jedecnum == JEDEC_ATMEL))
3137
3138 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3139 tp->nvram_pagesize) +
3140 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3141
3142 return addr;
3143}
3144
e4f34110
MC
3145/* NOTE: Data read in from NVRAM is byteswapped according to
3146 * the byteswapping settings for all other register accesses.
3147 * tg3 devices are BE devices, so on a BE machine, the data
3148 * returned will be exactly as it is seen in NVRAM. On a LE
3149 * machine, the 32-bit value will be byteswapped.
3150 */
ffbcfed4
MC
3151static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3152{
3153 int ret;
3154
63c3a66f 3155 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3156 return tg3_nvram_read_using_eeprom(tp, offset, val);
3157
3158 offset = tg3_nvram_phys_addr(tp, offset);
3159
3160 if (offset > NVRAM_ADDR_MSK)
3161 return -EINVAL;
3162
3163 ret = tg3_nvram_lock(tp);
3164 if (ret)
3165 return ret;
3166
3167 tg3_enable_nvram_access(tp);
3168
3169 tw32(NVRAM_ADDR, offset);
3170 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3171 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3172
3173 if (ret == 0)
e4f34110 3174 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3175
3176 tg3_disable_nvram_access(tp);
3177
3178 tg3_nvram_unlock(tp);
3179
3180 return ret;
3181}
3182
a9dc529d
MC
3183/* Ensures NVRAM data is in bytestream format. */
3184static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3185{
3186 u32 v;
a9dc529d 3187 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3188 if (!res)
a9dc529d 3189 *val = cpu_to_be32(v);
ffbcfed4
MC
3190 return res;
3191}
3192
dbe9b92a
MC
3193static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3194 u32 offset, u32 len, u8 *buf)
3195{
3196 int i, j, rc = 0;
3197 u32 val;
3198
3199 for (i = 0; i < len; i += 4) {
3200 u32 addr;
3201 __be32 data;
3202
3203 addr = offset + i;
3204
3205 memcpy(&data, buf + i, 4);
3206
3207 /*
3208 * The SEEPROM interface expects the data to always be opposite
3209 * the native endian format. We accomplish this by reversing
3210 * all the operations that would have been performed on the
3211 * data from a call to tg3_nvram_read_be32().
3212 */
3213 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3214
3215 val = tr32(GRC_EEPROM_ADDR);
3216 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3217
3218 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3219 EEPROM_ADDR_READ);
3220 tw32(GRC_EEPROM_ADDR, val |
3221 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3222 (addr & EEPROM_ADDR_ADDR_MASK) |
3223 EEPROM_ADDR_START |
3224 EEPROM_ADDR_WRITE);
3225
3226 for (j = 0; j < 1000; j++) {
3227 val = tr32(GRC_EEPROM_ADDR);
3228
3229 if (val & EEPROM_ADDR_COMPLETE)
3230 break;
3231 msleep(1);
3232 }
3233 if (!(val & EEPROM_ADDR_COMPLETE)) {
3234 rc = -EBUSY;
3235 break;
3236 }
3237 }
3238
3239 return rc;
3240}
3241
3242/* offset and length are dword aligned */
3243static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3244 u8 *buf)
3245{
3246 int ret = 0;
3247 u32 pagesize = tp->nvram_pagesize;
3248 u32 pagemask = pagesize - 1;
3249 u32 nvram_cmd;
3250 u8 *tmp;
3251
3252 tmp = kmalloc(pagesize, GFP_KERNEL);
3253 if (tmp == NULL)
3254 return -ENOMEM;
3255
3256 while (len) {
3257 int j;
3258 u32 phy_addr, page_off, size;
3259
3260 phy_addr = offset & ~pagemask;
3261
3262 for (j = 0; j < pagesize; j += 4) {
3263 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3264 (__be32 *) (tmp + j));
3265 if (ret)
3266 break;
3267 }
3268 if (ret)
3269 break;
3270
3271 page_off = offset & pagemask;
3272 size = pagesize;
3273 if (len < size)
3274 size = len;
3275
3276 len -= size;
3277
3278 memcpy(tmp + page_off, buf, size);
3279
3280 offset = offset + (pagesize - page_off);
3281
3282 tg3_enable_nvram_access(tp);
3283
3284 /*
3285 * Before we can erase the flash page, we need
3286 * to issue a special "write enable" command.
3287 */
3288 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3289
3290 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3291 break;
3292
3293 /* Erase the target page */
3294 tw32(NVRAM_ADDR, phy_addr);
3295
3296 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3297 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3298
3299 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3300 break;
3301
3302 /* Issue another write enable to start the write. */
3303 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3304
3305 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3306 break;
3307
3308 for (j = 0; j < pagesize; j += 4) {
3309 __be32 data;
3310
3311 data = *((__be32 *) (tmp + j));
3312
3313 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3314
3315 tw32(NVRAM_ADDR, phy_addr + j);
3316
3317 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3318 NVRAM_CMD_WR;
3319
3320 if (j == 0)
3321 nvram_cmd |= NVRAM_CMD_FIRST;
3322 else if (j == (pagesize - 4))
3323 nvram_cmd |= NVRAM_CMD_LAST;
3324
3325 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3326 if (ret)
3327 break;
3328 }
3329 if (ret)
3330 break;
3331 }
3332
3333 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3334 tg3_nvram_exec_cmd(tp, nvram_cmd);
3335
3336 kfree(tmp);
3337
3338 return ret;
3339}
3340
3341/* offset and length are dword aligned */
3342static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3343 u8 *buf)
3344{
3345 int i, ret = 0;
3346
3347 for (i = 0; i < len; i += 4, offset += 4) {
3348 u32 page_off, phy_addr, nvram_cmd;
3349 __be32 data;
3350
3351 memcpy(&data, buf + i, 4);
3352 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3353
3354 page_off = offset % tp->nvram_pagesize;
3355
3356 phy_addr = tg3_nvram_phys_addr(tp, offset);
3357
dbe9b92a
MC
3358 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3359
3360 if (page_off == 0 || i == 0)
3361 nvram_cmd |= NVRAM_CMD_FIRST;
3362 if (page_off == (tp->nvram_pagesize - 4))
3363 nvram_cmd |= NVRAM_CMD_LAST;
3364
3365 if (i == (len - 4))
3366 nvram_cmd |= NVRAM_CMD_LAST;
3367
42278224
MC
3368 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3369 !tg3_flag(tp, FLASH) ||
3370 !tg3_flag(tp, 57765_PLUS))
3371 tw32(NVRAM_ADDR, phy_addr);
3372
4153577a 3373 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3374 !tg3_flag(tp, 5755_PLUS) &&
3375 (tp->nvram_jedecnum == JEDEC_ST) &&
3376 (nvram_cmd & NVRAM_CMD_FIRST)) {
3377 u32 cmd;
3378
3379 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3380 ret = tg3_nvram_exec_cmd(tp, cmd);
3381 if (ret)
3382 break;
3383 }
3384 if (!tg3_flag(tp, FLASH)) {
3385 /* We always do complete word writes to eeprom. */
3386 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3387 }
3388
3389 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3390 if (ret)
3391 break;
3392 }
3393 return ret;
3394}
3395
3396/* offset and length are dword aligned */
3397static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3398{
3399 int ret;
3400
3401 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3402 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3403 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3404 udelay(40);
3405 }
3406
3407 if (!tg3_flag(tp, NVRAM)) {
3408 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3409 } else {
3410 u32 grc_mode;
3411
3412 ret = tg3_nvram_lock(tp);
3413 if (ret)
3414 return ret;
3415
3416 tg3_enable_nvram_access(tp);
3417 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3418 tw32(NVRAM_WRITE1, 0x406);
3419
3420 grc_mode = tr32(GRC_MODE);
3421 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3422
3423 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3424 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3425 buf);
3426 } else {
3427 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3428 buf);
3429 }
3430
3431 grc_mode = tr32(GRC_MODE);
3432 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3433
3434 tg3_disable_nvram_access(tp);
3435 tg3_nvram_unlock(tp);
3436 }
3437
3438 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3439 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3440 udelay(40);
3441 }
3442
3443 return ret;
3444}
3445
997b4f13
MC
3446#define RX_CPU_SCRATCH_BASE 0x30000
3447#define RX_CPU_SCRATCH_SIZE 0x04000
3448#define TX_CPU_SCRATCH_BASE 0x34000
3449#define TX_CPU_SCRATCH_SIZE 0x04000
3450
3451/* tp->lock is held. */
837c45bb 3452static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
997b4f13
MC
3453{
3454 int i;
837c45bb 3455 const int iters = 10000;
997b4f13 3456
837c45bb
NS
3457 for (i = 0; i < iters; i++) {
3458 tw32(cpu_base + CPU_STATE, 0xffffffff);
3459 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3460 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3461 break;
3462 }
3463
3464 return (i == iters) ? -EBUSY : 0;
3465}
3466
3467/* tp->lock is held. */
3468static int tg3_rxcpu_pause(struct tg3 *tp)
3469{
3470 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3471
3472 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3473 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3474 udelay(10);
3475
3476 return rc;
3477}
3478
3479/* tp->lock is held. */
3480static int tg3_txcpu_pause(struct tg3 *tp)
3481{
3482 return tg3_pause_cpu(tp, TX_CPU_BASE);
3483}
3484
3485/* tp->lock is held. */
3486static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3487{
3488 tw32(cpu_base + CPU_STATE, 0xffffffff);
3489 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3490}
3491
3492/* tp->lock is held. */
3493static void tg3_rxcpu_resume(struct tg3 *tp)
3494{
3495 tg3_resume_cpu(tp, RX_CPU_BASE);
3496}
3497
3498/* tp->lock is held. */
3499static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3500{
3501 int rc;
3502
3503 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
997b4f13 3504
4153577a 3505 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3506 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3507
3508 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3509 return 0;
3510 }
837c45bb
NS
3511 if (cpu_base == RX_CPU_BASE) {
3512 rc = tg3_rxcpu_pause(tp);
997b4f13 3513 } else {
7e6c63f0
HM
3514 /*
3515 * There is only an Rx CPU for the 5750 derivative in the
3516 * BCM4785.
3517 */
3518 if (tg3_flag(tp, IS_SSB_CORE))
3519 return 0;
3520
837c45bb 3521 rc = tg3_txcpu_pause(tp);
997b4f13
MC
3522 }
3523
837c45bb 3524 if (rc) {
997b4f13 3525 netdev_err(tp->dev, "%s timed out, %s CPU\n",
837c45bb 3526 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
997b4f13
MC
3527 return -ENODEV;
3528 }
3529
3530 /* Clear firmware's nvram arbitration. */
3531 if (tg3_flag(tp, NVRAM))
3532 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3533 return 0;
3534}
3535
31f11a95
NS
3536static int tg3_fw_data_len(struct tg3 *tp,
3537 const struct tg3_firmware_hdr *fw_hdr)
3538{
3539 int fw_len;
3540
3541 /* Non fragmented firmware have one firmware header followed by a
3542 * contiguous chunk of data to be written. The length field in that
3543 * header is not the length of data to be written but the complete
3544 * length of the bss. The data length is determined based on
3545 * tp->fw->size minus headers.
3546 *
3547 * Fragmented firmware have a main header followed by multiple
3548 * fragments. Each fragment is identical to non fragmented firmware
3549 * with a firmware header followed by a contiguous chunk of data. In
3550 * the main header, the length field is unused and set to 0xffffffff.
3551 * In each fragment header the length is the entire size of that
3552 * fragment i.e. fragment data + header length. Data length is
3553 * therefore length field in the header minus TG3_FW_HDR_LEN.
3554 */
3555 if (tp->fw_len == 0xffffffff)
3556 fw_len = be32_to_cpu(fw_hdr->len);
3557 else
3558 fw_len = tp->fw->size;
3559
3560 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3561}
3562
997b4f13
MC
3563/* tp->lock is held. */
3564static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3565 u32 cpu_scratch_base, int cpu_scratch_size,
77997ea3 3566 const struct tg3_firmware_hdr *fw_hdr)
997b4f13 3567{
c4dab506 3568 int err, i;
997b4f13 3569 void (*write_op)(struct tg3 *, u32, u32);
31f11a95 3570 int total_len = tp->fw->size;
997b4f13
MC
3571
3572 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3573 netdev_err(tp->dev,
3574 "%s: Trying to load TX cpu firmware which is 5705\n",
3575 __func__);
3576 return -EINVAL;
3577 }
3578
c4dab506 3579 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
997b4f13
MC
3580 write_op = tg3_write_mem;
3581 else
3582 write_op = tg3_write_indirect_reg32;
3583
c4dab506
NS
3584 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3585 /* It is possible that bootcode is still loading at this point.
3586 * Get the nvram lock first before halting the cpu.
3587 */
3588 int lock_err = tg3_nvram_lock(tp);
3589 err = tg3_halt_cpu(tp, cpu_base);
3590 if (!lock_err)
3591 tg3_nvram_unlock(tp);
3592 if (err)
3593 goto out;
997b4f13 3594
c4dab506
NS
3595 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3596 write_op(tp, cpu_scratch_base + i, 0);
3597 tw32(cpu_base + CPU_STATE, 0xffffffff);
3598 tw32(cpu_base + CPU_MODE,
3599 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3600 } else {
3601 /* Subtract additional main header for fragmented firmware and
3602 * advance to the first fragment
3603 */
3604 total_len -= TG3_FW_HDR_LEN;
3605 fw_hdr++;
3606 }
77997ea3 3607
31f11a95
NS
3608 do {
3609 u32 *fw_data = (u32 *)(fw_hdr + 1);
3610 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3611 write_op(tp, cpu_scratch_base +
3612 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3613 (i * sizeof(u32)),
3614 be32_to_cpu(fw_data[i]));
3615
3616 total_len -= be32_to_cpu(fw_hdr->len);
3617
3618 /* Advance to next fragment */
3619 fw_hdr = (struct tg3_firmware_hdr *)
3620 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3621 } while (total_len > 0);
997b4f13
MC
3622
3623 err = 0;
3624
3625out:
3626 return err;
3627}
3628
f4bffb28
NS
3629/* tp->lock is held. */
3630static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3631{
3632 int i;
3633 const int iters = 5;
3634
3635 tw32(cpu_base + CPU_STATE, 0xffffffff);
3636 tw32_f(cpu_base + CPU_PC, pc);
3637
3638 for (i = 0; i < iters; i++) {
3639 if (tr32(cpu_base + CPU_PC) == pc)
3640 break;
3641 tw32(cpu_base + CPU_STATE, 0xffffffff);
3642 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3643 tw32_f(cpu_base + CPU_PC, pc);
3644 udelay(1000);
3645 }
3646
3647 return (i == iters) ? -EBUSY : 0;
3648}
3649
997b4f13
MC
3650/* tp->lock is held. */
3651static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3652{
77997ea3 3653 const struct tg3_firmware_hdr *fw_hdr;
f4bffb28 3654 int err;
997b4f13 3655
77997ea3 3656 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3657
3658 /* Firmware blob starts with version numbers, followed by
3659 start address and length. We are setting complete length.
3660 length = end_address_of_bss - start_address_of_text.
3661 Remainder is the blob to be loaded contiguously
3662 from start address. */
3663
997b4f13
MC
3664 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3665 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
77997ea3 3666 fw_hdr);
997b4f13
MC
3667 if (err)
3668 return err;
3669
3670 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3671 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
77997ea3 3672 fw_hdr);
997b4f13
MC
3673 if (err)
3674 return err;
3675
3676 /* Now startup only the RX cpu. */
77997ea3
NS
3677 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3678 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3679 if (err) {
997b4f13
MC
3680 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3681 "should be %08x\n", __func__,
77997ea3
NS
3682 tr32(RX_CPU_BASE + CPU_PC),
3683 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3684 return -ENODEV;
3685 }
837c45bb
NS
3686
3687 tg3_rxcpu_resume(tp);
997b4f13
MC
3688
3689 return 0;
3690}
3691
c4dab506
NS
3692static int tg3_validate_rxcpu_state(struct tg3 *tp)
3693{
3694 const int iters = 1000;
3695 int i;
3696 u32 val;
3697
3698 /* Wait for boot code to complete initialization and enter service
3699 * loop. It is then safe to download service patches
3700 */
3701 for (i = 0; i < iters; i++) {
3702 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3703 break;
3704
3705 udelay(10);
3706 }
3707
3708 if (i == iters) {
3709 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3710 return -EBUSY;
3711 }
3712
3713 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3714 if (val & 0xff) {
3715 netdev_warn(tp->dev,
3716 "Other patches exist. Not downloading EEE patch\n");
3717 return -EEXIST;
3718 }
3719
3720 return 0;
3721}
3722
3723/* tp->lock is held. */
3724static void tg3_load_57766_firmware(struct tg3 *tp)
3725{
3726 struct tg3_firmware_hdr *fw_hdr;
3727
3728 if (!tg3_flag(tp, NO_NVRAM))
3729 return;
3730
3731 if (tg3_validate_rxcpu_state(tp))
3732 return;
3733
3734 if (!tp->fw)
3735 return;
3736
3737 /* This firmware blob has a different format than older firmware
3738 * releases as given below. The main difference is we have fragmented
3739 * data to be written to non-contiguous locations.
3740 *
3741 * In the beginning we have a firmware header identical to other
3742 * firmware which consists of version, base addr and length. The length
3743 * here is unused and set to 0xffffffff.
3744 *
3745 * This is followed by a series of firmware fragments which are
3746 * individually identical to previous firmware. i.e. they have the
3747 * firmware header and followed by data for that fragment. The version
3748 * field of the individual fragment header is unused.
3749 */
3750
3751 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3752 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3753 return;
3754
3755 if (tg3_rxcpu_pause(tp))
3756 return;
3757
3758 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3759 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3760
3761 tg3_rxcpu_resume(tp);
3762}
3763
997b4f13
MC
3764/* tp->lock is held. */
3765static int tg3_load_tso_firmware(struct tg3 *tp)
3766{
77997ea3 3767 const struct tg3_firmware_hdr *fw_hdr;
997b4f13 3768 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
f4bffb28 3769 int err;
997b4f13 3770
1caf13eb 3771 if (!tg3_flag(tp, FW_TSO))
997b4f13
MC
3772 return 0;
3773
77997ea3 3774 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3775
3776 /* Firmware blob starts with version numbers, followed by
3777 start address and length. We are setting complete length.
3778 length = end_address_of_bss - start_address_of_text.
3779 Remainder is the blob to be loaded contiguously
3780 from start address. */
3781
997b4f13 3782 cpu_scratch_size = tp->fw_len;
997b4f13 3783
4153577a 3784 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3785 cpu_base = RX_CPU_BASE;
3786 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3787 } else {
3788 cpu_base = TX_CPU_BASE;
3789 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3790 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3791 }
3792
3793 err = tg3_load_firmware_cpu(tp, cpu_base,
3794 cpu_scratch_base, cpu_scratch_size,
77997ea3 3795 fw_hdr);
997b4f13
MC
3796 if (err)
3797 return err;
3798
3799 /* Now startup the cpu. */
77997ea3
NS
3800 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3801 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3802 if (err) {
997b4f13
MC
3803 netdev_err(tp->dev,
3804 "%s fails to set CPU PC, is %08x should be %08x\n",
77997ea3
NS
3805 __func__, tr32(cpu_base + CPU_PC),
3806 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3807 return -ENODEV;
3808 }
837c45bb
NS
3809
3810 tg3_resume_cpu(tp, cpu_base);
997b4f13
MC
3811 return 0;
3812}
3813
3814
3f007891
MC
3815/* tp->lock is held. */
3816static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3817{
3818 u32 addr_high, addr_low;
3819 int i;
3820
3821 addr_high = ((tp->dev->dev_addr[0] << 8) |
3822 tp->dev->dev_addr[1]);
3823 addr_low = ((tp->dev->dev_addr[2] << 24) |
3824 (tp->dev->dev_addr[3] << 16) |
3825 (tp->dev->dev_addr[4] << 8) |
3826 (tp->dev->dev_addr[5] << 0));
3827 for (i = 0; i < 4; i++) {
3828 if (i == 1 && skip_mac_1)
3829 continue;
3830 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3831 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3832 }
3833
4153577a
JP
3834 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3835 tg3_asic_rev(tp) == ASIC_REV_5704) {
3f007891
MC
3836 for (i = 0; i < 12; i++) {
3837 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3838 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3839 }
3840 }
3841
3842 addr_high = (tp->dev->dev_addr[0] +
3843 tp->dev->dev_addr[1] +
3844 tp->dev->dev_addr[2] +
3845 tp->dev->dev_addr[3] +
3846 tp->dev->dev_addr[4] +
3847 tp->dev->dev_addr[5]) &
3848 TX_BACKOFF_SEED_MASK;
3849 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3850}
3851
c866b7ea 3852static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3853{
c866b7ea
RW
3854 /*
3855 * Make sure register accesses (indirect or otherwise) will function
3856 * correctly.
1da177e4
LT
3857 */
3858 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3859 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3860}
1da177e4 3861
c866b7ea
RW
3862static int tg3_power_up(struct tg3 *tp)
3863{
bed9829f 3864 int err;
8c6bda1a 3865
bed9829f 3866 tg3_enable_register_access(tp);
1da177e4 3867
bed9829f
MC
3868 err = pci_set_power_state(tp->pdev, PCI_D0);
3869 if (!err) {
3870 /* Switch out of Vaux if it is a NIC */
3871 tg3_pwrsrc_switch_to_vmain(tp);
3872 } else {
3873 netdev_err(tp->dev, "Transition to D0 failed\n");
3874 }
1da177e4 3875
bed9829f 3876 return err;
c866b7ea 3877}
1da177e4 3878
4b409522
MC
3879static int tg3_setup_phy(struct tg3 *, int);
3880
c866b7ea
RW
3881static int tg3_power_down_prepare(struct tg3 *tp)
3882{
3883 u32 misc_host_ctrl;
3884 bool device_should_wake, do_low_power;
3885
3886 tg3_enable_register_access(tp);
5e7dfd0f
MC
3887
3888 /* Restore the CLKREQ setting. */
0f49bfbd
JL
3889 if (tg3_flag(tp, CLKREQ_BUG))
3890 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
3891 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 3892
1da177e4
LT
3893 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3894 tw32(TG3PCI_MISC_HOST_CTRL,
3895 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3896
c866b7ea 3897 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3898 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3899
63c3a66f 3900 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3901 do_low_power = false;
f07e9af3 3902 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3903 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3904 struct phy_device *phydev;
0a459aac 3905 u32 phyid, advertising;
b02fd9e3 3906
3f0e3ad7 3907 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3908
80096068 3909 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3910
c6700ce2
MC
3911 tp->link_config.speed = phydev->speed;
3912 tp->link_config.duplex = phydev->duplex;
3913 tp->link_config.autoneg = phydev->autoneg;
3914 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3915
3916 advertising = ADVERTISED_TP |
3917 ADVERTISED_Pause |
3918 ADVERTISED_Autoneg |
3919 ADVERTISED_10baseT_Half;
3920
63c3a66f
JP
3921 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3922 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3923 advertising |=
3924 ADVERTISED_100baseT_Half |
3925 ADVERTISED_100baseT_Full |
3926 ADVERTISED_10baseT_Full;
3927 else
3928 advertising |= ADVERTISED_10baseT_Full;
3929 }
3930
3931 phydev->advertising = advertising;
3932
3933 phy_start_aneg(phydev);
0a459aac
MC
3934
3935 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3936 if (phyid != PHY_ID_BCMAC131) {
3937 phyid &= PHY_BCM_OUI_MASK;
3938 if (phyid == PHY_BCM_OUI_1 ||
3939 phyid == PHY_BCM_OUI_2 ||
3940 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3941 do_low_power = true;
3942 }
b02fd9e3 3943 }
dd477003 3944 } else {
2023276e 3945 do_low_power = true;
0a459aac 3946
c6700ce2 3947 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3948 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3949
2855b9fe 3950 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3951 tg3_setup_phy(tp, 0);
1da177e4
LT
3952 }
3953
4153577a 3954 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
3955 u32 val;
3956
3957 val = tr32(GRC_VCPU_EXT_CTRL);
3958 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3959 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3960 int i;
3961 u32 val;
3962
3963 for (i = 0; i < 200; i++) {
3964 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3965 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3966 break;
3967 msleep(1);
3968 }
3969 }
63c3a66f 3970 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3971 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3972 WOL_DRV_STATE_SHUTDOWN |
3973 WOL_DRV_WOL |
3974 WOL_SET_MAGIC_PKT);
6921d201 3975
05ac4cb7 3976 if (device_should_wake) {
1da177e4
LT
3977 u32 mac_mode;
3978
f07e9af3 3979 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3980 if (do_low_power &&
3981 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3982 tg3_phy_auxctl_write(tp,
3983 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3984 MII_TG3_AUXCTL_PCTL_WOL_EN |
3985 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3986 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3987 udelay(40);
3988 }
1da177e4 3989
f07e9af3 3990 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3991 mac_mode = MAC_MODE_PORT_MODE_GMII;
3992 else
3993 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3994
e8f3f6ca 3995 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 3996 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 3997 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3998 SPEED_100 : SPEED_10;
3999 if (tg3_5700_link_polarity(tp, speed))
4000 mac_mode |= MAC_MODE_LINK_POLARITY;
4001 else
4002 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4003 }
1da177e4
LT
4004 } else {
4005 mac_mode = MAC_MODE_PORT_MODE_TBI;
4006 }
4007
63c3a66f 4008 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
4009 tw32(MAC_LED_CTRL, tp->led_ctrl);
4010
05ac4cb7 4011 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
4012 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4013 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 4014 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 4015
63c3a66f 4016 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
4017 mac_mode |= MAC_MODE_APE_TX_EN |
4018 MAC_MODE_APE_RX_EN |
4019 MAC_MODE_TDE_ENABLE;
3bda1258 4020
1da177e4
LT
4021 tw32_f(MAC_MODE, mac_mode);
4022 udelay(100);
4023
4024 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4025 udelay(10);
4026 }
4027
63c3a66f 4028 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
4029 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4030 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
4031 u32 base_val;
4032
4033 base_val = tp->pci_clock_ctrl;
4034 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4035 CLOCK_CTRL_TXCLK_DISABLE);
4036
b401e9e2
MC
4037 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4038 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
4039 } else if (tg3_flag(tp, 5780_CLASS) ||
4040 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 4041 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 4042 /* do nothing */
63c3a66f 4043 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
4044 u32 newbits1, newbits2;
4045
4153577a
JP
4046 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4047 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4048 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4049 CLOCK_CTRL_TXCLK_DISABLE |
4050 CLOCK_CTRL_ALTCLK);
4051 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 4052 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4053 newbits1 = CLOCK_CTRL_625_CORE;
4054 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4055 } else {
4056 newbits1 = CLOCK_CTRL_ALTCLK;
4057 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4058 }
4059
b401e9e2
MC
4060 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4061 40);
1da177e4 4062
b401e9e2
MC
4063 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4064 40);
1da177e4 4065
63c3a66f 4066 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4067 u32 newbits3;
4068
4153577a
JP
4069 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4070 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4071 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4072 CLOCK_CTRL_TXCLK_DISABLE |
4073 CLOCK_CTRL_44MHZ_CORE);
4074 } else {
4075 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4076 }
4077
b401e9e2
MC
4078 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4079 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
4080 }
4081 }
4082
63c3a66f 4083 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 4084 tg3_power_down_phy(tp, do_low_power);
6921d201 4085
cd0d7228 4086 tg3_frob_aux_power(tp, true);
1da177e4
LT
4087
4088 /* Workaround for unstable PLL clock */
7e6c63f0 4089 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
4090 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4091 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
4092 u32 val = tr32(0x7d00);
4093
4094 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4095 tw32(0x7d00, val);
63c3a66f 4096 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
4097 int err;
4098
4099 err = tg3_nvram_lock(tp);
1da177e4 4100 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
4101 if (!err)
4102 tg3_nvram_unlock(tp);
6921d201 4103 }
1da177e4
LT
4104 }
4105
bbadf503
MC
4106 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4107
c866b7ea
RW
4108 return 0;
4109}
12dac075 4110
c866b7ea
RW
4111static void tg3_power_down(struct tg3 *tp)
4112{
4113 tg3_power_down_prepare(tp);
1da177e4 4114
63c3a66f 4115 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 4116 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
4117}
4118
1da177e4
LT
4119static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4120{
4121 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4122 case MII_TG3_AUX_STAT_10HALF:
4123 *speed = SPEED_10;
4124 *duplex = DUPLEX_HALF;
4125 break;
4126
4127 case MII_TG3_AUX_STAT_10FULL:
4128 *speed = SPEED_10;
4129 *duplex = DUPLEX_FULL;
4130 break;
4131
4132 case MII_TG3_AUX_STAT_100HALF:
4133 *speed = SPEED_100;
4134 *duplex = DUPLEX_HALF;
4135 break;
4136
4137 case MII_TG3_AUX_STAT_100FULL:
4138 *speed = SPEED_100;
4139 *duplex = DUPLEX_FULL;
4140 break;
4141
4142 case MII_TG3_AUX_STAT_1000HALF:
4143 *speed = SPEED_1000;
4144 *duplex = DUPLEX_HALF;
4145 break;
4146
4147 case MII_TG3_AUX_STAT_1000FULL:
4148 *speed = SPEED_1000;
4149 *duplex = DUPLEX_FULL;
4150 break;
4151
4152 default:
f07e9af3 4153 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4154 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4155 SPEED_10;
4156 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4157 DUPLEX_HALF;
4158 break;
4159 }
e740522e
MC
4160 *speed = SPEED_UNKNOWN;
4161 *duplex = DUPLEX_UNKNOWN;
1da177e4 4162 break;
855e1111 4163 }
1da177e4
LT
4164}
4165
42b64a45 4166static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4167{
42b64a45
MC
4168 int err = 0;
4169 u32 val, new_adv;
1da177e4 4170
42b64a45 4171 new_adv = ADVERTISE_CSMA;
202ff1c2 4172 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4173 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4174
42b64a45
MC
4175 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4176 if (err)
4177 goto done;
ba4d07a8 4178
4f272096
MC
4179 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4180 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4181
4153577a
JP
4182 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4183 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4184 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4185
4f272096
MC
4186 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4187 if (err)
4188 goto done;
4189 }
1da177e4 4190
42b64a45
MC
4191 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4192 goto done;
52b02d04 4193
42b64a45
MC
4194 tw32(TG3_CPMU_EEE_MODE,
4195 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4196
daf3ec68 4197 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4198 if (!err) {
4199 u32 err2;
52b02d04 4200
b715ce94
MC
4201 val = 0;
4202 /* Advertise 100-BaseTX EEE ability */
4203 if (advertise & ADVERTISED_100baseT_Full)
4204 val |= MDIO_AN_EEE_ADV_100TX;
4205 /* Advertise 1000-BaseT EEE ability */
4206 if (advertise & ADVERTISED_1000baseT_Full)
4207 val |= MDIO_AN_EEE_ADV_1000T;
4208 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4209 if (err)
4210 val = 0;
4211
4153577a 4212 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4213 case ASIC_REV_5717:
4214 case ASIC_REV_57765:
55086ad9 4215 case ASIC_REV_57766:
21a00ab2 4216 case ASIC_REV_5719:
b715ce94
MC
4217 /* If we advertised any eee advertisements above... */
4218 if (val)
4219 val = MII_TG3_DSP_TAP26_ALNOKO |
4220 MII_TG3_DSP_TAP26_RMRXSTO |
4221 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4222 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4223 /* Fall through */
4224 case ASIC_REV_5720:
c65a17f4 4225 case ASIC_REV_5762:
be671947
MC
4226 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4227 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4228 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4229 }
52b02d04 4230
daf3ec68 4231 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4232 if (!err)
4233 err = err2;
4234 }
4235
4236done:
4237 return err;
4238}
4239
4240static void tg3_phy_copper_begin(struct tg3 *tp)
4241{
d13ba512
MC
4242 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4243 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4244 u32 adv, fc;
4245
4246 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
4247 adv = ADVERTISED_10baseT_Half |
4248 ADVERTISED_10baseT_Full;
4249 if (tg3_flag(tp, WOL_SPEED_100MB))
4250 adv |= ADVERTISED_100baseT_Half |
4251 ADVERTISED_100baseT_Full;
4252
4253 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4254 } else {
d13ba512
MC
4255 adv = tp->link_config.advertising;
4256 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4257 adv &= ~(ADVERTISED_1000baseT_Half |
4258 ADVERTISED_1000baseT_Full);
4259
4260 fc = tp->link_config.flowctrl;
52b02d04 4261 }
52b02d04 4262
d13ba512 4263 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4264
d13ba512
MC
4265 tg3_writephy(tp, MII_BMCR,
4266 BMCR_ANENABLE | BMCR_ANRESTART);
4267 } else {
4268 int i;
1da177e4
LT
4269 u32 bmcr, orig_bmcr;
4270
4271 tp->link_config.active_speed = tp->link_config.speed;
4272 tp->link_config.active_duplex = tp->link_config.duplex;
4273
4274 bmcr = 0;
4275 switch (tp->link_config.speed) {
4276 default:
4277 case SPEED_10:
4278 break;
4279
4280 case SPEED_100:
4281 bmcr |= BMCR_SPEED100;
4282 break;
4283
4284 case SPEED_1000:
221c5637 4285 bmcr |= BMCR_SPEED1000;
1da177e4 4286 break;
855e1111 4287 }
1da177e4
LT
4288
4289 if (tp->link_config.duplex == DUPLEX_FULL)
4290 bmcr |= BMCR_FULLDPLX;
4291
4292 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4293 (bmcr != orig_bmcr)) {
4294 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4295 for (i = 0; i < 1500; i++) {
4296 u32 tmp;
4297
4298 udelay(10);
4299 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4300 tg3_readphy(tp, MII_BMSR, &tmp))
4301 continue;
4302 if (!(tmp & BMSR_LSTATUS)) {
4303 udelay(40);
4304 break;
4305 }
4306 }
4307 tg3_writephy(tp, MII_BMCR, bmcr);
4308 udelay(40);
4309 }
1da177e4
LT
4310 }
4311}
4312
4313static int tg3_init_5401phy_dsp(struct tg3 *tp)
4314{
4315 int err;
4316
4317 /* Turn off tap power management. */
4318 /* Set Extended packet length bit */
b4bd2929 4319 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4320
6ee7c0a0
MC
4321 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4322 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4323 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4324 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4325 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4326
4327 udelay(40);
4328
4329 return err;
4330}
4331
e2bf73e7 4332static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4333{
e2bf73e7 4334 u32 advmsk, tgtadv, advertising;
3600d918 4335
e2bf73e7
MC
4336 advertising = tp->link_config.advertising;
4337 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4338
e2bf73e7
MC
4339 advmsk = ADVERTISE_ALL;
4340 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4341 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4342 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4343 }
1da177e4 4344
e2bf73e7
MC
4345 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4346 return false;
4347
4348 if ((*lcladv & advmsk) != tgtadv)
4349 return false;
b99d2a57 4350
f07e9af3 4351 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4352 u32 tg3_ctrl;
4353
e2bf73e7 4354 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4355
221c5637 4356 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4357 return false;
1da177e4 4358
3198e07f 4359 if (tgtadv &&
4153577a
JP
4360 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4361 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4362 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4363 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4364 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4365 } else {
4366 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4367 }
4368
e2bf73e7
MC
4369 if (tg3_ctrl != tgtadv)
4370 return false;
ef167e27
MC
4371 }
4372
e2bf73e7 4373 return true;
ef167e27
MC
4374}
4375
859edb26
MC
4376static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4377{
4378 u32 lpeth = 0;
4379
4380 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4381 u32 val;
4382
4383 if (tg3_readphy(tp, MII_STAT1000, &val))
4384 return false;
4385
4386 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4387 }
4388
4389 if (tg3_readphy(tp, MII_LPA, rmtadv))
4390 return false;
4391
4392 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4393 tp->link_config.rmt_adv = lpeth;
4394
4395 return true;
4396}
4397
f4a46d1f
NNS
4398static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
4399{
4400 if (curr_link_up != tp->link_up) {
4401 if (curr_link_up) {
84421b99 4402 netif_carrier_on(tp->dev);
f4a46d1f 4403 } else {
84421b99 4404 netif_carrier_off(tp->dev);
f4a46d1f
NNS
4405 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4406 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4407 }
4408
4409 tg3_link_report(tp);
4410 return true;
4411 }
4412
4413 return false;
4414}
4415
1da177e4
LT
4416static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4417{
4418 int current_link_up;
f833c4c1 4419 u32 bmsr, val;
ef167e27 4420 u32 lcl_adv, rmt_adv;
1da177e4
LT
4421 u16 current_speed;
4422 u8 current_duplex;
4423 int i, err;
4424
4425 tw32(MAC_EVENT, 0);
4426
4427 tw32_f(MAC_STATUS,
4428 (MAC_STATUS_SYNC_CHANGED |
4429 MAC_STATUS_CFG_CHANGED |
4430 MAC_STATUS_MI_COMPLETION |
4431 MAC_STATUS_LNKSTATE_CHANGED));
4432 udelay(40);
4433
8ef21428
MC
4434 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4435 tw32_f(MAC_MI_MODE,
4436 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4437 udelay(80);
4438 }
1da177e4 4439
b4bd2929 4440 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4441
4442 /* Some third-party PHYs need to be reset on link going
4443 * down.
4444 */
4153577a
JP
4445 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4446 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4447 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4448 tp->link_up) {
1da177e4
LT
4449 tg3_readphy(tp, MII_BMSR, &bmsr);
4450 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4451 !(bmsr & BMSR_LSTATUS))
4452 force_reset = 1;
4453 }
4454 if (force_reset)
4455 tg3_phy_reset(tp);
4456
79eb6904 4457 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4458 tg3_readphy(tp, MII_BMSR, &bmsr);
4459 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4460 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4461 bmsr = 0;
4462
4463 if (!(bmsr & BMSR_LSTATUS)) {
4464 err = tg3_init_5401phy_dsp(tp);
4465 if (err)
4466 return err;
4467
4468 tg3_readphy(tp, MII_BMSR, &bmsr);
4469 for (i = 0; i < 1000; i++) {
4470 udelay(10);
4471 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4472 (bmsr & BMSR_LSTATUS)) {
4473 udelay(40);
4474 break;
4475 }
4476 }
4477
79eb6904
MC
4478 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4479 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4480 !(bmsr & BMSR_LSTATUS) &&
4481 tp->link_config.active_speed == SPEED_1000) {
4482 err = tg3_phy_reset(tp);
4483 if (!err)
4484 err = tg3_init_5401phy_dsp(tp);
4485 if (err)
4486 return err;
4487 }
4488 }
4153577a
JP
4489 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4490 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4491 /* 5701 {A0,B0} CRC bug workaround */
4492 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4493 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4494 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4495 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4496 }
4497
4498 /* Clear pending interrupts... */
f833c4c1
MC
4499 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4500 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4501
f07e9af3 4502 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4503 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4504 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4505 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4506
4153577a
JP
4507 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4508 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4509 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4510 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4511 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4512 else
4513 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4514 }
4515
4516 current_link_up = 0;
e740522e
MC
4517 current_speed = SPEED_UNKNOWN;
4518 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4519 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4520 tp->link_config.rmt_adv = 0;
1da177e4 4521
f07e9af3 4522 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4523 err = tg3_phy_auxctl_read(tp,
4524 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4525 &val);
4526 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4527 tg3_phy_auxctl_write(tp,
4528 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4529 val | (1 << 10));
1da177e4
LT
4530 goto relink;
4531 }
4532 }
4533
4534 bmsr = 0;
4535 for (i = 0; i < 100; i++) {
4536 tg3_readphy(tp, MII_BMSR, &bmsr);
4537 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4538 (bmsr & BMSR_LSTATUS))
4539 break;
4540 udelay(40);
4541 }
4542
4543 if (bmsr & BMSR_LSTATUS) {
4544 u32 aux_stat, bmcr;
4545
4546 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4547 for (i = 0; i < 2000; i++) {
4548 udelay(10);
4549 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4550 aux_stat)
4551 break;
4552 }
4553
4554 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4555 &current_speed,
4556 &current_duplex);
4557
4558 bmcr = 0;
4559 for (i = 0; i < 200; i++) {
4560 tg3_readphy(tp, MII_BMCR, &bmcr);
4561 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4562 continue;
4563 if (bmcr && bmcr != 0x7fff)
4564 break;
4565 udelay(10);
4566 }
4567
ef167e27
MC
4568 lcl_adv = 0;
4569 rmt_adv = 0;
1da177e4 4570
ef167e27
MC
4571 tp->link_config.active_speed = current_speed;
4572 tp->link_config.active_duplex = current_duplex;
4573
4574 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4575 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4576 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4577 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4578 current_link_up = 1;
1da177e4
LT
4579 } else {
4580 if (!(bmcr & BMCR_ANENABLE) &&
4581 tp->link_config.speed == current_speed &&
ef167e27
MC
4582 tp->link_config.duplex == current_duplex &&
4583 tp->link_config.flowctrl ==
4584 tp->link_config.active_flowctrl) {
1da177e4 4585 current_link_up = 1;
1da177e4
LT
4586 }
4587 }
4588
ef167e27 4589 if (current_link_up == 1 &&
e348c5e7
MC
4590 tp->link_config.active_duplex == DUPLEX_FULL) {
4591 u32 reg, bit;
4592
4593 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4594 reg = MII_TG3_FET_GEN_STAT;
4595 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4596 } else {
4597 reg = MII_TG3_EXT_STAT;
4598 bit = MII_TG3_EXT_STAT_MDIX;
4599 }
4600
4601 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4602 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4603
ef167e27 4604 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4605 }
1da177e4
LT
4606 }
4607
1da177e4 4608relink:
80096068 4609 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4610 tg3_phy_copper_begin(tp);
4611
7e6c63f0
HM
4612 if (tg3_flag(tp, ROBOSWITCH)) {
4613 current_link_up = 1;
4614 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4615 current_speed = SPEED_1000;
4616 current_duplex = DUPLEX_FULL;
4617 tp->link_config.active_speed = current_speed;
4618 tp->link_config.active_duplex = current_duplex;
4619 }
4620
f833c4c1 4621 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4622 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4623 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4624 current_link_up = 1;
4625 }
4626
4627 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4628 if (current_link_up == 1) {
4629 if (tp->link_config.active_speed == SPEED_100 ||
4630 tp->link_config.active_speed == SPEED_10)
4631 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4632 else
4633 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4634 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4635 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4636 else
1da177e4
LT
4637 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4638
7e6c63f0
HM
4639 /* In order for the 5750 core in BCM4785 chip to work properly
4640 * in RGMII mode, the Led Control Register must be set up.
4641 */
4642 if (tg3_flag(tp, RGMII_MODE)) {
4643 u32 led_ctrl = tr32(MAC_LED_CTRL);
4644 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
4645
4646 if (tp->link_config.active_speed == SPEED_10)
4647 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
4648 else if (tp->link_config.active_speed == SPEED_100)
4649 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4650 LED_CTRL_100MBPS_ON);
4651 else if (tp->link_config.active_speed == SPEED_1000)
4652 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4653 LED_CTRL_1000MBPS_ON);
4654
4655 tw32(MAC_LED_CTRL, led_ctrl);
4656 udelay(40);
4657 }
4658
1da177e4
LT
4659 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4660 if (tp->link_config.active_duplex == DUPLEX_HALF)
4661 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4662
4153577a 4663 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
e8f3f6ca
MC
4664 if (current_link_up == 1 &&
4665 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4666 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4667 else
4668 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4669 }
4670
4671 /* ??? Without this setting Netgear GA302T PHY does not
4672 * ??? send/receive packets...
4673 */
79eb6904 4674 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 4675 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
4676 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4677 tw32_f(MAC_MI_MODE, tp->mi_mode);
4678 udelay(80);
4679 }
4680
4681 tw32_f(MAC_MODE, tp->mac_mode);
4682 udelay(40);
4683
52b02d04
MC
4684 tg3_phy_eee_adjust(tp, current_link_up);
4685
63c3a66f 4686 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4687 /* Polled via timer. */
4688 tw32_f(MAC_EVENT, 0);
4689 } else {
4690 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4691 }
4692 udelay(40);
4693
4153577a 4694 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
1da177e4
LT
4695 current_link_up == 1 &&
4696 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4697 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4698 udelay(120);
4699 tw32_f(MAC_STATUS,
4700 (MAC_STATUS_SYNC_CHANGED |
4701 MAC_STATUS_CFG_CHANGED));
4702 udelay(40);
4703 tg3_write_mem(tp,
4704 NIC_SRAM_FIRMWARE_MBOX,
4705 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4706 }
4707
5e7dfd0f 4708 /* Prevent send BD corruption. */
63c3a66f 4709 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4710 if (tp->link_config.active_speed == SPEED_100 ||
4711 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
4712 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
4713 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 4714 else
0f49bfbd
JL
4715 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4716 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
4717 }
4718
f4a46d1f 4719 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
4720
4721 return 0;
4722}
4723
4724struct tg3_fiber_aneginfo {
4725 int state;
4726#define ANEG_STATE_UNKNOWN 0
4727#define ANEG_STATE_AN_ENABLE 1
4728#define ANEG_STATE_RESTART_INIT 2
4729#define ANEG_STATE_RESTART 3
4730#define ANEG_STATE_DISABLE_LINK_OK 4
4731#define ANEG_STATE_ABILITY_DETECT_INIT 5
4732#define ANEG_STATE_ABILITY_DETECT 6
4733#define ANEG_STATE_ACK_DETECT_INIT 7
4734#define ANEG_STATE_ACK_DETECT 8
4735#define ANEG_STATE_COMPLETE_ACK_INIT 9
4736#define ANEG_STATE_COMPLETE_ACK 10
4737#define ANEG_STATE_IDLE_DETECT_INIT 11
4738#define ANEG_STATE_IDLE_DETECT 12
4739#define ANEG_STATE_LINK_OK 13
4740#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4741#define ANEG_STATE_NEXT_PAGE_WAIT 15
4742
4743 u32 flags;
4744#define MR_AN_ENABLE 0x00000001
4745#define MR_RESTART_AN 0x00000002
4746#define MR_AN_COMPLETE 0x00000004
4747#define MR_PAGE_RX 0x00000008
4748#define MR_NP_LOADED 0x00000010
4749#define MR_TOGGLE_TX 0x00000020
4750#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4751#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4752#define MR_LP_ADV_SYM_PAUSE 0x00000100
4753#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4754#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4755#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4756#define MR_LP_ADV_NEXT_PAGE 0x00001000
4757#define MR_TOGGLE_RX 0x00002000
4758#define MR_NP_RX 0x00004000
4759
4760#define MR_LINK_OK 0x80000000
4761
4762 unsigned long link_time, cur_time;
4763
4764 u32 ability_match_cfg;
4765 int ability_match_count;
4766
4767 char ability_match, idle_match, ack_match;
4768
4769 u32 txconfig, rxconfig;
4770#define ANEG_CFG_NP 0x00000080
4771#define ANEG_CFG_ACK 0x00000040
4772#define ANEG_CFG_RF2 0x00000020
4773#define ANEG_CFG_RF1 0x00000010
4774#define ANEG_CFG_PS2 0x00000001
4775#define ANEG_CFG_PS1 0x00008000
4776#define ANEG_CFG_HD 0x00004000
4777#define ANEG_CFG_FD 0x00002000
4778#define ANEG_CFG_INVAL 0x00001f06
4779
4780};
4781#define ANEG_OK 0
4782#define ANEG_DONE 1
4783#define ANEG_TIMER_ENAB 2
4784#define ANEG_FAILED -1
4785
4786#define ANEG_STATE_SETTLE_TIME 10000
4787
4788static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4789 struct tg3_fiber_aneginfo *ap)
4790{
5be73b47 4791 u16 flowctrl;
1da177e4
LT
4792 unsigned long delta;
4793 u32 rx_cfg_reg;
4794 int ret;
4795
4796 if (ap->state == ANEG_STATE_UNKNOWN) {
4797 ap->rxconfig = 0;
4798 ap->link_time = 0;
4799 ap->cur_time = 0;
4800 ap->ability_match_cfg = 0;
4801 ap->ability_match_count = 0;
4802 ap->ability_match = 0;
4803 ap->idle_match = 0;
4804 ap->ack_match = 0;
4805 }
4806 ap->cur_time++;
4807
4808 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4809 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4810
4811 if (rx_cfg_reg != ap->ability_match_cfg) {
4812 ap->ability_match_cfg = rx_cfg_reg;
4813 ap->ability_match = 0;
4814 ap->ability_match_count = 0;
4815 } else {
4816 if (++ap->ability_match_count > 1) {
4817 ap->ability_match = 1;
4818 ap->ability_match_cfg = rx_cfg_reg;
4819 }
4820 }
4821 if (rx_cfg_reg & ANEG_CFG_ACK)
4822 ap->ack_match = 1;
4823 else
4824 ap->ack_match = 0;
4825
4826 ap->idle_match = 0;
4827 } else {
4828 ap->idle_match = 1;
4829 ap->ability_match_cfg = 0;
4830 ap->ability_match_count = 0;
4831 ap->ability_match = 0;
4832 ap->ack_match = 0;
4833
4834 rx_cfg_reg = 0;
4835 }
4836
4837 ap->rxconfig = rx_cfg_reg;
4838 ret = ANEG_OK;
4839
33f401ae 4840 switch (ap->state) {
1da177e4
LT
4841 case ANEG_STATE_UNKNOWN:
4842 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4843 ap->state = ANEG_STATE_AN_ENABLE;
4844
4845 /* fallthru */
4846 case ANEG_STATE_AN_ENABLE:
4847 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4848 if (ap->flags & MR_AN_ENABLE) {
4849 ap->link_time = 0;
4850 ap->cur_time = 0;
4851 ap->ability_match_cfg = 0;
4852 ap->ability_match_count = 0;
4853 ap->ability_match = 0;
4854 ap->idle_match = 0;
4855 ap->ack_match = 0;
4856
4857 ap->state = ANEG_STATE_RESTART_INIT;
4858 } else {
4859 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4860 }
4861 break;
4862
4863 case ANEG_STATE_RESTART_INIT:
4864 ap->link_time = ap->cur_time;
4865 ap->flags &= ~(MR_NP_LOADED);
4866 ap->txconfig = 0;
4867 tw32(MAC_TX_AUTO_NEG, 0);
4868 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4869 tw32_f(MAC_MODE, tp->mac_mode);
4870 udelay(40);
4871
4872 ret = ANEG_TIMER_ENAB;
4873 ap->state = ANEG_STATE_RESTART;
4874
4875 /* fallthru */
4876 case ANEG_STATE_RESTART:
4877 delta = ap->cur_time - ap->link_time;
859a5887 4878 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4879 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4880 else
1da177e4 4881 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4882 break;
4883
4884 case ANEG_STATE_DISABLE_LINK_OK:
4885 ret = ANEG_DONE;
4886 break;
4887
4888 case ANEG_STATE_ABILITY_DETECT_INIT:
4889 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4890 ap->txconfig = ANEG_CFG_FD;
4891 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4892 if (flowctrl & ADVERTISE_1000XPAUSE)
4893 ap->txconfig |= ANEG_CFG_PS1;
4894 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4895 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4896 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4897 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4898 tw32_f(MAC_MODE, tp->mac_mode);
4899 udelay(40);
4900
4901 ap->state = ANEG_STATE_ABILITY_DETECT;
4902 break;
4903
4904 case ANEG_STATE_ABILITY_DETECT:
859a5887 4905 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4906 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4907 break;
4908
4909 case ANEG_STATE_ACK_DETECT_INIT:
4910 ap->txconfig |= ANEG_CFG_ACK;
4911 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4912 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4913 tw32_f(MAC_MODE, tp->mac_mode);
4914 udelay(40);
4915
4916 ap->state = ANEG_STATE_ACK_DETECT;
4917
4918 /* fallthru */
4919 case ANEG_STATE_ACK_DETECT:
4920 if (ap->ack_match != 0) {
4921 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4922 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4923 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4924 } else {
4925 ap->state = ANEG_STATE_AN_ENABLE;
4926 }
4927 } else if (ap->ability_match != 0 &&
4928 ap->rxconfig == 0) {
4929 ap->state = ANEG_STATE_AN_ENABLE;
4930 }
4931 break;
4932
4933 case ANEG_STATE_COMPLETE_ACK_INIT:
4934 if (ap->rxconfig & ANEG_CFG_INVAL) {
4935 ret = ANEG_FAILED;
4936 break;
4937 }
4938 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4939 MR_LP_ADV_HALF_DUPLEX |
4940 MR_LP_ADV_SYM_PAUSE |
4941 MR_LP_ADV_ASYM_PAUSE |
4942 MR_LP_ADV_REMOTE_FAULT1 |
4943 MR_LP_ADV_REMOTE_FAULT2 |
4944 MR_LP_ADV_NEXT_PAGE |
4945 MR_TOGGLE_RX |
4946 MR_NP_RX);
4947 if (ap->rxconfig & ANEG_CFG_FD)
4948 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4949 if (ap->rxconfig & ANEG_CFG_HD)
4950 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4951 if (ap->rxconfig & ANEG_CFG_PS1)
4952 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4953 if (ap->rxconfig & ANEG_CFG_PS2)
4954 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4955 if (ap->rxconfig & ANEG_CFG_RF1)
4956 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4957 if (ap->rxconfig & ANEG_CFG_RF2)
4958 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4959 if (ap->rxconfig & ANEG_CFG_NP)
4960 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4961
4962 ap->link_time = ap->cur_time;
4963
4964 ap->flags ^= (MR_TOGGLE_TX);
4965 if (ap->rxconfig & 0x0008)
4966 ap->flags |= MR_TOGGLE_RX;
4967 if (ap->rxconfig & ANEG_CFG_NP)
4968 ap->flags |= MR_NP_RX;
4969 ap->flags |= MR_PAGE_RX;
4970
4971 ap->state = ANEG_STATE_COMPLETE_ACK;
4972 ret = ANEG_TIMER_ENAB;
4973 break;
4974
4975 case ANEG_STATE_COMPLETE_ACK:
4976 if (ap->ability_match != 0 &&
4977 ap->rxconfig == 0) {
4978 ap->state = ANEG_STATE_AN_ENABLE;
4979 break;
4980 }
4981 delta = ap->cur_time - ap->link_time;
4982 if (delta > ANEG_STATE_SETTLE_TIME) {
4983 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4984 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4985 } else {
4986 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4987 !(ap->flags & MR_NP_RX)) {
4988 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4989 } else {
4990 ret = ANEG_FAILED;
4991 }
4992 }
4993 }
4994 break;
4995
4996 case ANEG_STATE_IDLE_DETECT_INIT:
4997 ap->link_time = ap->cur_time;
4998 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4999 tw32_f(MAC_MODE, tp->mac_mode);
5000 udelay(40);
5001
5002 ap->state = ANEG_STATE_IDLE_DETECT;
5003 ret = ANEG_TIMER_ENAB;
5004 break;
5005
5006 case ANEG_STATE_IDLE_DETECT:
5007 if (ap->ability_match != 0 &&
5008 ap->rxconfig == 0) {
5009 ap->state = ANEG_STATE_AN_ENABLE;
5010 break;
5011 }
5012 delta = ap->cur_time - ap->link_time;
5013 if (delta > ANEG_STATE_SETTLE_TIME) {
5014 /* XXX another gem from the Broadcom driver :( */
5015 ap->state = ANEG_STATE_LINK_OK;
5016 }
5017 break;
5018
5019 case ANEG_STATE_LINK_OK:
5020 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5021 ret = ANEG_DONE;
5022 break;
5023
5024 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5025 /* ??? unimplemented */
5026 break;
5027
5028 case ANEG_STATE_NEXT_PAGE_WAIT:
5029 /* ??? unimplemented */
5030 break;
5031
5032 default:
5033 ret = ANEG_FAILED;
5034 break;
855e1111 5035 }
1da177e4
LT
5036
5037 return ret;
5038}
5039
5be73b47 5040static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
5041{
5042 int res = 0;
5043 struct tg3_fiber_aneginfo aninfo;
5044 int status = ANEG_FAILED;
5045 unsigned int tick;
5046 u32 tmp;
5047
5048 tw32_f(MAC_TX_AUTO_NEG, 0);
5049
5050 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5051 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5052 udelay(40);
5053
5054 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5055 udelay(40);
5056
5057 memset(&aninfo, 0, sizeof(aninfo));
5058 aninfo.flags |= MR_AN_ENABLE;
5059 aninfo.state = ANEG_STATE_UNKNOWN;
5060 aninfo.cur_time = 0;
5061 tick = 0;
5062 while (++tick < 195000) {
5063 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5064 if (status == ANEG_DONE || status == ANEG_FAILED)
5065 break;
5066
5067 udelay(1);
5068 }
5069
5070 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5071 tw32_f(MAC_MODE, tp->mac_mode);
5072 udelay(40);
5073
5be73b47
MC
5074 *txflags = aninfo.txconfig;
5075 *rxflags = aninfo.flags;
1da177e4
LT
5076
5077 if (status == ANEG_DONE &&
5078 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5079 MR_LP_ADV_FULL_DUPLEX)))
5080 res = 1;
5081
5082 return res;
5083}
5084
5085static void tg3_init_bcm8002(struct tg3 *tp)
5086{
5087 u32 mac_status = tr32(MAC_STATUS);
5088 int i;
5089
5090 /* Reset when initting first time or we have a link. */
63c3a66f 5091 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
5092 !(mac_status & MAC_STATUS_PCS_SYNCED))
5093 return;
5094
5095 /* Set PLL lock range. */
5096 tg3_writephy(tp, 0x16, 0x8007);
5097
5098 /* SW reset */
5099 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5100
5101 /* Wait for reset to complete. */
5102 /* XXX schedule_timeout() ... */
5103 for (i = 0; i < 500; i++)
5104 udelay(10);
5105
5106 /* Config mode; select PMA/Ch 1 regs. */
5107 tg3_writephy(tp, 0x10, 0x8411);
5108
5109 /* Enable auto-lock and comdet, select txclk for tx. */
5110 tg3_writephy(tp, 0x11, 0x0a10);
5111
5112 tg3_writephy(tp, 0x18, 0x00a0);
5113 tg3_writephy(tp, 0x16, 0x41ff);
5114
5115 /* Assert and deassert POR. */
5116 tg3_writephy(tp, 0x13, 0x0400);
5117 udelay(40);
5118 tg3_writephy(tp, 0x13, 0x0000);
5119
5120 tg3_writephy(tp, 0x11, 0x0a50);
5121 udelay(40);
5122 tg3_writephy(tp, 0x11, 0x0a10);
5123
5124 /* Wait for signal to stabilize */
5125 /* XXX schedule_timeout() ... */
5126 for (i = 0; i < 15000; i++)
5127 udelay(10);
5128
5129 /* Deselect the channel register so we can read the PHYID
5130 * later.
5131 */
5132 tg3_writephy(tp, 0x10, 0x8011);
5133}
5134
5135static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
5136{
82cd3d11 5137 u16 flowctrl;
1da177e4
LT
5138 u32 sg_dig_ctrl, sg_dig_status;
5139 u32 serdes_cfg, expected_sg_dig_ctrl;
5140 int workaround, port_a;
5141 int current_link_up;
5142
5143 serdes_cfg = 0;
5144 expected_sg_dig_ctrl = 0;
5145 workaround = 0;
5146 port_a = 1;
5147 current_link_up = 0;
5148
4153577a
JP
5149 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5150 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5151 workaround = 1;
5152 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5153 port_a = 0;
5154
5155 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5156 /* preserve bits 20-23 for voltage regulator */
5157 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5158 }
5159
5160 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5161
5162 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5163 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5164 if (workaround) {
5165 u32 val = serdes_cfg;
5166
5167 if (port_a)
5168 val |= 0xc010000;
5169 else
5170 val |= 0x4010000;
5171 tw32_f(MAC_SERDES_CFG, val);
5172 }
c98f6e3b
MC
5173
5174 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5175 }
5176 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5177 tg3_setup_flow_control(tp, 0, 0);
5178 current_link_up = 1;
5179 }
5180 goto out;
5181 }
5182
5183 /* Want auto-negotiation. */
c98f6e3b 5184 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5185
82cd3d11
MC
5186 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5187 if (flowctrl & ADVERTISE_1000XPAUSE)
5188 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5189 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5190 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5191
5192 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5193 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5194 tp->serdes_counter &&
5195 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5196 MAC_STATUS_RCVD_CFG)) ==
5197 MAC_STATUS_PCS_SYNCED)) {
5198 tp->serdes_counter--;
5199 current_link_up = 1;
5200 goto out;
5201 }
5202restart_autoneg:
1da177e4
LT
5203 if (workaround)
5204 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5205 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5206 udelay(5);
5207 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5208
3d3ebe74 5209 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5210 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5211 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5212 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5213 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5214 mac_status = tr32(MAC_STATUS);
5215
c98f6e3b 5216 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5217 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5218 u32 local_adv = 0, remote_adv = 0;
5219
5220 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5221 local_adv |= ADVERTISE_1000XPAUSE;
5222 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5223 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5224
c98f6e3b 5225 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5226 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5227 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5228 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5229
859edb26
MC
5230 tp->link_config.rmt_adv =
5231 mii_adv_to_ethtool_adv_x(remote_adv);
5232
1da177e4
LT
5233 tg3_setup_flow_control(tp, local_adv, remote_adv);
5234 current_link_up = 1;
3d3ebe74 5235 tp->serdes_counter = 0;
f07e9af3 5236 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5237 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5238 if (tp->serdes_counter)
5239 tp->serdes_counter--;
1da177e4
LT
5240 else {
5241 if (workaround) {
5242 u32 val = serdes_cfg;
5243
5244 if (port_a)
5245 val |= 0xc010000;
5246 else
5247 val |= 0x4010000;
5248
5249 tw32_f(MAC_SERDES_CFG, val);
5250 }
5251
c98f6e3b 5252 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5253 udelay(40);
5254
5255 /* Link parallel detection - link is up */
5256 /* only if we have PCS_SYNC and not */
5257 /* receiving config code words */
5258 mac_status = tr32(MAC_STATUS);
5259 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5260 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5261 tg3_setup_flow_control(tp, 0, 0);
5262 current_link_up = 1;
f07e9af3
MC
5263 tp->phy_flags |=
5264 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5265 tp->serdes_counter =
5266 SERDES_PARALLEL_DET_TIMEOUT;
5267 } else
5268 goto restart_autoneg;
1da177e4
LT
5269 }
5270 }
3d3ebe74
MC
5271 } else {
5272 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5273 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5274 }
5275
5276out:
5277 return current_link_up;
5278}
5279
5280static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
5281{
5282 int current_link_up = 0;
5283
5cf64b8a 5284 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5285 goto out;
1da177e4
LT
5286
5287 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5288 u32 txflags, rxflags;
1da177e4 5289 int i;
6aa20a22 5290
5be73b47
MC
5291 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5292 u32 local_adv = 0, remote_adv = 0;
1da177e4 5293
5be73b47
MC
5294 if (txflags & ANEG_CFG_PS1)
5295 local_adv |= ADVERTISE_1000XPAUSE;
5296 if (txflags & ANEG_CFG_PS2)
5297 local_adv |= ADVERTISE_1000XPSE_ASYM;
5298
5299 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5300 remote_adv |= LPA_1000XPAUSE;
5301 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5302 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5303
859edb26
MC
5304 tp->link_config.rmt_adv =
5305 mii_adv_to_ethtool_adv_x(remote_adv);
5306
1da177e4
LT
5307 tg3_setup_flow_control(tp, local_adv, remote_adv);
5308
1da177e4
LT
5309 current_link_up = 1;
5310 }
5311 for (i = 0; i < 30; i++) {
5312 udelay(20);
5313 tw32_f(MAC_STATUS,
5314 (MAC_STATUS_SYNC_CHANGED |
5315 MAC_STATUS_CFG_CHANGED));
5316 udelay(40);
5317 if ((tr32(MAC_STATUS) &
5318 (MAC_STATUS_SYNC_CHANGED |
5319 MAC_STATUS_CFG_CHANGED)) == 0)
5320 break;
5321 }
5322
5323 mac_status = tr32(MAC_STATUS);
5324 if (current_link_up == 0 &&
5325 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5326 !(mac_status & MAC_STATUS_RCVD_CFG))
5327 current_link_up = 1;
5328 } else {
5be73b47
MC
5329 tg3_setup_flow_control(tp, 0, 0);
5330
1da177e4
LT
5331 /* Forcing 1000FD link up. */
5332 current_link_up = 1;
1da177e4
LT
5333
5334 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5335 udelay(40);
e8f3f6ca
MC
5336
5337 tw32_f(MAC_MODE, tp->mac_mode);
5338 udelay(40);
1da177e4
LT
5339 }
5340
5341out:
5342 return current_link_up;
5343}
5344
5345static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
5346{
5347 u32 orig_pause_cfg;
5348 u16 orig_active_speed;
5349 u8 orig_active_duplex;
5350 u32 mac_status;
5351 int current_link_up;
5352 int i;
5353
8d018621 5354 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5355 orig_active_speed = tp->link_config.active_speed;
5356 orig_active_duplex = tp->link_config.active_duplex;
5357
63c3a66f 5358 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5359 tp->link_up &&
63c3a66f 5360 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5361 mac_status = tr32(MAC_STATUS);
5362 mac_status &= (MAC_STATUS_PCS_SYNCED |
5363 MAC_STATUS_SIGNAL_DET |
5364 MAC_STATUS_CFG_CHANGED |
5365 MAC_STATUS_RCVD_CFG);
5366 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5367 MAC_STATUS_SIGNAL_DET)) {
5368 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5369 MAC_STATUS_CFG_CHANGED));
5370 return 0;
5371 }
5372 }
5373
5374 tw32_f(MAC_TX_AUTO_NEG, 0);
5375
5376 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5377 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5378 tw32_f(MAC_MODE, tp->mac_mode);
5379 udelay(40);
5380
79eb6904 5381 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5382 tg3_init_bcm8002(tp);
5383
5384 /* Enable link change event even when serdes polling. */
5385 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5386 udelay(40);
5387
5388 current_link_up = 0;
859edb26 5389 tp->link_config.rmt_adv = 0;
1da177e4
LT
5390 mac_status = tr32(MAC_STATUS);
5391
63c3a66f 5392 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5393 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5394 else
5395 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5396
898a56f8 5397 tp->napi[0].hw_status->status =
1da177e4 5398 (SD_STATUS_UPDATED |
898a56f8 5399 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5400
5401 for (i = 0; i < 100; i++) {
5402 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5403 MAC_STATUS_CFG_CHANGED));
5404 udelay(5);
5405 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5406 MAC_STATUS_CFG_CHANGED |
5407 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5408 break;
5409 }
5410
5411 mac_status = tr32(MAC_STATUS);
5412 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5413 current_link_up = 0;
3d3ebe74
MC
5414 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5415 tp->serdes_counter == 0) {
1da177e4
LT
5416 tw32_f(MAC_MODE, (tp->mac_mode |
5417 MAC_MODE_SEND_CONFIGS));
5418 udelay(1);
5419 tw32_f(MAC_MODE, tp->mac_mode);
5420 }
5421 }
5422
5423 if (current_link_up == 1) {
5424 tp->link_config.active_speed = SPEED_1000;
5425 tp->link_config.active_duplex = DUPLEX_FULL;
5426 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5427 LED_CTRL_LNKLED_OVERRIDE |
5428 LED_CTRL_1000MBPS_ON));
5429 } else {
e740522e
MC
5430 tp->link_config.active_speed = SPEED_UNKNOWN;
5431 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5432 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5433 LED_CTRL_LNKLED_OVERRIDE |
5434 LED_CTRL_TRAFFIC_OVERRIDE));
5435 }
5436
f4a46d1f 5437 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5438 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5439 if (orig_pause_cfg != now_pause_cfg ||
5440 orig_active_speed != tp->link_config.active_speed ||
5441 orig_active_duplex != tp->link_config.active_duplex)
5442 tg3_link_report(tp);
5443 }
5444
5445 return 0;
5446}
5447
747e8f8b
MC
5448static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5449{
5450 int current_link_up, err = 0;
5451 u32 bmsr, bmcr;
5452 u16 current_speed;
5453 u8 current_duplex;
ef167e27 5454 u32 local_adv, remote_adv;
747e8f8b
MC
5455
5456 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5457 tw32_f(MAC_MODE, tp->mac_mode);
5458 udelay(40);
5459
5460 tw32(MAC_EVENT, 0);
5461
5462 tw32_f(MAC_STATUS,
5463 (MAC_STATUS_SYNC_CHANGED |
5464 MAC_STATUS_CFG_CHANGED |
5465 MAC_STATUS_MI_COMPLETION |
5466 MAC_STATUS_LNKSTATE_CHANGED));
5467 udelay(40);
5468
5469 if (force_reset)
5470 tg3_phy_reset(tp);
5471
5472 current_link_up = 0;
e740522e
MC
5473 current_speed = SPEED_UNKNOWN;
5474 current_duplex = DUPLEX_UNKNOWN;
859edb26 5475 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5476
5477 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5478 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5479 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5480 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5481 bmsr |= BMSR_LSTATUS;
5482 else
5483 bmsr &= ~BMSR_LSTATUS;
5484 }
747e8f8b
MC
5485
5486 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5487
5488 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5489 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5490 /* do nothing, just check for link up at the end */
5491 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5492 u32 adv, newadv;
747e8f8b
MC
5493
5494 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5495 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5496 ADVERTISE_1000XPAUSE |
5497 ADVERTISE_1000XPSE_ASYM |
5498 ADVERTISE_SLCT);
747e8f8b 5499
28011cf1 5500 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5501 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5502
28011cf1
MC
5503 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5504 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5505 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5506 tg3_writephy(tp, MII_BMCR, bmcr);
5507
5508 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5509 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5510 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5511
5512 return err;
5513 }
5514 } else {
5515 u32 new_bmcr;
5516
5517 bmcr &= ~BMCR_SPEED1000;
5518 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5519
5520 if (tp->link_config.duplex == DUPLEX_FULL)
5521 new_bmcr |= BMCR_FULLDPLX;
5522
5523 if (new_bmcr != bmcr) {
5524 /* BMCR_SPEED1000 is a reserved bit that needs
5525 * to be set on write.
5526 */
5527 new_bmcr |= BMCR_SPEED1000;
5528
5529 /* Force a linkdown */
f4a46d1f 5530 if (tp->link_up) {
747e8f8b
MC
5531 u32 adv;
5532
5533 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5534 adv &= ~(ADVERTISE_1000XFULL |
5535 ADVERTISE_1000XHALF |
5536 ADVERTISE_SLCT);
5537 tg3_writephy(tp, MII_ADVERTISE, adv);
5538 tg3_writephy(tp, MII_BMCR, bmcr |
5539 BMCR_ANRESTART |
5540 BMCR_ANENABLE);
5541 udelay(10);
f4a46d1f 5542 tg3_carrier_off(tp);
747e8f8b
MC
5543 }
5544 tg3_writephy(tp, MII_BMCR, new_bmcr);
5545 bmcr = new_bmcr;
5546 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5547 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5548 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5549 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5550 bmsr |= BMSR_LSTATUS;
5551 else
5552 bmsr &= ~BMSR_LSTATUS;
5553 }
f07e9af3 5554 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5555 }
5556 }
5557
5558 if (bmsr & BMSR_LSTATUS) {
5559 current_speed = SPEED_1000;
5560 current_link_up = 1;
5561 if (bmcr & BMCR_FULLDPLX)
5562 current_duplex = DUPLEX_FULL;
5563 else
5564 current_duplex = DUPLEX_HALF;
5565
ef167e27
MC
5566 local_adv = 0;
5567 remote_adv = 0;
5568
747e8f8b 5569 if (bmcr & BMCR_ANENABLE) {
ef167e27 5570 u32 common;
747e8f8b
MC
5571
5572 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5573 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5574 common = local_adv & remote_adv;
5575 if (common & (ADVERTISE_1000XHALF |
5576 ADVERTISE_1000XFULL)) {
5577 if (common & ADVERTISE_1000XFULL)
5578 current_duplex = DUPLEX_FULL;
5579 else
5580 current_duplex = DUPLEX_HALF;
859edb26
MC
5581
5582 tp->link_config.rmt_adv =
5583 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5584 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5585 /* Link is up via parallel detect */
859a5887 5586 } else {
747e8f8b 5587 current_link_up = 0;
859a5887 5588 }
747e8f8b
MC
5589 }
5590 }
5591
ef167e27
MC
5592 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5593 tg3_setup_flow_control(tp, local_adv, remote_adv);
5594
747e8f8b
MC
5595 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5596 if (tp->link_config.active_duplex == DUPLEX_HALF)
5597 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5598
5599 tw32_f(MAC_MODE, tp->mac_mode);
5600 udelay(40);
5601
5602 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5603
5604 tp->link_config.active_speed = current_speed;
5605 tp->link_config.active_duplex = current_duplex;
5606
f4a46d1f 5607 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5608 return err;
5609}
5610
5611static void tg3_serdes_parallel_detect(struct tg3 *tp)
5612{
3d3ebe74 5613 if (tp->serdes_counter) {
747e8f8b 5614 /* Give autoneg time to complete. */
3d3ebe74 5615 tp->serdes_counter--;
747e8f8b
MC
5616 return;
5617 }
c6cdf436 5618
f4a46d1f 5619 if (!tp->link_up &&
747e8f8b
MC
5620 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5621 u32 bmcr;
5622
5623 tg3_readphy(tp, MII_BMCR, &bmcr);
5624 if (bmcr & BMCR_ANENABLE) {
5625 u32 phy1, phy2;
5626
5627 /* Select shadow register 0x1f */
f08aa1a8
MC
5628 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5629 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5630
5631 /* Select expansion interrupt status register */
f08aa1a8
MC
5632 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5633 MII_TG3_DSP_EXP1_INT_STAT);
5634 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5635 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5636
5637 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5638 /* We have signal detect and not receiving
5639 * config code words, link is up by parallel
5640 * detection.
5641 */
5642
5643 bmcr &= ~BMCR_ANENABLE;
5644 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5645 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5646 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5647 }
5648 }
f4a46d1f 5649 } else if (tp->link_up &&
859a5887 5650 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5651 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5652 u32 phy2;
5653
5654 /* Select expansion interrupt status register */
f08aa1a8
MC
5655 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5656 MII_TG3_DSP_EXP1_INT_STAT);
5657 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5658 if (phy2 & 0x20) {
5659 u32 bmcr;
5660
5661 /* Config code words received, turn on autoneg. */
5662 tg3_readphy(tp, MII_BMCR, &bmcr);
5663 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5664
f07e9af3 5665 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5666
5667 }
5668 }
5669}
5670
1da177e4
LT
5671static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5672{
f2096f94 5673 u32 val;
1da177e4
LT
5674 int err;
5675
f07e9af3 5676 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5677 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5678 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5679 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5680 else
1da177e4 5681 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5682
4153577a 5683 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 5684 u32 scale;
aa6c91fe
MC
5685
5686 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5687 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5688 scale = 65;
5689 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5690 scale = 6;
5691 else
5692 scale = 12;
5693
5694 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5695 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5696 tw32(GRC_MISC_CFG, val);
5697 }
5698
f2096f94
MC
5699 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5700 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
5701 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
5702 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
5703 val |= tr32(MAC_TX_LENGTHS) &
5704 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5705 TX_LENGTHS_CNT_DWN_VAL_MSK);
5706
1da177e4
LT
5707 if (tp->link_config.active_speed == SPEED_1000 &&
5708 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5709 tw32(MAC_TX_LENGTHS, val |
5710 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5711 else
f2096f94
MC
5712 tw32(MAC_TX_LENGTHS, val |
5713 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5714
63c3a66f 5715 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 5716 if (tp->link_up) {
1da177e4 5717 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5718 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5719 } else {
5720 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5721 }
5722 }
5723
63c3a66f 5724 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5725 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 5726 if (!tp->link_up)
8ed5d97e
MC
5727 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5728 tp->pwrmgmt_thresh;
5729 else
5730 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5731 tw32(PCIE_PWR_MGMT_THRESH, val);
5732 }
5733
1da177e4
LT
5734 return err;
5735}
5736
7d41e49a
MC
5737/* tp->lock must be held */
5738static u64 tg3_refclk_read(struct tg3 *tp)
5739{
5740 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
5741 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
5742}
5743
be947307
MC
5744/* tp->lock must be held */
5745static void tg3_refclk_write(struct tg3 *tp, u64 newval)
5746{
5747 tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
5748 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
5749 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
5750 tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
5751}
5752
7d41e49a
MC
5753static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
5754static inline void tg3_full_unlock(struct tg3 *tp);
5755static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
5756{
5757 struct tg3 *tp = netdev_priv(dev);
5758
5759 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
5760 SOF_TIMESTAMPING_RX_SOFTWARE |
5761 SOF_TIMESTAMPING_SOFTWARE |
5762 SOF_TIMESTAMPING_TX_HARDWARE |
5763 SOF_TIMESTAMPING_RX_HARDWARE |
5764 SOF_TIMESTAMPING_RAW_HARDWARE;
5765
5766 if (tp->ptp_clock)
5767 info->phc_index = ptp_clock_index(tp->ptp_clock);
5768 else
5769 info->phc_index = -1;
5770
5771 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
5772
5773 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
5774 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
5775 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
5776 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
5777 return 0;
5778}
5779
5780static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
5781{
5782 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5783 bool neg_adj = false;
5784 u32 correction = 0;
5785
5786 if (ppb < 0) {
5787 neg_adj = true;
5788 ppb = -ppb;
5789 }
5790
5791 /* Frequency adjustment is performed using hardware with a 24 bit
5792 * accumulator and a programmable correction value. On each clk, the
5793 * correction value gets added to the accumulator and when it
5794 * overflows, the time counter is incremented/decremented.
5795 *
5796 * So conversion from ppb to correction value is
5797 * ppb * (1 << 24) / 1000000000
5798 */
5799 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
5800 TG3_EAV_REF_CLK_CORRECT_MASK;
5801
5802 tg3_full_lock(tp, 0);
5803
5804 if (correction)
5805 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
5806 TG3_EAV_REF_CLK_CORRECT_EN |
5807 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
5808 else
5809 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
5810
5811 tg3_full_unlock(tp);
5812
5813 return 0;
5814}
5815
5816static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
5817{
5818 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5819
5820 tg3_full_lock(tp, 0);
5821 tp->ptp_adjust += delta;
5822 tg3_full_unlock(tp);
5823
5824 return 0;
5825}
5826
5827static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
5828{
5829 u64 ns;
5830 u32 remainder;
5831 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5832
5833 tg3_full_lock(tp, 0);
5834 ns = tg3_refclk_read(tp);
5835 ns += tp->ptp_adjust;
5836 tg3_full_unlock(tp);
5837
5838 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
5839 ts->tv_nsec = remainder;
5840
5841 return 0;
5842}
5843
5844static int tg3_ptp_settime(struct ptp_clock_info *ptp,
5845 const struct timespec *ts)
5846{
5847 u64 ns;
5848 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5849
5850 ns = timespec_to_ns(ts);
5851
5852 tg3_full_lock(tp, 0);
5853 tg3_refclk_write(tp, ns);
5854 tp->ptp_adjust = 0;
5855 tg3_full_unlock(tp);
5856
5857 return 0;
5858}
5859
5860static int tg3_ptp_enable(struct ptp_clock_info *ptp,
5861 struct ptp_clock_request *rq, int on)
5862{
5863 return -EOPNOTSUPP;
5864}
5865
5866static const struct ptp_clock_info tg3_ptp_caps = {
5867 .owner = THIS_MODULE,
5868 .name = "tg3 clock",
5869 .max_adj = 250000000,
5870 .n_alarm = 0,
5871 .n_ext_ts = 0,
5872 .n_per_out = 0,
5873 .pps = 0,
5874 .adjfreq = tg3_ptp_adjfreq,
5875 .adjtime = tg3_ptp_adjtime,
5876 .gettime = tg3_ptp_gettime,
5877 .settime = tg3_ptp_settime,
5878 .enable = tg3_ptp_enable,
5879};
5880
fb4ce8ad
MC
5881static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
5882 struct skb_shared_hwtstamps *timestamp)
5883{
5884 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
5885 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
5886 tp->ptp_adjust);
5887}
5888
be947307
MC
5889/* tp->lock must be held */
5890static void tg3_ptp_init(struct tg3 *tp)
5891{
5892 if (!tg3_flag(tp, PTP_CAPABLE))
5893 return;
5894
5895 /* Initialize the hardware clock to the system time. */
5896 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
5897 tp->ptp_adjust = 0;
7d41e49a 5898 tp->ptp_info = tg3_ptp_caps;
be947307
MC
5899}
5900
5901/* tp->lock must be held */
5902static void tg3_ptp_resume(struct tg3 *tp)
5903{
5904 if (!tg3_flag(tp, PTP_CAPABLE))
5905 return;
5906
5907 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
5908 tp->ptp_adjust = 0;
5909}
5910
5911static void tg3_ptp_fini(struct tg3 *tp)
5912{
5913 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
5914 return;
5915
7d41e49a 5916 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
5917 tp->ptp_clock = NULL;
5918 tp->ptp_adjust = 0;
5919}
5920
66cfd1bd
MC
5921static inline int tg3_irq_sync(struct tg3 *tp)
5922{
5923 return tp->irq_sync;
5924}
5925
97bd8e49
MC
5926static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5927{
5928 int i;
5929
5930 dst = (u32 *)((u8 *)dst + off);
5931 for (i = 0; i < len; i += sizeof(u32))
5932 *dst++ = tr32(off + i);
5933}
5934
5935static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5936{
5937 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5938 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5939 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5940 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5941 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5942 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5943 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5944 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5945 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5946 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5947 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5948 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5949 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5950 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5951 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5952 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5953 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5954 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5955 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5956
63c3a66f 5957 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5958 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5959
5960 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5961 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5962 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5963 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5964 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5965 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5966 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5967 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5968
63c3a66f 5969 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5970 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5971 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5972 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5973 }
5974
5975 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5976 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5977 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5978 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5979 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5980
63c3a66f 5981 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5982 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5983}
5984
5985static void tg3_dump_state(struct tg3 *tp)
5986{
5987 int i;
5988 u32 *regs;
5989
5990 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 5991 if (!regs)
97bd8e49 5992 return;
97bd8e49 5993
63c3a66f 5994 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5995 /* Read up to but not including private PCI registers */
5996 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5997 regs[i / sizeof(u32)] = tr32(i);
5998 } else
5999 tg3_dump_legacy_regs(tp, regs);
6000
6001 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6002 if (!regs[i + 0] && !regs[i + 1] &&
6003 !regs[i + 2] && !regs[i + 3])
6004 continue;
6005
6006 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6007 i * 4,
6008 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6009 }
6010
6011 kfree(regs);
6012
6013 for (i = 0; i < tp->irq_cnt; i++) {
6014 struct tg3_napi *tnapi = &tp->napi[i];
6015
6016 /* SW status block */
6017 netdev_err(tp->dev,
6018 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6019 i,
6020 tnapi->hw_status->status,
6021 tnapi->hw_status->status_tag,
6022 tnapi->hw_status->rx_jumbo_consumer,
6023 tnapi->hw_status->rx_consumer,
6024 tnapi->hw_status->rx_mini_consumer,
6025 tnapi->hw_status->idx[0].rx_producer,
6026 tnapi->hw_status->idx[0].tx_consumer);
6027
6028 netdev_err(tp->dev,
6029 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6030 i,
6031 tnapi->last_tag, tnapi->last_irq_tag,
6032 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6033 tnapi->rx_rcb_ptr,
6034 tnapi->prodring.rx_std_prod_idx,
6035 tnapi->prodring.rx_std_cons_idx,
6036 tnapi->prodring.rx_jmb_prod_idx,
6037 tnapi->prodring.rx_jmb_cons_idx);
6038 }
6039}
6040
df3e6548
MC
6041/* This is called whenever we suspect that the system chipset is re-
6042 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6043 * is bogus tx completions. We try to recover by setting the
6044 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6045 * in the workqueue.
6046 */
6047static void tg3_tx_recover(struct tg3 *tp)
6048{
63c3a66f 6049 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
6050 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6051
5129c3a3
MC
6052 netdev_warn(tp->dev,
6053 "The system may be re-ordering memory-mapped I/O "
6054 "cycles to the network device, attempting to recover. "
6055 "Please report the problem to the driver maintainer "
6056 "and include system chipset information.\n");
df3e6548
MC
6057
6058 spin_lock(&tp->lock);
63c3a66f 6059 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6060 spin_unlock(&tp->lock);
6061}
6062
f3f3f27e 6063static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 6064{
f65aac16
MC
6065 /* Tell compiler to fetch tx indices from memory. */
6066 barrier();
f3f3f27e
MC
6067 return tnapi->tx_pending -
6068 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
6069}
6070
1da177e4
LT
6071/* Tigon3 never reports partial packet sends. So we do not
6072 * need special logic to handle SKBs that have not had all
6073 * of their frags sent yet, like SunGEM does.
6074 */
17375d25 6075static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 6076{
17375d25 6077 struct tg3 *tp = tnapi->tp;
898a56f8 6078 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 6079 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
6080 struct netdev_queue *txq;
6081 int index = tnapi - tp->napi;
298376d3 6082 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 6083
63c3a66f 6084 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
6085 index--;
6086
6087 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
6088
6089 while (sw_idx != hw_idx) {
df8944cf 6090 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 6091 struct sk_buff *skb = ri->skb;
df3e6548
MC
6092 int i, tx_bug = 0;
6093
6094 if (unlikely(skb == NULL)) {
6095 tg3_tx_recover(tp);
6096 return;
6097 }
1da177e4 6098
fb4ce8ad
MC
6099 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6100 struct skb_shared_hwtstamps timestamp;
6101 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6102 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6103
6104 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6105
6106 skb_tstamp_tx(skb, &timestamp);
6107 }
6108
f4188d8a 6109 pci_unmap_single(tp->pdev,
4e5e4f0d 6110 dma_unmap_addr(ri, mapping),
f4188d8a
AD
6111 skb_headlen(skb),
6112 PCI_DMA_TODEVICE);
1da177e4
LT
6113
6114 ri->skb = NULL;
6115
e01ee14d
MC
6116 while (ri->fragmented) {
6117 ri->fragmented = false;
6118 sw_idx = NEXT_TX(sw_idx);
6119 ri = &tnapi->tx_buffers[sw_idx];
6120 }
6121
1da177e4
LT
6122 sw_idx = NEXT_TX(sw_idx);
6123
6124 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 6125 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
6126 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6127 tx_bug = 1;
f4188d8a
AD
6128
6129 pci_unmap_page(tp->pdev,
4e5e4f0d 6130 dma_unmap_addr(ri, mapping),
9e903e08 6131 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 6132 PCI_DMA_TODEVICE);
e01ee14d
MC
6133
6134 while (ri->fragmented) {
6135 ri->fragmented = false;
6136 sw_idx = NEXT_TX(sw_idx);
6137 ri = &tnapi->tx_buffers[sw_idx];
6138 }
6139
1da177e4
LT
6140 sw_idx = NEXT_TX(sw_idx);
6141 }
6142
298376d3
TH
6143 pkts_compl++;
6144 bytes_compl += skb->len;
6145
f47c11ee 6146 dev_kfree_skb(skb);
df3e6548
MC
6147
6148 if (unlikely(tx_bug)) {
6149 tg3_tx_recover(tp);
6150 return;
6151 }
1da177e4
LT
6152 }
6153
5cb917bc 6154 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6155
f3f3f27e 6156 tnapi->tx_cons = sw_idx;
1da177e4 6157
1b2a7205
MC
6158 /* Need to make the tx_cons update visible to tg3_start_xmit()
6159 * before checking for netif_queue_stopped(). Without the
6160 * memory barrier, there is a small possibility that tg3_start_xmit()
6161 * will miss it and cause the queue to be stopped forever.
6162 */
6163 smp_mb();
6164
fe5f5787 6165 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6166 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6167 __netif_tx_lock(txq, smp_processor_id());
6168 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6169 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6170 netif_tx_wake_queue(txq);
6171 __netif_tx_unlock(txq);
51b91468 6172 }
1da177e4
LT
6173}
6174
8d4057a9
ED
6175static void tg3_frag_free(bool is_frag, void *data)
6176{
6177 if (is_frag)
6178 put_page(virt_to_head_page(data));
6179 else
6180 kfree(data);
6181}
6182
9205fd9c 6183static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6184{
8d4057a9
ED
6185 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6186 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6187
9205fd9c 6188 if (!ri->data)
2b2cdb65
MC
6189 return;
6190
4e5e4f0d 6191 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6192 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6193 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6194 ri->data = NULL;
2b2cdb65
MC
6195}
6196
8d4057a9 6197
1da177e4
LT
6198/* Returns size of skb allocated or < 0 on error.
6199 *
6200 * We only need to fill in the address because the other members
6201 * of the RX descriptor are invariant, see tg3_init_rings.
6202 *
6203 * Note the purposeful assymetry of cpu vs. chip accesses. For
6204 * posting buffers we only dirty the first cache line of the RX
6205 * descriptor (containing the address). Whereas for the RX status
6206 * buffers the cpu only reads the last cacheline of the RX descriptor
6207 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6208 */
9205fd9c 6209static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6210 u32 opaque_key, u32 dest_idx_unmasked,
6211 unsigned int *frag_size)
1da177e4
LT
6212{
6213 struct tg3_rx_buffer_desc *desc;
f94e290e 6214 struct ring_info *map;
9205fd9c 6215 u8 *data;
1da177e4 6216 dma_addr_t mapping;
9205fd9c 6217 int skb_size, data_size, dest_idx;
1da177e4 6218
1da177e4
LT
6219 switch (opaque_key) {
6220 case RXD_OPAQUE_RING_STD:
2c49a44d 6221 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6222 desc = &tpr->rx_std[dest_idx];
6223 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6224 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6225 break;
6226
6227 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6228 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6229 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6230 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6231 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6232 break;
6233
6234 default:
6235 return -EINVAL;
855e1111 6236 }
1da177e4
LT
6237
6238 /* Do not overwrite any of the map or rp information
6239 * until we are sure we can commit to a new buffer.
6240 *
6241 * Callers depend upon this behavior and assume that
6242 * we leave everything unchanged if we fail.
6243 */
9205fd9c
ED
6244 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6245 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6246 if (skb_size <= PAGE_SIZE) {
6247 data = netdev_alloc_frag(skb_size);
6248 *frag_size = skb_size;
8d4057a9
ED
6249 } else {
6250 data = kmalloc(skb_size, GFP_ATOMIC);
6251 *frag_size = 0;
6252 }
9205fd9c 6253 if (!data)
1da177e4
LT
6254 return -ENOMEM;
6255
9205fd9c
ED
6256 mapping = pci_map_single(tp->pdev,
6257 data + TG3_RX_OFFSET(tp),
6258 data_size,
1da177e4 6259 PCI_DMA_FROMDEVICE);
8d4057a9 6260 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6261 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6262 return -EIO;
6263 }
1da177e4 6264
9205fd9c 6265 map->data = data;
4e5e4f0d 6266 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6267
1da177e4
LT
6268 desc->addr_hi = ((u64)mapping >> 32);
6269 desc->addr_lo = ((u64)mapping & 0xffffffff);
6270
9205fd9c 6271 return data_size;
1da177e4
LT
6272}
6273
6274/* We only need to move over in the address because the other
6275 * members of the RX descriptor are invariant. See notes above
9205fd9c 6276 * tg3_alloc_rx_data for full details.
1da177e4 6277 */
a3896167
MC
6278static void tg3_recycle_rx(struct tg3_napi *tnapi,
6279 struct tg3_rx_prodring_set *dpr,
6280 u32 opaque_key, int src_idx,
6281 u32 dest_idx_unmasked)
1da177e4 6282{
17375d25 6283 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6284 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6285 struct ring_info *src_map, *dest_map;
8fea32b9 6286 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6287 int dest_idx;
1da177e4
LT
6288
6289 switch (opaque_key) {
6290 case RXD_OPAQUE_RING_STD:
2c49a44d 6291 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6292 dest_desc = &dpr->rx_std[dest_idx];
6293 dest_map = &dpr->rx_std_buffers[dest_idx];
6294 src_desc = &spr->rx_std[src_idx];
6295 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6296 break;
6297
6298 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6299 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6300 dest_desc = &dpr->rx_jmb[dest_idx].std;
6301 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6302 src_desc = &spr->rx_jmb[src_idx].std;
6303 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6304 break;
6305
6306 default:
6307 return;
855e1111 6308 }
1da177e4 6309
9205fd9c 6310 dest_map->data = src_map->data;
4e5e4f0d
FT
6311 dma_unmap_addr_set(dest_map, mapping,
6312 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6313 dest_desc->addr_hi = src_desc->addr_hi;
6314 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6315
6316 /* Ensure that the update to the skb happens after the physical
6317 * addresses have been transferred to the new BD location.
6318 */
6319 smp_wmb();
6320
9205fd9c 6321 src_map->data = NULL;
1da177e4
LT
6322}
6323
1da177e4
LT
6324/* The RX ring scheme is composed of multiple rings which post fresh
6325 * buffers to the chip, and one special ring the chip uses to report
6326 * status back to the host.
6327 *
6328 * The special ring reports the status of received packets to the
6329 * host. The chip does not write into the original descriptor the
6330 * RX buffer was obtained from. The chip simply takes the original
6331 * descriptor as provided by the host, updates the status and length
6332 * field, then writes this into the next status ring entry.
6333 *
6334 * Each ring the host uses to post buffers to the chip is described
6335 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6336 * it is first placed into the on-chip ram. When the packet's length
6337 * is known, it walks down the TG3_BDINFO entries to select the ring.
6338 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6339 * which is within the range of the new packet's length is chosen.
6340 *
6341 * The "separate ring for rx status" scheme may sound queer, but it makes
6342 * sense from a cache coherency perspective. If only the host writes
6343 * to the buffer post rings, and only the chip writes to the rx status
6344 * rings, then cache lines never move beyond shared-modified state.
6345 * If both the host and chip were to write into the same ring, cache line
6346 * eviction could occur since both entities want it in an exclusive state.
6347 */
17375d25 6348static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6349{
17375d25 6350 struct tg3 *tp = tnapi->tp;
f92905de 6351 u32 work_mask, rx_std_posted = 0;
4361935a 6352 u32 std_prod_idx, jmb_prod_idx;
72334482 6353 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6354 u16 hw_idx;
1da177e4 6355 int received;
8fea32b9 6356 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6357
8d9d7cfc 6358 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6359 /*
6360 * We need to order the read of hw_idx and the read of
6361 * the opaque cookie.
6362 */
6363 rmb();
1da177e4
LT
6364 work_mask = 0;
6365 received = 0;
4361935a
MC
6366 std_prod_idx = tpr->rx_std_prod_idx;
6367 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6368 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6369 struct ring_info *ri;
72334482 6370 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6371 unsigned int len;
6372 struct sk_buff *skb;
6373 dma_addr_t dma_addr;
6374 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6375 u8 *data;
fb4ce8ad 6376 u64 tstamp = 0;
1da177e4
LT
6377
6378 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6379 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6380 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6381 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6382 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6383 data = ri->data;
4361935a 6384 post_ptr = &std_prod_idx;
f92905de 6385 rx_std_posted++;
1da177e4 6386 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6387 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6388 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6389 data = ri->data;
4361935a 6390 post_ptr = &jmb_prod_idx;
21f581a5 6391 } else
1da177e4 6392 goto next_pkt_nopost;
1da177e4
LT
6393
6394 work_mask |= opaque_key;
6395
6396 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
6397 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
6398 drop_it:
a3896167 6399 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6400 desc_idx, *post_ptr);
6401 drop_it_no_recycle:
6402 /* Other statistics kept track of by card. */
b0057c51 6403 tp->rx_dropped++;
1da177e4
LT
6404 goto next_pkt;
6405 }
6406
9205fd9c 6407 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6408 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6409 ETH_FCS_LEN;
1da177e4 6410
fb4ce8ad
MC
6411 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6412 RXD_FLAG_PTPSTAT_PTPV1 ||
6413 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6414 RXD_FLAG_PTPSTAT_PTPV2) {
6415 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6416 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6417 }
6418
d2757fc4 6419 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6420 int skb_size;
8d4057a9 6421 unsigned int frag_size;
1da177e4 6422
9205fd9c 6423 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6424 *post_ptr, &frag_size);
1da177e4
LT
6425 if (skb_size < 0)
6426 goto drop_it;
6427
287be12e 6428 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6429 PCI_DMA_FROMDEVICE);
6430
8d4057a9 6431 skb = build_skb(data, frag_size);
9205fd9c 6432 if (!skb) {
8d4057a9 6433 tg3_frag_free(frag_size != 0, data);
9205fd9c
ED
6434 goto drop_it_no_recycle;
6435 }
6436 skb_reserve(skb, TG3_RX_OFFSET(tp));
6437 /* Ensure that the update to the data happens
61e800cf
MC
6438 * after the usage of the old DMA mapping.
6439 */
6440 smp_wmb();
6441
9205fd9c 6442 ri->data = NULL;
61e800cf 6443
1da177e4 6444 } else {
a3896167 6445 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6446 desc_idx, *post_ptr);
6447
9205fd9c
ED
6448 skb = netdev_alloc_skb(tp->dev,
6449 len + TG3_RAW_IP_ALIGN);
6450 if (skb == NULL)
1da177e4
LT
6451 goto drop_it_no_recycle;
6452
9205fd9c 6453 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6454 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6455 memcpy(skb->data,
6456 data + TG3_RX_OFFSET(tp),
6457 len);
1da177e4 6458 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6459 }
6460
9205fd9c 6461 skb_put(skb, len);
fb4ce8ad
MC
6462 if (tstamp)
6463 tg3_hwclock_to_timestamp(tp, tstamp,
6464 skb_hwtstamps(skb));
6465
dc668910 6466 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6467 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6468 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6469 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6470 skb->ip_summed = CHECKSUM_UNNECESSARY;
6471 else
bc8acf2c 6472 skb_checksum_none_assert(skb);
1da177e4
LT
6473
6474 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6475
6476 if (len > (tp->dev->mtu + ETH_HLEN) &&
6477 skb->protocol != htons(ETH_P_8021Q)) {
6478 dev_kfree_skb(skb);
b0057c51 6479 goto drop_it_no_recycle;
f7b493e0
MC
6480 }
6481
9dc7a113 6482 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
6483 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
6484 __vlan_hwaccel_put_tag(skb,
6485 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6486
bf933c80 6487 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6488
1da177e4
LT
6489 received++;
6490 budget--;
6491
6492next_pkt:
6493 (*post_ptr)++;
f92905de
MC
6494
6495 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6496 tpr->rx_std_prod_idx = std_prod_idx &
6497 tp->rx_std_ring_mask;
86cfe4ff
MC
6498 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6499 tpr->rx_std_prod_idx);
f92905de
MC
6500 work_mask &= ~RXD_OPAQUE_RING_STD;
6501 rx_std_posted = 0;
6502 }
1da177e4 6503next_pkt_nopost:
483ba50b 6504 sw_idx++;
7cb32cf2 6505 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6506
6507 /* Refresh hw_idx to see if there is new work */
6508 if (sw_idx == hw_idx) {
8d9d7cfc 6509 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6510 rmb();
6511 }
1da177e4
LT
6512 }
6513
6514 /* ACK the status ring. */
72334482
MC
6515 tnapi->rx_rcb_ptr = sw_idx;
6516 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6517
6518 /* Refill RX ring(s). */
63c3a66f 6519 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6520 /* Sync BD data before updating mailbox */
6521 wmb();
6522
b196c7e4 6523 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6524 tpr->rx_std_prod_idx = std_prod_idx &
6525 tp->rx_std_ring_mask;
b196c7e4
MC
6526 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6527 tpr->rx_std_prod_idx);
6528 }
6529 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6530 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6531 tp->rx_jmb_ring_mask;
b196c7e4
MC
6532 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6533 tpr->rx_jmb_prod_idx);
6534 }
6535 mmiowb();
6536 } else if (work_mask) {
6537 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6538 * updated before the producer indices can be updated.
6539 */
6540 smp_wmb();
6541
2c49a44d
MC
6542 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6543 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6544
7ae52890
MC
6545 if (tnapi != &tp->napi[1]) {
6546 tp->rx_refill = true;
e4af1af9 6547 napi_schedule(&tp->napi[1].napi);
7ae52890 6548 }
1da177e4 6549 }
1da177e4
LT
6550
6551 return received;
6552}
6553
35f2d7d0 6554static void tg3_poll_link(struct tg3 *tp)
1da177e4 6555{
1da177e4 6556 /* handle link change and other phy events */
63c3a66f 6557 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6558 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6559
1da177e4
LT
6560 if (sblk->status & SD_STATUS_LINK_CHG) {
6561 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6562 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6563 spin_lock(&tp->lock);
63c3a66f 6564 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6565 tw32_f(MAC_STATUS,
6566 (MAC_STATUS_SYNC_CHANGED |
6567 MAC_STATUS_CFG_CHANGED |
6568 MAC_STATUS_MI_COMPLETION |
6569 MAC_STATUS_LNKSTATE_CHANGED));
6570 udelay(40);
6571 } else
6572 tg3_setup_phy(tp, 0);
f47c11ee 6573 spin_unlock(&tp->lock);
1da177e4
LT
6574 }
6575 }
35f2d7d0
MC
6576}
6577
f89f38b8
MC
6578static int tg3_rx_prodring_xfer(struct tg3 *tp,
6579 struct tg3_rx_prodring_set *dpr,
6580 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6581{
6582 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6583 int i, err = 0;
b196c7e4
MC
6584
6585 while (1) {
6586 src_prod_idx = spr->rx_std_prod_idx;
6587
6588 /* Make sure updates to the rx_std_buffers[] entries and the
6589 * standard producer index are seen in the correct order.
6590 */
6591 smp_rmb();
6592
6593 if (spr->rx_std_cons_idx == src_prod_idx)
6594 break;
6595
6596 if (spr->rx_std_cons_idx < src_prod_idx)
6597 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6598 else
2c49a44d
MC
6599 cpycnt = tp->rx_std_ring_mask + 1 -
6600 spr->rx_std_cons_idx;
b196c7e4 6601
2c49a44d
MC
6602 cpycnt = min(cpycnt,
6603 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6604
6605 si = spr->rx_std_cons_idx;
6606 di = dpr->rx_std_prod_idx;
6607
e92967bf 6608 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6609 if (dpr->rx_std_buffers[i].data) {
e92967bf 6610 cpycnt = i - di;
f89f38b8 6611 err = -ENOSPC;
e92967bf
MC
6612 break;
6613 }
6614 }
6615
6616 if (!cpycnt)
6617 break;
6618
6619 /* Ensure that updates to the rx_std_buffers ring and the
6620 * shadowed hardware producer ring from tg3_recycle_skb() are
6621 * ordered correctly WRT the skb check above.
6622 */
6623 smp_rmb();
6624
b196c7e4
MC
6625 memcpy(&dpr->rx_std_buffers[di],
6626 &spr->rx_std_buffers[si],
6627 cpycnt * sizeof(struct ring_info));
6628
6629 for (i = 0; i < cpycnt; i++, di++, si++) {
6630 struct tg3_rx_buffer_desc *sbd, *dbd;
6631 sbd = &spr->rx_std[si];
6632 dbd = &dpr->rx_std[di];
6633 dbd->addr_hi = sbd->addr_hi;
6634 dbd->addr_lo = sbd->addr_lo;
6635 }
6636
2c49a44d
MC
6637 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6638 tp->rx_std_ring_mask;
6639 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6640 tp->rx_std_ring_mask;
b196c7e4
MC
6641 }
6642
6643 while (1) {
6644 src_prod_idx = spr->rx_jmb_prod_idx;
6645
6646 /* Make sure updates to the rx_jmb_buffers[] entries and
6647 * the jumbo producer index are seen in the correct order.
6648 */
6649 smp_rmb();
6650
6651 if (spr->rx_jmb_cons_idx == src_prod_idx)
6652 break;
6653
6654 if (spr->rx_jmb_cons_idx < src_prod_idx)
6655 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6656 else
2c49a44d
MC
6657 cpycnt = tp->rx_jmb_ring_mask + 1 -
6658 spr->rx_jmb_cons_idx;
b196c7e4
MC
6659
6660 cpycnt = min(cpycnt,
2c49a44d 6661 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6662
6663 si = spr->rx_jmb_cons_idx;
6664 di = dpr->rx_jmb_prod_idx;
6665
e92967bf 6666 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6667 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6668 cpycnt = i - di;
f89f38b8 6669 err = -ENOSPC;
e92967bf
MC
6670 break;
6671 }
6672 }
6673
6674 if (!cpycnt)
6675 break;
6676
6677 /* Ensure that updates to the rx_jmb_buffers ring and the
6678 * shadowed hardware producer ring from tg3_recycle_skb() are
6679 * ordered correctly WRT the skb check above.
6680 */
6681 smp_rmb();
6682
b196c7e4
MC
6683 memcpy(&dpr->rx_jmb_buffers[di],
6684 &spr->rx_jmb_buffers[si],
6685 cpycnt * sizeof(struct ring_info));
6686
6687 for (i = 0; i < cpycnt; i++, di++, si++) {
6688 struct tg3_rx_buffer_desc *sbd, *dbd;
6689 sbd = &spr->rx_jmb[si].std;
6690 dbd = &dpr->rx_jmb[di].std;
6691 dbd->addr_hi = sbd->addr_hi;
6692 dbd->addr_lo = sbd->addr_lo;
6693 }
6694
2c49a44d
MC
6695 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6696 tp->rx_jmb_ring_mask;
6697 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6698 tp->rx_jmb_ring_mask;
b196c7e4 6699 }
f89f38b8
MC
6700
6701 return err;
b196c7e4
MC
6702}
6703
35f2d7d0
MC
6704static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6705{
6706 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6707
6708 /* run TX completion thread */
f3f3f27e 6709 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6710 tg3_tx(tnapi);
63c3a66f 6711 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6712 return work_done;
1da177e4
LT
6713 }
6714
f891ea16
MC
6715 if (!tnapi->rx_rcb_prod_idx)
6716 return work_done;
6717
1da177e4
LT
6718 /* run RX thread, within the bounds set by NAPI.
6719 * All RX "locking" is done by ensuring outside
bea3348e 6720 * code synchronizes with tg3->napi.poll()
1da177e4 6721 */
8d9d7cfc 6722 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6723 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6724
63c3a66f 6725 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6726 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6727 int i, err = 0;
e4af1af9
MC
6728 u32 std_prod_idx = dpr->rx_std_prod_idx;
6729 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6730
7ae52890 6731 tp->rx_refill = false;
9102426a 6732 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 6733 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6734 &tp->napi[i].prodring);
b196c7e4
MC
6735
6736 wmb();
6737
e4af1af9
MC
6738 if (std_prod_idx != dpr->rx_std_prod_idx)
6739 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6740 dpr->rx_std_prod_idx);
b196c7e4 6741
e4af1af9
MC
6742 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6743 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6744 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6745
6746 mmiowb();
f89f38b8
MC
6747
6748 if (err)
6749 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6750 }
6751
6f535763
DM
6752 return work_done;
6753}
6754
db219973
MC
6755static inline void tg3_reset_task_schedule(struct tg3 *tp)
6756{
6757 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6758 schedule_work(&tp->reset_task);
6759}
6760
6761static inline void tg3_reset_task_cancel(struct tg3 *tp)
6762{
6763 cancel_work_sync(&tp->reset_task);
6764 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 6765 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
6766}
6767
35f2d7d0
MC
6768static int tg3_poll_msix(struct napi_struct *napi, int budget)
6769{
6770 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6771 struct tg3 *tp = tnapi->tp;
6772 int work_done = 0;
6773 struct tg3_hw_status *sblk = tnapi->hw_status;
6774
6775 while (1) {
6776 work_done = tg3_poll_work(tnapi, work_done, budget);
6777
63c3a66f 6778 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6779 goto tx_recovery;
6780
6781 if (unlikely(work_done >= budget))
6782 break;
6783
c6cdf436 6784 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6785 * to tell the hw how much work has been processed,
6786 * so we must read it before checking for more work.
6787 */
6788 tnapi->last_tag = sblk->status_tag;
6789 tnapi->last_irq_tag = tnapi->last_tag;
6790 rmb();
6791
6792 /* check for RX/TX work to do */
6d40db7b
MC
6793 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6794 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
6795
6796 /* This test here is not race free, but will reduce
6797 * the number of interrupts by looping again.
6798 */
6799 if (tnapi == &tp->napi[1] && tp->rx_refill)
6800 continue;
6801
35f2d7d0
MC
6802 napi_complete(napi);
6803 /* Reenable interrupts. */
6804 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
6805
6806 /* This test here is synchronized by napi_schedule()
6807 * and napi_complete() to close the race condition.
6808 */
6809 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
6810 tw32(HOSTCC_MODE, tp->coalesce_mode |
6811 HOSTCC_MODE_ENABLE |
6812 tnapi->coal_now);
6813 }
35f2d7d0
MC
6814 mmiowb();
6815 break;
6816 }
6817 }
6818
6819 return work_done;
6820
6821tx_recovery:
6822 /* work_done is guaranteed to be less than budget. */
6823 napi_complete(napi);
db219973 6824 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6825 return work_done;
6826}
6827
e64de4e6
MC
6828static void tg3_process_error(struct tg3 *tp)
6829{
6830 u32 val;
6831 bool real_error = false;
6832
63c3a66f 6833 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6834 return;
6835
6836 /* Check Flow Attention register */
6837 val = tr32(HOSTCC_FLOW_ATTN);
6838 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6839 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6840 real_error = true;
6841 }
6842
6843 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6844 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6845 real_error = true;
6846 }
6847
6848 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6849 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6850 real_error = true;
6851 }
6852
6853 if (!real_error)
6854 return;
6855
6856 tg3_dump_state(tp);
6857
63c3a66f 6858 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6859 tg3_reset_task_schedule(tp);
e64de4e6
MC
6860}
6861
6f535763
DM
6862static int tg3_poll(struct napi_struct *napi, int budget)
6863{
8ef0442f
MC
6864 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6865 struct tg3 *tp = tnapi->tp;
6f535763 6866 int work_done = 0;
898a56f8 6867 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6868
6869 while (1) {
e64de4e6
MC
6870 if (sblk->status & SD_STATUS_ERROR)
6871 tg3_process_error(tp);
6872
35f2d7d0
MC
6873 tg3_poll_link(tp);
6874
17375d25 6875 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6876
63c3a66f 6877 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6878 goto tx_recovery;
6879
6880 if (unlikely(work_done >= budget))
6881 break;
6882
63c3a66f 6883 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6884 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6885 * to tell the hw how much work has been processed,
6886 * so we must read it before checking for more work.
6887 */
898a56f8
MC
6888 tnapi->last_tag = sblk->status_tag;
6889 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6890 rmb();
6891 } else
6892 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6893
17375d25 6894 if (likely(!tg3_has_work(tnapi))) {
288379f0 6895 napi_complete(napi);
17375d25 6896 tg3_int_reenable(tnapi);
6f535763
DM
6897 break;
6898 }
1da177e4
LT
6899 }
6900
bea3348e 6901 return work_done;
6f535763
DM
6902
6903tx_recovery:
4fd7ab59 6904 /* work_done is guaranteed to be less than budget. */
288379f0 6905 napi_complete(napi);
db219973 6906 tg3_reset_task_schedule(tp);
4fd7ab59 6907 return work_done;
1da177e4
LT
6908}
6909
66cfd1bd
MC
6910static void tg3_napi_disable(struct tg3 *tp)
6911{
6912 int i;
6913
6914 for (i = tp->irq_cnt - 1; i >= 0; i--)
6915 napi_disable(&tp->napi[i].napi);
6916}
6917
6918static void tg3_napi_enable(struct tg3 *tp)
6919{
6920 int i;
6921
6922 for (i = 0; i < tp->irq_cnt; i++)
6923 napi_enable(&tp->napi[i].napi);
6924}
6925
6926static void tg3_napi_init(struct tg3 *tp)
6927{
6928 int i;
6929
6930 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6931 for (i = 1; i < tp->irq_cnt; i++)
6932 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6933}
6934
6935static void tg3_napi_fini(struct tg3 *tp)
6936{
6937 int i;
6938
6939 for (i = 0; i < tp->irq_cnt; i++)
6940 netif_napi_del(&tp->napi[i].napi);
6941}
6942
6943static inline void tg3_netif_stop(struct tg3 *tp)
6944{
6945 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6946 tg3_napi_disable(tp);
f4a46d1f 6947 netif_carrier_off(tp->dev);
66cfd1bd
MC
6948 netif_tx_disable(tp->dev);
6949}
6950
35763066 6951/* tp->lock must be held */
66cfd1bd
MC
6952static inline void tg3_netif_start(struct tg3 *tp)
6953{
be947307
MC
6954 tg3_ptp_resume(tp);
6955
66cfd1bd
MC
6956 /* NOTE: unconditional netif_tx_wake_all_queues is only
6957 * appropriate so long as all callers are assured to
6958 * have free tx slots (such as after tg3_init_hw)
6959 */
6960 netif_tx_wake_all_queues(tp->dev);
6961
f4a46d1f
NNS
6962 if (tp->link_up)
6963 netif_carrier_on(tp->dev);
6964
66cfd1bd
MC
6965 tg3_napi_enable(tp);
6966 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6967 tg3_enable_ints(tp);
6968}
6969
f47c11ee
DM
6970static void tg3_irq_quiesce(struct tg3 *tp)
6971{
4f125f42
MC
6972 int i;
6973
f47c11ee
DM
6974 BUG_ON(tp->irq_sync);
6975
6976 tp->irq_sync = 1;
6977 smp_mb();
6978
4f125f42
MC
6979 for (i = 0; i < tp->irq_cnt; i++)
6980 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6981}
6982
f47c11ee
DM
6983/* Fully shutdown all tg3 driver activity elsewhere in the system.
6984 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6985 * with as well. Most of the time, this is not necessary except when
6986 * shutting down the device.
6987 */
6988static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6989{
46966545 6990 spin_lock_bh(&tp->lock);
f47c11ee
DM
6991 if (irq_sync)
6992 tg3_irq_quiesce(tp);
f47c11ee
DM
6993}
6994
6995static inline void tg3_full_unlock(struct tg3 *tp)
6996{
f47c11ee
DM
6997 spin_unlock_bh(&tp->lock);
6998}
6999
fcfa0a32
MC
7000/* One-shot MSI handler - Chip automatically disables interrupt
7001 * after sending MSI so driver doesn't have to do it.
7002 */
7d12e780 7003static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 7004{
09943a18
MC
7005 struct tg3_napi *tnapi = dev_id;
7006 struct tg3 *tp = tnapi->tp;
fcfa0a32 7007
898a56f8 7008 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7009 if (tnapi->rx_rcb)
7010 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
7011
7012 if (likely(!tg3_irq_sync(tp)))
09943a18 7013 napi_schedule(&tnapi->napi);
fcfa0a32
MC
7014
7015 return IRQ_HANDLED;
7016}
7017
88b06bc2
MC
7018/* MSI ISR - No need to check for interrupt sharing and no need to
7019 * flush status block and interrupt mailbox. PCI ordering rules
7020 * guarantee that MSI will arrive after the status block.
7021 */
7d12e780 7022static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 7023{
09943a18
MC
7024 struct tg3_napi *tnapi = dev_id;
7025 struct tg3 *tp = tnapi->tp;
88b06bc2 7026
898a56f8 7027 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7028 if (tnapi->rx_rcb)
7029 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 7030 /*
fac9b83e 7031 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 7032 * chip-internal interrupt pending events.
fac9b83e 7033 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
7034 * NIC to stop sending us irqs, engaging "in-intr-handler"
7035 * event coalescing.
7036 */
5b39de91 7037 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 7038 if (likely(!tg3_irq_sync(tp)))
09943a18 7039 napi_schedule(&tnapi->napi);
61487480 7040
88b06bc2
MC
7041 return IRQ_RETVAL(1);
7042}
7043
7d12e780 7044static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 7045{
09943a18
MC
7046 struct tg3_napi *tnapi = dev_id;
7047 struct tg3 *tp = tnapi->tp;
898a56f8 7048 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
7049 unsigned int handled = 1;
7050
1da177e4
LT
7051 /* In INTx mode, it is possible for the interrupt to arrive at
7052 * the CPU before the status block posted prior to the interrupt.
7053 * Reading the PCI State register will confirm whether the
7054 * interrupt is ours and will flush the status block.
7055 */
d18edcb2 7056 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 7057 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7058 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7059 handled = 0;
f47c11ee 7060 goto out;
fac9b83e 7061 }
d18edcb2
MC
7062 }
7063
7064 /*
7065 * Writing any value to intr-mbox-0 clears PCI INTA# and
7066 * chip-internal interrupt pending events.
7067 * Writing non-zero to intr-mbox-0 additional tells the
7068 * NIC to stop sending us irqs, engaging "in-intr-handler"
7069 * event coalescing.
c04cb347
MC
7070 *
7071 * Flush the mailbox to de-assert the IRQ immediately to prevent
7072 * spurious interrupts. The flush impacts performance but
7073 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7074 */
c04cb347 7075 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
7076 if (tg3_irq_sync(tp))
7077 goto out;
7078 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 7079 if (likely(tg3_has_work(tnapi))) {
72334482 7080 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 7081 napi_schedule(&tnapi->napi);
d18edcb2
MC
7082 } else {
7083 /* No work, shared interrupt perhaps? re-enable
7084 * interrupts, and flush that PCI write
7085 */
7086 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7087 0x00000000);
fac9b83e 7088 }
f47c11ee 7089out:
fac9b83e
DM
7090 return IRQ_RETVAL(handled);
7091}
7092
7d12e780 7093static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 7094{
09943a18
MC
7095 struct tg3_napi *tnapi = dev_id;
7096 struct tg3 *tp = tnapi->tp;
898a56f8 7097 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
7098 unsigned int handled = 1;
7099
fac9b83e
DM
7100 /* In INTx mode, it is possible for the interrupt to arrive at
7101 * the CPU before the status block posted prior to the interrupt.
7102 * Reading the PCI State register will confirm whether the
7103 * interrupt is ours and will flush the status block.
7104 */
898a56f8 7105 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 7106 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7107 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7108 handled = 0;
f47c11ee 7109 goto out;
1da177e4 7110 }
d18edcb2
MC
7111 }
7112
7113 /*
7114 * writing any value to intr-mbox-0 clears PCI INTA# and
7115 * chip-internal interrupt pending events.
7116 * writing non-zero to intr-mbox-0 additional tells the
7117 * NIC to stop sending us irqs, engaging "in-intr-handler"
7118 * event coalescing.
c04cb347
MC
7119 *
7120 * Flush the mailbox to de-assert the IRQ immediately to prevent
7121 * spurious interrupts. The flush impacts performance but
7122 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7123 */
c04cb347 7124 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
7125
7126 /*
7127 * In a shared interrupt configuration, sometimes other devices'
7128 * interrupts will scream. We record the current status tag here
7129 * so that the above check can report that the screaming interrupts
7130 * are unhandled. Eventually they will be silenced.
7131 */
898a56f8 7132 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 7133
d18edcb2
MC
7134 if (tg3_irq_sync(tp))
7135 goto out;
624f8e50 7136
72334482 7137 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7138
09943a18 7139 napi_schedule(&tnapi->napi);
624f8e50 7140
f47c11ee 7141out:
1da177e4
LT
7142 return IRQ_RETVAL(handled);
7143}
7144
7938109f 7145/* ISR for interrupt test */
7d12e780 7146static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7147{
09943a18
MC
7148 struct tg3_napi *tnapi = dev_id;
7149 struct tg3 *tp = tnapi->tp;
898a56f8 7150 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7151
f9804ddb
MC
7152 if ((sblk->status & SD_STATUS_UPDATED) ||
7153 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7154 tg3_disable_ints(tp);
7938109f
MC
7155 return IRQ_RETVAL(1);
7156 }
7157 return IRQ_RETVAL(0);
7158}
7159
1da177e4
LT
7160#ifdef CONFIG_NET_POLL_CONTROLLER
7161static void tg3_poll_controller(struct net_device *dev)
7162{
4f125f42 7163 int i;
88b06bc2
MC
7164 struct tg3 *tp = netdev_priv(dev);
7165
9c13cb8b
NNS
7166 if (tg3_irq_sync(tp))
7167 return;
7168
4f125f42 7169 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7170 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7171}
7172#endif
7173
1da177e4
LT
7174static void tg3_tx_timeout(struct net_device *dev)
7175{
7176 struct tg3 *tp = netdev_priv(dev);
7177
b0408751 7178 if (netif_msg_tx_err(tp)) {
05dbe005 7179 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7180 tg3_dump_state(tp);
b0408751 7181 }
1da177e4 7182
db219973 7183 tg3_reset_task_schedule(tp);
1da177e4
LT
7184}
7185
c58ec932
MC
7186/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7187static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7188{
7189 u32 base = (u32) mapping & 0xffffffff;
7190
807540ba 7191 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
7192}
7193
72f2afb8
MC
7194/* Test for DMA addresses > 40-bit */
7195static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7196 int len)
7197{
7198#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7199 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7200 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7201 return 0;
7202#else
7203 return 0;
7204#endif
7205}
7206
d1a3b737 7207static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7208 dma_addr_t mapping, u32 len, u32 flags,
7209 u32 mss, u32 vlan)
2ffcc981 7210{
92cd3a17
MC
7211 txbd->addr_hi = ((u64) mapping >> 32);
7212 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7213 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7214 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7215}
1da177e4 7216
84b67b27 7217static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7218 dma_addr_t map, u32 len, u32 flags,
7219 u32 mss, u32 vlan)
7220{
7221 struct tg3 *tp = tnapi->tp;
7222 bool hwbug = false;
7223
7224 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7225 hwbug = true;
d1a3b737
MC
7226
7227 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7228 hwbug = true;
d1a3b737
MC
7229
7230 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7231 hwbug = true;
d1a3b737 7232
a4cb428d 7233 if (tp->dma_limit) {
b9e45482 7234 u32 prvidx = *entry;
e31aa987 7235 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7236 while (len > tp->dma_limit && *budget) {
7237 u32 frag_len = tp->dma_limit;
7238 len -= tp->dma_limit;
e31aa987 7239
b9e45482
MC
7240 /* Avoid the 8byte DMA problem */
7241 if (len <= 8) {
a4cb428d
MC
7242 len += tp->dma_limit / 2;
7243 frag_len = tp->dma_limit / 2;
e31aa987
MC
7244 }
7245
b9e45482
MC
7246 tnapi->tx_buffers[*entry].fragmented = true;
7247
7248 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7249 frag_len, tmp_flag, mss, vlan);
7250 *budget -= 1;
7251 prvidx = *entry;
7252 *entry = NEXT_TX(*entry);
7253
e31aa987
MC
7254 map += frag_len;
7255 }
7256
7257 if (len) {
7258 if (*budget) {
7259 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7260 len, flags, mss, vlan);
b9e45482 7261 *budget -= 1;
e31aa987
MC
7262 *entry = NEXT_TX(*entry);
7263 } else {
3db1cd5c 7264 hwbug = true;
b9e45482 7265 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7266 }
7267 }
7268 } else {
84b67b27
MC
7269 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7270 len, flags, mss, vlan);
e31aa987
MC
7271 *entry = NEXT_TX(*entry);
7272 }
d1a3b737
MC
7273
7274 return hwbug;
7275}
7276
0d681b27 7277static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7278{
7279 int i;
0d681b27 7280 struct sk_buff *skb;
df8944cf 7281 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7282
0d681b27
MC
7283 skb = txb->skb;
7284 txb->skb = NULL;
7285
432aa7ed
MC
7286 pci_unmap_single(tnapi->tp->pdev,
7287 dma_unmap_addr(txb, mapping),
7288 skb_headlen(skb),
7289 PCI_DMA_TODEVICE);
e01ee14d
MC
7290
7291 while (txb->fragmented) {
7292 txb->fragmented = false;
7293 entry = NEXT_TX(entry);
7294 txb = &tnapi->tx_buffers[entry];
7295 }
7296
ba1142e4 7297 for (i = 0; i <= last; i++) {
9e903e08 7298 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7299
7300 entry = NEXT_TX(entry);
7301 txb = &tnapi->tx_buffers[entry];
7302
7303 pci_unmap_page(tnapi->tp->pdev,
7304 dma_unmap_addr(txb, mapping),
9e903e08 7305 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7306
7307 while (txb->fragmented) {
7308 txb->fragmented = false;
7309 entry = NEXT_TX(entry);
7310 txb = &tnapi->tx_buffers[entry];
7311 }
432aa7ed
MC
7312 }
7313}
7314
72f2afb8 7315/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7316static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7317 struct sk_buff **pskb,
84b67b27 7318 u32 *entry, u32 *budget,
92cd3a17 7319 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7320{
24f4efd4 7321 struct tg3 *tp = tnapi->tp;
f7ff1987 7322 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7323 dma_addr_t new_addr = 0;
432aa7ed 7324 int ret = 0;
1da177e4 7325
4153577a 7326 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7327 new_skb = skb_copy(skb, GFP_ATOMIC);
7328 else {
7329 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7330
7331 new_skb = skb_copy_expand(skb,
7332 skb_headroom(skb) + more_headroom,
7333 skb_tailroom(skb), GFP_ATOMIC);
7334 }
7335
1da177e4 7336 if (!new_skb) {
c58ec932
MC
7337 ret = -1;
7338 } else {
7339 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7340 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7341 PCI_DMA_TODEVICE);
7342 /* Make sure the mapping succeeded */
7343 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 7344 dev_kfree_skb(new_skb);
c58ec932 7345 ret = -1;
c58ec932 7346 } else {
b9e45482
MC
7347 u32 save_entry = *entry;
7348
92cd3a17
MC
7349 base_flags |= TXD_FLAG_END;
7350
84b67b27
MC
7351 tnapi->tx_buffers[*entry].skb = new_skb;
7352 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7353 mapping, new_addr);
7354
84b67b27 7355 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7356 new_skb->len, base_flags,
7357 mss, vlan)) {
ba1142e4 7358 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
7359 dev_kfree_skb(new_skb);
7360 ret = -1;
7361 }
f4188d8a 7362 }
1da177e4
LT
7363 }
7364
7365 dev_kfree_skb(skb);
f7ff1987 7366 *pskb = new_skb;
c58ec932 7367 return ret;
1da177e4
LT
7368}
7369
2ffcc981 7370static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
7371
7372/* Use GSO to workaround a rare TSO bug that may be triggered when the
7373 * TSO header is greater than 80 bytes.
7374 */
7375static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
7376{
7377 struct sk_buff *segs, *nskb;
f3f3f27e 7378 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7379
7380 /* Estimate the number of fragments in the worst case */
f3f3f27e 7381 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 7382 netif_stop_queue(tp->dev);
f65aac16
MC
7383
7384 /* netif_tx_stop_queue() must be done before checking
7385 * checking tx index in tg3_tx_avail() below, because in
7386 * tg3_tx(), we update tx index before checking for
7387 * netif_tx_queue_stopped().
7388 */
7389 smp_mb();
f3f3f27e 7390 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
7391 return NETDEV_TX_BUSY;
7392
7393 netif_wake_queue(tp->dev);
52c0fd83
MC
7394 }
7395
7396 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 7397 if (IS_ERR(segs))
52c0fd83
MC
7398 goto tg3_tso_bug_end;
7399
7400 do {
7401 nskb = segs;
7402 segs = segs->next;
7403 nskb->next = NULL;
2ffcc981 7404 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7405 } while (segs);
7406
7407tg3_tso_bug_end:
7408 dev_kfree_skb(skb);
7409
7410 return NETDEV_TX_OK;
7411}
52c0fd83 7412
5a6f3074 7413/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 7414 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 7415 */
2ffcc981 7416static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7417{
7418 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7419 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7420 u32 budget;
432aa7ed 7421 int i = -1, would_hit_hwbug;
90079ce8 7422 dma_addr_t mapping;
24f4efd4
MC
7423 struct tg3_napi *tnapi;
7424 struct netdev_queue *txq;
432aa7ed 7425 unsigned int last;
f4188d8a 7426
24f4efd4
MC
7427 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7428 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7429 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7430 tnapi++;
1da177e4 7431
84b67b27
MC
7432 budget = tg3_tx_avail(tnapi);
7433
00b70504 7434 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7435 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7436 * interrupt. Furthermore, IRQ processing runs lockless so we have
7437 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7438 */
84b67b27 7439 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7440 if (!netif_tx_queue_stopped(txq)) {
7441 netif_tx_stop_queue(txq);
1f064a87
SH
7442
7443 /* This is a hard error, log it. */
5129c3a3
MC
7444 netdev_err(dev,
7445 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7446 }
1da177e4
LT
7447 return NETDEV_TX_BUSY;
7448 }
7449
f3f3f27e 7450 entry = tnapi->tx_prod;
1da177e4 7451 base_flags = 0;
84fa7933 7452 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 7453 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 7454
be98da6a
MC
7455 mss = skb_shinfo(skb)->gso_size;
7456 if (mss) {
eddc9ec5 7457 struct iphdr *iph;
34195c3d 7458 u32 tcp_opt_len, hdr_len;
1da177e4
LT
7459
7460 if (skb_header_cloned(skb) &&
48855432
ED
7461 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7462 goto drop;
1da177e4 7463
34195c3d 7464 iph = ip_hdr(skb);
ab6a5bb6 7465 tcp_opt_len = tcp_optlen(skb);
1da177e4 7466
a5a11955 7467 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7468
a5a11955 7469 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7470 iph->check = 0;
7471 iph->tot_len = htons(mss + hdr_len);
7472 }
7473
52c0fd83 7474 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7475 tg3_flag(tp, TSO_BUG))
de6f31eb 7476 return tg3_tso_bug(tp, skb);
52c0fd83 7477
1da177e4
LT
7478 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7479 TXD_FLAG_CPU_POST_DMA);
7480
63c3a66f
JP
7481 if (tg3_flag(tp, HW_TSO_1) ||
7482 tg3_flag(tp, HW_TSO_2) ||
7483 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7484 tcp_hdr(skb)->check = 0;
1da177e4 7485 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7486 } else
7487 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7488 iph->daddr, 0,
7489 IPPROTO_TCP,
7490 0);
1da177e4 7491
63c3a66f 7492 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7493 mss |= (hdr_len & 0xc) << 12;
7494 if (hdr_len & 0x10)
7495 base_flags |= 0x00000010;
7496 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7497 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7498 mss |= hdr_len << 9;
63c3a66f 7499 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7500 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7501 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7502 int tsflags;
7503
eddc9ec5 7504 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7505 mss |= (tsflags << 11);
7506 }
7507 } else {
eddc9ec5 7508 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7509 int tsflags;
7510
eddc9ec5 7511 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7512 base_flags |= tsflags << 12;
7513 }
7514 }
7515 }
bf933c80 7516
93a700a9
MC
7517 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7518 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7519 base_flags |= TXD_FLAG_JMB_PKT;
7520
92cd3a17
MC
7521 if (vlan_tx_tag_present(skb)) {
7522 base_flags |= TXD_FLAG_VLAN;
7523 vlan = vlan_tx_tag_get(skb);
7524 }
1da177e4 7525
fb4ce8ad
MC
7526 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7527 tg3_flag(tp, TX_TSTAMP_EN)) {
7528 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7529 base_flags |= TXD_FLAG_HWTSTAMP;
7530 }
7531
f4188d8a
AD
7532 len = skb_headlen(skb);
7533
7534 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7535 if (pci_dma_mapping_error(tp->pdev, mapping))
7536 goto drop;
7537
90079ce8 7538
f3f3f27e 7539 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7540 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7541
7542 would_hit_hwbug = 0;
7543
63c3a66f 7544 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7545 would_hit_hwbug = 1;
1da177e4 7546
84b67b27 7547 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 7548 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 7549 mss, vlan)) {
d1a3b737 7550 would_hit_hwbug = 1;
ba1142e4 7551 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
7552 u32 tmp_mss = mss;
7553
7554 if (!tg3_flag(tp, HW_TSO_1) &&
7555 !tg3_flag(tp, HW_TSO_2) &&
7556 !tg3_flag(tp, HW_TSO_3))
7557 tmp_mss = 0;
7558
c5665a53
MC
7559 /* Now loop through additional data
7560 * fragments, and queue them.
7561 */
1da177e4
LT
7562 last = skb_shinfo(skb)->nr_frags - 1;
7563 for (i = 0; i <= last; i++) {
7564 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7565
9e903e08 7566 len = skb_frag_size(frag);
dc234d0b 7567 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 7568 len, DMA_TO_DEVICE);
1da177e4 7569
f3f3f27e 7570 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7571 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7572 mapping);
5d6bcdfe 7573 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7574 goto dma_error;
1da177e4 7575
b9e45482
MC
7576 if (!budget ||
7577 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7578 len, base_flags |
7579 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7580 tmp_mss, vlan)) {
72f2afb8 7581 would_hit_hwbug = 1;
b9e45482
MC
7582 break;
7583 }
1da177e4
LT
7584 }
7585 }
7586
7587 if (would_hit_hwbug) {
0d681b27 7588 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7589
7590 /* If the workaround fails due to memory/mapping
7591 * failure, silently drop this packet.
7592 */
84b67b27
MC
7593 entry = tnapi->tx_prod;
7594 budget = tg3_tx_avail(tnapi);
f7ff1987 7595 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7596 base_flags, mss, vlan))
48855432 7597 goto drop_nofree;
1da177e4
LT
7598 }
7599
d515b450 7600 skb_tx_timestamp(skb);
5cb917bc 7601 netdev_tx_sent_queue(txq, skb->len);
d515b450 7602
6541b806
MC
7603 /* Sync BD data before updating mailbox */
7604 wmb();
7605
1da177e4 7606 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7607 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7608
f3f3f27e
MC
7609 tnapi->tx_prod = entry;
7610 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7611 netif_tx_stop_queue(txq);
f65aac16
MC
7612
7613 /* netif_tx_stop_queue() must be done before checking
7614 * checking tx index in tg3_tx_avail() below, because in
7615 * tg3_tx(), we update tx index before checking for
7616 * netif_tx_queue_stopped().
7617 */
7618 smp_mb();
f3f3f27e 7619 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7620 netif_tx_wake_queue(txq);
51b91468 7621 }
1da177e4 7622
cdd0db05 7623 mmiowb();
1da177e4 7624 return NETDEV_TX_OK;
f4188d8a
AD
7625
7626dma_error:
ba1142e4 7627 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7628 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7629drop:
7630 dev_kfree_skb(skb);
7631drop_nofree:
7632 tp->tx_dropped++;
f4188d8a 7633 return NETDEV_TX_OK;
1da177e4
LT
7634}
7635
6e01b20b
MC
7636static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7637{
7638 if (enable) {
7639 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7640 MAC_MODE_PORT_MODE_MASK);
7641
7642 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7643
7644 if (!tg3_flag(tp, 5705_PLUS))
7645 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7646
7647 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7648 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7649 else
7650 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7651 } else {
7652 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7653
7654 if (tg3_flag(tp, 5705_PLUS) ||
7655 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 7656 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
7657 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7658 }
7659
7660 tw32(MAC_MODE, tp->mac_mode);
7661 udelay(40);
7662}
7663
941ec90f 7664static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7665{
941ec90f 7666 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7667
7668 tg3_phy_toggle_apd(tp, false);
7669 tg3_phy_toggle_automdix(tp, 0);
7670
941ec90f
MC
7671 if (extlpbk && tg3_phy_set_extloopbk(tp))
7672 return -EIO;
7673
7674 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7675 switch (speed) {
7676 case SPEED_10:
7677 break;
7678 case SPEED_100:
7679 bmcr |= BMCR_SPEED100;
7680 break;
7681 case SPEED_1000:
7682 default:
7683 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7684 speed = SPEED_100;
7685 bmcr |= BMCR_SPEED100;
7686 } else {
7687 speed = SPEED_1000;
7688 bmcr |= BMCR_SPEED1000;
7689 }
7690 }
7691
941ec90f
MC
7692 if (extlpbk) {
7693 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7694 tg3_readphy(tp, MII_CTRL1000, &val);
7695 val |= CTL1000_AS_MASTER |
7696 CTL1000_ENABLE_MASTER;
7697 tg3_writephy(tp, MII_CTRL1000, val);
7698 } else {
7699 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7700 MII_TG3_FET_PTEST_TRIM_2;
7701 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7702 }
7703 } else
7704 bmcr |= BMCR_LOOPBACK;
7705
5e5a7f37
MC
7706 tg3_writephy(tp, MII_BMCR, bmcr);
7707
7708 /* The write needs to be flushed for the FETs */
7709 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7710 tg3_readphy(tp, MII_BMCR, &bmcr);
7711
7712 udelay(40);
7713
7714 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 7715 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 7716 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7717 MII_TG3_FET_PTEST_FRC_TX_LINK |
7718 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7719
7720 /* The write needs to be flushed for the AC131 */
7721 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7722 }
7723
7724 /* Reset to prevent losing 1st rx packet intermittently */
7725 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7726 tg3_flag(tp, 5780_CLASS)) {
7727 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7728 udelay(10);
7729 tw32_f(MAC_RX_MODE, tp->rx_mode);
7730 }
7731
7732 mac_mode = tp->mac_mode &
7733 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7734 if (speed == SPEED_1000)
7735 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7736 else
7737 mac_mode |= MAC_MODE_PORT_MODE_MII;
7738
4153577a 7739 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
7740 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7741
7742 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7743 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7744 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7745 mac_mode |= MAC_MODE_LINK_POLARITY;
7746
7747 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7748 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7749 }
7750
7751 tw32(MAC_MODE, mac_mode);
7752 udelay(40);
941ec90f
MC
7753
7754 return 0;
5e5a7f37
MC
7755}
7756
c8f44aff 7757static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7758{
7759 struct tg3 *tp = netdev_priv(dev);
7760
7761 if (features & NETIF_F_LOOPBACK) {
7762 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7763 return;
7764
06c03c02 7765 spin_lock_bh(&tp->lock);
6e01b20b 7766 tg3_mac_loopback(tp, true);
06c03c02
MB
7767 netif_carrier_on(tp->dev);
7768 spin_unlock_bh(&tp->lock);
7769 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7770 } else {
7771 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7772 return;
7773
06c03c02 7774 spin_lock_bh(&tp->lock);
6e01b20b 7775 tg3_mac_loopback(tp, false);
06c03c02
MB
7776 /* Force link status check */
7777 tg3_setup_phy(tp, 1);
7778 spin_unlock_bh(&tp->lock);
7779 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7780 }
7781}
7782
c8f44aff
MM
7783static netdev_features_t tg3_fix_features(struct net_device *dev,
7784 netdev_features_t features)
dc668910
MM
7785{
7786 struct tg3 *tp = netdev_priv(dev);
7787
63c3a66f 7788 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7789 features &= ~NETIF_F_ALL_TSO;
7790
7791 return features;
7792}
7793
c8f44aff 7794static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7795{
c8f44aff 7796 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7797
7798 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7799 tg3_set_loopback(dev, features);
7800
7801 return 0;
7802}
7803
21f581a5
MC
7804static void tg3_rx_prodring_free(struct tg3 *tp,
7805 struct tg3_rx_prodring_set *tpr)
1da177e4 7806{
1da177e4
LT
7807 int i;
7808
8fea32b9 7809 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7810 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7811 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7812 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7813 tp->rx_pkt_map_sz);
7814
63c3a66f 7815 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7816 for (i = tpr->rx_jmb_cons_idx;
7817 i != tpr->rx_jmb_prod_idx;
2c49a44d 7818 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7819 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7820 TG3_RX_JMB_MAP_SZ);
7821 }
7822 }
7823
2b2cdb65 7824 return;
b196c7e4 7825 }
1da177e4 7826
2c49a44d 7827 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7828 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7829 tp->rx_pkt_map_sz);
1da177e4 7830
63c3a66f 7831 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7832 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7833 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7834 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7835 }
7836}
7837
c6cdf436 7838/* Initialize rx rings for packet processing.
1da177e4
LT
7839 *
7840 * The chip has been shut down and the driver detached from
7841 * the networking, so no interrupts or new tx packets will
7842 * end up in the driver. tp->{tx,}lock are held and thus
7843 * we may not sleep.
7844 */
21f581a5
MC
7845static int tg3_rx_prodring_alloc(struct tg3 *tp,
7846 struct tg3_rx_prodring_set *tpr)
1da177e4 7847{
287be12e 7848 u32 i, rx_pkt_dma_sz;
1da177e4 7849
b196c7e4
MC
7850 tpr->rx_std_cons_idx = 0;
7851 tpr->rx_std_prod_idx = 0;
7852 tpr->rx_jmb_cons_idx = 0;
7853 tpr->rx_jmb_prod_idx = 0;
7854
8fea32b9 7855 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7856 memset(&tpr->rx_std_buffers[0], 0,
7857 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7858 if (tpr->rx_jmb_buffers)
2b2cdb65 7859 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7860 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7861 goto done;
7862 }
7863
1da177e4 7864 /* Zero out all descriptors. */
2c49a44d 7865 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7866
287be12e 7867 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7868 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7869 tp->dev->mtu > ETH_DATA_LEN)
7870 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7871 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7872
1da177e4
LT
7873 /* Initialize invariants of the rings, we only set this
7874 * stuff once. This works because the card does not
7875 * write into the rx buffer posting rings.
7876 */
2c49a44d 7877 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7878 struct tg3_rx_buffer_desc *rxd;
7879
21f581a5 7880 rxd = &tpr->rx_std[i];
287be12e 7881 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7882 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7883 rxd->opaque = (RXD_OPAQUE_RING_STD |
7884 (i << RXD_OPAQUE_INDEX_SHIFT));
7885 }
7886
1da177e4
LT
7887 /* Now allocate fresh SKBs for each rx ring. */
7888 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
7889 unsigned int frag_size;
7890
7891 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
7892 &frag_size) < 0) {
5129c3a3
MC
7893 netdev_warn(tp->dev,
7894 "Using a smaller RX standard ring. Only "
7895 "%d out of %d buffers were allocated "
7896 "successfully\n", i, tp->rx_pending);
32d8c572 7897 if (i == 0)
cf7a7298 7898 goto initfail;
32d8c572 7899 tp->rx_pending = i;
1da177e4 7900 break;
32d8c572 7901 }
1da177e4
LT
7902 }
7903
63c3a66f 7904 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7905 goto done;
7906
2c49a44d 7907 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7908
63c3a66f 7909 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7910 goto done;
cf7a7298 7911
2c49a44d 7912 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7913 struct tg3_rx_buffer_desc *rxd;
7914
7915 rxd = &tpr->rx_jmb[i].std;
7916 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7917 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7918 RXD_FLAG_JUMBO;
7919 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7920 (i << RXD_OPAQUE_INDEX_SHIFT));
7921 }
7922
7923 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
7924 unsigned int frag_size;
7925
7926 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
7927 &frag_size) < 0) {
5129c3a3
MC
7928 netdev_warn(tp->dev,
7929 "Using a smaller RX jumbo ring. Only %d "
7930 "out of %d buffers were allocated "
7931 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7932 if (i == 0)
7933 goto initfail;
7934 tp->rx_jumbo_pending = i;
7935 break;
1da177e4
LT
7936 }
7937 }
cf7a7298
MC
7938
7939done:
32d8c572 7940 return 0;
cf7a7298
MC
7941
7942initfail:
21f581a5 7943 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7944 return -ENOMEM;
1da177e4
LT
7945}
7946
21f581a5
MC
7947static void tg3_rx_prodring_fini(struct tg3 *tp,
7948 struct tg3_rx_prodring_set *tpr)
1da177e4 7949{
21f581a5
MC
7950 kfree(tpr->rx_std_buffers);
7951 tpr->rx_std_buffers = NULL;
7952 kfree(tpr->rx_jmb_buffers);
7953 tpr->rx_jmb_buffers = NULL;
7954 if (tpr->rx_std) {
4bae65c8
MC
7955 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7956 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7957 tpr->rx_std = NULL;
1da177e4 7958 }
21f581a5 7959 if (tpr->rx_jmb) {
4bae65c8
MC
7960 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7961 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7962 tpr->rx_jmb = NULL;
1da177e4 7963 }
cf7a7298
MC
7964}
7965
21f581a5
MC
7966static int tg3_rx_prodring_init(struct tg3 *tp,
7967 struct tg3_rx_prodring_set *tpr)
cf7a7298 7968{
2c49a44d
MC
7969 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7970 GFP_KERNEL);
21f581a5 7971 if (!tpr->rx_std_buffers)
cf7a7298
MC
7972 return -ENOMEM;
7973
4bae65c8
MC
7974 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7975 TG3_RX_STD_RING_BYTES(tp),
7976 &tpr->rx_std_mapping,
7977 GFP_KERNEL);
21f581a5 7978 if (!tpr->rx_std)
cf7a7298
MC
7979 goto err_out;
7980
63c3a66f 7981 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7982 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7983 GFP_KERNEL);
7984 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7985 goto err_out;
7986
4bae65c8
MC
7987 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7988 TG3_RX_JMB_RING_BYTES(tp),
7989 &tpr->rx_jmb_mapping,
7990 GFP_KERNEL);
21f581a5 7991 if (!tpr->rx_jmb)
cf7a7298
MC
7992 goto err_out;
7993 }
7994
7995 return 0;
7996
7997err_out:
21f581a5 7998 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7999 return -ENOMEM;
8000}
8001
8002/* Free up pending packets in all rx/tx rings.
8003 *
8004 * The chip has been shut down and the driver detached from
8005 * the networking, so no interrupts or new tx packets will
8006 * end up in the driver. tp->{tx,}lock is not held and we are not
8007 * in an interrupt context and thus may sleep.
8008 */
8009static void tg3_free_rings(struct tg3 *tp)
8010{
f77a6a8e 8011 int i, j;
cf7a7298 8012
f77a6a8e
MC
8013 for (j = 0; j < tp->irq_cnt; j++) {
8014 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 8015
8fea32b9 8016 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 8017
0c1d0e2b
MC
8018 if (!tnapi->tx_buffers)
8019 continue;
8020
0d681b27
MC
8021 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8022 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 8023
0d681b27 8024 if (!skb)
f77a6a8e 8025 continue;
cf7a7298 8026
ba1142e4
MC
8027 tg3_tx_skb_unmap(tnapi, i,
8028 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
8029
8030 dev_kfree_skb_any(skb);
8031 }
5cb917bc 8032 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 8033 }
cf7a7298
MC
8034}
8035
8036/* Initialize tx/rx rings for packet processing.
8037 *
8038 * The chip has been shut down and the driver detached from
8039 * the networking, so no interrupts or new tx packets will
8040 * end up in the driver. tp->{tx,}lock are held and thus
8041 * we may not sleep.
8042 */
8043static int tg3_init_rings(struct tg3 *tp)
8044{
f77a6a8e 8045 int i;
72334482 8046
cf7a7298
MC
8047 /* Free up all the SKBs. */
8048 tg3_free_rings(tp);
8049
f77a6a8e
MC
8050 for (i = 0; i < tp->irq_cnt; i++) {
8051 struct tg3_napi *tnapi = &tp->napi[i];
8052
8053 tnapi->last_tag = 0;
8054 tnapi->last_irq_tag = 0;
8055 tnapi->hw_status->status = 0;
8056 tnapi->hw_status->status_tag = 0;
8057 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 8058
f77a6a8e
MC
8059 tnapi->tx_prod = 0;
8060 tnapi->tx_cons = 0;
0c1d0e2b
MC
8061 if (tnapi->tx_ring)
8062 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
8063
8064 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
8065 if (tnapi->rx_rcb)
8066 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 8067
8fea32b9 8068 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 8069 tg3_free_rings(tp);
2b2cdb65 8070 return -ENOMEM;
e4af1af9 8071 }
f77a6a8e 8072 }
72334482 8073
2b2cdb65 8074 return 0;
cf7a7298
MC
8075}
8076
49a359e3 8077static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 8078{
f77a6a8e 8079 int i;
898a56f8 8080
49a359e3 8081 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
8082 struct tg3_napi *tnapi = &tp->napi[i];
8083
8084 if (tnapi->tx_ring) {
4bae65c8 8085 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
8086 tnapi->tx_ring, tnapi->tx_desc_mapping);
8087 tnapi->tx_ring = NULL;
8088 }
8089
8090 kfree(tnapi->tx_buffers);
8091 tnapi->tx_buffers = NULL;
49a359e3
MC
8092 }
8093}
f77a6a8e 8094
49a359e3
MC
8095static int tg3_mem_tx_acquire(struct tg3 *tp)
8096{
8097 int i;
8098 struct tg3_napi *tnapi = &tp->napi[0];
8099
8100 /* If multivector TSS is enabled, vector 0 does not handle
8101 * tx interrupts. Don't allocate any resources for it.
8102 */
8103 if (tg3_flag(tp, ENABLE_TSS))
8104 tnapi++;
8105
8106 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8107 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8108 TG3_TX_RING_SIZE, GFP_KERNEL);
8109 if (!tnapi->tx_buffers)
8110 goto err_out;
8111
8112 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8113 TG3_TX_RING_BYTES,
8114 &tnapi->tx_desc_mapping,
8115 GFP_KERNEL);
8116 if (!tnapi->tx_ring)
8117 goto err_out;
8118 }
8119
8120 return 0;
8121
8122err_out:
8123 tg3_mem_tx_release(tp);
8124 return -ENOMEM;
8125}
8126
8127static void tg3_mem_rx_release(struct tg3 *tp)
8128{
8129 int i;
8130
8131 for (i = 0; i < tp->irq_max; i++) {
8132 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 8133
8fea32b9
MC
8134 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8135
49a359e3
MC
8136 if (!tnapi->rx_rcb)
8137 continue;
8138
8139 dma_free_coherent(&tp->pdev->dev,
8140 TG3_RX_RCB_RING_BYTES(tp),
8141 tnapi->rx_rcb,
8142 tnapi->rx_rcb_mapping);
8143 tnapi->rx_rcb = NULL;
8144 }
8145}
8146
8147static int tg3_mem_rx_acquire(struct tg3 *tp)
8148{
8149 unsigned int i, limit;
8150
8151 limit = tp->rxq_cnt;
8152
8153 /* If RSS is enabled, we need a (dummy) producer ring
8154 * set on vector zero. This is the true hw prodring.
8155 */
8156 if (tg3_flag(tp, ENABLE_RSS))
8157 limit++;
8158
8159 for (i = 0; i < limit; i++) {
8160 struct tg3_napi *tnapi = &tp->napi[i];
8161
8162 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8163 goto err_out;
8164
8165 /* If multivector RSS is enabled, vector 0
8166 * does not handle rx or tx interrupts.
8167 * Don't allocate any resources for it.
8168 */
8169 if (!i && tg3_flag(tp, ENABLE_RSS))
8170 continue;
8171
8172 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
8173 TG3_RX_RCB_RING_BYTES(tp),
8174 &tnapi->rx_rcb_mapping,
1f9061d2 8175 GFP_KERNEL | __GFP_ZERO);
49a359e3
MC
8176 if (!tnapi->rx_rcb)
8177 goto err_out;
49a359e3
MC
8178 }
8179
8180 return 0;
8181
8182err_out:
8183 tg3_mem_rx_release(tp);
8184 return -ENOMEM;
8185}
8186
8187/*
8188 * Must not be invoked with interrupt sources disabled and
8189 * the hardware shutdown down.
8190 */
8191static void tg3_free_consistent(struct tg3 *tp)
8192{
8193 int i;
8194
8195 for (i = 0; i < tp->irq_cnt; i++) {
8196 struct tg3_napi *tnapi = &tp->napi[i];
8197
f77a6a8e 8198 if (tnapi->hw_status) {
4bae65c8
MC
8199 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8200 tnapi->hw_status,
8201 tnapi->status_mapping);
f77a6a8e
MC
8202 tnapi->hw_status = NULL;
8203 }
1da177e4 8204 }
f77a6a8e 8205
49a359e3
MC
8206 tg3_mem_rx_release(tp);
8207 tg3_mem_tx_release(tp);
8208
1da177e4 8209 if (tp->hw_stats) {
4bae65c8
MC
8210 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8211 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8212 tp->hw_stats = NULL;
8213 }
8214}
8215
8216/*
8217 * Must not be invoked with interrupt sources disabled and
8218 * the hardware shutdown down. Can sleep.
8219 */
8220static int tg3_alloc_consistent(struct tg3 *tp)
8221{
f77a6a8e 8222 int i;
898a56f8 8223
4bae65c8
MC
8224 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
8225 sizeof(struct tg3_hw_stats),
8226 &tp->stats_mapping,
1f9061d2 8227 GFP_KERNEL | __GFP_ZERO);
f77a6a8e 8228 if (!tp->hw_stats)
1da177e4
LT
8229 goto err_out;
8230
f77a6a8e
MC
8231 for (i = 0; i < tp->irq_cnt; i++) {
8232 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8233 struct tg3_hw_status *sblk;
1da177e4 8234
4bae65c8
MC
8235 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
8236 TG3_HW_STATUS_SIZE,
8237 &tnapi->status_mapping,
1f9061d2 8238 GFP_KERNEL | __GFP_ZERO);
f77a6a8e
MC
8239 if (!tnapi->hw_status)
8240 goto err_out;
898a56f8 8241
8d9d7cfc
MC
8242 sblk = tnapi->hw_status;
8243
49a359e3 8244 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8245 u16 *prodptr = NULL;
8fea32b9 8246
49a359e3
MC
8247 /*
8248 * When RSS is enabled, the status block format changes
8249 * slightly. The "rx_jumbo_consumer", "reserved",
8250 * and "rx_mini_consumer" members get mapped to the
8251 * other three rx return ring producer indexes.
8252 */
8253 switch (i) {
8254 case 1:
8255 prodptr = &sblk->idx[0].rx_producer;
8256 break;
8257 case 2:
8258 prodptr = &sblk->rx_jumbo_consumer;
8259 break;
8260 case 3:
8261 prodptr = &sblk->reserved;
8262 break;
8263 case 4:
8264 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8265 break;
8266 }
49a359e3
MC
8267 tnapi->rx_rcb_prod_idx = prodptr;
8268 } else {
8d9d7cfc 8269 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8270 }
f77a6a8e 8271 }
1da177e4 8272
49a359e3
MC
8273 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8274 goto err_out;
8275
1da177e4
LT
8276 return 0;
8277
8278err_out:
8279 tg3_free_consistent(tp);
8280 return -ENOMEM;
8281}
8282
8283#define MAX_WAIT_CNT 1000
8284
8285/* To stop a block, clear the enable bit and poll till it
8286 * clears. tp->lock is held.
8287 */
b3b7d6be 8288static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
8289{
8290 unsigned int i;
8291 u32 val;
8292
63c3a66f 8293 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8294 switch (ofs) {
8295 case RCVLSC_MODE:
8296 case DMAC_MODE:
8297 case MBFREE_MODE:
8298 case BUFMGR_MODE:
8299 case MEMARB_MODE:
8300 /* We can't enable/disable these bits of the
8301 * 5705/5750, just say success.
8302 */
8303 return 0;
8304
8305 default:
8306 break;
855e1111 8307 }
1da177e4
LT
8308 }
8309
8310 val = tr32(ofs);
8311 val &= ~enable_bit;
8312 tw32_f(ofs, val);
8313
8314 for (i = 0; i < MAX_WAIT_CNT; i++) {
8315 udelay(100);
8316 val = tr32(ofs);
8317 if ((val & enable_bit) == 0)
8318 break;
8319 }
8320
b3b7d6be 8321 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8322 dev_err(&tp->pdev->dev,
8323 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8324 ofs, enable_bit);
1da177e4
LT
8325 return -ENODEV;
8326 }
8327
8328 return 0;
8329}
8330
8331/* tp->lock is held. */
b3b7d6be 8332static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
8333{
8334 int i, err;
8335
8336 tg3_disable_ints(tp);
8337
8338 tp->rx_mode &= ~RX_MODE_ENABLE;
8339 tw32_f(MAC_RX_MODE, tp->rx_mode);
8340 udelay(10);
8341
b3b7d6be
DM
8342 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8343 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8344 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8345 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8346 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8347 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8348
8349 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8350 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8351 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8352 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8353 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8354 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8355 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8356
8357 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8358 tw32_f(MAC_MODE, tp->mac_mode);
8359 udelay(40);
8360
8361 tp->tx_mode &= ~TX_MODE_ENABLE;
8362 tw32_f(MAC_TX_MODE, tp->tx_mode);
8363
8364 for (i = 0; i < MAX_WAIT_CNT; i++) {
8365 udelay(100);
8366 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8367 break;
8368 }
8369 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8370 dev_err(&tp->pdev->dev,
8371 "%s timed out, TX_MODE_ENABLE will not clear "
8372 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8373 err |= -ENODEV;
1da177e4
LT
8374 }
8375
e6de8ad1 8376 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8377 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8378 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8379
8380 tw32(FTQ_RESET, 0xffffffff);
8381 tw32(FTQ_RESET, 0x00000000);
8382
b3b7d6be
DM
8383 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8384 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8385
f77a6a8e
MC
8386 for (i = 0; i < tp->irq_cnt; i++) {
8387 struct tg3_napi *tnapi = &tp->napi[i];
8388 if (tnapi->hw_status)
8389 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8390 }
1da177e4 8391
1da177e4
LT
8392 return err;
8393}
8394
ee6a99b5
MC
8395/* Save PCI command register before chip reset */
8396static void tg3_save_pci_state(struct tg3 *tp)
8397{
8a6eac90 8398 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8399}
8400
8401/* Restore PCI state after chip reset */
8402static void tg3_restore_pci_state(struct tg3 *tp)
8403{
8404 u32 val;
8405
8406 /* Re-enable indirect register accesses. */
8407 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8408 tp->misc_host_ctrl);
8409
8410 /* Set MAX PCI retry to zero. */
8411 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8412 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8413 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8414 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8415 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8416 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8417 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8418 PCISTATE_ALLOW_APE_SHMEM_WR |
8419 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8420 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8421
8a6eac90 8422 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8423
2c55a3d0
MC
8424 if (!tg3_flag(tp, PCI_EXPRESS)) {
8425 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8426 tp->pci_cacheline_sz);
8427 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8428 tp->pci_lat_timer);
114342f2 8429 }
5f5c51e3 8430
ee6a99b5 8431 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8432 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8433 u16 pcix_cmd;
8434
8435 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8436 &pcix_cmd);
8437 pcix_cmd &= ~PCI_X_CMD_ERO;
8438 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8439 pcix_cmd);
8440 }
ee6a99b5 8441
63c3a66f 8442 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8443
8444 /* Chip reset on 5780 will reset MSI enable bit,
8445 * so need to restore it.
8446 */
63c3a66f 8447 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8448 u16 ctrl;
8449
8450 pci_read_config_word(tp->pdev,
8451 tp->msi_cap + PCI_MSI_FLAGS,
8452 &ctrl);
8453 pci_write_config_word(tp->pdev,
8454 tp->msi_cap + PCI_MSI_FLAGS,
8455 ctrl | PCI_MSI_FLAGS_ENABLE);
8456 val = tr32(MSGINT_MODE);
8457 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8458 }
8459 }
8460}
8461
1da177e4
LT
8462/* tp->lock is held. */
8463static int tg3_chip_reset(struct tg3 *tp)
8464{
8465 u32 val;
1ee582d8 8466 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8467 int i, err;
1da177e4 8468
f49639e6
DM
8469 tg3_nvram_lock(tp);
8470
77b483f1
MC
8471 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8472
f49639e6
DM
8473 /* No matching tg3_nvram_unlock() after this because
8474 * chip reset below will undo the nvram lock.
8475 */
8476 tp->nvram_lock_cnt = 0;
1da177e4 8477
ee6a99b5
MC
8478 /* GRC_MISC_CFG core clock reset will clear the memory
8479 * enable bit in PCI register 4 and the MSI enable bit
8480 * on some chips, so we save relevant registers here.
8481 */
8482 tg3_save_pci_state(tp);
8483
4153577a 8484 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 8485 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8486 tw32(GRC_FASTBOOT_PC, 0);
8487
1da177e4
LT
8488 /*
8489 * We must avoid the readl() that normally takes place.
8490 * It locks machines, causes machine checks, and other
8491 * fun things. So, temporarily disable the 5701
8492 * hardware workaround, while we do the reset.
8493 */
1ee582d8
MC
8494 write_op = tp->write32;
8495 if (write_op == tg3_write_flush_reg32)
8496 tp->write32 = tg3_write32;
1da177e4 8497
d18edcb2
MC
8498 /* Prevent the irq handler from reading or writing PCI registers
8499 * during chip reset when the memory enable bit in the PCI command
8500 * register may be cleared. The chip does not generate interrupt
8501 * at this time, but the irq handler may still be called due to irq
8502 * sharing or irqpoll.
8503 */
63c3a66f 8504 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8505 for (i = 0; i < tp->irq_cnt; i++) {
8506 struct tg3_napi *tnapi = &tp->napi[i];
8507 if (tnapi->hw_status) {
8508 tnapi->hw_status->status = 0;
8509 tnapi->hw_status->status_tag = 0;
8510 }
8511 tnapi->last_tag = 0;
8512 tnapi->last_irq_tag = 0;
b8fa2f3a 8513 }
d18edcb2 8514 smp_mb();
4f125f42
MC
8515
8516 for (i = 0; i < tp->irq_cnt; i++)
8517 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8518
4153577a 8519 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
8520 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8521 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8522 }
8523
1da177e4
LT
8524 /* do the reset */
8525 val = GRC_MISC_CFG_CORECLK_RESET;
8526
63c3a66f 8527 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 8528 /* Force PCIe 1.0a mode */
4153577a 8529 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8530 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
8531 tr32(TG3_PCIE_PHY_TSTCTL) ==
8532 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
8533 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
8534
4153577a 8535 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
8536 tw32(GRC_MISC_CFG, (1 << 29));
8537 val |= (1 << 29);
8538 }
8539 }
8540
4153577a 8541 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
8542 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
8543 tw32(GRC_VCPU_EXT_CTRL,
8544 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
8545 }
8546
f37500d3 8547 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 8548 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 8549 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 8550
1da177e4
LT
8551 tw32(GRC_MISC_CFG, val);
8552
1ee582d8
MC
8553 /* restore 5701 hardware bug workaround write method */
8554 tp->write32 = write_op;
1da177e4
LT
8555
8556 /* Unfortunately, we have to delay before the PCI read back.
8557 * Some 575X chips even will not respond to a PCI cfg access
8558 * when the reset command is given to the chip.
8559 *
8560 * How do these hardware designers expect things to work
8561 * properly if the PCI write is posted for a long period
8562 * of time? It is always necessary to have some method by
8563 * which a register read back can occur to push the write
8564 * out which does the reset.
8565 *
8566 * For most tg3 variants the trick below was working.
8567 * Ho hum...
8568 */
8569 udelay(120);
8570
8571 /* Flush PCI posted writes. The normal MMIO registers
8572 * are inaccessible at this time so this is the only
8573 * way to make this reliably (actually, this is no longer
8574 * the case, see above). I tried to use indirect
8575 * register read/write but this upset some 5701 variants.
8576 */
8577 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
8578
8579 udelay(120);
8580
0f49bfbd 8581 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
8582 u16 val16;
8583
4153577a 8584 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 8585 int j;
1da177e4
LT
8586 u32 cfg_val;
8587
8588 /* Wait for link training to complete. */
86449944 8589 for (j = 0; j < 5000; j++)
1da177e4
LT
8590 udelay(100);
8591
8592 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
8593 pci_write_config_dword(tp->pdev, 0xc4,
8594 cfg_val | (1 << 15));
8595 }
5e7dfd0f 8596
e7126997 8597 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 8598 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
8599 /*
8600 * Older PCIe devices only support the 128 byte
8601 * MPS setting. Enforce the restriction.
5e7dfd0f 8602 */
63c3a66f 8603 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
8604 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
8605 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 8606
5e7dfd0f 8607 /* Clear error status */
0f49bfbd 8608 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
8609 PCI_EXP_DEVSTA_CED |
8610 PCI_EXP_DEVSTA_NFED |
8611 PCI_EXP_DEVSTA_FED |
8612 PCI_EXP_DEVSTA_URD);
1da177e4
LT
8613 }
8614
ee6a99b5 8615 tg3_restore_pci_state(tp);
1da177e4 8616
63c3a66f
JP
8617 tg3_flag_clear(tp, CHIP_RESETTING);
8618 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 8619
ee6a99b5 8620 val = 0;
63c3a66f 8621 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8622 val = tr32(MEMARB_MODE);
ee6a99b5 8623 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 8624
4153577a 8625 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
8626 tg3_stop_fw(tp);
8627 tw32(0x5000, 0x400);
8628 }
8629
7e6c63f0
HM
8630 if (tg3_flag(tp, IS_SSB_CORE)) {
8631 /*
8632 * BCM4785: In order to avoid repercussions from using
8633 * potentially defective internal ROM, stop the Rx RISC CPU,
8634 * which is not required.
8635 */
8636 tg3_stop_fw(tp);
8637 tg3_halt_cpu(tp, RX_CPU_BASE);
8638 }
8639
1da177e4
LT
8640 tw32(GRC_MODE, tp->grc_mode);
8641
4153577a 8642 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 8643 val = tr32(0xc4);
1da177e4
LT
8644
8645 tw32(0xc4, val | (1 << 15));
8646 }
8647
8648 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 8649 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 8650 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 8651 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
8652 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
8653 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8654 }
8655
f07e9af3 8656 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 8657 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 8658 val = tp->mac_mode;
f07e9af3 8659 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 8660 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 8661 val = tp->mac_mode;
1da177e4 8662 } else
d2394e6b
MC
8663 val = 0;
8664
8665 tw32_f(MAC_MODE, val);
1da177e4
LT
8666 udelay(40);
8667
77b483f1
MC
8668 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
8669
7a6f4369
MC
8670 err = tg3_poll_fw(tp);
8671 if (err)
8672 return err;
1da177e4 8673
0a9140cf
MC
8674 tg3_mdio_start(tp);
8675
63c3a66f 8676 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
8677 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
8678 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8679 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 8680 val = tr32(0x7c00);
1da177e4
LT
8681
8682 tw32(0x7c00, val | (1 << 25));
8683 }
8684
4153577a 8685 if (tg3_asic_rev(tp) == ASIC_REV_5720) {
d78b59f5
MC
8686 val = tr32(TG3_CPMU_CLCK_ORIDE);
8687 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8688 }
8689
1da177e4 8690 /* Reprobe ASF enable state. */
63c3a66f
JP
8691 tg3_flag_clear(tp, ENABLE_ASF);
8692 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8693 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8694 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8695 u32 nic_cfg;
8696
8697 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8698 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8699 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8700 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8701 if (tg3_flag(tp, 5750_PLUS))
8702 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8703 }
8704 }
8705
8706 return 0;
8707}
8708
65ec698d
MC
8709static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
8710static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 8711
1da177e4 8712/* tp->lock is held. */
944d980e 8713static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8714{
8715 int err;
8716
8717 tg3_stop_fw(tp);
8718
944d980e 8719 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8720
b3b7d6be 8721 tg3_abort_hw(tp, silent);
1da177e4
LT
8722 err = tg3_chip_reset(tp);
8723
daba2a63
MC
8724 __tg3_set_mac_addr(tp, 0);
8725
944d980e
MC
8726 tg3_write_sig_legacy(tp, kind);
8727 tg3_write_sig_post_reset(tp, kind);
1da177e4 8728
92feeabf
MC
8729 if (tp->hw_stats) {
8730 /* Save the stats across chip resets... */
b4017c53 8731 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
8732 tg3_get_estats(tp, &tp->estats_prev);
8733
8734 /* And make sure the next sample is new data */
8735 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8736 }
8737
1da177e4
LT
8738 if (err)
8739 return err;
8740
8741 return 0;
8742}
8743
1da177e4
LT
8744static int tg3_set_mac_addr(struct net_device *dev, void *p)
8745{
8746 struct tg3 *tp = netdev_priv(dev);
8747 struct sockaddr *addr = p;
986e0aeb 8748 int err = 0, skip_mac_1 = 0;
1da177e4 8749
f9804ddb 8750 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 8751 return -EADDRNOTAVAIL;
f9804ddb 8752
1da177e4
LT
8753 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8754
e75f7c90
MC
8755 if (!netif_running(dev))
8756 return 0;
8757
63c3a66f 8758 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8759 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8760
986e0aeb
MC
8761 addr0_high = tr32(MAC_ADDR_0_HIGH);
8762 addr0_low = tr32(MAC_ADDR_0_LOW);
8763 addr1_high = tr32(MAC_ADDR_1_HIGH);
8764 addr1_low = tr32(MAC_ADDR_1_LOW);
8765
8766 /* Skip MAC addr 1 if ASF is using it. */
8767 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8768 !(addr1_high == 0 && addr1_low == 0))
8769 skip_mac_1 = 1;
58712ef9 8770 }
986e0aeb
MC
8771 spin_lock_bh(&tp->lock);
8772 __tg3_set_mac_addr(tp, skip_mac_1);
8773 spin_unlock_bh(&tp->lock);
1da177e4 8774
b9ec6c1b 8775 return err;
1da177e4
LT
8776}
8777
8778/* tp->lock is held. */
8779static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8780 dma_addr_t mapping, u32 maxlen_flags,
8781 u32 nic_addr)
8782{
8783 tg3_write_mem(tp,
8784 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8785 ((u64) mapping >> 32));
8786 tg3_write_mem(tp,
8787 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8788 ((u64) mapping & 0xffffffff));
8789 tg3_write_mem(tp,
8790 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8791 maxlen_flags);
8792
63c3a66f 8793 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8794 tg3_write_mem(tp,
8795 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8796 nic_addr);
8797}
8798
a489b6d9
MC
8799
8800static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8801{
a489b6d9 8802 int i = 0;
b6080e12 8803
63c3a66f 8804 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8805 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8806 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8807 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8808 } else {
8809 tw32(HOSTCC_TXCOL_TICKS, 0);
8810 tw32(HOSTCC_TXMAX_FRAMES, 0);
8811 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
8812
8813 for (; i < tp->txq_cnt; i++) {
8814 u32 reg;
8815
8816 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8817 tw32(reg, ec->tx_coalesce_usecs);
8818 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8819 tw32(reg, ec->tx_max_coalesced_frames);
8820 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8821 tw32(reg, ec->tx_max_coalesced_frames_irq);
8822 }
19cfaecc 8823 }
b6080e12 8824
a489b6d9
MC
8825 for (; i < tp->irq_max - 1; i++) {
8826 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8827 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8828 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8829 }
8830}
8831
8832static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
8833{
8834 int i = 0;
8835 u32 limit = tp->rxq_cnt;
8836
63c3a66f 8837 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8838 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8839 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8840 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 8841 limit--;
19cfaecc 8842 } else {
b6080e12
MC
8843 tw32(HOSTCC_RXCOL_TICKS, 0);
8844 tw32(HOSTCC_RXMAX_FRAMES, 0);
8845 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8846 }
b6080e12 8847
a489b6d9 8848 for (; i < limit; i++) {
b6080e12
MC
8849 u32 reg;
8850
8851 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8852 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8853 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8854 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8855 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8856 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
8857 }
8858
8859 for (; i < tp->irq_max - 1; i++) {
8860 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8861 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8862 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
8863 }
8864}
19cfaecc 8865
a489b6d9
MC
8866static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
8867{
8868 tg3_coal_tx_init(tp, ec);
8869 tg3_coal_rx_init(tp, ec);
8870
8871 if (!tg3_flag(tp, 5705_PLUS)) {
8872 u32 val = ec->stats_block_coalesce_usecs;
8873
8874 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8875 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8876
f4a46d1f 8877 if (!tp->link_up)
a489b6d9
MC
8878 val = 0;
8879
8880 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 8881 }
15f9850d 8882}
1da177e4 8883
2d31ecaf
MC
8884/* tp->lock is held. */
8885static void tg3_rings_reset(struct tg3 *tp)
8886{
8887 int i;
f77a6a8e 8888 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8889 struct tg3_napi *tnapi = &tp->napi[0];
8890
8891 /* Disable all transmit rings but the first. */
63c3a66f 8892 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8893 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8894 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8895 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
c65a17f4 8896 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 8897 tg3_asic_rev(tp) == ASIC_REV_5762)
b703df6f 8898 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8899 else
8900 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8901
8902 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8903 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8904 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8905 BDINFO_FLAGS_DISABLED);
8906
8907
8908 /* Disable all receive return rings but the first. */
63c3a66f 8909 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8910 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8911 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8912 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
4153577a
JP
8913 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
8914 tg3_asic_rev(tp) == ASIC_REV_5762 ||
55086ad9 8915 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8916 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8917 else
8918 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8919
8920 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8921 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8922 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8923 BDINFO_FLAGS_DISABLED);
8924
8925 /* Disable interrupts */
8926 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8927 tp->napi[0].chk_msi_cnt = 0;
8928 tp->napi[0].last_rx_cons = 0;
8929 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8930
8931 /* Zero mailbox registers. */
63c3a66f 8932 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8933 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8934 tp->napi[i].tx_prod = 0;
8935 tp->napi[i].tx_cons = 0;
63c3a66f 8936 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8937 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8938 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8939 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8940 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8941 tp->napi[i].last_rx_cons = 0;
8942 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8943 }
63c3a66f 8944 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8945 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8946 } else {
8947 tp->napi[0].tx_prod = 0;
8948 tp->napi[0].tx_cons = 0;
8949 tw32_mailbox(tp->napi[0].prodmbox, 0);
8950 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8951 }
2d31ecaf
MC
8952
8953 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8954 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8955 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8956 for (i = 0; i < 16; i++)
8957 tw32_tx_mbox(mbox + i * 8, 0);
8958 }
8959
8960 txrcb = NIC_SRAM_SEND_RCB;
8961 rxrcb = NIC_SRAM_RCV_RET_RCB;
8962
8963 /* Clear status block in ram. */
8964 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8965
8966 /* Set status block DMA address */
8967 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8968 ((u64) tnapi->status_mapping >> 32));
8969 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8970 ((u64) tnapi->status_mapping & 0xffffffff));
8971
f77a6a8e
MC
8972 if (tnapi->tx_ring) {
8973 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8974 (TG3_TX_RING_SIZE <<
8975 BDINFO_FLAGS_MAXLEN_SHIFT),
8976 NIC_SRAM_TX_BUFFER_DESC);
8977 txrcb += TG3_BDINFO_SIZE;
8978 }
8979
8980 if (tnapi->rx_rcb) {
8981 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8982 (tp->rx_ret_ring_mask + 1) <<
8983 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8984 rxrcb += TG3_BDINFO_SIZE;
8985 }
8986
8987 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8988
f77a6a8e
MC
8989 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8990 u64 mapping = (u64)tnapi->status_mapping;
8991 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8992 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8993
8994 /* Clear status block in ram. */
8995 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8996
19cfaecc
MC
8997 if (tnapi->tx_ring) {
8998 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8999 (TG3_TX_RING_SIZE <<
9000 BDINFO_FLAGS_MAXLEN_SHIFT),
9001 NIC_SRAM_TX_BUFFER_DESC);
9002 txrcb += TG3_BDINFO_SIZE;
9003 }
f77a6a8e
MC
9004
9005 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 9006 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
9007 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
9008
9009 stblk += 8;
f77a6a8e
MC
9010 rxrcb += TG3_BDINFO_SIZE;
9011 }
2d31ecaf
MC
9012}
9013
eb07a940
MC
9014static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9015{
9016 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9017
63c3a66f
JP
9018 if (!tg3_flag(tp, 5750_PLUS) ||
9019 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
9020 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9021 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 9022 tg3_flag(tp, 57765_PLUS))
eb07a940 9023 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
9024 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9025 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
9026 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9027 else
9028 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9029
9030 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9031 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9032
9033 val = min(nic_rep_thresh, host_rep_thresh);
9034 tw32(RCVBDI_STD_THRESH, val);
9035
63c3a66f 9036 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9037 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9038
63c3a66f 9039 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
9040 return;
9041
513aa6ea 9042 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
9043
9044 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9045
9046 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9047 tw32(RCVBDI_JUMBO_THRESH, val);
9048
63c3a66f 9049 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9050 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9051}
9052
ccd5ba9d
MC
9053static inline u32 calc_crc(unsigned char *buf, int len)
9054{
9055 u32 reg;
9056 u32 tmp;
9057 int j, k;
9058
9059 reg = 0xffffffff;
9060
9061 for (j = 0; j < len; j++) {
9062 reg ^= buf[j];
9063
9064 for (k = 0; k < 8; k++) {
9065 tmp = reg & 0x01;
9066
9067 reg >>= 1;
9068
9069 if (tmp)
9070 reg ^= 0xedb88320;
9071 }
9072 }
9073
9074 return ~reg;
9075}
9076
9077static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9078{
9079 /* accept or reject all multicast frames */
9080 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9081 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9082 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9083 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9084}
9085
9086static void __tg3_set_rx_mode(struct net_device *dev)
9087{
9088 struct tg3 *tp = netdev_priv(dev);
9089 u32 rx_mode;
9090
9091 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9092 RX_MODE_KEEP_VLAN_TAG);
9093
9094#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9095 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9096 * flag clear.
9097 */
9098 if (!tg3_flag(tp, ENABLE_ASF))
9099 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9100#endif
9101
9102 if (dev->flags & IFF_PROMISC) {
9103 /* Promiscuous mode. */
9104 rx_mode |= RX_MODE_PROMISC;
9105 } else if (dev->flags & IFF_ALLMULTI) {
9106 /* Accept all multicast. */
9107 tg3_set_multi(tp, 1);
9108 } else if (netdev_mc_empty(dev)) {
9109 /* Reject all multicast. */
9110 tg3_set_multi(tp, 0);
9111 } else {
9112 /* Accept one or more multicast(s). */
9113 struct netdev_hw_addr *ha;
9114 u32 mc_filter[4] = { 0, };
9115 u32 regidx;
9116 u32 bit;
9117 u32 crc;
9118
9119 netdev_for_each_mc_addr(ha, dev) {
9120 crc = calc_crc(ha->addr, ETH_ALEN);
9121 bit = ~crc & 0x7f;
9122 regidx = (bit & 0x60) >> 5;
9123 bit &= 0x1f;
9124 mc_filter[regidx] |= (1 << bit);
9125 }
9126
9127 tw32(MAC_HASH_REG_0, mc_filter[0]);
9128 tw32(MAC_HASH_REG_1, mc_filter[1]);
9129 tw32(MAC_HASH_REG_2, mc_filter[2]);
9130 tw32(MAC_HASH_REG_3, mc_filter[3]);
9131 }
9132
9133 if (rx_mode != tp->rx_mode) {
9134 tp->rx_mode = rx_mode;
9135 tw32_f(MAC_RX_MODE, rx_mode);
9136 udelay(10);
9137 }
9138}
9139
9102426a 9140static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9141{
9142 int i;
9143
9144 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9145 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9146}
9147
9148static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9149{
9150 int i;
9151
9152 if (!tg3_flag(tp, SUPPORT_MSIX))
9153 return;
9154
0b3ba055 9155 if (tp->rxq_cnt == 1) {
bcebcc46 9156 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9157 return;
9158 }
9159
9160 /* Validate table against current IRQ count */
9161 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9162 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9163 break;
9164 }
9165
9166 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9167 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9168}
9169
90415477 9170static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9171{
9172 int i = 0;
9173 u32 reg = MAC_RSS_INDIR_TBL_0;
9174
9175 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9176 u32 val = tp->rss_ind_tbl[i];
9177 i++;
9178 for (; i % 8; i++) {
9179 val <<= 4;
9180 val |= tp->rss_ind_tbl[i];
9181 }
9182 tw32(reg, val);
9183 reg += 4;
9184 }
9185}
9186
1da177e4 9187/* tp->lock is held. */
8e7a22e3 9188static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
9189{
9190 u32 val, rdmac_mode;
9191 int i, err, limit;
8fea32b9 9192 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9193
9194 tg3_disable_ints(tp);
9195
9196 tg3_stop_fw(tp);
9197
9198 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9199
63c3a66f 9200 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9201 tg3_abort_hw(tp, 1);
1da177e4 9202
699c0193
MC
9203 /* Enable MAC control of LPI */
9204 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
c65a17f4
MC
9205 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
9206 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4153577a 9207 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
c65a17f4
MC
9208 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
9209
9210 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
699c0193
MC
9211
9212 tw32_f(TG3_CPMU_EEE_CTRL,
9213 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
9214
a386b901
MC
9215 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
9216 TG3_CPMU_EEEMD_LPI_IN_TX |
9217 TG3_CPMU_EEEMD_LPI_IN_RX |
9218 TG3_CPMU_EEEMD_EEE_ENABLE;
9219
4153577a 9220 if (tg3_asic_rev(tp) != ASIC_REV_5717)
a386b901
MC
9221 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
9222
63c3a66f 9223 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
9224 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
9225
9226 tw32_f(TG3_CPMU_EEE_MODE, val);
9227
9228 tw32_f(TG3_CPMU_EEE_DBTMR1,
9229 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
9230 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
9231
9232 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 9233 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 9234 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
9235 }
9236
603f1173 9237 if (reset_phy)
d4d2c558
MC
9238 tg3_phy_reset(tp);
9239
1da177e4
LT
9240 err = tg3_chip_reset(tp);
9241 if (err)
9242 return err;
9243
9244 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9245
4153577a 9246 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9247 val = tr32(TG3_CPMU_CTRL);
9248 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9249 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9250
9251 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9252 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9253 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9254 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9255
9256 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9257 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9258 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9259 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9260
9261 val = tr32(TG3_CPMU_HST_ACC);
9262 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9263 val |= CPMU_HST_ACC_MACCLK_6_25;
9264 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9265 }
9266
4153577a 9267 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9268 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9269 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9270 PCIE_PWR_MGMT_L1_THRESH_4MS;
9271 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9272
9273 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9274 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9275
9276 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9277
f40386c8
MC
9278 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9279 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9280 }
9281
63c3a66f 9282 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9283 u32 grc_mode = tr32(GRC_MODE);
9284
9285 /* Access the lower 1K of PL PCIE block registers. */
9286 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9287 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9288
9289 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9290 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9291 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9292
9293 tw32(GRC_MODE, grc_mode);
9294 }
9295
55086ad9 9296 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9297 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9298 u32 grc_mode = tr32(GRC_MODE);
cea46462 9299
5093eedc
MC
9300 /* Access the lower 1K of PL PCIE block registers. */
9301 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9302 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9303
5093eedc
MC
9304 val = tr32(TG3_PCIE_TLDLPL_PORT +
9305 TG3_PCIE_PL_LO_PHYCTL5);
9306 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9307 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9308
5093eedc
MC
9309 tw32(GRC_MODE, grc_mode);
9310 }
a977dbe8 9311
4153577a 9312 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9313 u32 grc_mode;
9314
9315 /* Fix transmit hangs */
9316 val = tr32(TG3_CPMU_PADRNG_CTL);
9317 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9318 tw32(TG3_CPMU_PADRNG_CTL, val);
9319
9320 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9321
9322 /* Access the lower 1K of DL PCIE block registers. */
9323 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9324 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9325
9326 val = tr32(TG3_PCIE_TLDLPL_PORT +
9327 TG3_PCIE_DL_LO_FTSMAX);
9328 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9329 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9330 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9331
9332 tw32(GRC_MODE, grc_mode);
9333 }
9334
a977dbe8
MC
9335 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9336 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9337 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9338 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9339 }
9340
1da177e4
LT
9341 /* This works around an issue with Athlon chipsets on
9342 * B3 tigon3 silicon. This bit has no effect on any
9343 * other revision. But do not set this on PCI Express
795d01c5 9344 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9345 */
63c3a66f
JP
9346 if (!tg3_flag(tp, CPMU_PRESENT)) {
9347 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9348 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9349 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9350 }
1da177e4 9351
4153577a 9352 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9353 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9354 val = tr32(TG3PCI_PCISTATE);
9355 val |= PCISTATE_RETRY_SAME_DMA;
9356 tw32(TG3PCI_PCISTATE, val);
9357 }
9358
63c3a66f 9359 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9360 /* Allow reads and writes to the
9361 * APE register and memory space.
9362 */
9363 val = tr32(TG3PCI_PCISTATE);
9364 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9365 PCISTATE_ALLOW_APE_SHMEM_WR |
9366 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9367 tw32(TG3PCI_PCISTATE, val);
9368 }
9369
4153577a 9370 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9371 /* Enable some hw fixes. */
9372 val = tr32(TG3PCI_MSI_DATA);
9373 val |= (1 << 26) | (1 << 28) | (1 << 29);
9374 tw32(TG3PCI_MSI_DATA, val);
9375 }
9376
9377 /* Descriptor ring init may make accesses to the
9378 * NIC SRAM area to setup the TX descriptors, so we
9379 * can only do this after the hardware has been
9380 * successfully reset.
9381 */
32d8c572
MC
9382 err = tg3_init_rings(tp);
9383 if (err)
9384 return err;
1da177e4 9385
63c3a66f 9386 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
9387 val = tr32(TG3PCI_DMA_RW_CTRL) &
9388 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 9389 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 9390 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 9391 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
9392 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9393 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 9394 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 9395 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
9396 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9397 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
9398 /* This value is determined during the probe time DMA
9399 * engine test, tg3_test_dma.
9400 */
9401 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9402 }
1da177e4
LT
9403
9404 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9405 GRC_MODE_4X_NIC_SEND_RINGS |
9406 GRC_MODE_NO_TX_PHDR_CSUM |
9407 GRC_MODE_NO_RX_PHDR_CSUM);
9408 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
9409
9410 /* Pseudo-header checksum is done by hardware logic and not
9411 * the offload processers, so make the chip do the pseudo-
9412 * header checksums on receive. For transmit it is more
9413 * convenient to do the pseudo-header checksum in software
9414 * as Linux does that on transmit for us in all cases.
9415 */
9416 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 9417
fb4ce8ad
MC
9418 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9419 if (tp->rxptpctl)
9420 tw32(TG3_RX_PTP_CTL,
9421 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
9422
9423 if (tg3_flag(tp, PTP_CAPABLE))
9424 val |= GRC_MODE_TIME_SYNC_ENABLE;
9425
9426 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
9427
9428 /* Setup the timer prescalar register. Clock is always 66Mhz. */
9429 val = tr32(GRC_MISC_CFG);
9430 val &= ~0xff;
9431 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
9432 tw32(GRC_MISC_CFG, val);
9433
9434 /* Initialize MBUF/DESC pool. */
63c3a66f 9435 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 9436 /* Do nothing. */
4153577a 9437 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 9438 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 9439 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
9440 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
9441 else
9442 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
9443 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
9444 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 9445 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9446 int fw_len;
9447
077f849d 9448 fw_len = tp->fw_len;
1da177e4
LT
9449 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
9450 tw32(BUFMGR_MB_POOL_ADDR,
9451 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
9452 tw32(BUFMGR_MB_POOL_SIZE,
9453 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
9454 }
1da177e4 9455
0f893dc6 9456 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
9457 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9458 tp->bufmgr_config.mbuf_read_dma_low_water);
9459 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9460 tp->bufmgr_config.mbuf_mac_rx_low_water);
9461 tw32(BUFMGR_MB_HIGH_WATER,
9462 tp->bufmgr_config.mbuf_high_water);
9463 } else {
9464 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9465 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
9466 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9467 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
9468 tw32(BUFMGR_MB_HIGH_WATER,
9469 tp->bufmgr_config.mbuf_high_water_jumbo);
9470 }
9471 tw32(BUFMGR_DMA_LOW_WATER,
9472 tp->bufmgr_config.dma_low_water);
9473 tw32(BUFMGR_DMA_HIGH_WATER,
9474 tp->bufmgr_config.dma_high_water);
9475
d309a46e 9476 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 9477 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 9478 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a
JP
9479 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
9480 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9481 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 9482 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 9483 tw32(BUFMGR_MODE, val);
1da177e4
LT
9484 for (i = 0; i < 2000; i++) {
9485 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9486 break;
9487 udelay(10);
9488 }
9489 if (i >= 2000) {
05dbe005 9490 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9491 return -ENODEV;
9492 }
9493
4153577a 9494 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 9495 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9496
eb07a940 9497 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9498
9499 /* Initialize TG3_BDINFO's at:
9500 * RCVDBDI_STD_BD: standard eth size rx ring
9501 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9502 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9503 *
9504 * like so:
9505 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9506 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9507 * ring attribute flags
9508 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
9509 *
9510 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
9511 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
9512 *
9513 * The size of each ring is fixed in the firmware, but the location is
9514 * configurable.
9515 */
9516 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9517 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 9518 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9519 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 9520 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
9521 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
9522 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 9523
fdb72b38 9524 /* Disable the mini ring */
63c3a66f 9525 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9526 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
9527 BDINFO_FLAGS_DISABLED);
9528
fdb72b38
MC
9529 /* Program the jumbo buffer descriptor ring control
9530 * blocks on those devices that have them.
9531 */
4153577a 9532 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 9533 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 9534
63c3a66f 9535 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 9536 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9537 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 9538 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9539 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
9540 val = TG3_RX_JMB_RING_SIZE(tp) <<
9541 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 9542 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 9543 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 9544 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 9545 tg3_flag(tp, 57765_CLASS) ||
4153577a 9546 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
9547 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
9548 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
9549 } else {
9550 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
9551 BDINFO_FLAGS_DISABLED);
9552 }
9553
63c3a66f 9554 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 9555 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
9556 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
9557 val |= (TG3_RX_STD_DMA_SZ << 2);
9558 } else
04380d40 9559 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 9560 } else
de9f5230 9561 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
9562
9563 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 9564
411da640 9565 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 9566 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 9567
63c3a66f
JP
9568 tpr->rx_jmb_prod_idx =
9569 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 9570 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 9571
2d31ecaf
MC
9572 tg3_rings_reset(tp);
9573
1da177e4 9574 /* Initialize MAC address and backoff seed. */
986e0aeb 9575 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
9576
9577 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
9578 tw32(MAC_RX_MTU_SIZE,
9579 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
9580
9581 /* The slot time is changed by tg3_setup_phy if we
9582 * run at gigabit with half duplex.
9583 */
f2096f94
MC
9584 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
9585 (6 << TX_LENGTHS_IPG_SHIFT) |
9586 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
9587
4153577a
JP
9588 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9589 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9590 val |= tr32(MAC_TX_LENGTHS) &
9591 (TX_LENGTHS_JMB_FRM_LEN_MSK |
9592 TX_LENGTHS_CNT_DWN_VAL_MSK);
9593
9594 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
9595
9596 /* Receive rules. */
9597 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
9598 tw32(RCVLPC_CONFIG, 0x0181);
9599
9600 /* Calculate RDMAC_MODE setting early, we need it to determine
9601 * the RCVLPC_STATE_ENABLE mask.
9602 */
9603 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
9604 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
9605 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
9606 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
9607 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 9608
4153577a 9609 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
9610 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
9611
4153577a
JP
9612 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
9613 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9614 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
9615 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
9616 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
9617 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
9618
4153577a
JP
9619 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9620 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9621 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 9622 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
9623 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
9624 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9625 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9626 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9627 }
9628 }
9629
63c3a66f 9630 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
9631 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9632
4153577a 9633 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
9634 tp->dma_limit = 0;
9635 if (tp->dev->mtu <= ETH_DATA_LEN) {
9636 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
9637 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
9638 }
9639 }
9640
63c3a66f
JP
9641 if (tg3_flag(tp, HW_TSO_1) ||
9642 tg3_flag(tp, HW_TSO_2) ||
9643 tg3_flag(tp, HW_TSO_3))
027455ad
MC
9644 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
9645
108a6c16 9646 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
9647 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9648 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 9649 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 9650
4153577a
JP
9651 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9652 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9653 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
9654
4153577a
JP
9655 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
9656 tg3_asic_rev(tp) == ASIC_REV_5784 ||
9657 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9658 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 9659 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
9660 u32 tgtreg;
9661
4153577a 9662 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9663 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
9664 else
9665 tgtreg = TG3_RDMA_RSRVCTRL_REG;
9666
9667 val = tr32(tgtreg);
4153577a
JP
9668 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9669 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
9670 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
9671 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
9672 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
9673 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
9674 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
9675 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 9676 }
c65a17f4 9677 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
9678 }
9679
4153577a
JP
9680 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
9681 tg3_asic_rev(tp) == ASIC_REV_5720 ||
9682 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
9683 u32 tgtreg;
9684
4153577a 9685 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9686 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
9687 else
9688 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
9689
9690 val = tr32(tgtreg);
9691 tw32(tgtreg, val |
d309a46e
MC
9692 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
9693 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
9694 }
9695
1da177e4 9696 /* Receive/send statistics. */
63c3a66f 9697 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
9698 val = tr32(RCVLPC_STATS_ENABLE);
9699 val &= ~RCVLPC_STATSENAB_DACK_FIX;
9700 tw32(RCVLPC_STATS_ENABLE, val);
9701 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 9702 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9703 val = tr32(RCVLPC_STATS_ENABLE);
9704 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
9705 tw32(RCVLPC_STATS_ENABLE, val);
9706 } else {
9707 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
9708 }
9709 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
9710 tw32(SNDDATAI_STATSENAB, 0xffffff);
9711 tw32(SNDDATAI_STATSCTRL,
9712 (SNDDATAI_SCTRL_ENABLE |
9713 SNDDATAI_SCTRL_FASTUPD));
9714
9715 /* Setup host coalescing engine. */
9716 tw32(HOSTCC_MODE, 0);
9717 for (i = 0; i < 2000; i++) {
9718 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
9719 break;
9720 udelay(10);
9721 }
9722
d244c892 9723 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 9724
63c3a66f 9725 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9726 /* Status/statistics block address. See tg3_timer,
9727 * the tg3_periodic_fetch_stats call there, and
9728 * tg3_get_stats to see how this works for 5705/5750 chips.
9729 */
1da177e4
LT
9730 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9731 ((u64) tp->stats_mapping >> 32));
9732 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9733 ((u64) tp->stats_mapping & 0xffffffff));
9734 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 9735
1da177e4 9736 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
9737
9738 /* Clear statistics and status block memory areas */
9739 for (i = NIC_SRAM_STATS_BLK;
9740 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
9741 i += sizeof(u32)) {
9742 tg3_write_mem(tp, i, 0);
9743 udelay(40);
9744 }
1da177e4
LT
9745 }
9746
9747 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
9748
9749 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
9750 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 9751 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9752 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
9753
f07e9af3
MC
9754 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9755 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
9756 /* reset to prevent losing 1st rx packet intermittently */
9757 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9758 udelay(10);
9759 }
9760
3bda1258 9761 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
9762 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9763 MAC_MODE_FHDE_ENABLE;
9764 if (tg3_flag(tp, ENABLE_APE))
9765 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9766 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9767 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 9768 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 9769 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9770 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9771 udelay(40);
9772
314fba34 9773 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9774 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9775 * register to preserve the GPIO settings for LOMs. The GPIOs,
9776 * whether used as inputs or outputs, are set by boot code after
9777 * reset.
9778 */
63c3a66f 9779 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9780 u32 gpio_mask;
9781
9d26e213
MC
9782 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9783 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9784 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 9785
4153577a 9786 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
9787 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9788 GRC_LCLCTRL_GPIO_OUTPUT3;
9789
4153577a 9790 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
9791 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9792
aaf84465 9793 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9794 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9795
9796 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9797 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9798 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9799 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9800 }
1da177e4
LT
9801 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9802 udelay(100);
9803
c3b5003b 9804 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9805 val = tr32(MSGINT_MODE);
c3b5003b
MC
9806 val |= MSGINT_MODE_ENABLE;
9807 if (tp->irq_cnt > 1)
9808 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9809 if (!tg3_flag(tp, 1SHOT_MSI))
9810 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9811 tw32(MSGINT_MODE, val);
9812 }
9813
63c3a66f 9814 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9815 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9816 udelay(40);
9817 }
9818
9819 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9820 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9821 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9822 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9823 WDMAC_MODE_LNGREAD_ENAB);
9824
4153577a
JP
9825 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9826 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9827 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
9828 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
9829 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
9830 /* nothing */
9831 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9832 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9833 val |= WDMAC_MODE_RX_ACCEL;
9834 }
9835 }
9836
d9ab5ad1 9837 /* Enable host coalescing bug fix */
63c3a66f 9838 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9839 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9840
4153577a 9841 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
9842 val |= WDMAC_MODE_BURST_ALL_DATA;
9843
1da177e4
LT
9844 tw32_f(WDMAC_MODE, val);
9845 udelay(40);
9846
63c3a66f 9847 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9848 u16 pcix_cmd;
9849
9850 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9851 &pcix_cmd);
4153577a 9852 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
9853 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9854 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 9855 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
9856 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9857 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9858 }
9974a356
MC
9859 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9860 pcix_cmd);
1da177e4
LT
9861 }
9862
9863 tw32_f(RDMAC_MODE, rdmac_mode);
9864 udelay(40);
9865
4153577a 9866 if (tg3_asic_rev(tp) == ASIC_REV_5719) {
091f0ea3
MC
9867 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
9868 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
9869 break;
9870 }
9871 if (i < TG3_NUM_RDMA_CHANNELS) {
9872 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9873 val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
9874 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9875 tg3_flag_set(tp, 5719_RDMA_BUG);
9876 }
9877 }
9878
1da177e4 9879 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9880 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9881 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 9882
4153577a 9883 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
9884 tw32(SNDDATAC_MODE,
9885 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9886 else
9887 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9888
1da177e4
LT
9889 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9890 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9891 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9892 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9893 val |= RCVDBDI_MODE_LRG_RING_SZ;
9894 tw32(RCVDBDI_MODE, val);
1da177e4 9895 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9896 if (tg3_flag(tp, HW_TSO_1) ||
9897 tg3_flag(tp, HW_TSO_2) ||
9898 tg3_flag(tp, HW_TSO_3))
1da177e4 9899 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9900 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9901 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9902 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9903 tw32(SNDBDI_MODE, val);
1da177e4
LT
9904 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9905
4153577a 9906 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
9907 err = tg3_load_5701_a0_firmware_fix(tp);
9908 if (err)
9909 return err;
9910 }
9911
c4dab506
NS
9912 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
9913 /* Ignore any errors for the firmware download. If download
9914 * fails, the device will operate with EEE disabled
9915 */
9916 tg3_load_57766_firmware(tp);
9917 }
9918
63c3a66f 9919 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9920 err = tg3_load_tso_firmware(tp);
9921 if (err)
9922 return err;
9923 }
1da177e4
LT
9924
9925 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9926
63c3a66f 9927 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 9928 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 9929 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 9930
4153577a
JP
9931 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9932 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
9933 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9934 tp->tx_mode &= ~val;
9935 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9936 }
9937
1da177e4
LT
9938 tw32_f(MAC_TX_MODE, tp->tx_mode);
9939 udelay(100);
9940
63c3a66f 9941 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9942 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9943
9944 /* Setup the "secret" hash key. */
9945 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9946 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9947 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9948 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9949 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9950 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9951 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9952 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9953 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9954 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9955 }
9956
1da177e4 9957 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9958 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9959 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9960
63c3a66f 9961 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9962 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9963 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9964 RX_MODE_RSS_IPV6_HASH_EN |
9965 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9966 RX_MODE_RSS_IPV4_HASH_EN |
9967 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9968
1da177e4
LT
9969 tw32_f(MAC_RX_MODE, tp->rx_mode);
9970 udelay(10);
9971
1da177e4
LT
9972 tw32(MAC_LED_CTRL, tp->led_ctrl);
9973
9974 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9975 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9976 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9977 udelay(10);
9978 }
9979 tw32_f(MAC_RX_MODE, tp->rx_mode);
9980 udelay(10);
9981
f07e9af3 9982 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
9983 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
9984 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9985 /* Set drive transmission level to 1.2V */
9986 /* only if the signal pre-emphasis bit is not set */
9987 val = tr32(MAC_SERDES_CFG);
9988 val &= 0xfffff000;
9989 val |= 0x880;
9990 tw32(MAC_SERDES_CFG, val);
9991 }
4153577a 9992 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
9993 tw32(MAC_SERDES_CFG, 0x616000);
9994 }
9995
9996 /* Prevent chip from dropping frames when flow control
9997 * is enabled.
9998 */
55086ad9 9999 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
10000 val = 1;
10001 else
10002 val = 2;
10003 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 10004
4153577a 10005 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 10006 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 10007 /* Use hardware link auto-negotiation */
63c3a66f 10008 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
10009 }
10010
f07e9af3 10011 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 10012 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
10013 u32 tmp;
10014
10015 tmp = tr32(SERDES_RX_CTRL);
10016 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10017 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10018 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10019 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10020 }
10021
63c3a66f 10022 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 10023 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 10024 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 10025
dd477003
MC
10026 err = tg3_setup_phy(tp, 0);
10027 if (err)
10028 return err;
1da177e4 10029
f07e9af3
MC
10030 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10031 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
10032 u32 tmp;
10033
10034 /* Clear CRC stats. */
10035 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10036 tg3_writephy(tp, MII_TG3_TEST1,
10037 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10038 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 10039 }
1da177e4
LT
10040 }
10041 }
10042
10043 __tg3_set_rx_mode(tp->dev);
10044
10045 /* Initialize receive rules. */
10046 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10047 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10048 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10049 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10050
63c3a66f 10051 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
10052 limit = 8;
10053 else
10054 limit = 16;
63c3a66f 10055 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10056 limit -= 4;
10057 switch (limit) {
10058 case 16:
10059 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10060 case 15:
10061 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10062 case 14:
10063 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10064 case 13:
10065 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10066 case 12:
10067 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10068 case 11:
10069 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10070 case 10:
10071 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10072 case 9:
10073 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10074 case 8:
10075 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10076 case 7:
10077 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10078 case 6:
10079 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10080 case 5:
10081 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10082 case 4:
10083 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10084 case 3:
10085 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10086 case 2:
10087 case 1:
10088
10089 default:
10090 break;
855e1111 10091 }
1da177e4 10092
63c3a66f 10093 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
10094 /* Write our heartbeat update interval to APE. */
10095 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10096 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 10097
1da177e4
LT
10098 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10099
1da177e4
LT
10100 return 0;
10101}
10102
10103/* Called at device open time to get the chip ready for
10104 * packet processing. Invoked with tp->lock held.
10105 */
8e7a22e3 10106static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 10107{
1da177e4
LT
10108 tg3_switch_clocks(tp);
10109
10110 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10111
2f751b67 10112 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
10113}
10114
aed93e0b
MC
10115static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10116{
10117 int i;
10118
10119 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10120 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10121
10122 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10123 off += len;
10124
10125 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10126 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10127 memset(ocir, 0, TG3_OCIR_LEN);
10128 }
10129}
10130
10131/* sysfs attributes for hwmon */
10132static ssize_t tg3_show_temp(struct device *dev,
10133 struct device_attribute *devattr, char *buf)
10134{
10135 struct pci_dev *pdev = to_pci_dev(dev);
10136 struct net_device *netdev = pci_get_drvdata(pdev);
10137 struct tg3 *tp = netdev_priv(netdev);
10138 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10139 u32 temperature;
10140
10141 spin_lock_bh(&tp->lock);
10142 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10143 sizeof(temperature));
10144 spin_unlock_bh(&tp->lock);
10145 return sprintf(buf, "%u\n", temperature);
10146}
10147
10148
10149static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10150 TG3_TEMP_SENSOR_OFFSET);
10151static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10152 TG3_TEMP_CAUTION_OFFSET);
10153static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10154 TG3_TEMP_MAX_OFFSET);
10155
10156static struct attribute *tg3_attributes[] = {
10157 &sensor_dev_attr_temp1_input.dev_attr.attr,
10158 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10159 &sensor_dev_attr_temp1_max.dev_attr.attr,
10160 NULL
10161};
10162
10163static const struct attribute_group tg3_group = {
10164 .attrs = tg3_attributes,
10165};
10166
aed93e0b
MC
10167static void tg3_hwmon_close(struct tg3 *tp)
10168{
aed93e0b
MC
10169 if (tp->hwmon_dev) {
10170 hwmon_device_unregister(tp->hwmon_dev);
10171 tp->hwmon_dev = NULL;
10172 sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
10173 }
aed93e0b
MC
10174}
10175
10176static void tg3_hwmon_open(struct tg3 *tp)
10177{
aed93e0b
MC
10178 int i, err;
10179 u32 size = 0;
10180 struct pci_dev *pdev = tp->pdev;
10181 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10182
10183 tg3_sd_scan_scratchpad(tp, ocirs);
10184
10185 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10186 if (!ocirs[i].src_data_length)
10187 continue;
10188
10189 size += ocirs[i].src_hdr_length;
10190 size += ocirs[i].src_data_length;
10191 }
10192
10193 if (!size)
10194 return;
10195
10196 /* Register hwmon sysfs hooks */
10197 err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
10198 if (err) {
10199 dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
10200 return;
10201 }
10202
10203 tp->hwmon_dev = hwmon_device_register(&pdev->dev);
10204 if (IS_ERR(tp->hwmon_dev)) {
10205 tp->hwmon_dev = NULL;
10206 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10207 sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
10208 }
aed93e0b
MC
10209}
10210
10211
1da177e4
LT
10212#define TG3_STAT_ADD32(PSTAT, REG) \
10213do { u32 __val = tr32(REG); \
10214 (PSTAT)->low += __val; \
10215 if ((PSTAT)->low < __val) \
10216 (PSTAT)->high += 1; \
10217} while (0)
10218
10219static void tg3_periodic_fetch_stats(struct tg3 *tp)
10220{
10221 struct tg3_hw_stats *sp = tp->hw_stats;
10222
f4a46d1f 10223 if (!tp->link_up)
1da177e4
LT
10224 return;
10225
10226 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10227 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10228 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10229 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10230 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10231 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10232 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10233 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10234 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10235 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10236 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10237 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10238 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
091f0ea3
MC
10239 if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
10240 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10241 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10242 u32 val;
10243
10244 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10245 val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
10246 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10247 tg3_flag_clear(tp, 5719_RDMA_BUG);
10248 }
1da177e4
LT
10249
10250 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10251 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10252 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10253 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10254 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10255 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10256 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10257 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10258 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10259 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10260 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10261 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10262 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10263 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10264
10265 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a
JP
10266 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10267 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10268 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10269 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10270 } else {
10271 u32 val = tr32(HOSTCC_FLOW_ATTN);
10272 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10273 if (val) {
10274 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10275 sp->rx_discards.low += val;
10276 if (sp->rx_discards.low < val)
10277 sp->rx_discards.high += 1;
10278 }
10279 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10280 }
463d305b 10281 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10282}
10283
0e6cf6a9
MC
10284static void tg3_chk_missed_msi(struct tg3 *tp)
10285{
10286 u32 i;
10287
10288 for (i = 0; i < tp->irq_cnt; i++) {
10289 struct tg3_napi *tnapi = &tp->napi[i];
10290
10291 if (tg3_has_work(tnapi)) {
10292 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10293 tnapi->last_tx_cons == tnapi->tx_cons) {
10294 if (tnapi->chk_msi_cnt < 1) {
10295 tnapi->chk_msi_cnt++;
10296 return;
10297 }
7f230735 10298 tg3_msi(0, tnapi);
0e6cf6a9
MC
10299 }
10300 }
10301 tnapi->chk_msi_cnt = 0;
10302 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10303 tnapi->last_tx_cons = tnapi->tx_cons;
10304 }
10305}
10306
1da177e4
LT
10307static void tg3_timer(unsigned long __opaque)
10308{
10309 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10310
5b190624 10311 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
10312 goto restart_timer;
10313
f47c11ee 10314 spin_lock(&tp->lock);
1da177e4 10315
4153577a 10316 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10317 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10318 tg3_chk_missed_msi(tp);
10319
7e6c63f0
HM
10320 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10321 /* BCM4785: Flush posted writes from GbE to host memory. */
10322 tr32(HOSTCC_MODE);
10323 }
10324
63c3a66f 10325 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10326 /* All of this garbage is because when using non-tagged
10327 * IRQ status the mailbox/status_block protocol the chip
10328 * uses with the cpu is race prone.
10329 */
898a56f8 10330 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10331 tw32(GRC_LOCAL_CTRL,
10332 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10333 } else {
10334 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10335 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10336 }
1da177e4 10337
fac9b83e 10338 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10339 spin_unlock(&tp->lock);
db219973 10340 tg3_reset_task_schedule(tp);
5b190624 10341 goto restart_timer;
fac9b83e 10342 }
1da177e4
LT
10343 }
10344
1da177e4
LT
10345 /* This part only runs once per second. */
10346 if (!--tp->timer_counter) {
63c3a66f 10347 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10348 tg3_periodic_fetch_stats(tp);
10349
b0c5943f
MC
10350 if (tp->setlpicnt && !--tp->setlpicnt)
10351 tg3_phy_eee_enable(tp);
52b02d04 10352
63c3a66f 10353 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10354 u32 mac_stat;
10355 int phy_event;
10356
10357 mac_stat = tr32(MAC_STATUS);
10358
10359 phy_event = 0;
f07e9af3 10360 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10361 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10362 phy_event = 1;
10363 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10364 phy_event = 1;
10365
10366 if (phy_event)
10367 tg3_setup_phy(tp, 0);
63c3a66f 10368 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10369 u32 mac_stat = tr32(MAC_STATUS);
10370 int need_setup = 0;
10371
f4a46d1f 10372 if (tp->link_up &&
1da177e4
LT
10373 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10374 need_setup = 1;
10375 }
f4a46d1f 10376 if (!tp->link_up &&
1da177e4
LT
10377 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10378 MAC_STATUS_SIGNAL_DET))) {
10379 need_setup = 1;
10380 }
10381 if (need_setup) {
3d3ebe74
MC
10382 if (!tp->serdes_counter) {
10383 tw32_f(MAC_MODE,
10384 (tp->mac_mode &
10385 ~MAC_MODE_PORT_MODE_MASK));
10386 udelay(40);
10387 tw32_f(MAC_MODE, tp->mac_mode);
10388 udelay(40);
10389 }
1da177e4
LT
10390 tg3_setup_phy(tp, 0);
10391 }
f07e9af3 10392 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 10393 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 10394 tg3_serdes_parallel_detect(tp);
57d8b880 10395 }
1da177e4
LT
10396
10397 tp->timer_counter = tp->timer_multiplier;
10398 }
10399
130b8e4d
MC
10400 /* Heartbeat is only sent once every 2 seconds.
10401 *
10402 * The heartbeat is to tell the ASF firmware that the host
10403 * driver is still alive. In the event that the OS crashes,
10404 * ASF needs to reset the hardware to free up the FIFO space
10405 * that may be filled with rx packets destined for the host.
10406 * If the FIFO is full, ASF will no longer function properly.
10407 *
10408 * Unintended resets have been reported on real time kernels
10409 * where the timer doesn't run on time. Netpoll will also have
10410 * same problem.
10411 *
10412 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
10413 * to check the ring condition when the heartbeat is expiring
10414 * before doing the reset. This will prevent most unintended
10415 * resets.
10416 */
1da177e4 10417 if (!--tp->asf_counter) {
63c3a66f 10418 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
10419 tg3_wait_for_event_ack(tp);
10420
bbadf503 10421 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 10422 FWCMD_NICDRV_ALIVE3);
bbadf503 10423 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
10424 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
10425 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
10426
10427 tg3_generate_fw_event(tp);
1da177e4
LT
10428 }
10429 tp->asf_counter = tp->asf_multiplier;
10430 }
10431
f47c11ee 10432 spin_unlock(&tp->lock);
1da177e4 10433
f475f163 10434restart_timer:
1da177e4
LT
10435 tp->timer.expires = jiffies + tp->timer_offset;
10436 add_timer(&tp->timer);
10437}
10438
229b1ad1 10439static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
10440{
10441 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 10442 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
10443 !tg3_flag(tp, 57765_CLASS))
10444 tp->timer_offset = HZ;
10445 else
10446 tp->timer_offset = HZ / 10;
10447
10448 BUG_ON(tp->timer_offset > HZ);
10449
10450 tp->timer_multiplier = (HZ / tp->timer_offset);
10451 tp->asf_multiplier = (HZ / tp->timer_offset) *
10452 TG3_FW_UPDATE_FREQ_SEC;
10453
10454 init_timer(&tp->timer);
10455 tp->timer.data = (unsigned long) tp;
10456 tp->timer.function = tg3_timer;
10457}
10458
10459static void tg3_timer_start(struct tg3 *tp)
10460{
10461 tp->asf_counter = tp->asf_multiplier;
10462 tp->timer_counter = tp->timer_multiplier;
10463
10464 tp->timer.expires = jiffies + tp->timer_offset;
10465 add_timer(&tp->timer);
10466}
10467
10468static void tg3_timer_stop(struct tg3 *tp)
10469{
10470 del_timer_sync(&tp->timer);
10471}
10472
10473/* Restart hardware after configuration changes, self-test, etc.
10474 * Invoked with tp->lock held.
10475 */
10476static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
10477 __releases(tp->lock)
10478 __acquires(tp->lock)
10479{
10480 int err;
10481
10482 err = tg3_init_hw(tp, reset_phy);
10483 if (err) {
10484 netdev_err(tp->dev,
10485 "Failed to re-initialize device, aborting\n");
10486 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10487 tg3_full_unlock(tp);
10488 tg3_timer_stop(tp);
10489 tp->irq_sync = 0;
10490 tg3_napi_enable(tp);
10491 dev_close(tp->dev);
10492 tg3_full_lock(tp, 0);
10493 }
10494 return err;
10495}
10496
10497static void tg3_reset_task(struct work_struct *work)
10498{
10499 struct tg3 *tp = container_of(work, struct tg3, reset_task);
10500 int err;
10501
10502 tg3_full_lock(tp, 0);
10503
10504 if (!netif_running(tp->dev)) {
10505 tg3_flag_clear(tp, RESET_TASK_PENDING);
10506 tg3_full_unlock(tp);
10507 return;
10508 }
10509
10510 tg3_full_unlock(tp);
10511
10512 tg3_phy_stop(tp);
10513
10514 tg3_netif_stop(tp);
10515
10516 tg3_full_lock(tp, 1);
10517
10518 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
10519 tp->write32_tx_mbox = tg3_write32_tx_mbox;
10520 tp->write32_rx_mbox = tg3_write_flush_reg32;
10521 tg3_flag_set(tp, MBOX_WRITE_REORDER);
10522 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
10523 }
10524
10525 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
10526 err = tg3_init_hw(tp, 1);
10527 if (err)
10528 goto out;
10529
10530 tg3_netif_start(tp);
10531
10532out:
10533 tg3_full_unlock(tp);
10534
10535 if (!err)
10536 tg3_phy_start(tp);
10537
10538 tg3_flag_clear(tp, RESET_TASK_PENDING);
10539}
10540
4f125f42 10541static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 10542{
7d12e780 10543 irq_handler_t fn;
fcfa0a32 10544 unsigned long flags;
4f125f42
MC
10545 char *name;
10546 struct tg3_napi *tnapi = &tp->napi[irq_num];
10547
10548 if (tp->irq_cnt == 1)
10549 name = tp->dev->name;
10550 else {
10551 name = &tnapi->irq_lbl[0];
10552 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
10553 name[IFNAMSIZ-1] = 0;
10554 }
fcfa0a32 10555
63c3a66f 10556 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 10557 fn = tg3_msi;
63c3a66f 10558 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 10559 fn = tg3_msi_1shot;
ab392d2d 10560 flags = 0;
fcfa0a32
MC
10561 } else {
10562 fn = tg3_interrupt;
63c3a66f 10563 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 10564 fn = tg3_interrupt_tagged;
ab392d2d 10565 flags = IRQF_SHARED;
fcfa0a32 10566 }
4f125f42
MC
10567
10568 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
10569}
10570
7938109f
MC
10571static int tg3_test_interrupt(struct tg3 *tp)
10572{
09943a18 10573 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 10574 struct net_device *dev = tp->dev;
b16250e3 10575 int err, i, intr_ok = 0;
f6eb9b1f 10576 u32 val;
7938109f 10577
d4bc3927
MC
10578 if (!netif_running(dev))
10579 return -ENODEV;
10580
7938109f
MC
10581 tg3_disable_ints(tp);
10582
4f125f42 10583 free_irq(tnapi->irq_vec, tnapi);
7938109f 10584
f6eb9b1f
MC
10585 /*
10586 * Turn off MSI one shot mode. Otherwise this test has no
10587 * observable way to know whether the interrupt was delivered.
10588 */
3aa1cdf8 10589 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
10590 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
10591 tw32(MSGINT_MODE, val);
10592 }
10593
4f125f42 10594 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 10595 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
10596 if (err)
10597 return err;
10598
898a56f8 10599 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
10600 tg3_enable_ints(tp);
10601
10602 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10603 tnapi->coal_now);
7938109f
MC
10604
10605 for (i = 0; i < 5; i++) {
b16250e3
MC
10606 u32 int_mbox, misc_host_ctrl;
10607
898a56f8 10608 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
10609 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
10610
10611 if ((int_mbox != 0) ||
10612 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
10613 intr_ok = 1;
7938109f 10614 break;
b16250e3
MC
10615 }
10616
3aa1cdf8
MC
10617 if (tg3_flag(tp, 57765_PLUS) &&
10618 tnapi->hw_status->status_tag != tnapi->last_tag)
10619 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
10620
7938109f
MC
10621 msleep(10);
10622 }
10623
10624 tg3_disable_ints(tp);
10625
4f125f42 10626 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 10627
4f125f42 10628 err = tg3_request_irq(tp, 0);
7938109f
MC
10629
10630 if (err)
10631 return err;
10632
f6eb9b1f
MC
10633 if (intr_ok) {
10634 /* Reenable MSI one shot mode. */
5b39de91 10635 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
10636 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
10637 tw32(MSGINT_MODE, val);
10638 }
7938109f 10639 return 0;
f6eb9b1f 10640 }
7938109f
MC
10641
10642 return -EIO;
10643}
10644
10645/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
10646 * successfully restored
10647 */
10648static int tg3_test_msi(struct tg3 *tp)
10649{
7938109f
MC
10650 int err;
10651 u16 pci_cmd;
10652
63c3a66f 10653 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
10654 return 0;
10655
10656 /* Turn off SERR reporting in case MSI terminates with Master
10657 * Abort.
10658 */
10659 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
10660 pci_write_config_word(tp->pdev, PCI_COMMAND,
10661 pci_cmd & ~PCI_COMMAND_SERR);
10662
10663 err = tg3_test_interrupt(tp);
10664
10665 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
10666
10667 if (!err)
10668 return 0;
10669
10670 /* other failures */
10671 if (err != -EIO)
10672 return err;
10673
10674 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
10675 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
10676 "to INTx mode. Please report this failure to the PCI "
10677 "maintainer and include system chipset information\n");
7938109f 10678
4f125f42 10679 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 10680
7938109f
MC
10681 pci_disable_msi(tp->pdev);
10682
63c3a66f 10683 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 10684 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 10685
4f125f42 10686 err = tg3_request_irq(tp, 0);
7938109f
MC
10687 if (err)
10688 return err;
10689
10690 /* Need to reset the chip because the MSI cycle may have terminated
10691 * with Master Abort.
10692 */
f47c11ee 10693 tg3_full_lock(tp, 1);
7938109f 10694
944d980e 10695 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 10696 err = tg3_init_hw(tp, 1);
7938109f 10697
f47c11ee 10698 tg3_full_unlock(tp);
7938109f
MC
10699
10700 if (err)
4f125f42 10701 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
10702
10703 return err;
10704}
10705
9e9fd12d
MC
10706static int tg3_request_firmware(struct tg3 *tp)
10707{
77997ea3 10708 const struct tg3_firmware_hdr *fw_hdr;
9e9fd12d
MC
10709
10710 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
10711 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
10712 tp->fw_needed);
9e9fd12d
MC
10713 return -ENOENT;
10714 }
10715
77997ea3 10716 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
9e9fd12d
MC
10717
10718 /* Firmware blob starts with version numbers, followed by
10719 * start address and _full_ length including BSS sections
10720 * (which must be longer than the actual data, of course
10721 */
10722
77997ea3
NS
10723 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
10724 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
05dbe005
JP
10725 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
10726 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
10727 release_firmware(tp->fw);
10728 tp->fw = NULL;
10729 return -EINVAL;
10730 }
10731
10732 /* We no longer need firmware; we have it. */
10733 tp->fw_needed = NULL;
10734 return 0;
10735}
10736
9102426a 10737static u32 tg3_irq_count(struct tg3 *tp)
679563f4 10738{
9102426a 10739 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 10740
9102426a 10741 if (irq_cnt > 1) {
c3b5003b
MC
10742 /* We want as many rx rings enabled as there are cpus.
10743 * In multiqueue MSI-X mode, the first MSI-X vector
10744 * only deals with link interrupts, etc, so we add
10745 * one to the number of vectors we are requesting.
10746 */
9102426a 10747 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 10748 }
679563f4 10749
9102426a
MC
10750 return irq_cnt;
10751}
10752
10753static bool tg3_enable_msix(struct tg3 *tp)
10754{
10755 int i, rc;
86449944 10756 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 10757
0968169c
MC
10758 tp->txq_cnt = tp->txq_req;
10759 tp->rxq_cnt = tp->rxq_req;
10760 if (!tp->rxq_cnt)
10761 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
10762 if (tp->rxq_cnt > tp->rxq_max)
10763 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
10764
10765 /* Disable multiple TX rings by default. Simple round-robin hardware
10766 * scheduling of the TX rings can cause starvation of rings with
10767 * small packets when other rings have TSO or jumbo packets.
10768 */
10769 if (!tp->txq_req)
10770 tp->txq_cnt = 1;
9102426a
MC
10771
10772 tp->irq_cnt = tg3_irq_count(tp);
10773
679563f4
MC
10774 for (i = 0; i < tp->irq_max; i++) {
10775 msix_ent[i].entry = i;
10776 msix_ent[i].vector = 0;
10777 }
10778
10779 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
10780 if (rc < 0) {
10781 return false;
10782 } else if (rc != 0) {
679563f4
MC
10783 if (pci_enable_msix(tp->pdev, msix_ent, rc))
10784 return false;
05dbe005
JP
10785 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
10786 tp->irq_cnt, rc);
679563f4 10787 tp->irq_cnt = rc;
49a359e3 10788 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
10789 if (tp->txq_cnt)
10790 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
10791 }
10792
10793 for (i = 0; i < tp->irq_max; i++)
10794 tp->napi[i].irq_vec = msix_ent[i].vector;
10795
49a359e3 10796 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
10797 pci_disable_msix(tp->pdev);
10798 return false;
10799 }
b92b9040 10800
9102426a
MC
10801 if (tp->irq_cnt == 1)
10802 return true;
d78b59f5 10803
9102426a
MC
10804 tg3_flag_set(tp, ENABLE_RSS);
10805
10806 if (tp->txq_cnt > 1)
10807 tg3_flag_set(tp, ENABLE_TSS);
10808
10809 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 10810
679563f4
MC
10811 return true;
10812}
10813
07b0173c
MC
10814static void tg3_ints_init(struct tg3 *tp)
10815{
63c3a66f
JP
10816 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
10817 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
10818 /* All MSI supporting chips should support tagged
10819 * status. Assert that this is the case.
10820 */
5129c3a3
MC
10821 netdev_warn(tp->dev,
10822 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 10823 goto defcfg;
07b0173c 10824 }
4f125f42 10825
63c3a66f
JP
10826 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
10827 tg3_flag_set(tp, USING_MSIX);
10828 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
10829 tg3_flag_set(tp, USING_MSI);
679563f4 10830
63c3a66f 10831 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 10832 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 10833 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 10834 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10835 if (!tg3_flag(tp, 1SHOT_MSI))
10836 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
10837 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
10838 }
10839defcfg:
63c3a66f 10840 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
10841 tp->irq_cnt = 1;
10842 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
10843 }
10844
10845 if (tp->irq_cnt == 1) {
10846 tp->txq_cnt = 1;
10847 tp->rxq_cnt = 1;
2ddaad39 10848 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 10849 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 10850 }
07b0173c
MC
10851}
10852
10853static void tg3_ints_fini(struct tg3 *tp)
10854{
63c3a66f 10855 if (tg3_flag(tp, USING_MSIX))
679563f4 10856 pci_disable_msix(tp->pdev);
63c3a66f 10857 else if (tg3_flag(tp, USING_MSI))
679563f4 10858 pci_disable_msi(tp->pdev);
63c3a66f
JP
10859 tg3_flag_clear(tp, USING_MSI);
10860 tg3_flag_clear(tp, USING_MSIX);
10861 tg3_flag_clear(tp, ENABLE_RSS);
10862 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
10863}
10864
be947307
MC
10865static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
10866 bool init)
1da177e4 10867{
d8f4cd38 10868 struct net_device *dev = tp->dev;
4f125f42 10869 int i, err;
1da177e4 10870
679563f4
MC
10871 /*
10872 * Setup interrupts first so we know how
10873 * many NAPI resources to allocate
10874 */
10875 tg3_ints_init(tp);
10876
90415477 10877 tg3_rss_check_indir_tbl(tp);
bcebcc46 10878
1da177e4
LT
10879 /* The placement of this call is tied
10880 * to the setup and use of Host TX descriptors.
10881 */
10882 err = tg3_alloc_consistent(tp);
10883 if (err)
679563f4 10884 goto err_out1;
88b06bc2 10885
66cfd1bd
MC
10886 tg3_napi_init(tp);
10887
fed97810 10888 tg3_napi_enable(tp);
1da177e4 10889
4f125f42
MC
10890 for (i = 0; i < tp->irq_cnt; i++) {
10891 struct tg3_napi *tnapi = &tp->napi[i];
10892 err = tg3_request_irq(tp, i);
10893 if (err) {
5bc09186
MC
10894 for (i--; i >= 0; i--) {
10895 tnapi = &tp->napi[i];
4f125f42 10896 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
10897 }
10898 goto err_out2;
4f125f42
MC
10899 }
10900 }
1da177e4 10901
f47c11ee 10902 tg3_full_lock(tp, 0);
1da177e4 10903
d8f4cd38 10904 err = tg3_init_hw(tp, reset_phy);
1da177e4 10905 if (err) {
944d980e 10906 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10907 tg3_free_rings(tp);
1da177e4
LT
10908 }
10909
f47c11ee 10910 tg3_full_unlock(tp);
1da177e4 10911
07b0173c 10912 if (err)
679563f4 10913 goto err_out3;
1da177e4 10914
d8f4cd38 10915 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 10916 err = tg3_test_msi(tp);
fac9b83e 10917
7938109f 10918 if (err) {
f47c11ee 10919 tg3_full_lock(tp, 0);
944d980e 10920 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10921 tg3_free_rings(tp);
f47c11ee 10922 tg3_full_unlock(tp);
7938109f 10923
679563f4 10924 goto err_out2;
7938109f 10925 }
fcfa0a32 10926
63c3a66f 10927 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10928 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10929
f6eb9b1f
MC
10930 tw32(PCIE_TRANSACTION_CFG,
10931 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10932 }
7938109f
MC
10933 }
10934
b02fd9e3
MC
10935 tg3_phy_start(tp);
10936
aed93e0b
MC
10937 tg3_hwmon_open(tp);
10938
f47c11ee 10939 tg3_full_lock(tp, 0);
1da177e4 10940
21f7638e 10941 tg3_timer_start(tp);
63c3a66f 10942 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10943 tg3_enable_ints(tp);
10944
be947307
MC
10945 if (init)
10946 tg3_ptp_init(tp);
10947 else
10948 tg3_ptp_resume(tp);
10949
10950
f47c11ee 10951 tg3_full_unlock(tp);
1da177e4 10952
fe5f5787 10953 netif_tx_start_all_queues(dev);
1da177e4 10954
06c03c02
MB
10955 /*
10956 * Reset loopback feature if it was turned on while the device was down
10957 * make sure that it's installed properly now.
10958 */
10959 if (dev->features & NETIF_F_LOOPBACK)
10960 tg3_set_loopback(dev, dev->features);
10961
1da177e4 10962 return 0;
07b0173c 10963
679563f4 10964err_out3:
4f125f42
MC
10965 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10966 struct tg3_napi *tnapi = &tp->napi[i];
10967 free_irq(tnapi->irq_vec, tnapi);
10968 }
07b0173c 10969
679563f4 10970err_out2:
fed97810 10971 tg3_napi_disable(tp);
66cfd1bd 10972 tg3_napi_fini(tp);
07b0173c 10973 tg3_free_consistent(tp);
679563f4
MC
10974
10975err_out1:
10976 tg3_ints_fini(tp);
d8f4cd38 10977
07b0173c 10978 return err;
1da177e4
LT
10979}
10980
65138594 10981static void tg3_stop(struct tg3 *tp)
1da177e4 10982{
4f125f42 10983 int i;
1da177e4 10984
db219973 10985 tg3_reset_task_cancel(tp);
bd473da3 10986 tg3_netif_stop(tp);
1da177e4 10987
21f7638e 10988 tg3_timer_stop(tp);
1da177e4 10989
aed93e0b
MC
10990 tg3_hwmon_close(tp);
10991
24bb4fb6
MC
10992 tg3_phy_stop(tp);
10993
f47c11ee 10994 tg3_full_lock(tp, 1);
1da177e4
LT
10995
10996 tg3_disable_ints(tp);
10997
944d980e 10998 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10999 tg3_free_rings(tp);
63c3a66f 11000 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 11001
f47c11ee 11002 tg3_full_unlock(tp);
1da177e4 11003
4f125f42
MC
11004 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11005 struct tg3_napi *tnapi = &tp->napi[i];
11006 free_irq(tnapi->irq_vec, tnapi);
11007 }
07b0173c
MC
11008
11009 tg3_ints_fini(tp);
1da177e4 11010
66cfd1bd
MC
11011 tg3_napi_fini(tp);
11012
1da177e4 11013 tg3_free_consistent(tp);
65138594
MC
11014}
11015
d8f4cd38
MC
11016static int tg3_open(struct net_device *dev)
11017{
11018 struct tg3 *tp = netdev_priv(dev);
11019 int err;
11020
11021 if (tp->fw_needed) {
11022 err = tg3_request_firmware(tp);
c4dab506
NS
11023 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11024 if (err) {
11025 netdev_warn(tp->dev, "EEE capability disabled\n");
11026 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11027 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11028 netdev_warn(tp->dev, "EEE capability restored\n");
11029 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11030 }
11031 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
11032 if (err)
11033 return err;
11034 } else if (err) {
11035 netdev_warn(tp->dev, "TSO capability disabled\n");
11036 tg3_flag_clear(tp, TSO_CAPABLE);
11037 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11038 netdev_notice(tp->dev, "TSO capability restored\n");
11039 tg3_flag_set(tp, TSO_CAPABLE);
11040 }
11041 }
11042
f4a46d1f 11043 tg3_carrier_off(tp);
d8f4cd38
MC
11044
11045 err = tg3_power_up(tp);
11046 if (err)
11047 return err;
11048
11049 tg3_full_lock(tp, 0);
11050
11051 tg3_disable_ints(tp);
11052 tg3_flag_clear(tp, INIT_COMPLETE);
11053
11054 tg3_full_unlock(tp);
11055
be947307 11056 err = tg3_start(tp, true, true, true);
d8f4cd38
MC
11057 if (err) {
11058 tg3_frob_aux_power(tp, false);
11059 pci_set_power_state(tp->pdev, PCI_D3hot);
11060 }
be947307 11061
7d41e49a
MC
11062 if (tg3_flag(tp, PTP_CAPABLE)) {
11063 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
11064 &tp->pdev->dev);
11065 if (IS_ERR(tp->ptp_clock))
11066 tp->ptp_clock = NULL;
11067 }
11068
07b0173c 11069 return err;
1da177e4
LT
11070}
11071
1da177e4
LT
11072static int tg3_close(struct net_device *dev)
11073{
11074 struct tg3 *tp = netdev_priv(dev);
11075
be947307
MC
11076 tg3_ptp_fini(tp);
11077
65138594 11078 tg3_stop(tp);
1da177e4 11079
92feeabf
MC
11080 /* Clear stats across close / open calls */
11081 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11082 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 11083
c866b7ea 11084 tg3_power_down(tp);
bc1c7567 11085
f4a46d1f 11086 tg3_carrier_off(tp);
bc1c7567 11087
1da177e4
LT
11088 return 0;
11089}
11090
511d2224 11091static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
11092{
11093 return ((u64)val->high << 32) | ((u64)val->low);
11094}
11095
65ec698d 11096static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
11097{
11098 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11099
f07e9af3 11100 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
11101 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11102 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
11103 u32 val;
11104
569a5df8
MC
11105 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11106 tg3_writephy(tp, MII_TG3_TEST1,
11107 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 11108 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
11109 } else
11110 val = 0;
1da177e4
LT
11111
11112 tp->phy_crc_errors += val;
11113
11114 return tp->phy_crc_errors;
11115 }
11116
11117 return get_stat64(&hw_stats->rx_fcs_errors);
11118}
11119
11120#define ESTAT_ADD(member) \
11121 estats->member = old_estats->member + \
511d2224 11122 get_stat64(&hw_stats->member)
1da177e4 11123
65ec698d 11124static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 11125{
1da177e4
LT
11126 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11127 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11128
1da177e4
LT
11129 ESTAT_ADD(rx_octets);
11130 ESTAT_ADD(rx_fragments);
11131 ESTAT_ADD(rx_ucast_packets);
11132 ESTAT_ADD(rx_mcast_packets);
11133 ESTAT_ADD(rx_bcast_packets);
11134 ESTAT_ADD(rx_fcs_errors);
11135 ESTAT_ADD(rx_align_errors);
11136 ESTAT_ADD(rx_xon_pause_rcvd);
11137 ESTAT_ADD(rx_xoff_pause_rcvd);
11138 ESTAT_ADD(rx_mac_ctrl_rcvd);
11139 ESTAT_ADD(rx_xoff_entered);
11140 ESTAT_ADD(rx_frame_too_long_errors);
11141 ESTAT_ADD(rx_jabbers);
11142 ESTAT_ADD(rx_undersize_packets);
11143 ESTAT_ADD(rx_in_length_errors);
11144 ESTAT_ADD(rx_out_length_errors);
11145 ESTAT_ADD(rx_64_or_less_octet_packets);
11146 ESTAT_ADD(rx_65_to_127_octet_packets);
11147 ESTAT_ADD(rx_128_to_255_octet_packets);
11148 ESTAT_ADD(rx_256_to_511_octet_packets);
11149 ESTAT_ADD(rx_512_to_1023_octet_packets);
11150 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11151 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11152 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11153 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11154 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11155
11156 ESTAT_ADD(tx_octets);
11157 ESTAT_ADD(tx_collisions);
11158 ESTAT_ADD(tx_xon_sent);
11159 ESTAT_ADD(tx_xoff_sent);
11160 ESTAT_ADD(tx_flow_control);
11161 ESTAT_ADD(tx_mac_errors);
11162 ESTAT_ADD(tx_single_collisions);
11163 ESTAT_ADD(tx_mult_collisions);
11164 ESTAT_ADD(tx_deferred);
11165 ESTAT_ADD(tx_excessive_collisions);
11166 ESTAT_ADD(tx_late_collisions);
11167 ESTAT_ADD(tx_collide_2times);
11168 ESTAT_ADD(tx_collide_3times);
11169 ESTAT_ADD(tx_collide_4times);
11170 ESTAT_ADD(tx_collide_5times);
11171 ESTAT_ADD(tx_collide_6times);
11172 ESTAT_ADD(tx_collide_7times);
11173 ESTAT_ADD(tx_collide_8times);
11174 ESTAT_ADD(tx_collide_9times);
11175 ESTAT_ADD(tx_collide_10times);
11176 ESTAT_ADD(tx_collide_11times);
11177 ESTAT_ADD(tx_collide_12times);
11178 ESTAT_ADD(tx_collide_13times);
11179 ESTAT_ADD(tx_collide_14times);
11180 ESTAT_ADD(tx_collide_15times);
11181 ESTAT_ADD(tx_ucast_packets);
11182 ESTAT_ADD(tx_mcast_packets);
11183 ESTAT_ADD(tx_bcast_packets);
11184 ESTAT_ADD(tx_carrier_sense_errors);
11185 ESTAT_ADD(tx_discards);
11186 ESTAT_ADD(tx_errors);
11187
11188 ESTAT_ADD(dma_writeq_full);
11189 ESTAT_ADD(dma_write_prioq_full);
11190 ESTAT_ADD(rxbds_empty);
11191 ESTAT_ADD(rx_discards);
11192 ESTAT_ADD(rx_errors);
11193 ESTAT_ADD(rx_threshold_hit);
11194
11195 ESTAT_ADD(dma_readq_full);
11196 ESTAT_ADD(dma_read_prioq_full);
11197 ESTAT_ADD(tx_comp_queue_full);
11198
11199 ESTAT_ADD(ring_set_send_prod_index);
11200 ESTAT_ADD(ring_status_update);
11201 ESTAT_ADD(nic_irqs);
11202 ESTAT_ADD(nic_avoided_irqs);
11203 ESTAT_ADD(nic_tx_threshold_hit);
11204
4452d099 11205 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11206}
11207
65ec698d 11208static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11209{
511d2224 11210 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11211 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11212
1da177e4
LT
11213 stats->rx_packets = old_stats->rx_packets +
11214 get_stat64(&hw_stats->rx_ucast_packets) +
11215 get_stat64(&hw_stats->rx_mcast_packets) +
11216 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11217
1da177e4
LT
11218 stats->tx_packets = old_stats->tx_packets +
11219 get_stat64(&hw_stats->tx_ucast_packets) +
11220 get_stat64(&hw_stats->tx_mcast_packets) +
11221 get_stat64(&hw_stats->tx_bcast_packets);
11222
11223 stats->rx_bytes = old_stats->rx_bytes +
11224 get_stat64(&hw_stats->rx_octets);
11225 stats->tx_bytes = old_stats->tx_bytes +
11226 get_stat64(&hw_stats->tx_octets);
11227
11228 stats->rx_errors = old_stats->rx_errors +
4f63b877 11229 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11230 stats->tx_errors = old_stats->tx_errors +
11231 get_stat64(&hw_stats->tx_errors) +
11232 get_stat64(&hw_stats->tx_mac_errors) +
11233 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11234 get_stat64(&hw_stats->tx_discards);
11235
11236 stats->multicast = old_stats->multicast +
11237 get_stat64(&hw_stats->rx_mcast_packets);
11238 stats->collisions = old_stats->collisions +
11239 get_stat64(&hw_stats->tx_collisions);
11240
11241 stats->rx_length_errors = old_stats->rx_length_errors +
11242 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11243 get_stat64(&hw_stats->rx_undersize_packets);
11244
11245 stats->rx_over_errors = old_stats->rx_over_errors +
11246 get_stat64(&hw_stats->rxbds_empty);
11247 stats->rx_frame_errors = old_stats->rx_frame_errors +
11248 get_stat64(&hw_stats->rx_align_errors);
11249 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11250 get_stat64(&hw_stats->tx_discards);
11251 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11252 get_stat64(&hw_stats->tx_carrier_sense_errors);
11253
11254 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11255 tg3_calc_crc_errors(tp);
1da177e4 11256
4f63b877
JL
11257 stats->rx_missed_errors = old_stats->rx_missed_errors +
11258 get_stat64(&hw_stats->rx_discards);
11259
b0057c51 11260 stats->rx_dropped = tp->rx_dropped;
48855432 11261 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11262}
11263
1da177e4
LT
11264static int tg3_get_regs_len(struct net_device *dev)
11265{
97bd8e49 11266 return TG3_REG_BLK_SIZE;
1da177e4
LT
11267}
11268
11269static void tg3_get_regs(struct net_device *dev,
11270 struct ethtool_regs *regs, void *_p)
11271{
1da177e4 11272 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11273
11274 regs->version = 0;
11275
97bd8e49 11276 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11277
80096068 11278 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11279 return;
11280
f47c11ee 11281 tg3_full_lock(tp, 0);
1da177e4 11282
97bd8e49 11283 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11284
f47c11ee 11285 tg3_full_unlock(tp);
1da177e4
LT
11286}
11287
11288static int tg3_get_eeprom_len(struct net_device *dev)
11289{
11290 struct tg3 *tp = netdev_priv(dev);
11291
11292 return tp->nvram_size;
11293}
11294
1da177e4
LT
11295static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11296{
11297 struct tg3 *tp = netdev_priv(dev);
11298 int ret;
11299 u8 *pd;
b9fc7dc5 11300 u32 i, offset, len, b_offset, b_count;
a9dc529d 11301 __be32 val;
1da177e4 11302
63c3a66f 11303 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11304 return -EINVAL;
11305
80096068 11306 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11307 return -EAGAIN;
11308
1da177e4
LT
11309 offset = eeprom->offset;
11310 len = eeprom->len;
11311 eeprom->len = 0;
11312
11313 eeprom->magic = TG3_EEPROM_MAGIC;
11314
11315 if (offset & 3) {
11316 /* adjustments to start on required 4 byte boundary */
11317 b_offset = offset & 3;
11318 b_count = 4 - b_offset;
11319 if (b_count > len) {
11320 /* i.e. offset=1 len=2 */
11321 b_count = len;
11322 }
a9dc529d 11323 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
11324 if (ret)
11325 return ret;
be98da6a 11326 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11327 len -= b_count;
11328 offset += b_count;
c6cdf436 11329 eeprom->len += b_count;
1da177e4
LT
11330 }
11331
25985edc 11332 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11333 pd = &data[eeprom->len];
11334 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11335 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
11336 if (ret) {
11337 eeprom->len += i;
11338 return ret;
11339 }
1da177e4
LT
11340 memcpy(pd + i, &val, 4);
11341 }
11342 eeprom->len += i;
11343
11344 if (len & 3) {
11345 /* read last bytes not ending on 4 byte boundary */
11346 pd = &data[eeprom->len];
11347 b_count = len & 3;
11348 b_offset = offset + len - b_count;
a9dc529d 11349 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
11350 if (ret)
11351 return ret;
b9fc7dc5 11352 memcpy(pd, &val, b_count);
1da177e4
LT
11353 eeprom->len += b_count;
11354 }
11355 return 0;
11356}
11357
1da177e4
LT
11358static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11359{
11360 struct tg3 *tp = netdev_priv(dev);
11361 int ret;
b9fc7dc5 11362 u32 offset, len, b_offset, odd_len;
1da177e4 11363 u8 *buf;
a9dc529d 11364 __be32 start, end;
1da177e4 11365
80096068 11366 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11367 return -EAGAIN;
11368
63c3a66f 11369 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 11370 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
11371 return -EINVAL;
11372
11373 offset = eeprom->offset;
11374 len = eeprom->len;
11375
11376 if ((b_offset = (offset & 3))) {
11377 /* adjustments to start on required 4 byte boundary */
a9dc529d 11378 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
11379 if (ret)
11380 return ret;
1da177e4
LT
11381 len += b_offset;
11382 offset &= ~3;
1c8594b4
MC
11383 if (len < 4)
11384 len = 4;
1da177e4
LT
11385 }
11386
11387 odd_len = 0;
1c8594b4 11388 if (len & 3) {
1da177e4
LT
11389 /* adjustments to end on required 4 byte boundary */
11390 odd_len = 1;
11391 len = (len + 3) & ~3;
a9dc529d 11392 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
11393 if (ret)
11394 return ret;
1da177e4
LT
11395 }
11396
11397 buf = data;
11398 if (b_offset || odd_len) {
11399 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 11400 if (!buf)
1da177e4
LT
11401 return -ENOMEM;
11402 if (b_offset)
11403 memcpy(buf, &start, 4);
11404 if (odd_len)
11405 memcpy(buf+len-4, &end, 4);
11406 memcpy(buf + b_offset, data, eeprom->len);
11407 }
11408
11409 ret = tg3_nvram_write_block(tp, offset, len, buf);
11410
11411 if (buf != data)
11412 kfree(buf);
11413
11414 return ret;
11415}
11416
11417static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11418{
b02fd9e3
MC
11419 struct tg3 *tp = netdev_priv(dev);
11420
63c3a66f 11421 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11422 struct phy_device *phydev;
f07e9af3 11423 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11424 return -EAGAIN;
3f0e3ad7
MC
11425 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11426 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 11427 }
6aa20a22 11428
1da177e4
LT
11429 cmd->supported = (SUPPORTED_Autoneg);
11430
f07e9af3 11431 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
11432 cmd->supported |= (SUPPORTED_1000baseT_Half |
11433 SUPPORTED_1000baseT_Full);
11434
f07e9af3 11435 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
11436 cmd->supported |= (SUPPORTED_100baseT_Half |
11437 SUPPORTED_100baseT_Full |
11438 SUPPORTED_10baseT_Half |
11439 SUPPORTED_10baseT_Full |
3bebab59 11440 SUPPORTED_TP);
ef348144
KK
11441 cmd->port = PORT_TP;
11442 } else {
1da177e4 11443 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
11444 cmd->port = PORT_FIBRE;
11445 }
6aa20a22 11446
1da177e4 11447 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
11448 if (tg3_flag(tp, PAUSE_AUTONEG)) {
11449 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
11450 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11451 cmd->advertising |= ADVERTISED_Pause;
11452 } else {
11453 cmd->advertising |= ADVERTISED_Pause |
11454 ADVERTISED_Asym_Pause;
11455 }
11456 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11457 cmd->advertising |= ADVERTISED_Asym_Pause;
11458 }
11459 }
f4a46d1f 11460 if (netif_running(dev) && tp->link_up) {
70739497 11461 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 11462 cmd->duplex = tp->link_config.active_duplex;
859edb26 11463 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
11464 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
11465 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
11466 cmd->eth_tp_mdix = ETH_TP_MDI_X;
11467 else
11468 cmd->eth_tp_mdix = ETH_TP_MDI;
11469 }
64c22182 11470 } else {
e740522e
MC
11471 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
11472 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 11473 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 11474 }
882e9793 11475 cmd->phy_address = tp->phy_addr;
7e5856bd 11476 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
11477 cmd->autoneg = tp->link_config.autoneg;
11478 cmd->maxtxpkt = 0;
11479 cmd->maxrxpkt = 0;
11480 return 0;
11481}
6aa20a22 11482
1da177e4
LT
11483static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11484{
11485 struct tg3 *tp = netdev_priv(dev);
25db0338 11486 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 11487
63c3a66f 11488 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11489 struct phy_device *phydev;
f07e9af3 11490 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11491 return -EAGAIN;
3f0e3ad7
MC
11492 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11493 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
11494 }
11495
7e5856bd
MC
11496 if (cmd->autoneg != AUTONEG_ENABLE &&
11497 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 11498 return -EINVAL;
7e5856bd
MC
11499
11500 if (cmd->autoneg == AUTONEG_DISABLE &&
11501 cmd->duplex != DUPLEX_FULL &&
11502 cmd->duplex != DUPLEX_HALF)
37ff238d 11503 return -EINVAL;
1da177e4 11504
7e5856bd
MC
11505 if (cmd->autoneg == AUTONEG_ENABLE) {
11506 u32 mask = ADVERTISED_Autoneg |
11507 ADVERTISED_Pause |
11508 ADVERTISED_Asym_Pause;
11509
f07e9af3 11510 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
11511 mask |= ADVERTISED_1000baseT_Half |
11512 ADVERTISED_1000baseT_Full;
11513
f07e9af3 11514 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
11515 mask |= ADVERTISED_100baseT_Half |
11516 ADVERTISED_100baseT_Full |
11517 ADVERTISED_10baseT_Half |
11518 ADVERTISED_10baseT_Full |
11519 ADVERTISED_TP;
11520 else
11521 mask |= ADVERTISED_FIBRE;
11522
11523 if (cmd->advertising & ~mask)
11524 return -EINVAL;
11525
11526 mask &= (ADVERTISED_1000baseT_Half |
11527 ADVERTISED_1000baseT_Full |
11528 ADVERTISED_100baseT_Half |
11529 ADVERTISED_100baseT_Full |
11530 ADVERTISED_10baseT_Half |
11531 ADVERTISED_10baseT_Full);
11532
11533 cmd->advertising &= mask;
11534 } else {
f07e9af3 11535 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 11536 if (speed != SPEED_1000)
7e5856bd
MC
11537 return -EINVAL;
11538
11539 if (cmd->duplex != DUPLEX_FULL)
11540 return -EINVAL;
11541 } else {
25db0338
DD
11542 if (speed != SPEED_100 &&
11543 speed != SPEED_10)
7e5856bd
MC
11544 return -EINVAL;
11545 }
11546 }
11547
f47c11ee 11548 tg3_full_lock(tp, 0);
1da177e4
LT
11549
11550 tp->link_config.autoneg = cmd->autoneg;
11551 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
11552 tp->link_config.advertising = (cmd->advertising |
11553 ADVERTISED_Autoneg);
e740522e
MC
11554 tp->link_config.speed = SPEED_UNKNOWN;
11555 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
11556 } else {
11557 tp->link_config.advertising = 0;
25db0338 11558 tp->link_config.speed = speed;
1da177e4 11559 tp->link_config.duplex = cmd->duplex;
b02fd9e3 11560 }
6aa20a22 11561
1da177e4
LT
11562 if (netif_running(dev))
11563 tg3_setup_phy(tp, 1);
11564
f47c11ee 11565 tg3_full_unlock(tp);
6aa20a22 11566
1da177e4
LT
11567 return 0;
11568}
6aa20a22 11569
1da177e4
LT
11570static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
11571{
11572 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11573
68aad78c
RJ
11574 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
11575 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
11576 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
11577 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 11578}
6aa20a22 11579
1da177e4
LT
11580static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11581{
11582 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11583
63c3a66f 11584 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
11585 wol->supported = WAKE_MAGIC;
11586 else
11587 wol->supported = 0;
1da177e4 11588 wol->wolopts = 0;
63c3a66f 11589 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
11590 wol->wolopts = WAKE_MAGIC;
11591 memset(&wol->sopass, 0, sizeof(wol->sopass));
11592}
6aa20a22 11593
1da177e4
LT
11594static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11595{
11596 struct tg3 *tp = netdev_priv(dev);
12dac075 11597 struct device *dp = &tp->pdev->dev;
6aa20a22 11598
1da177e4
LT
11599 if (wol->wolopts & ~WAKE_MAGIC)
11600 return -EINVAL;
11601 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 11602 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 11603 return -EINVAL;
6aa20a22 11604
f2dc0d18
RW
11605 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
11606
f47c11ee 11607 spin_lock_bh(&tp->lock);
f2dc0d18 11608 if (device_may_wakeup(dp))
63c3a66f 11609 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 11610 else
63c3a66f 11611 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 11612 spin_unlock_bh(&tp->lock);
6aa20a22 11613
1da177e4
LT
11614 return 0;
11615}
6aa20a22 11616
1da177e4
LT
11617static u32 tg3_get_msglevel(struct net_device *dev)
11618{
11619 struct tg3 *tp = netdev_priv(dev);
11620 return tp->msg_enable;
11621}
6aa20a22 11622
1da177e4
LT
11623static void tg3_set_msglevel(struct net_device *dev, u32 value)
11624{
11625 struct tg3 *tp = netdev_priv(dev);
11626 tp->msg_enable = value;
11627}
6aa20a22 11628
1da177e4
LT
11629static int tg3_nway_reset(struct net_device *dev)
11630{
11631 struct tg3 *tp = netdev_priv(dev);
1da177e4 11632 int r;
6aa20a22 11633
1da177e4
LT
11634 if (!netif_running(dev))
11635 return -EAGAIN;
11636
f07e9af3 11637 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
11638 return -EINVAL;
11639
63c3a66f 11640 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 11641 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11642 return -EAGAIN;
3f0e3ad7 11643 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
11644 } else {
11645 u32 bmcr;
11646
11647 spin_lock_bh(&tp->lock);
11648 r = -EINVAL;
11649 tg3_readphy(tp, MII_BMCR, &bmcr);
11650 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
11651 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 11652 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
11653 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
11654 BMCR_ANENABLE);
11655 r = 0;
11656 }
11657 spin_unlock_bh(&tp->lock);
1da177e4 11658 }
6aa20a22 11659
1da177e4
LT
11660 return r;
11661}
6aa20a22 11662
1da177e4
LT
11663static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11664{
11665 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11666
2c49a44d 11667 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 11668 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 11669 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
11670 else
11671 ering->rx_jumbo_max_pending = 0;
11672
11673 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
11674
11675 ering->rx_pending = tp->rx_pending;
63c3a66f 11676 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
11677 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
11678 else
11679 ering->rx_jumbo_pending = 0;
11680
f3f3f27e 11681 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 11682}
6aa20a22 11683
1da177e4
LT
11684static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11685{
11686 struct tg3 *tp = netdev_priv(dev);
646c9edd 11687 int i, irq_sync = 0, err = 0;
6aa20a22 11688
2c49a44d
MC
11689 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
11690 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
11691 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
11692 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 11693 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 11694 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 11695 return -EINVAL;
6aa20a22 11696
bbe832c0 11697 if (netif_running(dev)) {
b02fd9e3 11698 tg3_phy_stop(tp);
1da177e4 11699 tg3_netif_stop(tp);
bbe832c0
MC
11700 irq_sync = 1;
11701 }
1da177e4 11702
bbe832c0 11703 tg3_full_lock(tp, irq_sync);
6aa20a22 11704
1da177e4
LT
11705 tp->rx_pending = ering->rx_pending;
11706
63c3a66f 11707 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
11708 tp->rx_pending > 63)
11709 tp->rx_pending = 63;
11710 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 11711
6fd45cb8 11712 for (i = 0; i < tp->irq_max; i++)
646c9edd 11713 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
11714
11715 if (netif_running(dev)) {
944d980e 11716 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
11717 err = tg3_restart_hw(tp, 1);
11718 if (!err)
11719 tg3_netif_start(tp);
1da177e4
LT
11720 }
11721
f47c11ee 11722 tg3_full_unlock(tp);
6aa20a22 11723
b02fd9e3
MC
11724 if (irq_sync && !err)
11725 tg3_phy_start(tp);
11726
b9ec6c1b 11727 return err;
1da177e4 11728}
6aa20a22 11729
1da177e4
LT
11730static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
11731{
11732 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11733
63c3a66f 11734 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 11735
4a2db503 11736 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
11737 epause->rx_pause = 1;
11738 else
11739 epause->rx_pause = 0;
11740
4a2db503 11741 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
11742 epause->tx_pause = 1;
11743 else
11744 epause->tx_pause = 0;
1da177e4 11745}
6aa20a22 11746
1da177e4
LT
11747static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
11748{
11749 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 11750 int err = 0;
6aa20a22 11751
63c3a66f 11752 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
11753 u32 newadv;
11754 struct phy_device *phydev;
1da177e4 11755
2712168f 11756 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 11757
2712168f
MC
11758 if (!(phydev->supported & SUPPORTED_Pause) ||
11759 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 11760 (epause->rx_pause != epause->tx_pause)))
2712168f 11761 return -EINVAL;
1da177e4 11762
2712168f
MC
11763 tp->link_config.flowctrl = 0;
11764 if (epause->rx_pause) {
11765 tp->link_config.flowctrl |= FLOW_CTRL_RX;
11766
11767 if (epause->tx_pause) {
11768 tp->link_config.flowctrl |= FLOW_CTRL_TX;
11769 newadv = ADVERTISED_Pause;
b02fd9e3 11770 } else
2712168f
MC
11771 newadv = ADVERTISED_Pause |
11772 ADVERTISED_Asym_Pause;
11773 } else if (epause->tx_pause) {
11774 tp->link_config.flowctrl |= FLOW_CTRL_TX;
11775 newadv = ADVERTISED_Asym_Pause;
11776 } else
11777 newadv = 0;
11778
11779 if (epause->autoneg)
63c3a66f 11780 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 11781 else
63c3a66f 11782 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 11783
f07e9af3 11784 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
11785 u32 oldadv = phydev->advertising &
11786 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
11787 if (oldadv != newadv) {
11788 phydev->advertising &=
11789 ~(ADVERTISED_Pause |
11790 ADVERTISED_Asym_Pause);
11791 phydev->advertising |= newadv;
11792 if (phydev->autoneg) {
11793 /*
11794 * Always renegotiate the link to
11795 * inform our link partner of our
11796 * flow control settings, even if the
11797 * flow control is forced. Let
11798 * tg3_adjust_link() do the final
11799 * flow control setup.
11800 */
11801 return phy_start_aneg(phydev);
b02fd9e3 11802 }
b02fd9e3 11803 }
b02fd9e3 11804
2712168f 11805 if (!epause->autoneg)
b02fd9e3 11806 tg3_setup_flow_control(tp, 0, 0);
2712168f 11807 } else {
c6700ce2 11808 tp->link_config.advertising &=
2712168f
MC
11809 ~(ADVERTISED_Pause |
11810 ADVERTISED_Asym_Pause);
c6700ce2 11811 tp->link_config.advertising |= newadv;
b02fd9e3
MC
11812 }
11813 } else {
11814 int irq_sync = 0;
11815
11816 if (netif_running(dev)) {
11817 tg3_netif_stop(tp);
11818 irq_sync = 1;
11819 }
11820
11821 tg3_full_lock(tp, irq_sync);
11822
11823 if (epause->autoneg)
63c3a66f 11824 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 11825 else
63c3a66f 11826 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 11827 if (epause->rx_pause)
e18ce346 11828 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 11829 else
e18ce346 11830 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 11831 if (epause->tx_pause)
e18ce346 11832 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 11833 else
e18ce346 11834 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
11835
11836 if (netif_running(dev)) {
11837 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11838 err = tg3_restart_hw(tp, 1);
11839 if (!err)
11840 tg3_netif_start(tp);
11841 }
11842
11843 tg3_full_unlock(tp);
11844 }
6aa20a22 11845
b9ec6c1b 11846 return err;
1da177e4 11847}
6aa20a22 11848
de6f31eb 11849static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 11850{
b9f2c044
JG
11851 switch (sset) {
11852 case ETH_SS_TEST:
11853 return TG3_NUM_TEST;
11854 case ETH_SS_STATS:
11855 return TG3_NUM_STATS;
11856 default:
11857 return -EOPNOTSUPP;
11858 }
4cafd3f5
MC
11859}
11860
90415477
MC
11861static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
11862 u32 *rules __always_unused)
11863{
11864 struct tg3 *tp = netdev_priv(dev);
11865
11866 if (!tg3_flag(tp, SUPPORT_MSIX))
11867 return -EOPNOTSUPP;
11868
11869 switch (info->cmd) {
11870 case ETHTOOL_GRXRINGS:
11871 if (netif_running(tp->dev))
9102426a 11872 info->data = tp->rxq_cnt;
90415477
MC
11873 else {
11874 info->data = num_online_cpus();
9102426a
MC
11875 if (info->data > TG3_RSS_MAX_NUM_QS)
11876 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
11877 }
11878
11879 /* The first interrupt vector only
11880 * handles link interrupts.
11881 */
11882 info->data -= 1;
11883 return 0;
11884
11885 default:
11886 return -EOPNOTSUPP;
11887 }
11888}
11889
11890static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
11891{
11892 u32 size = 0;
11893 struct tg3 *tp = netdev_priv(dev);
11894
11895 if (tg3_flag(tp, SUPPORT_MSIX))
11896 size = TG3_RSS_INDIR_TBL_SIZE;
11897
11898 return size;
11899}
11900
11901static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
11902{
11903 struct tg3 *tp = netdev_priv(dev);
11904 int i;
11905
11906 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11907 indir[i] = tp->rss_ind_tbl[i];
11908
11909 return 0;
11910}
11911
11912static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
11913{
11914 struct tg3 *tp = netdev_priv(dev);
11915 size_t i;
11916
11917 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11918 tp->rss_ind_tbl[i] = indir[i];
11919
11920 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
11921 return 0;
11922
11923 /* It is legal to write the indirection
11924 * table while the device is running.
11925 */
11926 tg3_full_lock(tp, 0);
11927 tg3_rss_write_indir_tbl(tp);
11928 tg3_full_unlock(tp);
11929
11930 return 0;
11931}
11932
0968169c
MC
11933static void tg3_get_channels(struct net_device *dev,
11934 struct ethtool_channels *channel)
11935{
11936 struct tg3 *tp = netdev_priv(dev);
11937 u32 deflt_qs = netif_get_num_default_rss_queues();
11938
11939 channel->max_rx = tp->rxq_max;
11940 channel->max_tx = tp->txq_max;
11941
11942 if (netif_running(dev)) {
11943 channel->rx_count = tp->rxq_cnt;
11944 channel->tx_count = tp->txq_cnt;
11945 } else {
11946 if (tp->rxq_req)
11947 channel->rx_count = tp->rxq_req;
11948 else
11949 channel->rx_count = min(deflt_qs, tp->rxq_max);
11950
11951 if (tp->txq_req)
11952 channel->tx_count = tp->txq_req;
11953 else
11954 channel->tx_count = min(deflt_qs, tp->txq_max);
11955 }
11956}
11957
11958static int tg3_set_channels(struct net_device *dev,
11959 struct ethtool_channels *channel)
11960{
11961 struct tg3 *tp = netdev_priv(dev);
11962
11963 if (!tg3_flag(tp, SUPPORT_MSIX))
11964 return -EOPNOTSUPP;
11965
11966 if (channel->rx_count > tp->rxq_max ||
11967 channel->tx_count > tp->txq_max)
11968 return -EINVAL;
11969
11970 tp->rxq_req = channel->rx_count;
11971 tp->txq_req = channel->tx_count;
11972
11973 if (!netif_running(dev))
11974 return 0;
11975
11976 tg3_stop(tp);
11977
f4a46d1f 11978 tg3_carrier_off(tp);
0968169c 11979
be947307 11980 tg3_start(tp, true, false, false);
0968169c
MC
11981
11982 return 0;
11983}
11984
de6f31eb 11985static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
11986{
11987 switch (stringset) {
11988 case ETH_SS_STATS:
11989 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
11990 break;
4cafd3f5
MC
11991 case ETH_SS_TEST:
11992 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
11993 break;
1da177e4
LT
11994 default:
11995 WARN_ON(1); /* we need a WARN() */
11996 break;
11997 }
11998}
11999
81b8709c 12000static int tg3_set_phys_id(struct net_device *dev,
12001 enum ethtool_phys_id_state state)
4009a93d
MC
12002{
12003 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
12004
12005 if (!netif_running(tp->dev))
12006 return -EAGAIN;
12007
81b8709c 12008 switch (state) {
12009 case ETHTOOL_ID_ACTIVE:
fce55922 12010 return 1; /* cycle on/off once per second */
4009a93d 12011
81b8709c 12012 case ETHTOOL_ID_ON:
12013 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12014 LED_CTRL_1000MBPS_ON |
12015 LED_CTRL_100MBPS_ON |
12016 LED_CTRL_10MBPS_ON |
12017 LED_CTRL_TRAFFIC_OVERRIDE |
12018 LED_CTRL_TRAFFIC_BLINK |
12019 LED_CTRL_TRAFFIC_LED);
12020 break;
6aa20a22 12021
81b8709c 12022 case ETHTOOL_ID_OFF:
12023 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12024 LED_CTRL_TRAFFIC_OVERRIDE);
12025 break;
4009a93d 12026
81b8709c 12027 case ETHTOOL_ID_INACTIVE:
12028 tw32(MAC_LED_CTRL, tp->led_ctrl);
12029 break;
4009a93d 12030 }
81b8709c 12031
4009a93d
MC
12032 return 0;
12033}
12034
de6f31eb 12035static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
12036 struct ethtool_stats *estats, u64 *tmp_stats)
12037{
12038 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 12039
b546e46f
MC
12040 if (tp->hw_stats)
12041 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12042 else
12043 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
12044}
12045
535a490e 12046static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
12047{
12048 int i;
12049 __be32 *buf;
12050 u32 offset = 0, len = 0;
12051 u32 magic, val;
12052
63c3a66f 12053 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
12054 return NULL;
12055
12056 if (magic == TG3_EEPROM_MAGIC) {
12057 for (offset = TG3_NVM_DIR_START;
12058 offset < TG3_NVM_DIR_END;
12059 offset += TG3_NVM_DIRENT_SIZE) {
12060 if (tg3_nvram_read(tp, offset, &val))
12061 return NULL;
12062
12063 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12064 TG3_NVM_DIRTYPE_EXTVPD)
12065 break;
12066 }
12067
12068 if (offset != TG3_NVM_DIR_END) {
12069 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12070 if (tg3_nvram_read(tp, offset + 4, &offset))
12071 return NULL;
12072
12073 offset = tg3_nvram_logical_addr(tp, offset);
12074 }
12075 }
12076
12077 if (!offset || !len) {
12078 offset = TG3_NVM_VPD_OFF;
12079 len = TG3_NVM_VPD_LEN;
12080 }
12081
12082 buf = kmalloc(len, GFP_KERNEL);
12083 if (buf == NULL)
12084 return NULL;
12085
12086 if (magic == TG3_EEPROM_MAGIC) {
12087 for (i = 0; i < len; i += 4) {
12088 /* The data is in little-endian format in NVRAM.
12089 * Use the big-endian read routines to preserve
12090 * the byte order as it exists in NVRAM.
12091 */
12092 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12093 goto error;
12094 }
12095 } else {
12096 u8 *ptr;
12097 ssize_t cnt;
12098 unsigned int pos = 0;
12099
12100 ptr = (u8 *)&buf[0];
12101 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12102 cnt = pci_read_vpd(tp->pdev, pos,
12103 len - pos, ptr);
12104 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12105 cnt = 0;
12106 else if (cnt < 0)
12107 goto error;
12108 }
12109 if (pos != len)
12110 goto error;
12111 }
12112
535a490e
MC
12113 *vpdlen = len;
12114
c3e94500
MC
12115 return buf;
12116
12117error:
12118 kfree(buf);
12119 return NULL;
12120}
12121
566f86ad 12122#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
12123#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12124#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12125#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
12126#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12127#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 12128#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
12129#define NVRAM_SELFBOOT_HW_SIZE 0x20
12130#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
12131
12132static int tg3_test_nvram(struct tg3 *tp)
12133{
535a490e 12134 u32 csum, magic, len;
a9dc529d 12135 __be32 *buf;
ab0049b4 12136 int i, j, k, err = 0, size;
566f86ad 12137
63c3a66f 12138 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
12139 return 0;
12140
e4f34110 12141 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
12142 return -EIO;
12143
1b27777a
MC
12144 if (magic == TG3_EEPROM_MAGIC)
12145 size = NVRAM_TEST_SIZE;
b16250e3 12146 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12147 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12148 TG3_EEPROM_SB_FORMAT_1) {
12149 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12150 case TG3_EEPROM_SB_REVISION_0:
12151 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12152 break;
12153 case TG3_EEPROM_SB_REVISION_2:
12154 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12155 break;
12156 case TG3_EEPROM_SB_REVISION_3:
12157 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12158 break;
727a6d9f
MC
12159 case TG3_EEPROM_SB_REVISION_4:
12160 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12161 break;
12162 case TG3_EEPROM_SB_REVISION_5:
12163 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12164 break;
12165 case TG3_EEPROM_SB_REVISION_6:
12166 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12167 break;
a5767dec 12168 default:
727a6d9f 12169 return -EIO;
a5767dec
MC
12170 }
12171 } else
1b27777a 12172 return 0;
b16250e3
MC
12173 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12174 size = NVRAM_SELFBOOT_HW_SIZE;
12175 else
1b27777a
MC
12176 return -EIO;
12177
12178 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12179 if (buf == NULL)
12180 return -ENOMEM;
12181
1b27777a
MC
12182 err = -EIO;
12183 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12184 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12185 if (err)
566f86ad 12186 break;
566f86ad 12187 }
1b27777a 12188 if (i < size)
566f86ad
MC
12189 goto out;
12190
1b27777a 12191 /* Selfboot format */
a9dc529d 12192 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12193 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12194 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12195 u8 *buf8 = (u8 *) buf, csum8 = 0;
12196
b9fc7dc5 12197 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12198 TG3_EEPROM_SB_REVISION_2) {
12199 /* For rev 2, the csum doesn't include the MBA. */
12200 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12201 csum8 += buf8[i];
12202 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12203 csum8 += buf8[i];
12204 } else {
12205 for (i = 0; i < size; i++)
12206 csum8 += buf8[i];
12207 }
1b27777a 12208
ad96b485
AB
12209 if (csum8 == 0) {
12210 err = 0;
12211 goto out;
12212 }
12213
12214 err = -EIO;
12215 goto out;
1b27777a 12216 }
566f86ad 12217
b9fc7dc5 12218 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12219 TG3_EEPROM_MAGIC_HW) {
12220 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12221 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12222 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12223
12224 /* Separate the parity bits and the data bytes. */
12225 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12226 if ((i == 0) || (i == 8)) {
12227 int l;
12228 u8 msk;
12229
12230 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12231 parity[k++] = buf8[i] & msk;
12232 i++;
859a5887 12233 } else if (i == 16) {
b16250e3
MC
12234 int l;
12235 u8 msk;
12236
12237 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12238 parity[k++] = buf8[i] & msk;
12239 i++;
12240
12241 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12242 parity[k++] = buf8[i] & msk;
12243 i++;
12244 }
12245 data[j++] = buf8[i];
12246 }
12247
12248 err = -EIO;
12249 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12250 u8 hw8 = hweight8(data[i]);
12251
12252 if ((hw8 & 0x1) && parity[i])
12253 goto out;
12254 else if (!(hw8 & 0x1) && !parity[i])
12255 goto out;
12256 }
12257 err = 0;
12258 goto out;
12259 }
12260
01c3a392
MC
12261 err = -EIO;
12262
566f86ad
MC
12263 /* Bootstrap checksum at offset 0x10 */
12264 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12265 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12266 goto out;
12267
12268 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12269 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12270 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12271 goto out;
566f86ad 12272
c3e94500
MC
12273 kfree(buf);
12274
535a490e 12275 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12276 if (!buf)
12277 return -ENOMEM;
d4894f3e 12278
535a490e 12279 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12280 if (i > 0) {
12281 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12282 if (j < 0)
12283 goto out;
12284
535a490e 12285 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12286 goto out;
12287
12288 i += PCI_VPD_LRDT_TAG_SIZE;
12289 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12290 PCI_VPD_RO_KEYWORD_CHKSUM);
12291 if (j > 0) {
12292 u8 csum8 = 0;
12293
12294 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12295
12296 for (i = 0; i <= j; i++)
12297 csum8 += ((u8 *)buf)[i];
12298
12299 if (csum8)
12300 goto out;
12301 }
12302 }
12303
566f86ad
MC
12304 err = 0;
12305
12306out:
12307 kfree(buf);
12308 return err;
12309}
12310
ca43007a
MC
12311#define TG3_SERDES_TIMEOUT_SEC 2
12312#define TG3_COPPER_TIMEOUT_SEC 6
12313
12314static int tg3_test_link(struct tg3 *tp)
12315{
12316 int i, max;
12317
12318 if (!netif_running(tp->dev))
12319 return -ENODEV;
12320
f07e9af3 12321 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
12322 max = TG3_SERDES_TIMEOUT_SEC;
12323 else
12324 max = TG3_COPPER_TIMEOUT_SEC;
12325
12326 for (i = 0; i < max; i++) {
f4a46d1f 12327 if (tp->link_up)
ca43007a
MC
12328 return 0;
12329
12330 if (msleep_interruptible(1000))
12331 break;
12332 }
12333
12334 return -EIO;
12335}
12336
a71116d1 12337/* Only test the commonly used registers */
30ca3e37 12338static int tg3_test_registers(struct tg3 *tp)
a71116d1 12339{
b16250e3 12340 int i, is_5705, is_5750;
a71116d1
MC
12341 u32 offset, read_mask, write_mask, val, save_val, read_val;
12342 static struct {
12343 u16 offset;
12344 u16 flags;
12345#define TG3_FL_5705 0x1
12346#define TG3_FL_NOT_5705 0x2
12347#define TG3_FL_NOT_5788 0x4
b16250e3 12348#define TG3_FL_NOT_5750 0x8
a71116d1
MC
12349 u32 read_mask;
12350 u32 write_mask;
12351 } reg_tbl[] = {
12352 /* MAC Control Registers */
12353 { MAC_MODE, TG3_FL_NOT_5705,
12354 0x00000000, 0x00ef6f8c },
12355 { MAC_MODE, TG3_FL_5705,
12356 0x00000000, 0x01ef6b8c },
12357 { MAC_STATUS, TG3_FL_NOT_5705,
12358 0x03800107, 0x00000000 },
12359 { MAC_STATUS, TG3_FL_5705,
12360 0x03800100, 0x00000000 },
12361 { MAC_ADDR_0_HIGH, 0x0000,
12362 0x00000000, 0x0000ffff },
12363 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 12364 0x00000000, 0xffffffff },
a71116d1
MC
12365 { MAC_RX_MTU_SIZE, 0x0000,
12366 0x00000000, 0x0000ffff },
12367 { MAC_TX_MODE, 0x0000,
12368 0x00000000, 0x00000070 },
12369 { MAC_TX_LENGTHS, 0x0000,
12370 0x00000000, 0x00003fff },
12371 { MAC_RX_MODE, TG3_FL_NOT_5705,
12372 0x00000000, 0x000007fc },
12373 { MAC_RX_MODE, TG3_FL_5705,
12374 0x00000000, 0x000007dc },
12375 { MAC_HASH_REG_0, 0x0000,
12376 0x00000000, 0xffffffff },
12377 { MAC_HASH_REG_1, 0x0000,
12378 0x00000000, 0xffffffff },
12379 { MAC_HASH_REG_2, 0x0000,
12380 0x00000000, 0xffffffff },
12381 { MAC_HASH_REG_3, 0x0000,
12382 0x00000000, 0xffffffff },
12383
12384 /* Receive Data and Receive BD Initiator Control Registers. */
12385 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
12386 0x00000000, 0xffffffff },
12387 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
12388 0x00000000, 0xffffffff },
12389 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
12390 0x00000000, 0x00000003 },
12391 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
12392 0x00000000, 0xffffffff },
12393 { RCVDBDI_STD_BD+0, 0x0000,
12394 0x00000000, 0xffffffff },
12395 { RCVDBDI_STD_BD+4, 0x0000,
12396 0x00000000, 0xffffffff },
12397 { RCVDBDI_STD_BD+8, 0x0000,
12398 0x00000000, 0xffff0002 },
12399 { RCVDBDI_STD_BD+0xc, 0x0000,
12400 0x00000000, 0xffffffff },
6aa20a22 12401
a71116d1
MC
12402 /* Receive BD Initiator Control Registers. */
12403 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
12404 0x00000000, 0xffffffff },
12405 { RCVBDI_STD_THRESH, TG3_FL_5705,
12406 0x00000000, 0x000003ff },
12407 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
12408 0x00000000, 0xffffffff },
6aa20a22 12409
a71116d1
MC
12410 /* Host Coalescing Control Registers. */
12411 { HOSTCC_MODE, TG3_FL_NOT_5705,
12412 0x00000000, 0x00000004 },
12413 { HOSTCC_MODE, TG3_FL_5705,
12414 0x00000000, 0x000000f6 },
12415 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
12416 0x00000000, 0xffffffff },
12417 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
12418 0x00000000, 0x000003ff },
12419 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
12420 0x00000000, 0xffffffff },
12421 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
12422 0x00000000, 0x000003ff },
12423 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
12424 0x00000000, 0xffffffff },
12425 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12426 0x00000000, 0x000000ff },
12427 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
12428 0x00000000, 0xffffffff },
12429 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12430 0x00000000, 0x000000ff },
12431 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
12432 0x00000000, 0xffffffff },
12433 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
12434 0x00000000, 0xffffffff },
12435 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12436 0x00000000, 0xffffffff },
12437 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12438 0x00000000, 0x000000ff },
12439 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12440 0x00000000, 0xffffffff },
12441 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12442 0x00000000, 0x000000ff },
12443 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
12444 0x00000000, 0xffffffff },
12445 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
12446 0x00000000, 0xffffffff },
12447 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
12448 0x00000000, 0xffffffff },
12449 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
12450 0x00000000, 0xffffffff },
12451 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
12452 0x00000000, 0xffffffff },
12453 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
12454 0xffffffff, 0x00000000 },
12455 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
12456 0xffffffff, 0x00000000 },
12457
12458 /* Buffer Manager Control Registers. */
b16250e3 12459 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 12460 0x00000000, 0x007fff80 },
b16250e3 12461 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
12462 0x00000000, 0x007fffff },
12463 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
12464 0x00000000, 0x0000003f },
12465 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
12466 0x00000000, 0x000001ff },
12467 { BUFMGR_MB_HIGH_WATER, 0x0000,
12468 0x00000000, 0x000001ff },
12469 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
12470 0xffffffff, 0x00000000 },
12471 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
12472 0xffffffff, 0x00000000 },
6aa20a22 12473
a71116d1
MC
12474 /* Mailbox Registers */
12475 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
12476 0x00000000, 0x000001ff },
12477 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
12478 0x00000000, 0x000001ff },
12479 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
12480 0x00000000, 0x000007ff },
12481 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
12482 0x00000000, 0x000001ff },
12483
12484 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
12485 };
12486
b16250e3 12487 is_5705 = is_5750 = 0;
63c3a66f 12488 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 12489 is_5705 = 1;
63c3a66f 12490 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
12491 is_5750 = 1;
12492 }
a71116d1
MC
12493
12494 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
12495 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
12496 continue;
12497
12498 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
12499 continue;
12500
63c3a66f 12501 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
12502 (reg_tbl[i].flags & TG3_FL_NOT_5788))
12503 continue;
12504
b16250e3
MC
12505 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
12506 continue;
12507
a71116d1
MC
12508 offset = (u32) reg_tbl[i].offset;
12509 read_mask = reg_tbl[i].read_mask;
12510 write_mask = reg_tbl[i].write_mask;
12511
12512 /* Save the original register content */
12513 save_val = tr32(offset);
12514
12515 /* Determine the read-only value. */
12516 read_val = save_val & read_mask;
12517
12518 /* Write zero to the register, then make sure the read-only bits
12519 * are not changed and the read/write bits are all zeros.
12520 */
12521 tw32(offset, 0);
12522
12523 val = tr32(offset);
12524
12525 /* Test the read-only and read/write bits. */
12526 if (((val & read_mask) != read_val) || (val & write_mask))
12527 goto out;
12528
12529 /* Write ones to all the bits defined by RdMask and WrMask, then
12530 * make sure the read-only bits are not changed and the
12531 * read/write bits are all ones.
12532 */
12533 tw32(offset, read_mask | write_mask);
12534
12535 val = tr32(offset);
12536
12537 /* Test the read-only bits. */
12538 if ((val & read_mask) != read_val)
12539 goto out;
12540
12541 /* Test the read/write bits. */
12542 if ((val & write_mask) != write_mask)
12543 goto out;
12544
12545 tw32(offset, save_val);
12546 }
12547
12548 return 0;
12549
12550out:
9f88f29f 12551 if (netif_msg_hw(tp))
2445e461
MC
12552 netdev_err(tp->dev,
12553 "Register test failed at offset %x\n", offset);
a71116d1
MC
12554 tw32(offset, save_val);
12555 return -EIO;
12556}
12557
7942e1db
MC
12558static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
12559{
f71e1309 12560 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
12561 int i;
12562 u32 j;
12563
e9edda69 12564 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
12565 for (j = 0; j < len; j += 4) {
12566 u32 val;
12567
12568 tg3_write_mem(tp, offset + j, test_pattern[i]);
12569 tg3_read_mem(tp, offset + j, &val);
12570 if (val != test_pattern[i])
12571 return -EIO;
12572 }
12573 }
12574 return 0;
12575}
12576
12577static int tg3_test_memory(struct tg3 *tp)
12578{
12579 static struct mem_entry {
12580 u32 offset;
12581 u32 len;
12582 } mem_tbl_570x[] = {
38690194 12583 { 0x00000000, 0x00b50},
7942e1db
MC
12584 { 0x00002000, 0x1c000},
12585 { 0xffffffff, 0x00000}
12586 }, mem_tbl_5705[] = {
12587 { 0x00000100, 0x0000c},
12588 { 0x00000200, 0x00008},
7942e1db
MC
12589 { 0x00004000, 0x00800},
12590 { 0x00006000, 0x01000},
12591 { 0x00008000, 0x02000},
12592 { 0x00010000, 0x0e000},
12593 { 0xffffffff, 0x00000}
79f4d13a
MC
12594 }, mem_tbl_5755[] = {
12595 { 0x00000200, 0x00008},
12596 { 0x00004000, 0x00800},
12597 { 0x00006000, 0x00800},
12598 { 0x00008000, 0x02000},
12599 { 0x00010000, 0x0c000},
12600 { 0xffffffff, 0x00000}
b16250e3
MC
12601 }, mem_tbl_5906[] = {
12602 { 0x00000200, 0x00008},
12603 { 0x00004000, 0x00400},
12604 { 0x00006000, 0x00400},
12605 { 0x00008000, 0x01000},
12606 { 0x00010000, 0x01000},
12607 { 0xffffffff, 0x00000}
8b5a6c42
MC
12608 }, mem_tbl_5717[] = {
12609 { 0x00000200, 0x00008},
12610 { 0x00010000, 0x0a000},
12611 { 0x00020000, 0x13c00},
12612 { 0xffffffff, 0x00000}
12613 }, mem_tbl_57765[] = {
12614 { 0x00000200, 0x00008},
12615 { 0x00004000, 0x00800},
12616 { 0x00006000, 0x09800},
12617 { 0x00010000, 0x0a000},
12618 { 0xffffffff, 0x00000}
7942e1db
MC
12619 };
12620 struct mem_entry *mem_tbl;
12621 int err = 0;
12622 int i;
12623
63c3a66f 12624 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 12625 mem_tbl = mem_tbl_5717;
c65a17f4 12626 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 12627 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 12628 mem_tbl = mem_tbl_57765;
63c3a66f 12629 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 12630 mem_tbl = mem_tbl_5755;
4153577a 12631 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 12632 mem_tbl = mem_tbl_5906;
63c3a66f 12633 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
12634 mem_tbl = mem_tbl_5705;
12635 else
7942e1db
MC
12636 mem_tbl = mem_tbl_570x;
12637
12638 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
12639 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
12640 if (err)
7942e1db
MC
12641 break;
12642 }
6aa20a22 12643
7942e1db
MC
12644 return err;
12645}
12646
bb158d69
MC
12647#define TG3_TSO_MSS 500
12648
12649#define TG3_TSO_IP_HDR_LEN 20
12650#define TG3_TSO_TCP_HDR_LEN 20
12651#define TG3_TSO_TCP_OPT_LEN 12
12652
12653static const u8 tg3_tso_header[] = {
126540x08, 0x00,
126550x45, 0x00, 0x00, 0x00,
126560x00, 0x00, 0x40, 0x00,
126570x40, 0x06, 0x00, 0x00,
126580x0a, 0x00, 0x00, 0x01,
126590x0a, 0x00, 0x00, 0x02,
126600x0d, 0x00, 0xe0, 0x00,
126610x00, 0x00, 0x01, 0x00,
126620x00, 0x00, 0x02, 0x00,
126630x80, 0x10, 0x10, 0x00,
126640x14, 0x09, 0x00, 0x00,
126650x01, 0x01, 0x08, 0x0a,
126660x11, 0x11, 0x11, 0x11,
126670x11, 0x11, 0x11, 0x11,
12668};
9f40dead 12669
28a45957 12670static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 12671{
5e5a7f37 12672 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 12673 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 12674 u32 budget;
9205fd9c
ED
12675 struct sk_buff *skb;
12676 u8 *tx_data, *rx_data;
c76949a6
MC
12677 dma_addr_t map;
12678 int num_pkts, tx_len, rx_len, i, err;
12679 struct tg3_rx_buffer_desc *desc;
898a56f8 12680 struct tg3_napi *tnapi, *rnapi;
8fea32b9 12681 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 12682
c8873405
MC
12683 tnapi = &tp->napi[0];
12684 rnapi = &tp->napi[0];
0c1d0e2b 12685 if (tp->irq_cnt > 1) {
63c3a66f 12686 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 12687 rnapi = &tp->napi[1];
63c3a66f 12688 if (tg3_flag(tp, ENABLE_TSS))
c8873405 12689 tnapi = &tp->napi[1];
0c1d0e2b 12690 }
fd2ce37f 12691 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 12692
c76949a6
MC
12693 err = -EIO;
12694
4852a861 12695 tx_len = pktsz;
a20e9c62 12696 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
12697 if (!skb)
12698 return -ENOMEM;
12699
c76949a6
MC
12700 tx_data = skb_put(skb, tx_len);
12701 memcpy(tx_data, tp->dev->dev_addr, 6);
12702 memset(tx_data + 6, 0x0, 8);
12703
4852a861 12704 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 12705
28a45957 12706 if (tso_loopback) {
bb158d69
MC
12707 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
12708
12709 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
12710 TG3_TSO_TCP_OPT_LEN;
12711
12712 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
12713 sizeof(tg3_tso_header));
12714 mss = TG3_TSO_MSS;
12715
12716 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
12717 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
12718
12719 /* Set the total length field in the IP header */
12720 iph->tot_len = htons((u16)(mss + hdr_len));
12721
12722 base_flags = (TXD_FLAG_CPU_PRE_DMA |
12723 TXD_FLAG_CPU_POST_DMA);
12724
63c3a66f
JP
12725 if (tg3_flag(tp, HW_TSO_1) ||
12726 tg3_flag(tp, HW_TSO_2) ||
12727 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12728 struct tcphdr *th;
12729 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
12730 th = (struct tcphdr *)&tx_data[val];
12731 th->check = 0;
12732 } else
12733 base_flags |= TXD_FLAG_TCPUDP_CSUM;
12734
63c3a66f 12735 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12736 mss |= (hdr_len & 0xc) << 12;
12737 if (hdr_len & 0x10)
12738 base_flags |= 0x00000010;
12739 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 12740 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 12741 mss |= hdr_len << 9;
63c3a66f 12742 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 12743 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
12744 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
12745 } else {
12746 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
12747 }
12748
12749 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
12750 } else {
12751 num_pkts = 1;
12752 data_off = ETH_HLEN;
c441b456
MC
12753
12754 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
12755 tx_len > VLAN_ETH_FRAME_LEN)
12756 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
12757 }
12758
12759 for (i = data_off; i < tx_len; i++)
c76949a6
MC
12760 tx_data[i] = (u8) (i & 0xff);
12761
f4188d8a
AD
12762 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
12763 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
12764 dev_kfree_skb(skb);
12765 return -EIO;
12766 }
c76949a6 12767
0d681b27
MC
12768 val = tnapi->tx_prod;
12769 tnapi->tx_buffers[val].skb = skb;
12770 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
12771
c76949a6 12772 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 12773 rnapi->coal_now);
c76949a6
MC
12774
12775 udelay(10);
12776
898a56f8 12777 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 12778
84b67b27
MC
12779 budget = tg3_tx_avail(tnapi);
12780 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
12781 base_flags | TXD_FLAG_END, mss, 0)) {
12782 tnapi->tx_buffers[val].skb = NULL;
12783 dev_kfree_skb(skb);
12784 return -EIO;
12785 }
c76949a6 12786
f3f3f27e 12787 tnapi->tx_prod++;
c76949a6 12788
6541b806
MC
12789 /* Sync BD data before updating mailbox */
12790 wmb();
12791
f3f3f27e
MC
12792 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
12793 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
12794
12795 udelay(10);
12796
303fc921
MC
12797 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
12798 for (i = 0; i < 35; i++) {
c76949a6 12799 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 12800 coal_now);
c76949a6
MC
12801
12802 udelay(10);
12803
898a56f8
MC
12804 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
12805 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 12806 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
12807 (rx_idx == (rx_start_idx + num_pkts)))
12808 break;
12809 }
12810
ba1142e4 12811 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
12812 dev_kfree_skb(skb);
12813
f3f3f27e 12814 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
12815 goto out;
12816
12817 if (rx_idx != rx_start_idx + num_pkts)
12818 goto out;
12819
bb158d69
MC
12820 val = data_off;
12821 while (rx_idx != rx_start_idx) {
12822 desc = &rnapi->rx_rcb[rx_start_idx++];
12823 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
12824 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 12825
bb158d69
MC
12826 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
12827 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
12828 goto out;
c76949a6 12829
bb158d69
MC
12830 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
12831 - ETH_FCS_LEN;
c76949a6 12832
28a45957 12833 if (!tso_loopback) {
bb158d69
MC
12834 if (rx_len != tx_len)
12835 goto out;
4852a861 12836
bb158d69
MC
12837 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
12838 if (opaque_key != RXD_OPAQUE_RING_STD)
12839 goto out;
12840 } else {
12841 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
12842 goto out;
12843 }
12844 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
12845 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 12846 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 12847 goto out;
bb158d69 12848 }
4852a861 12849
bb158d69 12850 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 12851 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
12852 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
12853 mapping);
12854 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 12855 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
12856 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
12857 mapping);
12858 } else
12859 goto out;
c76949a6 12860
bb158d69
MC
12861 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
12862 PCI_DMA_FROMDEVICE);
c76949a6 12863
9205fd9c 12864 rx_data += TG3_RX_OFFSET(tp);
bb158d69 12865 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 12866 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
12867 goto out;
12868 }
c76949a6 12869 }
bb158d69 12870
c76949a6 12871 err = 0;
6aa20a22 12872
9205fd9c 12873 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
12874out:
12875 return err;
12876}
12877
00c266b7
MC
12878#define TG3_STD_LOOPBACK_FAILED 1
12879#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 12880#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
12881#define TG3_LOOPBACK_FAILED \
12882 (TG3_STD_LOOPBACK_FAILED | \
12883 TG3_JMB_LOOPBACK_FAILED | \
12884 TG3_TSO_LOOPBACK_FAILED)
00c266b7 12885
941ec90f 12886static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 12887{
28a45957 12888 int err = -EIO;
2215e24c 12889 u32 eee_cap;
c441b456
MC
12890 u32 jmb_pkt_sz = 9000;
12891
12892 if (tp->dma_limit)
12893 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 12894
ab789046
MC
12895 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
12896 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
12897
28a45957 12898 if (!netif_running(tp->dev)) {
93df8b8f
NNS
12899 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
12900 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 12901 if (do_extlpbk)
93df8b8f 12902 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
12903 goto done;
12904 }
12905
b9ec6c1b 12906 err = tg3_reset_hw(tp, 1);
ab789046 12907 if (err) {
93df8b8f
NNS
12908 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
12909 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 12910 if (do_extlpbk)
93df8b8f 12911 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
12912 goto done;
12913 }
9f40dead 12914
63c3a66f 12915 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
12916 int i;
12917
12918 /* Reroute all rx packets to the 1st queue */
12919 for (i = MAC_RSS_INDIR_TBL_0;
12920 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
12921 tw32(i, 0x0);
12922 }
12923
6e01b20b
MC
12924 /* HW errata - mac loopback fails in some cases on 5780.
12925 * Normal traffic and PHY loopback are not affected by
12926 * errata. Also, the MAC loopback test is deprecated for
12927 * all newer ASIC revisions.
12928 */
4153577a 12929 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
12930 !tg3_flag(tp, CPMU_PRESENT)) {
12931 tg3_mac_loopback(tp, true);
9936bcf6 12932
28a45957 12933 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 12934 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
12935
12936 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12937 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 12938 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
12939
12940 tg3_mac_loopback(tp, false);
12941 }
4852a861 12942
f07e9af3 12943 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 12944 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
12945 int i;
12946
941ec90f 12947 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
12948
12949 /* Wait for link */
12950 for (i = 0; i < 100; i++) {
12951 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
12952 break;
12953 mdelay(1);
12954 }
12955
28a45957 12956 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 12957 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 12958 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 12959 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 12960 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 12961 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12962 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 12963 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 12964
941ec90f
MC
12965 if (do_extlpbk) {
12966 tg3_phy_lpbk_set(tp, 0, true);
12967
12968 /* All link indications report up, but the hardware
12969 * isn't really ready for about 20 msec. Double it
12970 * to be sure.
12971 */
12972 mdelay(40);
12973
12974 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
12975 data[TG3_EXT_LOOPB_TEST] |=
12976 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
12977 if (tg3_flag(tp, TSO_CAPABLE) &&
12978 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
12979 data[TG3_EXT_LOOPB_TEST] |=
12980 TG3_TSO_LOOPBACK_FAILED;
941ec90f 12981 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12982 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
12983 data[TG3_EXT_LOOPB_TEST] |=
12984 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
12985 }
12986
5e5a7f37
MC
12987 /* Re-enable gphy autopowerdown. */
12988 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
12989 tg3_phy_toggle_apd(tp, true);
12990 }
6833c043 12991
93df8b8f
NNS
12992 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
12993 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 12994
ab789046
MC
12995done:
12996 tp->phy_flags |= eee_cap;
12997
9f40dead
MC
12998 return err;
12999}
13000
4cafd3f5
MC
13001static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13002 u64 *data)
13003{
566f86ad 13004 struct tg3 *tp = netdev_priv(dev);
941ec90f 13005 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 13006
bed9829f
MC
13007 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
13008 tg3_power_up(tp)) {
13009 etest->flags |= ETH_TEST_FL_FAILED;
13010 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13011 return;
13012 }
bc1c7567 13013
566f86ad
MC
13014 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13015
13016 if (tg3_test_nvram(tp) != 0) {
13017 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13018 data[TG3_NVRAM_TEST] = 1;
566f86ad 13019 }
941ec90f 13020 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 13021 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13022 data[TG3_LINK_TEST] = 1;
ca43007a 13023 }
a71116d1 13024 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 13025 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
13026
13027 if (netif_running(dev)) {
b02fd9e3 13028 tg3_phy_stop(tp);
a71116d1 13029 tg3_netif_stop(tp);
bbe832c0
MC
13030 irq_sync = 1;
13031 }
a71116d1 13032
bbe832c0 13033 tg3_full_lock(tp, irq_sync);
a71116d1 13034 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 13035 err = tg3_nvram_lock(tp);
a71116d1 13036 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 13037 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 13038 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
13039 if (!err)
13040 tg3_nvram_unlock(tp);
a71116d1 13041
f07e9af3 13042 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
13043 tg3_phy_reset(tp);
13044
a71116d1
MC
13045 if (tg3_test_registers(tp) != 0) {
13046 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13047 data[TG3_REGISTER_TEST] = 1;
a71116d1 13048 }
28a45957 13049
7942e1db
MC
13050 if (tg3_test_memory(tp) != 0) {
13051 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13052 data[TG3_MEMORY_TEST] = 1;
7942e1db 13053 }
28a45957 13054
941ec90f
MC
13055 if (doextlpbk)
13056 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13057
93df8b8f 13058 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 13059 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 13060
f47c11ee
DM
13061 tg3_full_unlock(tp);
13062
d4bc3927
MC
13063 if (tg3_test_interrupt(tp) != 0) {
13064 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13065 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 13066 }
f47c11ee
DM
13067
13068 tg3_full_lock(tp, 0);
d4bc3927 13069
a71116d1
MC
13070 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13071 if (netif_running(dev)) {
63c3a66f 13072 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
13073 err2 = tg3_restart_hw(tp, 1);
13074 if (!err2)
b9ec6c1b 13075 tg3_netif_start(tp);
a71116d1 13076 }
f47c11ee
DM
13077
13078 tg3_full_unlock(tp);
b02fd9e3
MC
13079
13080 if (irq_sync && !err2)
13081 tg3_phy_start(tp);
a71116d1 13082 }
80096068 13083 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 13084 tg3_power_down(tp);
bc1c7567 13085
4cafd3f5
MC
13086}
13087
0a633ac2
MC
13088static int tg3_hwtstamp_ioctl(struct net_device *dev,
13089 struct ifreq *ifr, int cmd)
13090{
13091 struct tg3 *tp = netdev_priv(dev);
13092 struct hwtstamp_config stmpconf;
13093
13094 if (!tg3_flag(tp, PTP_CAPABLE))
13095 return -EINVAL;
13096
13097 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13098 return -EFAULT;
13099
13100 if (stmpconf.flags)
13101 return -EINVAL;
13102
13103 switch (stmpconf.tx_type) {
13104 case HWTSTAMP_TX_ON:
13105 tg3_flag_set(tp, TX_TSTAMP_EN);
13106 break;
13107 case HWTSTAMP_TX_OFF:
13108 tg3_flag_clear(tp, TX_TSTAMP_EN);
13109 break;
13110 default:
13111 return -ERANGE;
13112 }
13113
13114 switch (stmpconf.rx_filter) {
13115 case HWTSTAMP_FILTER_NONE:
13116 tp->rxptpctl = 0;
13117 break;
13118 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13119 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13120 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13121 break;
13122 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13123 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13124 TG3_RX_PTP_CTL_SYNC_EVNT;
13125 break;
13126 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13127 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13128 TG3_RX_PTP_CTL_DELAY_REQ;
13129 break;
13130 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13131 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13132 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13133 break;
13134 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13135 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13136 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13137 break;
13138 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13139 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13140 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13141 break;
13142 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13143 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13144 TG3_RX_PTP_CTL_SYNC_EVNT;
13145 break;
13146 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13147 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13148 TG3_RX_PTP_CTL_SYNC_EVNT;
13149 break;
13150 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13151 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13152 TG3_RX_PTP_CTL_SYNC_EVNT;
13153 break;
13154 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13155 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13156 TG3_RX_PTP_CTL_DELAY_REQ;
13157 break;
13158 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13159 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13160 TG3_RX_PTP_CTL_DELAY_REQ;
13161 break;
13162 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13163 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13164 TG3_RX_PTP_CTL_DELAY_REQ;
13165 break;
13166 default:
13167 return -ERANGE;
13168 }
13169
13170 if (netif_running(dev) && tp->rxptpctl)
13171 tw32(TG3_RX_PTP_CTL,
13172 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13173
13174 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13175 -EFAULT : 0;
13176}
13177
1da177e4
LT
13178static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13179{
13180 struct mii_ioctl_data *data = if_mii(ifr);
13181 struct tg3 *tp = netdev_priv(dev);
13182 int err;
13183
63c3a66f 13184 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13185 struct phy_device *phydev;
f07e9af3 13186 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13187 return -EAGAIN;
3f0e3ad7 13188 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 13189 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13190 }
13191
33f401ae 13192 switch (cmd) {
1da177e4 13193 case SIOCGMIIPHY:
882e9793 13194 data->phy_id = tp->phy_addr;
1da177e4
LT
13195
13196 /* fallthru */
13197 case SIOCGMIIREG: {
13198 u32 mii_regval;
13199
f07e9af3 13200 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13201 break; /* We have no PHY */
13202
34eea5ac 13203 if (!netif_running(dev))
bc1c7567
MC
13204 return -EAGAIN;
13205
f47c11ee 13206 spin_lock_bh(&tp->lock);
5c358045
HM
13207 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13208 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13209 spin_unlock_bh(&tp->lock);
1da177e4
LT
13210
13211 data->val_out = mii_regval;
13212
13213 return err;
13214 }
13215
13216 case SIOCSMIIREG:
f07e9af3 13217 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13218 break; /* We have no PHY */
13219
34eea5ac 13220 if (!netif_running(dev))
bc1c7567
MC
13221 return -EAGAIN;
13222
f47c11ee 13223 spin_lock_bh(&tp->lock);
5c358045
HM
13224 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13225 data->reg_num & 0x1f, data->val_in);
f47c11ee 13226 spin_unlock_bh(&tp->lock);
1da177e4
LT
13227
13228 return err;
13229
0a633ac2
MC
13230 case SIOCSHWTSTAMP:
13231 return tg3_hwtstamp_ioctl(dev, ifr, cmd);
13232
1da177e4
LT
13233 default:
13234 /* do nothing */
13235 break;
13236 }
13237 return -EOPNOTSUPP;
13238}
13239
15f9850d
DM
13240static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13241{
13242 struct tg3 *tp = netdev_priv(dev);
13243
13244 memcpy(ec, &tp->coal, sizeof(*ec));
13245 return 0;
13246}
13247
d244c892
MC
13248static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13249{
13250 struct tg3 *tp = netdev_priv(dev);
13251 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13252 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13253
63c3a66f 13254 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
13255 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13256 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13257 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13258 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13259 }
13260
13261 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13262 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13263 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13264 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13265 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13266 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13267 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13268 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13269 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13270 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13271 return -EINVAL;
13272
13273 /* No rx interrupts will be generated if both are zero */
13274 if ((ec->rx_coalesce_usecs == 0) &&
13275 (ec->rx_max_coalesced_frames == 0))
13276 return -EINVAL;
13277
13278 /* No tx interrupts will be generated if both are zero */
13279 if ((ec->tx_coalesce_usecs == 0) &&
13280 (ec->tx_max_coalesced_frames == 0))
13281 return -EINVAL;
13282
13283 /* Only copy relevant parameters, ignore all others. */
13284 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13285 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13286 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13287 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13288 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13289 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13290 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13291 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13292 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13293
13294 if (netif_running(dev)) {
13295 tg3_full_lock(tp, 0);
13296 __tg3_set_coalesce(tp, &tp->coal);
13297 tg3_full_unlock(tp);
13298 }
13299 return 0;
13300}
13301
7282d491 13302static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
13303 .get_settings = tg3_get_settings,
13304 .set_settings = tg3_set_settings,
13305 .get_drvinfo = tg3_get_drvinfo,
13306 .get_regs_len = tg3_get_regs_len,
13307 .get_regs = tg3_get_regs,
13308 .get_wol = tg3_get_wol,
13309 .set_wol = tg3_set_wol,
13310 .get_msglevel = tg3_get_msglevel,
13311 .set_msglevel = tg3_set_msglevel,
13312 .nway_reset = tg3_nway_reset,
13313 .get_link = ethtool_op_get_link,
13314 .get_eeprom_len = tg3_get_eeprom_len,
13315 .get_eeprom = tg3_get_eeprom,
13316 .set_eeprom = tg3_set_eeprom,
13317 .get_ringparam = tg3_get_ringparam,
13318 .set_ringparam = tg3_set_ringparam,
13319 .get_pauseparam = tg3_get_pauseparam,
13320 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 13321 .self_test = tg3_self_test,
1da177e4 13322 .get_strings = tg3_get_strings,
81b8709c 13323 .set_phys_id = tg3_set_phys_id,
1da177e4 13324 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 13325 .get_coalesce = tg3_get_coalesce,
d244c892 13326 .set_coalesce = tg3_set_coalesce,
b9f2c044 13327 .get_sset_count = tg3_get_sset_count,
90415477
MC
13328 .get_rxnfc = tg3_get_rxnfc,
13329 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
13330 .get_rxfh_indir = tg3_get_rxfh_indir,
13331 .set_rxfh_indir = tg3_set_rxfh_indir,
0968169c
MC
13332 .get_channels = tg3_get_channels,
13333 .set_channels = tg3_set_channels,
7d41e49a 13334 .get_ts_info = tg3_get_ts_info,
1da177e4
LT
13335};
13336
b4017c53
DM
13337static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
13338 struct rtnl_link_stats64 *stats)
13339{
13340 struct tg3 *tp = netdev_priv(dev);
13341
0f566b20
MC
13342 spin_lock_bh(&tp->lock);
13343 if (!tp->hw_stats) {
13344 spin_unlock_bh(&tp->lock);
b4017c53 13345 return &tp->net_stats_prev;
0f566b20 13346 }
b4017c53 13347
b4017c53
DM
13348 tg3_get_nstats(tp, stats);
13349 spin_unlock_bh(&tp->lock);
13350
13351 return stats;
13352}
13353
ccd5ba9d
MC
13354static void tg3_set_rx_mode(struct net_device *dev)
13355{
13356 struct tg3 *tp = netdev_priv(dev);
13357
13358 if (!netif_running(dev))
13359 return;
13360
13361 tg3_full_lock(tp, 0);
13362 __tg3_set_rx_mode(dev);
13363 tg3_full_unlock(tp);
13364}
13365
faf1627a
MC
13366static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
13367 int new_mtu)
13368{
13369 dev->mtu = new_mtu;
13370
13371 if (new_mtu > ETH_DATA_LEN) {
13372 if (tg3_flag(tp, 5780_CLASS)) {
13373 netdev_update_features(dev);
13374 tg3_flag_clear(tp, TSO_CAPABLE);
13375 } else {
13376 tg3_flag_set(tp, JUMBO_RING_ENABLE);
13377 }
13378 } else {
13379 if (tg3_flag(tp, 5780_CLASS)) {
13380 tg3_flag_set(tp, TSO_CAPABLE);
13381 netdev_update_features(dev);
13382 }
13383 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
13384 }
13385}
13386
13387static int tg3_change_mtu(struct net_device *dev, int new_mtu)
13388{
13389 struct tg3 *tp = netdev_priv(dev);
2fae5e36 13390 int err, reset_phy = 0;
faf1627a
MC
13391
13392 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
13393 return -EINVAL;
13394
13395 if (!netif_running(dev)) {
13396 /* We'll just catch it later when the
13397 * device is up'd.
13398 */
13399 tg3_set_mtu(dev, tp, new_mtu);
13400 return 0;
13401 }
13402
13403 tg3_phy_stop(tp);
13404
13405 tg3_netif_stop(tp);
13406
13407 tg3_full_lock(tp, 1);
13408
13409 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13410
13411 tg3_set_mtu(dev, tp, new_mtu);
13412
2fae5e36
MC
13413 /* Reset PHY, otherwise the read DMA engine will be in a mode that
13414 * breaks all requests to 256 bytes.
13415 */
4153577a 13416 if (tg3_asic_rev(tp) == ASIC_REV_57766)
2fae5e36
MC
13417 reset_phy = 1;
13418
13419 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
13420
13421 if (!err)
13422 tg3_netif_start(tp);
13423
13424 tg3_full_unlock(tp);
13425
13426 if (!err)
13427 tg3_phy_start(tp);
13428
13429 return err;
13430}
13431
13432static const struct net_device_ops tg3_netdev_ops = {
13433 .ndo_open = tg3_open,
13434 .ndo_stop = tg3_close,
13435 .ndo_start_xmit = tg3_start_xmit,
13436 .ndo_get_stats64 = tg3_get_stats64,
13437 .ndo_validate_addr = eth_validate_addr,
13438 .ndo_set_rx_mode = tg3_set_rx_mode,
13439 .ndo_set_mac_address = tg3_set_mac_addr,
13440 .ndo_do_ioctl = tg3_ioctl,
13441 .ndo_tx_timeout = tg3_tx_timeout,
13442 .ndo_change_mtu = tg3_change_mtu,
13443 .ndo_fix_features = tg3_fix_features,
13444 .ndo_set_features = tg3_set_features,
13445#ifdef CONFIG_NET_POLL_CONTROLLER
13446 .ndo_poll_controller = tg3_poll_controller,
13447#endif
13448};
13449
229b1ad1 13450static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 13451{
1b27777a 13452 u32 cursize, val, magic;
1da177e4
LT
13453
13454 tp->nvram_size = EEPROM_CHIP_SIZE;
13455
e4f34110 13456 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
13457 return;
13458
b16250e3
MC
13459 if ((magic != TG3_EEPROM_MAGIC) &&
13460 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
13461 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
13462 return;
13463
13464 /*
13465 * Size the chip by reading offsets at increasing powers of two.
13466 * When we encounter our validation signature, we know the addressing
13467 * has wrapped around, and thus have our chip size.
13468 */
1b27777a 13469 cursize = 0x10;
1da177e4
LT
13470
13471 while (cursize < tp->nvram_size) {
e4f34110 13472 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
13473 return;
13474
1820180b 13475 if (val == magic)
1da177e4
LT
13476 break;
13477
13478 cursize <<= 1;
13479 }
13480
13481 tp->nvram_size = cursize;
13482}
6aa20a22 13483
229b1ad1 13484static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
13485{
13486 u32 val;
13487
63c3a66f 13488 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
13489 return;
13490
13491 /* Selfboot format */
1820180b 13492 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
13493 tg3_get_eeprom_size(tp);
13494 return;
13495 }
13496
6d348f2c 13497 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 13498 if (val != 0) {
6d348f2c
MC
13499 /* This is confusing. We want to operate on the
13500 * 16-bit value at offset 0xf2. The tg3_nvram_read()
13501 * call will read from NVRAM and byteswap the data
13502 * according to the byteswapping settings for all
13503 * other register accesses. This ensures the data we
13504 * want will always reside in the lower 16-bits.
13505 * However, the data in NVRAM is in LE format, which
13506 * means the data from the NVRAM read will always be
13507 * opposite the endianness of the CPU. The 16-bit
13508 * byteswap then brings the data to CPU endianness.
13509 */
13510 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
13511 return;
13512 }
13513 }
fd1122a2 13514 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
13515}
13516
229b1ad1 13517static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
13518{
13519 u32 nvcfg1;
13520
13521 nvcfg1 = tr32(NVRAM_CFG1);
13522 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 13523 tg3_flag_set(tp, FLASH);
8590a603 13524 } else {
1da177e4
LT
13525 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13526 tw32(NVRAM_CFG1, nvcfg1);
13527 }
13528
4153577a 13529 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 13530 tg3_flag(tp, 5780_CLASS)) {
1da177e4 13531 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
13532 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
13533 tp->nvram_jedecnum = JEDEC_ATMEL;
13534 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13535 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13536 break;
13537 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
13538 tp->nvram_jedecnum = JEDEC_ATMEL;
13539 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
13540 break;
13541 case FLASH_VENDOR_ATMEL_EEPROM:
13542 tp->nvram_jedecnum = JEDEC_ATMEL;
13543 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 13544 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13545 break;
13546 case FLASH_VENDOR_ST:
13547 tp->nvram_jedecnum = JEDEC_ST;
13548 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 13549 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13550 break;
13551 case FLASH_VENDOR_SAIFUN:
13552 tp->nvram_jedecnum = JEDEC_SAIFUN;
13553 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
13554 break;
13555 case FLASH_VENDOR_SST_SMALL:
13556 case FLASH_VENDOR_SST_LARGE:
13557 tp->nvram_jedecnum = JEDEC_SST;
13558 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
13559 break;
1da177e4 13560 }
8590a603 13561 } else {
1da177e4
LT
13562 tp->nvram_jedecnum = JEDEC_ATMEL;
13563 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13564 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
13565 }
13566}
13567
229b1ad1 13568static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
13569{
13570 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
13571 case FLASH_5752PAGE_SIZE_256:
13572 tp->nvram_pagesize = 256;
13573 break;
13574 case FLASH_5752PAGE_SIZE_512:
13575 tp->nvram_pagesize = 512;
13576 break;
13577 case FLASH_5752PAGE_SIZE_1K:
13578 tp->nvram_pagesize = 1024;
13579 break;
13580 case FLASH_5752PAGE_SIZE_2K:
13581 tp->nvram_pagesize = 2048;
13582 break;
13583 case FLASH_5752PAGE_SIZE_4K:
13584 tp->nvram_pagesize = 4096;
13585 break;
13586 case FLASH_5752PAGE_SIZE_264:
13587 tp->nvram_pagesize = 264;
13588 break;
13589 case FLASH_5752PAGE_SIZE_528:
13590 tp->nvram_pagesize = 528;
13591 break;
13592 }
13593}
13594
229b1ad1 13595static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
13596{
13597 u32 nvcfg1;
13598
13599 nvcfg1 = tr32(NVRAM_CFG1);
13600
e6af301b
MC
13601 /* NVRAM protection for TPM */
13602 if (nvcfg1 & (1 << 27))
63c3a66f 13603 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 13604
361b4ac2 13605 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13606 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
13607 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
13608 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13609 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13610 break;
13611 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13612 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13613 tg3_flag_set(tp, NVRAM_BUFFERED);
13614 tg3_flag_set(tp, FLASH);
8590a603
MC
13615 break;
13616 case FLASH_5752VENDOR_ST_M45PE10:
13617 case FLASH_5752VENDOR_ST_M45PE20:
13618 case FLASH_5752VENDOR_ST_M45PE40:
13619 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13620 tg3_flag_set(tp, NVRAM_BUFFERED);
13621 tg3_flag_set(tp, FLASH);
8590a603 13622 break;
361b4ac2
MC
13623 }
13624
63c3a66f 13625 if (tg3_flag(tp, FLASH)) {
a1b950d5 13626 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 13627 } else {
361b4ac2
MC
13628 /* For eeprom, set pagesize to maximum eeprom size */
13629 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13630
13631 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13632 tw32(NVRAM_CFG1, nvcfg1);
13633 }
13634}
13635
229b1ad1 13636static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 13637{
989a9d23 13638 u32 nvcfg1, protect = 0;
d3c7b886
MC
13639
13640 nvcfg1 = tr32(NVRAM_CFG1);
13641
13642 /* NVRAM protection for TPM */
989a9d23 13643 if (nvcfg1 & (1 << 27)) {
63c3a66f 13644 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
13645 protect = 1;
13646 }
d3c7b886 13647
989a9d23
MC
13648 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
13649 switch (nvcfg1) {
8590a603
MC
13650 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13651 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13652 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13653 case FLASH_5755VENDOR_ATMEL_FLASH_5:
13654 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13655 tg3_flag_set(tp, NVRAM_BUFFERED);
13656 tg3_flag_set(tp, FLASH);
8590a603
MC
13657 tp->nvram_pagesize = 264;
13658 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
13659 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
13660 tp->nvram_size = (protect ? 0x3e200 :
13661 TG3_NVRAM_SIZE_512KB);
13662 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
13663 tp->nvram_size = (protect ? 0x1f200 :
13664 TG3_NVRAM_SIZE_256KB);
13665 else
13666 tp->nvram_size = (protect ? 0x1f200 :
13667 TG3_NVRAM_SIZE_128KB);
13668 break;
13669 case FLASH_5752VENDOR_ST_M45PE10:
13670 case FLASH_5752VENDOR_ST_M45PE20:
13671 case FLASH_5752VENDOR_ST_M45PE40:
13672 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13673 tg3_flag_set(tp, NVRAM_BUFFERED);
13674 tg3_flag_set(tp, FLASH);
8590a603
MC
13675 tp->nvram_pagesize = 256;
13676 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
13677 tp->nvram_size = (protect ?
13678 TG3_NVRAM_SIZE_64KB :
13679 TG3_NVRAM_SIZE_128KB);
13680 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
13681 tp->nvram_size = (protect ?
13682 TG3_NVRAM_SIZE_64KB :
13683 TG3_NVRAM_SIZE_256KB);
13684 else
13685 tp->nvram_size = (protect ?
13686 TG3_NVRAM_SIZE_128KB :
13687 TG3_NVRAM_SIZE_512KB);
13688 break;
d3c7b886
MC
13689 }
13690}
13691
229b1ad1 13692static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
13693{
13694 u32 nvcfg1;
13695
13696 nvcfg1 = tr32(NVRAM_CFG1);
13697
13698 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13699 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
13700 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13701 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
13702 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13703 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13704 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 13705 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 13706
8590a603
MC
13707 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13708 tw32(NVRAM_CFG1, nvcfg1);
13709 break;
13710 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13711 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13712 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13713 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13714 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13715 tg3_flag_set(tp, NVRAM_BUFFERED);
13716 tg3_flag_set(tp, FLASH);
8590a603
MC
13717 tp->nvram_pagesize = 264;
13718 break;
13719 case FLASH_5752VENDOR_ST_M45PE10:
13720 case FLASH_5752VENDOR_ST_M45PE20:
13721 case FLASH_5752VENDOR_ST_M45PE40:
13722 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13723 tg3_flag_set(tp, NVRAM_BUFFERED);
13724 tg3_flag_set(tp, FLASH);
8590a603
MC
13725 tp->nvram_pagesize = 256;
13726 break;
1b27777a
MC
13727 }
13728}
13729
229b1ad1 13730static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
13731{
13732 u32 nvcfg1, protect = 0;
13733
13734 nvcfg1 = tr32(NVRAM_CFG1);
13735
13736 /* NVRAM protection for TPM */
13737 if (nvcfg1 & (1 << 27)) {
63c3a66f 13738 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
13739 protect = 1;
13740 }
13741
13742 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
13743 switch (nvcfg1) {
8590a603
MC
13744 case FLASH_5761VENDOR_ATMEL_ADB021D:
13745 case FLASH_5761VENDOR_ATMEL_ADB041D:
13746 case FLASH_5761VENDOR_ATMEL_ADB081D:
13747 case FLASH_5761VENDOR_ATMEL_ADB161D:
13748 case FLASH_5761VENDOR_ATMEL_MDB021D:
13749 case FLASH_5761VENDOR_ATMEL_MDB041D:
13750 case FLASH_5761VENDOR_ATMEL_MDB081D:
13751 case FLASH_5761VENDOR_ATMEL_MDB161D:
13752 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13753 tg3_flag_set(tp, NVRAM_BUFFERED);
13754 tg3_flag_set(tp, FLASH);
13755 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
13756 tp->nvram_pagesize = 256;
13757 break;
13758 case FLASH_5761VENDOR_ST_A_M45PE20:
13759 case FLASH_5761VENDOR_ST_A_M45PE40:
13760 case FLASH_5761VENDOR_ST_A_M45PE80:
13761 case FLASH_5761VENDOR_ST_A_M45PE16:
13762 case FLASH_5761VENDOR_ST_M_M45PE20:
13763 case FLASH_5761VENDOR_ST_M_M45PE40:
13764 case FLASH_5761VENDOR_ST_M_M45PE80:
13765 case FLASH_5761VENDOR_ST_M_M45PE16:
13766 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13767 tg3_flag_set(tp, NVRAM_BUFFERED);
13768 tg3_flag_set(tp, FLASH);
8590a603
MC
13769 tp->nvram_pagesize = 256;
13770 break;
6b91fa02
MC
13771 }
13772
13773 if (protect) {
13774 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
13775 } else {
13776 switch (nvcfg1) {
8590a603
MC
13777 case FLASH_5761VENDOR_ATMEL_ADB161D:
13778 case FLASH_5761VENDOR_ATMEL_MDB161D:
13779 case FLASH_5761VENDOR_ST_A_M45PE16:
13780 case FLASH_5761VENDOR_ST_M_M45PE16:
13781 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
13782 break;
13783 case FLASH_5761VENDOR_ATMEL_ADB081D:
13784 case FLASH_5761VENDOR_ATMEL_MDB081D:
13785 case FLASH_5761VENDOR_ST_A_M45PE80:
13786 case FLASH_5761VENDOR_ST_M_M45PE80:
13787 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13788 break;
13789 case FLASH_5761VENDOR_ATMEL_ADB041D:
13790 case FLASH_5761VENDOR_ATMEL_MDB041D:
13791 case FLASH_5761VENDOR_ST_A_M45PE40:
13792 case FLASH_5761VENDOR_ST_M_M45PE40:
13793 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13794 break;
13795 case FLASH_5761VENDOR_ATMEL_ADB021D:
13796 case FLASH_5761VENDOR_ATMEL_MDB021D:
13797 case FLASH_5761VENDOR_ST_A_M45PE20:
13798 case FLASH_5761VENDOR_ST_M_M45PE20:
13799 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13800 break;
6b91fa02
MC
13801 }
13802 }
13803}
13804
229b1ad1 13805static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
13806{
13807 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13808 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
13809 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13810}
13811
229b1ad1 13812static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
13813{
13814 u32 nvcfg1;
13815
13816 nvcfg1 = tr32(NVRAM_CFG1);
13817
13818 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13819 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13820 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13821 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13822 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
13823 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13824
13825 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13826 tw32(NVRAM_CFG1, nvcfg1);
13827 return;
13828 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13829 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
13830 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
13831 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
13832 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
13833 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
13834 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
13835 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13836 tg3_flag_set(tp, NVRAM_BUFFERED);
13837 tg3_flag_set(tp, FLASH);
321d32a0
MC
13838
13839 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13840 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13841 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
13842 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
13843 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13844 break;
13845 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
13846 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
13847 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13848 break;
13849 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
13850 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
13851 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13852 break;
13853 }
13854 break;
13855 case FLASH_5752VENDOR_ST_M45PE10:
13856 case FLASH_5752VENDOR_ST_M45PE20:
13857 case FLASH_5752VENDOR_ST_M45PE40:
13858 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13859 tg3_flag_set(tp, NVRAM_BUFFERED);
13860 tg3_flag_set(tp, FLASH);
321d32a0
MC
13861
13862 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13863 case FLASH_5752VENDOR_ST_M45PE10:
13864 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13865 break;
13866 case FLASH_5752VENDOR_ST_M45PE20:
13867 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13868 break;
13869 case FLASH_5752VENDOR_ST_M45PE40:
13870 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13871 break;
13872 }
13873 break;
13874 default:
63c3a66f 13875 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
13876 return;
13877 }
13878
a1b950d5
MC
13879 tg3_nvram_get_pagesize(tp, nvcfg1);
13880 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13881 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
13882}
13883
13884
229b1ad1 13885static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
13886{
13887 u32 nvcfg1;
13888
13889 nvcfg1 = tr32(NVRAM_CFG1);
13890
13891 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13892 case FLASH_5717VENDOR_ATMEL_EEPROM:
13893 case FLASH_5717VENDOR_MICRO_EEPROM:
13894 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13895 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
13896 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13897
13898 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13899 tw32(NVRAM_CFG1, nvcfg1);
13900 return;
13901 case FLASH_5717VENDOR_ATMEL_MDB011D:
13902 case FLASH_5717VENDOR_ATMEL_ADB011B:
13903 case FLASH_5717VENDOR_ATMEL_ADB011D:
13904 case FLASH_5717VENDOR_ATMEL_MDB021D:
13905 case FLASH_5717VENDOR_ATMEL_ADB021B:
13906 case FLASH_5717VENDOR_ATMEL_ADB021D:
13907 case FLASH_5717VENDOR_ATMEL_45USPT:
13908 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13909 tg3_flag_set(tp, NVRAM_BUFFERED);
13910 tg3_flag_set(tp, FLASH);
a1b950d5
MC
13911
13912 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13913 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
13914 /* Detect size with tg3_nvram_get_size() */
13915 break;
a1b950d5
MC
13916 case FLASH_5717VENDOR_ATMEL_ADB021B:
13917 case FLASH_5717VENDOR_ATMEL_ADB021D:
13918 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13919 break;
13920 default:
13921 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13922 break;
13923 }
321d32a0 13924 break;
a1b950d5
MC
13925 case FLASH_5717VENDOR_ST_M_M25PE10:
13926 case FLASH_5717VENDOR_ST_A_M25PE10:
13927 case FLASH_5717VENDOR_ST_M_M45PE10:
13928 case FLASH_5717VENDOR_ST_A_M45PE10:
13929 case FLASH_5717VENDOR_ST_M_M25PE20:
13930 case FLASH_5717VENDOR_ST_A_M25PE20:
13931 case FLASH_5717VENDOR_ST_M_M45PE20:
13932 case FLASH_5717VENDOR_ST_A_M45PE20:
13933 case FLASH_5717VENDOR_ST_25USPT:
13934 case FLASH_5717VENDOR_ST_45USPT:
13935 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13936 tg3_flag_set(tp, NVRAM_BUFFERED);
13937 tg3_flag_set(tp, FLASH);
a1b950d5
MC
13938
13939 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13940 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 13941 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
13942 /* Detect size with tg3_nvram_get_size() */
13943 break;
13944 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
13945 case FLASH_5717VENDOR_ST_A_M45PE20:
13946 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13947 break;
13948 default:
13949 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13950 break;
13951 }
321d32a0 13952 break;
a1b950d5 13953 default:
63c3a66f 13954 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 13955 return;
321d32a0 13956 }
a1b950d5
MC
13957
13958 tg3_nvram_get_pagesize(tp, nvcfg1);
13959 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13960 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
13961}
13962
229b1ad1 13963static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
13964{
13965 u32 nvcfg1, nvmpinstrp;
13966
13967 nvcfg1 = tr32(NVRAM_CFG1);
13968 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
13969
4153577a 13970 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
13971 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
13972 tg3_flag_set(tp, NO_NVRAM);
13973 return;
13974 }
13975
13976 switch (nvmpinstrp) {
13977 case FLASH_5762_EEPROM_HD:
13978 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 13979 break;
c86a8560
MC
13980 case FLASH_5762_EEPROM_LD:
13981 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 13982 break;
c86a8560
MC
13983 }
13984 }
13985
9b91b5f1
MC
13986 switch (nvmpinstrp) {
13987 case FLASH_5720_EEPROM_HD:
13988 case FLASH_5720_EEPROM_LD:
13989 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13990 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
13991
13992 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13993 tw32(NVRAM_CFG1, nvcfg1);
13994 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
13995 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13996 else
13997 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
13998 return;
13999 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14000 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14001 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14002 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14003 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14004 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14005 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14006 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14007 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14008 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14009 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14010 case FLASH_5720VENDOR_ATMEL_45USPT:
14011 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14012 tg3_flag_set(tp, NVRAM_BUFFERED);
14013 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14014
14015 switch (nvmpinstrp) {
14016 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14017 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14018 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14019 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14020 break;
14021 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14022 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14023 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14024 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14025 break;
14026 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14027 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14028 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14029 break;
14030 default:
4153577a 14031 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14032 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14033 break;
14034 }
14035 break;
14036 case FLASH_5720VENDOR_M_ST_M25PE10:
14037 case FLASH_5720VENDOR_M_ST_M45PE10:
14038 case FLASH_5720VENDOR_A_ST_M25PE10:
14039 case FLASH_5720VENDOR_A_ST_M45PE10:
14040 case FLASH_5720VENDOR_M_ST_M25PE20:
14041 case FLASH_5720VENDOR_M_ST_M45PE20:
14042 case FLASH_5720VENDOR_A_ST_M25PE20:
14043 case FLASH_5720VENDOR_A_ST_M45PE20:
14044 case FLASH_5720VENDOR_M_ST_M25PE40:
14045 case FLASH_5720VENDOR_M_ST_M45PE40:
14046 case FLASH_5720VENDOR_A_ST_M25PE40:
14047 case FLASH_5720VENDOR_A_ST_M45PE40:
14048 case FLASH_5720VENDOR_M_ST_M25PE80:
14049 case FLASH_5720VENDOR_M_ST_M45PE80:
14050 case FLASH_5720VENDOR_A_ST_M25PE80:
14051 case FLASH_5720VENDOR_A_ST_M45PE80:
14052 case FLASH_5720VENDOR_ST_25USPT:
14053 case FLASH_5720VENDOR_ST_45USPT:
14054 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14055 tg3_flag_set(tp, NVRAM_BUFFERED);
14056 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14057
14058 switch (nvmpinstrp) {
14059 case FLASH_5720VENDOR_M_ST_M25PE20:
14060 case FLASH_5720VENDOR_M_ST_M45PE20:
14061 case FLASH_5720VENDOR_A_ST_M25PE20:
14062 case FLASH_5720VENDOR_A_ST_M45PE20:
14063 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14064 break;
14065 case FLASH_5720VENDOR_M_ST_M25PE40:
14066 case FLASH_5720VENDOR_M_ST_M45PE40:
14067 case FLASH_5720VENDOR_A_ST_M25PE40:
14068 case FLASH_5720VENDOR_A_ST_M45PE40:
14069 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14070 break;
14071 case FLASH_5720VENDOR_M_ST_M25PE80:
14072 case FLASH_5720VENDOR_M_ST_M45PE80:
14073 case FLASH_5720VENDOR_A_ST_M25PE80:
14074 case FLASH_5720VENDOR_A_ST_M45PE80:
14075 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14076 break;
14077 default:
4153577a 14078 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14079 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14080 break;
14081 }
14082 break;
14083 default:
63c3a66f 14084 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
14085 return;
14086 }
14087
14088 tg3_nvram_get_pagesize(tp, nvcfg1);
14089 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14090 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 14091
4153577a 14092 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14093 u32 val;
14094
14095 if (tg3_nvram_read(tp, 0, &val))
14096 return;
14097
14098 if (val != TG3_EEPROM_MAGIC &&
14099 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14100 tg3_flag_set(tp, NO_NVRAM);
14101 }
9b91b5f1
MC
14102}
14103
1da177e4 14104/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 14105static void tg3_nvram_init(struct tg3 *tp)
1da177e4 14106{
7e6c63f0
HM
14107 if (tg3_flag(tp, IS_SSB_CORE)) {
14108 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14109 tg3_flag_clear(tp, NVRAM);
14110 tg3_flag_clear(tp, NVRAM_BUFFERED);
14111 tg3_flag_set(tp, NO_NVRAM);
14112 return;
14113 }
14114
1da177e4
LT
14115 tw32_f(GRC_EEPROM_ADDR,
14116 (EEPROM_ADDR_FSM_RESET |
14117 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14118 EEPROM_ADDR_CLKPERD_SHIFT)));
14119
9d57f01c 14120 msleep(1);
1da177e4
LT
14121
14122 /* Enable seeprom accesses. */
14123 tw32_f(GRC_LOCAL_CTRL,
14124 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14125 udelay(100);
14126
4153577a
JP
14127 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14128 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 14129 tg3_flag_set(tp, NVRAM);
1da177e4 14130
ec41c7df 14131 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
14132 netdev_warn(tp->dev,
14133 "Cannot get nvram lock, %s failed\n",
05dbe005 14134 __func__);
ec41c7df
MC
14135 return;
14136 }
e6af301b 14137 tg3_enable_nvram_access(tp);
1da177e4 14138
989a9d23
MC
14139 tp->nvram_size = 0;
14140
4153577a 14141 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 14142 tg3_get_5752_nvram_info(tp);
4153577a 14143 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 14144 tg3_get_5755_nvram_info(tp);
4153577a
JP
14145 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14146 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14147 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14148 tg3_get_5787_nvram_info(tp);
4153577a 14149 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14150 tg3_get_5761_nvram_info(tp);
4153577a 14151 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14152 tg3_get_5906_nvram_info(tp);
4153577a 14153 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14154 tg3_flag(tp, 57765_CLASS))
321d32a0 14155 tg3_get_57780_nvram_info(tp);
4153577a
JP
14156 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14157 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14158 tg3_get_5717_nvram_info(tp);
4153577a
JP
14159 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14160 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14161 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14162 else
14163 tg3_get_nvram_info(tp);
14164
989a9d23
MC
14165 if (tp->nvram_size == 0)
14166 tg3_get_nvram_size(tp);
1da177e4 14167
e6af301b 14168 tg3_disable_nvram_access(tp);
381291b7 14169 tg3_nvram_unlock(tp);
1da177e4
LT
14170
14171 } else {
63c3a66f
JP
14172 tg3_flag_clear(tp, NVRAM);
14173 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14174
14175 tg3_get_eeprom_size(tp);
14176 }
14177}
14178
1da177e4
LT
14179struct subsys_tbl_ent {
14180 u16 subsys_vendor, subsys_devid;
14181 u32 phy_id;
14182};
14183
229b1ad1 14184static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 14185 /* Broadcom boards. */
24daf2b0 14186 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14187 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 14188 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14189 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 14190 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14191 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
14192 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14193 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14194 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14195 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 14196 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14197 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14198 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14199 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14200 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14201 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 14202 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14203 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 14204 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14205 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 14206 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14207 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
14208
14209 /* 3com boards. */
24daf2b0 14210 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14211 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 14212 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14213 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14214 { TG3PCI_SUBVENDOR_ID_3COM,
14215 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14216 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14217 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 14218 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14219 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14220
14221 /* DELL boards. */
24daf2b0 14222 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14223 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 14224 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14225 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 14226 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14227 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 14228 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14229 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
14230
14231 /* Compaq boards. */
24daf2b0 14232 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14233 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 14234 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14235 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14236 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14237 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14238 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14239 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 14240 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14241 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14242
14243 /* IBM boards. */
24daf2b0
MC
14244 { TG3PCI_SUBVENDOR_ID_IBM,
14245 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
14246};
14247
229b1ad1 14248static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
14249{
14250 int i;
14251
14252 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
14253 if ((subsys_id_to_phy_id[i].subsys_vendor ==
14254 tp->pdev->subsystem_vendor) &&
14255 (subsys_id_to_phy_id[i].subsys_devid ==
14256 tp->pdev->subsystem_device))
14257 return &subsys_id_to_phy_id[i];
14258 }
14259 return NULL;
14260}
14261
229b1ad1 14262static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 14263{
1da177e4 14264 u32 val;
f49639e6 14265
79eb6904 14266 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
14267 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14268
a85feb8c 14269 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
14270 tg3_flag_set(tp, EEPROM_WRITE_PROT);
14271 tg3_flag_set(tp, WOL_CAP);
72b845e0 14272
4153577a 14273 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 14274 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
14275 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14276 tg3_flag_set(tp, IS_NIC);
9d26e213 14277 }
0527ba35
MC
14278 val = tr32(VCPU_CFGSHDW);
14279 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 14280 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 14281 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 14282 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 14283 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14284 device_set_wakeup_enable(&tp->pdev->dev, true);
14285 }
05ac4cb7 14286 goto done;
b5d3772c
MC
14287 }
14288
1da177e4
LT
14289 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
14290 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
14291 u32 nic_cfg, led_cfg;
a9daf367 14292 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 14293 int eeprom_phy_serdes = 0;
1da177e4
LT
14294
14295 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
14296 tp->nic_sram_data_cfg = nic_cfg;
14297
14298 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
14299 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
14300 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14301 tg3_asic_rev(tp) != ASIC_REV_5701 &&
14302 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
14303 (ver > 0) && (ver < 0x100))
14304 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
14305
4153577a 14306 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
14307 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
14308
1da177e4
LT
14309 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
14310 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
14311 eeprom_phy_serdes = 1;
14312
14313 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
14314 if (nic_phy_id != 0) {
14315 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
14316 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
14317
14318 eeprom_phy_id = (id1 >> 16) << 10;
14319 eeprom_phy_id |= (id2 & 0xfc00) << 16;
14320 eeprom_phy_id |= (id2 & 0x03ff) << 0;
14321 } else
14322 eeprom_phy_id = 0;
14323
7d0c41ef 14324 tp->phy_id = eeprom_phy_id;
747e8f8b 14325 if (eeprom_phy_serdes) {
63c3a66f 14326 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 14327 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 14328 else
f07e9af3 14329 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 14330 }
7d0c41ef 14331
63c3a66f 14332 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
14333 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
14334 SHASTA_EXT_LED_MODE_MASK);
cbf46853 14335 else
1da177e4
LT
14336 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
14337
14338 switch (led_cfg) {
14339 default:
14340 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
14341 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14342 break;
14343
14344 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
14345 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14346 break;
14347
14348 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
14349 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
14350
14351 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
14352 * read on some older 5700/5701 bootcode.
14353 */
4153577a
JP
14354 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
14355 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
14356 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14357
1da177e4
LT
14358 break;
14359
14360 case SHASTA_EXT_LED_SHARED:
14361 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
14362 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
14363 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
14364 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14365 LED_CTRL_MODE_PHY_2);
14366 break;
14367
14368 case SHASTA_EXT_LED_MAC:
14369 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
14370 break;
14371
14372 case SHASTA_EXT_LED_COMBO:
14373 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 14374 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
14375 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14376 LED_CTRL_MODE_PHY_2);
14377 break;
14378
855e1111 14379 }
1da177e4 14380
4153577a
JP
14381 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
14382 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
14383 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
14384 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14385
4153577a 14386 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 14387 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 14388
9d26e213 14389 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 14390 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
14391 if ((tp->pdev->subsystem_vendor ==
14392 PCI_VENDOR_ID_ARIMA) &&
14393 (tp->pdev->subsystem_device == 0x205a ||
14394 tp->pdev->subsystem_device == 0x2063))
63c3a66f 14395 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 14396 } else {
63c3a66f
JP
14397 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14398 tg3_flag_set(tp, IS_NIC);
9d26e213 14399 }
1da177e4
LT
14400
14401 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
14402 tg3_flag_set(tp, ENABLE_ASF);
14403 if (tg3_flag(tp, 5750_PLUS))
14404 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 14405 }
b2b98d4a
MC
14406
14407 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
14408 tg3_flag(tp, 5750_PLUS))
14409 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 14410
f07e9af3 14411 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 14412 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 14413 tg3_flag_clear(tp, WOL_CAP);
1da177e4 14414
63c3a66f 14415 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 14416 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 14417 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14418 device_set_wakeup_enable(&tp->pdev->dev, true);
14419 }
0527ba35 14420
1da177e4 14421 if (cfg2 & (1 << 17))
f07e9af3 14422 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
14423
14424 /* serdes signal pre-emphasis in register 0x590 set by */
14425 /* bootcode if bit 18 is set */
14426 if (cfg2 & (1 << 18))
f07e9af3 14427 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 14428
63c3a66f 14429 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
14430 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
14431 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 14432 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 14433 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 14434
63c3a66f 14435 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 14436 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 14437 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
14438 u32 cfg3;
14439
14440 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
14441 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 14442 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 14443 }
a9daf367 14444
14417063 14445 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 14446 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 14447 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 14448 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 14449 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 14450 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 14451 }
05ac4cb7 14452done:
63c3a66f 14453 if (tg3_flag(tp, WOL_CAP))
43067ed8 14454 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 14455 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
14456 else
14457 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
14458}
14459
c86a8560
MC
14460static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
14461{
14462 int i, err;
14463 u32 val2, off = offset * 8;
14464
14465 err = tg3_nvram_lock(tp);
14466 if (err)
14467 return err;
14468
14469 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
14470 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
14471 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
14472 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
14473 udelay(10);
14474
14475 for (i = 0; i < 100; i++) {
14476 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
14477 if (val2 & APE_OTP_STATUS_CMD_DONE) {
14478 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
14479 break;
14480 }
14481 udelay(10);
14482 }
14483
14484 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
14485
14486 tg3_nvram_unlock(tp);
14487 if (val2 & APE_OTP_STATUS_CMD_DONE)
14488 return 0;
14489
14490 return -EBUSY;
14491}
14492
229b1ad1 14493static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
14494{
14495 int i;
14496 u32 val;
14497
14498 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
14499 tw32(OTP_CTRL, cmd);
14500
14501 /* Wait for up to 1 ms for command to execute. */
14502 for (i = 0; i < 100; i++) {
14503 val = tr32(OTP_STATUS);
14504 if (val & OTP_STATUS_CMD_DONE)
14505 break;
14506 udelay(10);
14507 }
14508
14509 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
14510}
14511
14512/* Read the gphy configuration from the OTP region of the chip. The gphy
14513 * configuration is a 32-bit value that straddles the alignment boundary.
14514 * We do two 32-bit reads and then shift and merge the results.
14515 */
229b1ad1 14516static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
14517{
14518 u32 bhalf_otp, thalf_otp;
14519
14520 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
14521
14522 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
14523 return 0;
14524
14525 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
14526
14527 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14528 return 0;
14529
14530 thalf_otp = tr32(OTP_READ_DATA);
14531
14532 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
14533
14534 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14535 return 0;
14536
14537 bhalf_otp = tr32(OTP_READ_DATA);
14538
14539 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
14540}
14541
229b1ad1 14542static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 14543{
202ff1c2 14544 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
14545
14546 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14547 adv |= ADVERTISED_1000baseT_Half |
14548 ADVERTISED_1000baseT_Full;
14549
14550 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14551 adv |= ADVERTISED_100baseT_Half |
14552 ADVERTISED_100baseT_Full |
14553 ADVERTISED_10baseT_Half |
14554 ADVERTISED_10baseT_Full |
14555 ADVERTISED_TP;
14556 else
14557 adv |= ADVERTISED_FIBRE;
14558
14559 tp->link_config.advertising = adv;
e740522e
MC
14560 tp->link_config.speed = SPEED_UNKNOWN;
14561 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 14562 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
14563 tp->link_config.active_speed = SPEED_UNKNOWN;
14564 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
14565
14566 tp->old_link = -1;
e256f8a3
MC
14567}
14568
229b1ad1 14569static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
14570{
14571 u32 hw_phy_id_1, hw_phy_id_2;
14572 u32 hw_phy_id, hw_phy_id_masked;
14573 int err;
1da177e4 14574
e256f8a3 14575 /* flow control autonegotiation is default behavior */
63c3a66f 14576 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
14577 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
14578
8151ad57
MC
14579 if (tg3_flag(tp, ENABLE_APE)) {
14580 switch (tp->pci_fn) {
14581 case 0:
14582 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
14583 break;
14584 case 1:
14585 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
14586 break;
14587 case 2:
14588 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
14589 break;
14590 case 3:
14591 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
14592 break;
14593 }
14594 }
14595
63c3a66f 14596 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
14597 return tg3_phy_init(tp);
14598
1da177e4 14599 /* Reading the PHY ID register can conflict with ASF
877d0310 14600 * firmware access to the PHY hardware.
1da177e4
LT
14601 */
14602 err = 0;
63c3a66f 14603 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 14604 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
14605 } else {
14606 /* Now read the physical PHY_ID from the chip and verify
14607 * that it is sane. If it doesn't look good, we fall back
14608 * to either the hard-coded table based PHY_ID and failing
14609 * that the value found in the eeprom area.
14610 */
14611 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
14612 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
14613
14614 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
14615 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
14616 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
14617
79eb6904 14618 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
14619 }
14620
79eb6904 14621 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 14622 tp->phy_id = hw_phy_id;
79eb6904 14623 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 14624 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 14625 else
f07e9af3 14626 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 14627 } else {
79eb6904 14628 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
14629 /* Do nothing, phy ID already set up in
14630 * tg3_get_eeprom_hw_cfg().
14631 */
1da177e4
LT
14632 } else {
14633 struct subsys_tbl_ent *p;
14634
14635 /* No eeprom signature? Try the hardcoded
14636 * subsys device table.
14637 */
24daf2b0 14638 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
14639 if (p) {
14640 tp->phy_id = p->phy_id;
14641 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
14642 /* For now we saw the IDs 0xbc050cd0,
14643 * 0xbc050f80 and 0xbc050c30 on devices
14644 * connected to an BCM4785 and there are
14645 * probably more. Just assume that the phy is
14646 * supported when it is connected to a SSB core
14647 * for now.
14648 */
1da177e4 14649 return -ENODEV;
7e6c63f0 14650 }
1da177e4 14651
1da177e4 14652 if (!tp->phy_id ||
79eb6904 14653 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 14654 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
14655 }
14656 }
14657
a6b68dab 14658 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
14659 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
14660 tg3_asic_rev(tp) == ASIC_REV_5720 ||
c4dab506 14661 tg3_asic_rev(tp) == ASIC_REV_57766 ||
4153577a
JP
14662 tg3_asic_rev(tp) == ASIC_REV_5762 ||
14663 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
14664 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
14665 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
14666 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
52b02d04
MC
14667 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
14668
e256f8a3
MC
14669 tg3_phy_init_link_config(tp);
14670
f07e9af3 14671 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
14672 !tg3_flag(tp, ENABLE_APE) &&
14673 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 14674 u32 bmsr, dummy;
1da177e4
LT
14675
14676 tg3_readphy(tp, MII_BMSR, &bmsr);
14677 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
14678 (bmsr & BMSR_LSTATUS))
14679 goto skip_phy_reset;
6aa20a22 14680
1da177e4
LT
14681 err = tg3_phy_reset(tp);
14682 if (err)
14683 return err;
14684
42b64a45 14685 tg3_phy_set_wirespeed(tp);
1da177e4 14686
e2bf73e7 14687 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
14688 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
14689 tp->link_config.flowctrl);
1da177e4
LT
14690
14691 tg3_writephy(tp, MII_BMCR,
14692 BMCR_ANENABLE | BMCR_ANRESTART);
14693 }
1da177e4
LT
14694 }
14695
14696skip_phy_reset:
79eb6904 14697 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
14698 err = tg3_init_5401phy_dsp(tp);
14699 if (err)
14700 return err;
1da177e4 14701
1da177e4
LT
14702 err = tg3_init_5401phy_dsp(tp);
14703 }
14704
1da177e4
LT
14705 return err;
14706}
14707
229b1ad1 14708static void tg3_read_vpd(struct tg3 *tp)
1da177e4 14709{
a4a8bb15 14710 u8 *vpd_data;
4181b2c8 14711 unsigned int block_end, rosize, len;
535a490e 14712 u32 vpdlen;
184b8904 14713 int j, i = 0;
a4a8bb15 14714
535a490e 14715 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
14716 if (!vpd_data)
14717 goto out_no_vpd;
1da177e4 14718
535a490e 14719 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
14720 if (i < 0)
14721 goto out_not_found;
1da177e4 14722
4181b2c8
MC
14723 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
14724 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
14725 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 14726
535a490e 14727 if (block_end > vpdlen)
4181b2c8 14728 goto out_not_found;
af2c6a4a 14729
184b8904
MC
14730 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
14731 PCI_VPD_RO_KEYWORD_MFR_ID);
14732 if (j > 0) {
14733 len = pci_vpd_info_field_size(&vpd_data[j]);
14734
14735 j += PCI_VPD_INFO_FLD_HDR_SIZE;
14736 if (j + len > block_end || len != 4 ||
14737 memcmp(&vpd_data[j], "1028", 4))
14738 goto partno;
14739
14740 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
14741 PCI_VPD_RO_KEYWORD_VENDOR0);
14742 if (j < 0)
14743 goto partno;
14744
14745 len = pci_vpd_info_field_size(&vpd_data[j]);
14746
14747 j += PCI_VPD_INFO_FLD_HDR_SIZE;
14748 if (j + len > block_end)
14749 goto partno;
14750
14751 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 14752 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
14753 }
14754
14755partno:
4181b2c8
MC
14756 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
14757 PCI_VPD_RO_KEYWORD_PARTNO);
14758 if (i < 0)
14759 goto out_not_found;
af2c6a4a 14760
4181b2c8 14761 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 14762
4181b2c8
MC
14763 i += PCI_VPD_INFO_FLD_HDR_SIZE;
14764 if (len > TG3_BPN_SIZE ||
535a490e 14765 (len + i) > vpdlen)
4181b2c8 14766 goto out_not_found;
1da177e4 14767
4181b2c8 14768 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 14769
1da177e4 14770out_not_found:
a4a8bb15 14771 kfree(vpd_data);
37a949c5 14772 if (tp->board_part_number[0])
a4a8bb15
MC
14773 return;
14774
14775out_no_vpd:
4153577a 14776 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
14777 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
14778 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
14779 strcpy(tp->board_part_number, "BCM5717");
14780 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
14781 strcpy(tp->board_part_number, "BCM5718");
14782 else
14783 goto nomatch;
4153577a 14784 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
14785 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
14786 strcpy(tp->board_part_number, "BCM57780");
14787 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
14788 strcpy(tp->board_part_number, "BCM57760");
14789 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
14790 strcpy(tp->board_part_number, "BCM57790");
14791 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
14792 strcpy(tp->board_part_number, "BCM57788");
14793 else
14794 goto nomatch;
4153577a 14795 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
14796 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
14797 strcpy(tp->board_part_number, "BCM57761");
14798 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
14799 strcpy(tp->board_part_number, "BCM57765");
14800 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
14801 strcpy(tp->board_part_number, "BCM57781");
14802 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
14803 strcpy(tp->board_part_number, "BCM57785");
14804 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
14805 strcpy(tp->board_part_number, "BCM57791");
14806 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
14807 strcpy(tp->board_part_number, "BCM57795");
14808 else
14809 goto nomatch;
4153577a 14810 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
14811 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
14812 strcpy(tp->board_part_number, "BCM57762");
14813 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
14814 strcpy(tp->board_part_number, "BCM57766");
14815 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
14816 strcpy(tp->board_part_number, "BCM57782");
14817 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
14818 strcpy(tp->board_part_number, "BCM57786");
14819 else
14820 goto nomatch;
4153577a 14821 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 14822 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
14823 } else {
14824nomatch:
b5d3772c 14825 strcpy(tp->board_part_number, "none");
37a949c5 14826 }
1da177e4
LT
14827}
14828
229b1ad1 14829static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
14830{
14831 u32 val;
14832
e4f34110 14833 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 14834 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 14835 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
14836 val != 0)
14837 return 0;
14838
14839 return 1;
14840}
14841
229b1ad1 14842static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 14843{
ff3a7cb2 14844 u32 val, offset, start, ver_offset;
75f9936e 14845 int i, dst_off;
ff3a7cb2 14846 bool newver = false;
acd9c119
MC
14847
14848 if (tg3_nvram_read(tp, 0xc, &offset) ||
14849 tg3_nvram_read(tp, 0x4, &start))
14850 return;
14851
14852 offset = tg3_nvram_logical_addr(tp, offset);
14853
ff3a7cb2 14854 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
14855 return;
14856
ff3a7cb2
MC
14857 if ((val & 0xfc000000) == 0x0c000000) {
14858 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
14859 return;
14860
ff3a7cb2
MC
14861 if (val == 0)
14862 newver = true;
14863 }
14864
75f9936e
MC
14865 dst_off = strlen(tp->fw_ver);
14866
ff3a7cb2 14867 if (newver) {
75f9936e
MC
14868 if (TG3_VER_SIZE - dst_off < 16 ||
14869 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
14870 return;
14871
14872 offset = offset + ver_offset - start;
14873 for (i = 0; i < 16; i += 4) {
14874 __be32 v;
14875 if (tg3_nvram_read_be32(tp, offset + i, &v))
14876 return;
14877
75f9936e 14878 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
14879 }
14880 } else {
14881 u32 major, minor;
14882
14883 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
14884 return;
14885
14886 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
14887 TG3_NVM_BCVER_MAJSFT;
14888 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
14889 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
14890 "v%d.%02d", major, minor);
acd9c119
MC
14891 }
14892}
14893
229b1ad1 14894static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
14895{
14896 u32 val, major, minor;
14897
14898 /* Use native endian representation */
14899 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
14900 return;
14901
14902 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
14903 TG3_NVM_HWSB_CFG1_MAJSFT;
14904 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
14905 TG3_NVM_HWSB_CFG1_MINSFT;
14906
14907 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
14908}
14909
229b1ad1 14910static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
14911{
14912 u32 offset, major, minor, build;
14913
75f9936e 14914 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
14915
14916 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
14917 return;
14918
14919 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
14920 case TG3_EEPROM_SB_REVISION_0:
14921 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
14922 break;
14923 case TG3_EEPROM_SB_REVISION_2:
14924 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
14925 break;
14926 case TG3_EEPROM_SB_REVISION_3:
14927 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
14928 break;
a4153d40
MC
14929 case TG3_EEPROM_SB_REVISION_4:
14930 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
14931 break;
14932 case TG3_EEPROM_SB_REVISION_5:
14933 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
14934 break;
bba226ac
MC
14935 case TG3_EEPROM_SB_REVISION_6:
14936 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
14937 break;
dfe00d7d
MC
14938 default:
14939 return;
14940 }
14941
e4f34110 14942 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
14943 return;
14944
14945 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
14946 TG3_EEPROM_SB_EDH_BLD_SHFT;
14947 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
14948 TG3_EEPROM_SB_EDH_MAJ_SHFT;
14949 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
14950
14951 if (minor > 99 || build > 26)
14952 return;
14953
75f9936e
MC
14954 offset = strlen(tp->fw_ver);
14955 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
14956 " v%d.%02d", major, minor);
dfe00d7d
MC
14957
14958 if (build > 0) {
75f9936e
MC
14959 offset = strlen(tp->fw_ver);
14960 if (offset < TG3_VER_SIZE - 1)
14961 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
14962 }
14963}
14964
229b1ad1 14965static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
14966{
14967 u32 val, offset, start;
acd9c119 14968 int i, vlen;
9c8a620e
MC
14969
14970 for (offset = TG3_NVM_DIR_START;
14971 offset < TG3_NVM_DIR_END;
14972 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 14973 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
14974 return;
14975
9c8a620e
MC
14976 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
14977 break;
14978 }
14979
14980 if (offset == TG3_NVM_DIR_END)
14981 return;
14982
63c3a66f 14983 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 14984 start = 0x08000000;
e4f34110 14985 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
14986 return;
14987
e4f34110 14988 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 14989 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 14990 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
14991 return;
14992
14993 offset += val - start;
14994
acd9c119 14995 vlen = strlen(tp->fw_ver);
9c8a620e 14996
acd9c119
MC
14997 tp->fw_ver[vlen++] = ',';
14998 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
14999
15000 for (i = 0; i < 4; i++) {
a9dc529d
MC
15001 __be32 v;
15002 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
15003 return;
15004
b9fc7dc5 15005 offset += sizeof(v);
c4e6575c 15006
acd9c119
MC
15007 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15008 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 15009 break;
c4e6575c 15010 }
9c8a620e 15011
acd9c119
MC
15012 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15013 vlen += sizeof(v);
c4e6575c 15014 }
acd9c119
MC
15015}
15016
229b1ad1 15017static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 15018{
7fd76445 15019 u32 apedata;
7fd76445
MC
15020
15021 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15022 if (apedata != APE_SEG_SIG_MAGIC)
15023 return;
15024
15025 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15026 if (!(apedata & APE_FW_STATUS_READY))
15027 return;
15028
165f4d1c
MC
15029 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15030 tg3_flag_set(tp, APE_HAS_NCSI);
15031}
15032
229b1ad1 15033static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
15034{
15035 int vlen;
15036 u32 apedata;
15037 char *fwtype;
15038
7fd76445
MC
15039 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15040
165f4d1c 15041 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 15042 fwtype = "NCSI";
c86a8560
MC
15043 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15044 fwtype = "SMASH";
165f4d1c 15045 else
ecc79648
MC
15046 fwtype = "DASH";
15047
7fd76445
MC
15048 vlen = strlen(tp->fw_ver);
15049
ecc79648
MC
15050 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15051 fwtype,
7fd76445
MC
15052 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15053 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15054 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15055 (apedata & APE_FW_VERSION_BLDMSK));
15056}
15057
c86a8560
MC
15058static void tg3_read_otp_ver(struct tg3 *tp)
15059{
15060 u32 val, val2;
15061
4153577a 15062 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
15063 return;
15064
15065 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15066 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15067 TG3_OTP_MAGIC0_VALID(val)) {
15068 u64 val64 = (u64) val << 32 | val2;
15069 u32 ver = 0;
15070 int i, vlen;
15071
15072 for (i = 0; i < 7; i++) {
15073 if ((val64 & 0xff) == 0)
15074 break;
15075 ver = val64 & 0xff;
15076 val64 >>= 8;
15077 }
15078 vlen = strlen(tp->fw_ver);
15079 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15080 }
15081}
15082
229b1ad1 15083static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
15084{
15085 u32 val;
75f9936e 15086 bool vpd_vers = false;
acd9c119 15087
75f9936e
MC
15088 if (tp->fw_ver[0] != 0)
15089 vpd_vers = true;
df259d8c 15090
63c3a66f 15091 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 15092 strcat(tp->fw_ver, "sb");
c86a8560 15093 tg3_read_otp_ver(tp);
df259d8c
MC
15094 return;
15095 }
15096
acd9c119
MC
15097 if (tg3_nvram_read(tp, 0, &val))
15098 return;
15099
15100 if (val == TG3_EEPROM_MAGIC)
15101 tg3_read_bc_ver(tp);
15102 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15103 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
15104 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15105 tg3_read_hwsb_ver(tp);
acd9c119 15106
165f4d1c
MC
15107 if (tg3_flag(tp, ENABLE_ASF)) {
15108 if (tg3_flag(tp, ENABLE_APE)) {
15109 tg3_probe_ncsi(tp);
15110 if (!vpd_vers)
15111 tg3_read_dash_ver(tp);
15112 } else if (!vpd_vers) {
15113 tg3_read_mgmtfw_ver(tp);
15114 }
c9cab24e 15115 }
9c8a620e
MC
15116
15117 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
15118}
15119
7cb32cf2
MC
15120static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15121{
63c3a66f 15122 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 15123 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 15124 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 15125 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 15126 else
de9f5230 15127 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
15128}
15129
4143470c 15130static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
15131 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15132 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15133 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15134 { },
15135};
15136
229b1ad1 15137static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
15138{
15139 struct pci_dev *peer;
15140 unsigned int func, devnr = tp->pdev->devfn & ~7;
15141
15142 for (func = 0; func < 8; func++) {
15143 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15144 if (peer && peer != tp->pdev)
15145 break;
15146 pci_dev_put(peer);
15147 }
15148 /* 5704 can be configured in single-port mode, set peer to
15149 * tp->pdev in that case.
15150 */
15151 if (!peer) {
15152 peer = tp->pdev;
15153 return peer;
15154 }
15155
15156 /*
15157 * We don't need to keep the refcount elevated; there's no way
15158 * to remove one half of this device without removing the other
15159 */
15160 pci_dev_put(peer);
15161
15162 return peer;
15163}
15164
229b1ad1 15165static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
15166{
15167 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 15168 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
15169 u32 reg;
15170
15171 /* All devices that use the alternate
15172 * ASIC REV location have a CPMU.
15173 */
15174 tg3_flag_set(tp, CPMU_PRESENT);
15175
15176 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 15177 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
15178 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15179 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
15180 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
15181 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15182 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
15183 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
42b123b1
MC
15184 reg = TG3PCI_GEN2_PRODID_ASICREV;
15185 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15186 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15187 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15188 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15189 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15190 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15191 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15192 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15193 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15194 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15195 reg = TG3PCI_GEN15_PRODID_ASICREV;
15196 else
15197 reg = TG3PCI_PRODID_ASICREV;
15198
15199 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
15200 }
15201
15202 /* Wrong chip ID in 5752 A0. This code can be removed later
15203 * as A0 is not in production.
15204 */
4153577a 15205 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
15206 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
15207
4153577a 15208 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
15209 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
15210
4153577a
JP
15211 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15212 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15213 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
15214 tg3_flag_set(tp, 5717_PLUS);
15215
4153577a
JP
15216 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
15217 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
15218 tg3_flag_set(tp, 57765_CLASS);
15219
c65a17f4 15220 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 15221 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
15222 tg3_flag_set(tp, 57765_PLUS);
15223
15224 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
15225 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15226 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15227 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15228 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15229 tg3_asic_rev(tp) == ASIC_REV_5785 ||
15230 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
15231 tg3_flag(tp, 57765_PLUS))
15232 tg3_flag_set(tp, 5755_PLUS);
15233
4153577a
JP
15234 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
15235 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
15236 tg3_flag_set(tp, 5780_CLASS);
15237
4153577a
JP
15238 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15239 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15240 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
15241 tg3_flag(tp, 5755_PLUS) ||
15242 tg3_flag(tp, 5780_CLASS))
15243 tg3_flag_set(tp, 5750_PLUS);
15244
4153577a 15245 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
15246 tg3_flag(tp, 5750_PLUS))
15247 tg3_flag_set(tp, 5705_PLUS);
15248}
15249
3d567e0e
NNS
15250static bool tg3_10_100_only_device(struct tg3 *tp,
15251 const struct pci_device_id *ent)
15252{
15253 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
15254
4153577a
JP
15255 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
15256 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
15257 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15258 return true;
15259
15260 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 15261 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
15262 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
15263 return true;
15264 } else {
15265 return true;
15266 }
15267 }
15268
15269 return false;
15270}
15271
1dd06ae8 15272static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 15273{
1da177e4 15274 u32 misc_ctrl_reg;
1da177e4
LT
15275 u32 pci_state_reg, grc_misc_cfg;
15276 u32 val;
15277 u16 pci_cmd;
5e7dfd0f 15278 int err;
1da177e4 15279
1da177e4
LT
15280 /* Force memory write invalidate off. If we leave it on,
15281 * then on 5700_BX chips we have to enable a workaround.
15282 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
15283 * to match the cacheline size. The Broadcom driver have this
15284 * workaround but turns MWI off all the times so never uses
15285 * it. This seems to suggest that the workaround is insufficient.
15286 */
15287 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15288 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
15289 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15290
16821285
MC
15291 /* Important! -- Make sure register accesses are byteswapped
15292 * correctly. Also, for those chips that require it, make
15293 * sure that indirect register accesses are enabled before
15294 * the first operation.
1da177e4
LT
15295 */
15296 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15297 &misc_ctrl_reg);
16821285
MC
15298 tp->misc_host_ctrl |= (misc_ctrl_reg &
15299 MISC_HOST_CTRL_CHIPREV);
15300 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15301 tp->misc_host_ctrl);
1da177e4 15302
42b123b1 15303 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 15304
6892914f
MC
15305 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
15306 * we need to disable memory and use config. cycles
15307 * only to access all registers. The 5702/03 chips
15308 * can mistakenly decode the special cycles from the
15309 * ICH chipsets as memory write cycles, causing corruption
15310 * of register and memory space. Only certain ICH bridges
15311 * will drive special cycles with non-zero data during the
15312 * address phase which can fall within the 5703's address
15313 * range. This is not an ICH bug as the PCI spec allows
15314 * non-zero address during special cycles. However, only
15315 * these ICH bridges are known to drive non-zero addresses
15316 * during special cycles.
15317 *
15318 * Since special cycles do not cross PCI bridges, we only
15319 * enable this workaround if the 5703 is on the secondary
15320 * bus of these ICH bridges.
15321 */
4153577a
JP
15322 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
15323 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
15324 static struct tg3_dev_id {
15325 u32 vendor;
15326 u32 device;
15327 u32 rev;
15328 } ich_chipsets[] = {
15329 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
15330 PCI_ANY_ID },
15331 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
15332 PCI_ANY_ID },
15333 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
15334 0xa },
15335 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
15336 PCI_ANY_ID },
15337 { },
15338 };
15339 struct tg3_dev_id *pci_id = &ich_chipsets[0];
15340 struct pci_dev *bridge = NULL;
15341
15342 while (pci_id->vendor != 0) {
15343 bridge = pci_get_device(pci_id->vendor, pci_id->device,
15344 bridge);
15345 if (!bridge) {
15346 pci_id++;
15347 continue;
15348 }
15349 if (pci_id->rev != PCI_ANY_ID) {
44c10138 15350 if (bridge->revision > pci_id->rev)
6892914f
MC
15351 continue;
15352 }
15353 if (bridge->subordinate &&
15354 (bridge->subordinate->number ==
15355 tp->pdev->bus->number)) {
63c3a66f 15356 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
15357 pci_dev_put(bridge);
15358 break;
15359 }
15360 }
15361 }
15362
4153577a 15363 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
15364 static struct tg3_dev_id {
15365 u32 vendor;
15366 u32 device;
15367 } bridge_chipsets[] = {
15368 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
15369 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
15370 { },
15371 };
15372 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
15373 struct pci_dev *bridge = NULL;
15374
15375 while (pci_id->vendor != 0) {
15376 bridge = pci_get_device(pci_id->vendor,
15377 pci_id->device,
15378 bridge);
15379 if (!bridge) {
15380 pci_id++;
15381 continue;
15382 }
15383 if (bridge->subordinate &&
15384 (bridge->subordinate->number <=
15385 tp->pdev->bus->number) &&
b918c62e 15386 (bridge->subordinate->busn_res.end >=
41588ba1 15387 tp->pdev->bus->number)) {
63c3a66f 15388 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
15389 pci_dev_put(bridge);
15390 break;
15391 }
15392 }
15393 }
15394
4a29cc2e
MC
15395 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
15396 * DMA addresses > 40-bit. This bridge may have other additional
15397 * 57xx devices behind it in some 4-port NIC designs for example.
15398 * Any tg3 device found behind the bridge will also need the 40-bit
15399 * DMA workaround.
15400 */
42b123b1 15401 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 15402 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 15403 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 15404 } else {
4a29cc2e
MC
15405 struct pci_dev *bridge = NULL;
15406
15407 do {
15408 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
15409 PCI_DEVICE_ID_SERVERWORKS_EPB,
15410 bridge);
15411 if (bridge && bridge->subordinate &&
15412 (bridge->subordinate->number <=
15413 tp->pdev->bus->number) &&
b918c62e 15414 (bridge->subordinate->busn_res.end >=
4a29cc2e 15415 tp->pdev->bus->number)) {
63c3a66f 15416 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
15417 pci_dev_put(bridge);
15418 break;
15419 }
15420 } while (bridge);
15421 }
4cf78e4f 15422
4153577a
JP
15423 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
15424 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
15425 tp->pdev_peer = tg3_find_peer(tp);
15426
507399f1 15427 /* Determine TSO capabilities */
4153577a 15428 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 15429 ; /* Do nothing. HW bug. */
63c3a66f
JP
15430 else if (tg3_flag(tp, 57765_PLUS))
15431 tg3_flag_set(tp, HW_TSO_3);
15432 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15433 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
15434 tg3_flag_set(tp, HW_TSO_2);
15435 else if (tg3_flag(tp, 5750_PLUS)) {
15436 tg3_flag_set(tp, HW_TSO_1);
15437 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
15438 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
15439 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 15440 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
15441 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15442 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15443 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
1caf13eb
MC
15444 tg3_flag_set(tp, FW_TSO);
15445 tg3_flag_set(tp, TSO_BUG);
4153577a 15446 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
15447 tp->fw_needed = FIRMWARE_TG3TSO5;
15448 else
15449 tp->fw_needed = FIRMWARE_TG3TSO;
15450 }
15451
dabc5c67 15452 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
15453 if (tg3_flag(tp, HW_TSO_1) ||
15454 tg3_flag(tp, HW_TSO_2) ||
15455 tg3_flag(tp, HW_TSO_3) ||
1caf13eb 15456 tg3_flag(tp, FW_TSO)) {
cf9ecf4b
MC
15457 /* For firmware TSO, assume ASF is disabled.
15458 * We'll disable TSO later if we discover ASF
15459 * is enabled in tg3_get_eeprom_hw_cfg().
15460 */
dabc5c67 15461 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 15462 } else {
dabc5c67
MC
15463 tg3_flag_clear(tp, TSO_CAPABLE);
15464 tg3_flag_clear(tp, TSO_BUG);
15465 tp->fw_needed = NULL;
15466 }
15467
4153577a 15468 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
15469 tp->fw_needed = FIRMWARE_TG3;
15470
c4dab506
NS
15471 if (tg3_asic_rev(tp) == ASIC_REV_57766)
15472 tp->fw_needed = FIRMWARE_TG357766;
15473
507399f1
MC
15474 tp->irq_max = 1;
15475
63c3a66f
JP
15476 if (tg3_flag(tp, 5750_PLUS)) {
15477 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
15478 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
15479 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
15480 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
15481 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 15482 tp->pdev_peer == tp->pdev))
63c3a66f 15483 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 15484
63c3a66f 15485 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15486 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15487 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 15488 }
4f125f42 15489
63c3a66f
JP
15490 if (tg3_flag(tp, 57765_PLUS)) {
15491 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
15492 tp->irq_max = TG3_IRQ_MAX_VECS;
15493 }
f6eb9b1f 15494 }
0e1406dd 15495
9102426a
MC
15496 tp->txq_max = 1;
15497 tp->rxq_max = 1;
15498 if (tp->irq_max > 1) {
15499 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
15500 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
15501
4153577a
JP
15502 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15503 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
15504 tp->txq_max = tp->irq_max - 1;
15505 }
15506
b7abee6e 15507 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15508 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 15509 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 15510
4153577a 15511 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 15512 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 15513
4153577a
JP
15514 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15515 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15516 tg3_asic_rev(tp) == ASIC_REV_5720 ||
15517 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 15518 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 15519
63c3a66f 15520 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 15521 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 15522 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 15523
63c3a66f
JP
15524 if (!tg3_flag(tp, 5705_PLUS) ||
15525 tg3_flag(tp, 5780_CLASS) ||
15526 tg3_flag(tp, USE_JUMBO_BDFLAG))
15527 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 15528
52f4490c
MC
15529 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15530 &pci_state_reg);
15531
708ebb3a 15532 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
15533 u16 lnkctl;
15534
63c3a66f 15535 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 15536
0f49bfbd 15537 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 15538 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 15539 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15540 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 15541 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 15542 }
4153577a
JP
15543 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
15544 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15545 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
15546 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 15547 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 15548 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 15549 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 15550 }
4153577a 15551 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
15552 /* BCM5785 devices are effectively PCIe devices, and should
15553 * follow PCIe codepaths, but do not have a PCIe capabilities
15554 * section.
93a700a9 15555 */
63c3a66f
JP
15556 tg3_flag_set(tp, PCI_EXPRESS);
15557 } else if (!tg3_flag(tp, 5705_PLUS) ||
15558 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
15559 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
15560 if (!tp->pcix_cap) {
2445e461
MC
15561 dev_err(&tp->pdev->dev,
15562 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
15563 return -EIO;
15564 }
15565
15566 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 15567 tg3_flag_set(tp, PCIX_MODE);
52f4490c 15568 }
1da177e4 15569
399de50b
MC
15570 /* If we have an AMD 762 or VIA K8T800 chipset, write
15571 * reordering to the mailbox registers done by the host
15572 * controller can cause major troubles. We read back from
15573 * every mailbox register write to force the writes to be
15574 * posted to the chip in order.
15575 */
4143470c 15576 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
15577 !tg3_flag(tp, PCI_EXPRESS))
15578 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 15579
69fc4053
MC
15580 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
15581 &tp->pci_cacheline_sz);
15582 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15583 &tp->pci_lat_timer);
4153577a 15584 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
15585 tp->pci_lat_timer < 64) {
15586 tp->pci_lat_timer = 64;
69fc4053
MC
15587 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15588 tp->pci_lat_timer);
1da177e4
LT
15589 }
15590
16821285
MC
15591 /* Important! -- It is critical that the PCI-X hw workaround
15592 * situation is decided before the first MMIO register access.
15593 */
4153577a 15594 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
15595 /* 5700 BX chips need to have their TX producer index
15596 * mailboxes written twice to workaround a bug.
15597 */
63c3a66f 15598 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 15599
52f4490c 15600 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
15601 *
15602 * The workaround is to use indirect register accesses
15603 * for all chip writes not to mailbox registers.
15604 */
63c3a66f 15605 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 15606 u32 pm_reg;
1da177e4 15607
63c3a66f 15608 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
15609
15610 /* The chip can have it's power management PCI config
15611 * space registers clobbered due to this bug.
15612 * So explicitly force the chip into D0 here.
15613 */
9974a356
MC
15614 pci_read_config_dword(tp->pdev,
15615 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15616 &pm_reg);
15617 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
15618 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
15619 pci_write_config_dword(tp->pdev,
15620 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15621 pm_reg);
15622
15623 /* Also, force SERR#/PERR# in PCI command. */
15624 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15625 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
15626 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15627 }
15628 }
15629
1da177e4 15630 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 15631 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 15632 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 15633 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
15634
15635 /* Chip-specific fixup from Broadcom driver */
4153577a 15636 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
15637 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
15638 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
15639 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
15640 }
15641
1ee582d8 15642 /* Default fast path register access methods */
20094930 15643 tp->read32 = tg3_read32;
1ee582d8 15644 tp->write32 = tg3_write32;
09ee929c 15645 tp->read32_mbox = tg3_read32;
20094930 15646 tp->write32_mbox = tg3_write32;
1ee582d8
MC
15647 tp->write32_tx_mbox = tg3_write32;
15648 tp->write32_rx_mbox = tg3_write32;
15649
15650 /* Various workaround register access methods */
63c3a66f 15651 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 15652 tp->write32 = tg3_write_indirect_reg32;
4153577a 15653 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 15654 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 15655 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
15656 /*
15657 * Back to back register writes can cause problems on these
15658 * chips, the workaround is to read back all reg writes
15659 * except those to mailbox regs.
15660 *
15661 * See tg3_write_indirect_reg32().
15662 */
1ee582d8 15663 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
15664 }
15665
63c3a66f 15666 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 15667 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 15668 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
15669 tp->write32_rx_mbox = tg3_write_flush_reg32;
15670 }
20094930 15671
63c3a66f 15672 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
15673 tp->read32 = tg3_read_indirect_reg32;
15674 tp->write32 = tg3_write_indirect_reg32;
15675 tp->read32_mbox = tg3_read_indirect_mbox;
15676 tp->write32_mbox = tg3_write_indirect_mbox;
15677 tp->write32_tx_mbox = tg3_write_indirect_mbox;
15678 tp->write32_rx_mbox = tg3_write_indirect_mbox;
15679
15680 iounmap(tp->regs);
22abe310 15681 tp->regs = NULL;
6892914f
MC
15682
15683 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15684 pci_cmd &= ~PCI_COMMAND_MEMORY;
15685 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15686 }
4153577a 15687 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
15688 tp->read32_mbox = tg3_read32_mbox_5906;
15689 tp->write32_mbox = tg3_write32_mbox_5906;
15690 tp->write32_tx_mbox = tg3_write32_mbox_5906;
15691 tp->write32_rx_mbox = tg3_write32_mbox_5906;
15692 }
6892914f 15693
bbadf503 15694 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 15695 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
15696 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15697 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 15698 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 15699
16821285
MC
15700 /* The memory arbiter has to be enabled in order for SRAM accesses
15701 * to succeed. Normally on powerup the tg3 chip firmware will make
15702 * sure it is enabled, but other entities such as system netboot
15703 * code might disable it.
15704 */
15705 val = tr32(MEMARB_MODE);
15706 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
15707
9dc5e342 15708 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 15709 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
15710 tg3_flag(tp, 5780_CLASS)) {
15711 if (tg3_flag(tp, PCIX_MODE)) {
15712 pci_read_config_dword(tp->pdev,
15713 tp->pcix_cap + PCI_X_STATUS,
15714 &val);
15715 tp->pci_fn = val & 0x7;
15716 }
4153577a
JP
15717 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15718 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15719 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 15720 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
15721 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
15722 val = tr32(TG3_CPMU_STATUS);
15723
4153577a 15724 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
15725 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
15726 else
9dc5e342
MC
15727 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
15728 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
15729 }
15730
7e6c63f0
HM
15731 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
15732 tp->write32_tx_mbox = tg3_write_flush_reg32;
15733 tp->write32_rx_mbox = tg3_write_flush_reg32;
15734 }
15735
7d0c41ef 15736 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 15737 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
15738 * determined before calling tg3_set_power_state() so that
15739 * we know whether or not to switch out of Vaux power.
15740 * When the flag is set, it means that GPIO1 is used for eeprom
15741 * write protect and also implies that it is a LOM where GPIOs
15742 * are not used to switch power.
6aa20a22 15743 */
7d0c41ef
MC
15744 tg3_get_eeprom_hw_cfg(tp);
15745
1caf13eb 15746 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
cf9ecf4b
MC
15747 tg3_flag_clear(tp, TSO_CAPABLE);
15748 tg3_flag_clear(tp, TSO_BUG);
15749 tp->fw_needed = NULL;
15750 }
15751
63c3a66f 15752 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
15753 /* Allow reads and writes to the
15754 * APE register and memory space.
15755 */
15756 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
15757 PCISTATE_ALLOW_APE_SHMEM_WR |
15758 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
15759 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
15760 pci_state_reg);
c9cab24e
MC
15761
15762 tg3_ape_lock_init(tp);
0d3031d9
MC
15763 }
15764
16821285
MC
15765 /* Set up tp->grc_local_ctrl before calling
15766 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
15767 * will bring 5700's external PHY out of reset.
314fba34
MC
15768 * It is also used as eeprom write protect on LOMs.
15769 */
15770 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 15771 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 15772 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
15773 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
15774 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
15775 /* Unused GPIO3 must be driven as output on 5752 because there
15776 * are no pull-up resistors on unused GPIO pins.
15777 */
4153577a 15778 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 15779 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 15780
4153577a
JP
15781 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15782 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 15783 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
15784 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
15785
8d519ab2
MC
15786 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15787 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
15788 /* Turn off the debug UART. */
15789 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 15790 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
15791 /* Keep VMain power. */
15792 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
15793 GRC_LCLCTRL_GPIO_OUTPUT0;
15794 }
15795
4153577a 15796 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
15797 tp->grc_local_ctrl |=
15798 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
15799
16821285
MC
15800 /* Switch out of Vaux if it is a NIC */
15801 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 15802
1da177e4
LT
15803 /* Derive initial jumbo mode from MTU assigned in
15804 * ether_setup() via the alloc_etherdev() call
15805 */
63c3a66f
JP
15806 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
15807 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
15808
15809 /* Determine WakeOnLan speed to use. */
4153577a
JP
15810 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15811 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
15812 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
15813 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 15814 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 15815 } else {
63c3a66f 15816 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
15817 }
15818
4153577a 15819 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 15820 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 15821
1da177e4 15822 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
15823 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15824 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
15825 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
15826 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
15827 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
15828 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
15829 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 15830
4153577a
JP
15831 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
15832 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 15833 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 15834 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 15835 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 15836
63c3a66f 15837 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 15838 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
15839 tg3_asic_rev(tp) != ASIC_REV_5785 &&
15840 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 15841 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
15842 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15843 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15844 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15845 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
15846 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
15847 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 15848 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 15849 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 15850 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 15851 } else
f07e9af3 15852 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 15853 }
1da177e4 15854
4153577a
JP
15855 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
15856 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
15857 tp->phy_otp = tg3_read_otp_phycfg(tp);
15858 if (tp->phy_otp == 0)
15859 tp->phy_otp = TG3_OTP_DEFAULT;
15860 }
15861
63c3a66f 15862 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
15863 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
15864 else
15865 tp->mi_mode = MAC_MI_MODE_BASE;
15866
1da177e4 15867 tp->coalesce_mode = 0;
4153577a
JP
15868 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
15869 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
15870 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
15871
4d958473 15872 /* Set these bits to enable statistics workaround. */
4153577a
JP
15873 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15874 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
15875 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
15876 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
15877 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
15878 }
15879
4153577a
JP
15880 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
15881 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 15882 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 15883
158d7abd
MC
15884 err = tg3_mdio_init(tp);
15885 if (err)
15886 return err;
1da177e4
LT
15887
15888 /* Initialize data/descriptor byte/word swapping. */
15889 val = tr32(GRC_MODE);
4153577a
JP
15890 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
15891 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
15892 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
15893 GRC_MODE_WORD_SWAP_B2HRX_DATA |
15894 GRC_MODE_B2HRX_ENABLE |
15895 GRC_MODE_HTX2B_ENABLE |
15896 GRC_MODE_HOST_STACKUP);
15897 else
15898 val &= GRC_MODE_HOST_STACKUP;
15899
1da177e4
LT
15900 tw32(GRC_MODE, val | tp->grc_mode);
15901
15902 tg3_switch_clocks(tp);
15903
15904 /* Clear this out for sanity. */
15905 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
15906
15907 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15908 &pci_state_reg);
15909 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 15910 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
15911 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
15912 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
15913 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
15914 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
15915 void __iomem *sram_base;
15916
15917 /* Write some dummy words into the SRAM status block
15918 * area, see if it reads back correctly. If the return
15919 * value is bad, force enable the PCIX workaround.
15920 */
15921 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
15922
15923 writel(0x00000000, sram_base);
15924 writel(0x00000000, sram_base + 4);
15925 writel(0xffffffff, sram_base + 4);
15926 if (readl(sram_base) != 0x00000000)
63c3a66f 15927 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
15928 }
15929 }
15930
15931 udelay(50);
15932 tg3_nvram_init(tp);
15933
c4dab506
NS
15934 /* If the device has an NVRAM, no need to load patch firmware */
15935 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
15936 !tg3_flag(tp, NO_NVRAM))
15937 tp->fw_needed = NULL;
15938
1da177e4
LT
15939 grc_misc_cfg = tr32(GRC_MISC_CFG);
15940 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
15941
4153577a 15942 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
15943 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
15944 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 15945 tg3_flag_set(tp, IS_5788);
1da177e4 15946
63c3a66f 15947 if (!tg3_flag(tp, IS_5788) &&
4153577a 15948 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
15949 tg3_flag_set(tp, TAGGED_STATUS);
15950 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
15951 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
15952 HOSTCC_MODE_CLRTICK_TXBD);
15953
15954 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
15955 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15956 tp->misc_host_ctrl);
15957 }
15958
3bda1258 15959 /* Preserve the APE MAC_MODE bits */
63c3a66f 15960 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 15961 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 15962 else
6e01b20b 15963 tp->mac_mode = 0;
3bda1258 15964
3d567e0e 15965 if (tg3_10_100_only_device(tp, ent))
f07e9af3 15966 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
15967
15968 err = tg3_phy_probe(tp);
15969 if (err) {
2445e461 15970 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 15971 /* ... but do not return immediately ... */
b02fd9e3 15972 tg3_mdio_fini(tp);
1da177e4
LT
15973 }
15974
184b8904 15975 tg3_read_vpd(tp);
c4e6575c 15976 tg3_read_fw_ver(tp);
1da177e4 15977
f07e9af3
MC
15978 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
15979 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 15980 } else {
4153577a 15981 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 15982 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 15983 else
f07e9af3 15984 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
15985 }
15986
15987 /* 5700 {AX,BX} chips have a broken status block link
15988 * change bit implementation, so we must use the
15989 * status register in those cases.
15990 */
4153577a 15991 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 15992 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 15993 else
63c3a66f 15994 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
15995
15996 /* The led_ctrl is set during tg3_phy_probe, here we might
15997 * have to force the link status polling mechanism based
15998 * upon subsystem IDs.
15999 */
16000 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 16001 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
16002 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16003 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 16004 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
16005 }
16006
16007 /* For all SERDES we poll the MAC status register. */
f07e9af3 16008 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 16009 tg3_flag_set(tp, POLL_SERDES);
1da177e4 16010 else
63c3a66f 16011 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 16012
9205fd9c 16013 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 16014 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 16015 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 16016 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 16017 tp->rx_offset = NET_SKB_PAD;
d2757fc4 16018#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 16019 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
16020#endif
16021 }
1da177e4 16022
2c49a44d
MC
16023 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16024 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
16025 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16026
2c49a44d 16027 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
16028
16029 /* Increment the rx prod index on the rx std ring by at most
16030 * 8 for these chips to workaround hw errata.
16031 */
4153577a
JP
16032 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16033 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16034 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
16035 tp->rx_std_max_post = 8;
16036
63c3a66f 16037 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
16038 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16039 PCIE_PWR_MGMT_L1_THRESH_MSK;
16040
1da177e4
LT
16041 return err;
16042}
16043
49b6e95f 16044#ifdef CONFIG_SPARC
229b1ad1 16045static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16046{
16047 struct net_device *dev = tp->dev;
16048 struct pci_dev *pdev = tp->pdev;
49b6e95f 16049 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 16050 const unsigned char *addr;
49b6e95f
DM
16051 int len;
16052
16053 addr = of_get_property(dp, "local-mac-address", &len);
16054 if (addr && len == 6) {
16055 memcpy(dev->dev_addr, addr, 6);
49b6e95f 16056 return 0;
1da177e4
LT
16057 }
16058 return -ENODEV;
16059}
16060
229b1ad1 16061static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16062{
16063 struct net_device *dev = tp->dev;
16064
16065 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
16066 return 0;
16067}
16068#endif
16069
229b1ad1 16070static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
16071{
16072 struct net_device *dev = tp->dev;
16073 u32 hi, lo, mac_offset;
008652b3 16074 int addr_ok = 0;
7e6c63f0 16075 int err;
1da177e4 16076
49b6e95f 16077#ifdef CONFIG_SPARC
1da177e4
LT
16078 if (!tg3_get_macaddr_sparc(tp))
16079 return 0;
16080#endif
16081
7e6c63f0
HM
16082 if (tg3_flag(tp, IS_SSB_CORE)) {
16083 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16084 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16085 return 0;
16086 }
16087
1da177e4 16088 mac_offset = 0x7c;
4153577a 16089 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 16090 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
16091 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16092 mac_offset = 0xcc;
16093 if (tg3_nvram_lock(tp))
16094 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16095 else
16096 tg3_nvram_unlock(tp);
63c3a66f 16097 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 16098 if (tp->pci_fn & 1)
a1b950d5 16099 mac_offset = 0xcc;
69f11c99 16100 if (tp->pci_fn > 1)
a50d0796 16101 mac_offset += 0x18c;
4153577a 16102 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 16103 mac_offset = 0x10;
1da177e4
LT
16104
16105 /* First try to get it from MAC address mailbox. */
16106 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16107 if ((hi >> 16) == 0x484b) {
16108 dev->dev_addr[0] = (hi >> 8) & 0xff;
16109 dev->dev_addr[1] = (hi >> 0) & 0xff;
16110
16111 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16112 dev->dev_addr[2] = (lo >> 24) & 0xff;
16113 dev->dev_addr[3] = (lo >> 16) & 0xff;
16114 dev->dev_addr[4] = (lo >> 8) & 0xff;
16115 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 16116
008652b3
MC
16117 /* Some old bootcode may report a 0 MAC address in SRAM */
16118 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16119 }
16120 if (!addr_ok) {
16121 /* Next, try NVRAM. */
63c3a66f 16122 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 16123 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 16124 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
16125 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16126 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
16127 }
16128 /* Finally just fetch it out of the MAC control regs. */
16129 else {
16130 hi = tr32(MAC_ADDR_0_HIGH);
16131 lo = tr32(MAC_ADDR_0_LOW);
16132
16133 dev->dev_addr[5] = lo & 0xff;
16134 dev->dev_addr[4] = (lo >> 8) & 0xff;
16135 dev->dev_addr[3] = (lo >> 16) & 0xff;
16136 dev->dev_addr[2] = (lo >> 24) & 0xff;
16137 dev->dev_addr[1] = hi & 0xff;
16138 dev->dev_addr[0] = (hi >> 8) & 0xff;
16139 }
1da177e4
LT
16140 }
16141
16142 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 16143#ifdef CONFIG_SPARC
1da177e4
LT
16144 if (!tg3_get_default_macaddr_sparc(tp))
16145 return 0;
16146#endif
16147 return -EINVAL;
16148 }
16149 return 0;
16150}
16151
59e6b434
DM
16152#define BOUNDARY_SINGLE_CACHELINE 1
16153#define BOUNDARY_MULTI_CACHELINE 2
16154
229b1ad1 16155static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
16156{
16157 int cacheline_size;
16158 u8 byte;
16159 int goal;
16160
16161 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16162 if (byte == 0)
16163 cacheline_size = 1024;
16164 else
16165 cacheline_size = (int) byte * 4;
16166
16167 /* On 5703 and later chips, the boundary bits have no
16168 * effect.
16169 */
4153577a
JP
16170 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16171 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 16172 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
16173 goto out;
16174
16175#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16176 goal = BOUNDARY_MULTI_CACHELINE;
16177#else
16178#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16179 goal = BOUNDARY_SINGLE_CACHELINE;
16180#else
16181 goal = 0;
16182#endif
16183#endif
16184
63c3a66f 16185 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
16186 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16187 goto out;
16188 }
16189
59e6b434
DM
16190 if (!goal)
16191 goto out;
16192
16193 /* PCI controllers on most RISC systems tend to disconnect
16194 * when a device tries to burst across a cache-line boundary.
16195 * Therefore, letting tg3 do so just wastes PCI bandwidth.
16196 *
16197 * Unfortunately, for PCI-E there are only limited
16198 * write-side controls for this, and thus for reads
16199 * we will still get the disconnects. We'll also waste
16200 * these PCI cycles for both read and write for chips
16201 * other than 5700 and 5701 which do not implement the
16202 * boundary bits.
16203 */
63c3a66f 16204 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16205 switch (cacheline_size) {
16206 case 16:
16207 case 32:
16208 case 64:
16209 case 128:
16210 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16211 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
16212 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
16213 } else {
16214 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16215 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16216 }
16217 break;
16218
16219 case 256:
16220 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
16221 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
16222 break;
16223
16224 default:
16225 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16226 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16227 break;
855e1111 16228 }
63c3a66f 16229 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16230 switch (cacheline_size) {
16231 case 16:
16232 case 32:
16233 case 64:
16234 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16235 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16236 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
16237 break;
16238 }
16239 /* fallthrough */
16240 case 128:
16241 default:
16242 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16243 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
16244 break;
855e1111 16245 }
59e6b434
DM
16246 } else {
16247 switch (cacheline_size) {
16248 case 16:
16249 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16250 val |= (DMA_RWCTRL_READ_BNDRY_16 |
16251 DMA_RWCTRL_WRITE_BNDRY_16);
16252 break;
16253 }
16254 /* fallthrough */
16255 case 32:
16256 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16257 val |= (DMA_RWCTRL_READ_BNDRY_32 |
16258 DMA_RWCTRL_WRITE_BNDRY_32);
16259 break;
16260 }
16261 /* fallthrough */
16262 case 64:
16263 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16264 val |= (DMA_RWCTRL_READ_BNDRY_64 |
16265 DMA_RWCTRL_WRITE_BNDRY_64);
16266 break;
16267 }
16268 /* fallthrough */
16269 case 128:
16270 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16271 val |= (DMA_RWCTRL_READ_BNDRY_128 |
16272 DMA_RWCTRL_WRITE_BNDRY_128);
16273 break;
16274 }
16275 /* fallthrough */
16276 case 256:
16277 val |= (DMA_RWCTRL_READ_BNDRY_256 |
16278 DMA_RWCTRL_WRITE_BNDRY_256);
16279 break;
16280 case 512:
16281 val |= (DMA_RWCTRL_READ_BNDRY_512 |
16282 DMA_RWCTRL_WRITE_BNDRY_512);
16283 break;
16284 case 1024:
16285 default:
16286 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
16287 DMA_RWCTRL_WRITE_BNDRY_1024);
16288 break;
855e1111 16289 }
59e6b434
DM
16290 }
16291
16292out:
16293 return val;
16294}
16295
229b1ad1
BP
16296static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
16297 int size, int to_device)
1da177e4
LT
16298{
16299 struct tg3_internal_buffer_desc test_desc;
16300 u32 sram_dma_descs;
16301 int i, ret;
16302
16303 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
16304
16305 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
16306 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
16307 tw32(RDMAC_STATUS, 0);
16308 tw32(WDMAC_STATUS, 0);
16309
16310 tw32(BUFMGR_MODE, 0);
16311 tw32(FTQ_RESET, 0);
16312
16313 test_desc.addr_hi = ((u64) buf_dma) >> 32;
16314 test_desc.addr_lo = buf_dma & 0xffffffff;
16315 test_desc.nic_mbuf = 0x00002100;
16316 test_desc.len = size;
16317
16318 /*
16319 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
16320 * the *second* time the tg3 driver was getting loaded after an
16321 * initial scan.
16322 *
16323 * Broadcom tells me:
16324 * ...the DMA engine is connected to the GRC block and a DMA
16325 * reset may affect the GRC block in some unpredictable way...
16326 * The behavior of resets to individual blocks has not been tested.
16327 *
16328 * Broadcom noted the GRC reset will also reset all sub-components.
16329 */
16330 if (to_device) {
16331 test_desc.cqid_sqid = (13 << 8) | 2;
16332
16333 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
16334 udelay(40);
16335 } else {
16336 test_desc.cqid_sqid = (16 << 8) | 7;
16337
16338 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
16339 udelay(40);
16340 }
16341 test_desc.flags = 0x00000005;
16342
16343 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
16344 u32 val;
16345
16346 val = *(((u32 *)&test_desc) + i);
16347 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
16348 sram_dma_descs + (i * sizeof(u32)));
16349 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
16350 }
16351 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
16352
859a5887 16353 if (to_device)
1da177e4 16354 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 16355 else
1da177e4 16356 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
16357
16358 ret = -ENODEV;
16359 for (i = 0; i < 40; i++) {
16360 u32 val;
16361
16362 if (to_device)
16363 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
16364 else
16365 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
16366 if ((val & 0xffff) == sram_dma_descs) {
16367 ret = 0;
16368 break;
16369 }
16370
16371 udelay(100);
16372 }
16373
16374 return ret;
16375}
16376
ded7340d 16377#define TEST_BUFFER_SIZE 0x2000
1da177e4 16378
4143470c 16379static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
16380 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
16381 { },
16382};
16383
229b1ad1 16384static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
16385{
16386 dma_addr_t buf_dma;
59e6b434 16387 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 16388 int ret = 0;
1da177e4 16389
4bae65c8
MC
16390 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
16391 &buf_dma, GFP_KERNEL);
1da177e4
LT
16392 if (!buf) {
16393 ret = -ENOMEM;
16394 goto out_nofree;
16395 }
16396
16397 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
16398 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
16399
59e6b434 16400 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 16401
63c3a66f 16402 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
16403 goto out;
16404
63c3a66f 16405 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
16406 /* DMA read watermark not used on PCIE */
16407 tp->dma_rwctrl |= 0x00180000;
63c3a66f 16408 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
16409 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16410 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
16411 tp->dma_rwctrl |= 0x003f0000;
16412 else
16413 tp->dma_rwctrl |= 0x003f000f;
16414 } else {
4153577a
JP
16415 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16416 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 16417 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 16418 u32 read_water = 0x7;
1da177e4 16419
4a29cc2e
MC
16420 /* If the 5704 is behind the EPB bridge, we can
16421 * do the less restrictive ONE_DMA workaround for
16422 * better performance.
16423 */
63c3a66f 16424 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 16425 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
16426 tp->dma_rwctrl |= 0x8000;
16427 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
16428 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
16429
4153577a 16430 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 16431 read_water = 4;
59e6b434 16432 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
16433 tp->dma_rwctrl |=
16434 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
16435 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
16436 (1 << 23);
4153577a 16437 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
16438 /* 5780 always in PCIX mode */
16439 tp->dma_rwctrl |= 0x00144000;
4153577a 16440 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
16441 /* 5714 always in PCIX mode */
16442 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
16443 } else {
16444 tp->dma_rwctrl |= 0x001b000f;
16445 }
16446 }
7e6c63f0
HM
16447 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
16448 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 16449
4153577a
JP
16450 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16451 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
16452 tp->dma_rwctrl &= 0xfffffff0;
16453
4153577a
JP
16454 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16455 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
16456 /* Remove this if it causes problems for some boards. */
16457 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
16458
16459 /* On 5700/5701 chips, we need to set this bit.
16460 * Otherwise the chip will issue cacheline transactions
16461 * to streamable DMA memory with not all the byte
16462 * enables turned on. This is an error on several
16463 * RISC PCI controllers, in particular sparc64.
16464 *
16465 * On 5703/5704 chips, this bit has been reassigned
16466 * a different meaning. In particular, it is used
16467 * on those chips to enable a PCI-X workaround.
16468 */
16469 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
16470 }
16471
16472 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16473
16474#if 0
16475 /* Unneeded, already done by tg3_get_invariants. */
16476 tg3_switch_clocks(tp);
16477#endif
16478
4153577a
JP
16479 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16480 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
16481 goto out;
16482
59e6b434
DM
16483 /* It is best to perform DMA test with maximum write burst size
16484 * to expose the 5700/5701 write DMA bug.
16485 */
16486 saved_dma_rwctrl = tp->dma_rwctrl;
16487 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16488 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16489
1da177e4
LT
16490 while (1) {
16491 u32 *p = buf, i;
16492
16493 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
16494 p[i] = i;
16495
16496 /* Send the buffer to the chip. */
16497 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
16498 if (ret) {
2445e461
MC
16499 dev_err(&tp->pdev->dev,
16500 "%s: Buffer write failed. err = %d\n",
16501 __func__, ret);
1da177e4
LT
16502 break;
16503 }
16504
16505#if 0
16506 /* validate data reached card RAM correctly. */
16507 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16508 u32 val;
16509 tg3_read_mem(tp, 0x2100 + (i*4), &val);
16510 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
16511 dev_err(&tp->pdev->dev,
16512 "%s: Buffer corrupted on device! "
16513 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
16514 /* ret = -ENODEV here? */
16515 }
16516 p[i] = 0;
16517 }
16518#endif
16519 /* Now read it back. */
16520 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
16521 if (ret) {
5129c3a3
MC
16522 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
16523 "err = %d\n", __func__, ret);
1da177e4
LT
16524 break;
16525 }
16526
16527 /* Verify it. */
16528 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16529 if (p[i] == i)
16530 continue;
16531
59e6b434
DM
16532 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16533 DMA_RWCTRL_WRITE_BNDRY_16) {
16534 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
16535 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
16536 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16537 break;
16538 } else {
2445e461
MC
16539 dev_err(&tp->pdev->dev,
16540 "%s: Buffer corrupted on read back! "
16541 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
16542 ret = -ENODEV;
16543 goto out;
16544 }
16545 }
16546
16547 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
16548 /* Success. */
16549 ret = 0;
16550 break;
16551 }
16552 }
59e6b434
DM
16553 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16554 DMA_RWCTRL_WRITE_BNDRY_16) {
16555 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
16556 * now look for chipsets that are known to expose the
16557 * DMA bug without failing the test.
59e6b434 16558 */
4143470c 16559 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
16560 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16561 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 16562 } else {
6d1cfbab
MC
16563 /* Safe to use the calculated DMA boundary. */
16564 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 16565 }
6d1cfbab 16566
59e6b434
DM
16567 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16568 }
1da177e4
LT
16569
16570out:
4bae65c8 16571 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
16572out_nofree:
16573 return ret;
16574}
16575
229b1ad1 16576static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 16577{
63c3a66f 16578 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
16579 tp->bufmgr_config.mbuf_read_dma_low_water =
16580 DEFAULT_MB_RDMA_LOW_WATER_5705;
16581 tp->bufmgr_config.mbuf_mac_rx_low_water =
16582 DEFAULT_MB_MACRX_LOW_WATER_57765;
16583 tp->bufmgr_config.mbuf_high_water =
16584 DEFAULT_MB_HIGH_WATER_57765;
16585
16586 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16587 DEFAULT_MB_RDMA_LOW_WATER_5705;
16588 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16589 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
16590 tp->bufmgr_config.mbuf_high_water_jumbo =
16591 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 16592 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
16593 tp->bufmgr_config.mbuf_read_dma_low_water =
16594 DEFAULT_MB_RDMA_LOW_WATER_5705;
16595 tp->bufmgr_config.mbuf_mac_rx_low_water =
16596 DEFAULT_MB_MACRX_LOW_WATER_5705;
16597 tp->bufmgr_config.mbuf_high_water =
16598 DEFAULT_MB_HIGH_WATER_5705;
4153577a 16599 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16600 tp->bufmgr_config.mbuf_mac_rx_low_water =
16601 DEFAULT_MB_MACRX_LOW_WATER_5906;
16602 tp->bufmgr_config.mbuf_high_water =
16603 DEFAULT_MB_HIGH_WATER_5906;
16604 }
fdfec172
MC
16605
16606 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16607 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
16608 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16609 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
16610 tp->bufmgr_config.mbuf_high_water_jumbo =
16611 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
16612 } else {
16613 tp->bufmgr_config.mbuf_read_dma_low_water =
16614 DEFAULT_MB_RDMA_LOW_WATER;
16615 tp->bufmgr_config.mbuf_mac_rx_low_water =
16616 DEFAULT_MB_MACRX_LOW_WATER;
16617 tp->bufmgr_config.mbuf_high_water =
16618 DEFAULT_MB_HIGH_WATER;
16619
16620 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16621 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
16622 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16623 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
16624 tp->bufmgr_config.mbuf_high_water_jumbo =
16625 DEFAULT_MB_HIGH_WATER_JUMBO;
16626 }
1da177e4
LT
16627
16628 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
16629 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
16630}
16631
229b1ad1 16632static char *tg3_phy_string(struct tg3 *tp)
1da177e4 16633{
79eb6904
MC
16634 switch (tp->phy_id & TG3_PHY_ID_MASK) {
16635 case TG3_PHY_ID_BCM5400: return "5400";
16636 case TG3_PHY_ID_BCM5401: return "5401";
16637 case TG3_PHY_ID_BCM5411: return "5411";
16638 case TG3_PHY_ID_BCM5701: return "5701";
16639 case TG3_PHY_ID_BCM5703: return "5703";
16640 case TG3_PHY_ID_BCM5704: return "5704";
16641 case TG3_PHY_ID_BCM5705: return "5705";
16642 case TG3_PHY_ID_BCM5750: return "5750";
16643 case TG3_PHY_ID_BCM5752: return "5752";
16644 case TG3_PHY_ID_BCM5714: return "5714";
16645 case TG3_PHY_ID_BCM5780: return "5780";
16646 case TG3_PHY_ID_BCM5755: return "5755";
16647 case TG3_PHY_ID_BCM5787: return "5787";
16648 case TG3_PHY_ID_BCM5784: return "5784";
16649 case TG3_PHY_ID_BCM5756: return "5722/5756";
16650 case TG3_PHY_ID_BCM5906: return "5906";
16651 case TG3_PHY_ID_BCM5761: return "5761";
16652 case TG3_PHY_ID_BCM5718C: return "5718C";
16653 case TG3_PHY_ID_BCM5718S: return "5718S";
16654 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 16655 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 16656 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 16657 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 16658 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
16659 case 0: return "serdes";
16660 default: return "unknown";
855e1111 16661 }
1da177e4
LT
16662}
16663
229b1ad1 16664static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 16665{
63c3a66f 16666 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
16667 strcpy(str, "PCI Express");
16668 return str;
63c3a66f 16669 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
16670 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
16671
16672 strcpy(str, "PCIX:");
16673
16674 if ((clock_ctrl == 7) ||
16675 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
16676 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
16677 strcat(str, "133MHz");
16678 else if (clock_ctrl == 0)
16679 strcat(str, "33MHz");
16680 else if (clock_ctrl == 2)
16681 strcat(str, "50MHz");
16682 else if (clock_ctrl == 4)
16683 strcat(str, "66MHz");
16684 else if (clock_ctrl == 6)
16685 strcat(str, "100MHz");
f9804ddb
MC
16686 } else {
16687 strcpy(str, "PCI:");
63c3a66f 16688 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
16689 strcat(str, "66MHz");
16690 else
16691 strcat(str, "33MHz");
16692 }
63c3a66f 16693 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
16694 strcat(str, ":32-bit");
16695 else
16696 strcat(str, ":64-bit");
16697 return str;
16698}
16699
229b1ad1 16700static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
16701{
16702 struct ethtool_coalesce *ec = &tp->coal;
16703
16704 memset(ec, 0, sizeof(*ec));
16705 ec->cmd = ETHTOOL_GCOALESCE;
16706 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
16707 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
16708 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
16709 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
16710 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
16711 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
16712 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
16713 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
16714 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
16715
16716 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
16717 HOSTCC_MODE_CLRTICK_TXBD)) {
16718 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
16719 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
16720 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
16721 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
16722 }
d244c892 16723
63c3a66f 16724 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
16725 ec->rx_coalesce_usecs_irq = 0;
16726 ec->tx_coalesce_usecs_irq = 0;
16727 ec->stats_block_coalesce_usecs = 0;
16728 }
15f9850d
DM
16729}
16730
229b1ad1 16731static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
16732 const struct pci_device_id *ent)
16733{
1da177e4
LT
16734 struct net_device *dev;
16735 struct tg3 *tp;
646c9edd
MC
16736 int i, err, pm_cap;
16737 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 16738 char str[40];
72f2afb8 16739 u64 dma_mask, persist_dma_mask;
c8f44aff 16740 netdev_features_t features = 0;
1da177e4 16741
05dbe005 16742 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
16743
16744 err = pci_enable_device(pdev);
16745 if (err) {
2445e461 16746 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
16747 return err;
16748 }
16749
1da177e4
LT
16750 err = pci_request_regions(pdev, DRV_MODULE_NAME);
16751 if (err) {
2445e461 16752 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
16753 goto err_out_disable_pdev;
16754 }
16755
16756 pci_set_master(pdev);
16757
16758 /* Find power-management capability. */
16759 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
16760 if (pm_cap == 0) {
2445e461
MC
16761 dev_err(&pdev->dev,
16762 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
16763 err = -EIO;
16764 goto err_out_free_res;
16765 }
16766
16821285
MC
16767 err = pci_set_power_state(pdev, PCI_D0);
16768 if (err) {
16769 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
16770 goto err_out_free_res;
16771 }
16772
fe5f5787 16773 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 16774 if (!dev) {
1da177e4 16775 err = -ENOMEM;
16821285 16776 goto err_out_power_down;
1da177e4
LT
16777 }
16778
1da177e4
LT
16779 SET_NETDEV_DEV(dev, &pdev->dev);
16780
1da177e4
LT
16781 tp = netdev_priv(dev);
16782 tp->pdev = pdev;
16783 tp->dev = dev;
16784 tp->pm_cap = pm_cap;
1da177e4
LT
16785 tp->rx_mode = TG3_DEF_RX_MODE;
16786 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 16787 tp->irq_sync = 1;
8ef21428 16788
1da177e4
LT
16789 if (tg3_debug > 0)
16790 tp->msg_enable = tg3_debug;
16791 else
16792 tp->msg_enable = TG3_DEF_MSG_ENABLE;
16793
7e6c63f0
HM
16794 if (pdev_is_ssb_gige_core(pdev)) {
16795 tg3_flag_set(tp, IS_SSB_CORE);
16796 if (ssb_gige_must_flush_posted_writes(pdev))
16797 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
16798 if (ssb_gige_one_dma_at_once(pdev))
16799 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
16800 if (ssb_gige_have_roboswitch(pdev))
16801 tg3_flag_set(tp, ROBOSWITCH);
16802 if (ssb_gige_is_rgmii(pdev))
16803 tg3_flag_set(tp, RGMII_MODE);
16804 }
16805
1da177e4
LT
16806 /* The word/byte swap controls here control register access byte
16807 * swapping. DMA data byte swapping is controlled in the GRC_MODE
16808 * setting below.
16809 */
16810 tp->misc_host_ctrl =
16811 MISC_HOST_CTRL_MASK_PCI_INT |
16812 MISC_HOST_CTRL_WORD_SWAP |
16813 MISC_HOST_CTRL_INDIR_ACCESS |
16814 MISC_HOST_CTRL_PCISTATE_RW;
16815
16816 /* The NONFRM (non-frame) byte/word swap controls take effect
16817 * on descriptor entries, anything which isn't packet data.
16818 *
16819 * The StrongARM chips on the board (one for tx, one for rx)
16820 * are running in big-endian mode.
16821 */
16822 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
16823 GRC_MODE_WSWAP_NONFRM_DATA);
16824#ifdef __BIG_ENDIAN
16825 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
16826#endif
16827 spin_lock_init(&tp->lock);
1da177e4 16828 spin_lock_init(&tp->indirect_lock);
c4028958 16829 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 16830
d5fe488a 16831 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 16832 if (!tp->regs) {
ab96b241 16833 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
16834 err = -ENOMEM;
16835 goto err_out_free_dev;
16836 }
16837
c9cab24e
MC
16838 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16839 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
16840 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
16841 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
16842 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 16843 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
16844 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
16845 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
16846 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
16847 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
16848 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
16849 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
c9cab24e
MC
16850 tg3_flag_set(tp, ENABLE_APE);
16851 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
16852 if (!tp->aperegs) {
16853 dev_err(&pdev->dev,
16854 "Cannot map APE registers, aborting\n");
16855 err = -ENOMEM;
16856 goto err_out_iounmap;
16857 }
16858 }
16859
1da177e4
LT
16860 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
16861 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 16862
1da177e4 16863 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 16864 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 16865 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 16866 dev->irq = pdev->irq;
1da177e4 16867
3d567e0e 16868 err = tg3_get_invariants(tp, ent);
1da177e4 16869 if (err) {
ab96b241
MC
16870 dev_err(&pdev->dev,
16871 "Problem fetching invariants of chip, aborting\n");
c9cab24e 16872 goto err_out_apeunmap;
1da177e4
LT
16873 }
16874
4a29cc2e
MC
16875 /* The EPB bridge inside 5714, 5715, and 5780 and any
16876 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
16877 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
16878 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
16879 * do DMA address check in tg3_start_xmit().
16880 */
63c3a66f 16881 if (tg3_flag(tp, IS_5788))
284901a9 16882 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 16883 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 16884 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 16885#ifdef CONFIG_HIGHMEM
6a35528a 16886 dma_mask = DMA_BIT_MASK(64);
72f2afb8 16887#endif
4a29cc2e 16888 } else
6a35528a 16889 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
16890
16891 /* Configure DMA attributes. */
284901a9 16892 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
16893 err = pci_set_dma_mask(pdev, dma_mask);
16894 if (!err) {
0da0606f 16895 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
16896 err = pci_set_consistent_dma_mask(pdev,
16897 persist_dma_mask);
16898 if (err < 0) {
ab96b241
MC
16899 dev_err(&pdev->dev, "Unable to obtain 64 bit "
16900 "DMA for consistent allocations\n");
c9cab24e 16901 goto err_out_apeunmap;
72f2afb8
MC
16902 }
16903 }
16904 }
284901a9
YH
16905 if (err || dma_mask == DMA_BIT_MASK(32)) {
16906 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 16907 if (err) {
ab96b241
MC
16908 dev_err(&pdev->dev,
16909 "No usable DMA configuration, aborting\n");
c9cab24e 16910 goto err_out_apeunmap;
72f2afb8
MC
16911 }
16912 }
16913
fdfec172 16914 tg3_init_bufmgr_config(tp);
1da177e4 16915
0da0606f
MC
16916 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
16917
16918 /* 5700 B0 chips do not support checksumming correctly due
16919 * to hardware bugs.
16920 */
4153577a 16921 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
16922 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
16923
16924 if (tg3_flag(tp, 5755_PLUS))
16925 features |= NETIF_F_IPV6_CSUM;
16926 }
16927
4e3a7aaa
MC
16928 /* TSO is on by default on chips that support hardware TSO.
16929 * Firmware TSO on older chips gives lower performance, so it
16930 * is off by default, but can be enabled using ethtool.
16931 */
63c3a66f
JP
16932 if ((tg3_flag(tp, HW_TSO_1) ||
16933 tg3_flag(tp, HW_TSO_2) ||
16934 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
16935 (features & NETIF_F_IP_CSUM))
16936 features |= NETIF_F_TSO;
63c3a66f 16937 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
16938 if (features & NETIF_F_IPV6_CSUM)
16939 features |= NETIF_F_TSO6;
63c3a66f 16940 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
16941 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16942 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16943 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
16944 tg3_asic_rev(tp) == ASIC_REV_5785 ||
16945 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 16946 features |= NETIF_F_TSO_ECN;
b0026624 16947 }
1da177e4 16948
d542fe27
MC
16949 dev->features |= features;
16950 dev->vlan_features |= features;
16951
06c03c02
MB
16952 /*
16953 * Add loopback capability only for a subset of devices that support
16954 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
16955 * loopback for the remaining devices.
16956 */
4153577a 16957 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
16958 !tg3_flag(tp, CPMU_PRESENT))
16959 /* Add the loopback capability */
0da0606f
MC
16960 features |= NETIF_F_LOOPBACK;
16961
0da0606f 16962 dev->hw_features |= features;
06c03c02 16963
4153577a 16964 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 16965 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 16966 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 16967 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
16968 tp->rx_pending = 63;
16969 }
16970
1da177e4
LT
16971 err = tg3_get_device_address(tp);
16972 if (err) {
ab96b241
MC
16973 dev_err(&pdev->dev,
16974 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 16975 goto err_out_apeunmap;
c88864df
MC
16976 }
16977
1da177e4
LT
16978 /*
16979 * Reset chip in case UNDI or EFI driver did not shutdown
16980 * DMA self test will enable WDMAC and we'll see (spurious)
16981 * pending DMA on the PCI bus at that point.
16982 */
16983 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
16984 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 16985 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 16986 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
16987 }
16988
16989 err = tg3_test_dma(tp);
16990 if (err) {
ab96b241 16991 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 16992 goto err_out_apeunmap;
1da177e4
LT
16993 }
16994
78f90dcf
MC
16995 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
16996 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
16997 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 16998 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
16999 struct tg3_napi *tnapi = &tp->napi[i];
17000
17001 tnapi->tp = tp;
17002 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17003
17004 tnapi->int_mbox = intmbx;
93a700a9 17005 if (i <= 4)
78f90dcf
MC
17006 intmbx += 0x8;
17007 else
17008 intmbx += 0x4;
17009
17010 tnapi->consmbox = rcvmbx;
17011 tnapi->prodmbox = sndmbx;
17012
66cfd1bd 17013 if (i)
78f90dcf 17014 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 17015 else
78f90dcf 17016 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 17017
63c3a66f 17018 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
17019 break;
17020
17021 /*
17022 * If we support MSIX, we'll be using RSS. If we're using
17023 * RSS, the first vector only handles link interrupts and the
17024 * remaining vectors handle rx and tx interrupts. Reuse the
17025 * mailbox values for the next iteration. The values we setup
17026 * above are still useful for the single vectored mode.
17027 */
17028 if (!i)
17029 continue;
17030
17031 rcvmbx += 0x8;
17032
17033 if (sndmbx & 0x4)
17034 sndmbx -= 0x4;
17035 else
17036 sndmbx += 0xc;
17037 }
17038
15f9850d
DM
17039 tg3_init_coal(tp);
17040
c49a1561
MC
17041 pci_set_drvdata(pdev, dev);
17042
4153577a
JP
17043 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17044 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17045 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
17046 tg3_flag_set(tp, PTP_CAPABLE);
17047
cd0d7228
MC
17048 if (tg3_flag(tp, 5717_PLUS)) {
17049 /* Resume a low-power mode */
17050 tg3_frob_aux_power(tp, false);
17051 }
17052
21f7638e
MC
17053 tg3_timer_init(tp);
17054
402e1398
MC
17055 tg3_carrier_off(tp);
17056
1da177e4
LT
17057 err = register_netdev(dev);
17058 if (err) {
ab96b241 17059 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 17060 goto err_out_apeunmap;
1da177e4
LT
17061 }
17062
05dbe005
JP
17063 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17064 tp->board_part_number,
4153577a 17065 tg3_chip_rev_id(tp),
05dbe005
JP
17066 tg3_bus_string(tp, str),
17067 dev->dev_addr);
1da177e4 17068
f07e9af3 17069 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
17070 struct phy_device *phydev;
17071 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
17072 netdev_info(dev,
17073 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 17074 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
17075 } else {
17076 char *ethtype;
17077
17078 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17079 ethtype = "10/100Base-TX";
17080 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17081 ethtype = "1000Base-SX";
17082 else
17083 ethtype = "10/100/1000Base-T";
17084
5129c3a3 17085 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
17086 "(WireSpeed[%d], EEE[%d])\n",
17087 tg3_phy_string(tp), ethtype,
17088 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17089 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 17090 }
05dbe005
JP
17091
17092 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 17093 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 17094 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 17095 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
17096 tg3_flag(tp, ENABLE_ASF) != 0,
17097 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
17098 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17099 tp->dma_rwctrl,
17100 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17101 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 17102
b45aa2f6
MC
17103 pci_save_state(pdev);
17104
1da177e4
LT
17105 return 0;
17106
0d3031d9
MC
17107err_out_apeunmap:
17108 if (tp->aperegs) {
17109 iounmap(tp->aperegs);
17110 tp->aperegs = NULL;
17111 }
17112
1da177e4 17113err_out_iounmap:
6892914f
MC
17114 if (tp->regs) {
17115 iounmap(tp->regs);
22abe310 17116 tp->regs = NULL;
6892914f 17117 }
1da177e4
LT
17118
17119err_out_free_dev:
17120 free_netdev(dev);
17121
16821285
MC
17122err_out_power_down:
17123 pci_set_power_state(pdev, PCI_D3hot);
17124
1da177e4
LT
17125err_out_free_res:
17126 pci_release_regions(pdev);
17127
17128err_out_disable_pdev:
17129 pci_disable_device(pdev);
17130 pci_set_drvdata(pdev, NULL);
17131 return err;
17132}
17133
229b1ad1 17134static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
17135{
17136 struct net_device *dev = pci_get_drvdata(pdev);
17137
17138 if (dev) {
17139 struct tg3 *tp = netdev_priv(dev);
17140
e3c5530b 17141 release_firmware(tp->fw);
077f849d 17142
db219973 17143 tg3_reset_task_cancel(tp);
158d7abd 17144
e730c823 17145 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 17146 tg3_phy_fini(tp);
158d7abd 17147 tg3_mdio_fini(tp);
b02fd9e3 17148 }
158d7abd 17149
1da177e4 17150 unregister_netdev(dev);
0d3031d9
MC
17151 if (tp->aperegs) {
17152 iounmap(tp->aperegs);
17153 tp->aperegs = NULL;
17154 }
6892914f
MC
17155 if (tp->regs) {
17156 iounmap(tp->regs);
22abe310 17157 tp->regs = NULL;
6892914f 17158 }
1da177e4
LT
17159 free_netdev(dev);
17160 pci_release_regions(pdev);
17161 pci_disable_device(pdev);
17162 pci_set_drvdata(pdev, NULL);
17163 }
17164}
17165
aa6027ca 17166#ifdef CONFIG_PM_SLEEP
c866b7ea 17167static int tg3_suspend(struct device *device)
1da177e4 17168{
c866b7ea 17169 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17170 struct net_device *dev = pci_get_drvdata(pdev);
17171 struct tg3 *tp = netdev_priv(dev);
17172 int err;
17173
17174 if (!netif_running(dev))
17175 return 0;
17176
db219973 17177 tg3_reset_task_cancel(tp);
b02fd9e3 17178 tg3_phy_stop(tp);
1da177e4
LT
17179 tg3_netif_stop(tp);
17180
21f7638e 17181 tg3_timer_stop(tp);
1da177e4 17182
f47c11ee 17183 tg3_full_lock(tp, 1);
1da177e4 17184 tg3_disable_ints(tp);
f47c11ee 17185 tg3_full_unlock(tp);
1da177e4
LT
17186
17187 netif_device_detach(dev);
17188
f47c11ee 17189 tg3_full_lock(tp, 0);
944d980e 17190 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 17191 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 17192 tg3_full_unlock(tp);
1da177e4 17193
c866b7ea 17194 err = tg3_power_down_prepare(tp);
1da177e4 17195 if (err) {
b02fd9e3
MC
17196 int err2;
17197
f47c11ee 17198 tg3_full_lock(tp, 0);
1da177e4 17199
63c3a66f 17200 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
17201 err2 = tg3_restart_hw(tp, 1);
17202 if (err2)
b9ec6c1b 17203 goto out;
1da177e4 17204
21f7638e 17205 tg3_timer_start(tp);
1da177e4
LT
17206
17207 netif_device_attach(dev);
17208 tg3_netif_start(tp);
17209
b9ec6c1b 17210out:
f47c11ee 17211 tg3_full_unlock(tp);
b02fd9e3
MC
17212
17213 if (!err2)
17214 tg3_phy_start(tp);
1da177e4
LT
17215 }
17216
17217 return err;
17218}
17219
c866b7ea 17220static int tg3_resume(struct device *device)
1da177e4 17221{
c866b7ea 17222 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17223 struct net_device *dev = pci_get_drvdata(pdev);
17224 struct tg3 *tp = netdev_priv(dev);
17225 int err;
17226
17227 if (!netif_running(dev))
17228 return 0;
17229
1da177e4
LT
17230 netif_device_attach(dev);
17231
f47c11ee 17232 tg3_full_lock(tp, 0);
1da177e4 17233
63c3a66f 17234 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
17235 err = tg3_restart_hw(tp, 1);
17236 if (err)
17237 goto out;
1da177e4 17238
21f7638e 17239 tg3_timer_start(tp);
1da177e4 17240
1da177e4
LT
17241 tg3_netif_start(tp);
17242
b9ec6c1b 17243out:
f47c11ee 17244 tg3_full_unlock(tp);
1da177e4 17245
b02fd9e3
MC
17246 if (!err)
17247 tg3_phy_start(tp);
17248
b9ec6c1b 17249 return err;
1da177e4
LT
17250}
17251
c866b7ea 17252static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
17253#define TG3_PM_OPS (&tg3_pm_ops)
17254
17255#else
17256
17257#define TG3_PM_OPS NULL
17258
17259#endif /* CONFIG_PM_SLEEP */
c866b7ea 17260
b45aa2f6
MC
17261/**
17262 * tg3_io_error_detected - called when PCI error is detected
17263 * @pdev: Pointer to PCI device
17264 * @state: The current pci connection state
17265 *
17266 * This function is called after a PCI bus error affecting
17267 * this device has been detected.
17268 */
17269static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
17270 pci_channel_state_t state)
17271{
17272 struct net_device *netdev = pci_get_drvdata(pdev);
17273 struct tg3 *tp = netdev_priv(netdev);
17274 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
17275
17276 netdev_info(netdev, "PCI I/O error detected\n");
17277
17278 rtnl_lock();
17279
17280 if (!netif_running(netdev))
17281 goto done;
17282
17283 tg3_phy_stop(tp);
17284
17285 tg3_netif_stop(tp);
17286
21f7638e 17287 tg3_timer_stop(tp);
b45aa2f6
MC
17288
17289 /* Want to make sure that the reset task doesn't run */
db219973 17290 tg3_reset_task_cancel(tp);
b45aa2f6
MC
17291
17292 netif_device_detach(netdev);
17293
17294 /* Clean up software state, even if MMIO is blocked */
17295 tg3_full_lock(tp, 0);
17296 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
17297 tg3_full_unlock(tp);
17298
17299done:
17300 if (state == pci_channel_io_perm_failure)
17301 err = PCI_ERS_RESULT_DISCONNECT;
17302 else
17303 pci_disable_device(pdev);
17304
17305 rtnl_unlock();
17306
17307 return err;
17308}
17309
17310/**
17311 * tg3_io_slot_reset - called after the pci bus has been reset.
17312 * @pdev: Pointer to PCI device
17313 *
17314 * Restart the card from scratch, as if from a cold-boot.
17315 * At this point, the card has exprienced a hard reset,
17316 * followed by fixups by BIOS, and has its config space
17317 * set up identically to what it was at cold boot.
17318 */
17319static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
17320{
17321 struct net_device *netdev = pci_get_drvdata(pdev);
17322 struct tg3 *tp = netdev_priv(netdev);
17323 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
17324 int err;
17325
17326 rtnl_lock();
17327
17328 if (pci_enable_device(pdev)) {
17329 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
17330 goto done;
17331 }
17332
17333 pci_set_master(pdev);
17334 pci_restore_state(pdev);
17335 pci_save_state(pdev);
17336
17337 if (!netif_running(netdev)) {
17338 rc = PCI_ERS_RESULT_RECOVERED;
17339 goto done;
17340 }
17341
17342 err = tg3_power_up(tp);
bed9829f 17343 if (err)
b45aa2f6 17344 goto done;
b45aa2f6
MC
17345
17346 rc = PCI_ERS_RESULT_RECOVERED;
17347
17348done:
17349 rtnl_unlock();
17350
17351 return rc;
17352}
17353
17354/**
17355 * tg3_io_resume - called when traffic can start flowing again.
17356 * @pdev: Pointer to PCI device
17357 *
17358 * This callback is called when the error recovery driver tells
17359 * us that its OK to resume normal operation.
17360 */
17361static void tg3_io_resume(struct pci_dev *pdev)
17362{
17363 struct net_device *netdev = pci_get_drvdata(pdev);
17364 struct tg3 *tp = netdev_priv(netdev);
17365 int err;
17366
17367 rtnl_lock();
17368
17369 if (!netif_running(netdev))
17370 goto done;
17371
17372 tg3_full_lock(tp, 0);
63c3a66f 17373 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6 17374 err = tg3_restart_hw(tp, 1);
b45aa2f6 17375 if (err) {
35763066 17376 tg3_full_unlock(tp);
b45aa2f6
MC
17377 netdev_err(netdev, "Cannot restart hardware after reset.\n");
17378 goto done;
17379 }
17380
17381 netif_device_attach(netdev);
17382
21f7638e 17383 tg3_timer_start(tp);
b45aa2f6
MC
17384
17385 tg3_netif_start(tp);
17386
35763066
NNS
17387 tg3_full_unlock(tp);
17388
b45aa2f6
MC
17389 tg3_phy_start(tp);
17390
17391done:
17392 rtnl_unlock();
17393}
17394
3646f0e5 17395static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
17396 .error_detected = tg3_io_error_detected,
17397 .slot_reset = tg3_io_slot_reset,
17398 .resume = tg3_io_resume
17399};
17400
1da177e4
LT
17401static struct pci_driver tg3_driver = {
17402 .name = DRV_MODULE_NAME,
17403 .id_table = tg3_pci_tbl,
17404 .probe = tg3_init_one,
229b1ad1 17405 .remove = tg3_remove_one,
b45aa2f6 17406 .err_handler = &tg3_err_handler,
aa6027ca 17407 .driver.pm = TG3_PM_OPS,
1da177e4
LT
17408};
17409
17410static int __init tg3_init(void)
17411{
29917620 17412 return pci_register_driver(&tg3_driver);
1da177e4
LT
17413}
17414
17415static void __exit tg3_cleanup(void)
17416{
17417 pci_unregister_driver(&tg3_driver);
17418}
17419
17420module_init(tg3_init);
17421module_exit(tg3_cleanup);