drivers: net: xgene: fix: Coalescing values for v2 hardware
[linux-2.6-block.git] / drivers / net / ethernet / apm / xgene / xgene_enet_hw.h
CommitLineData
e6ad7673
IS
1/* Applied Micro X-Gene SoC Ethernet Driver
2 *
3 * Copyright (c) 2014, Applied Micro Circuits Corporation
4 * Authors: Iyappan Subramanian <isubramanian@apm.com>
5 * Ravi Patel <rapatel@apm.com>
6 * Keyur Chudgar <kchudgar@apm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#ifndef __XGENE_ENET_HW_H__
23#define __XGENE_ENET_HW_H__
24
25#include "xgene_enet_main.h"
26
27struct xgene_enet_pdata;
28struct xgene_enet_stats;
81cefb81 29struct xgene_enet_desc_ring;
e6ad7673
IS
30
31/* clears and then set bits */
32static inline void xgene_set_bits(u32 *dst, u32 val, u32 start, u32 len)
33{
34 u32 end = start + len - 1;
35 u32 mask = GENMASK(end, start);
36
37 *dst &= ~mask;
38 *dst |= (val << start) & mask;
39}
40
41static inline u32 xgene_get_bits(u32 val, u32 start, u32 end)
42{
43 return (val & GENMASK(end, start)) >> start;
44}
45
0148d38d
IS
46enum xgene_enet_rm {
47 RM0,
32f784b5 48 RM1,
0148d38d
IS
49 RM3 = 3
50};
51
e6ad7673
IS
52#define CSR_RING_ID 0x0008
53#define OVERWRITE BIT(31)
54#define IS_BUFFER_POOL BIT(20)
55#define PREFETCH_BUF_EN BIT(21)
56#define CSR_RING_ID_BUF 0x000c
107dec27 57#define CSR_PBM_COAL 0x0014
f126df85 58#define CSR_PBM_CTICK0 0x0018
107dec27
IS
59#define CSR_PBM_CTICK1 0x001c
60#define CSR_PBM_CTICK2 0x0020
f126df85 61#define CSR_PBM_CTICK3 0x0024
107dec27
IS
62#define CSR_THRESHOLD0_SET1 0x0030
63#define CSR_THRESHOLD1_SET1 0x0034
e6ad7673
IS
64#define CSR_RING_NE_INT_MODE 0x017c
65#define CSR_RING_CONFIG 0x006c
66#define CSR_RING_WR_BASE 0x0070
67#define NUM_RING_CONFIG 5
68#define BUFPOOL_MODE 3
e6ad7673
IS
69#define INC_DEC_CMD_ADDR 0x002c
70#define UDP_HDR_SIZE 2
71#define BUF_LEN_CODE_2K 0x5000
72
73#define CREATE_MASK(pos, len) GENMASK((pos)+(len)-1, (pos))
74#define CREATE_MASK_ULL(pos, len) GENMASK_ULL((pos)+(len)-1, (pos))
75
76/* Empty slot soft signature */
77#define EMPTY_SLOT_INDEX 1
78#define EMPTY_SLOT ~0ULL
79
80#define WORK_DESC_SIZE 32
81#define BUFPOOL_DESC_SIZE 16
82
83#define RING_OWNER_MASK GENMASK(9, 6)
84#define RING_BUFNUM_MASK GENMASK(5, 0)
85
86#define SELTHRSH_POS 3
87#define SELTHRSH_LEN 3
88#define RINGADDRL_POS 5
89#define RINGADDRL_LEN 27
90#define RINGADDRH_POS 0
e2f2d9a7 91#define RINGADDRH_LEN 7
e6ad7673
IS
92#define RINGSIZE_POS 23
93#define RINGSIZE_LEN 3
94#define RINGTYPE_POS 19
95#define RINGTYPE_LEN 2
96#define RINGMODE_POS 20
97#define RINGMODE_LEN 3
98#define RECOMTIMEOUTL_POS 28
e2f2d9a7 99#define RECOMTIMEOUTL_LEN 4
e6ad7673 100#define RECOMTIMEOUTH_POS 0
e2f2d9a7 101#define RECOMTIMEOUTH_LEN 3
e6ad7673
IS
102#define NUMMSGSINQ_POS 1
103#define NUMMSGSINQ_LEN 16
104#define ACCEPTLERR BIT(19)
105#define QCOHERENT BIT(4)
106#define RECOMBBUF BIT(27)
107
ca626454 108#define MAC_OFFSET 0x30
9a8c5dde
IS
109#define OFFSET_4 0x04
110#define OFFSET_8 0x08
ca626454 111
e6ad7673 112#define BLOCK_ETH_CSR_OFFSET 0x2000
76f94a9c 113#define BLOCK_ETH_CLE_CSR_OFFSET 0x6000
e6ad7673 114#define BLOCK_ETH_RING_IF_OFFSET 0x9000
bc1b7c13 115#define BLOCK_ETH_CLKRST_CSR_OFFSET 0xc000
e6ad7673 116#define BLOCK_ETH_DIAG_CSR_OFFSET 0xD000
e6ad7673 117#define BLOCK_ETH_MAC_OFFSET 0x0000
e6ad7673
IS
118#define BLOCK_ETH_MAC_CSR_OFFSET 0x2800
119
c3f4465d
IS
120#define CLKEN_ADDR 0xc208
121#define SRST_ADDR 0xc200
122
e6ad7673
IS
123#define MAC_ADDR_REG_OFFSET 0x00
124#define MAC_COMMAND_REG_OFFSET 0x04
125#define MAC_WRITE_REG_OFFSET 0x08
126#define MAC_READ_REG_OFFSET 0x0c
127#define MAC_COMMAND_DONE_REG_OFFSET 0x10
128
3eb7cb9d
IS
129#define PCS_ADDR_REG_OFFSET 0x00
130#define PCS_COMMAND_REG_OFFSET 0x04
131#define PCS_WRITE_REG_OFFSET 0x08
132#define PCS_READ_REG_OFFSET 0x0c
133#define PCS_COMMAND_DONE_REG_OFFSET 0x10
134
e6ad7673
IS
135#define MII_MGMT_CONFIG_ADDR 0x20
136#define MII_MGMT_COMMAND_ADDR 0x24
137#define MII_MGMT_ADDRESS_ADDR 0x28
138#define MII_MGMT_CONTROL_ADDR 0x2c
139#define MII_MGMT_STATUS_ADDR 0x30
140#define MII_MGMT_INDICATORS_ADDR 0x34
141
142#define BUSY_MASK BIT(0)
143#define READ_CYCLE_MASK BIT(0)
144#define PHY_CONTROL_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
145
146#define ENET_SPARE_CFG_REG_ADDR 0x0750
147#define RSIF_CONFIG_REG_ADDR 0x0010
148#define RSIF_RAM_DBG_REG0_ADDR 0x0048
149#define RGMII_REG_0_ADDR 0x07e0
150#define CFG_LINK_AGGR_RESUME_0_ADDR 0x07c8
151#define DEBUG_REG_ADDR 0x0700
152#define CFG_BYPASS_ADDR 0x0294
153#define CLE_BYPASS_REG0_0_ADDR 0x0490
154#define CLE_BYPASS_REG1_0_ADDR 0x0494
155#define CFG_RSIF_FPBUFF_TIMEOUT_EN BIT(31)
156#define RESUME_TX BIT(0)
157#define CFG_SPEED_1250 BIT(24)
158#define TX_PORT0 BIT(0)
159#define CFG_BYPASS_UNISEC_TX BIT(2)
160#define CFG_BYPASS_UNISEC_RX BIT(1)
161#define CFG_CLE_BYPASS_EN0 BIT(31)
162#define CFG_TXCLK_MUXSEL0_SET(dst, val) xgene_set_bits(dst, val, 29, 3)
16615a4c 163#define CFG_RXCLK_MUXSEL0_SET(dst, val) xgene_set_bits(dst, val, 26, 3)
e6ad7673
IS
164
165#define CFG_CLE_IP_PROTOCOL0_SET(dst, val) xgene_set_bits(dst, val, 16, 2)
166#define CFG_CLE_DSTQID0_SET(dst, val) xgene_set_bits(dst, val, 0, 12)
167#define CFG_CLE_FPSEL0_SET(dst, val) xgene_set_bits(dst, val, 16, 4)
168#define CFG_MACMODE_SET(dst, val) xgene_set_bits(dst, val, 18, 2)
169#define CFG_WAITASYNCRD_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
32f784b5
IS
170#define CFG_CLE_DSTQID0(val) (val & GENMASK(11, 0))
171#define CFG_CLE_FPSEL0(val) ((val << 16) & GENMASK(19, 16))
e6ad7673
IS
172#define ICM_CONFIG0_REG_0_ADDR 0x0400
173#define ICM_CONFIG2_REG_0_ADDR 0x0410
174#define RX_DV_GATE_REG_0_ADDR 0x05fc
175#define TX_DV_GATE_EN0 BIT(2)
176#define RX_DV_GATE_EN0 BIT(1)
177#define RESUME_RX0 BIT(0)
cb11c062
IS
178#define ENET_CFGSSQMIFPRESET_ADDR 0x14
179#define ENET_CFGSSQMIWQRESET_ADDR 0x1c
e6ad7673
IS
180#define ENET_CFGSSQMIWQASSOC_ADDR 0xe0
181#define ENET_CFGSSQMIFPQASSOC_ADDR 0xdc
182#define ENET_CFGSSQMIQMLITEFPQASSOC_ADDR 0xf0
183#define ENET_CFGSSQMIQMLITEWQASSOC_ADDR 0xf4
184#define ENET_CFG_MEM_RAM_SHUTDOWN_ADDR 0x70
185#define ENET_BLOCK_MEM_RDY_ADDR 0x74
186#define MAC_CONFIG_1_ADDR 0x00
187#define MAC_CONFIG_2_ADDR 0x04
188#define MAX_FRAME_LEN_ADDR 0x10
189#define INTERFACE_CONTROL_ADDR 0x38
190#define STATION_ADDR0_ADDR 0x40
191#define STATION_ADDR1_ADDR 0x44
192#define PHY_ADDR_SET(dst, val) xgene_set_bits(dst, val, 8, 5)
193#define REG_ADDR_SET(dst, val) xgene_set_bits(dst, val, 0, 5)
194#define ENET_INTERFACE_MODE2_SET(dst, val) xgene_set_bits(dst, val, 8, 2)
195#define MGMT_CLOCK_SEL_SET(dst, val) xgene_set_bits(dst, val, 0, 3)
196#define SOFT_RESET1 BIT(31)
197#define TX_EN BIT(0)
198#define RX_EN BIT(2)
199#define ENET_LHD_MODE BIT(25)
200#define ENET_GHD_MODE BIT(26)
201#define FULL_DUPLEX2 BIT(0)
761d4be5 202#define PAD_CRC BIT(2)
e6ad7673
IS
203#define SCAN_AUTO_INCR BIT(5)
204#define TBYT_ADDR 0x38
205#define TPKT_ADDR 0x39
206#define TDRP_ADDR 0x45
207#define TFCS_ADDR 0x47
208#define TUND_ADDR 0x4a
209
210#define TSO_IPPROTO_TCP 1
e6ad7673
IS
211
212#define USERINFO_POS 0
213#define USERINFO_LEN 32
214#define FPQNUM_POS 32
215#define FPQNUM_LEN 12
3bb502f8
IS
216#define ELERR_POS 46
217#define ELERR_LEN 2
9b00eb49
IS
218#define NV_POS 50
219#define NV_LEN 1
220#define LL_POS 51
221#define LL_LEN 1
e6ad7673
IS
222#define LERR_POS 60
223#define LERR_LEN 3
224#define STASH_POS 52
225#define STASH_LEN 2
226#define BUFDATALEN_POS 48
9b00eb49 227#define BUFDATALEN_LEN 15
e6ad7673
IS
228#define DATAADDR_POS 0
229#define DATAADDR_LEN 42
230#define COHERENT_POS 63
231#define HENQNUM_POS 48
232#define HENQNUM_LEN 12
233#define TYPESEL_POS 44
234#define TYPESEL_LEN 4
235#define ETHHDR_POS 12
236#define ETHHDR_LEN 8
237#define IC_POS 35 /* Insert CRC */
238#define TCPHDR_POS 0
239#define TCPHDR_LEN 6
240#define IPHDR_POS 6
241#define IPHDR_LEN 6
e3978673
IS
242#define MSS_POS 20
243#define MSS_LEN 2
e6ad7673
IS
244#define EC_POS 22 /* Enable checksum */
245#define EC_LEN 1
9b00eb49 246#define ET_POS 23 /* Enable TSO */
e6ad7673
IS
247#define IS_POS 24 /* IP protocol select */
248#define IS_LEN 1
249#define TYPE_ETH_WORK_MESSAGE_POS 44
9b00eb49
IS
250#define LL_BYTES_MSB_POS 56
251#define LL_BYTES_MSB_LEN 8
252#define LL_BYTES_LSB_POS 48
253#define LL_BYTES_LSB_LEN 12
254#define LL_LEN_POS 48
255#define LL_LEN_LEN 8
256#define DATALEN_MASK GENMASK(11, 0)
257
258#define LAST_BUFFER (0x7800ULL << BUFDATALEN_POS)
e6ad7673 259
e3978673
IS
260#define TSO_MSS0_POS 0
261#define TSO_MSS0_LEN 14
262#define TSO_MSS1_POS 16
263#define TSO_MSS1_LEN 14
264
e6ad7673
IS
265struct xgene_enet_raw_desc {
266 __le64 m0;
267 __le64 m1;
268 __le64 m2;
269 __le64 m3;
270};
271
272struct xgene_enet_raw_desc16 {
273 __le64 m0;
274 __le64 m1;
275};
276
277static inline void xgene_enet_mark_desc_slot_empty(void *desc_slot_ptr)
278{
279 __le64 *desc_slot = desc_slot_ptr;
280
281 desc_slot[EMPTY_SLOT_INDEX] = cpu_to_le64(EMPTY_SLOT);
282}
283
284static inline bool xgene_enet_is_desc_slot_empty(void *desc_slot_ptr)
285{
286 __le64 *desc_slot = desc_slot_ptr;
287
288 return (desc_slot[EMPTY_SLOT_INDEX] == cpu_to_le64(EMPTY_SLOT));
289}
290
291enum xgene_enet_ring_cfgsize {
292 RING_CFGSIZE_512B,
293 RING_CFGSIZE_2KB,
294 RING_CFGSIZE_16KB,
295 RING_CFGSIZE_64KB,
296 RING_CFGSIZE_512KB,
297 RING_CFGSIZE_INVALID
298};
299
300enum xgene_enet_ring_type {
301 RING_DISABLED,
302 RING_REGULAR,
303 RING_BUFPOOL
304};
305
306enum xgene_ring_owner {
307 RING_OWNER_ETH0,
ed9b7da0 308 RING_OWNER_ETH1,
e6ad7673
IS
309 RING_OWNER_CPU = 15,
310 RING_OWNER_INVALID
311};
312
313enum xgene_enet_ring_bufnum {
314 RING_BUFNUM_REGULAR = 0x0,
315 RING_BUFNUM_BUFPOOL = 0x20,
316 RING_BUFNUM_INVALID
317};
318
e6ad7673
IS
319enum xgene_enet_err_code {
320 HBF_READ_DATA = 3,
321 HBF_LL_READ = 4,
322 BAD_WORK_MSG = 6,
323 BUFPOOL_TIMEOUT = 15,
324 INGRESS_CRC = 16,
325 INGRESS_CHECKSUM = 17,
326 INGRESS_TRUNC_FRAME = 18,
327 INGRESS_PKT_LEN = 19,
328 INGRESS_PKT_UNDER = 20,
329 INGRESS_FIFO_OVERRUN = 21,
330 INGRESS_CHECKSUM_COMPUTE = 26,
331 ERR_CODE_INVALID
332};
333
334static inline enum xgene_ring_owner xgene_enet_ring_owner(u16 id)
335{
336 return (id & RING_OWNER_MASK) >> 6;
337}
338
339static inline u8 xgene_enet_ring_bufnum(u16 id)
340{
341 return id & RING_BUFNUM_MASK;
342}
343
344static inline bool xgene_enet_is_bufpool(u16 id)
345{
346 return ((id & RING_BUFNUM_MASK) >= 0x20) ? true : false;
347}
348
349static inline u16 xgene_enet_get_numslots(u16 id, u32 size)
350{
351 bool is_bufpool = xgene_enet_is_bufpool(id);
352
353 return (is_bufpool) ? size / BUFPOOL_DESC_SIZE :
354 size / WORK_DESC_SIZE;
355}
356
e6ad7673
IS
357void xgene_enet_parse_error(struct xgene_enet_desc_ring *ring,
358 struct xgene_enet_pdata *pdata,
359 enum xgene_enet_err_code status);
360
e6ad7673
IS
361int xgene_enet_mdio_config(struct xgene_enet_pdata *pdata);
362void xgene_enet_mdio_remove(struct xgene_enet_pdata *pdata);
c3f4465d 363bool xgene_ring_mgr_init(struct xgene_enet_pdata *p);
8089a96f
IS
364int xgene_enet_phy_connect(struct net_device *ndev);
365void xgene_enet_phy_disconnect(struct xgene_enet_pdata *pdata);
e6ad7673 366
3cdb7309
JL
367extern const struct xgene_mac_ops xgene_gmac_ops;
368extern const struct xgene_port_ops xgene_gport_ops;
81cefb81 369extern struct xgene_ring_ops xgene_ring1_ops;
d0eb7458 370
e6ad7673 371#endif /* __XGENE_ENET_HW_H__ */