Commit | Line | Data |
---|---|---|
bc7f75fa AK |
1 | /******************************************************************************* |
2 | ||
3 | Intel PRO/1000 Linux driver | |
ad68076e | 4 | Copyright(c) 1999 - 2008 Intel Corporation. |
bc7f75fa AK |
5 | |
6 | This program is free software; you can redistribute it and/or modify it | |
7 | under the terms and conditions of the GNU General Public License, | |
8 | version 2, as published by the Free Software Foundation. | |
9 | ||
10 | This program is distributed in the hope it will be useful, but WITHOUT | |
11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
13 | more details. | |
14 | ||
15 | You should have received a copy of the GNU General Public License along with | |
16 | this program; if not, write to the Free Software Foundation, Inc., | |
17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. | |
18 | ||
19 | The full GNU General Public License is included in this distribution in | |
20 | the file called "COPYING". | |
21 | ||
22 | Contact Information: | |
23 | Linux NICS <linux.nics@intel.com> | |
24 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> | |
25 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | |
26 | ||
27 | *******************************************************************************/ | |
28 | ||
29 | #ifndef _E1000_HW_H_ | |
30 | #define _E1000_HW_H_ | |
31 | ||
32 | #include <linux/types.h> | |
33 | ||
34 | struct e1000_hw; | |
35 | struct e1000_adapter; | |
36 | ||
37 | #include "defines.h" | |
38 | ||
39 | #define er32(reg) __er32(hw, E1000_##reg) | |
40 | #define ew32(reg,val) __ew32(hw, E1000_##reg, (val)) | |
41 | #define e1e_flush() er32(STATUS) | |
42 | ||
43 | #define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \ | |
44 | (writel((value), ((a)->hw_addr + reg + ((offset) << 2)))) | |
45 | ||
46 | #define E1000_READ_REG_ARRAY(a, reg, offset) \ | |
47 | (readl((a)->hw_addr + reg + ((offset) << 2))) | |
48 | ||
49 | enum e1e_registers { | |
50 | E1000_CTRL = 0x00000, /* Device Control - RW */ | |
51 | E1000_STATUS = 0x00008, /* Device Status - RO */ | |
52 | E1000_EECD = 0x00010, /* EEPROM/Flash Control - RW */ | |
53 | E1000_EERD = 0x00014, /* EEPROM Read - RW */ | |
54 | E1000_CTRL_EXT = 0x00018, /* Extended Device Control - RW */ | |
55 | E1000_FLA = 0x0001C, /* Flash Access - RW */ | |
56 | E1000_MDIC = 0x00020, /* MDI Control - RW */ | |
57 | E1000_SCTL = 0x00024, /* SerDes Control - RW */ | |
58 | E1000_FCAL = 0x00028, /* Flow Control Address Low - RW */ | |
59 | E1000_FCAH = 0x0002C, /* Flow Control Address High -RW */ | |
60 | E1000_FEXTNVM = 0x00028, /* Future Extended NVM - RW */ | |
61 | E1000_FCT = 0x00030, /* Flow Control Type - RW */ | |
62 | E1000_VET = 0x00038, /* VLAN Ether Type - RW */ | |
63 | E1000_ICR = 0x000C0, /* Interrupt Cause Read - R/clr */ | |
64 | E1000_ITR = 0x000C4, /* Interrupt Throttling Rate - RW */ | |
65 | E1000_ICS = 0x000C8, /* Interrupt Cause Set - WO */ | |
66 | E1000_IMS = 0x000D0, /* Interrupt Mask Set - RW */ | |
67 | E1000_IMC = 0x000D8, /* Interrupt Mask Clear - WO */ | |
4662e82b | 68 | E1000_EIAC_82574 = 0x000DC, /* Ext. Interrupt Auto Clear - RW */ |
bc7f75fa | 69 | E1000_IAM = 0x000E0, /* Interrupt Acknowledge Auto Mask */ |
4662e82b BA |
70 | E1000_IVAR = 0x000E4, /* Interrupt Vector Allocation - RW */ |
71 | E1000_EITR_82574_BASE = 0x000E8, /* Interrupt Throttling - RW */ | |
72 | #define E1000_EITR_82574(_n) (E1000_EITR_82574_BASE + (_n << 2)) | |
ad68076e | 73 | E1000_RCTL = 0x00100, /* Rx Control - RW */ |
bc7f75fa | 74 | E1000_FCTTV = 0x00170, /* Flow Control Transmit Timer Value - RW */ |
ad68076e BA |
75 | E1000_TXCW = 0x00178, /* Tx Configuration Word - RW */ |
76 | E1000_RXCW = 0x00180, /* Rx Configuration Word - RO */ | |
77 | E1000_TCTL = 0x00400, /* Tx Control - RW */ | |
78 | E1000_TCTL_EXT = 0x00404, /* Extended Tx Control - RW */ | |
79 | E1000_TIPG = 0x00410, /* Tx Inter-packet gap -RW */ | |
80 | E1000_AIT = 0x00458, /* Adaptive Interframe Spacing Throttle -RW */ | |
bc7f75fa AK |
81 | E1000_LEDCTL = 0x00E00, /* LED Control - RW */ |
82 | E1000_EXTCNF_CTRL = 0x00F00, /* Extended Configuration Control */ | |
83 | E1000_EXTCNF_SIZE = 0x00F08, /* Extended Configuration Size */ | |
84 | E1000_PHY_CTRL = 0x00F10, /* PHY Control Register in CSR */ | |
85 | E1000_PBA = 0x01000, /* Packet Buffer Allocation - RW */ | |
86 | E1000_PBS = 0x01008, /* Packet Buffer Size */ | |
87 | E1000_EEMNGCTL = 0x01010, /* MNG EEprom Control */ | |
88 | E1000_EEWR = 0x0102C, /* EEPROM Write Register - RW */ | |
89 | E1000_FLOP = 0x0103C, /* FLASH Opcode Register */ | |
6ea7ae1d | 90 | E1000_PBA_ECC = 0x01100, /* PBA ECC Register */ |
bc7f75fa AK |
91 | E1000_ERT = 0x02008, /* Early Rx Threshold - RW */ |
92 | E1000_FCRTL = 0x02160, /* Flow Control Receive Threshold Low - RW */ | |
93 | E1000_FCRTH = 0x02168, /* Flow Control Receive Threshold High - RW */ | |
94 | E1000_PSRCTL = 0x02170, /* Packet Split Receive Control - RW */ | |
ad68076e BA |
95 | E1000_RDBAL = 0x02800, /* Rx Descriptor Base Address Low - RW */ |
96 | E1000_RDBAH = 0x02804, /* Rx Descriptor Base Address High - RW */ | |
97 | E1000_RDLEN = 0x02808, /* Rx Descriptor Length - RW */ | |
98 | E1000_RDH = 0x02810, /* Rx Descriptor Head - RW */ | |
99 | E1000_RDT = 0x02818, /* Rx Descriptor Tail - RW */ | |
100 | E1000_RDTR = 0x02820, /* Rx Delay Timer - RW */ | |
e9ec2c0f JK |
101 | E1000_RXDCTL_BASE = 0x02828, /* Rx Descriptor Control - RW */ |
102 | #define E1000_RXDCTL(_n) (E1000_RXDCTL_BASE + (_n << 8)) | |
bc7f75fa AK |
103 | E1000_RADV = 0x0282C, /* RX Interrupt Absolute Delay Timer - RW */ |
104 | ||
105 | /* Convenience macros | |
106 | * | |
107 | * Note: "_n" is the queue number of the register to be written to. | |
108 | * | |
109 | * Example usage: | |
110 | * E1000_RDBAL_REG(current_rx_queue) | |
111 | * | |
112 | */ | |
113 | #define E1000_RDBAL_REG(_n) (E1000_RDBAL + (_n << 8)) | |
114 | E1000_KABGTXD = 0x03004, /* AFE Band Gap Transmit Ref Data */ | |
ad68076e BA |
115 | E1000_TDBAL = 0x03800, /* Tx Descriptor Base Address Low - RW */ |
116 | E1000_TDBAH = 0x03804, /* Tx Descriptor Base Address High - RW */ | |
117 | E1000_TDLEN = 0x03808, /* Tx Descriptor Length - RW */ | |
118 | E1000_TDH = 0x03810, /* Tx Descriptor Head - RW */ | |
119 | E1000_TDT = 0x03818, /* Tx Descriptor Tail - RW */ | |
120 | E1000_TIDV = 0x03820, /* Tx Interrupt Delay Value - RW */ | |
e9ec2c0f JK |
121 | E1000_TXDCTL_BASE = 0x03828, /* Tx Descriptor Control - RW */ |
122 | #define E1000_TXDCTL(_n) (E1000_TXDCTL_BASE + (_n << 8)) | |
ad68076e | 123 | E1000_TADV = 0x0382C, /* Tx Interrupt Absolute Delay Val - RW */ |
e9ec2c0f JK |
124 | E1000_TARC_BASE = 0x03840, /* Tx Arbitration Count (0) */ |
125 | #define E1000_TARC(_n) (E1000_TARC_BASE + (_n << 8)) | |
bc7f75fa AK |
126 | E1000_CRCERRS = 0x04000, /* CRC Error Count - R/clr */ |
127 | E1000_ALGNERRC = 0x04004, /* Alignment Error Count - R/clr */ | |
128 | E1000_SYMERRS = 0x04008, /* Symbol Error Count - R/clr */ | |
129 | E1000_RXERRC = 0x0400C, /* Receive Error Count - R/clr */ | |
130 | E1000_MPC = 0x04010, /* Missed Packet Count - R/clr */ | |
131 | E1000_SCC = 0x04014, /* Single Collision Count - R/clr */ | |
132 | E1000_ECOL = 0x04018, /* Excessive Collision Count - R/clr */ | |
133 | E1000_MCC = 0x0401C, /* Multiple Collision Count - R/clr */ | |
134 | E1000_LATECOL = 0x04020, /* Late Collision Count - R/clr */ | |
135 | E1000_COLC = 0x04028, /* Collision Count - R/clr */ | |
136 | E1000_DC = 0x04030, /* Defer Count - R/clr */ | |
ad68076e | 137 | E1000_TNCRS = 0x04034, /* Tx-No CRS - R/clr */ |
bc7f75fa AK |
138 | E1000_SEC = 0x04038, /* Sequence Error Count - R/clr */ |
139 | E1000_CEXTERR = 0x0403C, /* Carrier Extension Error Count - R/clr */ | |
140 | E1000_RLEC = 0x04040, /* Receive Length Error Count - R/clr */ | |
ad68076e BA |
141 | E1000_XONRXC = 0x04048, /* XON Rx Count - R/clr */ |
142 | E1000_XONTXC = 0x0404C, /* XON Tx Count - R/clr */ | |
143 | E1000_XOFFRXC = 0x04050, /* XOFF Rx Count - R/clr */ | |
144 | E1000_XOFFTXC = 0x04054, /* XOFF Tx Count - R/clr */ | |
145 | E1000_FCRUC = 0x04058, /* Flow Control Rx Unsupported Count- R/clr */ | |
146 | E1000_PRC64 = 0x0405C, /* Packets Rx (64 bytes) - R/clr */ | |
147 | E1000_PRC127 = 0x04060, /* Packets Rx (65-127 bytes) - R/clr */ | |
148 | E1000_PRC255 = 0x04064, /* Packets Rx (128-255 bytes) - R/clr */ | |
149 | E1000_PRC511 = 0x04068, /* Packets Rx (255-511 bytes) - R/clr */ | |
150 | E1000_PRC1023 = 0x0406C, /* Packets Rx (512-1023 bytes) - R/clr */ | |
151 | E1000_PRC1522 = 0x04070, /* Packets Rx (1024-1522 bytes) - R/clr */ | |
152 | E1000_GPRC = 0x04074, /* Good Packets Rx Count - R/clr */ | |
153 | E1000_BPRC = 0x04078, /* Broadcast Packets Rx Count - R/clr */ | |
154 | E1000_MPRC = 0x0407C, /* Multicast Packets Rx Count - R/clr */ | |
155 | E1000_GPTC = 0x04080, /* Good Packets Tx Count - R/clr */ | |
156 | E1000_GORCL = 0x04088, /* Good Octets Rx Count Low - R/clr */ | |
157 | E1000_GORCH = 0x0408C, /* Good Octets Rx Count High - R/clr */ | |
158 | E1000_GOTCL = 0x04090, /* Good Octets Tx Count Low - R/clr */ | |
159 | E1000_GOTCH = 0x04094, /* Good Octets Tx Count High - R/clr */ | |
160 | E1000_RNBC = 0x040A0, /* Rx No Buffers Count - R/clr */ | |
161 | E1000_RUC = 0x040A4, /* Rx Undersize Count - R/clr */ | |
162 | E1000_RFC = 0x040A8, /* Rx Fragment Count - R/clr */ | |
163 | E1000_ROC = 0x040AC, /* Rx Oversize Count - R/clr */ | |
164 | E1000_RJC = 0x040B0, /* Rx Jabber Count - R/clr */ | |
165 | E1000_MGTPRC = 0x040B4, /* Management Packets Rx Count - R/clr */ | |
bc7f75fa | 166 | E1000_MGTPDC = 0x040B8, /* Management Packets Dropped Count - R/clr */ |
ad68076e BA |
167 | E1000_MGTPTC = 0x040BC, /* Management Packets Tx Count - R/clr */ |
168 | E1000_TORL = 0x040C0, /* Total Octets Rx Low - R/clr */ | |
169 | E1000_TORH = 0x040C4, /* Total Octets Rx High - R/clr */ | |
170 | E1000_TOTL = 0x040C8, /* Total Octets Tx Low - R/clr */ | |
171 | E1000_TOTH = 0x040CC, /* Total Octets Tx High - R/clr */ | |
172 | E1000_TPR = 0x040D0, /* Total Packets Rx - R/clr */ | |
173 | E1000_TPT = 0x040D4, /* Total Packets Tx - R/clr */ | |
174 | E1000_PTC64 = 0x040D8, /* Packets Tx (64 bytes) - R/clr */ | |
175 | E1000_PTC127 = 0x040DC, /* Packets Tx (65-127 bytes) - R/clr */ | |
176 | E1000_PTC255 = 0x040E0, /* Packets Tx (128-255 bytes) - R/clr */ | |
177 | E1000_PTC511 = 0x040E4, /* Packets Tx (256-511 bytes) - R/clr */ | |
178 | E1000_PTC1023 = 0x040E8, /* Packets Tx (512-1023 bytes) - R/clr */ | |
179 | E1000_PTC1522 = 0x040EC, /* Packets Tx (1024-1522 Bytes) - R/clr */ | |
180 | E1000_MPTC = 0x040F0, /* Multicast Packets Tx Count - R/clr */ | |
181 | E1000_BPTC = 0x040F4, /* Broadcast Packets Tx Count - R/clr */ | |
182 | E1000_TSCTC = 0x040F8, /* TCP Segmentation Context Tx - R/clr */ | |
183 | E1000_TSCTFC = 0x040FC, /* TCP Segmentation Context Tx Fail - R/clr */ | |
bc7f75fa AK |
184 | E1000_IAC = 0x04100, /* Interrupt Assertion Count */ |
185 | E1000_ICRXPTC = 0x04104, /* Irq Cause Rx Packet Timer Expire Count */ | |
186 | E1000_ICRXATC = 0x04108, /* Irq Cause Rx Abs Timer Expire Count */ | |
187 | E1000_ICTXPTC = 0x0410C, /* Irq Cause Tx Packet Timer Expire Count */ | |
188 | E1000_ICTXATC = 0x04110, /* Irq Cause Tx Abs Timer Expire Count */ | |
189 | E1000_ICTXQEC = 0x04118, /* Irq Cause Tx Queue Empty Count */ | |
190 | E1000_ICTXQMTC = 0x0411C, /* Irq Cause Tx Queue MinThreshold Count */ | |
191 | E1000_ICRXDMTC = 0x04120, /* Irq Cause Rx Desc MinThreshold Count */ | |
192 | E1000_ICRXOC = 0x04124, /* Irq Cause Receiver Overrun Count */ | |
ad68076e | 193 | E1000_RXCSUM = 0x05000, /* Rx Checksum Control - RW */ |
489815ce | 194 | E1000_RFCTL = 0x05008, /* Receive Filter Control */ |
bc7f75fa | 195 | E1000_MTA = 0x05200, /* Multicast Table Array - RW Array */ |
a4f58f54 BA |
196 | E1000_RAL_BASE = 0x05400, /* Receive Address Low - RW */ |
197 | #define E1000_RAL(_n) (E1000_RAL_BASE + ((_n) * 8)) | |
198 | #define E1000_RA (E1000_RAL(0)) | |
199 | E1000_RAH_BASE = 0x05404, /* Receive Address High - RW */ | |
200 | #define E1000_RAH(_n) (E1000_RAH_BASE + ((_n) * 8)) | |
bc7f75fa AK |
201 | E1000_VFTA = 0x05600, /* VLAN Filter Table Array - RW Array */ |
202 | E1000_WUC = 0x05800, /* Wakeup Control - RW */ | |
203 | E1000_WUFC = 0x05808, /* Wakeup Filter Control - RW */ | |
204 | E1000_WUS = 0x05810, /* Wakeup Status - RO */ | |
205 | E1000_MANC = 0x05820, /* Management Control - RW */ | |
206 | E1000_FFLT = 0x05F00, /* Flexible Filter Length Table - RW Array */ | |
207 | E1000_HOST_IF = 0x08800, /* Host Interface */ | |
208 | ||
209 | E1000_KMRNCTRLSTA = 0x00034, /* MAC-PHY interface - RW */ | |
210 | E1000_MANC2H = 0x05860, /* Management Control To Host - RW */ | |
211 | E1000_SW_FW_SYNC = 0x05B5C, /* Software-Firmware Synchronization - RW */ | |
212 | E1000_GCR = 0x05B00, /* PCI-Ex Control */ | |
78272bba | 213 | E1000_GCR2 = 0x05B64, /* PCI-Ex Control #2 */ |
bc7f75fa AK |
214 | E1000_FACTPS = 0x05B30, /* Function Active and Power State to MNG */ |
215 | E1000_SWSM = 0x05B50, /* SW Semaphore */ | |
216 | E1000_FWSM = 0x05B54, /* FW Semaphore */ | |
489815ce | 217 | E1000_HICR = 0x08F00, /* Host Interface Control */ |
bc7f75fa AK |
218 | }; |
219 | ||
220 | /* RSS registers */ | |
221 | ||
222 | /* IGP01E1000 Specific Registers */ | |
223 | #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* Port Config */ | |
224 | #define IGP01E1000_PHY_PORT_STATUS 0x11 /* Status */ | |
225 | #define IGP01E1000_PHY_PORT_CTRL 0x12 /* Control */ | |
226 | #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health */ | |
227 | #define IGP02E1000_PHY_POWER_MGMT 0x19 /* Power Management */ | |
228 | #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* Page Select */ | |
97ac8cae BA |
229 | #define BM_PHY_PAGE_SELECT 22 /* Page Select for BM */ |
230 | #define IGP_PAGE_SHIFT 5 | |
231 | #define PHY_REG_MASK 0x1F | |
232 | ||
233 | #define BM_WUC_PAGE 800 | |
234 | #define BM_WUC_ADDRESS_OPCODE 0x11 | |
235 | #define BM_WUC_DATA_OPCODE 0x12 | |
236 | #define BM_WUC_ENABLE_PAGE 769 | |
237 | #define BM_WUC_ENABLE_REG 17 | |
238 | #define BM_WUC_ENABLE_BIT (1 << 2) | |
239 | #define BM_WUC_HOST_WU_BIT (1 << 4) | |
240 | ||
241 | #define BM_WUC PHY_REG(BM_WUC_PAGE, 1) | |
242 | #define BM_WUFC PHY_REG(BM_WUC_PAGE, 2) | |
243 | #define BM_WUS PHY_REG(BM_WUC_PAGE, 3) | |
bc7f75fa AK |
244 | |
245 | #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4 | |
246 | #define IGP01E1000_PHY_POLARITY_MASK 0x0078 | |
247 | ||
248 | #define IGP01E1000_PSCR_AUTO_MDIX 0x1000 | |
249 | #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0=MDI, 1=MDIX */ | |
250 | ||
251 | #define IGP01E1000_PSCFR_SMART_SPEED 0x0080 | |
252 | ||
253 | #define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */ | |
254 | #define IGP02E1000_PM_D0_LPLU 0x0002 /* For D0a states */ | |
255 | #define IGP02E1000_PM_D3_LPLU 0x0004 /* For all other states */ | |
256 | ||
257 | #define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000 | |
258 | ||
259 | #define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002 | |
cbe7a81a | 260 | #define IGP01E1000_PSSR_MDIX 0x0800 |
bc7f75fa AK |
261 | #define IGP01E1000_PSSR_SPEED_MASK 0xC000 |
262 | #define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000 | |
263 | ||
264 | #define IGP02E1000_PHY_CHANNEL_NUM 4 | |
265 | #define IGP02E1000_PHY_AGC_A 0x11B1 | |
266 | #define IGP02E1000_PHY_AGC_B 0x12B1 | |
267 | #define IGP02E1000_PHY_AGC_C 0x14B1 | |
268 | #define IGP02E1000_PHY_AGC_D 0x18B1 | |
269 | ||
270 | #define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Course - 15:13, Fine - 12:9 */ | |
271 | #define IGP02E1000_AGC_LENGTH_MASK 0x7F | |
272 | #define IGP02E1000_AGC_RANGE 15 | |
273 | ||
274 | /* manage.c */ | |
275 | #define E1000_VFTA_ENTRY_SHIFT 5 | |
276 | #define E1000_VFTA_ENTRY_MASK 0x7F | |
277 | #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F | |
278 | ||
279 | #define E1000_HICR_EN 0x01 /* Enable bit - RO */ | |
ad68076e BA |
280 | /* Driver sets this bit when done to put command in RAM */ |
281 | #define E1000_HICR_C 0x02 | |
bc7f75fa AK |
282 | #define E1000_HICR_FW_RESET_ENABLE 0x40 |
283 | #define E1000_HICR_FW_RESET 0x80 | |
284 | ||
285 | #define E1000_FWSM_MODE_MASK 0xE | |
286 | #define E1000_FWSM_MODE_SHIFT 1 | |
287 | ||
288 | #define E1000_MNG_IAMT_MODE 0x3 | |
289 | #define E1000_MNG_DHCP_COOKIE_LENGTH 0x10 | |
290 | #define E1000_MNG_DHCP_COOKIE_OFFSET 0x6F0 | |
291 | #define E1000_MNG_DHCP_COMMAND_TIMEOUT 10 | |
292 | #define E1000_MNG_DHCP_TX_PAYLOAD_CMD 64 | |
293 | #define E1000_MNG_DHCP_COOKIE_STATUS_PARSING 0x1 | |
294 | #define E1000_MNG_DHCP_COOKIE_STATUS_VLAN 0x2 | |
295 | ||
296 | /* nvm.c */ | |
297 | #define E1000_STM_OPCODE 0xDB00 | |
298 | ||
299 | #define E1000_KMRNCTRLSTA_OFFSET 0x001F0000 | |
300 | #define E1000_KMRNCTRLSTA_OFFSET_SHIFT 16 | |
301 | #define E1000_KMRNCTRLSTA_REN 0x00200000 | |
302 | #define E1000_KMRNCTRLSTA_DIAG_OFFSET 0x3 /* Kumeran Diagnostic */ | |
303 | #define E1000_KMRNCTRLSTA_DIAG_NELPBK 0x1000 /* Nearend Loopback mode */ | |
304 | ||
305 | #define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 | |
306 | #define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY Special Control */ | |
307 | #define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY Special and LED Control */ | |
308 | #define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control */ | |
309 | ||
310 | /* IFE PHY Extended Status Control */ | |
311 | #define IFE_PESC_POLARITY_REVERSED 0x0100 | |
312 | ||
313 | /* IFE PHY Special Control */ | |
314 | #define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 | |
315 | #define IFE_PSC_FORCE_POLARITY 0x0020 | |
316 | ||
317 | /* IFE PHY Special Control and LED Control */ | |
318 | #define IFE_PSCL_PROBE_MODE 0x0020 | |
319 | #define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */ | |
320 | #define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */ | |
321 | ||
322 | /* IFE PHY MDIX Control */ | |
323 | #define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */ | |
324 | #define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDI-X, 0=force MDI */ | |
325 | #define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable auto MDI/MDI-X, 0=disable */ | |
326 | ||
327 | #define E1000_CABLE_LENGTH_UNDEFINED 0xFF | |
328 | ||
329 | #define E1000_DEV_ID_82571EB_COPPER 0x105E | |
330 | #define E1000_DEV_ID_82571EB_FIBER 0x105F | |
331 | #define E1000_DEV_ID_82571EB_SERDES 0x1060 | |
332 | #define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4 | |
040babf9 | 333 | #define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5 |
bc7f75fa AK |
334 | #define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5 |
335 | #define E1000_DEV_ID_82571EB_QUAD_COPPER_LP 0x10BC | |
040babf9 AK |
336 | #define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9 |
337 | #define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA | |
bc7f75fa AK |
338 | #define E1000_DEV_ID_82572EI_COPPER 0x107D |
339 | #define E1000_DEV_ID_82572EI_FIBER 0x107E | |
340 | #define E1000_DEV_ID_82572EI_SERDES 0x107F | |
341 | #define E1000_DEV_ID_82572EI 0x10B9 | |
342 | #define E1000_DEV_ID_82573E 0x108B | |
343 | #define E1000_DEV_ID_82573E_IAMT 0x108C | |
344 | #define E1000_DEV_ID_82573L 0x109A | |
4662e82b | 345 | #define E1000_DEV_ID_82574L 0x10D3 |
bef28b11 | 346 | #define E1000_DEV_ID_82574LA 0x10F6 |
8c81c9c3 | 347 | #define E1000_DEV_ID_82583V 0x150C |
bc7f75fa AK |
348 | |
349 | #define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096 | |
350 | #define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098 | |
351 | #define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA | |
352 | #define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB | |
353 | ||
354 | #define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049 | |
355 | #define E1000_DEV_ID_ICH8_IGP_AMT 0x104A | |
356 | #define E1000_DEV_ID_ICH8_IGP_C 0x104B | |
357 | #define E1000_DEV_ID_ICH8_IFE 0x104C | |
358 | #define E1000_DEV_ID_ICH8_IFE_GT 0x10C4 | |
359 | #define E1000_DEV_ID_ICH8_IFE_G 0x10C5 | |
360 | #define E1000_DEV_ID_ICH8_IGP_M 0x104D | |
361 | #define E1000_DEV_ID_ICH9_IGP_AMT 0x10BD | |
2f15f9d6 | 362 | #define E1000_DEV_ID_ICH9_BM 0x10E5 |
97ac8cae BA |
363 | #define E1000_DEV_ID_ICH9_IGP_M_AMT 0x10F5 |
364 | #define E1000_DEV_ID_ICH9_IGP_M 0x10BF | |
365 | #define E1000_DEV_ID_ICH9_IGP_M_V 0x10CB | |
bc7f75fa AK |
366 | #define E1000_DEV_ID_ICH9_IGP_C 0x294C |
367 | #define E1000_DEV_ID_ICH9_IFE 0x10C0 | |
368 | #define E1000_DEV_ID_ICH9_IFE_GT 0x10C3 | |
369 | #define E1000_DEV_ID_ICH9_IFE_G 0x10C2 | |
97ac8cae BA |
370 | #define E1000_DEV_ID_ICH10_R_BM_LM 0x10CC |
371 | #define E1000_DEV_ID_ICH10_R_BM_LF 0x10CD | |
372 | #define E1000_DEV_ID_ICH10_R_BM_V 0x10CE | |
f4187b56 BA |
373 | #define E1000_DEV_ID_ICH10_D_BM_LM 0x10DE |
374 | #define E1000_DEV_ID_ICH10_D_BM_LF 0x10DF | |
a4f58f54 BA |
375 | #define E1000_DEV_ID_PCH_M_HV_LM 0x10EA |
376 | #define E1000_DEV_ID_PCH_M_HV_LC 0x10EB | |
377 | #define E1000_DEV_ID_PCH_D_HV_DM 0x10EF | |
378 | #define E1000_DEV_ID_PCH_D_HV_DC 0x10F0 | |
bc7f75fa | 379 | |
4662e82b BA |
380 | #define E1000_REVISION_4 4 |
381 | ||
bc7f75fa AK |
382 | #define E1000_FUNC_1 1 |
383 | ||
384 | enum e1000_mac_type { | |
385 | e1000_82571, | |
386 | e1000_82572, | |
387 | e1000_82573, | |
4662e82b | 388 | e1000_82574, |
8c81c9c3 | 389 | e1000_82583, |
bc7f75fa AK |
390 | e1000_80003es2lan, |
391 | e1000_ich8lan, | |
392 | e1000_ich9lan, | |
f4187b56 | 393 | e1000_ich10lan, |
a4f58f54 | 394 | e1000_pchlan, |
bc7f75fa AK |
395 | }; |
396 | ||
397 | enum e1000_media_type { | |
398 | e1000_media_type_unknown = 0, | |
399 | e1000_media_type_copper = 1, | |
400 | e1000_media_type_fiber = 2, | |
401 | e1000_media_type_internal_serdes = 3, | |
402 | e1000_num_media_types | |
403 | }; | |
404 | ||
405 | enum e1000_nvm_type { | |
406 | e1000_nvm_unknown = 0, | |
407 | e1000_nvm_none, | |
408 | e1000_nvm_eeprom_spi, | |
409 | e1000_nvm_flash_hw, | |
410 | e1000_nvm_flash_sw | |
411 | }; | |
412 | ||
413 | enum e1000_nvm_override { | |
414 | e1000_nvm_override_none = 0, | |
415 | e1000_nvm_override_spi_small, | |
416 | e1000_nvm_override_spi_large | |
417 | }; | |
418 | ||
419 | enum e1000_phy_type { | |
420 | e1000_phy_unknown = 0, | |
421 | e1000_phy_none, | |
422 | e1000_phy_m88, | |
423 | e1000_phy_igp, | |
424 | e1000_phy_igp_2, | |
425 | e1000_phy_gg82563, | |
426 | e1000_phy_igp_3, | |
427 | e1000_phy_ife, | |
97ac8cae | 428 | e1000_phy_bm, |
a4f58f54 BA |
429 | e1000_phy_82578, |
430 | e1000_phy_82577, | |
bc7f75fa AK |
431 | }; |
432 | ||
433 | enum e1000_bus_width { | |
434 | e1000_bus_width_unknown = 0, | |
435 | e1000_bus_width_pcie_x1, | |
436 | e1000_bus_width_pcie_x2, | |
437 | e1000_bus_width_pcie_x4 = 4, | |
438 | e1000_bus_width_32, | |
439 | e1000_bus_width_64, | |
440 | e1000_bus_width_reserved | |
441 | }; | |
442 | ||
443 | enum e1000_1000t_rx_status { | |
444 | e1000_1000t_rx_status_not_ok = 0, | |
445 | e1000_1000t_rx_status_ok, | |
446 | e1000_1000t_rx_status_undefined = 0xFF | |
447 | }; | |
448 | ||
449 | enum e1000_rev_polarity{ | |
450 | e1000_rev_polarity_normal = 0, | |
451 | e1000_rev_polarity_reversed, | |
452 | e1000_rev_polarity_undefined = 0xFF | |
453 | }; | |
454 | ||
5c48ef3e | 455 | enum e1000_fc_mode { |
bc7f75fa AK |
456 | e1000_fc_none = 0, |
457 | e1000_fc_rx_pause, | |
458 | e1000_fc_tx_pause, | |
459 | e1000_fc_full, | |
460 | e1000_fc_default = 0xFF | |
461 | }; | |
462 | ||
463 | enum e1000_ms_type { | |
464 | e1000_ms_hw_default = 0, | |
465 | e1000_ms_force_master, | |
466 | e1000_ms_force_slave, | |
467 | e1000_ms_auto | |
468 | }; | |
469 | ||
470 | enum e1000_smart_speed { | |
471 | e1000_smart_speed_default = 0, | |
472 | e1000_smart_speed_on, | |
473 | e1000_smart_speed_off | |
474 | }; | |
475 | ||
c9523379 | 476 | enum e1000_serdes_link_state { |
477 | e1000_serdes_link_down = 0, | |
478 | e1000_serdes_link_autoneg_progress, | |
479 | e1000_serdes_link_autoneg_complete, | |
480 | e1000_serdes_link_forced_up | |
481 | }; | |
482 | ||
bc7f75fa AK |
483 | /* Receive Descriptor */ |
484 | struct e1000_rx_desc { | |
a39fe742 AV |
485 | __le64 buffer_addr; /* Address of the descriptor's data buffer */ |
486 | __le16 length; /* Length of data DMAed into data buffer */ | |
487 | __le16 csum; /* Packet checksum */ | |
bc7f75fa AK |
488 | u8 status; /* Descriptor status */ |
489 | u8 errors; /* Descriptor Errors */ | |
a39fe742 | 490 | __le16 special; |
bc7f75fa AK |
491 | }; |
492 | ||
493 | /* Receive Descriptor - Extended */ | |
494 | union e1000_rx_desc_extended { | |
495 | struct { | |
a39fe742 AV |
496 | __le64 buffer_addr; |
497 | __le64 reserved; | |
bc7f75fa AK |
498 | } read; |
499 | struct { | |
500 | struct { | |
a39fe742 | 501 | __le32 mrq; /* Multiple Rx Queues */ |
bc7f75fa | 502 | union { |
a39fe742 | 503 | __le32 rss; /* RSS Hash */ |
bc7f75fa | 504 | struct { |
a39fe742 AV |
505 | __le16 ip_id; /* IP id */ |
506 | __le16 csum; /* Packet Checksum */ | |
bc7f75fa AK |
507 | } csum_ip; |
508 | } hi_dword; | |
509 | } lower; | |
510 | struct { | |
a39fe742 AV |
511 | __le32 status_error; /* ext status/error */ |
512 | __le16 length; | |
513 | __le16 vlan; /* VLAN tag */ | |
bc7f75fa AK |
514 | } upper; |
515 | } wb; /* writeback */ | |
516 | }; | |
517 | ||
518 | #define MAX_PS_BUFFERS 4 | |
519 | /* Receive Descriptor - Packet Split */ | |
520 | union e1000_rx_desc_packet_split { | |
521 | struct { | |
522 | /* one buffer for protocol header(s), three data buffers */ | |
a39fe742 | 523 | __le64 buffer_addr[MAX_PS_BUFFERS]; |
bc7f75fa AK |
524 | } read; |
525 | struct { | |
526 | struct { | |
a39fe742 | 527 | __le32 mrq; /* Multiple Rx Queues */ |
bc7f75fa | 528 | union { |
a39fe742 | 529 | __le32 rss; /* RSS Hash */ |
bc7f75fa | 530 | struct { |
a39fe742 AV |
531 | __le16 ip_id; /* IP id */ |
532 | __le16 csum; /* Packet Checksum */ | |
bc7f75fa AK |
533 | } csum_ip; |
534 | } hi_dword; | |
535 | } lower; | |
536 | struct { | |
a39fe742 AV |
537 | __le32 status_error; /* ext status/error */ |
538 | __le16 length0; /* length of buffer 0 */ | |
539 | __le16 vlan; /* VLAN tag */ | |
bc7f75fa AK |
540 | } middle; |
541 | struct { | |
a39fe742 AV |
542 | __le16 header_status; |
543 | __le16 length[3]; /* length of buffers 1-3 */ | |
bc7f75fa | 544 | } upper; |
a39fe742 | 545 | __le64 reserved; |
bc7f75fa AK |
546 | } wb; /* writeback */ |
547 | }; | |
548 | ||
549 | /* Transmit Descriptor */ | |
550 | struct e1000_tx_desc { | |
a39fe742 | 551 | __le64 buffer_addr; /* Address of the descriptor's data buffer */ |
bc7f75fa | 552 | union { |
a39fe742 | 553 | __le32 data; |
bc7f75fa | 554 | struct { |
a39fe742 | 555 | __le16 length; /* Data buffer length */ |
bc7f75fa AK |
556 | u8 cso; /* Checksum offset */ |
557 | u8 cmd; /* Descriptor control */ | |
558 | } flags; | |
559 | } lower; | |
560 | union { | |
a39fe742 | 561 | __le32 data; |
bc7f75fa AK |
562 | struct { |
563 | u8 status; /* Descriptor status */ | |
564 | u8 css; /* Checksum start */ | |
a39fe742 | 565 | __le16 special; |
bc7f75fa AK |
566 | } fields; |
567 | } upper; | |
568 | }; | |
569 | ||
570 | /* Offload Context Descriptor */ | |
571 | struct e1000_context_desc { | |
572 | union { | |
a39fe742 | 573 | __le32 ip_config; |
bc7f75fa AK |
574 | struct { |
575 | u8 ipcss; /* IP checksum start */ | |
576 | u8 ipcso; /* IP checksum offset */ | |
a39fe742 | 577 | __le16 ipcse; /* IP checksum end */ |
bc7f75fa AK |
578 | } ip_fields; |
579 | } lower_setup; | |
580 | union { | |
a39fe742 | 581 | __le32 tcp_config; |
bc7f75fa AK |
582 | struct { |
583 | u8 tucss; /* TCP checksum start */ | |
584 | u8 tucso; /* TCP checksum offset */ | |
a39fe742 | 585 | __le16 tucse; /* TCP checksum end */ |
bc7f75fa AK |
586 | } tcp_fields; |
587 | } upper_setup; | |
a39fe742 | 588 | __le32 cmd_and_length; |
bc7f75fa | 589 | union { |
a39fe742 | 590 | __le32 data; |
bc7f75fa AK |
591 | struct { |
592 | u8 status; /* Descriptor status */ | |
593 | u8 hdr_len; /* Header length */ | |
a39fe742 | 594 | __le16 mss; /* Maximum segment size */ |
bc7f75fa AK |
595 | } fields; |
596 | } tcp_seg_setup; | |
597 | }; | |
598 | ||
599 | /* Offload data descriptor */ | |
600 | struct e1000_data_desc { | |
a39fe742 | 601 | __le64 buffer_addr; /* Address of the descriptor's buffer address */ |
bc7f75fa | 602 | union { |
a39fe742 | 603 | __le32 data; |
bc7f75fa | 604 | struct { |
a39fe742 | 605 | __le16 length; /* Data buffer length */ |
bc7f75fa AK |
606 | u8 typ_len_ext; |
607 | u8 cmd; | |
608 | } flags; | |
609 | } lower; | |
610 | union { | |
a39fe742 | 611 | __le32 data; |
bc7f75fa AK |
612 | struct { |
613 | u8 status; /* Descriptor status */ | |
614 | u8 popts; /* Packet Options */ | |
a39fe742 | 615 | __le16 special; /* */ |
bc7f75fa AK |
616 | } fields; |
617 | } upper; | |
618 | }; | |
619 | ||
620 | /* Statistics counters collected by the MAC */ | |
621 | struct e1000_hw_stats { | |
622 | u64 crcerrs; | |
623 | u64 algnerrc; | |
624 | u64 symerrs; | |
625 | u64 rxerrc; | |
626 | u64 mpc; | |
627 | u64 scc; | |
628 | u64 ecol; | |
629 | u64 mcc; | |
630 | u64 latecol; | |
631 | u64 colc; | |
632 | u64 dc; | |
633 | u64 tncrs; | |
634 | u64 sec; | |
635 | u64 cexterr; | |
636 | u64 rlec; | |
637 | u64 xonrxc; | |
638 | u64 xontxc; | |
639 | u64 xoffrxc; | |
640 | u64 xofftxc; | |
641 | u64 fcruc; | |
642 | u64 prc64; | |
643 | u64 prc127; | |
644 | u64 prc255; | |
645 | u64 prc511; | |
646 | u64 prc1023; | |
647 | u64 prc1522; | |
648 | u64 gprc; | |
649 | u64 bprc; | |
650 | u64 mprc; | |
651 | u64 gptc; | |
7c25769f BA |
652 | u64 gorc; |
653 | u64 gotc; | |
bc7f75fa AK |
654 | u64 rnbc; |
655 | u64 ruc; | |
656 | u64 rfc; | |
657 | u64 roc; | |
658 | u64 rjc; | |
659 | u64 mgprc; | |
660 | u64 mgpdc; | |
661 | u64 mgptc; | |
7c25769f BA |
662 | u64 tor; |
663 | u64 tot; | |
bc7f75fa AK |
664 | u64 tpr; |
665 | u64 tpt; | |
666 | u64 ptc64; | |
667 | u64 ptc127; | |
668 | u64 ptc255; | |
669 | u64 ptc511; | |
670 | u64 ptc1023; | |
671 | u64 ptc1522; | |
672 | u64 mptc; | |
673 | u64 bptc; | |
674 | u64 tsctc; | |
675 | u64 tsctfc; | |
676 | u64 iac; | |
677 | u64 icrxptc; | |
678 | u64 icrxatc; | |
679 | u64 ictxptc; | |
680 | u64 ictxatc; | |
681 | u64 ictxqec; | |
682 | u64 ictxqmtc; | |
683 | u64 icrxdmtc; | |
684 | u64 icrxoc; | |
685 | }; | |
686 | ||
687 | struct e1000_phy_stats { | |
688 | u32 idle_errors; | |
689 | u32 receive_errors; | |
690 | }; | |
691 | ||
692 | struct e1000_host_mng_dhcp_cookie { | |
693 | u32 signature; | |
694 | u8 status; | |
695 | u8 reserved0; | |
696 | u16 vlan_id; | |
697 | u32 reserved1; | |
698 | u16 reserved2; | |
699 | u8 reserved3; | |
700 | u8 checksum; | |
701 | }; | |
702 | ||
703 | /* Host Interface "Rev 1" */ | |
704 | struct e1000_host_command_header { | |
705 | u8 command_id; | |
706 | u8 command_length; | |
707 | u8 command_options; | |
708 | u8 checksum; | |
709 | }; | |
710 | ||
711 | #define E1000_HI_MAX_DATA_LENGTH 252 | |
712 | struct e1000_host_command_info { | |
713 | struct e1000_host_command_header command_header; | |
714 | u8 command_data[E1000_HI_MAX_DATA_LENGTH]; | |
715 | }; | |
716 | ||
717 | /* Host Interface "Rev 2" */ | |
718 | struct e1000_host_mng_command_header { | |
719 | u8 command_id; | |
720 | u8 checksum; | |
721 | u16 reserved1; | |
722 | u16 reserved2; | |
723 | u16 command_length; | |
724 | }; | |
725 | ||
726 | #define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8 | |
727 | struct e1000_host_mng_command_info { | |
728 | struct e1000_host_mng_command_header command_header; | |
729 | u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH]; | |
730 | }; | |
731 | ||
732 | /* Function pointers and static data for the MAC. */ | |
733 | struct e1000_mac_operations { | |
a4f58f54 | 734 | s32 (*id_led_init)(struct e1000_hw *); |
4662e82b | 735 | bool (*check_mng_mode)(struct e1000_hw *); |
bc7f75fa AK |
736 | s32 (*check_for_link)(struct e1000_hw *); |
737 | s32 (*cleanup_led)(struct e1000_hw *); | |
738 | void (*clear_hw_cntrs)(struct e1000_hw *); | |
739 | s32 (*get_bus_info)(struct e1000_hw *); | |
740 | s32 (*get_link_up_info)(struct e1000_hw *, u16 *, u16 *); | |
741 | s32 (*led_on)(struct e1000_hw *); | |
742 | s32 (*led_off)(struct e1000_hw *); | |
e2de3eb6 | 743 | void (*update_mc_addr_list)(struct e1000_hw *, u8 *, u32, u32, u32); |
bc7f75fa AK |
744 | s32 (*reset_hw)(struct e1000_hw *); |
745 | s32 (*init_hw)(struct e1000_hw *); | |
746 | s32 (*setup_link)(struct e1000_hw *); | |
747 | s32 (*setup_physical_interface)(struct e1000_hw *); | |
a4f58f54 | 748 | s32 (*setup_led)(struct e1000_hw *); |
bc7f75fa AK |
749 | }; |
750 | ||
751 | /* Function pointers for the PHY. */ | |
752 | struct e1000_phy_operations { | |
753 | s32 (*acquire_phy)(struct e1000_hw *); | |
a4f58f54 | 754 | s32 (*check_polarity)(struct e1000_hw *); |
bc7f75fa AK |
755 | s32 (*check_reset_block)(struct e1000_hw *); |
756 | s32 (*commit_phy)(struct e1000_hw *); | |
757 | s32 (*force_speed_duplex)(struct e1000_hw *); | |
758 | s32 (*get_cfg_done)(struct e1000_hw *hw); | |
759 | s32 (*get_cable_length)(struct e1000_hw *); | |
760 | s32 (*get_phy_info)(struct e1000_hw *); | |
761 | s32 (*read_phy_reg)(struct e1000_hw *, u32, u16 *); | |
762 | void (*release_phy)(struct e1000_hw *); | |
763 | s32 (*reset_phy)(struct e1000_hw *); | |
764 | s32 (*set_d0_lplu_state)(struct e1000_hw *, bool); | |
765 | s32 (*set_d3_lplu_state)(struct e1000_hw *, bool); | |
766 | s32 (*write_phy_reg)(struct e1000_hw *, u32, u16); | |
75eb0fad | 767 | s32 (*cfg_on_link_up)(struct e1000_hw *); |
bc7f75fa AK |
768 | }; |
769 | ||
770 | /* Function pointers for the NVM. */ | |
771 | struct e1000_nvm_operations { | |
772 | s32 (*acquire_nvm)(struct e1000_hw *); | |
773 | s32 (*read_nvm)(struct e1000_hw *, u16, u16, u16 *); | |
774 | void (*release_nvm)(struct e1000_hw *); | |
775 | s32 (*update_nvm)(struct e1000_hw *); | |
776 | s32 (*valid_led_default)(struct e1000_hw *, u16 *); | |
777 | s32 (*validate_nvm)(struct e1000_hw *); | |
778 | s32 (*write_nvm)(struct e1000_hw *, u16, u16, u16 *); | |
779 | }; | |
780 | ||
781 | struct e1000_mac_info { | |
782 | struct e1000_mac_operations ops; | |
783 | ||
784 | u8 addr[6]; | |
785 | u8 perm_addr[6]; | |
786 | ||
787 | enum e1000_mac_type type; | |
bc7f75fa AK |
788 | |
789 | u32 collision_delta; | |
790 | u32 ledctl_default; | |
791 | u32 ledctl_mode1; | |
792 | u32 ledctl_mode2; | |
bc7f75fa | 793 | u32 mc_filter_type; |
bc7f75fa AK |
794 | u32 tx_packet_delta; |
795 | u32 txcw; | |
796 | ||
797 | u16 current_ifs_val; | |
798 | u16 ifs_max_val; | |
799 | u16 ifs_min_val; | |
800 | u16 ifs_ratio; | |
801 | u16 ifs_step_size; | |
802 | u16 mta_reg_count; | |
803 | u16 rar_entry_count; | |
bc7f75fa AK |
804 | |
805 | u8 forced_speed_duplex; | |
806 | ||
807 | bool arc_subsystem_valid; | |
808 | bool autoneg; | |
809 | bool autoneg_failed; | |
810 | bool get_link_status; | |
811 | bool in_ifs_mode; | |
812 | bool serdes_has_link; | |
813 | bool tx_pkt_filtering; | |
c9523379 | 814 | enum e1000_serdes_link_state serdes_link_state; |
bc7f75fa AK |
815 | }; |
816 | ||
817 | struct e1000_phy_info { | |
818 | struct e1000_phy_operations ops; | |
819 | ||
820 | enum e1000_phy_type type; | |
821 | ||
822 | enum e1000_1000t_rx_status local_rx; | |
823 | enum e1000_1000t_rx_status remote_rx; | |
824 | enum e1000_ms_type ms_type; | |
825 | enum e1000_ms_type original_ms_type; | |
826 | enum e1000_rev_polarity cable_polarity; | |
827 | enum e1000_smart_speed smart_speed; | |
828 | ||
829 | u32 addr; | |
830 | u32 id; | |
831 | u32 reset_delay_us; /* in usec */ | |
832 | u32 revision; | |
833 | ||
318a94d6 JK |
834 | enum e1000_media_type media_type; |
835 | ||
bc7f75fa AK |
836 | u16 autoneg_advertised; |
837 | u16 autoneg_mask; | |
838 | u16 cable_length; | |
839 | u16 max_cable_length; | |
840 | u16 min_cable_length; | |
841 | ||
842 | u8 mdix; | |
843 | ||
844 | bool disable_polarity_correction; | |
845 | bool is_mdix; | |
846 | bool polarity_correction; | |
847 | bool speed_downgraded; | |
318a94d6 | 848 | bool autoneg_wait_to_complete; |
bc7f75fa AK |
849 | }; |
850 | ||
851 | struct e1000_nvm_info { | |
852 | struct e1000_nvm_operations ops; | |
853 | ||
854 | enum e1000_nvm_type type; | |
855 | enum e1000_nvm_override override; | |
856 | ||
857 | u32 flash_bank_size; | |
858 | u32 flash_base_addr; | |
859 | ||
860 | u16 word_size; | |
861 | u16 delay_usec; | |
862 | u16 address_bits; | |
863 | u16 opcode_bits; | |
864 | u16 page_size; | |
865 | }; | |
866 | ||
867 | struct e1000_bus_info { | |
868 | enum e1000_bus_width width; | |
869 | ||
870 | u16 func; | |
871 | }; | |
872 | ||
318a94d6 JK |
873 | struct e1000_fc_info { |
874 | u32 high_water; /* Flow control high-water mark */ | |
875 | u32 low_water; /* Flow control low-water mark */ | |
876 | u16 pause_time; /* Flow control pause timer */ | |
877 | bool send_xon; /* Flow control send XON */ | |
878 | bool strict_ieee; /* Strict IEEE mode */ | |
5c48ef3e BA |
879 | enum e1000_fc_mode current_mode; /* FC mode in effect */ |
880 | enum e1000_fc_mode requested_mode; /* FC mode requested by caller */ | |
318a94d6 JK |
881 | }; |
882 | ||
bc7f75fa AK |
883 | struct e1000_dev_spec_82571 { |
884 | bool laa_is_present; | |
93ca1610 | 885 | bool alt_mac_addr_is_present; |
bc7f75fa AK |
886 | }; |
887 | ||
888 | struct e1000_shadow_ram { | |
889 | u16 value; | |
890 | bool modified; | |
891 | }; | |
892 | ||
893 | #define E1000_ICH8_SHADOW_RAM_WORDS 2048 | |
894 | ||
895 | struct e1000_dev_spec_ich8lan { | |
896 | bool kmrn_lock_loss_workaround_enabled; | |
897 | struct e1000_shadow_ram shadow_ram[E1000_ICH8_SHADOW_RAM_WORDS]; | |
898 | }; | |
899 | ||
900 | struct e1000_hw { | |
901 | struct e1000_adapter *adapter; | |
902 | ||
903 | u8 __iomem *hw_addr; | |
904 | u8 __iomem *flash_address; | |
905 | ||
906 | struct e1000_mac_info mac; | |
318a94d6 | 907 | struct e1000_fc_info fc; |
bc7f75fa AK |
908 | struct e1000_phy_info phy; |
909 | struct e1000_nvm_info nvm; | |
910 | struct e1000_bus_info bus; | |
911 | struct e1000_host_mng_dhcp_cookie mng_cookie; | |
912 | ||
913 | union { | |
914 | struct e1000_dev_spec_82571 e82571; | |
915 | struct e1000_dev_spec_ich8lan ich8lan; | |
916 | } dev_spec; | |
bc7f75fa AK |
917 | }; |
918 | ||
919 | #ifdef DEBUG | |
920 | #define hw_dbg(hw, format, arg...) \ | |
121244a7 | 921 | printk(KERN_DEBUG "%s: " format, e1000e_get_hw_dev_name(hw), ##arg) |
bc7f75fa AK |
922 | #else |
923 | static inline int __attribute__ ((format (printf, 2, 3))) | |
924 | hw_dbg(struct e1000_hw *hw, const char *format, ...) | |
925 | { | |
926 | return 0; | |
927 | } | |
928 | #endif | |
929 | ||
930 | #endif |