[MTD] [NAND] fix platform driver hotplug/coldplug
[linux-2.6-block.git] / drivers / mtd / nand / s3c2410.c
CommitLineData
1da177e4
LT
1/* linux/drivers/mtd/nand/s3c2410.c
2 *
a4f957f1 3 * Copyright (c) 2004,2005 Simtec Electronics
fdf2fd52
BD
4 * http://www.simtec.co.uk/products/SWLINUX/
5 * Ben Dooks <ben@simtec.co.uk>
1da177e4 6 *
a4f957f1 7 * Samsung S3C2410/S3C240 NAND driver
1da177e4
LT
8 *
9 * Changelog:
10 * 21-Sep-2004 BJD Initial version
8e87d782 11 * 23-Sep-2004 BJD Multiple device support
1da177e4
LT
12 * 28-Sep-2004 BJD Fixed ECC placement for Hardware mode
13 * 12-Oct-2004 BJD Fixed errors in use of platform data
3e4ef3bb
BD
14 * 18-Feb-2005 BJD Fix sparse errors
15 * 14-Mar-2005 BJD Applied tglx's code reduction patch
a4f957f1
BD
16 * 02-May-2005 BJD Fixed s3c2440 support
17 * 02-May-2005 BJD Reduced hwcontrol decode
18 * 20-Jun-2005 BJD Updated s3c2440 support, fixed timing bug
fb8d82a8 19 * 08-Jul-2005 BJD Fix OOPS when no platform data supplied
cfd320fb 20 * 20-Oct-2005 BJD Fix timing calculation bug
d1fef3c5 21 * 14-Jan-2006 BJD Allow clock to be stopped when idle
1da177e4 22 *
d1fef3c5 23 * $Id: s3c2410.c,v 1.23 2006/04/01 18:06:29 bjd Exp $
1da177e4
LT
24 *
25 * This program is free software; you can redistribute it and/or modify
26 * it under the terms of the GNU General Public License as published by
27 * the Free Software Foundation; either version 2 of the License, or
28 * (at your option) any later version.
29 *
30 * This program is distributed in the hope that it will be useful,
31 * but WITHOUT ANY WARRANTY; without even the implied warranty of
32 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
33 * GNU General Public License for more details.
34 *
35 * You should have received a copy of the GNU General Public License
36 * along with this program; if not, write to the Free Software
37 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
38*/
39
1da177e4
LT
40#ifdef CONFIG_MTD_NAND_S3C2410_DEBUG
41#define DEBUG
42#endif
43
44#include <linux/module.h>
45#include <linux/types.h>
46#include <linux/init.h>
47#include <linux/kernel.h>
48#include <linux/string.h>
49#include <linux/ioport.h>
d052d1be 50#include <linux/platform_device.h>
1da177e4
LT
51#include <linux/delay.h>
52#include <linux/err.h>
4e57b681 53#include <linux/slab.h>
f8ce2547 54#include <linux/clk.h>
1da177e4
LT
55
56#include <linux/mtd/mtd.h>
57#include <linux/mtd/nand.h>
58#include <linux/mtd/nand_ecc.h>
59#include <linux/mtd/partitions.h>
60
61#include <asm/io.h>
1da177e4 62
b7a70185
BD
63#include <asm/plat-s3c/regs-nand.h>
64#include <asm/plat-s3c/nand.h>
1da177e4 65
1da177e4
LT
66#ifdef CONFIG_MTD_NAND_S3C2410_HWECC
67static int hardware_ecc = 1;
68#else
69static int hardware_ecc = 0;
70#endif
71
d1fef3c5
BD
72#ifdef CONFIG_MTD_NAND_S3C2410_CLKSTOP
73static int clock_stop = 1;
74#else
75static const int clock_stop = 0;
76#endif
77
78
1da177e4
LT
79/* new oob placement block for use with hardware ecc generation
80 */
81
5bd34c09 82static struct nand_ecclayout nand_hw_eccoob = {
e0c7d767
DW
83 .eccbytes = 3,
84 .eccpos = {0, 1, 2},
85 .oobfree = {{8, 8}}
1da177e4
LT
86};
87
88/* controller and mtd information */
89
90struct s3c2410_nand_info;
91
92struct s3c2410_nand_mtd {
93 struct mtd_info mtd;
94 struct nand_chip chip;
95 struct s3c2410_nand_set *set;
96 struct s3c2410_nand_info *info;
97 int scan_res;
98};
99
2c06a082
BD
100enum s3c_cpu_type {
101 TYPE_S3C2410,
102 TYPE_S3C2412,
103 TYPE_S3C2440,
104};
105
1da177e4
LT
106/* overview of the s3c2410 nand state */
107
108struct s3c2410_nand_info {
109 /* mtd info */
110 struct nand_hw_control controller;
111 struct s3c2410_nand_mtd *mtds;
112 struct s3c2410_platform_nand *platform;
113
114 /* device info */
115 struct device *device;
116 struct resource *area;
117 struct clk *clk;
fdf2fd52 118 void __iomem *regs;
2c06a082
BD
119 void __iomem *sel_reg;
120 int sel_bit;
1da177e4 121 int mtd_count;
a4f957f1 122
03680b1e
BD
123 unsigned long save_nfconf;
124
2c06a082 125 enum s3c_cpu_type cpu_type;
1da177e4
LT
126};
127
128/* conversion functions */
129
130static struct s3c2410_nand_mtd *s3c2410_nand_mtd_toours(struct mtd_info *mtd)
131{
132 return container_of(mtd, struct s3c2410_nand_mtd, mtd);
133}
134
135static struct s3c2410_nand_info *s3c2410_nand_mtd_toinfo(struct mtd_info *mtd)
136{
137 return s3c2410_nand_mtd_toours(mtd)->info;
138}
139
3ae5eaec 140static struct s3c2410_nand_info *to_nand_info(struct platform_device *dev)
1da177e4 141{
3ae5eaec 142 return platform_get_drvdata(dev);
1da177e4
LT
143}
144
3ae5eaec 145static struct s3c2410_platform_nand *to_nand_plat(struct platform_device *dev)
1da177e4 146{
3ae5eaec 147 return dev->dev.platform_data;
1da177e4
LT
148}
149
d1fef3c5
BD
150static inline int allow_clk_stop(struct s3c2410_nand_info *info)
151{
152 return clock_stop;
153}
154
1da177e4
LT
155/* timing calculations */
156
cfd320fb 157#define NS_IN_KHZ 1000000
1da177e4 158
2c06a082 159static int s3c_nand_calc_rate(int wanted, unsigned long clk, int max)
1da177e4
LT
160{
161 int result;
162
cfd320fb 163 result = (wanted * clk) / NS_IN_KHZ;
1da177e4
LT
164 result++;
165
166 pr_debug("result %d from %ld, %d\n", result, clk, wanted);
167
168 if (result > max) {
e0c7d767 169 printk("%d ns is too big for current clock rate %ld\n", wanted, clk);
1da177e4
LT
170 return -1;
171 }
172
173 if (result < 1)
174 result = 1;
175
176 return result;
177}
178
cfd320fb 179#define to_ns(ticks,clk) (((ticks) * NS_IN_KHZ) / (unsigned int)(clk))
1da177e4
LT
180
181/* controller setup */
182
2c06a082
BD
183static int s3c2410_nand_inithw(struct s3c2410_nand_info *info,
184 struct platform_device *pdev)
1da177e4 185{
3ae5eaec 186 struct s3c2410_platform_nand *plat = to_nand_plat(pdev);
1da177e4 187 unsigned long clkrate = clk_get_rate(info->clk);
2c06a082 188 int tacls_max = (info->cpu_type == TYPE_S3C2412) ? 8 : 4;
cfd320fb 189 int tacls, twrph0, twrph1;
2c06a082 190 unsigned long cfg = 0;
1da177e4
LT
191
192 /* calculate the timing information for the controller */
193
cfd320fb
BD
194 clkrate /= 1000; /* turn clock into kHz for ease of use */
195
1da177e4 196 if (plat != NULL) {
2c06a082
BD
197 tacls = s3c_nand_calc_rate(plat->tacls, clkrate, tacls_max);
198 twrph0 = s3c_nand_calc_rate(plat->twrph0, clkrate, 8);
199 twrph1 = s3c_nand_calc_rate(plat->twrph1, clkrate, 8);
1da177e4
LT
200 } else {
201 /* default timings */
2c06a082 202 tacls = tacls_max;
1da177e4
LT
203 twrph0 = 8;
204 twrph1 = 8;
205 }
61b03bd7 206
1da177e4 207 if (tacls < 0 || twrph0 < 0 || twrph1 < 0) {
99974c62 208 dev_err(info->device, "cannot get suitable timings\n");
1da177e4
LT
209 return -EINVAL;
210 }
211
99974c62 212 dev_info(info->device, "Tacls=%d, %dns Twrph0=%d %dns, Twrph1=%d %dns\n",
e0c7d767 213 tacls, to_ns(tacls, clkrate), twrph0, to_ns(twrph0, clkrate), twrph1, to_ns(twrph1, clkrate));
1da177e4 214
2c06a082
BD
215 switch (info->cpu_type) {
216 case TYPE_S3C2410:
e0c7d767
DW
217 cfg = S3C2410_NFCONF_EN;
218 cfg |= S3C2410_NFCONF_TACLS(tacls - 1);
219 cfg |= S3C2410_NFCONF_TWRPH0(twrph0 - 1);
220 cfg |= S3C2410_NFCONF_TWRPH1(twrph1 - 1);
2c06a082
BD
221 break;
222
223 case TYPE_S3C2440:
224 case TYPE_S3C2412:
e0c7d767
DW
225 cfg = S3C2440_NFCONF_TACLS(tacls - 1);
226 cfg |= S3C2440_NFCONF_TWRPH0(twrph0 - 1);
227 cfg |= S3C2440_NFCONF_TWRPH1(twrph1 - 1);
d1fef3c5
BD
228
229 /* enable the controller and de-assert nFCE */
230
2c06a082 231 writel(S3C2440_NFCONT_ENABLE, info->regs + S3C2440_NFCONT);
a4f957f1 232 }
1da177e4 233
99974c62 234 dev_dbg(info->device, "NF_CONF is 0x%lx\n", cfg);
1da177e4
LT
235
236 writel(cfg, info->regs + S3C2410_NFCONF);
237 return 0;
238}
239
240/* select chip */
241
242static void s3c2410_nand_select_chip(struct mtd_info *mtd, int chip)
243{
244 struct s3c2410_nand_info *info;
61b03bd7 245 struct s3c2410_nand_mtd *nmtd;
1da177e4
LT
246 struct nand_chip *this = mtd->priv;
247 unsigned long cur;
248
249 nmtd = this->priv;
250 info = nmtd->info;
251
d1fef3c5
BD
252 if (chip != -1 && allow_clk_stop(info))
253 clk_enable(info->clk);
254
2c06a082 255 cur = readl(info->sel_reg);
1da177e4
LT
256
257 if (chip == -1) {
2c06a082 258 cur |= info->sel_bit;
1da177e4 259 } else {
fb8d82a8 260 if (nmtd->set != NULL && chip > nmtd->set->nr_chips) {
99974c62 261 dev_err(info->device, "invalid chip %d\n", chip);
1da177e4
LT
262 return;
263 }
264
265 if (info->platform != NULL) {
266 if (info->platform->select_chip != NULL)
e0c7d767 267 (info->platform->select_chip) (nmtd->set, chip);
1da177e4
LT
268 }
269
2c06a082 270 cur &= ~info->sel_bit;
1da177e4
LT
271 }
272
2c06a082 273 writel(cur, info->sel_reg);
d1fef3c5
BD
274
275 if (chip == -1 && allow_clk_stop(info))
276 clk_disable(info->clk);
1da177e4
LT
277}
278
ad3b5fb7 279/* s3c2410_nand_hwcontrol
a4f957f1 280 *
ad3b5fb7 281 * Issue command and address cycles to the chip
a4f957f1 282*/
1da177e4 283
7abd3ef9 284static void s3c2410_nand_hwcontrol(struct mtd_info *mtd, int cmd,
f9068876 285 unsigned int ctrl)
1da177e4
LT
286{
287 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
c9ac5977 288
7abd3ef9
TG
289 if (cmd == NAND_CMD_NONE)
290 return;
291
f9068876 292 if (ctrl & NAND_CLE)
7abd3ef9
TG
293 writeb(cmd, info->regs + S3C2410_NFCMD);
294 else
295 writeb(cmd, info->regs + S3C2410_NFADDR);
a4f957f1
BD
296}
297
298/* command and control functions */
299
f9068876
DW
300static void s3c2440_nand_hwcontrol(struct mtd_info *mtd, int cmd,
301 unsigned int ctrl)
a4f957f1
BD
302{
303 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
1da177e4 304
7abd3ef9
TG
305 if (cmd == NAND_CMD_NONE)
306 return;
307
f9068876 308 if (ctrl & NAND_CLE)
7abd3ef9
TG
309 writeb(cmd, info->regs + S3C2440_NFCMD);
310 else
311 writeb(cmd, info->regs + S3C2440_NFADDR);
1da177e4
LT
312}
313
1da177e4
LT
314/* s3c2410_nand_devready()
315 *
316 * returns 0 if the nand is busy, 1 if it is ready
317*/
318
319static int s3c2410_nand_devready(struct mtd_info *mtd)
320{
321 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
1da177e4
LT
322 return readb(info->regs + S3C2410_NFSTAT) & S3C2410_NFSTAT_BUSY;
323}
324
2c06a082
BD
325static int s3c2440_nand_devready(struct mtd_info *mtd)
326{
327 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
328 return readb(info->regs + S3C2440_NFSTAT) & S3C2440_NFSTAT_READY;
329}
330
331static int s3c2412_nand_devready(struct mtd_info *mtd)
332{
333 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
334 return readb(info->regs + S3C2412_NFSTAT) & S3C2412_NFSTAT_READY;
335}
336
1da177e4
LT
337/* ECC handling functions */
338
2c06a082
BD
339static int s3c2410_nand_correct_data(struct mtd_info *mtd, u_char *dat,
340 u_char *read_ecc, u_char *calc_ecc)
1da177e4 341{
a2593247
BD
342 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
343 unsigned int diff0, diff1, diff2;
344 unsigned int bit, byte;
345
346 pr_debug("%s(%p,%p,%p,%p)\n", __func__, mtd, dat, read_ecc, calc_ecc);
347
348 diff0 = read_ecc[0] ^ calc_ecc[0];
349 diff1 = read_ecc[1] ^ calc_ecc[1];
350 diff2 = read_ecc[2] ^ calc_ecc[2];
351
352 pr_debug("%s: rd %02x%02x%02x calc %02x%02x%02x diff %02x%02x%02x\n",
353 __func__,
354 read_ecc[0], read_ecc[1], read_ecc[2],
355 calc_ecc[0], calc_ecc[1], calc_ecc[2],
356 diff0, diff1, diff2);
357
358 if (diff0 == 0 && diff1 == 0 && diff2 == 0)
359 return 0; /* ECC is ok */
360
361 /* Can we correct this ECC (ie, one row and column change).
362 * Note, this is similar to the 256 error code on smartmedia */
363
364 if (((diff0 ^ (diff0 >> 1)) & 0x55) == 0x55 &&
365 ((diff1 ^ (diff1 >> 1)) & 0x55) == 0x55 &&
366 ((diff2 ^ (diff2 >> 1)) & 0x55) == 0x55) {
367 /* calculate the bit position of the error */
368
d0bf3793
MR
369 bit = ((diff2 >> 3) & 1) |
370 ((diff2 >> 4) & 2) |
371 ((diff2 >> 5) & 4);
1da177e4 372
a2593247 373 /* calculate the byte position of the error */
1da177e4 374
d0bf3793
MR
375 byte = ((diff2 << 7) & 0x100) |
376 ((diff1 << 0) & 0x80) |
377 ((diff1 << 1) & 0x40) |
378 ((diff1 << 2) & 0x20) |
379 ((diff1 << 3) & 0x10) |
380 ((diff0 >> 4) & 0x08) |
381 ((diff0 >> 3) & 0x04) |
382 ((diff0 >> 2) & 0x02) |
383 ((diff0 >> 1) & 0x01);
a2593247
BD
384
385 dev_dbg(info->device, "correcting error bit %d, byte %d\n",
386 bit, byte);
387
388 dat[byte] ^= (1 << bit);
389 return 1;
390 }
391
392 /* if there is only one bit difference in the ECC, then
393 * one of only a row or column parity has changed, which
394 * means the error is most probably in the ECC itself */
395
396 diff0 |= (diff1 << 8);
397 diff0 |= (diff2 << 16);
398
399 if ((diff0 & ~(1<<fls(diff0))) == 0)
400 return 1;
401
4fac9f69 402 return -1;
1da177e4
LT
403}
404
a4f957f1
BD
405/* ECC functions
406 *
407 * These allow the s3c2410 and s3c2440 to use the controller's ECC
408 * generator block to ECC the data as it passes through]
409*/
410
1da177e4
LT
411static void s3c2410_nand_enable_hwecc(struct mtd_info *mtd, int mode)
412{
413 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
414 unsigned long ctrl;
415
416 ctrl = readl(info->regs + S3C2410_NFCONF);
417 ctrl |= S3C2410_NFCONF_INITECC;
418 writel(ctrl, info->regs + S3C2410_NFCONF);
419}
420
4f659923
MC
421static void s3c2412_nand_enable_hwecc(struct mtd_info *mtd, int mode)
422{
423 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
424 unsigned long ctrl;
425
426 ctrl = readl(info->regs + S3C2440_NFCONT);
427 writel(ctrl | S3C2412_NFCONT_INIT_MAIN_ECC, info->regs + S3C2440_NFCONT);
428}
429
a4f957f1
BD
430static void s3c2440_nand_enable_hwecc(struct mtd_info *mtd, int mode)
431{
432 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
433 unsigned long ctrl;
434
435 ctrl = readl(info->regs + S3C2440_NFCONT);
436 writel(ctrl | S3C2440_NFCONT_INITECC, info->regs + S3C2440_NFCONT);
437}
438
e0c7d767 439static int s3c2410_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
1da177e4
LT
440{
441 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
442
443 ecc_code[0] = readb(info->regs + S3C2410_NFECC + 0);
444 ecc_code[1] = readb(info->regs + S3C2410_NFECC + 1);
445 ecc_code[2] = readb(info->regs + S3C2410_NFECC + 2);
446
a2593247
BD
447 pr_debug("%s: returning ecc %02x%02x%02x\n", __func__,
448 ecc_code[0], ecc_code[1], ecc_code[2]);
1da177e4
LT
449
450 return 0;
451}
452
4f659923
MC
453static int s3c2412_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
454{
455 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
456 unsigned long ecc = readl(info->regs + S3C2412_NFMECC0);
457
458 ecc_code[0] = ecc;
459 ecc_code[1] = ecc >> 8;
460 ecc_code[2] = ecc >> 16;
461
462 pr_debug("calculate_ecc: returning ecc %02x,%02x,%02x\n", ecc_code[0], ecc_code[1], ecc_code[2]);
463
464 return 0;
465}
466
e0c7d767 467static int s3c2440_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
a4f957f1
BD
468{
469 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
470 unsigned long ecc = readl(info->regs + S3C2440_NFMECC0);
471
472 ecc_code[0] = ecc;
473 ecc_code[1] = ecc >> 8;
474 ecc_code[2] = ecc >> 16;
475
dff5e44c 476 pr_debug("%s: returning ecc %06lx\n", __func__, ecc);
a4f957f1
BD
477
478 return 0;
479}
480
a4f957f1
BD
481/* over-ride the standard functions for a little more speed. We can
482 * use read/write block to move the data buffers to/from the controller
483*/
1da177e4
LT
484
485static void s3c2410_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
486{
487 struct nand_chip *this = mtd->priv;
488 readsb(this->IO_ADDR_R, buf, len);
489}
490
b773bb2e
MR
491static void s3c2440_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
492{
493 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
494 readsl(info->regs + S3C2440_NFDATA, buf, len / 4);
495}
496
e0c7d767 497static void s3c2410_nand_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
1da177e4
LT
498{
499 struct nand_chip *this = mtd->priv;
500 writesb(this->IO_ADDR_W, buf, len);
501}
502
b773bb2e
MR
503static void s3c2440_nand_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
504{
505 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
506 writesl(info->regs + S3C2440_NFDATA, buf, len / 4);
507}
508
1da177e4
LT
509/* device management functions */
510
3ae5eaec 511static int s3c2410_nand_remove(struct platform_device *pdev)
1da177e4 512{
3ae5eaec 513 struct s3c2410_nand_info *info = to_nand_info(pdev);
1da177e4 514
3ae5eaec 515 platform_set_drvdata(pdev, NULL);
1da177e4 516
61b03bd7 517 if (info == NULL)
1da177e4
LT
518 return 0;
519
520 /* first thing we need to do is release all our mtds
521 * and their partitions, then go through freeing the
61b03bd7 522 * resources used
1da177e4 523 */
61b03bd7 524
1da177e4
LT
525 if (info->mtds != NULL) {
526 struct s3c2410_nand_mtd *ptr = info->mtds;
527 int mtdno;
528
529 for (mtdno = 0; mtdno < info->mtd_count; mtdno++, ptr++) {
530 pr_debug("releasing mtd %d (%p)\n", mtdno, ptr);
531 nand_release(&ptr->mtd);
532 }
533
534 kfree(info->mtds);
535 }
536
537 /* free the common resources */
538
539 if (info->clk != NULL && !IS_ERR(info->clk)) {
d1fef3c5
BD
540 if (!allow_clk_stop(info))
541 clk_disable(info->clk);
1da177e4
LT
542 clk_put(info->clk);
543 }
544
545 if (info->regs != NULL) {
546 iounmap(info->regs);
547 info->regs = NULL;
548 }
549
550 if (info->area != NULL) {
551 release_resource(info->area);
552 kfree(info->area);
553 info->area = NULL;
554 }
555
556 kfree(info);
557
558 return 0;
559}
560
561#ifdef CONFIG_MTD_PARTITIONS
562static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info,
563 struct s3c2410_nand_mtd *mtd,
564 struct s3c2410_nand_set *set)
565{
566 if (set == NULL)
567 return add_mtd_device(&mtd->mtd);
568
569 if (set->nr_partitions > 0 && set->partitions != NULL) {
e0c7d767 570 return add_mtd_partitions(&mtd->mtd, set->partitions, set->nr_partitions);
1da177e4
LT
571 }
572
573 return add_mtd_device(&mtd->mtd);
574}
575#else
576static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info,
577 struct s3c2410_nand_mtd *mtd,
578 struct s3c2410_nand_set *set)
579{
580 return add_mtd_device(&mtd->mtd);
581}
582#endif
583
584/* s3c2410_nand_init_chip
585 *
61b03bd7 586 * init a single instance of an chip
1da177e4
LT
587*/
588
589static void s3c2410_nand_init_chip(struct s3c2410_nand_info *info,
590 struct s3c2410_nand_mtd *nmtd,
591 struct s3c2410_nand_set *set)
592{
593 struct nand_chip *chip = &nmtd->chip;
2c06a082 594 void __iomem *regs = info->regs;
1da177e4 595
1da177e4
LT
596 chip->write_buf = s3c2410_nand_write_buf;
597 chip->read_buf = s3c2410_nand_read_buf;
598 chip->select_chip = s3c2410_nand_select_chip;
599 chip->chip_delay = 50;
600 chip->priv = nmtd;
601 chip->options = 0;
602 chip->controller = &info->controller;
603
2c06a082
BD
604 switch (info->cpu_type) {
605 case TYPE_S3C2410:
606 chip->IO_ADDR_W = regs + S3C2410_NFDATA;
607 info->sel_reg = regs + S3C2410_NFCONF;
608 info->sel_bit = S3C2410_NFCONF_nFCE;
609 chip->cmd_ctrl = s3c2410_nand_hwcontrol;
610 chip->dev_ready = s3c2410_nand_devready;
611 break;
612
613 case TYPE_S3C2440:
614 chip->IO_ADDR_W = regs + S3C2440_NFDATA;
615 info->sel_reg = regs + S3C2440_NFCONT;
616 info->sel_bit = S3C2440_NFCONT_nFCE;
617 chip->cmd_ctrl = s3c2440_nand_hwcontrol;
618 chip->dev_ready = s3c2440_nand_devready;
b773bb2e
MR
619 chip->read_buf = s3c2440_nand_read_buf;
620 chip->write_buf = s3c2440_nand_write_buf;
2c06a082
BD
621 break;
622
623 case TYPE_S3C2412:
624 chip->IO_ADDR_W = regs + S3C2440_NFDATA;
625 info->sel_reg = regs + S3C2440_NFCONT;
626 info->sel_bit = S3C2412_NFCONT_nFCE0;
627 chip->cmd_ctrl = s3c2440_nand_hwcontrol;
628 chip->dev_ready = s3c2412_nand_devready;
629
630 if (readl(regs + S3C2410_NFCONF) & S3C2412_NFCONF_NANDBOOT)
631 dev_info(info->device, "System booted from NAND\n");
632
633 break;
634 }
635
636 chip->IO_ADDR_R = chip->IO_ADDR_W;
a4f957f1 637
1da177e4
LT
638 nmtd->info = info;
639 nmtd->mtd.priv = chip;
552d9205 640 nmtd->mtd.owner = THIS_MODULE;
1da177e4
LT
641 nmtd->set = set;
642
643 if (hardware_ecc) {
6dfc6d25 644 chip->ecc.calculate = s3c2410_nand_calculate_ecc;
2c06a082 645 chip->ecc.correct = s3c2410_nand_correct_data;
6dfc6d25
TG
646 chip->ecc.mode = NAND_ECC_HW;
647 chip->ecc.size = 512;
648 chip->ecc.bytes = 3;
5bd34c09 649 chip->ecc.layout = &nand_hw_eccoob;
a4f957f1 650
2c06a082
BD
651 switch (info->cpu_type) {
652 case TYPE_S3C2410:
653 chip->ecc.hwctl = s3c2410_nand_enable_hwecc;
654 chip->ecc.calculate = s3c2410_nand_calculate_ecc;
655 break;
656
657 case TYPE_S3C2412:
4f659923
MC
658 chip->ecc.hwctl = s3c2412_nand_enable_hwecc;
659 chip->ecc.calculate = s3c2412_nand_calculate_ecc;
660 break;
661
2c06a082
BD
662 case TYPE_S3C2440:
663 chip->ecc.hwctl = s3c2440_nand_enable_hwecc;
664 chip->ecc.calculate = s3c2440_nand_calculate_ecc;
665 break;
666
a4f957f1 667 }
1da177e4 668 } else {
6dfc6d25 669 chip->ecc.mode = NAND_ECC_SOFT;
1da177e4
LT
670 }
671}
672
673/* s3c2410_nand_probe
674 *
675 * called by device layer when it finds a device matching
676 * one our driver can handled. This code checks to see if
677 * it can allocate all necessary resources then calls the
678 * nand layer to look for devices
679*/
680
2c06a082
BD
681static int s3c24xx_nand_probe(struct platform_device *pdev,
682 enum s3c_cpu_type cpu_type)
1da177e4 683{
3ae5eaec 684 struct s3c2410_platform_nand *plat = to_nand_plat(pdev);
1da177e4
LT
685 struct s3c2410_nand_info *info;
686 struct s3c2410_nand_mtd *nmtd;
687 struct s3c2410_nand_set *sets;
688 struct resource *res;
689 int err = 0;
690 int size;
691 int nr_sets;
692 int setno;
693
3ae5eaec 694 pr_debug("s3c2410_nand_probe(%p)\n", pdev);
1da177e4
LT
695
696 info = kmalloc(sizeof(*info), GFP_KERNEL);
697 if (info == NULL) {
3ae5eaec 698 dev_err(&pdev->dev, "no memory for flash info\n");
1da177e4
LT
699 err = -ENOMEM;
700 goto exit_error;
701 }
702
703 memzero(info, sizeof(*info));
3ae5eaec 704 platform_set_drvdata(pdev, info);
1da177e4
LT
705
706 spin_lock_init(&info->controller.lock);
a4f957f1 707 init_waitqueue_head(&info->controller.wq);
1da177e4
LT
708
709 /* get the clock source and enable it */
710
3ae5eaec 711 info->clk = clk_get(&pdev->dev, "nand");
1da177e4 712 if (IS_ERR(info->clk)) {
898eb71c 713 dev_err(&pdev->dev, "failed to get clock\n");
1da177e4
LT
714 err = -ENOENT;
715 goto exit_error;
716 }
717
1da177e4
LT
718 clk_enable(info->clk);
719
720 /* allocate and map the resource */
721
a4f957f1
BD
722 /* currently we assume we have the one resource */
723 res = pdev->resource;
1da177e4
LT
724 size = res->end - res->start + 1;
725
726 info->area = request_mem_region(res->start, size, pdev->name);
727
728 if (info->area == NULL) {
3ae5eaec 729 dev_err(&pdev->dev, "cannot reserve register region\n");
1da177e4
LT
730 err = -ENOENT;
731 goto exit_error;
732 }
733
3ae5eaec 734 info->device = &pdev->dev;
a4f957f1
BD
735 info->platform = plat;
736 info->regs = ioremap(res->start, size);
2c06a082 737 info->cpu_type = cpu_type;
1da177e4
LT
738
739 if (info->regs == NULL) {
3ae5eaec 740 dev_err(&pdev->dev, "cannot reserve register region\n");
1da177e4
LT
741 err = -EIO;
742 goto exit_error;
61b03bd7 743 }
1da177e4 744
3ae5eaec 745 dev_dbg(&pdev->dev, "mapped registers at %p\n", info->regs);
1da177e4
LT
746
747 /* initialise the hardware */
748
3ae5eaec 749 err = s3c2410_nand_inithw(info, pdev);
1da177e4
LT
750 if (err != 0)
751 goto exit_error;
752
753 sets = (plat != NULL) ? plat->sets : NULL;
754 nr_sets = (plat != NULL) ? plat->nr_sets : 1;
755
756 info->mtd_count = nr_sets;
757
758 /* allocate our information */
759
760 size = nr_sets * sizeof(*info->mtds);
761 info->mtds = kmalloc(size, GFP_KERNEL);
762 if (info->mtds == NULL) {
3ae5eaec 763 dev_err(&pdev->dev, "failed to allocate mtd storage\n");
1da177e4
LT
764 err = -ENOMEM;
765 goto exit_error;
766 }
767
768 memzero(info->mtds, size);
769
770 /* initialise all possible chips */
771
772 nmtd = info->mtds;
773
774 for (setno = 0; setno < nr_sets; setno++, nmtd++) {
e0c7d767 775 pr_debug("initialising set %d (%p, info %p)\n", setno, nmtd, info);
61b03bd7 776
1da177e4
LT
777 s3c2410_nand_init_chip(info, nmtd, sets);
778
e0c7d767 779 nmtd->scan_res = nand_scan(&nmtd->mtd, (sets) ? sets->nr_chips : 1);
1da177e4
LT
780
781 if (nmtd->scan_res == 0) {
782 s3c2410_nand_add_partition(info, nmtd, sets);
783 }
784
785 if (sets != NULL)
786 sets++;
787 }
61b03bd7 788
d1fef3c5
BD
789 if (allow_clk_stop(info)) {
790 dev_info(&pdev->dev, "clock idle support enabled\n");
791 clk_disable(info->clk);
792 }
793
1da177e4
LT
794 pr_debug("initialised ok\n");
795 return 0;
796
797 exit_error:
3ae5eaec 798 s3c2410_nand_remove(pdev);
1da177e4
LT
799
800 if (err == 0)
801 err = -EINVAL;
802 return err;
803}
804
d1fef3c5
BD
805/* PM Support */
806#ifdef CONFIG_PM
807
808static int s3c24xx_nand_suspend(struct platform_device *dev, pm_message_t pm)
809{
810 struct s3c2410_nand_info *info = platform_get_drvdata(dev);
811
812 if (info) {
03680b1e
BD
813 info->save_nfconf = readl(info->regs + S3C2410_NFCONF);
814
815 /* For the moment, we must ensure nFCE is high during
816 * the time we are suspended. This really should be
817 * handled by suspending the MTDs we are using, but
818 * that is currently not the case. */
819
820 writel(info->save_nfconf | info->sel_bit,
821 info->regs + S3C2410_NFCONF);
822
d1fef3c5
BD
823 if (!allow_clk_stop(info))
824 clk_disable(info->clk);
825 }
826
827 return 0;
828}
829
830static int s3c24xx_nand_resume(struct platform_device *dev)
831{
832 struct s3c2410_nand_info *info = platform_get_drvdata(dev);
03680b1e 833 unsigned long nfconf;
d1fef3c5
BD
834
835 if (info) {
836 clk_enable(info->clk);
837 s3c2410_nand_inithw(info, dev);
838
03680b1e
BD
839 /* Restore the state of the nFCE line. */
840
841 nfconf = readl(info->regs + S3C2410_NFCONF);
842 nfconf &= ~info->sel_bit;
843 nfconf |= info->save_nfconf & info->sel_bit;
844 writel(nfconf, info->regs + S3C2410_NFCONF);
845
d1fef3c5
BD
846 if (allow_clk_stop(info))
847 clk_disable(info->clk);
848 }
849
850 return 0;
851}
852
853#else
854#define s3c24xx_nand_suspend NULL
855#define s3c24xx_nand_resume NULL
856#endif
857
a4f957f1
BD
858/* driver device registration */
859
3ae5eaec 860static int s3c2410_nand_probe(struct platform_device *dev)
a4f957f1 861{
2c06a082 862 return s3c24xx_nand_probe(dev, TYPE_S3C2410);
a4f957f1
BD
863}
864
3ae5eaec 865static int s3c2440_nand_probe(struct platform_device *dev)
a4f957f1 866{
2c06a082
BD
867 return s3c24xx_nand_probe(dev, TYPE_S3C2440);
868}
869
870static int s3c2412_nand_probe(struct platform_device *dev)
871{
872 return s3c24xx_nand_probe(dev, TYPE_S3C2412);
a4f957f1
BD
873}
874
3ae5eaec 875static struct platform_driver s3c2410_nand_driver = {
1da177e4
LT
876 .probe = s3c2410_nand_probe,
877 .remove = s3c2410_nand_remove,
d1fef3c5
BD
878 .suspend = s3c24xx_nand_suspend,
879 .resume = s3c24xx_nand_resume,
3ae5eaec
RK
880 .driver = {
881 .name = "s3c2410-nand",
882 .owner = THIS_MODULE,
883 },
1da177e4
LT
884};
885
3ae5eaec 886static struct platform_driver s3c2440_nand_driver = {
a4f957f1
BD
887 .probe = s3c2440_nand_probe,
888 .remove = s3c2410_nand_remove,
d1fef3c5
BD
889 .suspend = s3c24xx_nand_suspend,
890 .resume = s3c24xx_nand_resume,
3ae5eaec
RK
891 .driver = {
892 .name = "s3c2440-nand",
893 .owner = THIS_MODULE,
894 },
a4f957f1
BD
895};
896
2c06a082
BD
897static struct platform_driver s3c2412_nand_driver = {
898 .probe = s3c2412_nand_probe,
899 .remove = s3c2410_nand_remove,
900 .suspend = s3c24xx_nand_suspend,
901 .resume = s3c24xx_nand_resume,
902 .driver = {
903 .name = "s3c2412-nand",
904 .owner = THIS_MODULE,
905 },
906};
907
1da177e4
LT
908static int __init s3c2410_nand_init(void)
909{
a4f957f1
BD
910 printk("S3C24XX NAND Driver, (c) 2004 Simtec Electronics\n");
911
2c06a082 912 platform_driver_register(&s3c2412_nand_driver);
3ae5eaec
RK
913 platform_driver_register(&s3c2440_nand_driver);
914 return platform_driver_register(&s3c2410_nand_driver);
1da177e4
LT
915}
916
917static void __exit s3c2410_nand_exit(void)
918{
2c06a082 919 platform_driver_unregister(&s3c2412_nand_driver);
3ae5eaec
RK
920 platform_driver_unregister(&s3c2440_nand_driver);
921 platform_driver_unregister(&s3c2410_nand_driver);
1da177e4
LT
922}
923
924module_init(s3c2410_nand_init);
925module_exit(s3c2410_nand_exit);
926
927MODULE_LICENSE("GPL");
928MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
a4f957f1 929MODULE_DESCRIPTION("S3C24XX MTD NAND driver");
1ff18422
KS
930MODULE_ALIAS("platform:s3c2410-nand");
931MODULE_ALIAS("platform:s3c2412-nand");
932MODULE_ALIAS("platform:s3c2440-nand");