Merge tag 'v4.20' into for-linus
[linux-2.6-block.git] / drivers / mmc / host / sh_mmcif.c
CommitLineData
f707079d 1// SPDX-License-Identifier: GPL-2.0
fdc50a94
YG
2/*
3 * MMCIF eMMC driver.
4 *
5 * Copyright (C) 2010 Renesas Solutions Corp.
6 * Yusuke Goda <yusuke.goda.sx@renesas.com>
fdc50a94
YG
7 */
8
f985da17
GL
9/*
10 * The MMCIF driver is now processing MMC requests asynchronously, according
11 * to the Linux MMC API requirement.
12 *
13 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
14 * data, and optional stop. To achieve asynchronous processing each of these
15 * stages is split into two halves: a top and a bottom half. The top half
16 * initialises the hardware, installs a timeout handler to handle completion
17 * timeouts, and returns. In case of the command stage this immediately returns
18 * control to the caller, leaving all further processing to run asynchronously.
19 * All further request processing is performed by the bottom halves.
20 *
21 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
22 * thread, a DMA completion callback, if DMA is used, a timeout work, and
23 * request- and stage-specific handler methods.
24 *
25 * Each bottom half run begins with either a hardware interrupt, a DMA callback
26 * invocation, or a timeout work run. In case of an error or a successful
27 * processing completion, the MMC core is informed and the request processing is
28 * finished. In case processing has to continue, i.e., if data has to be read
29 * from or written to the card, or if a stop command has to be sent, the next
30 * top half is called, which performs the necessary hardware handling and
31 * reschedules the timeout work. This returns the driver state machine into the
32 * bottom half waiting state.
33 */
34
86df1745 35#include <linux/bitops.h>
aa0787a9
GL
36#include <linux/clk.h>
37#include <linux/completion.h>
e47bf32a 38#include <linux/delay.h>
fdc50a94 39#include <linux/dma-mapping.h>
a782d688 40#include <linux/dmaengine.h>
fdc50a94
YG
41#include <linux/mmc/card.h>
42#include <linux/mmc/core.h>
e47bf32a 43#include <linux/mmc/host.h>
fdc50a94
YG
44#include <linux/mmc/mmc.h>
45#include <linux/mmc/sdio.h>
fdc50a94 46#include <linux/mmc/sh_mmcif.h>
e480606a 47#include <linux/mmc/slot-gpio.h>
bf68a812 48#include <linux/mod_devicetable.h>
8047310e 49#include <linux/mutex.h>
89d49a70 50#include <linux/of_device.h>
a782d688 51#include <linux/pagemap.h>
e47bf32a 52#include <linux/platform_device.h>
efe6a8ad 53#include <linux/pm_qos.h>
faca6648 54#include <linux/pm_runtime.h>
d00cadac 55#include <linux/sh_dma.h>
3b0beafc 56#include <linux/spinlock.h>
88b47679 57#include <linux/module.h>
fdc50a94
YG
58
59#define DRIVER_NAME "sh_mmcif"
fdc50a94 60
fdc50a94
YG
61/* CE_CMD_SET */
62#define CMD_MASK 0x3f000000
63#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
64#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
65#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
66#define CMD_SET_RBSY (1 << 21) /* R1b */
67#define CMD_SET_CCSEN (1 << 20)
68#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
69#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
70#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
71#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
72#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
73#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
74#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
75#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
76#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
77#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
78#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
79#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
80#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
81#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
82#define CMD_SET_CCSH (1 << 5)
555061f9 83#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
fdc50a94
YG
84#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
85#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
86#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
87
88/* CE_CMD_CTRL */
89#define CMD_CTRL_BREAK (1 << 0)
90
91/* CE_BLOCK_SET */
92#define BLOCK_SIZE_MASK 0x0000ffff
93
fdc50a94
YG
94/* CE_INT */
95#define INT_CCSDE (1 << 29)
96#define INT_CMD12DRE (1 << 26)
97#define INT_CMD12RBE (1 << 25)
98#define INT_CMD12CRE (1 << 24)
99#define INT_DTRANE (1 << 23)
100#define INT_BUFRE (1 << 22)
101#define INT_BUFWEN (1 << 21)
102#define INT_BUFREN (1 << 20)
103#define INT_CCSRCV (1 << 19)
104#define INT_RBSYE (1 << 17)
105#define INT_CRSPE (1 << 16)
106#define INT_CMDVIO (1 << 15)
107#define INT_BUFVIO (1 << 14)
108#define INT_WDATERR (1 << 11)
109#define INT_RDATERR (1 << 10)
110#define INT_RIDXERR (1 << 9)
111#define INT_RSPERR (1 << 8)
112#define INT_CCSTO (1 << 5)
113#define INT_CRCSTO (1 << 4)
114#define INT_WDATTO (1 << 3)
115#define INT_RDATTO (1 << 2)
116#define INT_RBSYTO (1 << 1)
117#define INT_RSPTO (1 << 0)
118#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
119 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
120 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
121 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
122
8af50750
GL
123#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
124 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
125 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
126
967bcb77
GL
127#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
128
fdc50a94
YG
129/* CE_INT_MASK */
130#define MASK_ALL 0x00000000
131#define MASK_MCCSDE (1 << 29)
132#define MASK_MCMD12DRE (1 << 26)
133#define MASK_MCMD12RBE (1 << 25)
134#define MASK_MCMD12CRE (1 << 24)
135#define MASK_MDTRANE (1 << 23)
136#define MASK_MBUFRE (1 << 22)
137#define MASK_MBUFWEN (1 << 21)
138#define MASK_MBUFREN (1 << 20)
139#define MASK_MCCSRCV (1 << 19)
140#define MASK_MRBSYE (1 << 17)
141#define MASK_MCRSPE (1 << 16)
142#define MASK_MCMDVIO (1 << 15)
143#define MASK_MBUFVIO (1 << 14)
144#define MASK_MWDATERR (1 << 11)
145#define MASK_MRDATERR (1 << 10)
146#define MASK_MRIDXERR (1 << 9)
147#define MASK_MRSPERR (1 << 8)
148#define MASK_MCCSTO (1 << 5)
149#define MASK_MCRCSTO (1 << 4)
150#define MASK_MWDATTO (1 << 3)
151#define MASK_MRDATTO (1 << 2)
152#define MASK_MRBSYTO (1 << 1)
153#define MASK_MRSPTO (1 << 0)
154
ee4b8887
GL
155#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
156 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
967bcb77 157 MASK_MCRCSTO | MASK_MWDATTO | \
ee4b8887
GL
158 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
159
8af50750
GL
160#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
161 MASK_MBUFREN | MASK_MBUFWEN | \
162 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
163 MASK_MCMD12RBE | MASK_MCMD12CRE)
164
fdc50a94
YG
165/* CE_HOST_STS1 */
166#define STS1_CMDSEQ (1 << 31)
167
168/* CE_HOST_STS2 */
169#define STS2_CRCSTE (1 << 31)
170#define STS2_CRC16E (1 << 30)
171#define STS2_AC12CRCE (1 << 29)
172#define STS2_RSPCRC7E (1 << 28)
173#define STS2_CRCSTEBE (1 << 27)
174#define STS2_RDATEBE (1 << 26)
175#define STS2_AC12REBE (1 << 25)
176#define STS2_RSPEBE (1 << 24)
177#define STS2_AC12IDXE (1 << 23)
178#define STS2_RSPIDXE (1 << 22)
179#define STS2_CCSTO (1 << 15)
180#define STS2_RDATTO (1 << 14)
181#define STS2_DATBSYTO (1 << 13)
182#define STS2_CRCSTTO (1 << 12)
183#define STS2_AC12BSYTO (1 << 11)
184#define STS2_RSPBSYTO (1 << 10)
185#define STS2_AC12RSPTO (1 << 9)
186#define STS2_RSPTO (1 << 8)
187#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
188 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
189#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
190 STS2_DATBSYTO | STS2_CRCSTTO | \
191 STS2_AC12BSYTO | STS2_RSPBSYTO | \
192 STS2_AC12RSPTO | STS2_RSPTO)
193
fdc50a94
YG
194#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
195#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
196#define CLKDEV_INIT 400000 /* 400 KHz */
197
1b1a694d 198enum sh_mmcif_state {
3b0beafc
GL
199 STATE_IDLE,
200 STATE_REQUEST,
201 STATE_IOS,
8047310e 202 STATE_TIMEOUT,
3b0beafc
GL
203};
204
1b1a694d 205enum sh_mmcif_wait_for {
f985da17
GL
206 MMCIF_WAIT_FOR_REQUEST,
207 MMCIF_WAIT_FOR_CMD,
208 MMCIF_WAIT_FOR_MREAD,
209 MMCIF_WAIT_FOR_MWRITE,
210 MMCIF_WAIT_FOR_READ,
211 MMCIF_WAIT_FOR_WRITE,
212 MMCIF_WAIT_FOR_READ_END,
213 MMCIF_WAIT_FOR_WRITE_END,
214 MMCIF_WAIT_FOR_STOP,
215};
216
89d49a70
KM
217/*
218 * difference for each SoC
219 */
fdc50a94
YG
220struct sh_mmcif_host {
221 struct mmc_host *mmc;
f985da17 222 struct mmc_request *mrq;
fdc50a94 223 struct platform_device *pd;
6aed678b 224 struct clk *clk;
fdc50a94 225 int bus_width;
555061f9 226 unsigned char timing;
aa0787a9 227 bool sd_error;
f985da17 228 bool dying;
fdc50a94
YG
229 long timeout;
230 void __iomem *addr;
f985da17 231 u32 *pio_ptr;
ee4b8887 232 spinlock_t lock; /* protect sh_mmcif_host::state */
1b1a694d
KM
233 enum sh_mmcif_state state;
234 enum sh_mmcif_wait_for wait_for;
f985da17
GL
235 struct delayed_work timeout_work;
236 size_t blocksize;
237 int sg_idx;
238 int sg_blkidx;
faca6648 239 bool power;
967bcb77 240 bool ccs_enable; /* Command Completion Signal support */
6d6fd367 241 bool clk_ctrl2_enable;
8047310e 242 struct mutex thread_lock;
89d49a70 243 u32 clkdiv_map; /* see CE_CLK_CTRL::CLKDIV */
fdc50a94 244
a782d688
GL
245 /* DMA support */
246 struct dma_chan *chan_rx;
247 struct dma_chan *chan_tx;
248 struct completion dma_complete;
f38f94c6 249 bool dma_active;
a782d688 250};
fdc50a94 251
1b1a694d 252static const struct of_device_id sh_mmcif_of_match[] = {
70830b41
KM
253 { .compatible = "renesas,sh-mmcif" },
254 { }
255};
1b1a694d 256MODULE_DEVICE_TABLE(of, sh_mmcif_of_match);
70830b41 257
585c3a5a
KM
258#define sh_mmcif_host_to_dev(host) (&host->pd->dev)
259
fdc50a94
YG
260static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
261 unsigned int reg, u32 val)
262{
487d9fc5 263 writel(val | readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
264}
265
266static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
487d9fc5 269 writel(~val & readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
270}
271
1b1a694d 272static void sh_mmcif_dma_complete(void *arg)
a782d688
GL
273{
274 struct sh_mmcif_host *host = arg;
8047310e 275 struct mmc_request *mrq = host->mrq;
585c3a5a 276 struct device *dev = sh_mmcif_host_to_dev(host);
69983404 277
585c3a5a 278 dev_dbg(dev, "Command completed\n");
a782d688 279
8047310e 280 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
585c3a5a 281 dev_name(dev)))
a782d688
GL
282 return;
283
a782d688
GL
284 complete(&host->dma_complete);
285}
286
287static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
288{
69983404
GL
289 struct mmc_data *data = host->mrq->data;
290 struct scatterlist *sg = data->sg;
a782d688
GL
291 struct dma_async_tx_descriptor *desc = NULL;
292 struct dma_chan *chan = host->chan_rx;
585c3a5a 293 struct device *dev = sh_mmcif_host_to_dev(host);
a782d688
GL
294 dma_cookie_t cookie = -EINVAL;
295 int ret;
296
69983404 297 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 298 DMA_FROM_DEVICE);
a782d688 299 if (ret > 0) {
f38f94c6 300 host->dma_active = true;
16052827 301 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 302 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
303 }
304
305 if (desc) {
1b1a694d 306 desc->callback = sh_mmcif_dma_complete;
a782d688 307 desc->callback_param = host;
a5ece7d2
LW
308 cookie = dmaengine_submit(desc);
309 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
310 dma_async_issue_pending(chan);
a782d688 311 }
585c3a5a 312 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 313 __func__, data->sg_len, ret, cookie);
a782d688
GL
314
315 if (!desc) {
316 /* DMA failed, fall back to PIO */
317 if (ret >= 0)
318 ret = -EIO;
319 host->chan_rx = NULL;
f38f94c6 320 host->dma_active = false;
a782d688
GL
321 dma_release_channel(chan);
322 /* Free the Tx channel too */
323 chan = host->chan_tx;
324 if (chan) {
325 host->chan_tx = NULL;
326 dma_release_channel(chan);
327 }
585c3a5a 328 dev_warn(dev,
a782d688
GL
329 "DMA failed: %d, falling back to PIO\n", ret);
330 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
331 }
332
585c3a5a 333 dev_dbg(dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
69983404 334 desc, cookie, data->sg_len);
a782d688
GL
335}
336
337static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
338{
69983404
GL
339 struct mmc_data *data = host->mrq->data;
340 struct scatterlist *sg = data->sg;
a782d688
GL
341 struct dma_async_tx_descriptor *desc = NULL;
342 struct dma_chan *chan = host->chan_tx;
585c3a5a 343 struct device *dev = sh_mmcif_host_to_dev(host);
a782d688
GL
344 dma_cookie_t cookie = -EINVAL;
345 int ret;
346
69983404 347 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 348 DMA_TO_DEVICE);
a782d688 349 if (ret > 0) {
f38f94c6 350 host->dma_active = true;
16052827 351 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 352 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
353 }
354
355 if (desc) {
1b1a694d 356 desc->callback = sh_mmcif_dma_complete;
a782d688 357 desc->callback_param = host;
a5ece7d2
LW
358 cookie = dmaengine_submit(desc);
359 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
360 dma_async_issue_pending(chan);
a782d688 361 }
585c3a5a 362 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 363 __func__, data->sg_len, ret, cookie);
a782d688
GL
364
365 if (!desc) {
366 /* DMA failed, fall back to PIO */
367 if (ret >= 0)
368 ret = -EIO;
369 host->chan_tx = NULL;
f38f94c6 370 host->dma_active = false;
a782d688
GL
371 dma_release_channel(chan);
372 /* Free the Rx channel too */
373 chan = host->chan_rx;
374 if (chan) {
375 host->chan_rx = NULL;
376 dma_release_channel(chan);
377 }
585c3a5a 378 dev_warn(dev,
a782d688
GL
379 "DMA failed: %d, falling back to PIO\n", ret);
380 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
381 }
382
585c3a5a 383 dev_dbg(dev, "%s(): desc %p, cookie %d\n", __func__,
a782d688
GL
384 desc, cookie);
385}
386
e5a233cb 387static struct dma_chan *
27cbd7e8 388sh_mmcif_request_dma_pdata(struct sh_mmcif_host *host, uintptr_t slave_id)
a782d688 389{
0e79f9ae 390 dma_cap_mask_t mask;
a782d688 391
e5a233cb
LP
392 dma_cap_zero(mask);
393 dma_cap_set(DMA_SLAVE, mask);
27cbd7e8
AB
394 if (slave_id <= 0)
395 return NULL;
e5a233cb 396
27cbd7e8
AB
397 return dma_request_channel(mask, shdma_chan_filter, (void *)slave_id);
398}
e5a233cb 399
27cbd7e8
AB
400static int sh_mmcif_dma_slave_config(struct sh_mmcif_host *host,
401 struct dma_chan *chan,
402 enum dma_transfer_direction direction)
403{
404 struct resource *res;
405 struct dma_slave_config cfg = { 0, };
e5a233cb
LP
406
407 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
e5a233cb 408 cfg.direction = direction;
d25006e7 409
e36152aa 410 if (direction == DMA_DEV_TO_MEM) {
d25006e7 411 cfg.src_addr = res->start + MMCIF_CE_DATA;
e36152aa
LP
412 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
413 } else {
d25006e7 414 cfg.dst_addr = res->start + MMCIF_CE_DATA;
e36152aa
LP
415 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
416 }
d25006e7 417
27cbd7e8 418 return dmaengine_slave_config(chan, &cfg);
e5a233cb
LP
419}
420
27cbd7e8 421static void sh_mmcif_request_dma(struct sh_mmcif_host *host)
e5a233cb 422{
585c3a5a 423 struct device *dev = sh_mmcif_host_to_dev(host);
f38f94c6 424 host->dma_active = false;
a782d688 425
27cbd7e8
AB
426 /* We can only either use DMA for both Tx and Rx or not use it at all */
427 if (IS_ENABLED(CONFIG_SUPERH) && dev->platform_data) {
428 struct sh_mmcif_plat_data *pdata = dev->platform_data;
429
430 host->chan_tx = sh_mmcif_request_dma_pdata(host,
431 pdata->slave_id_tx);
432 host->chan_rx = sh_mmcif_request_dma_pdata(host,
433 pdata->slave_id_rx);
434 } else {
435 host->chan_tx = dma_request_slave_channel(dev, "tx");
a32ef81c 436 host->chan_rx = dma_request_slave_channel(dev, "rx");
acd6d772 437 }
27cbd7e8
AB
438 dev_dbg(dev, "%s: got channel TX %p RX %p\n", __func__, host->chan_tx,
439 host->chan_rx);
a782d688 440
27cbd7e8
AB
441 if (!host->chan_tx || !host->chan_rx ||
442 sh_mmcif_dma_slave_config(host, host->chan_tx, DMA_MEM_TO_DEV) ||
443 sh_mmcif_dma_slave_config(host, host->chan_rx, DMA_DEV_TO_MEM))
444 goto error;
a782d688 445
27cbd7e8
AB
446 return;
447
448error:
449 if (host->chan_tx)
e5a233cb 450 dma_release_channel(host->chan_tx);
27cbd7e8
AB
451 if (host->chan_rx)
452 dma_release_channel(host->chan_rx);
453 host->chan_tx = host->chan_rx = NULL;
a782d688
GL
454}
455
456static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
457{
458 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
459 /* Descriptors are freed automatically */
460 if (host->chan_tx) {
461 struct dma_chan *chan = host->chan_tx;
462 host->chan_tx = NULL;
463 dma_release_channel(chan);
464 }
465 if (host->chan_rx) {
466 struct dma_chan *chan = host->chan_rx;
467 host->chan_rx = NULL;
468 dma_release_channel(chan);
469 }
470
f38f94c6 471 host->dma_active = false;
a782d688 472}
fdc50a94
YG
473
474static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
475{
585c3a5a
KM
476 struct device *dev = sh_mmcif_host_to_dev(host);
477 struct sh_mmcif_plat_data *p = dev->platform_data;
bf68a812 478 bool sup_pclk = p ? p->sup_pclk : false;
6aed678b 479 unsigned int current_clk = clk_get_rate(host->clk);
89d49a70 480 unsigned int clkdiv;
fdc50a94
YG
481
482 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
483 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
484
485 if (!clk)
486 return;
fdc50a94 487
89d49a70
KM
488 if (host->clkdiv_map) {
489 unsigned int freq, best_freq, myclk, div, diff_min, diff;
490 int i;
491
492 clkdiv = 0;
493 diff_min = ~0;
494 best_freq = 0;
495 for (i = 31; i >= 0; i--) {
496 if (!((1 << i) & host->clkdiv_map))
497 continue;
498
499 /*
500 * clk = parent_freq / div
501 * -> parent_freq = clk x div
502 */
503
504 div = 1 << (i + 1);
505 freq = clk_round_rate(host->clk, clk * div);
506 myclk = freq / div;
507 diff = (myclk > clk) ? myclk - clk : clk - myclk;
508
509 if (diff <= diff_min) {
510 best_freq = freq;
511 clkdiv = i;
512 diff_min = diff;
513 }
514 }
515
516 dev_dbg(dev, "clk %u/%u (%u, 0x%x)\n",
517 (best_freq / (1 << (clkdiv + 1))), clk,
518 best_freq, clkdiv);
519
520 clk_set_rate(host->clk, best_freq);
521 clkdiv = clkdiv << 16;
522 } else if (sup_pclk && clk == current_clk) {
523 clkdiv = CLK_SUP_PCLK;
524 } else {
525 clkdiv = (fls(DIV_ROUND_UP(current_clk, clk) - 1) - 1) << 16;
526 }
527
528 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR & clkdiv);
fdc50a94
YG
529 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
530}
531
532static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
533{
534 u32 tmp;
535
487d9fc5 536 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
fdc50a94 537
487d9fc5
MD
538 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
539 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
967bcb77
GL
540 if (host->ccs_enable)
541 tmp |= SCCSTO_29;
6d6fd367
GL
542 if (host->clk_ctrl2_enable)
543 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
fdc50a94 544 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
967bcb77 545 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
fdc50a94
YG
546 /* byte swap on */
547 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
548}
549
550static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
551{
585c3a5a 552 struct device *dev = sh_mmcif_host_to_dev(host);
fdc50a94 553 u32 state1, state2;
ee4b8887 554 int ret, timeout;
fdc50a94 555
aa0787a9 556 host->sd_error = false;
fdc50a94 557
487d9fc5
MD
558 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
559 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
585c3a5a
KM
560 dev_dbg(dev, "ERR HOST_STS1 = %08x\n", state1);
561 dev_dbg(dev, "ERR HOST_STS2 = %08x\n", state2);
fdc50a94
YG
562
563 if (state1 & STS1_CMDSEQ) {
564 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
565 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
52e00b84 566 for (timeout = 10000; timeout; timeout--) {
487d9fc5 567 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
ee4b8887 568 & STS1_CMDSEQ))
fdc50a94
YG
569 break;
570 mdelay(1);
571 }
ee4b8887 572 if (!timeout) {
585c3a5a 573 dev_err(dev,
ee4b8887
GL
574 "Forced end of command sequence timeout err\n");
575 return -EIO;
576 }
fdc50a94 577 sh_mmcif_sync_reset(host);
585c3a5a 578 dev_dbg(dev, "Forced end of command sequence\n");
fdc50a94
YG
579 return -EIO;
580 }
581
582 if (state2 & STS2_CRC_ERR) {
585c3a5a 583 dev_err(dev, " CRC error: state %u, wait %u\n",
e475b270 584 host->state, host->wait_for);
fdc50a94
YG
585 ret = -EIO;
586 } else if (state2 & STS2_TIMEOUT_ERR) {
585c3a5a 587 dev_err(dev, " Timeout: state %u, wait %u\n",
e475b270 588 host->state, host->wait_for);
fdc50a94
YG
589 ret = -ETIMEDOUT;
590 } else {
585c3a5a 591 dev_dbg(dev, " End/Index error: state %u, wait %u\n",
e475b270 592 host->state, host->wait_for);
fdc50a94
YG
593 ret = -EIO;
594 }
595 return ret;
596}
597
f985da17 598static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
fdc50a94 599{
f985da17
GL
600 struct mmc_data *data = host->mrq->data;
601
602 host->sg_blkidx += host->blocksize;
603
604 /* data->sg->length must be a multiple of host->blocksize? */
605 BUG_ON(host->sg_blkidx > data->sg->length);
606
607 if (host->sg_blkidx == data->sg->length) {
608 host->sg_blkidx = 0;
609 if (++host->sg_idx < data->sg_len)
610 host->pio_ptr = sg_virt(++data->sg);
611 } else {
612 host->pio_ptr = p;
613 }
614
99eb9d8d 615 return host->sg_idx != data->sg_len;
f985da17
GL
616}
617
618static void sh_mmcif_single_read(struct sh_mmcif_host *host,
619 struct mmc_request *mrq)
620{
621 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
622 BLOCK_SIZE_MASK) + 3;
623
624 host->wait_for = MMCIF_WAIT_FOR_READ;
fdc50a94 625
fdc50a94
YG
626 /* buf read enable */
627 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
f985da17
GL
628}
629
630static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
631{
585c3a5a 632 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
633 struct mmc_data *data = host->mrq->data;
634 u32 *p = sg_virt(data->sg);
635 int i;
636
637 if (host->sd_error) {
638 data->error = sh_mmcif_error_manage(host);
585c3a5a 639 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
640 return false;
641 }
642
643 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 644 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
fdc50a94
YG
645
646 /* buffer read end */
647 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
f985da17 648 host->wait_for = MMCIF_WAIT_FOR_READ_END;
fdc50a94 649
f985da17 650 return true;
fdc50a94
YG
651}
652
f985da17
GL
653static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
654 struct mmc_request *mrq)
fdc50a94
YG
655{
656 struct mmc_data *data = mrq->data;
f985da17
GL
657
658 if (!data->sg_len || !data->sg->length)
659 return;
660
661 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
662 BLOCK_SIZE_MASK;
663
664 host->wait_for = MMCIF_WAIT_FOR_MREAD;
665 host->sg_idx = 0;
666 host->sg_blkidx = 0;
667 host->pio_ptr = sg_virt(data->sg);
5df460b1 668
f985da17
GL
669 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
670}
671
672static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
673{
585c3a5a 674 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
675 struct mmc_data *data = host->mrq->data;
676 u32 *p = host->pio_ptr;
677 int i;
678
679 if (host->sd_error) {
680 data->error = sh_mmcif_error_manage(host);
585c3a5a 681 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
f985da17 682 return false;
fdc50a94 683 }
f985da17
GL
684
685 BUG_ON(!data->sg->length);
686
687 for (i = 0; i < host->blocksize / 4; i++)
688 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
689
690 if (!sh_mmcif_next_block(host, p))
691 return false;
692
f985da17
GL
693 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
694
695 return true;
fdc50a94
YG
696}
697
f985da17 698static void sh_mmcif_single_write(struct sh_mmcif_host *host,
fdc50a94
YG
699 struct mmc_request *mrq)
700{
f985da17
GL
701 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
702 BLOCK_SIZE_MASK) + 3;
fdc50a94 703
f985da17 704 host->wait_for = MMCIF_WAIT_FOR_WRITE;
fdc50a94
YG
705
706 /* buf write enable */
f985da17
GL
707 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
708}
709
710static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
711{
585c3a5a 712 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
713 struct mmc_data *data = host->mrq->data;
714 u32 *p = sg_virt(data->sg);
715 int i;
716
717 if (host->sd_error) {
718 data->error = sh_mmcif_error_manage(host);
585c3a5a 719 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
720 return false;
721 }
722
723 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 724 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
fdc50a94
YG
725
726 /* buffer write end */
727 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
f985da17 728 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
fdc50a94 729
f985da17 730 return true;
fdc50a94
YG
731}
732
f985da17
GL
733static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
734 struct mmc_request *mrq)
fdc50a94
YG
735{
736 struct mmc_data *data = mrq->data;
fdc50a94 737
f985da17
GL
738 if (!data->sg_len || !data->sg->length)
739 return;
fdc50a94 740
f985da17
GL
741 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
742 BLOCK_SIZE_MASK;
fdc50a94 743
f985da17
GL
744 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
745 host->sg_idx = 0;
746 host->sg_blkidx = 0;
747 host->pio_ptr = sg_virt(data->sg);
5df460b1 748
f985da17
GL
749 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
750}
fdc50a94 751
f985da17
GL
752static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
753{
585c3a5a 754 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
755 struct mmc_data *data = host->mrq->data;
756 u32 *p = host->pio_ptr;
757 int i;
758
759 if (host->sd_error) {
760 data->error = sh_mmcif_error_manage(host);
585c3a5a 761 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
f985da17 762 return false;
fdc50a94 763 }
f985da17
GL
764
765 BUG_ON(!data->sg->length);
766
767 for (i = 0; i < host->blocksize / 4; i++)
768 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
769
770 if (!sh_mmcif_next_block(host, p))
771 return false;
772
f985da17
GL
773 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
774
775 return true;
fdc50a94
YG
776}
777
778static void sh_mmcif_get_response(struct sh_mmcif_host *host,
779 struct mmc_command *cmd)
780{
781 if (cmd->flags & MMC_RSP_136) {
487d9fc5
MD
782 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
783 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
784 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
785 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94 786 } else
487d9fc5 787 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94
YG
788}
789
790static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
791 struct mmc_command *cmd)
792{
487d9fc5 793 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
fdc50a94
YG
794}
795
796static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
69983404 797 struct mmc_request *mrq)
fdc50a94 798{
585c3a5a 799 struct device *dev = sh_mmcif_host_to_dev(host);
69983404
GL
800 struct mmc_data *data = mrq->data;
801 struct mmc_command *cmd = mrq->cmd;
802 u32 opc = cmd->opcode;
fdc50a94
YG
803 u32 tmp = 0;
804
805 /* Response Type check */
806 switch (mmc_resp_type(cmd)) {
807 case MMC_RSP_NONE:
808 tmp |= CMD_SET_RTYP_NO;
809 break;
810 case MMC_RSP_R1:
fdc50a94
YG
811 case MMC_RSP_R3:
812 tmp |= CMD_SET_RTYP_6B;
813 break;
5b1c29bc
UH
814 case MMC_RSP_R1B:
815 tmp |= CMD_SET_RBSY | CMD_SET_RTYP_6B;
816 break;
fdc50a94
YG
817 case MMC_RSP_R2:
818 tmp |= CMD_SET_RTYP_17B;
819 break;
820 default:
585c3a5a 821 dev_err(dev, "Unsupported response type.\n");
fdc50a94
YG
822 break;
823 }
5b1c29bc 824
fdc50a94 825 /* WDAT / DATW */
69983404 826 if (data) {
fdc50a94
YG
827 tmp |= CMD_SET_WDAT;
828 switch (host->bus_width) {
829 case MMC_BUS_WIDTH_1:
830 tmp |= CMD_SET_DATW_1;
831 break;
832 case MMC_BUS_WIDTH_4:
833 tmp |= CMD_SET_DATW_4;
834 break;
835 case MMC_BUS_WIDTH_8:
836 tmp |= CMD_SET_DATW_8;
837 break;
838 default:
585c3a5a 839 dev_err(dev, "Unsupported bus width.\n");
fdc50a94
YG
840 break;
841 }
555061f9 842 switch (host->timing) {
4039ff47 843 case MMC_TIMING_MMC_DDR52:
555061f9
TK
844 /*
845 * MMC core will only set this timing, if the host
4039ff47
SJ
846 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
847 * capability. MMCIF implementations with this
848 * capability, e.g. sh73a0, will have to set it
849 * in their platform data.
555061f9
TK
850 */
851 tmp |= CMD_SET_DARS;
852 break;
853 }
fdc50a94
YG
854 }
855 /* DWEN */
856 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
857 tmp |= CMD_SET_DWEN;
858 /* CMLTE/CMD12EN */
859 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
860 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
861 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
69983404 862 data->blocks << 16);
fdc50a94
YG
863 }
864 /* RIDXC[1:0] check bits */
865 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
866 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
867 tmp |= CMD_SET_RIDXC_BITS;
868 /* RCRC7C[1:0] check bits */
869 if (opc == MMC_SEND_OP_COND)
870 tmp |= CMD_SET_CRC7C_BITS;
871 /* RCRC7C[1:0] internal CRC7 */
872 if (opc == MMC_ALL_SEND_CID ||
873 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
874 tmp |= CMD_SET_CRC7C_INTERNAL;
875
69983404 876 return (opc << 24) | tmp;
fdc50a94
YG
877}
878
e47bf32a 879static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
f985da17 880 struct mmc_request *mrq, u32 opc)
fdc50a94 881{
585c3a5a
KM
882 struct device *dev = sh_mmcif_host_to_dev(host);
883
fdc50a94
YG
884 switch (opc) {
885 case MMC_READ_MULTIPLE_BLOCK:
f985da17
GL
886 sh_mmcif_multi_read(host, mrq);
887 return 0;
fdc50a94 888 case MMC_WRITE_MULTIPLE_BLOCK:
f985da17
GL
889 sh_mmcif_multi_write(host, mrq);
890 return 0;
fdc50a94 891 case MMC_WRITE_BLOCK:
f985da17
GL
892 sh_mmcif_single_write(host, mrq);
893 return 0;
fdc50a94
YG
894 case MMC_READ_SINGLE_BLOCK:
895 case MMC_SEND_EXT_CSD:
f985da17
GL
896 sh_mmcif_single_read(host, mrq);
897 return 0;
fdc50a94 898 default:
585c3a5a 899 dev_err(dev, "Unsupported CMD%d\n", opc);
ee4b8887 900 return -EINVAL;
fdc50a94 901 }
fdc50a94
YG
902}
903
904static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
ee4b8887 905 struct mmc_request *mrq)
fdc50a94 906{
ee4b8887 907 struct mmc_command *cmd = mrq->cmd;
659032dc 908 u32 opc;
5b1c29bc 909 u32 mask = 0;
dbb42d96 910 unsigned long flags;
fdc50a94 911
5b1c29bc 912 if (cmd->flags & MMC_RSP_BUSY)
ee4b8887 913 mask = MASK_START_CMD | MASK_MRBSYE;
5b1c29bc 914 else
ee4b8887 915 mask = MASK_START_CMD | MASK_MCRSPE;
fdc50a94 916
967bcb77
GL
917 if (host->ccs_enable)
918 mask |= MASK_MCCSTO;
919
69983404 920 if (mrq->data) {
487d9fc5
MD
921 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
922 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
923 mrq->data->blksz);
fdc50a94 924 }
69983404 925 opc = sh_mmcif_set_cmd(host, mrq);
fdc50a94 926
967bcb77
GL
927 if (host->ccs_enable)
928 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
929 else
930 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
487d9fc5 931 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
fdc50a94 932 /* set arg */
487d9fc5 933 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
fdc50a94 934 /* set cmd */
dbb42d96 935 spin_lock_irqsave(&host->lock, flags);
487d9fc5 936 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
fdc50a94 937
f985da17
GL
938 host->wait_for = MMCIF_WAIT_FOR_CMD;
939 schedule_delayed_work(&host->timeout_work, host->timeout);
dbb42d96 940 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94
YG
941}
942
943static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
ee4b8887 944 struct mmc_request *mrq)
fdc50a94 945{
585c3a5a
KM
946 struct device *dev = sh_mmcif_host_to_dev(host);
947
69983404
GL
948 switch (mrq->cmd->opcode) {
949 case MMC_READ_MULTIPLE_BLOCK:
fdc50a94 950 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
69983404
GL
951 break;
952 case MMC_WRITE_MULTIPLE_BLOCK:
fdc50a94 953 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
69983404
GL
954 break;
955 default:
585c3a5a 956 dev_err(dev, "unsupported stop cmd\n");
69983404 957 mrq->stop->error = sh_mmcif_error_manage(host);
fdc50a94
YG
958 return;
959 }
960
f985da17 961 host->wait_for = MMCIF_WAIT_FOR_STOP;
fdc50a94
YG
962}
963
964static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
965{
966 struct sh_mmcif_host *host = mmc_priv(mmc);
585c3a5a 967 struct device *dev = sh_mmcif_host_to_dev(host);
3b0beafc
GL
968 unsigned long flags;
969
970 spin_lock_irqsave(&host->lock, flags);
971 if (host->state != STATE_IDLE) {
585c3a5a
KM
972 dev_dbg(dev, "%s() rejected, state %u\n",
973 __func__, host->state);
3b0beafc
GL
974 spin_unlock_irqrestore(&host->lock, flags);
975 mrq->cmd->error = -EAGAIN;
976 mmc_request_done(mmc, mrq);
977 return;
978 }
979
980 host->state = STATE_REQUEST;
981 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94 982
f985da17 983 host->mrq = mrq;
fdc50a94 984
f985da17 985 sh_mmcif_start_cmd(host, mrq);
fdc50a94
YG
986}
987
9bb09a30 988static void sh_mmcif_clk_setup(struct sh_mmcif_host *host)
a6609267 989{
89d49a70
KM
990 struct device *dev = sh_mmcif_host_to_dev(host);
991
992 if (host->mmc->f_max) {
993 unsigned int f_max, f_min = 0, f_min_old;
994
995 f_max = host->mmc->f_max;
996 for (f_min_old = f_max; f_min_old > 2;) {
997 f_min = clk_round_rate(host->clk, f_min_old / 2);
998 if (f_min == f_min_old)
999 break;
1000 f_min_old = f_min;
1001 }
1002
1003 /*
1004 * This driver assumes this SoC is R-Car Gen2 or later
1005 */
1006 host->clkdiv_map = 0x3ff;
1007
1008 host->mmc->f_max = f_max / (1 << ffs(host->clkdiv_map));
1009 host->mmc->f_min = f_min / (1 << fls(host->clkdiv_map));
1010 } else {
1011 unsigned int clk = clk_get_rate(host->clk);
1012
1013 host->mmc->f_max = clk / 2;
1014 host->mmc->f_min = clk / 512;
1015 }
a6609267 1016
89d49a70
KM
1017 dev_dbg(dev, "clk max/min = %d/%d\n",
1018 host->mmc->f_max, host->mmc->f_min);
a6609267
GL
1019}
1020
fdc50a94
YG
1021static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1022{
1023 struct sh_mmcif_host *host = mmc_priv(mmc);
585c3a5a 1024 struct device *dev = sh_mmcif_host_to_dev(host);
3b0beafc
GL
1025 unsigned long flags;
1026
1027 spin_lock_irqsave(&host->lock, flags);
1028 if (host->state != STATE_IDLE) {
585c3a5a
KM
1029 dev_dbg(dev, "%s() rejected, state %u\n",
1030 __func__, host->state);
3b0beafc
GL
1031 spin_unlock_irqrestore(&host->lock, flags);
1032 return;
1033 }
1034
1035 host->state = STATE_IOS;
1036 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94 1037
4caf653a
UH
1038 switch (ios->power_mode) {
1039 case MMC_POWER_UP:
33a31cea
UH
1040 if (!IS_ERR(mmc->supply.vmmc))
1041 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
4caf653a
UH
1042 if (!host->power) {
1043 clk_prepare_enable(host->clk);
1044 pm_runtime_get_sync(dev);
1045 sh_mmcif_sync_reset(host);
27cbd7e8 1046 sh_mmcif_request_dma(host);
4caf653a 1047 host->power = true;
faca6648 1048 }
4caf653a
UH
1049 break;
1050 case MMC_POWER_OFF:
33a31cea
UH
1051 if (!IS_ERR(mmc->supply.vmmc))
1052 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
c9b0cef2 1053 if (host->power) {
4caf653a
UH
1054 sh_mmcif_clock_control(host, 0);
1055 sh_mmcif_release_dma(host);
1056 pm_runtime_put(dev);
6aed678b 1057 clk_disable_unprepare(host->clk);
c9b0cef2 1058 host->power = false;
c9b0cef2 1059 }
4caf653a
UH
1060 break;
1061 case MMC_POWER_ON:
fdc50a94 1062 sh_mmcif_clock_control(host, ios->clock);
4caf653a 1063 break;
c9b0cef2 1064 }
fdc50a94 1065
555061f9 1066 host->timing = ios->timing;
fdc50a94 1067 host->bus_width = ios->bus_width;
3b0beafc 1068 host->state = STATE_IDLE;
fdc50a94
YG
1069}
1070
1586cbb3 1071static const struct mmc_host_ops sh_mmcif_ops = {
fdc50a94
YG
1072 .request = sh_mmcif_request,
1073 .set_ios = sh_mmcif_set_ios,
5957eeba 1074 .get_cd = mmc_gpio_get_cd,
fdc50a94
YG
1075};
1076
f985da17
GL
1077static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1078{
1079 struct mmc_command *cmd = host->mrq->cmd;
69983404 1080 struct mmc_data *data = host->mrq->data;
585c3a5a 1081 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
1082 long time;
1083
1084 if (host->sd_error) {
1085 switch (cmd->opcode) {
1086 case MMC_ALL_SEND_CID:
1087 case MMC_SELECT_CARD:
1088 case MMC_APP_CMD:
1089 cmd->error = -ETIMEDOUT;
f985da17
GL
1090 break;
1091 default:
1092 cmd->error = sh_mmcif_error_manage(host);
f985da17
GL
1093 break;
1094 }
585c3a5a 1095 dev_dbg(dev, "CMD%d error %d\n",
e475b270 1096 cmd->opcode, cmd->error);
aba9d646 1097 host->sd_error = false;
f985da17
GL
1098 return false;
1099 }
1100 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1101 cmd->error = 0;
1102 return false;
1103 }
1104
1105 sh_mmcif_get_response(host, cmd);
1106
69983404 1107 if (!data)
f985da17
GL
1108 return false;
1109
90f1cb43
GL
1110 /*
1111 * Completion can be signalled from DMA callback and error, so, have to
1112 * reset here, before setting .dma_active
1113 */
1114 init_completion(&host->dma_complete);
1115
69983404 1116 if (data->flags & MMC_DATA_READ) {
f985da17
GL
1117 if (host->chan_rx)
1118 sh_mmcif_start_dma_rx(host);
1119 } else {
1120 if (host->chan_tx)
1121 sh_mmcif_start_dma_tx(host);
1122 }
1123
1124 if (!host->dma_active) {
69983404 1125 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
99eb9d8d 1126 return !data->error;
f985da17
GL
1127 }
1128
1129 /* Running in the IRQ thread, can sleep */
1130 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1131 host->timeout);
eae30983
TK
1132
1133 if (data->flags & MMC_DATA_READ)
1134 dma_unmap_sg(host->chan_rx->device->dev,
1135 data->sg, data->sg_len,
1136 DMA_FROM_DEVICE);
1137 else
1138 dma_unmap_sg(host->chan_tx->device->dev,
1139 data->sg, data->sg_len,
1140 DMA_TO_DEVICE);
1141
f985da17
GL
1142 if (host->sd_error) {
1143 dev_err(host->mmc->parent,
1144 "Error IRQ while waiting for DMA completion!\n");
1145 /* Woken up by an error IRQ: abort DMA */
69983404 1146 data->error = sh_mmcif_error_manage(host);
f985da17 1147 } else if (!time) {
e475b270 1148 dev_err(host->mmc->parent, "DMA timeout!\n");
69983404 1149 data->error = -ETIMEDOUT;
f985da17 1150 } else if (time < 0) {
e475b270
TK
1151 dev_err(host->mmc->parent,
1152 "wait_for_completion_...() error %ld!\n", time);
69983404 1153 data->error = time;
f985da17
GL
1154 }
1155 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1156 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1157 host->dma_active = false;
1158
eae30983 1159 if (data->error) {
69983404 1160 data->bytes_xfered = 0;
eae30983
TK
1161 /* Abort DMA */
1162 if (data->flags & MMC_DATA_READ)
1163 dmaengine_terminate_all(host->chan_rx);
1164 else
1165 dmaengine_terminate_all(host->chan_tx);
1166 }
f985da17
GL
1167
1168 return false;
1169}
1170
1171static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1172{
1173 struct sh_mmcif_host *host = dev_id;
8047310e 1174 struct mmc_request *mrq;
585c3a5a 1175 struct device *dev = sh_mmcif_host_to_dev(host);
5df460b1 1176 bool wait = false;
dbb42d96
KT
1177 unsigned long flags;
1178 int wait_work;
1179
1180 spin_lock_irqsave(&host->lock, flags);
1181 wait_work = host->wait_for;
1182 spin_unlock_irqrestore(&host->lock, flags);
f985da17
GL
1183
1184 cancel_delayed_work_sync(&host->timeout_work);
1185
8047310e
GL
1186 mutex_lock(&host->thread_lock);
1187
1188 mrq = host->mrq;
1189 if (!mrq) {
585c3a5a 1190 dev_dbg(dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
8047310e
GL
1191 host->state, host->wait_for);
1192 mutex_unlock(&host->thread_lock);
1193 return IRQ_HANDLED;
1194 }
1195
f985da17
GL
1196 /*
1197 * All handlers return true, if processing continues, and false, if the
1198 * request has to be completed - successfully or not
1199 */
dbb42d96 1200 switch (wait_work) {
f985da17
GL
1201 case MMCIF_WAIT_FOR_REQUEST:
1202 /* We're too late, the timeout has already kicked in */
8047310e 1203 mutex_unlock(&host->thread_lock);
f985da17
GL
1204 return IRQ_HANDLED;
1205 case MMCIF_WAIT_FOR_CMD:
5df460b1
GL
1206 /* Wait for data? */
1207 wait = sh_mmcif_end_cmd(host);
f985da17
GL
1208 break;
1209 case MMCIF_WAIT_FOR_MREAD:
5df460b1
GL
1210 /* Wait for more data? */
1211 wait = sh_mmcif_mread_block(host);
f985da17
GL
1212 break;
1213 case MMCIF_WAIT_FOR_READ:
5df460b1
GL
1214 /* Wait for data end? */
1215 wait = sh_mmcif_read_block(host);
f985da17
GL
1216 break;
1217 case MMCIF_WAIT_FOR_MWRITE:
5df460b1
GL
1218 /* Wait data to write? */
1219 wait = sh_mmcif_mwrite_block(host);
f985da17
GL
1220 break;
1221 case MMCIF_WAIT_FOR_WRITE:
5df460b1
GL
1222 /* Wait for data end? */
1223 wait = sh_mmcif_write_block(host);
f985da17
GL
1224 break;
1225 case MMCIF_WAIT_FOR_STOP:
1226 if (host->sd_error) {
1227 mrq->stop->error = sh_mmcif_error_manage(host);
585c3a5a 1228 dev_dbg(dev, "%s(): %d\n", __func__, mrq->stop->error);
f985da17
GL
1229 break;
1230 }
1231 sh_mmcif_get_cmd12response(host, mrq->stop);
1232 mrq->stop->error = 0;
1233 break;
1234 case MMCIF_WAIT_FOR_READ_END:
1235 case MMCIF_WAIT_FOR_WRITE_END:
e475b270 1236 if (host->sd_error) {
91ab252a 1237 mrq->data->error = sh_mmcif_error_manage(host);
585c3a5a 1238 dev_dbg(dev, "%s(): %d\n", __func__, mrq->data->error);
e475b270 1239 }
f985da17
GL
1240 break;
1241 default:
1242 BUG();
1243 }
1244
5df460b1
GL
1245 if (wait) {
1246 schedule_delayed_work(&host->timeout_work, host->timeout);
1247 /* Wait for more data */
8047310e 1248 mutex_unlock(&host->thread_lock);
5df460b1
GL
1249 return IRQ_HANDLED;
1250 }
1251
f985da17 1252 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
91ab252a 1253 struct mmc_data *data = mrq->data;
69983404
GL
1254 if (!mrq->cmd->error && data && !data->error)
1255 data->bytes_xfered =
1256 data->blocks * data->blksz;
f985da17 1257
69983404 1258 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
f985da17 1259 sh_mmcif_stop_cmd(host, mrq);
5df460b1
GL
1260 if (!mrq->stop->error) {
1261 schedule_delayed_work(&host->timeout_work, host->timeout);
8047310e 1262 mutex_unlock(&host->thread_lock);
f985da17 1263 return IRQ_HANDLED;
5df460b1 1264 }
f985da17
GL
1265 }
1266 }
1267
1268 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1269 host->state = STATE_IDLE;
69983404 1270 host->mrq = NULL;
f985da17
GL
1271 mmc_request_done(host->mmc, mrq);
1272
8047310e
GL
1273 mutex_unlock(&host->thread_lock);
1274
f985da17
GL
1275 return IRQ_HANDLED;
1276}
1277
fdc50a94
YG
1278static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1279{
1280 struct sh_mmcif_host *host = dev_id;
585c3a5a 1281 struct device *dev = sh_mmcif_host_to_dev(host);
967bcb77 1282 u32 state, mask;
fdc50a94 1283
487d9fc5 1284 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
967bcb77
GL
1285 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1286 if (host->ccs_enable)
1287 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1288 else
1289 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
8af50750 1290 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
fdc50a94 1291
8af50750 1292 if (state & ~MASK_CLEAN)
585c3a5a 1293 dev_dbg(dev, "IRQ state = 0x%08x incompletely cleared\n",
8af50750
GL
1294 state);
1295
1296 if (state & INT_ERR_STS || state & ~INT_ALL) {
aa0787a9 1297 host->sd_error = true;
585c3a5a 1298 dev_dbg(dev, "int err state = 0x%08x\n", state);
fdc50a94 1299 }
f985da17 1300 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
8af50750 1301 if (!host->mrq)
585c3a5a 1302 dev_dbg(dev, "NULL IRQ state = 0x%08x\n", state);
f985da17
GL
1303 if (!host->dma_active)
1304 return IRQ_WAKE_THREAD;
1305 else if (host->sd_error)
1b1a694d 1306 sh_mmcif_dma_complete(host);
f985da17 1307 } else {
585c3a5a 1308 dev_dbg(dev, "Unexpected IRQ 0x%x\n", state);
f985da17 1309 }
fdc50a94
YG
1310
1311 return IRQ_HANDLED;
1312}
1313
1b1a694d 1314static void sh_mmcif_timeout_work(struct work_struct *work)
f985da17 1315{
1046a811 1316 struct delayed_work *d = to_delayed_work(work);
f985da17
GL
1317 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1318 struct mmc_request *mrq = host->mrq;
585c3a5a 1319 struct device *dev = sh_mmcif_host_to_dev(host);
8047310e 1320 unsigned long flags;
f985da17
GL
1321
1322 if (host->dying)
1323 /* Don't run after mmc_remove_host() */
1324 return;
1325
8047310e
GL
1326 spin_lock_irqsave(&host->lock, flags);
1327 if (host->state == STATE_IDLE) {
1328 spin_unlock_irqrestore(&host->lock, flags);
1329 return;
1330 }
1331
585c3a5a 1332 dev_err(dev, "Timeout waiting for %u on CMD%u\n",
4cbd5224
KT
1333 host->wait_for, mrq->cmd->opcode);
1334
8047310e
GL
1335 host->state = STATE_TIMEOUT;
1336 spin_unlock_irqrestore(&host->lock, flags);
1337
f985da17
GL
1338 /*
1339 * Handle races with cancel_delayed_work(), unless
1340 * cancel_delayed_work_sync() is used
1341 */
1342 switch (host->wait_for) {
1343 case MMCIF_WAIT_FOR_CMD:
1344 mrq->cmd->error = sh_mmcif_error_manage(host);
1345 break;
1346 case MMCIF_WAIT_FOR_STOP:
1347 mrq->stop->error = sh_mmcif_error_manage(host);
1348 break;
1349 case MMCIF_WAIT_FOR_MREAD:
1350 case MMCIF_WAIT_FOR_MWRITE:
1351 case MMCIF_WAIT_FOR_READ:
1352 case MMCIF_WAIT_FOR_WRITE:
1353 case MMCIF_WAIT_FOR_READ_END:
1354 case MMCIF_WAIT_FOR_WRITE_END:
69983404 1355 mrq->data->error = sh_mmcif_error_manage(host);
f985da17
GL
1356 break;
1357 default:
1358 BUG();
1359 }
1360
1361 host->state = STATE_IDLE;
1362 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
f985da17
GL
1363 host->mrq = NULL;
1364 mmc_request_done(host->mmc, mrq);
1365}
1366
7d17baa0
GL
1367static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1368{
585c3a5a
KM
1369 struct device *dev = sh_mmcif_host_to_dev(host);
1370 struct sh_mmcif_plat_data *pd = dev->platform_data;
7d17baa0
GL
1371 struct mmc_host *mmc = host->mmc;
1372
1373 mmc_regulator_get_supply(mmc);
1374
bf68a812
GL
1375 if (!pd)
1376 return;
1377
7d17baa0
GL
1378 if (!mmc->ocr_avail)
1379 mmc->ocr_avail = pd->ocr;
1380 else if (pd->ocr)
1381 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1382}
1383
c3be1efd 1384static int sh_mmcif_probe(struct platform_device *pdev)
fdc50a94
YG
1385{
1386 int ret = 0, irq[2];
1387 struct mmc_host *mmc;
e47bf32a 1388 struct sh_mmcif_host *host;
60985c39
KM
1389 struct device *dev = &pdev->dev;
1390 struct sh_mmcif_plat_data *pd = dev->platform_data;
fdc50a94
YG
1391 struct resource *res;
1392 void __iomem *reg;
2cd5b3e0 1393 const char *name;
fdc50a94
YG
1394
1395 irq[0] = platform_get_irq(pdev, 0);
1396 irq[1] = platform_get_irq(pdev, 1);
2cd5b3e0 1397 if (irq[0] < 0) {
60985c39 1398 dev_err(dev, "Get irq error\n");
fdc50a94
YG
1399 return -ENXIO;
1400 }
18f55fcc 1401
fdc50a94 1402 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
60985c39 1403 reg = devm_ioremap_resource(dev, res);
18f55fcc
BD
1404 if (IS_ERR(reg))
1405 return PTR_ERR(reg);
e1aae2eb 1406
60985c39 1407 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), dev);
18f55fcc
BD
1408 if (!mmc)
1409 return -ENOMEM;
2c9054dc
SB
1410
1411 ret = mmc_of_parse(mmc);
1412 if (ret < 0)
46991005 1413 goto err_host;
2c9054dc 1414
fdc50a94
YG
1415 host = mmc_priv(mmc);
1416 host->mmc = mmc;
1417 host->addr = reg;
bad4371d 1418 host->timeout = msecs_to_jiffies(10000);
8020f711 1419 host->ccs_enable = true;
dba4bb48 1420 host->clk_ctrl2_enable = false;
fdc50a94 1421
fdc50a94
YG
1422 host->pd = pdev;
1423
3b0beafc 1424 spin_lock_init(&host->lock);
fdc50a94
YG
1425
1426 mmc->ops = &sh_mmcif_ops;
7d17baa0
GL
1427 sh_mmcif_init_ocr(host);
1428
eca889f6 1429 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
dab3a28b 1430 mmc->caps2 |= MMC_CAP2_NO_SD | MMC_CAP2_NO_SDIO;
549646a9 1431 mmc->max_busy_timeout = 10000;
dab3a28b 1432
bf68a812 1433 if (pd && pd->caps)
fdc50a94 1434 mmc->caps |= pd->caps;
a782d688 1435 mmc->max_segs = 32;
fdc50a94 1436 mmc->max_blk_size = 512;
09cbfeaf 1437 mmc->max_req_size = PAGE_SIZE * mmc->max_segs;
a782d688 1438 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
fdc50a94
YG
1439 mmc->max_seg_size = mmc->max_req_size;
1440
fdc50a94 1441 platform_set_drvdata(pdev, host);
a782d688 1442
6aed678b
KM
1443 host->clk = devm_clk_get(dev, NULL);
1444 if (IS_ERR(host->clk)) {
1445 ret = PTR_ERR(host->clk);
60985c39 1446 dev_err(dev, "cannot get clock: %d\n", ret);
88ac2a2c 1447 goto err_host;
b289174f 1448 }
9bb09a30
KM
1449
1450 ret = clk_prepare_enable(host->clk);
a6609267 1451 if (ret < 0)
88ac2a2c 1452 goto err_host;
b289174f 1453
9bb09a30
KM
1454 sh_mmcif_clk_setup(host);
1455
88ac2a2c
UH
1456 pm_runtime_enable(dev);
1457 host->power = false;
1458
1459 ret = pm_runtime_get_sync(dev);
faca6648 1460 if (ret < 0)
46991005 1461 goto err_clk;
a782d688 1462
1b1a694d 1463 INIT_DELAYED_WORK(&host->timeout_work, sh_mmcif_timeout_work);
fdc50a94 1464
b289174f 1465 sh_mmcif_sync_reset(host);
3b0beafc
GL
1466 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1467
60985c39
KM
1468 name = irq[1] < 0 ? dev_name(dev) : "sh_mmc:error";
1469 ret = devm_request_threaded_irq(dev, irq[0], sh_mmcif_intr,
6f4789e6 1470 sh_mmcif_irqt, 0, name, host);
fdc50a94 1471 if (ret) {
60985c39 1472 dev_err(dev, "request_irq error (%s)\n", name);
11a80852 1473 goto err_clk;
fdc50a94 1474 }
2cd5b3e0 1475 if (irq[1] >= 0) {
60985c39 1476 ret = devm_request_threaded_irq(dev, irq[1],
6f4789e6
BD
1477 sh_mmcif_intr, sh_mmcif_irqt,
1478 0, "sh_mmc:int", host);
2cd5b3e0 1479 if (ret) {
60985c39 1480 dev_err(dev, "request_irq error (sh_mmc:int)\n");
11a80852 1481 goto err_clk;
2cd5b3e0 1482 }
fdc50a94
YG
1483 }
1484
8047310e
GL
1485 mutex_init(&host->thread_lock);
1486
5ba85d95
GL
1487 ret = mmc_add_host(mmc);
1488 if (ret < 0)
7f67f3a2 1489 goto err_clk;
fdc50a94 1490
60985c39 1491 dev_pm_qos_expose_latency_limit(dev, 100);
efe6a8ad 1492
60985c39 1493 dev_info(dev, "Chip version 0x%04x, clock rate %luMHz\n",
ce7eb688 1494 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
6aed678b 1495 clk_get_rate(host->clk) / 1000000UL);
ce7eb688 1496
88ac2a2c 1497 pm_runtime_put(dev);
6aed678b 1498 clk_disable_unprepare(host->clk);
fdc50a94
YG
1499 return ret;
1500
46991005 1501err_clk:
6aed678b 1502 clk_disable_unprepare(host->clk);
88ac2a2c 1503 pm_runtime_put_sync(dev);
60985c39 1504 pm_runtime_disable(dev);
46991005 1505err_host:
fdc50a94 1506 mmc_free_host(mmc);
fdc50a94
YG
1507 return ret;
1508}
1509
6e0ee714 1510static int sh_mmcif_remove(struct platform_device *pdev)
fdc50a94
YG
1511{
1512 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
fdc50a94 1513
f985da17 1514 host->dying = true;
6aed678b 1515 clk_prepare_enable(host->clk);
faca6648 1516 pm_runtime_get_sync(&pdev->dev);
fdc50a94 1517
efe6a8ad
RW
1518 dev_pm_qos_hide_latency_limit(&pdev->dev);
1519
faca6648 1520 mmc_remove_host(host->mmc);
3b0beafc
GL
1521 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1522
f985da17
GL
1523 /*
1524 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1525 * mmc_remove_host() call above. But swapping order doesn't help either
1526 * (a query on the linux-mmc mailing list didn't bring any replies).
1527 */
1528 cancel_delayed_work_sync(&host->timeout_work);
1529
6aed678b 1530 clk_disable_unprepare(host->clk);
fdc50a94 1531 mmc_free_host(host->mmc);
faca6648
GL
1532 pm_runtime_put_sync(&pdev->dev);
1533 pm_runtime_disable(&pdev->dev);
fdc50a94
YG
1534
1535 return 0;
1536}
1537
51129f31 1538#ifdef CONFIG_PM_SLEEP
faca6648
GL
1539static int sh_mmcif_suspend(struct device *dev)
1540{
b289174f 1541 struct sh_mmcif_host *host = dev_get_drvdata(dev);
faca6648 1542
5afc30fc 1543 pm_runtime_get_sync(dev);
cb3ca1ae 1544 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
5afc30fc 1545 pm_runtime_put(dev);
faca6648 1546
cb3ca1ae 1547 return 0;
faca6648
GL
1548}
1549
1550static int sh_mmcif_resume(struct device *dev)
1551{
cb3ca1ae 1552 return 0;
faca6648 1553}
51129f31 1554#endif
faca6648
GL
1555
1556static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
51129f31 1557 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
faca6648
GL
1558};
1559
fdc50a94
YG
1560static struct platform_driver sh_mmcif_driver = {
1561 .probe = sh_mmcif_probe,
1562 .remove = sh_mmcif_remove,
1563 .driver = {
1564 .name = DRIVER_NAME,
faca6648 1565 .pm = &sh_mmcif_dev_pm_ops,
1b1a694d 1566 .of_match_table = sh_mmcif_of_match,
fdc50a94
YG
1567 },
1568};
1569
d1f81a64 1570module_platform_driver(sh_mmcif_driver);
fdc50a94
YG
1571
1572MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
f707079d 1573MODULE_LICENSE("GPL v2");
aa0787a9 1574MODULE_ALIAS("platform:" DRIVER_NAME);
fdc50a94 1575MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");