Commit | Line | Data |
---|---|---|
7d2be074 HS |
1 | /* |
2 | * Atmel MultiMedia Card Interface driver | |
3 | * | |
4 | * Copyright (C) 2004-2008 Atmel Corporation | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License version 2 as | |
8 | * published by the Free Software Foundation. | |
9 | */ | |
10 | #include <linux/blkdev.h> | |
11 | #include <linux/clk.h> | |
deec9ae3 | 12 | #include <linux/debugfs.h> |
7d2be074 | 13 | #include <linux/device.h> |
65e8b083 HS |
14 | #include <linux/dmaengine.h> |
15 | #include <linux/dma-mapping.h> | |
fbfca4b8 | 16 | #include <linux/err.h> |
3c26e170 | 17 | #include <linux/gpio.h> |
7d2be074 HS |
18 | #include <linux/init.h> |
19 | #include <linux/interrupt.h> | |
20 | #include <linux/ioport.h> | |
21 | #include <linux/module.h> | |
e919fd20 LD |
22 | #include <linux/of.h> |
23 | #include <linux/of_device.h> | |
24 | #include <linux/of_gpio.h> | |
7d2be074 HS |
25 | #include <linux/platform_device.h> |
26 | #include <linux/scatterlist.h> | |
deec9ae3 | 27 | #include <linux/seq_file.h> |
5a0e3ad6 | 28 | #include <linux/slab.h> |
deec9ae3 | 29 | #include <linux/stat.h> |
e2b35f3d | 30 | #include <linux/types.h> |
bcd2360c | 31 | #include <linux/platform_data/atmel.h> |
7d2be074 HS |
32 | |
33 | #include <linux/mmc/host.h> | |
2f1d7918 | 34 | #include <linux/mmc/sdio.h> |
2635d1ba NF |
35 | |
36 | #include <mach/atmel-mci.h> | |
c42aa775 | 37 | #include <linux/atmel-mci.h> |
796211b7 | 38 | #include <linux/atmel_pdc.h> |
7d2be074 | 39 | |
7d2be074 HS |
40 | #include <asm/io.h> |
41 | #include <asm/unaligned.h> | |
42 | ||
7d2be074 HS |
43 | #include "atmel-mci-regs.h" |
44 | ||
2c96a293 | 45 | #define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE) |
65e8b083 | 46 | #define ATMCI_DMA_THRESHOLD 16 |
7d2be074 HS |
47 | |
48 | enum { | |
f5177547 | 49 | EVENT_CMD_RDY = 0, |
7d2be074 | 50 | EVENT_XFER_COMPLETE, |
f5177547 | 51 | EVENT_NOTBUSY, |
c06ad258 HS |
52 | EVENT_DATA_ERROR, |
53 | }; | |
54 | ||
55 | enum atmel_mci_state { | |
965ebf33 HS |
56 | STATE_IDLE = 0, |
57 | STATE_SENDING_CMD, | |
f5177547 LD |
58 | STATE_DATA_XFER, |
59 | STATE_WAITING_NOTBUSY, | |
c06ad258 | 60 | STATE_SENDING_STOP, |
f5177547 | 61 | STATE_END_REQUEST, |
7d2be074 HS |
62 | }; |
63 | ||
796211b7 LD |
64 | enum atmci_xfer_dir { |
65 | XFER_RECEIVE = 0, | |
66 | XFER_TRANSMIT, | |
67 | }; | |
68 | ||
69 | enum atmci_pdc_buf { | |
70 | PDC_FIRST_BUF = 0, | |
71 | PDC_SECOND_BUF, | |
72 | }; | |
73 | ||
74 | struct atmel_mci_caps { | |
ccdfe612 | 75 | bool has_dma_conf_reg; |
796211b7 LD |
76 | bool has_pdc; |
77 | bool has_cfg_reg; | |
78 | bool has_cstor_reg; | |
79 | bool has_highspeed; | |
80 | bool has_rwproof; | |
faf8180b | 81 | bool has_odd_clk_div; |
24011f34 LD |
82 | bool has_bad_data_ordering; |
83 | bool need_reset_after_xfer; | |
84 | bool need_blksz_mul_4; | |
077d4073 | 85 | bool need_notbusy_for_read_ops; |
796211b7 LD |
86 | }; |
87 | ||
65e8b083 | 88 | struct atmel_mci_dma { |
65e8b083 HS |
89 | struct dma_chan *chan; |
90 | struct dma_async_tx_descriptor *data_desc; | |
65e8b083 HS |
91 | }; |
92 | ||
965ebf33 HS |
93 | /** |
94 | * struct atmel_mci - MMC controller state shared between all slots | |
95 | * @lock: Spinlock protecting the queue and associated data. | |
96 | * @regs: Pointer to MMIO registers. | |
796211b7 | 97 | * @sg: Scatterlist entry currently being processed by PIO or PDC code. |
965ebf33 | 98 | * @pio_offset: Offset into the current scatterlist entry. |
7a90dcc2 LD |
99 | * @buffer: Buffer used if we don't have the r/w proof capability. We |
100 | * don't have the time to switch pdc buffers so we have to use only | |
101 | * one buffer for the full transaction. | |
102 | * @buf_size: size of the buffer. | |
103 | * @phys_buf_addr: buffer address needed for pdc. | |
965ebf33 HS |
104 | * @cur_slot: The slot which is currently using the controller. |
105 | * @mrq: The request currently being processed on @cur_slot, | |
106 | * or NULL if the controller is idle. | |
107 | * @cmd: The command currently being sent to the card, or NULL. | |
108 | * @data: The data currently being transferred, or NULL if no data | |
109 | * transfer is in progress. | |
796211b7 | 110 | * @data_size: just data->blocks * data->blksz. |
65e8b083 HS |
111 | * @dma: DMA client state. |
112 | * @data_chan: DMA channel being used for the current data transfer. | |
965ebf33 HS |
113 | * @cmd_status: Snapshot of SR taken upon completion of the current |
114 | * command. Only valid when EVENT_CMD_COMPLETE is pending. | |
115 | * @data_status: Snapshot of SR taken upon completion of the current | |
116 | * data transfer. Only valid when EVENT_DATA_COMPLETE or | |
117 | * EVENT_DATA_ERROR is pending. | |
118 | * @stop_cmdr: Value to be loaded into CMDR when the stop command is | |
119 | * to be sent. | |
120 | * @tasklet: Tasklet running the request state machine. | |
121 | * @pending_events: Bitmask of events flagged by the interrupt handler | |
122 | * to be processed by the tasklet. | |
123 | * @completed_events: Bitmask of events which the state machine has | |
124 | * processed. | |
125 | * @state: Tasklet state. | |
126 | * @queue: List of slots waiting for access to the controller. | |
127 | * @need_clock_update: Update the clock rate before the next request. | |
128 | * @need_reset: Reset controller before next request. | |
24011f34 | 129 | * @timer: Timer to balance the data timeout error flag which cannot rise. |
965ebf33 | 130 | * @mode_reg: Value of the MR register. |
74791a2d | 131 | * @cfg_reg: Value of the CFG register. |
965ebf33 HS |
132 | * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus |
133 | * rate and timeout calculations. | |
134 | * @mapbase: Physical address of the MMIO registers. | |
135 | * @mck: The peripheral bus clock hooked up to the MMC controller. | |
136 | * @pdev: Platform device associated with the MMC controller. | |
137 | * @slot: Slots sharing this MMC controller. | |
796211b7 LD |
138 | * @caps: MCI capabilities depending on MCI version. |
139 | * @prepare_data: function to setup MCI before data transfer which | |
140 | * depends on MCI capabilities. | |
141 | * @submit_data: function to start data transfer which depends on MCI | |
142 | * capabilities. | |
143 | * @stop_transfer: function to stop data transfer which depends on MCI | |
144 | * capabilities. | |
965ebf33 HS |
145 | * |
146 | * Locking | |
147 | * ======= | |
148 | * | |
149 | * @lock is a softirq-safe spinlock protecting @queue as well as | |
150 | * @cur_slot, @mrq and @state. These must always be updated | |
151 | * at the same time while holding @lock. | |
152 | * | |
153 | * @lock also protects mode_reg and need_clock_update since these are | |
154 | * used to synchronize mode register updates with the queue | |
155 | * processing. | |
156 | * | |
157 | * The @mrq field of struct atmel_mci_slot is also protected by @lock, | |
158 | * and must always be written at the same time as the slot is added to | |
159 | * @queue. | |
160 | * | |
161 | * @pending_events and @completed_events are accessed using atomic bit | |
162 | * operations, so they don't need any locking. | |
163 | * | |
164 | * None of the fields touched by the interrupt handler need any | |
165 | * locking. However, ordering is important: Before EVENT_DATA_ERROR or | |
166 | * EVENT_DATA_COMPLETE is set in @pending_events, all data-related | |
167 | * interrupts must be disabled and @data_status updated with a | |
168 | * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the | |
25985edc | 169 | * CMDRDY interrupt must be disabled and @cmd_status updated with a |
965ebf33 HS |
170 | * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the |
171 | * bytes_xfered field of @data must be written. This is ensured by | |
172 | * using barriers. | |
173 | */ | |
7d2be074 | 174 | struct atmel_mci { |
965ebf33 | 175 | spinlock_t lock; |
7d2be074 HS |
176 | void __iomem *regs; |
177 | ||
178 | struct scatterlist *sg; | |
bdbc5d0c | 179 | unsigned int sg_len; |
7d2be074 | 180 | unsigned int pio_offset; |
7a90dcc2 LD |
181 | unsigned int *buffer; |
182 | unsigned int buf_size; | |
183 | dma_addr_t buf_phys_addr; | |
7d2be074 | 184 | |
965ebf33 | 185 | struct atmel_mci_slot *cur_slot; |
7d2be074 HS |
186 | struct mmc_request *mrq; |
187 | struct mmc_command *cmd; | |
188 | struct mmc_data *data; | |
796211b7 | 189 | unsigned int data_size; |
7d2be074 | 190 | |
65e8b083 HS |
191 | struct atmel_mci_dma dma; |
192 | struct dma_chan *data_chan; | |
e2b35f3d | 193 | struct dma_slave_config dma_conf; |
65e8b083 | 194 | |
7d2be074 HS |
195 | u32 cmd_status; |
196 | u32 data_status; | |
7d2be074 HS |
197 | u32 stop_cmdr; |
198 | ||
7d2be074 HS |
199 | struct tasklet_struct tasklet; |
200 | unsigned long pending_events; | |
201 | unsigned long completed_events; | |
c06ad258 | 202 | enum atmel_mci_state state; |
965ebf33 | 203 | struct list_head queue; |
7d2be074 | 204 | |
965ebf33 HS |
205 | bool need_clock_update; |
206 | bool need_reset; | |
24011f34 | 207 | struct timer_list timer; |
965ebf33 | 208 | u32 mode_reg; |
74791a2d | 209 | u32 cfg_reg; |
7d2be074 HS |
210 | unsigned long bus_hz; |
211 | unsigned long mapbase; | |
212 | struct clk *mck; | |
213 | struct platform_device *pdev; | |
965ebf33 | 214 | |
2c96a293 | 215 | struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS]; |
796211b7 LD |
216 | |
217 | struct atmel_mci_caps caps; | |
218 | ||
219 | u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data); | |
220 | void (*submit_data)(struct atmel_mci *host, struct mmc_data *data); | |
221 | void (*stop_transfer)(struct atmel_mci *host); | |
965ebf33 HS |
222 | }; |
223 | ||
224 | /** | |
225 | * struct atmel_mci_slot - MMC slot state | |
226 | * @mmc: The mmc_host representing this slot. | |
227 | * @host: The MMC controller this slot is using. | |
228 | * @sdc_reg: Value of SDCR to be written before using this slot. | |
88ff82ed | 229 | * @sdio_irq: SDIO irq mask for this slot. |
965ebf33 HS |
230 | * @mrq: mmc_request currently being processed or waiting to be |
231 | * processed, or NULL when the slot is idle. | |
232 | * @queue_node: List node for placing this node in the @queue list of | |
233 | * &struct atmel_mci. | |
234 | * @clock: Clock rate configured by set_ios(). Protected by host->lock. | |
235 | * @flags: Random state bits associated with the slot. | |
236 | * @detect_pin: GPIO pin used for card detection, or negative if not | |
237 | * available. | |
238 | * @wp_pin: GPIO pin used for card write protect sending, or negative | |
239 | * if not available. | |
1c1452be | 240 | * @detect_is_active_high: The state of the detect pin when it is active. |
965ebf33 HS |
241 | * @detect_timer: Timer used for debouncing @detect_pin interrupts. |
242 | */ | |
243 | struct atmel_mci_slot { | |
244 | struct mmc_host *mmc; | |
245 | struct atmel_mci *host; | |
246 | ||
247 | u32 sdc_reg; | |
88ff82ed | 248 | u32 sdio_irq; |
965ebf33 HS |
249 | |
250 | struct mmc_request *mrq; | |
251 | struct list_head queue_node; | |
252 | ||
253 | unsigned int clock; | |
254 | unsigned long flags; | |
255 | #define ATMCI_CARD_PRESENT 0 | |
256 | #define ATMCI_CARD_NEED_INIT 1 | |
257 | #define ATMCI_SHUTDOWN 2 | |
5c2f2b9b | 258 | #define ATMCI_SUSPENDED 3 |
965ebf33 HS |
259 | |
260 | int detect_pin; | |
261 | int wp_pin; | |
1c1452be | 262 | bool detect_is_active_high; |
965ebf33 HS |
263 | |
264 | struct timer_list detect_timer; | |
7d2be074 HS |
265 | }; |
266 | ||
7d2be074 HS |
267 | #define atmci_test_and_clear_pending(host, event) \ |
268 | test_and_clear_bit(event, &host->pending_events) | |
7d2be074 HS |
269 | #define atmci_set_completed(host, event) \ |
270 | set_bit(event, &host->completed_events) | |
271 | #define atmci_set_pending(host, event) \ | |
272 | set_bit(event, &host->pending_events) | |
7d2be074 | 273 | |
deec9ae3 HS |
274 | /* |
275 | * The debugfs stuff below is mostly optimized away when | |
276 | * CONFIG_DEBUG_FS is not set. | |
277 | */ | |
278 | static int atmci_req_show(struct seq_file *s, void *v) | |
279 | { | |
965ebf33 HS |
280 | struct atmel_mci_slot *slot = s->private; |
281 | struct mmc_request *mrq; | |
deec9ae3 HS |
282 | struct mmc_command *cmd; |
283 | struct mmc_command *stop; | |
284 | struct mmc_data *data; | |
285 | ||
286 | /* Make sure we get a consistent snapshot */ | |
965ebf33 HS |
287 | spin_lock_bh(&slot->host->lock); |
288 | mrq = slot->mrq; | |
deec9ae3 HS |
289 | |
290 | if (mrq) { | |
291 | cmd = mrq->cmd; | |
292 | data = mrq->data; | |
293 | stop = mrq->stop; | |
294 | ||
295 | if (cmd) | |
296 | seq_printf(s, | |
297 | "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n", | |
298 | cmd->opcode, cmd->arg, cmd->flags, | |
299 | cmd->resp[0], cmd->resp[1], cmd->resp[2], | |
d586ebbb | 300 | cmd->resp[3], cmd->error); |
deec9ae3 HS |
301 | if (data) |
302 | seq_printf(s, "DATA %u / %u * %u flg %x err %d\n", | |
303 | data->bytes_xfered, data->blocks, | |
304 | data->blksz, data->flags, data->error); | |
305 | if (stop) | |
306 | seq_printf(s, | |
307 | "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n", | |
308 | stop->opcode, stop->arg, stop->flags, | |
309 | stop->resp[0], stop->resp[1], stop->resp[2], | |
d586ebbb | 310 | stop->resp[3], stop->error); |
deec9ae3 HS |
311 | } |
312 | ||
965ebf33 | 313 | spin_unlock_bh(&slot->host->lock); |
deec9ae3 HS |
314 | |
315 | return 0; | |
316 | } | |
317 | ||
318 | static int atmci_req_open(struct inode *inode, struct file *file) | |
319 | { | |
320 | return single_open(file, atmci_req_show, inode->i_private); | |
321 | } | |
322 | ||
323 | static const struct file_operations atmci_req_fops = { | |
324 | .owner = THIS_MODULE, | |
325 | .open = atmci_req_open, | |
326 | .read = seq_read, | |
327 | .llseek = seq_lseek, | |
328 | .release = single_release, | |
329 | }; | |
330 | ||
331 | static void atmci_show_status_reg(struct seq_file *s, | |
332 | const char *regname, u32 value) | |
333 | { | |
334 | static const char *sr_bit[] = { | |
335 | [0] = "CMDRDY", | |
336 | [1] = "RXRDY", | |
337 | [2] = "TXRDY", | |
338 | [3] = "BLKE", | |
339 | [4] = "DTIP", | |
340 | [5] = "NOTBUSY", | |
04d699c3 RE |
341 | [6] = "ENDRX", |
342 | [7] = "ENDTX", | |
deec9ae3 HS |
343 | [8] = "SDIOIRQA", |
344 | [9] = "SDIOIRQB", | |
04d699c3 RE |
345 | [12] = "SDIOWAIT", |
346 | [14] = "RXBUFF", | |
347 | [15] = "TXBUFE", | |
deec9ae3 HS |
348 | [16] = "RINDE", |
349 | [17] = "RDIRE", | |
350 | [18] = "RCRCE", | |
351 | [19] = "RENDE", | |
352 | [20] = "RTOE", | |
353 | [21] = "DCRCE", | |
354 | [22] = "DTOE", | |
04d699c3 RE |
355 | [23] = "CSTOE", |
356 | [24] = "BLKOVRE", | |
357 | [25] = "DMADONE", | |
358 | [26] = "FIFOEMPTY", | |
359 | [27] = "XFRDONE", | |
deec9ae3 HS |
360 | [30] = "OVRE", |
361 | [31] = "UNRE", | |
362 | }; | |
363 | unsigned int i; | |
364 | ||
365 | seq_printf(s, "%s:\t0x%08x", regname, value); | |
366 | for (i = 0; i < ARRAY_SIZE(sr_bit); i++) { | |
367 | if (value & (1 << i)) { | |
368 | if (sr_bit[i]) | |
369 | seq_printf(s, " %s", sr_bit[i]); | |
370 | else | |
371 | seq_puts(s, " UNKNOWN"); | |
372 | } | |
373 | } | |
374 | seq_putc(s, '\n'); | |
375 | } | |
376 | ||
377 | static int atmci_regs_show(struct seq_file *s, void *v) | |
378 | { | |
379 | struct atmel_mci *host = s->private; | |
380 | u32 *buf; | |
b3894f26 BB |
381 | int ret = 0; |
382 | ||
deec9ae3 | 383 | |
2c96a293 | 384 | buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL); |
deec9ae3 HS |
385 | if (!buf) |
386 | return -ENOMEM; | |
387 | ||
965ebf33 HS |
388 | /* |
389 | * Grab a more or less consistent snapshot. Note that we're | |
390 | * not disabling interrupts, so IMR and SR may not be | |
391 | * consistent. | |
392 | */ | |
b3894f26 BB |
393 | ret = clk_prepare_enable(host->mck); |
394 | if (ret) | |
395 | goto out; | |
396 | ||
965ebf33 | 397 | spin_lock_bh(&host->lock); |
2c96a293 | 398 | memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE); |
965ebf33 | 399 | spin_unlock_bh(&host->lock); |
deec9ae3 | 400 | |
b3894f26 BB |
401 | clk_disable_unprepare(host->mck); |
402 | ||
8a4de07e | 403 | seq_printf(s, "MR:\t0x%08x%s%s ", |
2c96a293 LD |
404 | buf[ATMCI_MR / 4], |
405 | buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "", | |
8a4de07e NF |
406 | buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : ""); |
407 | if (host->caps.has_odd_clk_div) | |
408 | seq_printf(s, "{CLKDIV,CLKODD}=%u\n", | |
409 | ((buf[ATMCI_MR / 4] & 0xff) << 1) | |
410 | | ((buf[ATMCI_MR / 4] >> 16) & 1)); | |
411 | else | |
412 | seq_printf(s, "CLKDIV=%u\n", | |
413 | (buf[ATMCI_MR / 4] & 0xff)); | |
2c96a293 LD |
414 | seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]); |
415 | seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]); | |
416 | seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]); | |
deec9ae3 | 417 | seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n", |
2c96a293 LD |
418 | buf[ATMCI_BLKR / 4], |
419 | buf[ATMCI_BLKR / 4] & 0xffff, | |
420 | (buf[ATMCI_BLKR / 4] >> 16) & 0xffff); | |
796211b7 | 421 | if (host->caps.has_cstor_reg) |
2c96a293 | 422 | seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]); |
deec9ae3 HS |
423 | |
424 | /* Don't read RSPR and RDR; it will consume the data there */ | |
425 | ||
2c96a293 LD |
426 | atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]); |
427 | atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]); | |
deec9ae3 | 428 | |
ccdfe612 | 429 | if (host->caps.has_dma_conf_reg) { |
74791a2d NF |
430 | u32 val; |
431 | ||
2c96a293 | 432 | val = buf[ATMCI_DMA / 4]; |
74791a2d NF |
433 | seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n", |
434 | val, val & 3, | |
435 | ((val >> 4) & 3) ? | |
436 | 1 << (((val >> 4) & 3) + 1) : 1, | |
2c96a293 | 437 | val & ATMCI_DMAEN ? " DMAEN" : ""); |
796211b7 LD |
438 | } |
439 | if (host->caps.has_cfg_reg) { | |
440 | u32 val; | |
74791a2d | 441 | |
2c96a293 | 442 | val = buf[ATMCI_CFG / 4]; |
74791a2d NF |
443 | seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n", |
444 | val, | |
2c96a293 LD |
445 | val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "", |
446 | val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "", | |
447 | val & ATMCI_CFG_HSMODE ? " HSMODE" : "", | |
448 | val & ATMCI_CFG_LSYNC ? " LSYNC" : ""); | |
74791a2d NF |
449 | } |
450 | ||
b3894f26 | 451 | out: |
b17339a1 HS |
452 | kfree(buf); |
453 | ||
b3894f26 | 454 | return ret; |
deec9ae3 HS |
455 | } |
456 | ||
457 | static int atmci_regs_open(struct inode *inode, struct file *file) | |
458 | { | |
459 | return single_open(file, atmci_regs_show, inode->i_private); | |
460 | } | |
461 | ||
462 | static const struct file_operations atmci_regs_fops = { | |
463 | .owner = THIS_MODULE, | |
464 | .open = atmci_regs_open, | |
465 | .read = seq_read, | |
466 | .llseek = seq_lseek, | |
467 | .release = single_release, | |
468 | }; | |
469 | ||
965ebf33 | 470 | static void atmci_init_debugfs(struct atmel_mci_slot *slot) |
deec9ae3 | 471 | { |
965ebf33 HS |
472 | struct mmc_host *mmc = slot->mmc; |
473 | struct atmel_mci *host = slot->host; | |
474 | struct dentry *root; | |
475 | struct dentry *node; | |
deec9ae3 | 476 | |
deec9ae3 HS |
477 | root = mmc->debugfs_root; |
478 | if (!root) | |
479 | return; | |
480 | ||
481 | node = debugfs_create_file("regs", S_IRUSR, root, host, | |
482 | &atmci_regs_fops); | |
483 | if (IS_ERR(node)) | |
484 | return; | |
485 | if (!node) | |
486 | goto err; | |
487 | ||
965ebf33 | 488 | node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops); |
deec9ae3 HS |
489 | if (!node) |
490 | goto err; | |
491 | ||
c06ad258 HS |
492 | node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state); |
493 | if (!node) | |
494 | goto err; | |
495 | ||
deec9ae3 HS |
496 | node = debugfs_create_x32("pending_events", S_IRUSR, root, |
497 | (u32 *)&host->pending_events); | |
498 | if (!node) | |
499 | goto err; | |
500 | ||
501 | node = debugfs_create_x32("completed_events", S_IRUSR, root, | |
502 | (u32 *)&host->completed_events); | |
503 | if (!node) | |
504 | goto err; | |
505 | ||
506 | return; | |
507 | ||
508 | err: | |
965ebf33 | 509 | dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n"); |
deec9ae3 | 510 | } |
7d2be074 | 511 | |
e919fd20 LD |
512 | #if defined(CONFIG_OF) |
513 | static const struct of_device_id atmci_dt_ids[] = { | |
514 | { .compatible = "atmel,hsmci" }, | |
515 | { /* sentinel */ } | |
516 | }; | |
517 | ||
518 | MODULE_DEVICE_TABLE(of, atmci_dt_ids); | |
519 | ||
c3be1efd | 520 | static struct mci_platform_data* |
e919fd20 LD |
521 | atmci_of_init(struct platform_device *pdev) |
522 | { | |
523 | struct device_node *np = pdev->dev.of_node; | |
524 | struct device_node *cnp; | |
525 | struct mci_platform_data *pdata; | |
526 | u32 slot_id; | |
527 | ||
528 | if (!np) { | |
529 | dev_err(&pdev->dev, "device node not found\n"); | |
530 | return ERR_PTR(-EINVAL); | |
531 | } | |
532 | ||
533 | pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); | |
534 | if (!pdata) { | |
535 | dev_err(&pdev->dev, "could not allocate memory for pdata\n"); | |
536 | return ERR_PTR(-ENOMEM); | |
537 | } | |
538 | ||
539 | for_each_child_of_node(np, cnp) { | |
540 | if (of_property_read_u32(cnp, "reg", &slot_id)) { | |
541 | dev_warn(&pdev->dev, "reg property is missing for %s\n", | |
542 | cnp->full_name); | |
543 | continue; | |
544 | } | |
545 | ||
546 | if (slot_id >= ATMCI_MAX_NR_SLOTS) { | |
547 | dev_warn(&pdev->dev, "can't have more than %d slots\n", | |
548 | ATMCI_MAX_NR_SLOTS); | |
549 | break; | |
550 | } | |
551 | ||
552 | if (of_property_read_u32(cnp, "bus-width", | |
553 | &pdata->slot[slot_id].bus_width)) | |
554 | pdata->slot[slot_id].bus_width = 1; | |
555 | ||
556 | pdata->slot[slot_id].detect_pin = | |
557 | of_get_named_gpio(cnp, "cd-gpios", 0); | |
558 | ||
559 | pdata->slot[slot_id].detect_is_active_high = | |
560 | of_property_read_bool(cnp, "cd-inverted"); | |
561 | ||
562 | pdata->slot[slot_id].wp_pin = | |
563 | of_get_named_gpio(cnp, "wp-gpios", 0); | |
564 | } | |
565 | ||
566 | return pdata; | |
567 | } | |
568 | #else /* CONFIG_OF */ | |
569 | static inline struct mci_platform_data* | |
570 | atmci_of_init(struct platform_device *dev) | |
571 | { | |
572 | return ERR_PTR(-EINVAL); | |
573 | } | |
574 | #endif | |
575 | ||
7a90dcc2 LD |
576 | static inline unsigned int atmci_get_version(struct atmel_mci *host) |
577 | { | |
578 | return atmci_readl(host, ATMCI_VERSION) & 0x00000fff; | |
579 | } | |
580 | ||
24011f34 LD |
581 | static void atmci_timeout_timer(unsigned long data) |
582 | { | |
583 | struct atmel_mci *host; | |
584 | ||
585 | host = (struct atmel_mci *)data; | |
586 | ||
587 | dev_dbg(&host->pdev->dev, "software timeout\n"); | |
588 | ||
589 | if (host->mrq->cmd->data) { | |
590 | host->mrq->cmd->data->error = -ETIMEDOUT; | |
591 | host->data = NULL; | |
c1fa3426 LD |
592 | /* |
593 | * With some SDIO modules, sometimes DMA transfer hangs. If | |
594 | * stop_transfer() is not called then the DMA request is not | |
595 | * removed, following ones are queued and never computed. | |
596 | */ | |
597 | if (host->state == STATE_DATA_XFER) | |
598 | host->stop_transfer(host); | |
24011f34 LD |
599 | } else { |
600 | host->mrq->cmd->error = -ETIMEDOUT; | |
601 | host->cmd = NULL; | |
602 | } | |
603 | host->need_reset = 1; | |
604 | host->state = STATE_END_REQUEST; | |
605 | smp_wmb(); | |
606 | tasklet_schedule(&host->tasklet); | |
607 | } | |
608 | ||
2c96a293 | 609 | static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host, |
7d2be074 HS |
610 | unsigned int ns) |
611 | { | |
66292ad9 LD |
612 | /* |
613 | * It is easier here to use us instead of ns for the timeout, | |
614 | * it prevents from overflows during calculation. | |
615 | */ | |
616 | unsigned int us = DIV_ROUND_UP(ns, 1000); | |
617 | ||
618 | /* Maximum clock frequency is host->bus_hz/2 */ | |
619 | return us * (DIV_ROUND_UP(host->bus_hz, 2000000)); | |
7d2be074 HS |
620 | } |
621 | ||
622 | static void atmci_set_timeout(struct atmel_mci *host, | |
965ebf33 | 623 | struct atmel_mci_slot *slot, struct mmc_data *data) |
7d2be074 HS |
624 | { |
625 | static unsigned dtomul_to_shift[] = { | |
626 | 0, 4, 7, 8, 10, 12, 16, 20 | |
627 | }; | |
628 | unsigned timeout; | |
629 | unsigned dtocyc; | |
630 | unsigned dtomul; | |
631 | ||
2c96a293 LD |
632 | timeout = atmci_ns_to_clocks(host, data->timeout_ns) |
633 | + data->timeout_clks; | |
7d2be074 HS |
634 | |
635 | for (dtomul = 0; dtomul < 8; dtomul++) { | |
636 | unsigned shift = dtomul_to_shift[dtomul]; | |
637 | dtocyc = (timeout + (1 << shift) - 1) >> shift; | |
638 | if (dtocyc < 15) | |
639 | break; | |
640 | } | |
641 | ||
642 | if (dtomul >= 8) { | |
643 | dtomul = 7; | |
644 | dtocyc = 15; | |
645 | } | |
646 | ||
965ebf33 | 647 | dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n", |
7d2be074 | 648 | dtocyc << dtomul_to_shift[dtomul]); |
03fc9a7f | 649 | atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc))); |
7d2be074 HS |
650 | } |
651 | ||
652 | /* | |
653 | * Return mask with command flags to be enabled for this command. | |
654 | */ | |
655 | static u32 atmci_prepare_command(struct mmc_host *mmc, | |
656 | struct mmc_command *cmd) | |
657 | { | |
658 | struct mmc_data *data; | |
659 | u32 cmdr; | |
660 | ||
661 | cmd->error = -EINPROGRESS; | |
662 | ||
2c96a293 | 663 | cmdr = ATMCI_CMDR_CMDNB(cmd->opcode); |
7d2be074 HS |
664 | |
665 | if (cmd->flags & MMC_RSP_PRESENT) { | |
666 | if (cmd->flags & MMC_RSP_136) | |
2c96a293 | 667 | cmdr |= ATMCI_CMDR_RSPTYP_136BIT; |
7d2be074 | 668 | else |
2c96a293 | 669 | cmdr |= ATMCI_CMDR_RSPTYP_48BIT; |
7d2be074 HS |
670 | } |
671 | ||
672 | /* | |
673 | * This should really be MAXLAT_5 for CMD2 and ACMD41, but | |
674 | * it's too difficult to determine whether this is an ACMD or | |
675 | * not. Better make it 64. | |
676 | */ | |
2c96a293 | 677 | cmdr |= ATMCI_CMDR_MAXLAT_64CYC; |
7d2be074 HS |
678 | |
679 | if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN) | |
2c96a293 | 680 | cmdr |= ATMCI_CMDR_OPDCMD; |
7d2be074 HS |
681 | |
682 | data = cmd->data; | |
683 | if (data) { | |
2c96a293 | 684 | cmdr |= ATMCI_CMDR_START_XFER; |
2f1d7918 NF |
685 | |
686 | if (cmd->opcode == SD_IO_RW_EXTENDED) { | |
2c96a293 | 687 | cmdr |= ATMCI_CMDR_SDIO_BLOCK; |
2f1d7918 NF |
688 | } else { |
689 | if (data->flags & MMC_DATA_STREAM) | |
2c96a293 | 690 | cmdr |= ATMCI_CMDR_STREAM; |
2f1d7918 | 691 | else if (data->blocks > 1) |
2c96a293 | 692 | cmdr |= ATMCI_CMDR_MULTI_BLOCK; |
2f1d7918 | 693 | else |
2c96a293 | 694 | cmdr |= ATMCI_CMDR_BLOCK; |
2f1d7918 | 695 | } |
7d2be074 HS |
696 | |
697 | if (data->flags & MMC_DATA_READ) | |
2c96a293 | 698 | cmdr |= ATMCI_CMDR_TRDIR_READ; |
7d2be074 HS |
699 | } |
700 | ||
701 | return cmdr; | |
702 | } | |
703 | ||
11d1488b | 704 | static void atmci_send_command(struct atmel_mci *host, |
965ebf33 | 705 | struct mmc_command *cmd, u32 cmd_flags) |
7d2be074 | 706 | { |
7d2be074 HS |
707 | WARN_ON(host->cmd); |
708 | host->cmd = cmd; | |
709 | ||
965ebf33 | 710 | dev_vdbg(&host->pdev->dev, |
7d2be074 HS |
711 | "start command: ARGR=0x%08x CMDR=0x%08x\n", |
712 | cmd->arg, cmd_flags); | |
713 | ||
03fc9a7f LD |
714 | atmci_writel(host, ATMCI_ARGR, cmd->arg); |
715 | atmci_writel(host, ATMCI_CMDR, cmd_flags); | |
7d2be074 HS |
716 | } |
717 | ||
2c96a293 | 718 | static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data) |
7d2be074 | 719 | { |
6801c41a | 720 | dev_dbg(&host->pdev->dev, "send stop command\n"); |
11d1488b | 721 | atmci_send_command(host, data->stop, host->stop_cmdr); |
03fc9a7f | 722 | atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY); |
7d2be074 HS |
723 | } |
724 | ||
796211b7 LD |
725 | /* |
726 | * Configure given PDC buffer taking care of alignement issues. | |
727 | * Update host->data_size and host->sg. | |
728 | */ | |
729 | static void atmci_pdc_set_single_buf(struct atmel_mci *host, | |
730 | enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb) | |
731 | { | |
732 | u32 pointer_reg, counter_reg; | |
7a90dcc2 | 733 | unsigned int buf_size; |
796211b7 LD |
734 | |
735 | if (dir == XFER_RECEIVE) { | |
736 | pointer_reg = ATMEL_PDC_RPR; | |
737 | counter_reg = ATMEL_PDC_RCR; | |
738 | } else { | |
739 | pointer_reg = ATMEL_PDC_TPR; | |
740 | counter_reg = ATMEL_PDC_TCR; | |
741 | } | |
742 | ||
743 | if (buf_nb == PDC_SECOND_BUF) { | |
1ebbe3d3 LD |
744 | pointer_reg += ATMEL_PDC_SCND_BUF_OFF; |
745 | counter_reg += ATMEL_PDC_SCND_BUF_OFF; | |
796211b7 LD |
746 | } |
747 | ||
7a90dcc2 LD |
748 | if (!host->caps.has_rwproof) { |
749 | buf_size = host->buf_size; | |
750 | atmci_writel(host, pointer_reg, host->buf_phys_addr); | |
751 | } else { | |
752 | buf_size = sg_dma_len(host->sg); | |
753 | atmci_writel(host, pointer_reg, sg_dma_address(host->sg)); | |
754 | } | |
755 | ||
756 | if (host->data_size <= buf_size) { | |
796211b7 LD |
757 | if (host->data_size & 0x3) { |
758 | /* If size is different from modulo 4, transfer bytes */ | |
759 | atmci_writel(host, counter_reg, host->data_size); | |
760 | atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE); | |
761 | } else { | |
762 | /* Else transfer 32-bits words */ | |
763 | atmci_writel(host, counter_reg, host->data_size / 4); | |
764 | } | |
765 | host->data_size = 0; | |
766 | } else { | |
767 | /* We assume the size of a page is 32-bits aligned */ | |
341fa4c3 LD |
768 | atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4); |
769 | host->data_size -= sg_dma_len(host->sg); | |
796211b7 LD |
770 | if (host->data_size) |
771 | host->sg = sg_next(host->sg); | |
772 | } | |
773 | } | |
774 | ||
775 | /* | |
776 | * Configure PDC buffer according to the data size ie configuring one or two | |
777 | * buffers. Don't use this function if you want to configure only the second | |
778 | * buffer. In this case, use atmci_pdc_set_single_buf. | |
779 | */ | |
780 | static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir) | |
65e8b083 | 781 | { |
796211b7 LD |
782 | atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF); |
783 | if (host->data_size) | |
784 | atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF); | |
785 | } | |
786 | ||
787 | /* | |
788 | * Unmap sg lists, called when transfer is finished. | |
789 | */ | |
790 | static void atmci_pdc_cleanup(struct atmel_mci *host) | |
791 | { | |
792 | struct mmc_data *data = host->data; | |
65e8b083 | 793 | |
009a891b | 794 | if (data) |
796211b7 LD |
795 | dma_unmap_sg(&host->pdev->dev, |
796 | data->sg, data->sg_len, | |
797 | ((data->flags & MMC_DATA_WRITE) | |
798 | ? DMA_TO_DEVICE : DMA_FROM_DEVICE)); | |
65e8b083 HS |
799 | } |
800 | ||
796211b7 LD |
801 | /* |
802 | * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after | |
803 | * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY | |
804 | * interrupt needed for both transfer directions. | |
805 | */ | |
806 | static void atmci_pdc_complete(struct atmel_mci *host) | |
65e8b083 | 807 | { |
7a90dcc2 | 808 | int transfer_size = host->data->blocks * host->data->blksz; |
24011f34 | 809 | int i; |
7a90dcc2 | 810 | |
796211b7 | 811 | atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS); |
7a90dcc2 LD |
812 | |
813 | if ((!host->caps.has_rwproof) | |
24011f34 LD |
814 | && (host->data->flags & MMC_DATA_READ)) { |
815 | if (host->caps.has_bad_data_ordering) | |
816 | for (i = 0; i < transfer_size; i++) | |
817 | host->buffer[i] = swab32(host->buffer[i]); | |
7a90dcc2 LD |
818 | sg_copy_from_buffer(host->data->sg, host->data->sg_len, |
819 | host->buffer, transfer_size); | |
24011f34 | 820 | } |
7a90dcc2 | 821 | |
796211b7 | 822 | atmci_pdc_cleanup(host); |
65e8b083 | 823 | |
796211b7 LD |
824 | /* |
825 | * If the card was removed, data will be NULL. No point trying | |
826 | * to send the stop command or waiting for NBUSY in this case. | |
827 | */ | |
828 | if (host->data) { | |
6801c41a LD |
829 | dev_dbg(&host->pdev->dev, |
830 | "(%s) set pending xfer complete\n", __func__); | |
65e8b083 | 831 | atmci_set_pending(host, EVENT_XFER_COMPLETE); |
796211b7 | 832 | tasklet_schedule(&host->tasklet); |
65e8b083 HS |
833 | } |
834 | } | |
835 | ||
796211b7 LD |
836 | static void atmci_dma_cleanup(struct atmel_mci *host) |
837 | { | |
838 | struct mmc_data *data = host->data; | |
839 | ||
840 | if (data) | |
841 | dma_unmap_sg(host->dma.chan->device->dev, | |
842 | data->sg, data->sg_len, | |
843 | ((data->flags & MMC_DATA_WRITE) | |
844 | ? DMA_TO_DEVICE : DMA_FROM_DEVICE)); | |
845 | } | |
846 | ||
847 | /* | |
848 | * This function is called by the DMA driver from tasklet context. | |
849 | */ | |
65e8b083 HS |
850 | static void atmci_dma_complete(void *arg) |
851 | { | |
852 | struct atmel_mci *host = arg; | |
853 | struct mmc_data *data = host->data; | |
854 | ||
855 | dev_vdbg(&host->pdev->dev, "DMA complete\n"); | |
856 | ||
ccdfe612 | 857 | if (host->caps.has_dma_conf_reg) |
74791a2d | 858 | /* Disable DMA hardware handshaking on MCI */ |
03fc9a7f | 859 | atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN); |
74791a2d | 860 | |
65e8b083 HS |
861 | atmci_dma_cleanup(host); |
862 | ||
863 | /* | |
864 | * If the card was removed, data will be NULL. No point trying | |
865 | * to send the stop command or waiting for NBUSY in this case. | |
866 | */ | |
867 | if (data) { | |
6801c41a LD |
868 | dev_dbg(&host->pdev->dev, |
869 | "(%s) set pending xfer complete\n", __func__); | |
65e8b083 HS |
870 | atmci_set_pending(host, EVENT_XFER_COMPLETE); |
871 | tasklet_schedule(&host->tasklet); | |
872 | ||
873 | /* | |
874 | * Regardless of what the documentation says, we have | |
875 | * to wait for NOTBUSY even after block read | |
876 | * operations. | |
877 | * | |
878 | * When the DMA transfer is complete, the controller | |
879 | * may still be reading the CRC from the card, i.e. | |
880 | * the data transfer is still in progress and we | |
881 | * haven't seen all the potential error bits yet. | |
882 | * | |
883 | * The interrupt handler will schedule a different | |
884 | * tasklet to finish things up when the data transfer | |
885 | * is completely done. | |
886 | * | |
887 | * We may not complete the mmc request here anyway | |
888 | * because the mmc layer may call back and cause us to | |
889 | * violate the "don't submit new operations from the | |
890 | * completion callback" rule of the dma engine | |
891 | * framework. | |
892 | */ | |
03fc9a7f | 893 | atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY); |
65e8b083 HS |
894 | } |
895 | } | |
896 | ||
796211b7 LD |
897 | /* |
898 | * Returns a mask of interrupt flags to be enabled after the whole | |
899 | * request has been prepared. | |
900 | */ | |
901 | static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data) | |
902 | { | |
903 | u32 iflags; | |
904 | ||
905 | data->error = -EINPROGRESS; | |
906 | ||
907 | host->sg = data->sg; | |
bdbc5d0c | 908 | host->sg_len = data->sg_len; |
796211b7 LD |
909 | host->data = data; |
910 | host->data_chan = NULL; | |
911 | ||
912 | iflags = ATMCI_DATA_ERROR_FLAGS; | |
913 | ||
914 | /* | |
915 | * Errata: MMC data write operation with less than 12 | |
916 | * bytes is impossible. | |
917 | * | |
918 | * Errata: MCI Transmit Data Register (TDR) FIFO | |
919 | * corruption when length is not multiple of 4. | |
920 | */ | |
921 | if (data->blocks * data->blksz < 12 | |
922 | || (data->blocks * data->blksz) & 3) | |
923 | host->need_reset = true; | |
924 | ||
925 | host->pio_offset = 0; | |
926 | if (data->flags & MMC_DATA_READ) | |
927 | iflags |= ATMCI_RXRDY; | |
928 | else | |
929 | iflags |= ATMCI_TXRDY; | |
930 | ||
931 | return iflags; | |
932 | } | |
933 | ||
934 | /* | |
935 | * Set interrupt flags and set block length into the MCI mode register even | |
936 | * if this value is also accessible in the MCI block register. It seems to be | |
937 | * necessary before the High Speed MCI version. It also map sg and configure | |
938 | * PDC registers. | |
939 | */ | |
940 | static u32 | |
941 | atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data) | |
942 | { | |
943 | u32 iflags, tmp; | |
944 | unsigned int sg_len; | |
945 | enum dma_data_direction dir; | |
24011f34 | 946 | int i; |
796211b7 LD |
947 | |
948 | data->error = -EINPROGRESS; | |
949 | ||
950 | host->data = data; | |
951 | host->sg = data->sg; | |
952 | iflags = ATMCI_DATA_ERROR_FLAGS; | |
953 | ||
954 | /* Enable pdc mode */ | |
955 | atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE); | |
956 | ||
957 | if (data->flags & MMC_DATA_READ) { | |
958 | dir = DMA_FROM_DEVICE; | |
959 | iflags |= ATMCI_ENDRX | ATMCI_RXBUFF; | |
960 | } else { | |
961 | dir = DMA_TO_DEVICE; | |
f5177547 | 962 | iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE; |
796211b7 LD |
963 | } |
964 | ||
965 | /* Set BLKLEN */ | |
966 | tmp = atmci_readl(host, ATMCI_MR); | |
967 | tmp &= 0x0000ffff; | |
968 | tmp |= ATMCI_BLKLEN(data->blksz); | |
969 | atmci_writel(host, ATMCI_MR, tmp); | |
970 | ||
971 | /* Configure PDC */ | |
972 | host->data_size = data->blocks * data->blksz; | |
973 | sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir); | |
7a90dcc2 LD |
974 | |
975 | if ((!host->caps.has_rwproof) | |
24011f34 | 976 | && (host->data->flags & MMC_DATA_WRITE)) { |
7a90dcc2 LD |
977 | sg_copy_to_buffer(host->data->sg, host->data->sg_len, |
978 | host->buffer, host->data_size); | |
24011f34 LD |
979 | if (host->caps.has_bad_data_ordering) |
980 | for (i = 0; i < host->data_size; i++) | |
981 | host->buffer[i] = swab32(host->buffer[i]); | |
982 | } | |
7a90dcc2 | 983 | |
796211b7 LD |
984 | if (host->data_size) |
985 | atmci_pdc_set_both_buf(host, | |
986 | ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT)); | |
987 | ||
988 | return iflags; | |
989 | } | |
990 | ||
991 | static u32 | |
74791a2d | 992 | atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data) |
65e8b083 HS |
993 | { |
994 | struct dma_chan *chan; | |
995 | struct dma_async_tx_descriptor *desc; | |
996 | struct scatterlist *sg; | |
997 | unsigned int i; | |
998 | enum dma_data_direction direction; | |
05f5799c | 999 | enum dma_transfer_direction slave_dirn; |
657a77fa | 1000 | unsigned int sglen; |
693e5e20 | 1001 | u32 maxburst; |
796211b7 LD |
1002 | u32 iflags; |
1003 | ||
1004 | data->error = -EINPROGRESS; | |
1005 | ||
1006 | WARN_ON(host->data); | |
1007 | host->sg = NULL; | |
1008 | host->data = data; | |
1009 | ||
1010 | iflags = ATMCI_DATA_ERROR_FLAGS; | |
65e8b083 HS |
1011 | |
1012 | /* | |
1013 | * We don't do DMA on "complex" transfers, i.e. with | |
1014 | * non-word-aligned buffers or lengths. Also, we don't bother | |
1015 | * with all the DMA setup overhead for short transfers. | |
1016 | */ | |
796211b7 LD |
1017 | if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD) |
1018 | return atmci_prepare_data(host, data); | |
65e8b083 | 1019 | if (data->blksz & 3) |
796211b7 | 1020 | return atmci_prepare_data(host, data); |
65e8b083 HS |
1021 | |
1022 | for_each_sg(data->sg, sg, data->sg_len, i) { | |
1023 | if (sg->offset & 3 || sg->length & 3) | |
796211b7 | 1024 | return atmci_prepare_data(host, data); |
65e8b083 HS |
1025 | } |
1026 | ||
1027 | /* If we don't have a channel, we can't do DMA */ | |
1028 | chan = host->dma.chan; | |
6f49a57a | 1029 | if (chan) |
65e8b083 | 1030 | host->data_chan = chan; |
65e8b083 HS |
1031 | |
1032 | if (!chan) | |
1033 | return -ENODEV; | |
1034 | ||
05f5799c | 1035 | if (data->flags & MMC_DATA_READ) { |
65e8b083 | 1036 | direction = DMA_FROM_DEVICE; |
e2b35f3d | 1037 | host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM; |
693e5e20 | 1038 | maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst); |
05f5799c | 1039 | } else { |
65e8b083 | 1040 | direction = DMA_TO_DEVICE; |
e2b35f3d | 1041 | host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV; |
693e5e20 | 1042 | maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst); |
05f5799c | 1043 | } |
65e8b083 | 1044 | |
ccdfe612 H |
1045 | if (host->caps.has_dma_conf_reg) |
1046 | atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) | | |
1047 | ATMCI_DMAEN); | |
693e5e20 | 1048 | |
266ac3f2 | 1049 | sglen = dma_map_sg(chan->device->dev, data->sg, |
796211b7 | 1050 | data->sg_len, direction); |
88ce4db3 | 1051 | |
e2b35f3d | 1052 | dmaengine_slave_config(chan, &host->dma_conf); |
16052827 | 1053 | desc = dmaengine_prep_slave_sg(chan, |
05f5799c | 1054 | data->sg, sglen, slave_dirn, |
65e8b083 HS |
1055 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
1056 | if (!desc) | |
657a77fa | 1057 | goto unmap_exit; |
65e8b083 HS |
1058 | |
1059 | host->dma.data_desc = desc; | |
1060 | desc->callback = atmci_dma_complete; | |
1061 | desc->callback_param = host; | |
65e8b083 | 1062 | |
796211b7 | 1063 | return iflags; |
657a77fa | 1064 | unmap_exit: |
88ce4db3 | 1065 | dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction); |
657a77fa | 1066 | return -ENOMEM; |
65e8b083 HS |
1067 | } |
1068 | ||
796211b7 LD |
1069 | static void |
1070 | atmci_submit_data(struct atmel_mci *host, struct mmc_data *data) | |
1071 | { | |
1072 | return; | |
1073 | } | |
1074 | ||
1075 | /* | |
1076 | * Start PDC according to transfer direction. | |
1077 | */ | |
1078 | static void | |
1079 | atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data) | |
1080 | { | |
1081 | if (data->flags & MMC_DATA_READ) | |
1082 | atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN); | |
1083 | else | |
1084 | atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN); | |
1085 | } | |
1086 | ||
1087 | static void | |
1088 | atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data) | |
74791a2d NF |
1089 | { |
1090 | struct dma_chan *chan = host->data_chan; | |
1091 | struct dma_async_tx_descriptor *desc = host->dma.data_desc; | |
1092 | ||
1093 | if (chan) { | |
5328906a LW |
1094 | dmaengine_submit(desc); |
1095 | dma_async_issue_pending(chan); | |
74791a2d NF |
1096 | } |
1097 | } | |
1098 | ||
796211b7 | 1099 | static void atmci_stop_transfer(struct atmel_mci *host) |
65e8b083 | 1100 | { |
6801c41a LD |
1101 | dev_dbg(&host->pdev->dev, |
1102 | "(%s) set pending xfer complete\n", __func__); | |
65e8b083 | 1103 | atmci_set_pending(host, EVENT_XFER_COMPLETE); |
03fc9a7f | 1104 | atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY); |
65e8b083 HS |
1105 | } |
1106 | ||
7d2be074 | 1107 | /* |
7122bbb0 | 1108 | * Stop data transfer because error(s) occurred. |
7d2be074 | 1109 | */ |
796211b7 | 1110 | static void atmci_stop_transfer_pdc(struct atmel_mci *host) |
7d2be074 | 1111 | { |
f5177547 | 1112 | atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS); |
796211b7 | 1113 | } |
965ebf33 | 1114 | |
796211b7 LD |
1115 | static void atmci_stop_transfer_dma(struct atmel_mci *host) |
1116 | { | |
1117 | struct dma_chan *chan = host->data_chan; | |
965ebf33 | 1118 | |
796211b7 LD |
1119 | if (chan) { |
1120 | dmaengine_terminate_all(chan); | |
1121 | atmci_dma_cleanup(host); | |
1122 | } else { | |
1123 | /* Data transfer was stopped by the interrupt handler */ | |
6801c41a LD |
1124 | dev_dbg(&host->pdev->dev, |
1125 | "(%s) set pending xfer complete\n", __func__); | |
796211b7 LD |
1126 | atmci_set_pending(host, EVENT_XFER_COMPLETE); |
1127 | atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY); | |
65e8b083 | 1128 | } |
7d2be074 HS |
1129 | } |
1130 | ||
796211b7 LD |
1131 | /* |
1132 | * Start a request: prepare data if needed, prepare the command and activate | |
1133 | * interrupts. | |
1134 | */ | |
965ebf33 HS |
1135 | static void atmci_start_request(struct atmel_mci *host, |
1136 | struct atmel_mci_slot *slot) | |
7d2be074 | 1137 | { |
965ebf33 | 1138 | struct mmc_request *mrq; |
7d2be074 | 1139 | struct mmc_command *cmd; |
965ebf33 | 1140 | struct mmc_data *data; |
7d2be074 | 1141 | u32 iflags; |
965ebf33 | 1142 | u32 cmdflags; |
7d2be074 | 1143 | |
965ebf33 HS |
1144 | mrq = slot->mrq; |
1145 | host->cur_slot = slot; | |
7d2be074 | 1146 | host->mrq = mrq; |
965ebf33 | 1147 | |
7d2be074 HS |
1148 | host->pending_events = 0; |
1149 | host->completed_events = 0; | |
f5177547 | 1150 | host->cmd_status = 0; |
ca55f46e | 1151 | host->data_status = 0; |
7d2be074 | 1152 | |
6801c41a LD |
1153 | dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode); |
1154 | ||
24011f34 | 1155 | if (host->need_reset || host->caps.need_reset_after_xfer) { |
18ee684b LD |
1156 | iflags = atmci_readl(host, ATMCI_IMR); |
1157 | iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB); | |
03fc9a7f LD |
1158 | atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST); |
1159 | atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN); | |
1160 | atmci_writel(host, ATMCI_MR, host->mode_reg); | |
796211b7 | 1161 | if (host->caps.has_cfg_reg) |
03fc9a7f | 1162 | atmci_writel(host, ATMCI_CFG, host->cfg_reg); |
18ee684b | 1163 | atmci_writel(host, ATMCI_IER, iflags); |
965ebf33 HS |
1164 | host->need_reset = false; |
1165 | } | |
03fc9a7f | 1166 | atmci_writel(host, ATMCI_SDCR, slot->sdc_reg); |
965ebf33 | 1167 | |
03fc9a7f | 1168 | iflags = atmci_readl(host, ATMCI_IMR); |
2c96a293 | 1169 | if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB)) |
f5177547 | 1170 | dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n", |
965ebf33 HS |
1171 | iflags); |
1172 | ||
1173 | if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) { | |
1174 | /* Send init sequence (74 clock cycles) */ | |
03fc9a7f LD |
1175 | atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT); |
1176 | while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY)) | |
965ebf33 HS |
1177 | cpu_relax(); |
1178 | } | |
74791a2d | 1179 | iflags = 0; |
7d2be074 HS |
1180 | data = mrq->data; |
1181 | if (data) { | |
965ebf33 | 1182 | atmci_set_timeout(host, slot, data); |
a252e3e3 HS |
1183 | |
1184 | /* Must set block count/size before sending command */ | |
03fc9a7f | 1185 | atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks) |
2c96a293 | 1186 | | ATMCI_BLKLEN(data->blksz)); |
965ebf33 | 1187 | dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n", |
2c96a293 | 1188 | ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz)); |
74791a2d | 1189 | |
796211b7 | 1190 | iflags |= host->prepare_data(host, data); |
7d2be074 HS |
1191 | } |
1192 | ||
2c96a293 | 1193 | iflags |= ATMCI_CMDRDY; |
7d2be074 | 1194 | cmd = mrq->cmd; |
965ebf33 | 1195 | cmdflags = atmci_prepare_command(slot->mmc, cmd); |
11d1488b | 1196 | atmci_send_command(host, cmd, cmdflags); |
7d2be074 HS |
1197 | |
1198 | if (data) | |
796211b7 | 1199 | host->submit_data(host, data); |
7d2be074 HS |
1200 | |
1201 | if (mrq->stop) { | |
965ebf33 | 1202 | host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop); |
2c96a293 | 1203 | host->stop_cmdr |= ATMCI_CMDR_STOP_XFER; |
7d2be074 | 1204 | if (!(data->flags & MMC_DATA_WRITE)) |
2c96a293 | 1205 | host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ; |
7d2be074 | 1206 | if (data->flags & MMC_DATA_STREAM) |
2c96a293 | 1207 | host->stop_cmdr |= ATMCI_CMDR_STREAM; |
7d2be074 | 1208 | else |
2c96a293 | 1209 | host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK; |
7d2be074 HS |
1210 | } |
1211 | ||
1212 | /* | |
1213 | * We could have enabled interrupts earlier, but I suspect | |
1214 | * that would open up a nice can of interesting race | |
1215 | * conditions (e.g. command and data complete, but stop not | |
1216 | * prepared yet.) | |
1217 | */ | |
03fc9a7f | 1218 | atmci_writel(host, ATMCI_IER, iflags); |
24011f34 LD |
1219 | |
1220 | mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000)); | |
965ebf33 | 1221 | } |
7d2be074 | 1222 | |
965ebf33 HS |
1223 | static void atmci_queue_request(struct atmel_mci *host, |
1224 | struct atmel_mci_slot *slot, struct mmc_request *mrq) | |
1225 | { | |
1226 | dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n", | |
1227 | host->state); | |
1228 | ||
1229 | spin_lock_bh(&host->lock); | |
1230 | slot->mrq = mrq; | |
1231 | if (host->state == STATE_IDLE) { | |
1232 | host->state = STATE_SENDING_CMD; | |
1233 | atmci_start_request(host, slot); | |
1234 | } else { | |
6801c41a | 1235 | dev_dbg(&host->pdev->dev, "queue request\n"); |
965ebf33 HS |
1236 | list_add_tail(&slot->queue_node, &host->queue); |
1237 | } | |
1238 | spin_unlock_bh(&host->lock); | |
1239 | } | |
7d2be074 | 1240 | |
965ebf33 HS |
1241 | static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq) |
1242 | { | |
1243 | struct atmel_mci_slot *slot = mmc_priv(mmc); | |
1244 | struct atmel_mci *host = slot->host; | |
1245 | struct mmc_data *data; | |
1246 | ||
1247 | WARN_ON(slot->mrq); | |
6801c41a | 1248 | dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode); |
965ebf33 HS |
1249 | |
1250 | /* | |
1251 | * We may "know" the card is gone even though there's still an | |
1252 | * electrical connection. If so, we really need to communicate | |
1253 | * this to the MMC core since there won't be any more | |
1254 | * interrupts as the card is completely removed. Otherwise, | |
1255 | * the MMC core might believe the card is still there even | |
1256 | * though the card was just removed very slowly. | |
1257 | */ | |
1258 | if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) { | |
1259 | mrq->cmd->error = -ENOMEDIUM; | |
1260 | mmc_request_done(mmc, mrq); | |
1261 | return; | |
1262 | } | |
1263 | ||
1264 | /* We don't support multiple blocks of weird lengths. */ | |
1265 | data = mrq->data; | |
1266 | if (data && data->blocks > 1 && data->blksz & 3) { | |
1267 | mrq->cmd->error = -EINVAL; | |
1268 | mmc_request_done(mmc, mrq); | |
1269 | } | |
1270 | ||
1271 | atmci_queue_request(host, slot, mrq); | |
7d2be074 HS |
1272 | } |
1273 | ||
1274 | static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) | |
1275 | { | |
965ebf33 HS |
1276 | struct atmel_mci_slot *slot = mmc_priv(mmc); |
1277 | struct atmel_mci *host = slot->host; | |
1278 | unsigned int i; | |
b3894f26 | 1279 | bool unprepare_clk; |
7d2be074 | 1280 | |
2c96a293 | 1281 | slot->sdc_reg &= ~ATMCI_SDCBUS_MASK; |
945533b5 HS |
1282 | switch (ios->bus_width) { |
1283 | case MMC_BUS_WIDTH_1: | |
2c96a293 | 1284 | slot->sdc_reg |= ATMCI_SDCBUS_1BIT; |
945533b5 HS |
1285 | break; |
1286 | case MMC_BUS_WIDTH_4: | |
2c96a293 | 1287 | slot->sdc_reg |= ATMCI_SDCBUS_4BIT; |
945533b5 HS |
1288 | break; |
1289 | } | |
1290 | ||
7d2be074 | 1291 | if (ios->clock) { |
965ebf33 | 1292 | unsigned int clock_min = ~0U; |
7d2be074 HS |
1293 | u32 clkdiv; |
1294 | ||
b3894f26 BB |
1295 | clk_prepare(host->mck); |
1296 | unprepare_clk = true; | |
1297 | ||
965ebf33 HS |
1298 | spin_lock_bh(&host->lock); |
1299 | if (!host->mode_reg) { | |
945533b5 | 1300 | clk_enable(host->mck); |
b3894f26 | 1301 | unprepare_clk = false; |
03fc9a7f LD |
1302 | atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST); |
1303 | atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN); | |
796211b7 | 1304 | if (host->caps.has_cfg_reg) |
03fc9a7f | 1305 | atmci_writel(host, ATMCI_CFG, host->cfg_reg); |
965ebf33 | 1306 | } |
945533b5 | 1307 | |
965ebf33 HS |
1308 | /* |
1309 | * Use mirror of ios->clock to prevent race with mmc | |
1310 | * core ios update when finding the minimum. | |
1311 | */ | |
1312 | slot->clock = ios->clock; | |
2c96a293 | 1313 | for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) { |
965ebf33 HS |
1314 | if (host->slot[i] && host->slot[i]->clock |
1315 | && host->slot[i]->clock < clock_min) | |
1316 | clock_min = host->slot[i]->clock; | |
1317 | } | |
1318 | ||
1319 | /* Calculate clock divider */ | |
faf8180b LD |
1320 | if (host->caps.has_odd_clk_div) { |
1321 | clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2; | |
1322 | if (clkdiv > 511) { | |
1323 | dev_warn(&mmc->class_dev, | |
1324 | "clock %u too slow; using %lu\n", | |
1325 | clock_min, host->bus_hz / (511 + 2)); | |
1326 | clkdiv = 511; | |
1327 | } | |
1328 | host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1) | |
1329 | | ATMCI_MR_CLKODD(clkdiv & 1); | |
1330 | } else { | |
1331 | clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1; | |
1332 | if (clkdiv > 255) { | |
1333 | dev_warn(&mmc->class_dev, | |
1334 | "clock %u too slow; using %lu\n", | |
1335 | clock_min, host->bus_hz / (2 * 256)); | |
1336 | clkdiv = 255; | |
1337 | } | |
1338 | host->mode_reg = ATMCI_MR_CLKDIV(clkdiv); | |
7d2be074 HS |
1339 | } |
1340 | ||
965ebf33 HS |
1341 | /* |
1342 | * WRPROOF and RDPROOF prevent overruns/underruns by | |
1343 | * stopping the clock when the FIFO is full/empty. | |
1344 | * This state is not expected to last for long. | |
1345 | */ | |
796211b7 | 1346 | if (host->caps.has_rwproof) |
2c96a293 | 1347 | host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF); |
7d2be074 | 1348 | |
796211b7 | 1349 | if (host->caps.has_cfg_reg) { |
99ddffd8 NF |
1350 | /* setup High Speed mode in relation with card capacity */ |
1351 | if (ios->timing == MMC_TIMING_SD_HS) | |
2c96a293 | 1352 | host->cfg_reg |= ATMCI_CFG_HSMODE; |
99ddffd8 | 1353 | else |
2c96a293 | 1354 | host->cfg_reg &= ~ATMCI_CFG_HSMODE; |
99ddffd8 NF |
1355 | } |
1356 | ||
1357 | if (list_empty(&host->queue)) { | |
03fc9a7f | 1358 | atmci_writel(host, ATMCI_MR, host->mode_reg); |
796211b7 | 1359 | if (host->caps.has_cfg_reg) |
03fc9a7f | 1360 | atmci_writel(host, ATMCI_CFG, host->cfg_reg); |
99ddffd8 | 1361 | } else { |
965ebf33 | 1362 | host->need_clock_update = true; |
99ddffd8 | 1363 | } |
965ebf33 HS |
1364 | |
1365 | spin_unlock_bh(&host->lock); | |
945533b5 | 1366 | } else { |
965ebf33 HS |
1367 | bool any_slot_active = false; |
1368 | ||
b3894f26 BB |
1369 | unprepare_clk = false; |
1370 | ||
965ebf33 HS |
1371 | spin_lock_bh(&host->lock); |
1372 | slot->clock = 0; | |
2c96a293 | 1373 | for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) { |
965ebf33 HS |
1374 | if (host->slot[i] && host->slot[i]->clock) { |
1375 | any_slot_active = true; | |
1376 | break; | |
1377 | } | |
945533b5 | 1378 | } |
965ebf33 | 1379 | if (!any_slot_active) { |
03fc9a7f | 1380 | atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS); |
965ebf33 | 1381 | if (host->mode_reg) { |
03fc9a7f | 1382 | atmci_readl(host, ATMCI_MR); |
965ebf33 | 1383 | clk_disable(host->mck); |
b3894f26 | 1384 | unprepare_clk = true; |
965ebf33 HS |
1385 | } |
1386 | host->mode_reg = 0; | |
1387 | } | |
1388 | spin_unlock_bh(&host->lock); | |
7d2be074 HS |
1389 | } |
1390 | ||
b3894f26 BB |
1391 | if (unprepare_clk) |
1392 | clk_unprepare(host->mck); | |
1393 | ||
7d2be074 | 1394 | switch (ios->power_mode) { |
965ebf33 HS |
1395 | case MMC_POWER_UP: |
1396 | set_bit(ATMCI_CARD_NEED_INIT, &slot->flags); | |
1397 | break; | |
7d2be074 HS |
1398 | default: |
1399 | /* | |
1400 | * TODO: None of the currently available AVR32-based | |
1401 | * boards allow MMC power to be turned off. Implement | |
1402 | * power control when this can be tested properly. | |
965ebf33 HS |
1403 | * |
1404 | * We also need to hook this into the clock management | |
1405 | * somehow so that newly inserted cards aren't | |
1406 | * subjected to a fast clock before we have a chance | |
1407 | * to figure out what the maximum rate is. Currently, | |
1408 | * there's no way to avoid this, and there never will | |
1409 | * be for boards that don't support power control. | |
7d2be074 HS |
1410 | */ |
1411 | break; | |
1412 | } | |
1413 | } | |
1414 | ||
1415 | static int atmci_get_ro(struct mmc_host *mmc) | |
1416 | { | |
965ebf33 HS |
1417 | int read_only = -ENOSYS; |
1418 | struct atmel_mci_slot *slot = mmc_priv(mmc); | |
7d2be074 | 1419 | |
965ebf33 HS |
1420 | if (gpio_is_valid(slot->wp_pin)) { |
1421 | read_only = gpio_get_value(slot->wp_pin); | |
7d2be074 HS |
1422 | dev_dbg(&mmc->class_dev, "card is %s\n", |
1423 | read_only ? "read-only" : "read-write"); | |
7d2be074 HS |
1424 | } |
1425 | ||
1426 | return read_only; | |
1427 | } | |
1428 | ||
965ebf33 HS |
1429 | static int atmci_get_cd(struct mmc_host *mmc) |
1430 | { | |
1431 | int present = -ENOSYS; | |
1432 | struct atmel_mci_slot *slot = mmc_priv(mmc); | |
1433 | ||
1434 | if (gpio_is_valid(slot->detect_pin)) { | |
1c1452be JL |
1435 | present = !(gpio_get_value(slot->detect_pin) ^ |
1436 | slot->detect_is_active_high); | |
965ebf33 HS |
1437 | dev_dbg(&mmc->class_dev, "card is %spresent\n", |
1438 | present ? "" : "not "); | |
1439 | } | |
1440 | ||
1441 | return present; | |
1442 | } | |
1443 | ||
88ff82ed AG |
1444 | static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable) |
1445 | { | |
1446 | struct atmel_mci_slot *slot = mmc_priv(mmc); | |
1447 | struct atmel_mci *host = slot->host; | |
1448 | ||
1449 | if (enable) | |
03fc9a7f | 1450 | atmci_writel(host, ATMCI_IER, slot->sdio_irq); |
88ff82ed | 1451 | else |
03fc9a7f | 1452 | atmci_writel(host, ATMCI_IDR, slot->sdio_irq); |
88ff82ed AG |
1453 | } |
1454 | ||
965ebf33 | 1455 | static const struct mmc_host_ops atmci_ops = { |
7d2be074 HS |
1456 | .request = atmci_request, |
1457 | .set_ios = atmci_set_ios, | |
1458 | .get_ro = atmci_get_ro, | |
965ebf33 | 1459 | .get_cd = atmci_get_cd, |
88ff82ed | 1460 | .enable_sdio_irq = atmci_enable_sdio_irq, |
7d2be074 HS |
1461 | }; |
1462 | ||
965ebf33 HS |
1463 | /* Called with host->lock held */ |
1464 | static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq) | |
1465 | __releases(&host->lock) | |
1466 | __acquires(&host->lock) | |
1467 | { | |
1468 | struct atmel_mci_slot *slot = NULL; | |
1469 | struct mmc_host *prev_mmc = host->cur_slot->mmc; | |
1470 | ||
1471 | WARN_ON(host->cmd || host->data); | |
1472 | ||
1473 | /* | |
1474 | * Update the MMC clock rate if necessary. This may be | |
1475 | * necessary if set_ios() is called when a different slot is | |
25985edc | 1476 | * busy transferring data. |
965ebf33 | 1477 | */ |
99ddffd8 | 1478 | if (host->need_clock_update) { |
03fc9a7f | 1479 | atmci_writel(host, ATMCI_MR, host->mode_reg); |
796211b7 | 1480 | if (host->caps.has_cfg_reg) |
03fc9a7f | 1481 | atmci_writel(host, ATMCI_CFG, host->cfg_reg); |
99ddffd8 | 1482 | } |
965ebf33 HS |
1483 | |
1484 | host->cur_slot->mrq = NULL; | |
1485 | host->mrq = NULL; | |
1486 | if (!list_empty(&host->queue)) { | |
1487 | slot = list_entry(host->queue.next, | |
1488 | struct atmel_mci_slot, queue_node); | |
1489 | list_del(&slot->queue_node); | |
1490 | dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n", | |
1491 | mmc_hostname(slot->mmc)); | |
1492 | host->state = STATE_SENDING_CMD; | |
1493 | atmci_start_request(host, slot); | |
1494 | } else { | |
1495 | dev_vdbg(&host->pdev->dev, "list empty\n"); | |
1496 | host->state = STATE_IDLE; | |
1497 | } | |
1498 | ||
24011f34 LD |
1499 | del_timer(&host->timer); |
1500 | ||
965ebf33 HS |
1501 | spin_unlock(&host->lock); |
1502 | mmc_request_done(prev_mmc, mrq); | |
1503 | spin_lock(&host->lock); | |
1504 | } | |
1505 | ||
7d2be074 | 1506 | static void atmci_command_complete(struct atmel_mci *host, |
c06ad258 | 1507 | struct mmc_command *cmd) |
7d2be074 | 1508 | { |
c06ad258 HS |
1509 | u32 status = host->cmd_status; |
1510 | ||
7d2be074 | 1511 | /* Read the response from the card (up to 16 bytes) */ |
03fc9a7f LD |
1512 | cmd->resp[0] = atmci_readl(host, ATMCI_RSPR); |
1513 | cmd->resp[1] = atmci_readl(host, ATMCI_RSPR); | |
1514 | cmd->resp[2] = atmci_readl(host, ATMCI_RSPR); | |
1515 | cmd->resp[3] = atmci_readl(host, ATMCI_RSPR); | |
7d2be074 | 1516 | |
2c96a293 | 1517 | if (status & ATMCI_RTOE) |
7d2be074 | 1518 | cmd->error = -ETIMEDOUT; |
2c96a293 | 1519 | else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE)) |
7d2be074 | 1520 | cmd->error = -EILSEQ; |
2c96a293 | 1521 | else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE)) |
7d2be074 | 1522 | cmd->error = -EIO; |
24011f34 LD |
1523 | else if (host->mrq->data && (host->mrq->data->blksz & 3)) { |
1524 | if (host->caps.need_blksz_mul_4) { | |
1525 | cmd->error = -EINVAL; | |
1526 | host->need_reset = 1; | |
1527 | } | |
1528 | } else | |
7d2be074 | 1529 | cmd->error = 0; |
7d2be074 HS |
1530 | } |
1531 | ||
1532 | static void atmci_detect_change(unsigned long data) | |
1533 | { | |
965ebf33 HS |
1534 | struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data; |
1535 | bool present; | |
1536 | bool present_old; | |
7d2be074 HS |
1537 | |
1538 | /* | |
965ebf33 HS |
1539 | * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before |
1540 | * freeing the interrupt. We must not re-enable the interrupt | |
1541 | * if it has been freed, and if we're shutting down, it | |
1542 | * doesn't really matter whether the card is present or not. | |
7d2be074 HS |
1543 | */ |
1544 | smp_rmb(); | |
965ebf33 | 1545 | if (test_bit(ATMCI_SHUTDOWN, &slot->flags)) |
7d2be074 HS |
1546 | return; |
1547 | ||
965ebf33 | 1548 | enable_irq(gpio_to_irq(slot->detect_pin)); |
1c1452be JL |
1549 | present = !(gpio_get_value(slot->detect_pin) ^ |
1550 | slot->detect_is_active_high); | |
965ebf33 | 1551 | present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags); |
7d2be074 | 1552 | |
965ebf33 HS |
1553 | dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n", |
1554 | present, present_old); | |
7d2be074 | 1555 | |
965ebf33 HS |
1556 | if (present != present_old) { |
1557 | struct atmel_mci *host = slot->host; | |
1558 | struct mmc_request *mrq; | |
1559 | ||
1560 | dev_dbg(&slot->mmc->class_dev, "card %s\n", | |
7d2be074 | 1561 | present ? "inserted" : "removed"); |
7d2be074 | 1562 | |
965ebf33 HS |
1563 | spin_lock(&host->lock); |
1564 | ||
1565 | if (!present) | |
1566 | clear_bit(ATMCI_CARD_PRESENT, &slot->flags); | |
1567 | else | |
1568 | set_bit(ATMCI_CARD_PRESENT, &slot->flags); | |
7d2be074 HS |
1569 | |
1570 | /* Clean up queue if present */ | |
965ebf33 | 1571 | mrq = slot->mrq; |
7d2be074 | 1572 | if (mrq) { |
965ebf33 HS |
1573 | if (mrq == host->mrq) { |
1574 | /* | |
1575 | * Reset controller to terminate any ongoing | |
1576 | * commands or data transfers. | |
1577 | */ | |
03fc9a7f LD |
1578 | atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST); |
1579 | atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN); | |
1580 | atmci_writel(host, ATMCI_MR, host->mode_reg); | |
796211b7 | 1581 | if (host->caps.has_cfg_reg) |
03fc9a7f | 1582 | atmci_writel(host, ATMCI_CFG, host->cfg_reg); |
965ebf33 HS |
1583 | |
1584 | host->data = NULL; | |
1585 | host->cmd = NULL; | |
1586 | ||
1587 | switch (host->state) { | |
1588 | case STATE_IDLE: | |
c06ad258 | 1589 | break; |
965ebf33 HS |
1590 | case STATE_SENDING_CMD: |
1591 | mrq->cmd->error = -ENOMEDIUM; | |
f5177547 LD |
1592 | if (mrq->data) |
1593 | host->stop_transfer(host); | |
1594 | break; | |
1595 | case STATE_DATA_XFER: | |
c06ad258 | 1596 | mrq->data->error = -ENOMEDIUM; |
796211b7 | 1597 | host->stop_transfer(host); |
c06ad258 | 1598 | break; |
f5177547 LD |
1599 | case STATE_WAITING_NOTBUSY: |
1600 | mrq->data->error = -ENOMEDIUM; | |
1601 | break; | |
965ebf33 HS |
1602 | case STATE_SENDING_STOP: |
1603 | mrq->stop->error = -ENOMEDIUM; | |
1604 | break; | |
f5177547 LD |
1605 | case STATE_END_REQUEST: |
1606 | break; | |
965ebf33 | 1607 | } |
7d2be074 | 1608 | |
965ebf33 HS |
1609 | atmci_request_end(host, mrq); |
1610 | } else { | |
1611 | list_del(&slot->queue_node); | |
1612 | mrq->cmd->error = -ENOMEDIUM; | |
1613 | if (mrq->data) | |
1614 | mrq->data->error = -ENOMEDIUM; | |
1615 | if (mrq->stop) | |
1616 | mrq->stop->error = -ENOMEDIUM; | |
1617 | ||
1618 | spin_unlock(&host->lock); | |
1619 | mmc_request_done(slot->mmc, mrq); | |
1620 | spin_lock(&host->lock); | |
1621 | } | |
7d2be074 | 1622 | } |
965ebf33 | 1623 | spin_unlock(&host->lock); |
7d2be074 | 1624 | |
965ebf33 | 1625 | mmc_detect_change(slot->mmc, 0); |
7d2be074 HS |
1626 | } |
1627 | } | |
1628 | ||
1629 | static void atmci_tasklet_func(unsigned long priv) | |
1630 | { | |
965ebf33 | 1631 | struct atmel_mci *host = (struct atmel_mci *)priv; |
7d2be074 HS |
1632 | struct mmc_request *mrq = host->mrq; |
1633 | struct mmc_data *data = host->data; | |
c06ad258 HS |
1634 | enum atmel_mci_state state = host->state; |
1635 | enum atmel_mci_state prev_state; | |
1636 | u32 status; | |
1637 | ||
965ebf33 HS |
1638 | spin_lock(&host->lock); |
1639 | ||
c06ad258 | 1640 | state = host->state; |
7d2be074 | 1641 | |
965ebf33 | 1642 | dev_vdbg(&host->pdev->dev, |
c06ad258 HS |
1643 | "tasklet: state %u pending/completed/mask %lx/%lx/%x\n", |
1644 | state, host->pending_events, host->completed_events, | |
03fc9a7f | 1645 | atmci_readl(host, ATMCI_IMR)); |
7d2be074 | 1646 | |
c06ad258 HS |
1647 | do { |
1648 | prev_state = state; | |
6801c41a | 1649 | dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state); |
7d2be074 | 1650 | |
c06ad258 | 1651 | switch (state) { |
965ebf33 HS |
1652 | case STATE_IDLE: |
1653 | break; | |
1654 | ||
c06ad258 | 1655 | case STATE_SENDING_CMD: |
f5177547 LD |
1656 | /* |
1657 | * Command has been sent, we are waiting for command | |
1658 | * ready. Then we have three next states possible: | |
1659 | * END_REQUEST by default, WAITING_NOTBUSY if it's a | |
1660 | * command needing it or DATA_XFER if there is data. | |
1661 | */ | |
6801c41a | 1662 | dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n"); |
c06ad258 | 1663 | if (!atmci_test_and_clear_pending(host, |
f5177547 | 1664 | EVENT_CMD_RDY)) |
c06ad258 | 1665 | break; |
7d2be074 | 1666 | |
6801c41a | 1667 | dev_dbg(&host->pdev->dev, "set completed cmd ready\n"); |
c06ad258 | 1668 | host->cmd = NULL; |
f5177547 | 1669 | atmci_set_completed(host, EVENT_CMD_RDY); |
c06ad258 | 1670 | atmci_command_complete(host, mrq->cmd); |
f5177547 | 1671 | if (mrq->data) { |
6801c41a LD |
1672 | dev_dbg(&host->pdev->dev, |
1673 | "command with data transfer"); | |
f5177547 LD |
1674 | /* |
1675 | * If there is a command error don't start | |
1676 | * data transfer. | |
1677 | */ | |
1678 | if (mrq->cmd->error) { | |
1679 | host->stop_transfer(host); | |
1680 | host->data = NULL; | |
1681 | atmci_writel(host, ATMCI_IDR, | |
1682 | ATMCI_TXRDY | ATMCI_RXRDY | |
1683 | | ATMCI_DATA_ERROR_FLAGS); | |
1684 | state = STATE_END_REQUEST; | |
1685 | } else | |
1686 | state = STATE_DATA_XFER; | |
1687 | } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) { | |
6801c41a LD |
1688 | dev_dbg(&host->pdev->dev, |
1689 | "command response need waiting notbusy"); | |
f5177547 LD |
1690 | atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY); |
1691 | state = STATE_WAITING_NOTBUSY; | |
1692 | } else | |
1693 | state = STATE_END_REQUEST; | |
7d2be074 | 1694 | |
f5177547 | 1695 | break; |
7d2be074 | 1696 | |
f5177547 | 1697 | case STATE_DATA_XFER: |
c06ad258 HS |
1698 | if (atmci_test_and_clear_pending(host, |
1699 | EVENT_DATA_ERROR)) { | |
6801c41a | 1700 | dev_dbg(&host->pdev->dev, "set completed data error\n"); |
f5177547 LD |
1701 | atmci_set_completed(host, EVENT_DATA_ERROR); |
1702 | state = STATE_END_REQUEST; | |
c06ad258 HS |
1703 | break; |
1704 | } | |
7d2be074 | 1705 | |
f5177547 LD |
1706 | /* |
1707 | * A data transfer is in progress. The event expected | |
1708 | * to move to the next state depends of data transfer | |
1709 | * type (PDC or DMA). Once transfer done we can move | |
1710 | * to the next step which is WAITING_NOTBUSY in write | |
1711 | * case and directly SENDING_STOP in read case. | |
1712 | */ | |
6801c41a | 1713 | dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n"); |
c06ad258 HS |
1714 | if (!atmci_test_and_clear_pending(host, |
1715 | EVENT_XFER_COMPLETE)) | |
1716 | break; | |
7d2be074 | 1717 | |
6801c41a LD |
1718 | dev_dbg(&host->pdev->dev, |
1719 | "(%s) set completed xfer complete\n", | |
1720 | __func__); | |
c06ad258 | 1721 | atmci_set_completed(host, EVENT_XFER_COMPLETE); |
7d2be074 | 1722 | |
077d4073 LD |
1723 | if (host->caps.need_notbusy_for_read_ops || |
1724 | (host->data->flags & MMC_DATA_WRITE)) { | |
f5177547 LD |
1725 | atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY); |
1726 | state = STATE_WAITING_NOTBUSY; | |
1727 | } else if (host->mrq->stop) { | |
1728 | atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY); | |
1729 | atmci_send_stop_cmd(host, data); | |
1730 | state = STATE_SENDING_STOP; | |
c06ad258 | 1731 | } else { |
f5177547 | 1732 | host->data = NULL; |
c06ad258 HS |
1733 | data->bytes_xfered = data->blocks * data->blksz; |
1734 | data->error = 0; | |
f5177547 | 1735 | state = STATE_END_REQUEST; |
c06ad258 | 1736 | } |
f5177547 | 1737 | break; |
c06ad258 | 1738 | |
f5177547 LD |
1739 | case STATE_WAITING_NOTBUSY: |
1740 | /* | |
1741 | * We can be in the state for two reasons: a command | |
1742 | * requiring waiting not busy signal (stop command | |
1743 | * included) or a write operation. In the latest case, | |
1744 | * we need to send a stop command. | |
1745 | */ | |
6801c41a | 1746 | dev_dbg(&host->pdev->dev, "FSM: not busy?\n"); |
f5177547 LD |
1747 | if (!atmci_test_and_clear_pending(host, |
1748 | EVENT_NOTBUSY)) | |
1749 | break; | |
7d2be074 | 1750 | |
6801c41a | 1751 | dev_dbg(&host->pdev->dev, "set completed not busy\n"); |
f5177547 LD |
1752 | atmci_set_completed(host, EVENT_NOTBUSY); |
1753 | ||
1754 | if (host->data) { | |
1755 | /* | |
1756 | * For some commands such as CMD53, even if | |
1757 | * there is data transfer, there is no stop | |
1758 | * command to send. | |
1759 | */ | |
1760 | if (host->mrq->stop) { | |
1761 | atmci_writel(host, ATMCI_IER, | |
1762 | ATMCI_CMDRDY); | |
1763 | atmci_send_stop_cmd(host, data); | |
1764 | state = STATE_SENDING_STOP; | |
1765 | } else { | |
1766 | host->data = NULL; | |
1767 | data->bytes_xfered = data->blocks | |
1768 | * data->blksz; | |
1769 | data->error = 0; | |
1770 | state = STATE_END_REQUEST; | |
1771 | } | |
1772 | } else | |
1773 | state = STATE_END_REQUEST; | |
1774 | break; | |
c06ad258 HS |
1775 | |
1776 | case STATE_SENDING_STOP: | |
f5177547 LD |
1777 | /* |
1778 | * In this state, it is important to set host->data to | |
1779 | * NULL (which is tested in the waiting notbusy state) | |
1780 | * in order to go to the end request state instead of | |
1781 | * sending stop again. | |
1782 | */ | |
6801c41a | 1783 | dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n"); |
c06ad258 | 1784 | if (!atmci_test_and_clear_pending(host, |
f5177547 | 1785 | EVENT_CMD_RDY)) |
c06ad258 HS |
1786 | break; |
1787 | ||
6801c41a | 1788 | dev_dbg(&host->pdev->dev, "FSM: cmd ready\n"); |
c06ad258 | 1789 | host->cmd = NULL; |
f5177547 LD |
1790 | data->bytes_xfered = data->blocks * data->blksz; |
1791 | data->error = 0; | |
c06ad258 | 1792 | atmci_command_complete(host, mrq->stop); |
f5177547 LD |
1793 | if (mrq->stop->error) { |
1794 | host->stop_transfer(host); | |
1795 | atmci_writel(host, ATMCI_IDR, | |
1796 | ATMCI_TXRDY | ATMCI_RXRDY | |
1797 | | ATMCI_DATA_ERROR_FLAGS); | |
1798 | state = STATE_END_REQUEST; | |
1799 | } else { | |
1800 | atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY); | |
1801 | state = STATE_WAITING_NOTBUSY; | |
1802 | } | |
41b4e9a1 | 1803 | host->data = NULL; |
f5177547 | 1804 | break; |
c06ad258 | 1805 | |
f5177547 LD |
1806 | case STATE_END_REQUEST: |
1807 | atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY | |
1808 | | ATMCI_DATA_ERROR_FLAGS); | |
1809 | status = host->data_status; | |
1810 | if (unlikely(status)) { | |
1811 | host->stop_transfer(host); | |
1812 | host->data = NULL; | |
1813 | if (status & ATMCI_DTOE) { | |
1814 | data->error = -ETIMEDOUT; | |
1815 | } else if (status & ATMCI_DCRCE) { | |
1816 | data->error = -EILSEQ; | |
1817 | } else { | |
1818 | data->error = -EIO; | |
1819 | } | |
1820 | } | |
c06ad258 | 1821 | |
f5177547 LD |
1822 | atmci_request_end(host, host->mrq); |
1823 | state = STATE_IDLE; | |
c06ad258 HS |
1824 | break; |
1825 | } | |
1826 | } while (state != prev_state); | |
1827 | ||
1828 | host->state = state; | |
965ebf33 | 1829 | |
965ebf33 | 1830 | spin_unlock(&host->lock); |
7d2be074 HS |
1831 | } |
1832 | ||
1833 | static void atmci_read_data_pio(struct atmel_mci *host) | |
1834 | { | |
1835 | struct scatterlist *sg = host->sg; | |
1836 | void *buf = sg_virt(sg); | |
1837 | unsigned int offset = host->pio_offset; | |
1838 | struct mmc_data *data = host->data; | |
1839 | u32 value; | |
1840 | u32 status; | |
1841 | unsigned int nbytes = 0; | |
1842 | ||
1843 | do { | |
03fc9a7f | 1844 | value = atmci_readl(host, ATMCI_RDR); |
7d2be074 HS |
1845 | if (likely(offset + 4 <= sg->length)) { |
1846 | put_unaligned(value, (u32 *)(buf + offset)); | |
1847 | ||
1848 | offset += 4; | |
1849 | nbytes += 4; | |
1850 | ||
1851 | if (offset == sg->length) { | |
5e7184ae | 1852 | flush_dcache_page(sg_page(sg)); |
7d2be074 | 1853 | host->sg = sg = sg_next(sg); |
bdbc5d0c TB |
1854 | host->sg_len--; |
1855 | if (!sg || !host->sg_len) | |
7d2be074 HS |
1856 | goto done; |
1857 | ||
1858 | offset = 0; | |
1859 | buf = sg_virt(sg); | |
1860 | } | |
1861 | } else { | |
1862 | unsigned int remaining = sg->length - offset; | |
1863 | memcpy(buf + offset, &value, remaining); | |
1864 | nbytes += remaining; | |
1865 | ||
1866 | flush_dcache_page(sg_page(sg)); | |
1867 | host->sg = sg = sg_next(sg); | |
bdbc5d0c TB |
1868 | host->sg_len--; |
1869 | if (!sg || !host->sg_len) | |
7d2be074 HS |
1870 | goto done; |
1871 | ||
1872 | offset = 4 - remaining; | |
1873 | buf = sg_virt(sg); | |
1874 | memcpy(buf, (u8 *)&value + remaining, offset); | |
1875 | nbytes += offset; | |
1876 | } | |
1877 | ||
03fc9a7f | 1878 | status = atmci_readl(host, ATMCI_SR); |
7d2be074 | 1879 | if (status & ATMCI_DATA_ERROR_FLAGS) { |
03fc9a7f | 1880 | atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY |
7d2be074 HS |
1881 | | ATMCI_DATA_ERROR_FLAGS)); |
1882 | host->data_status = status; | |
965ebf33 | 1883 | data->bytes_xfered += nbytes; |
965ebf33 | 1884 | return; |
7d2be074 | 1885 | } |
2c96a293 | 1886 | } while (status & ATMCI_RXRDY); |
7d2be074 HS |
1887 | |
1888 | host->pio_offset = offset; | |
1889 | data->bytes_xfered += nbytes; | |
1890 | ||
1891 | return; | |
1892 | ||
1893 | done: | |
03fc9a7f LD |
1894 | atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY); |
1895 | atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY); | |
7d2be074 | 1896 | data->bytes_xfered += nbytes; |
965ebf33 | 1897 | smp_wmb(); |
c06ad258 | 1898 | atmci_set_pending(host, EVENT_XFER_COMPLETE); |
7d2be074 HS |
1899 | } |
1900 | ||
1901 | static void atmci_write_data_pio(struct atmel_mci *host) | |
1902 | { | |
1903 | struct scatterlist *sg = host->sg; | |
1904 | void *buf = sg_virt(sg); | |
1905 | unsigned int offset = host->pio_offset; | |
1906 | struct mmc_data *data = host->data; | |
1907 | u32 value; | |
1908 | u32 status; | |
1909 | unsigned int nbytes = 0; | |
1910 | ||
1911 | do { | |
1912 | if (likely(offset + 4 <= sg->length)) { | |
1913 | value = get_unaligned((u32 *)(buf + offset)); | |
03fc9a7f | 1914 | atmci_writel(host, ATMCI_TDR, value); |
7d2be074 HS |
1915 | |
1916 | offset += 4; | |
1917 | nbytes += 4; | |
1918 | if (offset == sg->length) { | |
1919 | host->sg = sg = sg_next(sg); | |
bdbc5d0c TB |
1920 | host->sg_len--; |
1921 | if (!sg || !host->sg_len) | |
7d2be074 HS |
1922 | goto done; |
1923 | ||
1924 | offset = 0; | |
1925 | buf = sg_virt(sg); | |
1926 | } | |
1927 | } else { | |
1928 | unsigned int remaining = sg->length - offset; | |
1929 | ||
1930 | value = 0; | |
1931 | memcpy(&value, buf + offset, remaining); | |
1932 | nbytes += remaining; | |
1933 | ||
1934 | host->sg = sg = sg_next(sg); | |
bdbc5d0c TB |
1935 | host->sg_len--; |
1936 | if (!sg || !host->sg_len) { | |
03fc9a7f | 1937 | atmci_writel(host, ATMCI_TDR, value); |
7d2be074 HS |
1938 | goto done; |
1939 | } | |
1940 | ||
1941 | offset = 4 - remaining; | |
1942 | buf = sg_virt(sg); | |
1943 | memcpy((u8 *)&value + remaining, buf, offset); | |
03fc9a7f | 1944 | atmci_writel(host, ATMCI_TDR, value); |
7d2be074 HS |
1945 | nbytes += offset; |
1946 | } | |
1947 | ||
03fc9a7f | 1948 | status = atmci_readl(host, ATMCI_SR); |
7d2be074 | 1949 | if (status & ATMCI_DATA_ERROR_FLAGS) { |
03fc9a7f | 1950 | atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY |
7d2be074 HS |
1951 | | ATMCI_DATA_ERROR_FLAGS)); |
1952 | host->data_status = status; | |
965ebf33 | 1953 | data->bytes_xfered += nbytes; |
965ebf33 | 1954 | return; |
7d2be074 | 1955 | } |
2c96a293 | 1956 | } while (status & ATMCI_TXRDY); |
7d2be074 HS |
1957 | |
1958 | host->pio_offset = offset; | |
1959 | data->bytes_xfered += nbytes; | |
1960 | ||
1961 | return; | |
1962 | ||
1963 | done: | |
03fc9a7f LD |
1964 | atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY); |
1965 | atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY); | |
7d2be074 | 1966 | data->bytes_xfered += nbytes; |
965ebf33 | 1967 | smp_wmb(); |
c06ad258 | 1968 | atmci_set_pending(host, EVENT_XFER_COMPLETE); |
7d2be074 HS |
1969 | } |
1970 | ||
88ff82ed AG |
1971 | static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status) |
1972 | { | |
1973 | int i; | |
1974 | ||
2c96a293 | 1975 | for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) { |
88ff82ed AG |
1976 | struct atmel_mci_slot *slot = host->slot[i]; |
1977 | if (slot && (status & slot->sdio_irq)) { | |
1978 | mmc_signal_sdio_irq(slot->mmc); | |
1979 | } | |
1980 | } | |
1981 | } | |
1982 | ||
1983 | ||
7d2be074 HS |
1984 | static irqreturn_t atmci_interrupt(int irq, void *dev_id) |
1985 | { | |
965ebf33 | 1986 | struct atmel_mci *host = dev_id; |
7d2be074 HS |
1987 | u32 status, mask, pending; |
1988 | unsigned int pass_count = 0; | |
1989 | ||
7d2be074 | 1990 | do { |
03fc9a7f LD |
1991 | status = atmci_readl(host, ATMCI_SR); |
1992 | mask = atmci_readl(host, ATMCI_IMR); | |
7d2be074 HS |
1993 | pending = status & mask; |
1994 | if (!pending) | |
1995 | break; | |
1996 | ||
1997 | if (pending & ATMCI_DATA_ERROR_FLAGS) { | |
6801c41a | 1998 | dev_dbg(&host->pdev->dev, "IRQ: data error\n"); |
03fc9a7f | 1999 | atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS |
f5177547 LD |
2000 | | ATMCI_RXRDY | ATMCI_TXRDY |
2001 | | ATMCI_ENDRX | ATMCI_ENDTX | |
2002 | | ATMCI_RXBUFF | ATMCI_TXBUFE); | |
965ebf33 | 2003 | |
7d2be074 | 2004 | host->data_status = status; |
6801c41a | 2005 | dev_dbg(&host->pdev->dev, "set pending data error\n"); |
965ebf33 | 2006 | smp_wmb(); |
7d2be074 HS |
2007 | atmci_set_pending(host, EVENT_DATA_ERROR); |
2008 | tasklet_schedule(&host->tasklet); | |
2009 | } | |
796211b7 | 2010 | |
796211b7 | 2011 | if (pending & ATMCI_TXBUFE) { |
6801c41a | 2012 | dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n"); |
796211b7 | 2013 | atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE); |
7e8ba228 | 2014 | atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX); |
796211b7 LD |
2015 | /* |
2016 | * We can receive this interruption before having configured | |
2017 | * the second pdc buffer, so we need to reconfigure first and | |
2018 | * second buffers again | |
2019 | */ | |
2020 | if (host->data_size) { | |
2021 | atmci_pdc_set_both_buf(host, XFER_TRANSMIT); | |
7e8ba228 | 2022 | atmci_writel(host, ATMCI_IER, ATMCI_ENDTX); |
796211b7 LD |
2023 | atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE); |
2024 | } else { | |
2025 | atmci_pdc_complete(host); | |
2026 | } | |
7e8ba228 | 2027 | } else if (pending & ATMCI_ENDTX) { |
6801c41a | 2028 | dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n"); |
7e8ba228 | 2029 | atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX); |
796211b7 LD |
2030 | |
2031 | if (host->data_size) { | |
2032 | atmci_pdc_set_single_buf(host, | |
7e8ba228 LD |
2033 | XFER_TRANSMIT, PDC_SECOND_BUF); |
2034 | atmci_writel(host, ATMCI_IER, ATMCI_ENDTX); | |
796211b7 LD |
2035 | } |
2036 | } | |
2037 | ||
2038 | if (pending & ATMCI_RXBUFF) { | |
6801c41a | 2039 | dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n"); |
796211b7 | 2040 | atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF); |
7e8ba228 | 2041 | atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX); |
796211b7 LD |
2042 | /* |
2043 | * We can receive this interruption before having configured | |
2044 | * the second pdc buffer, so we need to reconfigure first and | |
2045 | * second buffers again | |
2046 | */ | |
2047 | if (host->data_size) { | |
2048 | atmci_pdc_set_both_buf(host, XFER_RECEIVE); | |
7e8ba228 | 2049 | atmci_writel(host, ATMCI_IER, ATMCI_ENDRX); |
796211b7 LD |
2050 | atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF); |
2051 | } else { | |
2052 | atmci_pdc_complete(host); | |
2053 | } | |
7e8ba228 | 2054 | } else if (pending & ATMCI_ENDRX) { |
6801c41a | 2055 | dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n"); |
7e8ba228 LD |
2056 | atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX); |
2057 | ||
2058 | if (host->data_size) { | |
2059 | atmci_pdc_set_single_buf(host, | |
2060 | XFER_RECEIVE, PDC_SECOND_BUF); | |
2061 | atmci_writel(host, ATMCI_IER, ATMCI_ENDRX); | |
2062 | } | |
796211b7 LD |
2063 | } |
2064 | ||
f5177547 LD |
2065 | /* |
2066 | * First mci IPs, so mainly the ones having pdc, have some | |
2067 | * issues with the notbusy signal. You can't get it after | |
2068 | * data transmission if you have not sent a stop command. | |
2069 | * The appropriate workaround is to use the BLKE signal. | |
2070 | */ | |
2071 | if (pending & ATMCI_BLKE) { | |
6801c41a | 2072 | dev_dbg(&host->pdev->dev, "IRQ: blke\n"); |
f5177547 LD |
2073 | atmci_writel(host, ATMCI_IDR, ATMCI_BLKE); |
2074 | smp_wmb(); | |
6801c41a | 2075 | dev_dbg(&host->pdev->dev, "set pending notbusy\n"); |
f5177547 LD |
2076 | atmci_set_pending(host, EVENT_NOTBUSY); |
2077 | tasklet_schedule(&host->tasklet); | |
2078 | } | |
7e8ba228 | 2079 | |
2c96a293 | 2080 | if (pending & ATMCI_NOTBUSY) { |
6801c41a | 2081 | dev_dbg(&host->pdev->dev, "IRQ: not_busy\n"); |
f5177547 | 2082 | atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY); |
965ebf33 | 2083 | smp_wmb(); |
6801c41a | 2084 | dev_dbg(&host->pdev->dev, "set pending notbusy\n"); |
f5177547 | 2085 | atmci_set_pending(host, EVENT_NOTBUSY); |
7d2be074 HS |
2086 | tasklet_schedule(&host->tasklet); |
2087 | } | |
f5177547 | 2088 | |
2c96a293 | 2089 | if (pending & ATMCI_RXRDY) |
7d2be074 | 2090 | atmci_read_data_pio(host); |
2c96a293 | 2091 | if (pending & ATMCI_TXRDY) |
7d2be074 HS |
2092 | atmci_write_data_pio(host); |
2093 | ||
f5177547 | 2094 | if (pending & ATMCI_CMDRDY) { |
6801c41a | 2095 | dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n"); |
f5177547 LD |
2096 | atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY); |
2097 | host->cmd_status = status; | |
2098 | smp_wmb(); | |
6801c41a | 2099 | dev_dbg(&host->pdev->dev, "set pending cmd rdy\n"); |
f5177547 LD |
2100 | atmci_set_pending(host, EVENT_CMD_RDY); |
2101 | tasklet_schedule(&host->tasklet); | |
2102 | } | |
88ff82ed | 2103 | |
2c96a293 | 2104 | if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB)) |
88ff82ed AG |
2105 | atmci_sdio_interrupt(host, status); |
2106 | ||
7d2be074 HS |
2107 | } while (pass_count++ < 5); |
2108 | ||
7d2be074 HS |
2109 | return pass_count ? IRQ_HANDLED : IRQ_NONE; |
2110 | } | |
2111 | ||
2112 | static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id) | |
2113 | { | |
965ebf33 | 2114 | struct atmel_mci_slot *slot = dev_id; |
7d2be074 HS |
2115 | |
2116 | /* | |
2117 | * Disable interrupts until the pin has stabilized and check | |
2118 | * the state then. Use mod_timer() since we may be in the | |
2119 | * middle of the timer routine when this interrupt triggers. | |
2120 | */ | |
2121 | disable_irq_nosync(irq); | |
965ebf33 | 2122 | mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20)); |
7d2be074 HS |
2123 | |
2124 | return IRQ_HANDLED; | |
2125 | } | |
2126 | ||
965ebf33 HS |
2127 | static int __init atmci_init_slot(struct atmel_mci *host, |
2128 | struct mci_slot_pdata *slot_data, unsigned int id, | |
88ff82ed | 2129 | u32 sdc_reg, u32 sdio_irq) |
965ebf33 HS |
2130 | { |
2131 | struct mmc_host *mmc; | |
2132 | struct atmel_mci_slot *slot; | |
2133 | ||
2134 | mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev); | |
2135 | if (!mmc) | |
2136 | return -ENOMEM; | |
2137 | ||
2138 | slot = mmc_priv(mmc); | |
2139 | slot->mmc = mmc; | |
2140 | slot->host = host; | |
2141 | slot->detect_pin = slot_data->detect_pin; | |
2142 | slot->wp_pin = slot_data->wp_pin; | |
1c1452be | 2143 | slot->detect_is_active_high = slot_data->detect_is_active_high; |
965ebf33 | 2144 | slot->sdc_reg = sdc_reg; |
88ff82ed | 2145 | slot->sdio_irq = sdio_irq; |
965ebf33 | 2146 | |
e919fd20 LD |
2147 | dev_dbg(&mmc->class_dev, |
2148 | "slot[%u]: bus_width=%u, detect_pin=%d, " | |
2149 | "detect_is_active_high=%s, wp_pin=%d\n", | |
2150 | id, slot_data->bus_width, slot_data->detect_pin, | |
2151 | slot_data->detect_is_active_high ? "true" : "false", | |
2152 | slot_data->wp_pin); | |
2153 | ||
965ebf33 HS |
2154 | mmc->ops = &atmci_ops; |
2155 | mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512); | |
2156 | mmc->f_max = host->bus_hz / 2; | |
2157 | mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34; | |
88ff82ed AG |
2158 | if (sdio_irq) |
2159 | mmc->caps |= MMC_CAP_SDIO_IRQ; | |
796211b7 | 2160 | if (host->caps.has_highspeed) |
99ddffd8 | 2161 | mmc->caps |= MMC_CAP_SD_HIGHSPEED; |
7a90dcc2 LD |
2162 | /* |
2163 | * Without the read/write proof capability, it is strongly suggested to | |
2164 | * use only one bit for data to prevent fifo underruns and overruns | |
2165 | * which will corrupt data. | |
2166 | */ | |
2167 | if ((slot_data->bus_width >= 4) && host->caps.has_rwproof) | |
965ebf33 HS |
2168 | mmc->caps |= MMC_CAP_4_BIT_DATA; |
2169 | ||
7a90dcc2 LD |
2170 | if (atmci_get_version(host) < 0x200) { |
2171 | mmc->max_segs = 256; | |
2172 | mmc->max_blk_size = 4095; | |
2173 | mmc->max_blk_count = 256; | |
2174 | mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count; | |
2175 | mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs; | |
2176 | } else { | |
2177 | mmc->max_segs = 64; | |
2178 | mmc->max_req_size = 32768 * 512; | |
2179 | mmc->max_blk_size = 32768; | |
2180 | mmc->max_blk_count = 512; | |
2181 | } | |
965ebf33 HS |
2182 | |
2183 | /* Assume card is present initially */ | |
2184 | set_bit(ATMCI_CARD_PRESENT, &slot->flags); | |
2185 | if (gpio_is_valid(slot->detect_pin)) { | |
2186 | if (gpio_request(slot->detect_pin, "mmc_detect")) { | |
2187 | dev_dbg(&mmc->class_dev, "no detect pin available\n"); | |
2188 | slot->detect_pin = -EBUSY; | |
1c1452be JL |
2189 | } else if (gpio_get_value(slot->detect_pin) ^ |
2190 | slot->detect_is_active_high) { | |
965ebf33 HS |
2191 | clear_bit(ATMCI_CARD_PRESENT, &slot->flags); |
2192 | } | |
2193 | } | |
2194 | ||
2195 | if (!gpio_is_valid(slot->detect_pin)) | |
2196 | mmc->caps |= MMC_CAP_NEEDS_POLL; | |
2197 | ||
2198 | if (gpio_is_valid(slot->wp_pin)) { | |
2199 | if (gpio_request(slot->wp_pin, "mmc_wp")) { | |
2200 | dev_dbg(&mmc->class_dev, "no WP pin available\n"); | |
2201 | slot->wp_pin = -EBUSY; | |
2202 | } | |
2203 | } | |
2204 | ||
2205 | host->slot[id] = slot; | |
2206 | mmc_add_host(mmc); | |
2207 | ||
2208 | if (gpio_is_valid(slot->detect_pin)) { | |
2209 | int ret; | |
2210 | ||
2211 | setup_timer(&slot->detect_timer, atmci_detect_change, | |
2212 | (unsigned long)slot); | |
2213 | ||
2214 | ret = request_irq(gpio_to_irq(slot->detect_pin), | |
2215 | atmci_detect_interrupt, | |
2216 | IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING, | |
2217 | "mmc-detect", slot); | |
2218 | if (ret) { | |
2219 | dev_dbg(&mmc->class_dev, | |
2220 | "could not request IRQ %d for detect pin\n", | |
2221 | gpio_to_irq(slot->detect_pin)); | |
2222 | gpio_free(slot->detect_pin); | |
2223 | slot->detect_pin = -EBUSY; | |
2224 | } | |
2225 | } | |
2226 | ||
2227 | atmci_init_debugfs(slot); | |
2228 | ||
2229 | return 0; | |
2230 | } | |
2231 | ||
2232 | static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot, | |
2233 | unsigned int id) | |
2234 | { | |
2235 | /* Debugfs stuff is cleaned up by mmc core */ | |
2236 | ||
2237 | set_bit(ATMCI_SHUTDOWN, &slot->flags); | |
2238 | smp_wmb(); | |
2239 | ||
2240 | mmc_remove_host(slot->mmc); | |
2241 | ||
2242 | if (gpio_is_valid(slot->detect_pin)) { | |
2243 | int pin = slot->detect_pin; | |
2244 | ||
2245 | free_irq(gpio_to_irq(pin), slot); | |
2246 | del_timer_sync(&slot->detect_timer); | |
2247 | gpio_free(pin); | |
2248 | } | |
2249 | if (gpio_is_valid(slot->wp_pin)) | |
2250 | gpio_free(slot->wp_pin); | |
2251 | ||
2252 | slot->host->slot[id] = NULL; | |
2253 | mmc_free_host(slot->mmc); | |
2254 | } | |
2255 | ||
8c964df0 | 2256 | static bool atmci_filter(struct dma_chan *chan, void *pdata) |
74465b4f | 2257 | { |
8c964df0 LD |
2258 | struct mci_platform_data *sl_pdata = pdata; |
2259 | struct mci_dma_data *sl; | |
74465b4f | 2260 | |
8c964df0 LD |
2261 | if (!sl_pdata) |
2262 | return false; | |
2263 | ||
2264 | sl = sl_pdata->dma_slave; | |
2635d1ba NF |
2265 | if (sl && find_slave_dev(sl) == chan->device->dev) { |
2266 | chan->private = slave_data_ptr(sl); | |
7dd60251 | 2267 | return true; |
2635d1ba | 2268 | } else { |
7dd60251 | 2269 | return false; |
2635d1ba | 2270 | } |
74465b4f | 2271 | } |
2635d1ba | 2272 | |
ef878198 | 2273 | static bool atmci_configure_dma(struct atmel_mci *host) |
2635d1ba NF |
2274 | { |
2275 | struct mci_platform_data *pdata; | |
8c964df0 | 2276 | dma_cap_mask_t mask; |
2635d1ba NF |
2277 | |
2278 | if (host == NULL) | |
ef878198 | 2279 | return false; |
2635d1ba NF |
2280 | |
2281 | pdata = host->pdev->dev.platform_data; | |
2282 | ||
8c964df0 LD |
2283 | dma_cap_zero(mask); |
2284 | dma_cap_set(DMA_SLAVE, mask); | |
ccdfe612 | 2285 | |
8c964df0 LD |
2286 | host->dma.chan = dma_request_slave_channel_compat(mask, atmci_filter, pdata, |
2287 | &host->pdev->dev, "rxtx"); | |
ef878198 LD |
2288 | if (!host->dma.chan) { |
2289 | dev_warn(&host->pdev->dev, "no DMA channel available\n"); | |
2290 | return false; | |
2291 | } else { | |
74791a2d | 2292 | dev_info(&host->pdev->dev, |
b81cfc41 | 2293 | "using %s for DMA transfers\n", |
74791a2d | 2294 | dma_chan_name(host->dma.chan)); |
e2b35f3d VK |
2295 | |
2296 | host->dma_conf.src_addr = host->mapbase + ATMCI_RDR; | |
2297 | host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; | |
2298 | host->dma_conf.src_maxburst = 1; | |
2299 | host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR; | |
2300 | host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; | |
2301 | host->dma_conf.dst_maxburst = 1; | |
2302 | host->dma_conf.device_fc = false; | |
ef878198 LD |
2303 | return true; |
2304 | } | |
2635d1ba | 2305 | } |
796211b7 | 2306 | |
796211b7 LD |
2307 | /* |
2308 | * HSMCI (High Speed MCI) module is not fully compatible with MCI module. | |
2309 | * HSMCI provides DMA support and a new config register but no more supports | |
2310 | * PDC. | |
2311 | */ | |
2312 | static void __init atmci_get_cap(struct atmel_mci *host) | |
2313 | { | |
2314 | unsigned int version; | |
2315 | ||
2316 | version = atmci_get_version(host); | |
2317 | dev_info(&host->pdev->dev, | |
2318 | "version: 0x%x\n", version); | |
2319 | ||
ccdfe612 | 2320 | host->caps.has_dma_conf_reg = 0; |
6bf2af8c | 2321 | host->caps.has_pdc = ATMCI_PDC_CONNECTED; |
796211b7 LD |
2322 | host->caps.has_cfg_reg = 0; |
2323 | host->caps.has_cstor_reg = 0; | |
2324 | host->caps.has_highspeed = 0; | |
2325 | host->caps.has_rwproof = 0; | |
faf8180b | 2326 | host->caps.has_odd_clk_div = 0; |
24011f34 LD |
2327 | host->caps.has_bad_data_ordering = 1; |
2328 | host->caps.need_reset_after_xfer = 1; | |
2329 | host->caps.need_blksz_mul_4 = 1; | |
077d4073 | 2330 | host->caps.need_notbusy_for_read_ops = 0; |
796211b7 LD |
2331 | |
2332 | /* keep only major version number */ | |
2333 | switch (version & 0xf00) { | |
796211b7 | 2334 | case 0x500: |
faf8180b LD |
2335 | host->caps.has_odd_clk_div = 1; |
2336 | case 0x400: | |
2337 | case 0x300: | |
ccdfe612 | 2338 | host->caps.has_dma_conf_reg = 1; |
faf8180b | 2339 | host->caps.has_pdc = 0; |
796211b7 LD |
2340 | host->caps.has_cfg_reg = 1; |
2341 | host->caps.has_cstor_reg = 1; | |
2342 | host->caps.has_highspeed = 1; | |
faf8180b | 2343 | case 0x200: |
796211b7 | 2344 | host->caps.has_rwproof = 1; |
24011f34 | 2345 | host->caps.need_blksz_mul_4 = 0; |
077d4073 | 2346 | host->caps.need_notbusy_for_read_ops = 1; |
faf8180b | 2347 | case 0x100: |
24011f34 LD |
2348 | host->caps.has_bad_data_ordering = 0; |
2349 | host->caps.need_reset_after_xfer = 0; | |
2350 | case 0x0: | |
796211b7 LD |
2351 | break; |
2352 | default: | |
faf8180b | 2353 | host->caps.has_pdc = 0; |
796211b7 LD |
2354 | dev_warn(&host->pdev->dev, |
2355 | "Unmanaged mci version, set minimum capabilities\n"); | |
2356 | break; | |
2357 | } | |
2358 | } | |
74465b4f | 2359 | |
7d2be074 HS |
2360 | static int __init atmci_probe(struct platform_device *pdev) |
2361 | { | |
2362 | struct mci_platform_data *pdata; | |
965ebf33 HS |
2363 | struct atmel_mci *host; |
2364 | struct resource *regs; | |
2365 | unsigned int nr_slots; | |
2366 | int irq; | |
2367 | int ret; | |
7d2be074 HS |
2368 | |
2369 | regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
2370 | if (!regs) | |
2371 | return -ENXIO; | |
2372 | pdata = pdev->dev.platform_data; | |
e919fd20 LD |
2373 | if (!pdata) { |
2374 | pdata = atmci_of_init(pdev); | |
2375 | if (IS_ERR(pdata)) { | |
2376 | dev_err(&pdev->dev, "platform data not available\n"); | |
2377 | return PTR_ERR(pdata); | |
2378 | } | |
2379 | } | |
2380 | ||
7d2be074 HS |
2381 | irq = platform_get_irq(pdev, 0); |
2382 | if (irq < 0) | |
2383 | return irq; | |
2384 | ||
965ebf33 HS |
2385 | host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL); |
2386 | if (!host) | |
7d2be074 HS |
2387 | return -ENOMEM; |
2388 | ||
7d2be074 | 2389 | host->pdev = pdev; |
965ebf33 HS |
2390 | spin_lock_init(&host->lock); |
2391 | INIT_LIST_HEAD(&host->queue); | |
7d2be074 HS |
2392 | |
2393 | host->mck = clk_get(&pdev->dev, "mci_clk"); | |
2394 | if (IS_ERR(host->mck)) { | |
2395 | ret = PTR_ERR(host->mck); | |
2396 | goto err_clk_get; | |
2397 | } | |
2398 | ||
2399 | ret = -ENOMEM; | |
e8e3f6ca | 2400 | host->regs = ioremap(regs->start, resource_size(regs)); |
7d2be074 HS |
2401 | if (!host->regs) |
2402 | goto err_ioremap; | |
2403 | ||
b3894f26 BB |
2404 | ret = clk_prepare_enable(host->mck); |
2405 | if (ret) | |
2406 | goto err_request_irq; | |
03fc9a7f | 2407 | atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST); |
7d2be074 | 2408 | host->bus_hz = clk_get_rate(host->mck); |
b3894f26 | 2409 | clk_disable_unprepare(host->mck); |
7d2be074 HS |
2410 | |
2411 | host->mapbase = regs->start; | |
2412 | ||
965ebf33 | 2413 | tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host); |
7d2be074 | 2414 | |
89c8aa20 | 2415 | ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host); |
7d2be074 HS |
2416 | if (ret) |
2417 | goto err_request_irq; | |
2418 | ||
796211b7 LD |
2419 | /* Get MCI capabilities and set operations according to it */ |
2420 | atmci_get_cap(host); | |
ccdfe612 | 2421 | if (atmci_configure_dma(host)) { |
796211b7 LD |
2422 | host->prepare_data = &atmci_prepare_data_dma; |
2423 | host->submit_data = &atmci_submit_data_dma; | |
2424 | host->stop_transfer = &atmci_stop_transfer_dma; | |
2425 | } else if (host->caps.has_pdc) { | |
2426 | dev_info(&pdev->dev, "using PDC\n"); | |
2427 | host->prepare_data = &atmci_prepare_data_pdc; | |
2428 | host->submit_data = &atmci_submit_data_pdc; | |
2429 | host->stop_transfer = &atmci_stop_transfer_pdc; | |
2430 | } else { | |
ef878198 | 2431 | dev_info(&pdev->dev, "using PIO\n"); |
796211b7 LD |
2432 | host->prepare_data = &atmci_prepare_data; |
2433 | host->submit_data = &atmci_submit_data; | |
2434 | host->stop_transfer = &atmci_stop_transfer; | |
2435 | } | |
2436 | ||
7d2be074 HS |
2437 | platform_set_drvdata(pdev, host); |
2438 | ||
b87cc1b5 LD |
2439 | setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host); |
2440 | ||
965ebf33 HS |
2441 | /* We need at least one slot to succeed */ |
2442 | nr_slots = 0; | |
2443 | ret = -ENODEV; | |
2444 | if (pdata->slot[0].bus_width) { | |
2445 | ret = atmci_init_slot(host, &pdata->slot[0], | |
2c96a293 | 2446 | 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA); |
7a90dcc2 | 2447 | if (!ret) { |
965ebf33 | 2448 | nr_slots++; |
7a90dcc2 LD |
2449 | host->buf_size = host->slot[0]->mmc->max_req_size; |
2450 | } | |
965ebf33 HS |
2451 | } |
2452 | if (pdata->slot[1].bus_width) { | |
2453 | ret = atmci_init_slot(host, &pdata->slot[1], | |
2c96a293 | 2454 | 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB); |
7a90dcc2 | 2455 | if (!ret) { |
965ebf33 | 2456 | nr_slots++; |
7a90dcc2 LD |
2457 | if (host->slot[1]->mmc->max_req_size > host->buf_size) |
2458 | host->buf_size = | |
2459 | host->slot[1]->mmc->max_req_size; | |
2460 | } | |
7d2be074 HS |
2461 | } |
2462 | ||
04d699c3 RE |
2463 | if (!nr_slots) { |
2464 | dev_err(&pdev->dev, "init failed: no slot defined\n"); | |
965ebf33 | 2465 | goto err_init_slot; |
04d699c3 | 2466 | } |
7d2be074 | 2467 | |
7a90dcc2 LD |
2468 | if (!host->caps.has_rwproof) { |
2469 | host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size, | |
2470 | &host->buf_phys_addr, | |
2471 | GFP_KERNEL); | |
2472 | if (!host->buffer) { | |
2473 | ret = -ENOMEM; | |
2474 | dev_err(&pdev->dev, "buffer allocation failed\n"); | |
2475 | goto err_init_slot; | |
2476 | } | |
2477 | } | |
2478 | ||
965ebf33 HS |
2479 | dev_info(&pdev->dev, |
2480 | "Atmel MCI controller at 0x%08lx irq %d, %u slots\n", | |
2481 | host->mapbase, irq, nr_slots); | |
deec9ae3 | 2482 | |
7d2be074 HS |
2483 | return 0; |
2484 | ||
965ebf33 | 2485 | err_init_slot: |
74465b4f DW |
2486 | if (host->dma.chan) |
2487 | dma_release_channel(host->dma.chan); | |
965ebf33 | 2488 | free_irq(irq, host); |
7d2be074 HS |
2489 | err_request_irq: |
2490 | iounmap(host->regs); | |
2491 | err_ioremap: | |
2492 | clk_put(host->mck); | |
2493 | err_clk_get: | |
965ebf33 | 2494 | kfree(host); |
7d2be074 HS |
2495 | return ret; |
2496 | } | |
2497 | ||
2498 | static int __exit atmci_remove(struct platform_device *pdev) | |
2499 | { | |
965ebf33 HS |
2500 | struct atmel_mci *host = platform_get_drvdata(pdev); |
2501 | unsigned int i; | |
7d2be074 | 2502 | |
7a90dcc2 LD |
2503 | if (host->buffer) |
2504 | dma_free_coherent(&pdev->dev, host->buf_size, | |
2505 | host->buffer, host->buf_phys_addr); | |
2506 | ||
2c96a293 | 2507 | for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) { |
965ebf33 HS |
2508 | if (host->slot[i]) |
2509 | atmci_cleanup_slot(host->slot[i], i); | |
2510 | } | |
7d2be074 | 2511 | |
b3894f26 | 2512 | clk_prepare_enable(host->mck); |
03fc9a7f LD |
2513 | atmci_writel(host, ATMCI_IDR, ~0UL); |
2514 | atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS); | |
2515 | atmci_readl(host, ATMCI_SR); | |
b3894f26 | 2516 | clk_disable_unprepare(host->mck); |
7d2be074 | 2517 | |
74465b4f DW |
2518 | if (host->dma.chan) |
2519 | dma_release_channel(host->dma.chan); | |
65e8b083 | 2520 | |
965ebf33 HS |
2521 | free_irq(platform_get_irq(pdev, 0), host); |
2522 | iounmap(host->regs); | |
7d2be074 | 2523 | |
965ebf33 HS |
2524 | clk_put(host->mck); |
2525 | kfree(host); | |
7d2be074 | 2526 | |
7d2be074 HS |
2527 | return 0; |
2528 | } | |
2529 | ||
5a942b6f | 2530 | #ifdef CONFIG_PM_SLEEP |
5c2f2b9b NF |
2531 | static int atmci_suspend(struct device *dev) |
2532 | { | |
2533 | struct atmel_mci *host = dev_get_drvdata(dev); | |
2534 | int i; | |
2535 | ||
2c96a293 | 2536 | for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) { |
5c2f2b9b NF |
2537 | struct atmel_mci_slot *slot = host->slot[i]; |
2538 | int ret; | |
2539 | ||
2540 | if (!slot) | |
2541 | continue; | |
2542 | ret = mmc_suspend_host(slot->mmc); | |
2543 | if (ret < 0) { | |
2544 | while (--i >= 0) { | |
2545 | slot = host->slot[i]; | |
2546 | if (slot | |
2547 | && test_bit(ATMCI_SUSPENDED, &slot->flags)) { | |
2548 | mmc_resume_host(host->slot[i]->mmc); | |
2549 | clear_bit(ATMCI_SUSPENDED, &slot->flags); | |
2550 | } | |
2551 | } | |
2552 | return ret; | |
2553 | } else { | |
2554 | set_bit(ATMCI_SUSPENDED, &slot->flags); | |
2555 | } | |
2556 | } | |
2557 | ||
2558 | return 0; | |
2559 | } | |
2560 | ||
2561 | static int atmci_resume(struct device *dev) | |
2562 | { | |
2563 | struct atmel_mci *host = dev_get_drvdata(dev); | |
2564 | int i; | |
2565 | int ret = 0; | |
2566 | ||
2c96a293 | 2567 | for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) { |
5c2f2b9b NF |
2568 | struct atmel_mci_slot *slot = host->slot[i]; |
2569 | int err; | |
2570 | ||
2571 | slot = host->slot[i]; | |
2572 | if (!slot) | |
2573 | continue; | |
2574 | if (!test_bit(ATMCI_SUSPENDED, &slot->flags)) | |
2575 | continue; | |
2576 | err = mmc_resume_host(slot->mmc); | |
2577 | if (err < 0) | |
2578 | ret = err; | |
2579 | else | |
2580 | clear_bit(ATMCI_SUSPENDED, &slot->flags); | |
2581 | } | |
2582 | ||
2583 | return ret; | |
2584 | } | |
5c2f2b9b NF |
2585 | #endif |
2586 | ||
5a942b6f JH |
2587 | static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume); |
2588 | ||
7d2be074 HS |
2589 | static struct platform_driver atmci_driver = { |
2590 | .remove = __exit_p(atmci_remove), | |
2591 | .driver = { | |
2592 | .name = "atmel_mci", | |
5a942b6f | 2593 | .pm = &atmci_pm, |
e919fd20 | 2594 | .of_match_table = of_match_ptr(atmci_dt_ids), |
7d2be074 HS |
2595 | }, |
2596 | }; | |
2597 | ||
2598 | static int __init atmci_init(void) | |
2599 | { | |
2600 | return platform_driver_probe(&atmci_driver, atmci_probe); | |
2601 | } | |
2602 | ||
2603 | static void __exit atmci_exit(void) | |
2604 | { | |
2605 | platform_driver_unregister(&atmci_driver); | |
2606 | } | |
2607 | ||
74465b4f | 2608 | late_initcall(atmci_init); /* try to load after dma driver when built-in */ |
7d2be074 HS |
2609 | module_exit(atmci_exit); |
2610 | ||
2611 | MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver"); | |
e05503ef | 2612 | MODULE_AUTHOR("Haavard Skinnemoen (Atmel)"); |
7d2be074 | 2613 | MODULE_LICENSE("GPL v2"); |