treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 500
[linux-2.6-block.git] / drivers / mfd / asic3.c
CommitLineData
d2912cb1 1// SPDX-License-Identifier: GPL-2.0-only
fa9ff4b1
SO
2/*
3 * driver/mfd/asic3.c
4 *
5 * Compaq ASIC3 support.
6 *
fa9ff4b1
SO
7 * Copyright 2001 Compaq Computer Corporation.
8 * Copyright 2004-2005 Phil Blundell
6f2384c4 9 * Copyright 2007-2008 OpenedHand Ltd.
fa9ff4b1
SO
10 *
11 * Authors: Phil Blundell <pb@handhelds.org>,
12 * Samuel Ortiz <sameo@openedhand.com>
fa9ff4b1
SO
13 */
14
fa9ff4b1 15#include <linux/kernel.h>
9461f65a 16#include <linux/delay.h>
fa9ff4b1 17#include <linux/irq.h>
6f2384c4 18#include <linux/gpio.h>
5d4a357d 19#include <linux/export.h>
fa9ff4b1 20#include <linux/io.h>
5a0e3ad6 21#include <linux/slab.h>
fa9ff4b1
SO
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24
25#include <linux/mfd/asic3.h>
9461f65a
PZ
26#include <linux/mfd/core.h>
27#include <linux/mfd/ds1wm.h>
09f05ce8 28#include <linux/mfd/tmio.h>
fa9ff4b1 29
4eb1d7fc
RJ
30#include <linux/mmc/host.h>
31
e956a2a8
PZ
32enum {
33 ASIC3_CLOCK_SPI,
34 ASIC3_CLOCK_OWM,
35 ASIC3_CLOCK_PWM0,
36 ASIC3_CLOCK_PWM1,
37 ASIC3_CLOCK_LED0,
38 ASIC3_CLOCK_LED1,
39 ASIC3_CLOCK_LED2,
40 ASIC3_CLOCK_SD_HOST,
41 ASIC3_CLOCK_SD_BUS,
42 ASIC3_CLOCK_SMBUS,
43 ASIC3_CLOCK_EX0,
44 ASIC3_CLOCK_EX1,
45};
46
47struct asic3_clk {
48 int enabled;
49 unsigned int cdex;
50 unsigned long rate;
51};
52
53#define INIT_CDEX(_name, _rate) \
54 [ASIC3_CLOCK_##_name] = { \
55 .cdex = CLOCK_CDEX_##_name, \
56 .rate = _rate, \
57 }
58
59f2ad2e 59static struct asic3_clk asic3_clk_init[] __initdata = {
e956a2a8
PZ
60 INIT_CDEX(SPI, 0),
61 INIT_CDEX(OWM, 5000000),
62 INIT_CDEX(PWM0, 0),
63 INIT_CDEX(PWM1, 0),
64 INIT_CDEX(LED0, 0),
65 INIT_CDEX(LED1, 0),
66 INIT_CDEX(LED2, 0),
67 INIT_CDEX(SD_HOST, 24576000),
68 INIT_CDEX(SD_BUS, 12288000),
69 INIT_CDEX(SMBUS, 0),
70 INIT_CDEX(EX0, 32768),
71 INIT_CDEX(EX1, 24576000),
72};
73
6f2384c4
SO
74struct asic3 {
75 void __iomem *mapping;
76 unsigned int bus_shift;
77 unsigned int irq_nr;
78 unsigned int irq_base;
93ad4471 79 raw_spinlock_t lock;
6f2384c4
SO
80 u16 irq_bothedge[4];
81 struct gpio_chip gpio;
82 struct device *dev;
64e8867b 83 void __iomem *tmio_cnf;
e956a2a8
PZ
84
85 struct asic3_clk clocks[ARRAY_SIZE(asic3_clk_init)];
6f2384c4
SO
86};
87
88static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
89
13ca4f66 90void asic3_write_register(struct asic3 *asic, unsigned int reg, u32 value)
fa9ff4b1 91{
b32661e0 92 iowrite16(value, asic->mapping +
fa9ff4b1
SO
93 (reg >> asic->bus_shift));
94}
13ca4f66 95EXPORT_SYMBOL_GPL(asic3_write_register);
fa9ff4b1 96
13ca4f66 97u32 asic3_read_register(struct asic3 *asic, unsigned int reg)
fa9ff4b1 98{
b32661e0 99 return ioread16(asic->mapping +
fa9ff4b1
SO
100 (reg >> asic->bus_shift));
101}
13ca4f66 102EXPORT_SYMBOL_GPL(asic3_read_register);
fa9ff4b1 103
59f2ad2e 104static void asic3_set_register(struct asic3 *asic, u32 reg, u32 bits, bool set)
6483c1b5
PZ
105{
106 unsigned long flags;
107 u32 val;
108
93ad4471 109 raw_spin_lock_irqsave(&asic->lock, flags);
6483c1b5
PZ
110 val = asic3_read_register(asic, reg);
111 if (set)
112 val |= bits;
113 else
114 val &= ~bits;
115 asic3_write_register(asic, reg, val);
93ad4471 116 raw_spin_unlock_irqrestore(&asic->lock, flags);
6483c1b5
PZ
117}
118
fa9ff4b1
SO
119/* IRQs */
120#define MAX_ASIC_ISR_LOOPS 20
3b8139f8
SO
121#define ASIC3_GPIO_BASE_INCR \
122 (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
fa9ff4b1
SO
123
124static void asic3_irq_flip_edge(struct asic3 *asic,
125 u32 base, int bit)
126{
127 u16 edge;
128 unsigned long flags;
129
93ad4471 130 raw_spin_lock_irqsave(&asic->lock, flags);
fa9ff4b1 131 edge = asic3_read_register(asic,
3b8139f8 132 base + ASIC3_GPIO_EDGE_TRIGGER);
fa9ff4b1
SO
133 edge ^= bit;
134 asic3_write_register(asic,
3b8139f8 135 base + ASIC3_GPIO_EDGE_TRIGGER, edge);
93ad4471 136 raw_spin_unlock_irqrestore(&asic->lock, flags);
fa9ff4b1
SO
137}
138
bd0b9ac4 139static void asic3_irq_demux(struct irq_desc *desc)
fa9ff4b1 140{
52a7d607
TG
141 struct asic3 *asic = irq_desc_get_handler_data(desc);
142 struct irq_data *data = irq_desc_get_irq_data(desc);
fa9ff4b1
SO
143 int iter, i;
144 unsigned long flags;
fa9ff4b1 145
a09aee8b 146 data->chip->irq_ack(data);
fa9ff4b1
SO
147
148 for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
149 u32 status;
150 int bank;
151
93ad4471 152 raw_spin_lock_irqsave(&asic->lock, flags);
fa9ff4b1 153 status = asic3_read_register(asic,
3b8139f8 154 ASIC3_OFFSET(INTR, P_INT_STAT));
93ad4471 155 raw_spin_unlock_irqrestore(&asic->lock, flags);
fa9ff4b1
SO
156
157 /* Check all ten register bits */
158 if ((status & 0x3ff) == 0)
159 break;
160
161 /* Handle GPIO IRQs */
162 for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
163 if (status & (1 << bank)) {
164 unsigned long base, istat;
165
3b8139f8
SO
166 base = ASIC3_GPIO_A_BASE
167 + bank * ASIC3_GPIO_BASE_INCR;
93ad4471 168 raw_spin_lock_irqsave(&asic->lock, flags);
fa9ff4b1
SO
169 istat = asic3_read_register(asic,
170 base +
3b8139f8 171 ASIC3_GPIO_INT_STATUS);
fa9ff4b1
SO
172 /* Clearing IntStatus */
173 asic3_write_register(asic,
174 base +
3b8139f8 175 ASIC3_GPIO_INT_STATUS, 0);
93ad4471 176 raw_spin_unlock_irqrestore(&asic->lock, flags);
fa9ff4b1
SO
177
178 for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
179 int bit = (1 << i);
180 unsigned int irqnr;
181
182 if (!(istat & bit))
183 continue;
184
185 irqnr = asic->irq_base +
186 (ASIC3_GPIOS_PER_BANK * bank)
187 + i;
52a7d607 188 generic_handle_irq(irqnr);
fa9ff4b1
SO
189 if (asic->irq_bothedge[bank] & bit)
190 asic3_irq_flip_edge(asic, base,
191 bit);
192 }
193 }
194 }
195
196 /* Handle remaining IRQs in the status register */
197 for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
198 /* They start at bit 4 and go up */
52a7d607
TG
199 if (status & (1 << (i - ASIC3_NUM_GPIOS + 4)))
200 generic_handle_irq(asic->irq_base + i);
fa9ff4b1
SO
201 }
202 }
203
204 if (iter >= MAX_ASIC_ISR_LOOPS)
24f4f2ee 205 dev_err(asic->dev, "interrupt processing overrun\n");
fa9ff4b1
SO
206}
207
208static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
209{
210 int n;
211
212 n = (irq - asic->irq_base) >> 4;
213
3b8139f8 214 return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
fa9ff4b1
SO
215}
216
217static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
218{
219 return (irq - asic->irq_base) & 0xf;
220}
221
0f76aaeb 222static void asic3_mask_gpio_irq(struct irq_data *data)
fa9ff4b1 223{
0f76aaeb 224 struct asic3 *asic = irq_data_get_irq_chip_data(data);
fa9ff4b1
SO
225 u32 val, bank, index;
226 unsigned long flags;
227
0f76aaeb
MB
228 bank = asic3_irq_to_bank(asic, data->irq);
229 index = asic3_irq_to_index(asic, data->irq);
fa9ff4b1 230
93ad4471 231 raw_spin_lock_irqsave(&asic->lock, flags);
3b8139f8 232 val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
fa9ff4b1 233 val |= 1 << index;
3b8139f8 234 asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
93ad4471 235 raw_spin_unlock_irqrestore(&asic->lock, flags);
fa9ff4b1
SO
236}
237
0f76aaeb 238static void asic3_mask_irq(struct irq_data *data)
fa9ff4b1 239{
0f76aaeb 240 struct asic3 *asic = irq_data_get_irq_chip_data(data);
fa9ff4b1
SO
241 int regval;
242 unsigned long flags;
243
93ad4471 244 raw_spin_lock_irqsave(&asic->lock, flags);
fa9ff4b1 245 regval = asic3_read_register(asic,
3b8139f8
SO
246 ASIC3_INTR_BASE +
247 ASIC3_INTR_INT_MASK);
fa9ff4b1
SO
248
249 regval &= ~(ASIC3_INTMASK_MASK0 <<
0f76aaeb 250 (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
fa9ff4b1
SO
251
252 asic3_write_register(asic,
3b8139f8
SO
253 ASIC3_INTR_BASE +
254 ASIC3_INTR_INT_MASK,
fa9ff4b1 255 regval);
93ad4471 256 raw_spin_unlock_irqrestore(&asic->lock, flags);
fa9ff4b1
SO
257}
258
0f76aaeb 259static void asic3_unmask_gpio_irq(struct irq_data *data)
fa9ff4b1 260{
0f76aaeb 261 struct asic3 *asic = irq_data_get_irq_chip_data(data);
fa9ff4b1
SO
262 u32 val, bank, index;
263 unsigned long flags;
264
0f76aaeb
MB
265 bank = asic3_irq_to_bank(asic, data->irq);
266 index = asic3_irq_to_index(asic, data->irq);
fa9ff4b1 267
93ad4471 268 raw_spin_lock_irqsave(&asic->lock, flags);
3b8139f8 269 val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
fa9ff4b1 270 val &= ~(1 << index);
3b8139f8 271 asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
93ad4471 272 raw_spin_unlock_irqrestore(&asic->lock, flags);
fa9ff4b1
SO
273}
274
0f76aaeb 275static void asic3_unmask_irq(struct irq_data *data)
fa9ff4b1 276{
0f76aaeb 277 struct asic3 *asic = irq_data_get_irq_chip_data(data);
fa9ff4b1
SO
278 int regval;
279 unsigned long flags;
280
93ad4471 281 raw_spin_lock_irqsave(&asic->lock, flags);
fa9ff4b1 282 regval = asic3_read_register(asic,
3b8139f8
SO
283 ASIC3_INTR_BASE +
284 ASIC3_INTR_INT_MASK);
fa9ff4b1
SO
285
286 regval |= (ASIC3_INTMASK_MASK0 <<
0f76aaeb 287 (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
fa9ff4b1
SO
288
289 asic3_write_register(asic,
3b8139f8
SO
290 ASIC3_INTR_BASE +
291 ASIC3_INTR_INT_MASK,
fa9ff4b1 292 regval);
93ad4471 293 raw_spin_unlock_irqrestore(&asic->lock, flags);
fa9ff4b1
SO
294}
295
0f76aaeb 296static int asic3_gpio_irq_type(struct irq_data *data, unsigned int type)
fa9ff4b1 297{
0f76aaeb 298 struct asic3 *asic = irq_data_get_irq_chip_data(data);
fa9ff4b1
SO
299 u32 bank, index;
300 u16 trigger, level, edge, bit;
301 unsigned long flags;
302
0f76aaeb
MB
303 bank = asic3_irq_to_bank(asic, data->irq);
304 index = asic3_irq_to_index(asic, data->irq);
fa9ff4b1
SO
305 bit = 1<<index;
306
93ad4471 307 raw_spin_lock_irqsave(&asic->lock, flags);
fa9ff4b1 308 level = asic3_read_register(asic,
3b8139f8 309 bank + ASIC3_GPIO_LEVEL_TRIGGER);
fa9ff4b1 310 edge = asic3_read_register(asic,
3b8139f8 311 bank + ASIC3_GPIO_EDGE_TRIGGER);
fa9ff4b1 312 trigger = asic3_read_register(asic,
3b8139f8 313 bank + ASIC3_GPIO_TRIGGER_TYPE);
0f76aaeb 314 asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] &= ~bit;
fa9ff4b1 315
6cab4860 316 if (type == IRQ_TYPE_EDGE_RISING) {
fa9ff4b1
SO
317 trigger |= bit;
318 edge |= bit;
6cab4860 319 } else if (type == IRQ_TYPE_EDGE_FALLING) {
fa9ff4b1
SO
320 trigger |= bit;
321 edge &= ~bit;
6cab4860 322 } else if (type == IRQ_TYPE_EDGE_BOTH) {
fa9ff4b1 323 trigger |= bit;
0f76aaeb 324 if (asic3_gpio_get(&asic->gpio, data->irq - asic->irq_base))
fa9ff4b1
SO
325 edge &= ~bit;
326 else
327 edge |= bit;
0f76aaeb 328 asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] |= bit;
6cab4860 329 } else if (type == IRQ_TYPE_LEVEL_LOW) {
fa9ff4b1
SO
330 trigger &= ~bit;
331 level &= ~bit;
6cab4860 332 } else if (type == IRQ_TYPE_LEVEL_HIGH) {
fa9ff4b1
SO
333 trigger &= ~bit;
334 level |= bit;
335 } else {
336 /*
6cab4860 337 * if type == IRQ_TYPE_NONE, we should mask interrupts, but
fa9ff4b1
SO
338 * be careful to not unmask them if mask was also called.
339 * Probably need internal state for mask.
340 */
24f4f2ee 341 dev_notice(asic->dev, "irq type not changed\n");
fa9ff4b1 342 }
3b8139f8 343 asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
fa9ff4b1 344 level);
3b8139f8 345 asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
fa9ff4b1 346 edge);
3b8139f8 347 asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
fa9ff4b1 348 trigger);
93ad4471 349 raw_spin_unlock_irqrestore(&asic->lock, flags);
fa9ff4b1
SO
350 return 0;
351}
352
2fe372fc
PP
353static int asic3_gpio_irq_set_wake(struct irq_data *data, unsigned int on)
354{
355 struct asic3 *asic = irq_data_get_irq_chip_data(data);
356 u32 bank, index;
357 u16 bit;
358
359 bank = asic3_irq_to_bank(asic, data->irq);
360 index = asic3_irq_to_index(asic, data->irq);
361 bit = 1<<index;
362
363 asic3_set_register(asic, bank + ASIC3_GPIO_SLEEP_MASK, bit, !on);
364
365 return 0;
366}
367
fa9ff4b1
SO
368static struct irq_chip asic3_gpio_irq_chip = {
369 .name = "ASIC3-GPIO",
0f76aaeb
MB
370 .irq_ack = asic3_mask_gpio_irq,
371 .irq_mask = asic3_mask_gpio_irq,
372 .irq_unmask = asic3_unmask_gpio_irq,
373 .irq_set_type = asic3_gpio_irq_type,
2fe372fc 374 .irq_set_wake = asic3_gpio_irq_set_wake,
fa9ff4b1
SO
375};
376
377static struct irq_chip asic3_irq_chip = {
378 .name = "ASIC3",
0f76aaeb
MB
379 .irq_ack = asic3_mask_irq,
380 .irq_mask = asic3_mask_irq,
381 .irq_unmask = asic3_unmask_irq,
fa9ff4b1
SO
382};
383
065032f6 384static int __init asic3_irq_probe(struct platform_device *pdev)
fa9ff4b1
SO
385{
386 struct asic3 *asic = platform_get_drvdata(pdev);
387 unsigned long clksel = 0;
388 unsigned int irq, irq_base;
c491b2ff 389 int ret;
fa9ff4b1 390
c491b2ff
RK
391 ret = platform_get_irq(pdev, 0);
392 if (ret < 0)
393 return ret;
394 asic->irq_nr = ret;
fa9ff4b1
SO
395
396 /* turn on clock to IRQ controller */
397 clksel |= CLOCK_SEL_CX;
398 asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
399 clksel);
400
401 irq_base = asic->irq_base;
402
403 for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
404 if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
d5bb1221 405 irq_set_chip(irq, &asic3_gpio_irq_chip);
fa9ff4b1 406 else
d5bb1221 407 irq_set_chip(irq, &asic3_irq_chip);
fa9ff4b1 408
d5bb1221
TG
409 irq_set_chip_data(irq, asic);
410 irq_set_handler(irq, handle_level_irq);
9bd09f34 411 irq_clear_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
fa9ff4b1
SO
412 }
413
3b8139f8 414 asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
fa9ff4b1
SO
415 ASIC3_INTMASK_GINTMASK);
416
c30e3047 417 irq_set_chained_handler_and_data(asic->irq_nr, asic3_irq_demux, asic);
d5bb1221 418 irq_set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
fa9ff4b1
SO
419
420 return 0;
421}
422
423static void asic3_irq_remove(struct platform_device *pdev)
424{
425 struct asic3 *asic = platform_get_drvdata(pdev);
426 unsigned int irq, irq_base;
427
428 irq_base = asic->irq_base;
429
430 for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
9bd09f34 431 irq_set_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
d6f7ce9f 432 irq_set_chip_and_handler(irq, NULL, NULL);
d5bb1221 433 irq_set_chip_data(irq, NULL);
fa9ff4b1 434 }
d5bb1221 435 irq_set_chained_handler(asic->irq_nr, NULL);
fa9ff4b1
SO
436}
437
438/* GPIOs */
6f2384c4
SO
439static int asic3_gpio_direction(struct gpio_chip *chip,
440 unsigned offset, int out)
441{
442 u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
443 unsigned int gpio_base;
444 unsigned long flags;
445 struct asic3 *asic;
446
082cc468 447 asic = gpiochip_get_data(chip);
6f2384c4
SO
448 gpio_base = ASIC3_GPIO_TO_BASE(offset);
449
3b8139f8 450 if (gpio_base > ASIC3_GPIO_D_BASE) {
24f4f2ee
SO
451 dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
452 gpio_base, offset);
6f2384c4
SO
453 return -EINVAL;
454 }
455
93ad4471 456 raw_spin_lock_irqsave(&asic->lock, flags);
6f2384c4 457
3b8139f8 458 out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
6f2384c4
SO
459
460 /* Input is 0, Output is 1 */
461 if (out)
462 out_reg |= mask;
463 else
464 out_reg &= ~mask;
465
3b8139f8 466 asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
6f2384c4 467
93ad4471 468 raw_spin_unlock_irqrestore(&asic->lock, flags);
6f2384c4
SO
469
470 return 0;
471
472}
473
474static int asic3_gpio_direction_input(struct gpio_chip *chip,
475 unsigned offset)
476{
477 return asic3_gpio_direction(chip, offset, 0);
478}
479
480static int asic3_gpio_direction_output(struct gpio_chip *chip,
481 unsigned offset, int value)
482{
483 return asic3_gpio_direction(chip, offset, 1);
484}
485
486static int asic3_gpio_get(struct gpio_chip *chip,
487 unsigned offset)
488{
489 unsigned int gpio_base;
490 u32 mask = ASIC3_GPIO_TO_MASK(offset);
491 struct asic3 *asic;
492
082cc468 493 asic = gpiochip_get_data(chip);
6f2384c4
SO
494 gpio_base = ASIC3_GPIO_TO_BASE(offset);
495
3b8139f8 496 if (gpio_base > ASIC3_GPIO_D_BASE) {
24f4f2ee
SO
497 dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
498 gpio_base, offset);
6f2384c4
SO
499 return -EINVAL;
500 }
501
f8e3a514
LW
502 return !!(asic3_read_register(asic,
503 gpio_base + ASIC3_GPIO_STATUS) & mask);
6f2384c4
SO
504}
505
506static void asic3_gpio_set(struct gpio_chip *chip,
507 unsigned offset, int value)
508{
509 u32 mask, out_reg;
510 unsigned int gpio_base;
511 unsigned long flags;
512 struct asic3 *asic;
513
082cc468 514 asic = gpiochip_get_data(chip);
6f2384c4
SO
515 gpio_base = ASIC3_GPIO_TO_BASE(offset);
516
3b8139f8 517 if (gpio_base > ASIC3_GPIO_D_BASE) {
24f4f2ee
SO
518 dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
519 gpio_base, offset);
6f2384c4
SO
520 return;
521 }
522
523 mask = ASIC3_GPIO_TO_MASK(offset);
524
93ad4471 525 raw_spin_lock_irqsave(&asic->lock, flags);
6f2384c4 526
3b8139f8 527 out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
6f2384c4
SO
528
529 if (value)
530 out_reg |= mask;
531 else
532 out_reg &= ~mask;
533
3b8139f8 534 asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
6f2384c4 535
93ad4471 536 raw_spin_unlock_irqrestore(&asic->lock, flags);
6f2384c4
SO
537}
538
450b1151
PP
539static int asic3_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
540{
082cc468 541 struct asic3 *asic = gpiochip_get_data(chip);
02269ab1 542
12693f6c 543 return asic->irq_base + offset;
450b1151
PP
544}
545
065032f6
PZ
546static __init int asic3_gpio_probe(struct platform_device *pdev,
547 u16 *gpio_config, int num)
fa9ff4b1 548{
fa9ff4b1 549 struct asic3 *asic = platform_get_drvdata(pdev);
3b26bf17
SO
550 u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
551 u16 out_reg[ASIC3_NUM_GPIO_BANKS];
552 u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
553 int i;
fa9ff4b1 554
59f0cb0f
RK
555 memset(alt_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
556 memset(out_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
557 memset(dir_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
3b26bf17
SO
558
559 /* Enable all GPIOs */
3b8139f8
SO
560 asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
561 asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
562 asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
563 asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
fa9ff4b1 564
3b26bf17
SO
565 for (i = 0; i < num; i++) {
566 u8 alt, pin, dir, init, bank_num, bit_num;
567 u16 config = gpio_config[i];
568
569 pin = ASIC3_CONFIG_GPIO_PIN(config);
570 alt = ASIC3_CONFIG_GPIO_ALT(config);
571 dir = ASIC3_CONFIG_GPIO_DIR(config);
572 init = ASIC3_CONFIG_GPIO_INIT(config);
573
574 bank_num = ASIC3_GPIO_TO_BANK(pin);
575 bit_num = ASIC3_GPIO_TO_BIT(pin);
576
577 alt_reg[bank_num] |= (alt << bit_num);
578 out_reg[bank_num] |= (init << bit_num);
579 dir_reg[bank_num] |= (dir << bit_num);
580 }
581
582 for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
583 asic3_write_register(asic,
584 ASIC3_BANK_TO_BASE(i) +
3b8139f8 585 ASIC3_GPIO_DIRECTION,
3b26bf17
SO
586 dir_reg[i]);
587 asic3_write_register(asic,
3b8139f8 588 ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
3b26bf17
SO
589 out_reg[i]);
590 asic3_write_register(asic,
591 ASIC3_BANK_TO_BASE(i) +
3b8139f8 592 ASIC3_GPIO_ALT_FUNCTION,
3b26bf17 593 alt_reg[i]);
fa9ff4b1
SO
594 }
595
082cc468 596 return gpiochip_add_data(&asic->gpio, asic);
fa9ff4b1
SO
597}
598
6f2384c4 599static int asic3_gpio_remove(struct platform_device *pdev)
fa9ff4b1 600{
6f2384c4
SO
601 struct asic3 *asic = platform_get_drvdata(pdev);
602
88d5e520 603 gpiochip_remove(&asic->gpio);
604 return 0;
fa9ff4b1
SO
605}
606
c29a8127 607static void asic3_clk_enable(struct asic3 *asic, struct asic3_clk *clk)
e956a2a8
PZ
608{
609 unsigned long flags;
610 u32 cdex;
611
93ad4471 612 raw_spin_lock_irqsave(&asic->lock, flags);
e956a2a8
PZ
613 if (clk->enabled++ == 0) {
614 cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
615 cdex |= clk->cdex;
616 asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
617 }
93ad4471 618 raw_spin_unlock_irqrestore(&asic->lock, flags);
e956a2a8
PZ
619}
620
621static void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk)
622{
623 unsigned long flags;
624 u32 cdex;
625
626 WARN_ON(clk->enabled == 0);
627
93ad4471 628 raw_spin_lock_irqsave(&asic->lock, flags);
e956a2a8
PZ
629 if (--clk->enabled == 0) {
630 cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
631 cdex &= ~clk->cdex;
632 asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
633 }
93ad4471 634 raw_spin_unlock_irqrestore(&asic->lock, flags);
e956a2a8 635}
fa9ff4b1 636
9461f65a
PZ
637/* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
638static struct ds1wm_driver_data ds1wm_pdata = {
639 .active_high = 1,
f607e7fc 640 .reset_recover_delay = 1,
9461f65a
PZ
641};
642
643static struct resource ds1wm_resources[] = {
644 {
645 .start = ASIC3_OWM_BASE,
646 .end = ASIC3_OWM_BASE + 0x13,
647 .flags = IORESOURCE_MEM,
648 },
649 {
650 .start = ASIC3_IRQ_OWM,
fe421425 651 .end = ASIC3_IRQ_OWM,
9461f65a
PZ
652 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
653 },
654};
655
656static int ds1wm_enable(struct platform_device *pdev)
657{
658 struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
659
660 /* Turn on external clocks and the OWM clock */
661 asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
662 asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
663 asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
d43c4290 664 usleep_range(1000, 5000);
9461f65a
PZ
665
666 /* Reset and enable DS1WM */
667 asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
668 ASIC3_EXTCF_OWM_RESET, 1);
d43c4290 669 usleep_range(1000, 5000);
9461f65a
PZ
670 asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
671 ASIC3_EXTCF_OWM_RESET, 0);
d43c4290 672 usleep_range(1000, 5000);
9461f65a
PZ
673 asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
674 ASIC3_EXTCF_OWM_EN, 1);
d43c4290 675 usleep_range(1000, 5000);
9461f65a
PZ
676
677 return 0;
678}
679
680static int ds1wm_disable(struct platform_device *pdev)
681{
682 struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
683
684 asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
685 ASIC3_EXTCF_OWM_EN, 0);
686
687 asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
688 asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
689 asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
690
691 return 0;
692}
693
5ac98553 694static const struct mfd_cell asic3_cell_ds1wm = {
9461f65a
PZ
695 .name = "ds1wm",
696 .enable = ds1wm_enable,
697 .disable = ds1wm_disable,
121ea573
SO
698 .platform_data = &ds1wm_pdata,
699 .pdata_size = sizeof(ds1wm_pdata),
9461f65a
PZ
700 .num_resources = ARRAY_SIZE(ds1wm_resources),
701 .resources = ds1wm_resources,
702};
703
64e8867b
IM
704static void asic3_mmc_pwr(struct platform_device *pdev, int state)
705{
706 struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
707
708 tmio_core_mmc_pwr(asic->tmio_cnf, 1 - asic->bus_shift, state);
709}
710
711static void asic3_mmc_clk_div(struct platform_device *pdev, int state)
712{
713 struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
714
715 tmio_core_mmc_clk_div(asic->tmio_cnf, 1 - asic->bus_shift, state);
716}
717
09f05ce8 718static struct tmio_mmc_data asic3_mmc_data = {
64e8867b 719 .hclk = 24576000,
4eb1d7fc 720 .ocr_mask = MMC_VDD_32_33 | MMC_VDD_33_34,
64e8867b
IM
721 .set_pwr = asic3_mmc_pwr,
722 .set_clk_div = asic3_mmc_clk_div,
09f05ce8
PZ
723};
724
725static struct resource asic3_mmc_resources[] = {
726 {
727 .start = ASIC3_SD_CTRL_BASE,
728 .end = ASIC3_SD_CTRL_BASE + 0x3ff,
729 .flags = IORESOURCE_MEM,
730 },
09f05ce8
PZ
731 {
732 .start = 0,
733 .end = 0,
734 .flags = IORESOURCE_IRQ,
735 },
736};
737
738static int asic3_mmc_enable(struct platform_device *pdev)
739{
740 struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
741
742 /* Not sure if it must be done bit by bit, but leaving as-is */
743 asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
744 ASIC3_SDHWCTRL_LEVCD, 1);
745 asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
746 ASIC3_SDHWCTRL_LEVWP, 1);
747 asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
748 ASIC3_SDHWCTRL_SUSPEND, 0);
749 asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
750 ASIC3_SDHWCTRL_PCLR, 0);
751
752 asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
753 /* CLK32 used for card detection and for interruption detection
754 * when HCLK is stopped.
755 */
756 asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
d43c4290 757 usleep_range(1000, 5000);
09f05ce8
PZ
758
759 /* HCLK 24.576 MHz, BCLK 12.288 MHz: */
760 asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
761 CLOCK_SEL_CX | CLOCK_SEL_SD_HCLK_SEL);
762
763 asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
764 asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
d43c4290 765 usleep_range(1000, 5000);
09f05ce8
PZ
766
767 asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
768 ASIC3_EXTCF_SD_MEM_ENABLE, 1);
769
770 /* Enable SD card slot 3.3V power supply */
771 asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
772 ASIC3_SDHWCTRL_SDPWR, 1);
773
64e8867b
IM
774 /* ASIC3_SD_CTRL_BASE assumes 32-bit addressing, TMIO is 16-bit */
775 tmio_core_mmc_enable(asic->tmio_cnf, 1 - asic->bus_shift,
776 ASIC3_SD_CTRL_BASE >> 1);
777
09f05ce8
PZ
778 return 0;
779}
780
781static int asic3_mmc_disable(struct platform_device *pdev)
782{
783 struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
784
785 /* Put in suspend mode */
786 asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
787 ASIC3_SDHWCTRL_SUSPEND, 1);
788
789 /* Disable clocks */
790 asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
791 asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
792 asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
793 asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
794 return 0;
795}
796
5ac98553 797static const struct mfd_cell asic3_cell_mmc = {
09f05ce8
PZ
798 .name = "tmio-mmc",
799 .enable = asic3_mmc_enable,
800 .disable = asic3_mmc_disable,
3c6e3653
PP
801 .suspend = asic3_mmc_disable,
802 .resume = asic3_mmc_enable,
ec71974f
SO
803 .platform_data = &asic3_mmc_data,
804 .pdata_size = sizeof(asic3_mmc_data),
09f05ce8
PZ
805 .num_resources = ARRAY_SIZE(asic3_mmc_resources),
806 .resources = asic3_mmc_resources,
807};
808
13ca4f66
PP
809static const int clock_ledn[ASIC3_NUM_LEDS] = {
810 [0] = ASIC3_CLOCK_LED0,
811 [1] = ASIC3_CLOCK_LED1,
812 [2] = ASIC3_CLOCK_LED2,
813};
814
815static int asic3_leds_enable(struct platform_device *pdev)
816{
817 const struct mfd_cell *cell = mfd_get_cell(pdev);
818 struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
819
820 asic3_clk_enable(asic, &asic->clocks[clock_ledn[cell->id]]);
821
822 return 0;
823}
824
825static int asic3_leds_disable(struct platform_device *pdev)
826{
827 const struct mfd_cell *cell = mfd_get_cell(pdev);
828 struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
829
830 asic3_clk_disable(asic, &asic->clocks[clock_ledn[cell->id]]);
831
832 return 0;
833}
834
e0b13b5b
PP
835static int asic3_leds_suspend(struct platform_device *pdev)
836{
837 const struct mfd_cell *cell = mfd_get_cell(pdev);
838 struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
839
840 while (asic3_gpio_get(&asic->gpio, ASIC3_GPIO(C, cell->id)) != 0)
d43c4290 841 usleep_range(1000, 5000);
e0b13b5b
PP
842
843 asic3_clk_disable(asic, &asic->clocks[clock_ledn[cell->id]]);
844
845 return 0;
846}
847
13ca4f66
PP
848static struct mfd_cell asic3_cell_leds[ASIC3_NUM_LEDS] = {
849 [0] = {
850 .name = "leds-asic3",
851 .id = 0,
852 .enable = asic3_leds_enable,
853 .disable = asic3_leds_disable,
e0b13b5b
PP
854 .suspend = asic3_leds_suspend,
855 .resume = asic3_leds_enable,
13ca4f66
PP
856 },
857 [1] = {
858 .name = "leds-asic3",
859 .id = 1,
860 .enable = asic3_leds_enable,
861 .disable = asic3_leds_disable,
e0b13b5b
PP
862 .suspend = asic3_leds_suspend,
863 .resume = asic3_leds_enable,
13ca4f66
PP
864 },
865 [2] = {
866 .name = "leds-asic3",
867 .id = 2,
868 .enable = asic3_leds_enable,
869 .disable = asic3_leds_disable,
e0b13b5b
PP
870 .suspend = asic3_leds_suspend,
871 .resume = asic3_leds_enable,
13ca4f66
PP
872 },
873};
874
9461f65a 875static int __init asic3_mfd_probe(struct platform_device *pdev,
13ca4f66 876 struct asic3_platform_data *pdata,
9461f65a
PZ
877 struct resource *mem)
878{
879 struct asic3 *asic = platform_get_drvdata(pdev);
09f05ce8
PZ
880 struct resource *mem_sdio;
881 int irq, ret;
882
883 mem_sdio = platform_get_resource(pdev, IORESOURCE_MEM, 1);
884 if (!mem_sdio)
885 dev_dbg(asic->dev, "no SDIO MEM resource\n");
886
887 irq = platform_get_irq(pdev, 1);
888 if (irq < 0)
889 dev_dbg(asic->dev, "no SDIO IRQ resource\n");
9461f65a
PZ
890
891 /* DS1WM */
892 asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
893 ASIC3_EXTCF_OWM_SMB, 0);
894
895 ds1wm_resources[0].start >>= asic->bus_shift;
896 ds1wm_resources[0].end >>= asic->bus_shift;
897
09f05ce8 898 /* MMC */
44b61a9f 899 if (mem_sdio) {
d43c4290
LJ
900 asic->tmio_cnf = ioremap((ASIC3_SD_CONFIG_BASE >>
901 asic->bus_shift) + mem_sdio->start,
74e32d1b 902 ASIC3_SD_CONFIG_SIZE >> asic->bus_shift);
44b61a9f
SK
903 if (!asic->tmio_cnf) {
904 ret = -ENOMEM;
905 dev_dbg(asic->dev, "Couldn't ioremap SD_CONFIG\n");
906 goto out;
907 }
64e8867b 908 }
09f05ce8
PZ
909 asic3_mmc_resources[0].start >>= asic->bus_shift;
910 asic3_mmc_resources[0].end >>= asic->bus_shift;
09f05ce8 911
4f304245
PP
912 if (pdata->clock_rate) {
913 ds1wm_pdata.clock_rate = pdata->clock_rate;
914 ret = mfd_add_devices(&pdev->dev, pdev->id,
0848c94f 915 &asic3_cell_ds1wm, 1, mem, asic->irq_base, NULL);
4f304245
PP
916 if (ret < 0)
917 goto out;
918 }
09f05ce8 919
13ca4f66 920 if (mem_sdio && (irq >= 0)) {
09f05ce8 921 ret = mfd_add_devices(&pdev->dev, pdev->id,
0848c94f 922 &asic3_cell_mmc, 1, mem_sdio, irq, NULL);
13ca4f66
PP
923 if (ret < 0)
924 goto out;
925 }
926
b2f0fa82 927 ret = 0;
13ca4f66
PP
928 if (pdata->leds) {
929 int i;
930
931 for (i = 0; i < ASIC3_NUM_LEDS; ++i) {
932 asic3_cell_leds[i].platform_data = &pdata->leds[i];
933 asic3_cell_leds[i].pdata_size = sizeof(pdata->leds[i]);
934 }
935 ret = mfd_add_devices(&pdev->dev, 0,
0848c94f 936 asic3_cell_leds, ASIC3_NUM_LEDS, NULL, 0, NULL);
13ca4f66 937 }
9461f65a 938
09f05ce8 939 out:
9461f65a
PZ
940 return ret;
941}
942
943static void asic3_mfd_remove(struct platform_device *pdev)
944{
64e8867b
IM
945 struct asic3 *asic = platform_get_drvdata(pdev);
946
9461f65a 947 mfd_remove_devices(&pdev->dev);
64e8867b 948 iounmap(asic->tmio_cnf);
9461f65a
PZ
949}
950
fa9ff4b1 951/* Core */
065032f6 952static int __init asic3_probe(struct platform_device *pdev)
fa9ff4b1 953{
334a41ce 954 struct asic3_platform_data *pdata = dev_get_platdata(&pdev->dev);
fa9ff4b1
SO
955 struct asic3 *asic;
956 struct resource *mem;
957 unsigned long clksel;
6f2384c4 958 int ret = 0;
fa9ff4b1 959
1cee87fd
LJ
960 asic = devm_kzalloc(&pdev->dev,
961 sizeof(struct asic3), GFP_KERNEL);
d43c4290 962 if (!asic)
fa9ff4b1
SO
963 return -ENOMEM;
964
93ad4471 965 raw_spin_lock_init(&asic->lock);
fa9ff4b1
SO
966 platform_set_drvdata(pdev, asic);
967 asic->dev = &pdev->dev;
968
969 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
970 if (!mem) {
24f4f2ee 971 dev_err(asic->dev, "no MEM resource\n");
1cee87fd 972 return -ENOMEM;
fa9ff4b1
SO
973 }
974
be584bd5 975 asic->mapping = ioremap(mem->start, resource_size(mem));
fa9ff4b1 976 if (!asic->mapping) {
24f4f2ee 977 dev_err(asic->dev, "Couldn't ioremap\n");
1cee87fd 978 return -ENOMEM;
fa9ff4b1
SO
979 }
980
981 asic->irq_base = pdata->irq_base;
982
99cdb0c8 983 /* calculate bus shift from mem resource */
be584bd5 984 asic->bus_shift = 2 - (resource_size(mem) >> 12);
fa9ff4b1
SO
985
986 clksel = 0;
987 asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
988
989 ret = asic3_irq_probe(pdev);
990 if (ret < 0) {
24f4f2ee 991 dev_err(asic->dev, "Couldn't probe IRQs\n");
6f2384c4
SO
992 goto out_unmap;
993 }
994
d8e4a88b 995 asic->gpio.label = "asic3";
6f2384c4
SO
996 asic->gpio.base = pdata->gpio_base;
997 asic->gpio.ngpio = ASIC3_NUM_GPIOS;
998 asic->gpio.get = asic3_gpio_get;
999 asic->gpio.set = asic3_gpio_set;
1000 asic->gpio.direction_input = asic3_gpio_direction_input;
1001 asic->gpio.direction_output = asic3_gpio_direction_output;
450b1151 1002 asic->gpio.to_irq = asic3_gpio_to_irq;
6f2384c4 1003
3b26bf17
SO
1004 ret = asic3_gpio_probe(pdev,
1005 pdata->gpio_config,
1006 pdata->gpio_config_num);
6f2384c4 1007 if (ret < 0) {
24f4f2ee 1008 dev_err(asic->dev, "GPIO probe failed\n");
6f2384c4 1009 goto out_irq;
fa9ff4b1 1010 }
fa9ff4b1 1011
e956a2a8
PZ
1012 /* Making a per-device copy is only needed for the
1013 * theoretical case of multiple ASIC3s on one board:
1014 */
1015 memcpy(asic->clocks, asic3_clk_init, sizeof(asic3_clk_init));
1016
13ca4f66 1017 asic3_mfd_probe(pdev, pdata, mem);
9461f65a 1018
f22a9c6f
PP
1019 asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
1020 (ASIC3_EXTCF_CF0_BUF_EN|ASIC3_EXTCF_CF0_PWAIT_EN), 1);
1021
24f4f2ee 1022 dev_info(asic->dev, "ASIC3 Core driver\n");
fa9ff4b1
SO
1023
1024 return 0;
1025
6f2384c4
SO
1026 out_irq:
1027 asic3_irq_remove(pdev);
1028
1029 out_unmap:
fa9ff4b1 1030 iounmap(asic->mapping);
6f2384c4 1031
fa9ff4b1
SO
1032 return ret;
1033}
1034
4740f73f 1035static int asic3_remove(struct platform_device *pdev)
fa9ff4b1 1036{
6f2384c4 1037 int ret;
fa9ff4b1
SO
1038 struct asic3 *asic = platform_get_drvdata(pdev);
1039
f22a9c6f
PP
1040 asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
1041 (ASIC3_EXTCF_CF0_BUF_EN|ASIC3_EXTCF_CF0_PWAIT_EN), 0);
1042
9461f65a
PZ
1043 asic3_mfd_remove(pdev);
1044
6f2384c4
SO
1045 ret = asic3_gpio_remove(pdev);
1046 if (ret < 0)
1047 return ret;
fa9ff4b1
SO
1048 asic3_irq_remove(pdev);
1049
1050 asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
1051
1052 iounmap(asic->mapping);
1053
fa9ff4b1
SO
1054 return 0;
1055}
1056
1057static void asic3_shutdown(struct platform_device *pdev)
1058{
1059}
1060
1061static struct platform_driver asic3_device_driver = {
1062 .driver = {
1063 .name = "asic3",
1064 },
84449216 1065 .remove = asic3_remove,
fa9ff4b1
SO
1066 .shutdown = asic3_shutdown,
1067};
1068
1069static int __init asic3_init(void)
1070{
1071 int retval = 0;
d43c4290 1072
065032f6 1073 retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
d43c4290 1074
fa9ff4b1
SO
1075 return retval;
1076}
1077
1078subsys_initcall(asic3_init);