[media] s5p-mfc: Don't keep clock prepared all the time
[linux-2.6-block.git] / drivers / media / platform / s5p-mfc / s5p_mfc_common.h
CommitLineData
af935746
KD
1/*
2 * Samsung S5P Multi Format Codec v 5.0
3 *
4 * This file contains definitions of enums and structs used by the codec
5 * driver.
6 *
7 * Copyright (C) 2011 Samsung Electronics Co., Ltd.
8 * Kamil Debski, <k.debski@samsung.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the
13 * License, or (at your option) any later version
14 */
15
16#ifndef S5P_MFC_COMMON_H_
17#define S5P_MFC_COMMON_H_
18
af935746
KD
19#include <linux/platform_device.h>
20#include <linux/videodev2.h>
21#include <media/v4l2-ctrls.h>
22#include <media/v4l2-device.h>
23#include <media/v4l2-ioctl.h>
c139990e 24#include <media/videobuf2-v4l2.h>
f96f3cfa 25#include "regs-mfc.h"
e2b9deb2 26#include "regs-mfc-v8.h"
af935746 27
e0d80c8a
JMC
28#define S5P_MFC_NAME "s5p-mfc"
29
af935746
KD
30/* Definitions related to MFC memory */
31
32/* Offset base used to differentiate between CAPTURE and OUTPUT
33* while mmaping */
a301ea1f 34#define DST_QUEUE_OFF_BASE (1 << 30)
af935746 35
af935746
KD
36#define MFC_BANK1_ALLOC_CTX 0
37#define MFC_BANK2_ALLOC_CTX 1
38
39#define MFC_BANK1_ALIGN_ORDER 13
40#define MFC_BANK2_ALIGN_ORDER 13
41#define MFC_BASE_ALIGN_ORDER 17
42
77ba6b73
AK
43#define MFC_FW_MAX_VERSIONS 2
44
af935746
KD
45#include <media/videobuf2-dma-contig.h>
46
47static inline dma_addr_t s5p_mfc_mem_cookie(void *a, void *b)
48{
49 /* Same functionality as the vb2_dma_contig_plane_paddr */
50 dma_addr_t *paddr = vb2_dma_contig_memops.cookie(b);
51
52 return *paddr;
53}
54
55/* MFC definitions */
56#define MFC_MAX_EXTRA_DPB 5
57#define MFC_MAX_BUFFERS 32
58#define MFC_NUM_CONTEXTS 4
59/* Interrupt timeout */
60#define MFC_INT_TIMEOUT 2000
61/* Busy wait timeout */
62#define MFC_BW_TIMEOUT 500
63/* Watchdog interval */
64#define MFC_WATCHDOG_INTERVAL 1000
65/* After how many executions watchdog should assume lock up */
66#define MFC_WATCHDOG_CNT 10
67#define MFC_NO_INSTANCE_SET -1
68#define MFC_ENC_CAP_PLANE_COUNT 1
69#define MFC_ENC_OUT_PLANE_COUNT 2
70#define STUFF_BYTE 4
3a967706 71#define MFC_MAX_CTRLS 77
43a1ea1f
AK
72
73#define S5P_MFC_CODEC_NONE -1
74#define S5P_MFC_CODEC_H264_DEC 0
75#define S5P_MFC_CODEC_H264_MVC_DEC 1
76#define S5P_MFC_CODEC_VC1_DEC 2
77#define S5P_MFC_CODEC_MPEG4_DEC 3
78#define S5P_MFC_CODEC_MPEG2_DEC 4
79#define S5P_MFC_CODEC_H263_DEC 5
80#define S5P_MFC_CODEC_VC1RCV_DEC 6
81#define S5P_MFC_CODEC_VP8_DEC 7
82
83#define S5P_MFC_CODEC_H264_ENC 20
84#define S5P_MFC_CODEC_H264_MVC_ENC 21
85#define S5P_MFC_CODEC_MPEG4_ENC 22
86#define S5P_MFC_CODEC_H263_ENC 23
3a967706 87#define S5P_MFC_CODEC_VP8_ENC 24
43a1ea1f
AK
88
89#define S5P_MFC_R2H_CMD_EMPTY 0
90#define S5P_MFC_R2H_CMD_SYS_INIT_RET 1
91#define S5P_MFC_R2H_CMD_OPEN_INSTANCE_RET 2
92#define S5P_MFC_R2H_CMD_SEQ_DONE_RET 3
93#define S5P_MFC_R2H_CMD_INIT_BUFFERS_RET 4
94#define S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET 6
95#define S5P_MFC_R2H_CMD_SLEEP_RET 7
96#define S5P_MFC_R2H_CMD_WAKEUP_RET 8
97#define S5P_MFC_R2H_CMD_COMPLETE_SEQ_RET 9
98#define S5P_MFC_R2H_CMD_DPB_FLUSH_RET 10
99#define S5P_MFC_R2H_CMD_NAL_ABORT_RET 11
100#define S5P_MFC_R2H_CMD_FW_STATUS_RET 12
101#define S5P_MFC_R2H_CMD_FRAME_DONE_RET 13
102#define S5P_MFC_R2H_CMD_FIELD_DONE_RET 14
103#define S5P_MFC_R2H_CMD_SLICE_DONE_RET 15
104#define S5P_MFC_R2H_CMD_ENC_BUFFER_FUL_RET 16
105#define S5P_MFC_R2H_CMD_ERR_RET 32
af935746
KD
106
107#define mfc_read(dev, offset) readl(dev->regs_base + (offset))
108#define mfc_write(dev, data, offset) writel((data), dev->regs_base + \
109 (offset))
110
111/**
112 * enum s5p_mfc_fmt_type - type of the pixelformat
113 */
114enum s5p_mfc_fmt_type {
115 MFC_FMT_DEC,
116 MFC_FMT_ENC,
117 MFC_FMT_RAW,
118};
119
af935746
KD
120/**
121 * enum s5p_mfc_inst_type - The type of an MFC instance.
122 */
123enum s5p_mfc_inst_type {
124 MFCINST_INVALID,
125 MFCINST_DECODER,
126 MFCINST_ENCODER,
127};
128
129/**
130 * enum s5p_mfc_inst_state - The state of an MFC instance.
131 */
132enum s5p_mfc_inst_state {
133 MFCINST_FREE = 0,
134 MFCINST_INIT = 100,
135 MFCINST_GOT_INST,
136 MFCINST_HEAD_PARSED,
e9d98ddc 137 MFCINST_HEAD_PRODUCED,
af935746
KD
138 MFCINST_BUFS_SET,
139 MFCINST_RUNNING,
140 MFCINST_FINISHING,
141 MFCINST_FINISHED,
142 MFCINST_RETURN_INST,
143 MFCINST_ERROR,
144 MFCINST_ABORT,
8f23cc02 145 MFCINST_FLUSH,
af935746
KD
146 MFCINST_RES_CHANGE_INIT,
147 MFCINST_RES_CHANGE_FLUSH,
148 MFCINST_RES_CHANGE_END,
149};
150
151/**
152 * enum s5p_mfc_queue_state - The state of buffer queue.
153 */
154enum s5p_mfc_queue_state {
155 QUEUE_FREE,
156 QUEUE_BUFS_REQUESTED,
157 QUEUE_BUFS_QUERIED,
158 QUEUE_BUFS_MMAPED,
159};
160
161/**
162 * enum s5p_mfc_decode_arg - type of frame decoding
163 */
164enum s5p_mfc_decode_arg {
165 MFC_DEC_FRAME,
166 MFC_DEC_LAST_FRAME,
167 MFC_DEC_RES_CHANGE,
168};
169
77ba6b73
AK
170enum s5p_mfc_fw_ver {
171 MFC_FW_V1,
172 MFC_FW_V2,
173};
174
f9f715a9
AH
175#define MFC_BUF_FLAG_USED (1 << 0)
176#define MFC_BUF_FLAG_EOS (1 << 1)
177
af935746
KD
178struct s5p_mfc_ctx;
179
180/**
181 * struct s5p_mfc_buf - MFC buffer
182 */
183struct s5p_mfc_buf {
2d700715 184 struct vb2_v4l2_buffer *b;
af935746 185 struct list_head list;
af935746
KD
186 union {
187 struct {
188 size_t luma;
189 size_t chroma;
190 } raw;
191 size_t stream;
192 } cookie;
f9f715a9 193 int flags;
af935746
KD
194};
195
196/**
197 * struct s5p_mfc_pm - power management data structure
198 */
199struct s5p_mfc_pm {
200 struct clk *clock;
201 struct clk *clock_gate;
c5086f13 202 bool use_clock_gating;
af935746
KD
203 struct device *device;
204};
205
8f532a7f
AK
206struct s5p_mfc_buf_size_v5 {
207 unsigned int h264_ctx;
208 unsigned int non_h264_ctx;
209 unsigned int dsc;
210 unsigned int shm;
211};
212
f96f3cfa
JP
213struct s5p_mfc_buf_size_v6 {
214 unsigned int dev_ctx;
215 unsigned int h264_dec_ctx;
216 unsigned int other_dec_ctx;
217 unsigned int h264_enc_ctx;
218 unsigned int other_enc_ctx;
219};
220
8f532a7f
AK
221struct s5p_mfc_buf_size {
222 unsigned int fw;
223 unsigned int cpb;
224 void *priv;
225};
226
227struct s5p_mfc_buf_align {
228 unsigned int base;
229};
230
231struct s5p_mfc_variant {
232 unsigned int version;
233 unsigned int port_num;
9aa5f008 234 u32 version_bit;
8f532a7f
AK
235 struct s5p_mfc_buf_size *buf_size;
236 struct s5p_mfc_buf_align *buf_align;
77ba6b73 237 char *fw_name[MFC_FW_MAX_VERSIONS];
c5086f13 238 bool use_clock_gating;
8f532a7f
AK
239};
240
241/**
242 * struct s5p_mfc_priv_buf - represents internal used buffer
8f532a7f
AK
243 * @ofs: offset of each buffer, will be used for MFC
244 * @virt: kernel virtual address, only valid when the
245 * buffer accessed by driver
246 * @dma: DMA address, only valid when kernel DMA API used
247 * @size: size of the buffer
248 */
249struct s5p_mfc_priv_buf {
8f532a7f
AK
250 unsigned long ofs;
251 void *virt;
252 dma_addr_t dma;
253 size_t size;
254};
255
af935746
KD
256/**
257 * struct s5p_mfc_dev - The struct containing driver internal parameters.
258 *
259 * @v4l2_dev: v4l2_device
260 * @vfd_dec: video device for decoding
261 * @vfd_enc: video device for encoding
262 * @plat_dev: platform device
263 * @mem_dev_l: child device of the left memory bank (0)
264 * @mem_dev_r: child device of the right memory bank (1)
265 * @regs_base: base address of the MFC hw registers
266 * @irq: irq resource
af935746
KD
267 * @dec_ctrl_handler: control framework handler for decoding
268 * @enc_ctrl_handler: control framework handler for encoding
269 * @pm: power management control
8f532a7f 270 * @variant: MFC hardware variant information
af935746
KD
271 * @num_inst: couter of active MFC instances
272 * @irqlock: lock for operations on videobuf2 queues
273 * @condlock: lock for changing/checking if a context is ready to be
274 * processed
275 * @mfc_mutex: lock for video_device
276 * @int_cond: variable used by the waitqueue
277 * @int_type: type of last interrupt
278 * @int_err: error number for last interrupt
279 * @queue: waitqueue for waiting for completion of device commands
280 * @fw_size: size of firmware
2e731e44
KD
281 * @fw_virt_addr: virtual firmware address
282 * @bank1: address of the beginning of bank 1 memory
283 * @bank2: address of the beginning of bank 2 memory
af935746
KD
284 * @hw_lock: used for hardware locking
285 * @ctx: array of driver contexts
286 * @curr_ctx: number of the currently running context
287 * @ctx_work_bits: used to mark which contexts are waiting for hardware
288 * @watchdog_cnt: counter for the watchdog
289 * @watchdog_workqueue: workqueue for the watchdog
290 * @watchdog_work: worker for the watchdog
af935746 291 * @enter_suspend: flag set when entering suspend
f96f3cfa 292 * @ctx_buf: common context memory (MFCv6)
43a1ea1f
AK
293 * @warn_start: hardware error code from which warnings start
294 * @mfc_ops: ops structure holding HW operation function pointers
295 * @mfc_cmds: cmd structure holding HW commands function pointers
d188b679 296 * @mfc_regs: structure holding MFC registers
77ba6b73 297 * @fw_ver: loaded firmware sub-version
d188b679 298 * risc_on: flag indicates RISC is on or off
af935746
KD
299 *
300 */
301struct s5p_mfc_dev {
302 struct v4l2_device v4l2_dev;
303 struct video_device *vfd_dec;
304 struct video_device *vfd_enc;
305 struct platform_device *plat_dev;
306 struct device *mem_dev_l;
307 struct device *mem_dev_r;
308 void __iomem *regs_base;
309 int irq;
af935746
KD
310 struct v4l2_ctrl_handler dec_ctrl_handler;
311 struct v4l2_ctrl_handler enc_ctrl_handler;
312 struct s5p_mfc_pm pm;
8f532a7f 313 struct s5p_mfc_variant *variant;
af935746 314 int num_inst;
7969b125 315 spinlock_t irqlock; /* lock when operating on context */
af935746
KD
316 spinlock_t condlock; /* lock when changing/checking if a context is
317 ready to be processed */
318 struct mutex mfc_mutex; /* video_device lock */
319 int int_cond;
320 int int_type;
321 unsigned int int_err;
322 wait_queue_head_t queue;
323 size_t fw_size;
2e731e44
KD
324 void *fw_virt_addr;
325 dma_addr_t bank1;
326 dma_addr_t bank2;
af935746
KD
327 unsigned long hw_lock;
328 struct s5p_mfc_ctx *ctx[MFC_NUM_CONTEXTS];
329 int curr_ctx;
330 unsigned long ctx_work_bits;
331 atomic_t watchdog_cnt;
332 struct timer_list watchdog_timer;
333 struct workqueue_struct *watchdog_workqueue;
334 struct work_struct watchdog_work;
af935746 335 unsigned long enter_suspend;
43a1ea1f 336
f96f3cfa 337 struct s5p_mfc_priv_buf ctx_buf;
43a1ea1f
AK
338 int warn_start;
339 struct s5p_mfc_hw_ops *mfc_ops;
340 struct s5p_mfc_hw_cmds *mfc_cmds;
6a9c6f68 341 const struct s5p_mfc_regs *mfc_regs;
77ba6b73 342 enum s5p_mfc_fw_ver fw_ver;
d7dce6a3 343 bool risc_on; /* indicates if RISC is on or off */
af935746
KD
344};
345
346/**
347 * struct s5p_mfc_h264_enc_params - encoding parameters for h264
348 */
349struct s5p_mfc_h264_enc_params {
350 enum v4l2_mpeg_video_h264_profile profile;
351 enum v4l2_mpeg_video_h264_loop_filter_mode loop_filter_mode;
352 s8 loop_filter_alpha;
353 s8 loop_filter_beta;
354 enum v4l2_mpeg_video_h264_entropy_mode entropy_mode;
355 u8 max_ref_pic;
356 u8 num_ref_pic_4p;
357 int _8x8_transform;
af935746
KD
358 int rc_mb_dark;
359 int rc_mb_smooth;
360 int rc_mb_static;
361 int rc_mb_activity;
362 int vui_sar;
363 u8 vui_sar_idc;
364 u16 vui_ext_sar_width;
365 u16 vui_ext_sar_height;
366 int open_gop;
367 u16 open_gop_size;
368 u8 rc_frame_qp;
369 u8 rc_min_qp;
370 u8 rc_max_qp;
371 u8 rc_p_frame_qp;
372 u8 rc_b_frame_qp;
373 enum v4l2_mpeg_video_h264_level level_v4l2;
374 int level;
375 u16 cpb_size;
8f532a7f 376 int interlace;
f96f3cfa
JP
377 u8 hier_qp;
378 u8 hier_qp_type;
379 u8 hier_qp_layer;
380 u8 hier_qp_layer_qp[7];
381 u8 sei_frame_packing;
382 u8 sei_fp_curr_frame_0;
383 u8 sei_fp_arrangement_type;
384
385 u8 fmo;
386 u8 fmo_map_type;
387 u8 fmo_slice_grp;
388 u8 fmo_chg_dir;
389 u32 fmo_chg_rate;
390 u32 fmo_run_len[4];
391 u8 aso;
392 u32 aso_slice_order[8];
af935746
KD
393};
394
395/**
396 * struct s5p_mfc_mpeg4_enc_params - encoding parameters for h263 and mpeg4
397 */
398struct s5p_mfc_mpeg4_enc_params {
399 /* MPEG4 Only */
400 enum v4l2_mpeg_video_mpeg4_profile profile;
401 int quarter_pixel;
402 /* Common for MPEG4, H263 */
403 u16 vop_time_res;
404 u16 vop_frm_delta;
405 u8 rc_frame_qp;
406 u8 rc_min_qp;
407 u8 rc_max_qp;
408 u8 rc_p_frame_qp;
409 u8 rc_b_frame_qp;
410 enum v4l2_mpeg_video_mpeg4_level level_v4l2;
411 int level;
412};
413
3a967706
AK
414/**
415 * struct s5p_mfc_vp8_enc_params - encoding parameters for vp8
416 */
417struct s5p_mfc_vp8_enc_params {
418 u8 imd_4x4;
419 enum v4l2_vp8_num_partitions num_partitions;
420 enum v4l2_vp8_num_ref_frames num_ref;
421 u8 filter_level;
422 u8 filter_sharpness;
423 u32 golden_frame_ref_period;
424 enum v4l2_vp8_golden_frame_sel golden_frame_sel;
425 u8 hier_layer;
426 u8 hier_layer_qp[3];
4773ab99
AK
427 u8 rc_min_qp;
428 u8 rc_max_qp;
429 u8 rc_frame_qp;
430 u8 rc_p_frame_qp;
bbd8f3fe 431 u8 profile;
3a967706
AK
432};
433
af935746
KD
434/**
435 * struct s5p_mfc_enc_params - general encoding parameters
436 */
437struct s5p_mfc_enc_params {
438 u16 width;
439 u16 height;
a378a320
AG
440 u32 mv_h_range;
441 u32 mv_v_range;
af935746
KD
442
443 u16 gop_size;
444 enum v4l2_mpeg_video_multi_slice_mode slice_mode;
445 u16 slice_mb;
446 u32 slice_bit;
447 u16 intra_refresh_mb;
448 int pad;
449 u8 pad_luma;
450 u8 pad_cb;
451 u8 pad_cr;
452 int rc_frame;
8f532a7f 453 int rc_mb;
af935746
KD
454 u32 rc_bitrate;
455 u16 rc_reaction_coeff;
456 u16 vbv_size;
f96f3cfa 457 u32 vbv_delay;
af935746
KD
458
459 enum v4l2_mpeg_video_header_mode seq_hdr_mode;
460 enum v4l2_mpeg_mfc51_video_frame_skip_mode frame_skip_mode;
461 int fixed_target_bit;
462
463 u8 num_b_frame;
464 u32 rc_framerate_num;
465 u32 rc_framerate_denom;
af935746 466
ac5f867f 467 struct {
af935746
KD
468 struct s5p_mfc_h264_enc_params h264;
469 struct s5p_mfc_mpeg4_enc_params mpeg4;
3a967706 470 struct s5p_mfc_vp8_enc_params vp8;
af935746
KD
471 } codec;
472
473};
474
475/**
476 * struct s5p_mfc_codec_ops - codec ops, used by encoding
477 */
478struct s5p_mfc_codec_ops {
479 /* initialization routines */
480 int (*pre_seq_start) (struct s5p_mfc_ctx *ctx);
481 int (*post_seq_start) (struct s5p_mfc_ctx *ctx);
482 /* execution routines */
483 int (*pre_frame_start) (struct s5p_mfc_ctx *ctx);
484 int (*post_frame_start) (struct s5p_mfc_ctx *ctx);
485};
486
487#define call_cop(c, op, args...) \
488 (((c)->c_ops->op) ? \
489 ((c)->c_ops->op(args)) : 0)
490
491/**
492 * struct s5p_mfc_ctx - This struct contains the instance context
493 *
494 * @dev: pointer to the s5p_mfc_dev of the device
495 * @fh: struct v4l2_fh
496 * @num: number of the context that this structure describes
497 * @int_cond: variable used by the waitqueue
498 * @int_type: type of the last interrupt
499 * @int_err: error number received from MFC hw in the interrupt
500 * @queue: waitqueue that can be used to wait for this context to
501 * finish
502 * @src_fmt: source pixelformat information
503 * @dst_fmt: destination pixelformat information
504 * @vq_src: vb2 queue for source buffers
505 * @vq_dst: vb2 queue for destination buffers
506 * @src_queue: driver internal queue for source buffers
507 * @dst_queue: driver internal queue for destination buffers
508 * @src_queue_cnt: number of buffers queued on the source internal queue
509 * @dst_queue_cnt: number of buffers queued on the dest internal queue
510 * @type: type of the instance - decoder or encoder
511 * @state: state of the context
512 * @inst_no: number of hw instance associated with the context
513 * @img_width: width of the image that is decoded or encoded
514 * @img_height: height of the image that is decoded or encoded
515 * @buf_width: width of the buffer for processed image
516 * @buf_height: height of the buffer for processed image
517 * @luma_size: size of a luma plane
518 * @chroma_size: size of a chroma plane
519 * @mv_size: size of a motion vectors buffer
520 * @consumed_stream: number of bytes that have been used so far from the
521 * decoding buffer
522 * @dpb_flush_flag: flag used to indicate that a DPB buffers are being
523 * flushed
f96f3cfa
JP
524 * @head_processed: flag mentioning whether the header data is processed
525 * completely or not
317b4ca4 526 * @bank1: handle to memory allocated for temporary buffers from
af935746 527 * memory bank 1
317b4ca4 528 * @bank2: handle to memory allocated for temporary buffers from
af935746
KD
529 * memory bank 2
530 * @capture_state: state of the capture buffers queue
531 * @output_state: state of the output buffers queue
532 * @src_bufs: information on allocated source buffers
533 * @dst_bufs: information on allocated destination buffers
534 * @sequence: counter for the sequence number for v4l2
535 * @dec_dst_flag: flags for buffers queued in the hardware
536 * @dec_src_buf_size: size of the buffer for source buffers in decoding
537 * @codec_mode: number of codec mode used by MFC hw
538 * @slice_interface: slice interface flag
539 * @loop_filter_mpeg4: loop filter for MPEG4 flag
540 * @display_delay: value of the display delay for H264
541 * @display_delay_enable: display delay for H264 enable flag
542 * @after_packed_pb: flag used to track buffer when stream is in
543 * Packed PB format
f96f3cfa 544 * @sei_fp_parse: enable/disable parsing of frame packing SEI information
af935746
KD
545 * @dpb_count: count of the DPB buffers required by MFC hw
546 * @total_dpb_count: count of DPB buffers with additional buffers
547 * requested by the application
8f532a7f
AK
548 * @ctx: context buffer information
549 * @dsc: descriptor buffer information
550 * @shm: shared memory buffer information
f96f3cfa 551 * @mv_count: number of MV buffers allocated for decoding
af935746
KD
552 * @enc_params: encoding parameters for MFC
553 * @enc_dst_buf_size: size of the buffers for encoder output
f96f3cfa
JP
554 * @luma_dpb_size: dpb buffer size for luma
555 * @chroma_dpb_size: dpb buffer size for chroma
556 * @me_buffer_size: size of the motion estimation buffer
557 * @tmv_buffer_size: size of temporal predictor motion vector buffer
af935746
KD
558 * @frame_type: used to force the type of the next encoded frame
559 * @ref_queue: list of the reference buffers for encoding
560 * @ref_queue_cnt: number of the buffers in the reference list
561 * @c_ops: ops for encoding
562 * @ctrls: array of controls, used when adding controls to the
563 * v4l2 control framework
564 * @ctrl_handler: handler for v4l2 framework
565 */
566struct s5p_mfc_ctx {
567 struct s5p_mfc_dev *dev;
568 struct v4l2_fh fh;
569
570 int num;
571
572 int int_cond;
573 int int_type;
574 unsigned int int_err;
575 wait_queue_head_t queue;
576
577 struct s5p_mfc_fmt *src_fmt;
578 struct s5p_mfc_fmt *dst_fmt;
579
580 struct vb2_queue vq_src;
581 struct vb2_queue vq_dst;
582
583 struct list_head src_queue;
584 struct list_head dst_queue;
585
586 unsigned int src_queue_cnt;
587 unsigned int dst_queue_cnt;
588
589 enum s5p_mfc_inst_type type;
590 enum s5p_mfc_inst_state state;
591 int inst_no;
592
593 /* Image parameters */
594 int img_width;
595 int img_height;
596 int buf_width;
597 int buf_height;
598
599 int luma_size;
600 int chroma_size;
601 int mv_size;
602
603 unsigned long consumed_stream;
604
605 unsigned int dpb_flush_flag;
f96f3cfa 606 unsigned int head_processed;
af935746 607
317b4ca4
KD
608 struct s5p_mfc_priv_buf bank1;
609 struct s5p_mfc_priv_buf bank2;
af935746
KD
610
611 enum s5p_mfc_queue_state capture_state;
612 enum s5p_mfc_queue_state output_state;
613
614 struct s5p_mfc_buf src_bufs[MFC_MAX_BUFFERS];
615 int src_bufs_cnt;
616 struct s5p_mfc_buf dst_bufs[MFC_MAX_BUFFERS];
617 int dst_bufs_cnt;
618
619 unsigned int sequence;
620 unsigned long dec_dst_flag;
621 size_t dec_src_buf_size;
622
623 /* Control values */
624 int codec_mode;
625 int slice_interface;
626 int loop_filter_mpeg4;
627 int display_delay;
628 int display_delay_enable;
629 int after_packed_pb;
f96f3cfa 630 int sei_fp_parse;
af935746 631
e9d98ddc 632 int pb_count;
af935746 633 int total_dpb_count;
f96f3cfa 634 int mv_count;
af935746 635 /* Buffers */
8f532a7f
AK
636 struct s5p_mfc_priv_buf ctx;
637 struct s5p_mfc_priv_buf dsc;
638 struct s5p_mfc_priv_buf shm;
af935746
KD
639
640 struct s5p_mfc_enc_params enc_params;
641
642 size_t enc_dst_buf_size;
f96f3cfa
JP
643 size_t luma_dpb_size;
644 size_t chroma_dpb_size;
645 size_t me_buffer_size;
646 size_t tmv_buffer_size;
af935746
KD
647
648 enum v4l2_mpeg_mfc51_video_force_frame_type force_frame_type;
649
650 struct list_head ref_queue;
651 unsigned int ref_queue_cnt;
652
f96f3cfa
JP
653 enum v4l2_mpeg_video_multi_slice_mode slice_mode;
654 union {
655 unsigned int mb;
656 unsigned int bits;
657 } slice_size;
658
4e9691aa 659 const struct s5p_mfc_codec_ops *c_ops;
af935746
KD
660
661 struct v4l2_ctrl *ctrls[MFC_MAX_CTRLS];
662 struct v4l2_ctrl_handler ctrl_handler;
f96f3cfa
JP
663 unsigned int frame_tag;
664 size_t scratch_buf_size;
af935746
KD
665};
666
667/*
668 * struct s5p_mfc_fmt - structure used to store information about pixelformats
669 * used by the MFC
670 */
671struct s5p_mfc_fmt {
672 char *name;
673 u32 fourcc;
674 u32 codec_mode;
675 enum s5p_mfc_fmt_type type;
676 u32 num_planes;
9aa5f008 677 u32 versions;
af935746
KD
678};
679
680/**
681 * struct mfc_control - structure used to store information about MFC controls
682 * it is used to initialize the control framework.
683 */
684struct mfc_control {
685 __u32 id;
686 enum v4l2_ctrl_type type;
687 __u8 name[32]; /* Whatever */
688 __s32 minimum; /* Note signedness */
689 __s32 maximum;
690 __s32 step;
691 __u32 menu_skip_mask;
692 __s32 default_value;
693 __u32 flags;
694 __u32 reserved[2];
695 __u8 is_volatile;
696};
697
43a1ea1f
AK
698/* Macro for making hardware specific calls */
699#define s5p_mfc_hw_call(f, op, args...) \
fdd1d4b0 700 ((f && f->op) ? f->op(args) : (typeof(f->op(args)))(-ENODEV))
e2c3be2a 701
af935746
KD
702#define fh_to_ctx(__fh) container_of(__fh, struct s5p_mfc_ctx, fh)
703#define ctrl_to_ctx(__ctrl) \
704 container_of((__ctrl)->handler, struct s5p_mfc_ctx, ctrl_handler)
705
7fb89eca
AH
706void clear_work_bit(struct s5p_mfc_ctx *ctx);
707void set_work_bit(struct s5p_mfc_ctx *ctx);
708void clear_work_bit_irqsave(struct s5p_mfc_ctx *ctx);
709void set_work_bit_irqsave(struct s5p_mfc_ctx *ctx);
05d1d0f0 710int s5p_mfc_get_new_ctx(struct s5p_mfc_dev *dev);
62bbd72b 711void s5p_mfc_cleanup_queue(struct list_head *lh, struct vb2_queue *vq);
7fb89eca 712
f96f3cfa
JP
713#define HAS_PORTNUM(dev) (dev ? (dev->variant ? \
714 (dev->variant->port_num ? 1 : 0) : 0) : 0)
715#define IS_TWOPORT(dev) (dev->variant->port_num == 2 ? 1 : 0)
722b979e 716#define IS_MFCV6_PLUS(dev) (dev->variant->version >= 0x60 ? 1 : 0)
109b794c 717#define IS_MFCV7_PLUS(dev) (dev->variant->version >= 0x70 ? 1 : 0)
e2b9deb2 718#define IS_MFCV8(dev) (dev->variant->version >= 0x80 ? 1 : 0)
f96f3cfa 719
9aa5f008
KD
720#define MFC_V5_BIT BIT(0)
721#define MFC_V6_BIT BIT(1)
722#define MFC_V7_BIT BIT(2)
e2b9deb2 723#define MFC_V8_BIT BIT(3)
9aa5f008
KD
724
725
af935746 726#endif /* S5P_MFC_COMMON_H_ */