License cleanup: add SPDX GPL-2.0 license identifier to files with no license
[linux-block.git] / drivers / media / platform / atmel / atmel-isc-regs.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
10626744
SW
2#ifndef __ATMEL_ISC_REGS_H
3#define __ATMEL_ISC_REGS_H
4
5#include <linux/bitops.h>
6
7/* ISC Control Enable Register 0 */
8#define ISC_CTRLEN 0x00000000
9
10/* ISC Control Disable Register 0 */
11#define ISC_CTRLDIS 0x00000004
12
13/* ISC Control Status Register 0 */
14#define ISC_CTRLSR 0x00000008
15
16#define ISC_CTRL_CAPTURE BIT(0)
17#define ISC_CTRL_UPPRO BIT(1)
18#define ISC_CTRL_HISREQ BIT(2)
19#define ISC_CTRL_HISCLR BIT(3)
20
21/* ISC Parallel Front End Configuration 0 Register */
22#define ISC_PFE_CFG0 0x0000000c
23
24#define ISC_PFE_CFG0_HPOL_LOW BIT(0)
25#define ISC_PFE_CFG0_VPOL_LOW BIT(1)
26#define ISC_PFE_CFG0_PPOL_LOW BIT(2)
27
28#define ISC_PFE_CFG0_MODE_PROGRESSIVE (0x0 << 4)
29#define ISC_PFE_CFG0_MODE_MASK GENMASK(6, 4)
30
31#define ISC_PFE_CFG0_BPS_EIGHT (0x4 << 28)
32#define ISC_PFG_CFG0_BPS_NINE (0x3 << 28)
33#define ISC_PFG_CFG0_BPS_TEN (0x2 << 28)
34#define ISC_PFG_CFG0_BPS_ELEVEN (0x1 << 28)
35#define ISC_PFG_CFG0_BPS_TWELVE (0x0 << 28)
36#define ISC_PFE_CFG0_BPS_MASK GENMASK(30, 28)
37
38/* ISC Clock Enable Register */
39#define ISC_CLKEN 0x00000018
40
41/* ISC Clock Disable Register */
42#define ISC_CLKDIS 0x0000001c
43
44/* ISC Clock Status Register */
45#define ISC_CLKSR 0x00000020
46
47#define ISC_CLK(n) BIT(n)
48
49/* ISC Clock Configuration Register */
50#define ISC_CLKCFG 0x00000024
51#define ISC_CLKCFG_DIV_SHIFT(n) ((n)*16)
52#define ISC_CLKCFG_DIV_MASK(n) GENMASK(((n)*16 + 7), (n)*16)
53#define ISC_CLKCFG_SEL_SHIFT(n) ((n)*16 + 8)
54#define ISC_CLKCFG_SEL_MASK(n) GENMASK(((n)*17 + 8), ((n)*16 + 8))
55
56/* ISC Interrupt Enable Register */
57#define ISC_INTEN 0x00000028
58
59/* ISC Interrupt Disable Register */
60#define ISC_INTDIS 0x0000002c
61
62/* ISC Interrupt Mask Register */
63#define ISC_INTMASK 0x00000030
64
65/* ISC Interrupt Status Register */
66#define ISC_INTSR 0x00000034
67
68#define ISC_INT_DDONE BIT(8)
93d4a26c 69#define ISC_INT_HISDONE BIT(12)
10626744
SW
70
71/* ISC White Balance Control Register */
72#define ISC_WB_CTRL 0x00000058
73
74/* ISC White Balance Configuration Register */
75#define ISC_WB_CFG 0x0000005c
76
93d4a26c
SW
77/* ISC White Balance Offset for R, GR Register */
78#define ISC_WB_O_RGR 0x00000060
79
80/* ISC White Balance Offset for B, GB Register */
81#define ISC_WB_O_BGR 0x00000064
82
83/* ISC White Balance Gain for R, GR Register */
84#define ISC_WB_G_RGR 0x00000068
85
86/* ISC White Balance Gain for B, GB Register */
87#define ISC_WB_G_BGR 0x0000006c
88
10626744
SW
89/* ISC Color Filter Array Control Register */
90#define ISC_CFA_CTRL 0x00000070
91
92/* ISC Color Filter Array Configuration Register */
93#define ISC_CFA_CFG 0x00000074
93d4a26c 94#define ISC_CFA_CFG_EITPOL BIT(4)
10626744
SW
95
96#define ISC_BAY_CFG_GRGR 0x0
97#define ISC_BAY_CFG_RGRG 0x1
98#define ISC_BAY_CFG_GBGB 0x2
99#define ISC_BAY_CFG_BGBG 0x3
10626744
SW
100
101/* ISC Color Correction Control Register */
102#define ISC_CC_CTRL 0x00000078
103
93d4a26c
SW
104/* ISC Color Correction RR RG Register */
105#define ISC_CC_RR_RG 0x0000007c
106
107/* ISC Color Correction RB OR Register */
108#define ISC_CC_RB_OR 0x00000080
109
110/* ISC Color Correction GR GG Register */
111#define ISC_CC_GR_GG 0x00000084
112
113/* ISC Color Correction GB OG Register */
114#define ISC_CC_GB_OG 0x00000088
115
116/* ISC Color Correction BR BG Register */
117#define ISC_CC_BR_BG 0x0000008c
118
119/* ISC Color Correction BB OB Register */
120#define ISC_CC_BB_OB 0x00000090
121
10626744
SW
122/* ISC Gamma Correction Control Register */
123#define ISC_GAM_CTRL 0x00000094
124
93d4a26c
SW
125/* ISC_Gamma Correction Blue Entry Register */
126#define ISC_GAM_BENTRY 0x00000098
127
128/* ISC_Gamma Correction Green Entry Register */
129#define ISC_GAM_GENTRY 0x00000198
130
131/* ISC_Gamma Correction Green Entry Register */
132#define ISC_GAM_RENTRY 0x00000298
133
10626744
SW
134/* Color Space Conversion Control Register */
135#define ISC_CSC_CTRL 0x00000398
136
93d4a26c
SW
137/* Color Space Conversion YR YG Register */
138#define ISC_CSC_YR_YG 0x0000039c
139
140/* Color Space Conversion YB OY Register */
141#define ISC_CSC_YB_OY 0x000003a0
142
143/* Color Space Conversion CBR CBG Register */
144#define ISC_CSC_CBR_CBG 0x000003a4
145
146/* Color Space Conversion CBB OCB Register */
147#define ISC_CSC_CBB_OCB 0x000003a8
148
149/* Color Space Conversion CRR CRG Register */
150#define ISC_CSC_CRR_CRG 0x000003ac
151
152/* Color Space Conversion CRB OCR Register */
153#define ISC_CSC_CRB_OCR 0x000003b0
154
10626744
SW
155/* Contrast And Brightness Control Register */
156#define ISC_CBC_CTRL 0x000003b4
157
93d4a26c
SW
158/* Contrast And Brightness Configuration Register */
159#define ISC_CBC_CFG 0x000003b8
160
161/* Brightness Register */
162#define ISC_CBC_BRIGHT 0x000003bc
163#define ISC_CBC_BRIGHT_MASK GENMASK(10, 0)
164
165/* Contrast Register */
166#define ISC_CBC_CONTRAST 0x000003c0
167#define ISC_CBC_CONTRAST_MASK GENMASK(11, 0)
168
10626744
SW
169/* Subsampling 4:4:4 to 4:2:2 Control Register */
170#define ISC_SUB422_CTRL 0x000003c4
171
172/* Subsampling 4:2:2 to 4:2:0 Control Register */
173#define ISC_SUB420_CTRL 0x000003cc
174
175/* Rounding, Limiting and Packing Configuration Register */
176#define ISC_RLP_CFG 0x000003d0
177
178#define ISC_RLP_CFG_MODE_DAT8 0x0
179#define ISC_RLP_CFG_MODE_DAT9 0x1
180#define ISC_RLP_CFG_MODE_DAT10 0x2
181#define ISC_RLP_CFG_MODE_DAT11 0x3
182#define ISC_RLP_CFG_MODE_DAT12 0x4
183#define ISC_RLP_CFG_MODE_DATY8 0x5
184#define ISC_RLP_CFG_MODE_DATY10 0x6
185#define ISC_RLP_CFG_MODE_ARGB444 0x7
186#define ISC_RLP_CFG_MODE_ARGB555 0x8
187#define ISC_RLP_CFG_MODE_RGB565 0x9
188#define ISC_RLP_CFG_MODE_ARGB32 0xa
189#define ISC_RLP_CFG_MODE_YYCC 0xb
190#define ISC_RLP_CFG_MODE_YYCC_LIMITED 0xc
191#define ISC_RLP_CFG_MODE_MASK GENMASK(3, 0)
192
93d4a26c
SW
193/* Histogram Control Register */
194#define ISC_HIS_CTRL 0x000003d4
195
196#define ISC_HIS_CTRL_EN BIT(0)
197#define ISC_HIS_CTRL_DIS 0x0
198
199/* Histogram Configuration Register */
200#define ISC_HIS_CFG 0x000003d8
201
202#define ISC_HIS_CFG_MODE_GR 0x0
203#define ISC_HIS_CFG_MODE_R 0x1
204#define ISC_HIS_CFG_MODE_GB 0x2
205#define ISC_HIS_CFG_MODE_B 0x3
206#define ISC_HIS_CFG_MODE_Y 0x4
207#define ISC_HIS_CFG_MODE_RAW 0x5
208#define ISC_HIS_CFG_MODE_YCCIR656 0x6
209
210#define ISC_HIS_CFG_BAYSEL_SHIFT 4
211
212#define ISC_HIS_CFG_RAR BIT(8)
213
10626744
SW
214/* DMA Configuration Register */
215#define ISC_DCFG 0x000003e0
216#define ISC_DCFG_IMODE_PACKED8 0x0
217#define ISC_DCFG_IMODE_PACKED16 0x1
218#define ISC_DCFG_IMODE_PACKED32 0x2
219#define ISC_DCFG_IMODE_YC422SP 0x3
220#define ISC_DCFG_IMODE_YC422P 0x4
221#define ISC_DCFG_IMODE_YC420SP 0x5
222#define ISC_DCFG_IMODE_YC420P 0x6
223#define ISC_DCFG_IMODE_MASK GENMASK(2, 0)
224
225#define ISC_DCFG_YMBSIZE_SINGLE (0x0 << 4)
226#define ISC_DCFG_YMBSIZE_BEATS4 (0x1 << 4)
227#define ISC_DCFG_YMBSIZE_BEATS8 (0x2 << 4)
228#define ISC_DCFG_YMBSIZE_BEATS16 (0x3 << 4)
229#define ISC_DCFG_YMBSIZE_MASK GENMASK(5, 4)
230
231#define ISC_DCFG_CMBSIZE_SINGLE (0x0 << 8)
232#define ISC_DCFG_CMBSIZE_BEATS4 (0x1 << 8)
233#define ISC_DCFG_CMBSIZE_BEATS8 (0x2 << 8)
234#define ISC_DCFG_CMBSIZE_BEATS16 (0x3 << 8)
235#define ISC_DCFG_CMBSIZE_MASK GENMASK(9, 8)
236
237/* DMA Control Register */
238#define ISC_DCTRL 0x000003e4
239
240#define ISC_DCTRL_DVIEW_PACKED (0x0 << 1)
241#define ISC_DCTRL_DVIEW_SEMIPLANAR (0x1 << 1)
242#define ISC_DCTRL_DVIEW_PLANAR (0x2 << 1)
243#define ISC_DCTRL_DVIEW_MASK GENMASK(2, 1)
244
245#define ISC_DCTRL_IE_IS (0x0 << 4)
246
247/* DMA Descriptor Address Register */
248#define ISC_DNDA 0x000003e8
249
250/* DMA Address 0 Register */
251#define ISC_DAD0 0x000003ec
252
93d4a26c
SW
253/* DMA Address 1 Register */
254#define ISC_DAD1 0x000003f4
255
256/* DMA Address 2 Register */
257#define ISC_DAD2 0x000003fc
258
259/* Histogram Entry */
260#define ISC_HIS_ENTRY 0x00000410
10626744
SW
261
262#endif