lguest: update comments
[linux-block.git] / drivers / lguest / x86 / core.c
CommitLineData
625efab1
JS
1/*
2 * Copyright (C) 2006, Rusty Russell <rusty@rustcorp.com.au> IBM Corporation.
3 * Copyright (C) 2007, Jes Sorensen <jes@sgi.com> SGI.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13 * NON INFRINGEMENT. See the GNU General Public License for more
14 * details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
2e04ef76
RR
20/*P:450
21 * This file contains the x86-specific lguest code. It used to be all
a6bd8e13
RR
22 * mixed in with drivers/lguest/core.c but several foolhardy code slashers
23 * wrestled most of the dependencies out to here in preparation for porting
24 * lguest to other architectures (see what I mean by foolhardy?).
25 *
26 * This also contains a couple of non-obvious setup and teardown pieces which
2e04ef76
RR
27 * were implemented after days of debugging pain.
28:*/
625efab1
JS
29#include <linux/kernel.h>
30#include <linux/start_kernel.h>
31#include <linux/string.h>
32#include <linux/console.h>
33#include <linux/screen_info.h>
34#include <linux/irq.h>
35#include <linux/interrupt.h>
36#include <linux/clocksource.h>
37#include <linux/clockchips.h>
38#include <linux/cpu.h>
39#include <linux/lguest.h>
40#include <linux/lguest_launcher.h>
625efab1
JS
41#include <asm/paravirt.h>
42#include <asm/param.h>
43#include <asm/page.h>
44#include <asm/pgtable.h>
45#include <asm/desc.h>
46#include <asm/setup.h>
47#include <asm/lguest.h>
48#include <asm/uaccess.h>
49#include <asm/i387.h>
50#include "../lg.h"
51
52static int cpu_had_pge;
53
54static struct {
55 unsigned long offset;
56 unsigned short segment;
57} lguest_entry;
58
59/* Offset from where switcher.S was compiled to where we've copied it */
60static unsigned long switcher_offset(void)
61{
62 return SWITCHER_ADDR - (unsigned long)start_switcher_text;
63}
64
65/* This cpu's struct lguest_pages. */
66static struct lguest_pages *lguest_pages(unsigned int cpu)
67{
68 return &(((struct lguest_pages *)
69 (SWITCHER_ADDR + SHARED_SWITCHER_PAGES*PAGE_SIZE))[cpu]);
70}
71
390dfd95 72static DEFINE_PER_CPU(struct lg_cpu *, lg_last_cpu);
625efab1
JS
73
74/*S:010
e1e72965 75 * We approach the Switcher.
625efab1
JS
76 *
77 * Remember that each CPU has two pages which are visible to the Guest when it
78 * runs on that CPU. This has to contain the state for that Guest: we copy the
79 * state in just before we run the Guest.
80 *
81 * Each Guest has "changed" flags which indicate what has changed in the Guest
82 * since it last ran. We saw this set in interrupts_and_traps.c and
83 * segments.c.
84 */
d0953d42 85static void copy_in_guest_info(struct lg_cpu *cpu, struct lguest_pages *pages)
625efab1 86{
2e04ef76
RR
87 /*
88 * Copying all this data can be quite expensive. We usually run the
625efab1
JS
89 * same Guest we ran last time (and that Guest hasn't run anywhere else
90 * meanwhile). If that's not the case, we pretend everything in the
2e04ef76
RR
91 * Guest has changed.
92 */
c9f29549 93 if (__this_cpu_read(lg_last_cpu) != cpu || cpu->last_pages != pages) {
ced05dd7 94 __this_cpu_write(lg_last_cpu, cpu);
f34f8c5f 95 cpu->last_pages = pages;
ae3749dc 96 cpu->changed = CHANGED_ALL;
625efab1
JS
97 }
98
2e04ef76
RR
99 /*
100 * These copies are pretty cheap, so we do them unconditionally: */
101 /* Save the current Host top-level page directory.
102 */
625efab1 103 pages->state.host_cr3 = __pa(current->mm->pgd);
2e04ef76
RR
104 /*
105 * Set up the Guest's page tables to see this CPU's pages (and no
106 * other CPU's pages).
107 */
0c78441c 108 map_switcher_in_guest(cpu, pages);
2e04ef76
RR
109 /*
110 * Set up the two "TSS" members which tell the CPU what stack to use
625efab1 111 * for traps which do directly into the Guest (ie. traps at privilege
2e04ef76
RR
112 * level 1).
113 */
e95035c6 114 pages->state.guest_tss.sp1 = cpu->esp1;
4665ac8e 115 pages->state.guest_tss.ss1 = cpu->ss1;
625efab1
JS
116
117 /* Copy direct-to-Guest trap entries. */
ae3749dc 118 if (cpu->changed & CHANGED_IDT)
fc708b3e 119 copy_traps(cpu, pages->state.guest_idt, default_idt_entries);
625efab1
JS
120
121 /* Copy all GDT entries which the Guest can change. */
ae3749dc 122 if (cpu->changed & CHANGED_GDT)
fc708b3e 123 copy_gdt(cpu, pages->state.guest_gdt);
625efab1 124 /* If only the TLS entries have changed, copy them. */
ae3749dc 125 else if (cpu->changed & CHANGED_GDT_TLS)
fc708b3e 126 copy_gdt_tls(cpu, pages->state.guest_gdt);
625efab1
JS
127
128 /* Mark the Guest as unchanged for next time. */
ae3749dc 129 cpu->changed = 0;
625efab1
JS
130}
131
132/* Finally: the code to actually call into the Switcher to run the Guest. */
d0953d42 133static void run_guest_once(struct lg_cpu *cpu, struct lguest_pages *pages)
625efab1
JS
134{
135 /* This is a dummy value we need for GCC's sake. */
136 unsigned int clobber;
137
2e04ef76
RR
138 /*
139 * Copy the guest-specific information into this CPU's "struct
140 * lguest_pages".
141 */
d0953d42 142 copy_in_guest_info(cpu, pages);
625efab1 143
2e04ef76
RR
144 /*
145 * Set the trap number to 256 (impossible value). If we fault while
625efab1 146 * switching to the Guest (bad segment registers or bug), this will
2e04ef76
RR
147 * cause us to abort the Guest.
148 */
a53a35a8 149 cpu->regs->trapnum = 256;
625efab1 150
2e04ef76
RR
151 /*
152 * Now: we push the "eflags" register on the stack, then do an "lcall".
625efab1
JS
153 * This is how we change from using the kernel code segment to using
154 * the dedicated lguest code segment, as well as jumping into the
155 * Switcher.
156 *
157 * The lcall also pushes the old code segment (KERNEL_CS) onto the
158 * stack, then the address of this call. This stack layout happens to
2e04ef76
RR
159 * exactly match the stack layout created by an interrupt...
160 */
625efab1 161 asm volatile("pushf; lcall *lguest_entry"
2e04ef76
RR
162 /*
163 * This is how we tell GCC that %eax ("a") and %ebx ("b")
164 * are changed by this routine. The "=" means output.
165 */
625efab1 166 : "=a"(clobber), "=b"(clobber)
2e04ef76
RR
167 /*
168 * %eax contains the pages pointer. ("0" refers to the
625efab1
JS
169 * 0-th argument above, ie "a"). %ebx contains the
170 * physical address of the Guest's top-level page
2e04ef76
RR
171 * directory.
172 */
382ac6b3 173 : "0"(pages), "1"(__pa(cpu->lg->pgdirs[cpu->cpu_pgd].pgdir))
2e04ef76
RR
174 /*
175 * We tell gcc that all these registers could change,
625efab1 176 * which means we don't have to save and restore them in
2e04ef76
RR
177 * the Switcher.
178 */
625efab1
JS
179 : "memory", "%edx", "%ecx", "%edi", "%esi");
180}
181/*:*/
182
2e04ef76
RR
183/*M:002
184 * There are hooks in the scheduler which we can register to tell when we
e1e72965
RR
185 * get kicked off the CPU (preempt_notifier_register()). This would allow us
186 * to lazily disable SYSENTER which would regain some performance, and should
187 * also simplify copy_in_guest_info(). Note that we'd still need to restore
188 * things when we exit to Launcher userspace, but that's fairly easy.
189 *
a91d74a3 190 * We could also try using these hooks for PGE, but that might be too expensive.
a6bd8e13 191 *
2e04ef76
RR
192 * The hooks were designed for KVM, but we can also put them to good use.
193:*/
e1e72965 194
2e04ef76
RR
195/*H:040
196 * This is the i386-specific code to setup and run the Guest. Interrupts
197 * are disabled: we own the CPU.
198 */
d0953d42 199void lguest_arch_run_guest(struct lg_cpu *cpu)
625efab1 200{
2e04ef76
RR
201 /*
202 * Remember the awfully-named TS bit? If the Guest has asked to set it
e1e72965 203 * we set it now, so we can trap and pass that trap to the Guest if it
2e04ef76
RR
204 * uses the FPU.
205 */
4665ac8e 206 if (cpu->ts)
54481cf8 207 unlazy_fpu(current);
625efab1 208
2e04ef76
RR
209 /*
210 * SYSENTER is an optimized way of doing system calls. We can't allow
e1e72965
RR
211 * it because it always jumps to privilege level 0. A normal Guest
212 * won't try it because we don't advertise it in CPUID, but a malicious
213 * Guest (or malicious Guest userspace program) could, so we tell the
2e04ef76
RR
214 * CPU to disable it before running the Guest.
215 */
625efab1
JS
216 if (boot_cpu_has(X86_FEATURE_SEP))
217 wrmsr(MSR_IA32_SYSENTER_CS, 0, 0);
218
2e04ef76
RR
219 /*
220 * Now we actually run the Guest. It will return when something
e1e72965 221 * interesting happens, and we can examine its registers to see what it
2e04ef76
RR
222 * was doing.
223 */
d0953d42 224 run_guest_once(cpu, lguest_pages(raw_smp_processor_id()));
625efab1 225
2e04ef76
RR
226 /*
227 * Note that the "regs" structure contains two extra entries which are
e1e72965
RR
228 * not really registers: a trap number which says what interrupt or
229 * trap made the switcher code come back, and an error code which some
2e04ef76
RR
230 * traps set.
231 */
625efab1 232
54481cf8
SS
233 /* Restore SYSENTER if it's supposed to be on. */
234 if (boot_cpu_has(X86_FEATURE_SEP))
235 wrmsr(MSR_IA32_SYSENTER_CS, __KERNEL_CS, 0);
236
2e04ef76
RR
237 /*
238 * If the Guest page faulted, then the cr2 register will tell us the
e1e72965
RR
239 * bad virtual address. We have to grab this now, because once we
240 * re-enable interrupts an interrupt could fault and thus overwrite
2e04ef76
RR
241 * cr2, or we could even move off to a different CPU.
242 */
a53a35a8 243 if (cpu->regs->trapnum == 14)
fc708b3e 244 cpu->arch.last_pagefault = read_cr2();
2e04ef76
RR
245 /*
246 * Similarly, if we took a trap because the Guest used the FPU,
54481cf8
SS
247 * we have to restore the FPU it expects to see.
248 * math_state_restore() may sleep and we may even move off to
249 * a different CPU. So all the critical stuff should be done
2e04ef76
RR
250 * before this.
251 */
a53a35a8 252 else if (cpu->regs->trapnum == 7)
625efab1 253 math_state_restore();
625efab1
JS
254}
255
2e04ef76
RR
256/*H:130
257 * Now we've examined the hypercall code; our Guest can make requests.
e1e72965
RR
258 * Our Guest is usually so well behaved; it never tries to do things it isn't
259 * allowed to, and uses hypercalls instead. Unfortunately, Linux's paravirtual
260 * infrastructure isn't quite complete, because it doesn't contain replacements
261 * for the Intel I/O instructions. As a result, the Guest sometimes fumbles
262 * across one during the boot process as it probes for various things which are
263 * usually attached to a PC.
625efab1 264 *
e1e72965 265 * When the Guest uses one of these instructions, we get a trap (General
625efab1 266 * Protection Fault) and come here. We see if it's one of those troublesome
2e04ef76
RR
267 * instructions and skip over it. We return true if we did.
268 */
a3863f68 269static int emulate_insn(struct lg_cpu *cpu)
625efab1
JS
270{
271 u8 insn;
272 unsigned int insnlen = 0, in = 0, shift = 0;
2e04ef76
RR
273 /*
274 * The eip contains the *virtual* address of the Guest's instruction:
9f54288d 275 * walk the Guest's page tables to find the "physical" address.
2e04ef76 276 */
1713608f 277 unsigned long physaddr = guest_pa(cpu, cpu->regs->eip);
625efab1 278
2e04ef76
RR
279 /*
280 * This must be the Guest kernel trying to do something, not userspace!
47436aa4 281 * The bottom two bits of the CS segment register are the privilege
2e04ef76
RR
282 * level.
283 */
a53a35a8 284 if ((cpu->regs->cs & 3) != GUEST_PL)
625efab1
JS
285 return 0;
286
287 /* Decoding x86 instructions is icky. */
382ac6b3 288 insn = lgread(cpu, physaddr, u8);
625efab1 289
5094aeaf
RR
290 /*
291 * Around 2.6.33, the kernel started using an emulation for the
292 * cmpxchg8b instruction in early boot on many configurations. This
293 * code isn't paravirtualized, and it tries to disable interrupts.
294 * Ignore it, which will Mostly Work.
295 */
296 if (insn == 0xfa) {
297 /* "cli", or Clear Interrupt Enable instruction. Skip it. */
298 cpu->regs->eip++;
299 return 1;
300 }
301
2e04ef76
RR
302 /*
303 * 0x66 is an "operand prefix". It means it's using the upper 16 bits
304 * of the eax register.
305 */
625efab1
JS
306 if (insn == 0x66) {
307 shift = 16;
308 /* The instruction is 1 byte so far, read the next byte. */
309 insnlen = 1;
382ac6b3 310 insn = lgread(cpu, physaddr + insnlen, u8);
625efab1
JS
311 }
312
2e04ef76
RR
313 /*
314 * We can ignore the lower bit for the moment and decode the 4 opcodes
315 * we need to emulate.
316 */
625efab1
JS
317 switch (insn & 0xFE) {
318 case 0xE4: /* in <next byte>,%al */
319 insnlen += 2;
320 in = 1;
321 break;
322 case 0xEC: /* in (%dx),%al */
323 insnlen += 1;
324 in = 1;
325 break;
326 case 0xE6: /* out %al,<next byte> */
327 insnlen += 2;
328 break;
329 case 0xEE: /* out %al,(%dx) */
330 insnlen += 1;
331 break;
332 default:
333 /* OK, we don't know what this is, can't emulate. */
334 return 0;
335 }
336
2e04ef76
RR
337 /*
338 * If it was an "IN" instruction, they expect the result to be read
625efab1 339 * into %eax, so we change %eax. We always return all-ones, which
2e04ef76
RR
340 * traditionally means "there's nothing there".
341 */
625efab1
JS
342 if (in) {
343 /* Lower bit tells is whether it's a 16 or 32 bit access */
344 if (insn & 0x1)
a53a35a8 345 cpu->regs->eax = 0xFFFFFFFF;
625efab1 346 else
a53a35a8 347 cpu->regs->eax |= (0xFFFF << shift);
625efab1
JS
348 }
349 /* Finally, we've "done" the instruction, so move past it. */
a53a35a8 350 cpu->regs->eip += insnlen;
625efab1
JS
351 /* Success! */
352 return 1;
353}
354
355/*H:050 Once we've re-enabled interrupts, we look at why the Guest exited. */
73044f05 356void lguest_arch_handle_trap(struct lg_cpu *cpu)
625efab1 357{
a53a35a8 358 switch (cpu->regs->trapnum) {
e1e72965 359 case 13: /* We've intercepted a General Protection Fault. */
2e04ef76
RR
360 /*
361 * Check if this was one of those annoying IN or OUT
e1e72965 362 * instructions which we need to emulate. If so, we just go
2e04ef76
RR
363 * back into the Guest after we've done it.
364 */
a53a35a8 365 if (cpu->regs->errcode == 0) {
a3863f68 366 if (emulate_insn(cpu))
625efab1
JS
367 return;
368 }
369 break;
e1e72965 370 case 14: /* We've intercepted a Page Fault. */
2e04ef76
RR
371 /*
372 * The Guest accessed a virtual address that wasn't mapped.
a6bd8e13
RR
373 * This happens a lot: we don't actually set up most of the page
374 * tables for the Guest at all when we start: as it runs it asks
375 * for more and more, and we set them up as required. In this
376 * case, we don't even tell the Guest that the fault happened.
e1e72965
RR
377 *
378 * The errcode tells whether this was a read or a write, and
2e04ef76
RR
379 * whether kernel or userspace code.
380 */
1713608f
GOC
381 if (demand_page(cpu, cpu->arch.last_pagefault,
382 cpu->regs->errcode))
625efab1
JS
383 return;
384
2e04ef76
RR
385 /*
386 * OK, it's really not there (or not OK): the Guest needs to
e1e72965
RR
387 * know. We write out the cr2 value so it knows where the
388 * fault occurred.
389 *
390 * Note that if the Guest were really messed up, this could
391 * happen before it's done the LHCALL_LGUEST_INIT hypercall, so
2e04ef76
RR
392 * lg->lguest_data could be NULL
393 */
382ac6b3
GOC
394 if (cpu->lg->lguest_data &&
395 put_user(cpu->arch.last_pagefault,
396 &cpu->lg->lguest_data->cr2))
397 kill_guest(cpu, "Writing cr2");
625efab1
JS
398 break;
399 case 7: /* We've intercepted a Device Not Available fault. */
2e04ef76
RR
400 /*
401 * If the Guest doesn't want to know, we already restored the
402 * Floating Point Unit, so we just continue without telling it.
403 */
4665ac8e 404 if (!cpu->ts)
625efab1
JS
405 return;
406 break;
407 case 32 ... 255:
2e04ef76
RR
408 /*
409 * These values mean a real interrupt occurred, in which case
4cd8b5e2 410 * the Host handler has already been run. We just do a
cc6d4fbc 411 * friendly check if another process should now be run, then
9f54288d 412 * return to run the Guest again.
2e04ef76 413 */
625efab1 414 cond_resched();
cc6d4fbc
RR
415 return;
416 case LGUEST_TRAP_ENTRY:
2e04ef76
RR
417 /*
418 * Our 'struct hcall_args' maps directly over our regs: we set
419 * up the pointer now to indicate a hypercall is pending.
420 */
a53a35a8 421 cpu->hcall = (struct hcall_args *)cpu->regs;
625efab1
JS
422 return;
423 }
424
425 /* We didn't handle the trap, so it needs to go to the Guest. */
a53a35a8 426 if (!deliver_trap(cpu, cpu->regs->trapnum))
2e04ef76
RR
427 /*
428 * If the Guest doesn't have a handler (either it hasn't
625efab1 429 * registered any yet, or it's one of the faults we don't let
2e04ef76
RR
430 * it handle), it dies with this cryptic error message.
431 */
382ac6b3 432 kill_guest(cpu, "unhandled trap %li at %#lx (%#lx)",
a53a35a8 433 cpu->regs->trapnum, cpu->regs->eip,
fc708b3e 434 cpu->regs->trapnum == 14 ? cpu->arch.last_pagefault
a53a35a8 435 : cpu->regs->errcode);
625efab1
JS
436}
437
2e04ef76
RR
438/*
439 * Now we can look at each of the routines this calls, in increasing order of
625efab1
JS
440 * complexity: do_hypercalls(), emulate_insn(), maybe_do_interrupt(),
441 * deliver_trap() and demand_page(). After all those, we'll be ready to
442 * examine the Switcher, and our philosophical understanding of the Host/Guest
2e04ef76
RR
443 * duality will be complete.
444:*/
625efab1
JS
445static void adjust_pge(void *on)
446{
447 if (on)
448 write_cr4(read_cr4() | X86_CR4_PGE);
449 else
450 write_cr4(read_cr4() & ~X86_CR4_PGE);
451}
452
2e04ef76
RR
453/*H:020
454 * Now the Switcher is mapped and every thing else is ready, we need to do
455 * some more i386-specific initialization.
456 */
625efab1
JS
457void __init lguest_arch_host_init(void)
458{
459 int i;
460
2e04ef76 461 /*
9f54288d 462 * Most of the x86/switcher_32.S doesn't care that it's been moved; on
625efab1
JS
463 * Intel, jumps are relative, and it doesn't access any references to
464 * external code or data.
465 *
466 * The only exception is the interrupt handlers in switcher.S: their
467 * addresses are placed in a table (default_idt_entries), so we need to
468 * update the table with the new addresses. switcher_offset() is a
a6bd8e13 469 * convenience function which returns the distance between the
2e04ef76
RR
470 * compiled-in switcher code and the high-mapped copy we just made.
471 */
625efab1
JS
472 for (i = 0; i < IDT_ENTRIES; i++)
473 default_idt_entries[i] += switcher_offset();
474
475 /*
476 * Set up the Switcher's per-cpu areas.
477 *
478 * Each CPU gets two pages of its own within the high-mapped region
479 * (aka. "struct lguest_pages"). Much of this can be initialized now,
480 * but some depends on what Guest we are running (which is set up in
481 * copy_in_guest_info()).
482 */
483 for_each_possible_cpu(i) {
484 /* lguest_pages() returns this CPU's two pages. */
485 struct lguest_pages *pages = lguest_pages(i);
2e04ef76 486 /* This is a convenience pointer to make the code neater. */
625efab1
JS
487 struct lguest_ro_state *state = &pages->state;
488
2e04ef76
RR
489 /*
490 * The Global Descriptor Table: the Host has a different one
625efab1
JS
491 * for each CPU. We keep a descriptor for the GDT which says
492 * where it is and how big it is (the size is actually the last
2e04ef76
RR
493 * byte, not the size, hence the "-1").
494 */
625efab1
JS
495 state->host_gdt_desc.size = GDT_SIZE-1;
496 state->host_gdt_desc.address = (long)get_cpu_gdt_table(i);
497
2e04ef76
RR
498 /*
499 * All CPUs on the Host use the same Interrupt Descriptor
625efab1 500 * Table, so we just use store_idt(), which gets this CPU's IDT
2e04ef76
RR
501 * descriptor.
502 */
625efab1
JS
503 store_idt(&state->host_idt_desc);
504
2e04ef76
RR
505 /*
506 * The descriptors for the Guest's GDT and IDT can be filled
625efab1 507 * out now, too. We copy the GDT & IDT into ->guest_gdt and
2e04ef76
RR
508 * ->guest_idt before actually running the Guest.
509 */
625efab1
JS
510 state->guest_idt_desc.size = sizeof(state->guest_idt)-1;
511 state->guest_idt_desc.address = (long)&state->guest_idt;
512 state->guest_gdt_desc.size = sizeof(state->guest_gdt)-1;
513 state->guest_gdt_desc.address = (long)&state->guest_gdt;
514
2e04ef76
RR
515 /*
516 * We know where we want the stack to be when the Guest enters
a6bd8e13 517 * the Switcher: in pages->regs. The stack grows upwards, so
2e04ef76
RR
518 * we start it at the end of that structure.
519 */
faca6227 520 state->guest_tss.sp0 = (long)(&pages->regs + 1);
2e04ef76
RR
521 /*
522 * And this is the GDT entry to use for the stack: we keep a
523 * couple of special LGUEST entries.
524 */
625efab1
JS
525 state->guest_tss.ss0 = LGUEST_DS;
526
2e04ef76
RR
527 /*
528 * x86 can have a finegrained bitmap which indicates what I/O
625efab1 529 * ports the process can use. We set it to the end of our
2e04ef76
RR
530 * structure, meaning "none".
531 */
625efab1
JS
532 state->guest_tss.io_bitmap_base = sizeof(state->guest_tss);
533
2e04ef76
RR
534 /*
535 * Some GDT entries are the same across all Guests, so we can
536 * set them up now.
537 */
625efab1
JS
538 setup_default_gdt_entries(state);
539 /* Most IDT entries are the same for all Guests, too.*/
540 setup_default_idt_entries(state, default_idt_entries);
541
2e04ef76
RR
542 /*
543 * The Host needs to be able to use the LGUEST segments on this
544 * CPU, too, so put them in the Host GDT.
545 */
625efab1
JS
546 get_cpu_gdt_table(i)[GDT_ENTRY_LGUEST_CS] = FULL_EXEC_SEGMENT;
547 get_cpu_gdt_table(i)[GDT_ENTRY_LGUEST_DS] = FULL_SEGMENT;
548 }
549
2e04ef76
RR
550 /*
551 * In the Switcher, we want the %cs segment register to use the
625efab1
JS
552 * LGUEST_CS GDT entry: we've put that in the Host and Guest GDTs, so
553 * it will be undisturbed when we switch. To change %cs and jump we
2e04ef76
RR
554 * need this structure to feed to Intel's "lcall" instruction.
555 */
625efab1
JS
556 lguest_entry.offset = (long)switch_to_guest + switcher_offset();
557 lguest_entry.segment = LGUEST_CS;
558
2e04ef76
RR
559 /*
560 * Finally, we need to turn off "Page Global Enable". PGE is an
625efab1
JS
561 * optimization where page table entries are specially marked to show
562 * they never change. The Host kernel marks all the kernel pages this
563 * way because it's always present, even when userspace is running.
564 *
565 * Lguest breaks this: unbeknownst to the rest of the Host kernel, we
566 * switch to the Guest kernel. If you don't disable this on all CPUs,
567 * you'll get really weird bugs that you'll chase for two days.
568 *
569 * I used to turn PGE off every time we switched to the Guest and back
2e04ef76
RR
570 * on when we return, but that slowed the Switcher down noticibly.
571 */
625efab1 572
2e04ef76
RR
573 /*
574 * We don't need the complexity of CPUs coming and going while we're
575 * doing this.
576 */
86ef5c9a 577 get_online_cpus();
625efab1
JS
578 if (cpu_has_pge) { /* We have a broader idea of "global". */
579 /* Remember that this was originally set (for cleanup). */
580 cpu_had_pge = 1;
2e04ef76
RR
581 /*
582 * adjust_pge is a helper function which sets or unsets the PGE
583 * bit on its CPU, depending on the argument (0 == unset).
584 */
15c8b6c1 585 on_each_cpu(adjust_pge, (void *)0, 1);
625efab1 586 /* Turn off the feature in the global feature set. */
cf485e56 587 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_PGE);
625efab1 588 }
86ef5c9a 589 put_online_cpus();
9f54288d 590}
625efab1
JS
591/*:*/
592
593void __exit lguest_arch_host_fini(void)
594{
595 /* If we had PGE before we started, turn it back on now. */
86ef5c9a 596 get_online_cpus();
625efab1 597 if (cpu_had_pge) {
cf485e56 598 set_cpu_cap(&boot_cpu_data, X86_FEATURE_PGE);
625efab1 599 /* adjust_pge's argument "1" means set PGE. */
15c8b6c1 600 on_each_cpu(adjust_pge, (void *)1, 1);
625efab1 601 }
86ef5c9a 602 put_online_cpus();
625efab1 603}
b410e7b1
JS
604
605
606/*H:122 The i386-specific hypercalls simply farm out to the right functions. */
73044f05 607int lguest_arch_do_hcall(struct lg_cpu *cpu, struct hcall_args *args)
b410e7b1
JS
608{
609 switch (args->arg0) {
a489f0b5
RR
610 case LHCALL_LOAD_GDT_ENTRY:
611 load_guest_gdt_entry(cpu, args->arg1, args->arg2, args->arg3);
b410e7b1
JS
612 break;
613 case LHCALL_LOAD_IDT_ENTRY:
fc708b3e 614 load_guest_idt_entry(cpu, args->arg1, args->arg2, args->arg3);
b410e7b1
JS
615 break;
616 case LHCALL_LOAD_TLS:
fc708b3e 617 guest_load_tls(cpu, args->arg1);
b410e7b1
JS
618 break;
619 default:
620 /* Bad Guest. Bad! */
621 return -EIO;
622 }
623 return 0;
624}
625
626/*H:126 i386-specific hypercall initialization: */
73044f05 627int lguest_arch_init_hypercalls(struct lg_cpu *cpu)
b410e7b1
JS
628{
629 u32 tsc_speed;
630
2e04ef76
RR
631 /*
632 * The pointer to the Guest's "struct lguest_data" is the only argument.
633 * We check that address now.
634 */
382ac6b3
GOC
635 if (!lguest_address_ok(cpu->lg, cpu->hcall->arg1,
636 sizeof(*cpu->lg->lguest_data)))
b410e7b1
JS
637 return -EFAULT;
638
2e04ef76
RR
639 /*
640 * Having checked it, we simply set lg->lguest_data to point straight
b410e7b1
JS
641 * into the Launcher's memory at the right place and then use
642 * copy_to_user/from_user from now on, instead of lgread/write. I put
643 * this in to show that I'm not immune to writing stupid
2e04ef76
RR
644 * optimizations.
645 */
382ac6b3 646 cpu->lg->lguest_data = cpu->lg->mem_base + cpu->hcall->arg1;
b410e7b1 647
2e04ef76
RR
648 /*
649 * We insist that the Time Stamp Counter exist and doesn't change with
b410e7b1
JS
650 * cpu frequency. Some devious chip manufacturers decided that TSC
651 * changes could be handled in software. I decided that time going
652 * backwards might be good for benchmarks, but it's bad for users.
653 *
654 * We also insist that the TSC be stable: the kernel detects unreliable
2e04ef76
RR
655 * TSCs for its own purposes, and we use that here.
656 */
b410e7b1
JS
657 if (boot_cpu_has(X86_FEATURE_CONSTANT_TSC) && !check_tsc_unstable())
658 tsc_speed = tsc_khz;
659 else
660 tsc_speed = 0;
382ac6b3 661 if (put_user(tsc_speed, &cpu->lg->lguest_data->tsc_khz))
b410e7b1
JS
662 return -EFAULT;
663
c18acd73 664 /* The interrupt code might not like the system call vector. */
382ac6b3
GOC
665 if (!check_syscall_vector(cpu->lg))
666 kill_guest(cpu, "bad syscall vector");
c18acd73 667
b410e7b1
JS
668 return 0;
669}
a6bd8e13 670/*:*/
d612cde0 671
2e04ef76 672/*L:030
d612cde0 673 * Most of the Guest's registers are left alone: we used get_zeroed_page() to
2e04ef76
RR
674 * allocate the structure, so they will be 0.
675 */
a53a35a8 676void lguest_arch_setup_regs(struct lg_cpu *cpu, unsigned long start)
d612cde0 677{
a53a35a8 678 struct lguest_regs *regs = cpu->regs;
d612cde0 679
2e04ef76
RR
680 /*
681 * There are four "segment" registers which the Guest needs to boot:
d612cde0
JS
682 * The "code segment" register (cs) refers to the kernel code segment
683 * __KERNEL_CS, and the "data", "extra" and "stack" segment registers
684 * refer to the kernel data segment __KERNEL_DS.
685 *
686 * The privilege level is packed into the lower bits. The Guest runs
2e04ef76
RR
687 * at privilege level 1 (GUEST_PL).
688 */
d612cde0
JS
689 regs->ds = regs->es = regs->ss = __KERNEL_DS|GUEST_PL;
690 regs->cs = __KERNEL_CS|GUEST_PL;
691
2e04ef76
RR
692 /*
693 * The "eflags" register contains miscellaneous flags. Bit 1 (0x002)
d612cde0
JS
694 * is supposed to always be "1". Bit 9 (0x200) controls whether
695 * interrupts are enabled. We always leave interrupts enabled while
2e04ef76
RR
696 * running the Guest.
697 */
25c47bb3 698 regs->eflags = X86_EFLAGS_IF | 0x2;
d612cde0 699
2e04ef76
RR
700 /*
701 * The "Extended Instruction Pointer" register says where the Guest is
702 * running.
703 */
d612cde0
JS
704 regs->eip = start;
705
2e04ef76
RR
706 /*
707 * %esi points to our boot information, at physical address 0, so don't
708 * touch it.
709 */
e1e72965 710
2e04ef76 711 /* There are a couple of GDT entries the Guest expects at boot. */
fc708b3e 712 setup_guest_gdt(cpu);
d612cde0 713}