Commit | Line | Data |
---|---|---|
cae86d4a KK |
1 | /* |
2 | * isac.c ISAC specific routines | |
3 | * | |
4 | * Author Karsten Keil <keil@isdn4linux.de> | |
5 | * | |
6 | * Copyright 2009 by Karsten Keil <keil@isdn4linux.de> | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or modify | |
9 | * it under the terms of the GNU General Public License version 2 as | |
10 | * published by the Free Software Foundation. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License | |
18 | * along with this program; if not, write to the Free Software | |
19 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
20 | * | |
21 | */ | |
22 | ||
a6b7a407 | 23 | #include <linux/irqreturn.h> |
5a0e3ad6 | 24 | #include <linux/slab.h> |
cae86d4a KK |
25 | #include <linux/module.h> |
26 | #include <linux/mISDNhw.h> | |
27 | #include "ipac.h" | |
28 | ||
29 | ||
30 | #define DBUSY_TIMER_VALUE 80 | |
31 | #define ARCOFI_USE 1 | |
32 | ||
33 | #define ISAC_REV "2.0" | |
34 | ||
35 | MODULE_AUTHOR("Karsten Keil"); | |
36 | MODULE_VERSION(ISAC_REV); | |
37 | MODULE_LICENSE("GPL v2"); | |
38 | ||
39 | #define ReadISAC(is, o) (is->read_reg(is->dch.hw, o + is->off)) | |
40 | #define WriteISAC(is, o, v) (is->write_reg(is->dch.hw, o + is->off, v)) | |
41 | #define ReadHSCX(h, o) (h->ip->read_reg(h->ip->hw, h->off + o)) | |
42 | #define WriteHSCX(h, o, v) (h->ip->write_reg(h->ip->hw, h->off + o, v)) | |
43 | #define ReadIPAC(ip, o) (ip->read_reg(ip->hw, o)) | |
44 | #define WriteIPAC(ip, o, v) (ip->write_reg(ip->hw, o, v)) | |
45 | ||
46 | static inline void | |
47 | ph_command(struct isac_hw *isac, u8 command) | |
48 | { | |
49 | pr_debug("%s: ph_command %x\n", isac->name, command); | |
50 | if (isac->type & IPAC_TYPE_ISACX) | |
51 | WriteISAC(isac, ISACX_CIX0, (command << 4) | 0xE); | |
52 | else | |
53 | WriteISAC(isac, ISAC_CIX0, (command << 2) | 3); | |
54 | } | |
55 | ||
56 | static void | |
57 | isac_ph_state_change(struct isac_hw *isac) | |
58 | { | |
59 | switch (isac->state) { | |
60 | case (ISAC_IND_RS): | |
61 | case (ISAC_IND_EI): | |
62 | ph_command(isac, ISAC_CMD_DUI); | |
63 | } | |
64 | schedule_event(&isac->dch, FLG_PHCHANGE); | |
65 | } | |
66 | ||
67 | static void | |
68 | isac_ph_state_bh(struct dchannel *dch) | |
69 | { | |
70 | struct isac_hw *isac = container_of(dch, struct isac_hw, dch); | |
71 | ||
72 | switch (isac->state) { | |
73 | case ISAC_IND_RS: | |
74 | case ISAC_IND_EI: | |
75 | dch->state = 0; | |
76 | l1_event(dch->l1, HW_RESET_IND); | |
77 | break; | |
78 | case ISAC_IND_DID: | |
79 | dch->state = 3; | |
80 | l1_event(dch->l1, HW_DEACT_CNF); | |
81 | break; | |
82 | case ISAC_IND_DR: | |
1e1589ad | 83 | case ISAC_IND_DR6: |
cae86d4a KK |
84 | dch->state = 3; |
85 | l1_event(dch->l1, HW_DEACT_IND); | |
86 | break; | |
87 | case ISAC_IND_PU: | |
88 | dch->state = 4; | |
89 | l1_event(dch->l1, HW_POWERUP_IND); | |
90 | break; | |
91 | case ISAC_IND_RSY: | |
92 | if (dch->state <= 5) { | |
93 | dch->state = 5; | |
94 | l1_event(dch->l1, ANYSIGNAL); | |
95 | } else { | |
96 | dch->state = 8; | |
97 | l1_event(dch->l1, LOSTFRAMING); | |
98 | } | |
99 | break; | |
100 | case ISAC_IND_ARD: | |
101 | dch->state = 6; | |
102 | l1_event(dch->l1, INFO2); | |
103 | break; | |
104 | case ISAC_IND_AI8: | |
105 | dch->state = 7; | |
106 | l1_event(dch->l1, INFO4_P8); | |
107 | break; | |
108 | case ISAC_IND_AI10: | |
109 | dch->state = 7; | |
110 | l1_event(dch->l1, INFO4_P10); | |
111 | break; | |
112 | } | |
113 | pr_debug("%s: TE newstate %x\n", isac->name, dch->state); | |
114 | } | |
115 | ||
569e937e | 116 | static void |
cae86d4a KK |
117 | isac_empty_fifo(struct isac_hw *isac, int count) |
118 | { | |
119 | u8 *ptr; | |
120 | ||
121 | pr_debug("%s: %s %d\n", isac->name, __func__, count); | |
122 | ||
123 | if (!isac->dch.rx_skb) { | |
124 | isac->dch.rx_skb = mI_alloc_skb(isac->dch.maxlen, GFP_ATOMIC); | |
125 | if (!isac->dch.rx_skb) { | |
126 | pr_info("%s: D receive out of memory\n", isac->name); | |
127 | WriteISAC(isac, ISAC_CMDR, 0x80); | |
128 | return; | |
129 | } | |
130 | } | |
131 | if ((isac->dch.rx_skb->len + count) >= isac->dch.maxlen) { | |
132 | pr_debug("%s: %s overrun %d\n", isac->name, __func__, | |
475be4d8 | 133 | isac->dch.rx_skb->len + count); |
cae86d4a KK |
134 | WriteISAC(isac, ISAC_CMDR, 0x80); |
135 | return; | |
136 | } | |
137 | ptr = skb_put(isac->dch.rx_skb, count); | |
138 | isac->read_fifo(isac->dch.hw, isac->off, ptr, count); | |
139 | WriteISAC(isac, ISAC_CMDR, 0x80); | |
140 | if (isac->dch.debug & DEBUG_HW_DFIFO) { | |
141 | char pfx[MISDN_MAX_IDLEN + 16]; | |
142 | ||
143 | snprintf(pfx, MISDN_MAX_IDLEN + 15, "D-recv %s %d ", | |
475be4d8 | 144 | isac->name, count); |
cae86d4a KK |
145 | print_hex_dump_bytes(pfx, DUMP_PREFIX_OFFSET, ptr, count); |
146 | } | |
147 | } | |
148 | ||
149 | static void | |
150 | isac_fill_fifo(struct isac_hw *isac) | |
151 | { | |
152 | int count, more; | |
153 | u8 *ptr; | |
154 | ||
155 | if (!isac->dch.tx_skb) | |
156 | return; | |
157 | count = isac->dch.tx_skb->len - isac->dch.tx_idx; | |
158 | if (count <= 0) | |
159 | return; | |
160 | ||
161 | more = 0; | |
162 | if (count > 32) { | |
163 | more = !0; | |
164 | count = 32; | |
165 | } | |
166 | pr_debug("%s: %s %d\n", isac->name, __func__, count); | |
167 | ptr = isac->dch.tx_skb->data + isac->dch.tx_idx; | |
168 | isac->dch.tx_idx += count; | |
169 | isac->write_fifo(isac->dch.hw, isac->off, ptr, count); | |
170 | WriteISAC(isac, ISAC_CMDR, more ? 0x8 : 0xa); | |
171 | if (test_and_set_bit(FLG_BUSY_TIMER, &isac->dch.Flags)) { | |
172 | pr_debug("%s: %s dbusytimer running\n", isac->name, __func__); | |
173 | del_timer(&isac->dch.timer); | |
174 | } | |
175 | init_timer(&isac->dch.timer); | |
176 | isac->dch.timer.expires = jiffies + ((DBUSY_TIMER_VALUE * HZ)/1000); | |
177 | add_timer(&isac->dch.timer); | |
178 | if (isac->dch.debug & DEBUG_HW_DFIFO) { | |
179 | char pfx[MISDN_MAX_IDLEN + 16]; | |
180 | ||
181 | snprintf(pfx, MISDN_MAX_IDLEN + 15, "D-send %s %d ", | |
475be4d8 | 182 | isac->name, count); |
cae86d4a KK |
183 | print_hex_dump_bytes(pfx, DUMP_PREFIX_OFFSET, ptr, count); |
184 | } | |
185 | } | |
186 | ||
187 | static void | |
188 | isac_rme_irq(struct isac_hw *isac) | |
189 | { | |
190 | u8 val, count; | |
191 | ||
192 | val = ReadISAC(isac, ISAC_RSTA); | |
193 | if ((val & 0x70) != 0x20) { | |
194 | if (val & 0x40) { | |
195 | pr_debug("%s: ISAC RDO\n", isac->name); | |
196 | #ifdef ERROR_STATISTIC | |
197 | isac->dch.err_rx++; | |
198 | #endif | |
199 | } | |
200 | if (!(val & 0x20)) { | |
201 | pr_debug("%s: ISAC CRC error\n", isac->name); | |
202 | #ifdef ERROR_STATISTIC | |
203 | isac->dch.err_crc++; | |
204 | #endif | |
205 | } | |
206 | WriteISAC(isac, ISAC_CMDR, 0x80); | |
207 | if (isac->dch.rx_skb) | |
208 | dev_kfree_skb(isac->dch.rx_skb); | |
209 | isac->dch.rx_skb = NULL; | |
210 | } else { | |
211 | count = ReadISAC(isac, ISAC_RBCL) & 0x1f; | |
212 | if (count == 0) | |
213 | count = 32; | |
214 | isac_empty_fifo(isac, count); | |
215 | recv_Dchannel(&isac->dch); | |
216 | } | |
217 | } | |
218 | ||
219 | static void | |
220 | isac_xpr_irq(struct isac_hw *isac) | |
221 | { | |
222 | if (test_and_clear_bit(FLG_BUSY_TIMER, &isac->dch.Flags)) | |
223 | del_timer(&isac->dch.timer); | |
224 | if (isac->dch.tx_skb && isac->dch.tx_idx < isac->dch.tx_skb->len) { | |
225 | isac_fill_fifo(isac); | |
226 | } else { | |
227 | if (isac->dch.tx_skb) | |
228 | dev_kfree_skb(isac->dch.tx_skb); | |
229 | if (get_next_dframe(&isac->dch)) | |
230 | isac_fill_fifo(isac); | |
231 | } | |
232 | } | |
233 | ||
234 | static void | |
235 | isac_retransmit(struct isac_hw *isac) | |
236 | { | |
237 | if (test_and_clear_bit(FLG_BUSY_TIMER, &isac->dch.Flags)) | |
238 | del_timer(&isac->dch.timer); | |
239 | if (test_bit(FLG_TX_BUSY, &isac->dch.Flags)) { | |
240 | /* Restart frame */ | |
241 | isac->dch.tx_idx = 0; | |
242 | isac_fill_fifo(isac); | |
243 | } else if (isac->dch.tx_skb) { /* should not happen */ | |
244 | pr_info("%s: tx_skb exist but not busy\n", isac->name); | |
245 | test_and_set_bit(FLG_TX_BUSY, &isac->dch.Flags); | |
246 | isac->dch.tx_idx = 0; | |
247 | isac_fill_fifo(isac); | |
248 | } else { | |
249 | pr_info("%s: ISAC XDU no TX_BUSY\n", isac->name); | |
250 | if (get_next_dframe(&isac->dch)) | |
251 | isac_fill_fifo(isac); | |
252 | } | |
253 | } | |
254 | ||
255 | static void | |
256 | isac_mos_irq(struct isac_hw *isac) | |
257 | { | |
258 | u8 val; | |
259 | int ret; | |
260 | ||
261 | val = ReadISAC(isac, ISAC_MOSR); | |
262 | pr_debug("%s: ISAC MOSR %02x\n", isac->name, val); | |
263 | #if ARCOFI_USE | |
264 | if (val & 0x08) { | |
265 | if (!isac->mon_rx) { | |
266 | isac->mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC); | |
267 | if (!isac->mon_rx) { | |
268 | pr_info("%s: ISAC MON RX out of memory!\n", | |
269 | isac->name); | |
270 | isac->mocr &= 0xf0; | |
271 | isac->mocr |= 0x0a; | |
272 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
273 | goto afterMONR0; | |
274 | } else | |
275 | isac->mon_rxp = 0; | |
276 | } | |
277 | if (isac->mon_rxp >= MAX_MON_FRAME) { | |
278 | isac->mocr &= 0xf0; | |
279 | isac->mocr |= 0x0a; | |
280 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
281 | isac->mon_rxp = 0; | |
282 | pr_debug("%s: ISAC MON RX overflow!\n", isac->name); | |
283 | goto afterMONR0; | |
284 | } | |
285 | isac->mon_rx[isac->mon_rxp++] = ReadISAC(isac, ISAC_MOR0); | |
286 | pr_debug("%s: ISAC MOR0 %02x\n", isac->name, | |
475be4d8 | 287 | isac->mon_rx[isac->mon_rxp - 1]); |
cae86d4a KK |
288 | if (isac->mon_rxp == 1) { |
289 | isac->mocr |= 0x04; | |
290 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
291 | } | |
292 | } | |
293 | afterMONR0: | |
294 | if (val & 0x80) { | |
295 | if (!isac->mon_rx) { | |
296 | isac->mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC); | |
297 | if (!isac->mon_rx) { | |
298 | pr_info("%s: ISAC MON RX out of memory!\n", | |
299 | isac->name); | |
300 | isac->mocr &= 0x0f; | |
301 | isac->mocr |= 0xa0; | |
302 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
303 | goto afterMONR1; | |
304 | } else | |
305 | isac->mon_rxp = 0; | |
306 | } | |
307 | if (isac->mon_rxp >= MAX_MON_FRAME) { | |
308 | isac->mocr &= 0x0f; | |
309 | isac->mocr |= 0xa0; | |
310 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
311 | isac->mon_rxp = 0; | |
312 | pr_debug("%s: ISAC MON RX overflow!\n", isac->name); | |
313 | goto afterMONR1; | |
314 | } | |
315 | isac->mon_rx[isac->mon_rxp++] = ReadISAC(isac, ISAC_MOR1); | |
316 | pr_debug("%s: ISAC MOR1 %02x\n", isac->name, | |
475be4d8 | 317 | isac->mon_rx[isac->mon_rxp - 1]); |
cae86d4a KK |
318 | isac->mocr |= 0x40; |
319 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
320 | } | |
321 | afterMONR1: | |
322 | if (val & 0x04) { | |
323 | isac->mocr &= 0xf0; | |
324 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
325 | isac->mocr |= 0x0a; | |
326 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
327 | if (isac->monitor) { | |
328 | ret = isac->monitor(isac->dch.hw, MONITOR_RX_0, | |
475be4d8 | 329 | isac->mon_rx, isac->mon_rxp); |
cae86d4a KK |
330 | if (ret) |
331 | kfree(isac->mon_rx); | |
332 | } else { | |
333 | pr_info("%s: MONITOR 0 received %d but no user\n", | |
334 | isac->name, isac->mon_rxp); | |
335 | kfree(isac->mon_rx); | |
336 | } | |
337 | isac->mon_rx = NULL; | |
338 | isac->mon_rxp = 0; | |
339 | } | |
340 | if (val & 0x40) { | |
341 | isac->mocr &= 0x0f; | |
342 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
343 | isac->mocr |= 0xa0; | |
344 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
345 | if (isac->monitor) { | |
346 | ret = isac->monitor(isac->dch.hw, MONITOR_RX_1, | |
475be4d8 | 347 | isac->mon_rx, isac->mon_rxp); |
cae86d4a KK |
348 | if (ret) |
349 | kfree(isac->mon_rx); | |
350 | } else { | |
351 | pr_info("%s: MONITOR 1 received %d but no user\n", | |
352 | isac->name, isac->mon_rxp); | |
353 | kfree(isac->mon_rx); | |
354 | } | |
355 | isac->mon_rx = NULL; | |
356 | isac->mon_rxp = 0; | |
357 | } | |
358 | if (val & 0x02) { | |
359 | if ((!isac->mon_tx) || (isac->mon_txc && | |
475be4d8 | 360 | (isac->mon_txp >= isac->mon_txc) && !(val & 0x08))) { |
cae86d4a KK |
361 | isac->mocr &= 0xf0; |
362 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
363 | isac->mocr |= 0x0a; | |
364 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
365 | if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) { | |
366 | if (isac->monitor) | |
367 | ret = isac->monitor(isac->dch.hw, | |
475be4d8 | 368 | MONITOR_TX_0, NULL, 0); |
cae86d4a KK |
369 | } |
370 | kfree(isac->mon_tx); | |
371 | isac->mon_tx = NULL; | |
372 | isac->mon_txc = 0; | |
373 | isac->mon_txp = 0; | |
374 | goto AfterMOX0; | |
375 | } | |
376 | if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) { | |
377 | if (isac->monitor) | |
378 | ret = isac->monitor(isac->dch.hw, | |
475be4d8 | 379 | MONITOR_TX_0, NULL, 0); |
cae86d4a KK |
380 | kfree(isac->mon_tx); |
381 | isac->mon_tx = NULL; | |
382 | isac->mon_txc = 0; | |
383 | isac->mon_txp = 0; | |
384 | goto AfterMOX0; | |
385 | } | |
386 | WriteISAC(isac, ISAC_MOX0, isac->mon_tx[isac->mon_txp++]); | |
387 | pr_debug("%s: ISAC %02x -> MOX0\n", isac->name, | |
475be4d8 | 388 | isac->mon_tx[isac->mon_txp - 1]); |
cae86d4a KK |
389 | } |
390 | AfterMOX0: | |
391 | if (val & 0x20) { | |
392 | if ((!isac->mon_tx) || (isac->mon_txc && | |
475be4d8 | 393 | (isac->mon_txp >= isac->mon_txc) && !(val & 0x80))) { |
cae86d4a KK |
394 | isac->mocr &= 0x0f; |
395 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
396 | isac->mocr |= 0xa0; | |
397 | WriteISAC(isac, ISAC_MOCR, isac->mocr); | |
398 | if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) { | |
399 | if (isac->monitor) | |
400 | ret = isac->monitor(isac->dch.hw, | |
475be4d8 | 401 | MONITOR_TX_1, NULL, 0); |
cae86d4a KK |
402 | } |
403 | kfree(isac->mon_tx); | |
404 | isac->mon_tx = NULL; | |
405 | isac->mon_txc = 0; | |
406 | isac->mon_txp = 0; | |
407 | goto AfterMOX1; | |
408 | } | |
409 | if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) { | |
410 | if (isac->monitor) | |
411 | ret = isac->monitor(isac->dch.hw, | |
475be4d8 | 412 | MONITOR_TX_1, NULL, 0); |
cae86d4a KK |
413 | kfree(isac->mon_tx); |
414 | isac->mon_tx = NULL; | |
415 | isac->mon_txc = 0; | |
416 | isac->mon_txp = 0; | |
417 | goto AfterMOX1; | |
418 | } | |
419 | WriteISAC(isac, ISAC_MOX1, isac->mon_tx[isac->mon_txp++]); | |
420 | pr_debug("%s: ISAC %02x -> MOX1\n", isac->name, | |
475be4d8 | 421 | isac->mon_tx[isac->mon_txp - 1]); |
cae86d4a KK |
422 | } |
423 | AfterMOX1: | |
424 | val = 0; /* dummy to avoid warning */ | |
425 | #endif | |
426 | } | |
427 | ||
428 | static void | |
429 | isac_cisq_irq(struct isac_hw *isac) { | |
430 | u8 val; | |
431 | ||
432 | val = ReadISAC(isac, ISAC_CIR0); | |
433 | pr_debug("%s: ISAC CIR0 %02X\n", isac->name, val); | |
434 | if (val & 2) { | |
435 | pr_debug("%s: ph_state change %x->%x\n", isac->name, | |
475be4d8 | 436 | isac->state, (val >> 2) & 0xf); |
cae86d4a KK |
437 | isac->state = (val >> 2) & 0xf; |
438 | isac_ph_state_change(isac); | |
439 | } | |
440 | if (val & 1) { | |
441 | val = ReadISAC(isac, ISAC_CIR1); | |
442 | pr_debug("%s: ISAC CIR1 %02X\n", isac->name, val); | |
443 | } | |
444 | } | |
445 | ||
446 | static void | |
447 | isacsx_cic_irq(struct isac_hw *isac) | |
448 | { | |
449 | u8 val; | |
450 | ||
451 | val = ReadISAC(isac, ISACX_CIR0); | |
452 | pr_debug("%s: ISACX CIR0 %02X\n", isac->name, val); | |
453 | if (val & ISACX_CIR0_CIC0) { | |
454 | pr_debug("%s: ph_state change %x->%x\n", isac->name, | |
475be4d8 | 455 | isac->state, val >> 4); |
cae86d4a KK |
456 | isac->state = val >> 4; |
457 | isac_ph_state_change(isac); | |
458 | } | |
459 | } | |
460 | ||
461 | static void | |
462 | isacsx_rme_irq(struct isac_hw *isac) | |
463 | { | |
464 | int count; | |
465 | u8 val; | |
466 | ||
467 | val = ReadISAC(isac, ISACX_RSTAD); | |
468 | if ((val & (ISACX_RSTAD_VFR | | |
469 | ISACX_RSTAD_RDO | | |
470 | ISACX_RSTAD_CRC | | |
471 | ISACX_RSTAD_RAB)) | |
472 | != (ISACX_RSTAD_VFR | ISACX_RSTAD_CRC)) { | |
473 | pr_debug("%s: RSTAD %#x, dropped\n", isac->name, val); | |
474 | #ifdef ERROR_STATISTIC | |
475 | if (val & ISACX_RSTAD_CRC) | |
476 | isac->dch.err_rx++; | |
477 | else | |
478 | isac->dch.err_crc++; | |
479 | #endif | |
480 | WriteISAC(isac, ISACX_CMDRD, ISACX_CMDRD_RMC); | |
481 | if (isac->dch.rx_skb) | |
482 | dev_kfree_skb(isac->dch.rx_skb); | |
483 | isac->dch.rx_skb = NULL; | |
484 | } else { | |
485 | count = ReadISAC(isac, ISACX_RBCLD) & 0x1f; | |
486 | if (count == 0) | |
487 | count = 32; | |
488 | isac_empty_fifo(isac, count); | |
489 | if (isac->dch.rx_skb) { | |
490 | skb_trim(isac->dch.rx_skb, isac->dch.rx_skb->len - 1); | |
491 | pr_debug("%s: dchannel received %d\n", isac->name, | |
475be4d8 | 492 | isac->dch.rx_skb->len); |
cae86d4a KK |
493 | recv_Dchannel(&isac->dch); |
494 | } | |
495 | } | |
496 | } | |
497 | ||
498 | irqreturn_t | |
499 | mISDNisac_irq(struct isac_hw *isac, u8 val) | |
500 | { | |
501 | if (unlikely(!val)) | |
502 | return IRQ_NONE; | |
503 | pr_debug("%s: ISAC interrupt %02x\n", isac->name, val); | |
504 | if (isac->type & IPAC_TYPE_ISACX) { | |
505 | if (val & ISACX__CIC) | |
506 | isacsx_cic_irq(isac); | |
507 | if (val & ISACX__ICD) { | |
508 | val = ReadISAC(isac, ISACX_ISTAD); | |
509 | pr_debug("%s: ISTAD %02x\n", isac->name, val); | |
510 | if (val & ISACX_D_XDU) { | |
511 | pr_debug("%s: ISAC XDU\n", isac->name); | |
512 | #ifdef ERROR_STATISTIC | |
513 | isac->dch.err_tx++; | |
514 | #endif | |
515 | isac_retransmit(isac); | |
516 | } | |
517 | if (val & ISACX_D_XMR) { | |
518 | pr_debug("%s: ISAC XMR\n", isac->name); | |
519 | #ifdef ERROR_STATISTIC | |
520 | isac->dch.err_tx++; | |
521 | #endif | |
522 | isac_retransmit(isac); | |
523 | } | |
524 | if (val & ISACX_D_XPR) | |
525 | isac_xpr_irq(isac); | |
526 | if (val & ISACX_D_RFO) { | |
527 | pr_debug("%s: ISAC RFO\n", isac->name); | |
528 | WriteISAC(isac, ISACX_CMDRD, ISACX_CMDRD_RMC); | |
529 | } | |
530 | if (val & ISACX_D_RME) | |
531 | isacsx_rme_irq(isac); | |
532 | if (val & ISACX_D_RPF) | |
533 | isac_empty_fifo(isac, 0x20); | |
534 | } | |
535 | } else { | |
536 | if (val & 0x80) /* RME */ | |
537 | isac_rme_irq(isac); | |
538 | if (val & 0x40) /* RPF */ | |
539 | isac_empty_fifo(isac, 32); | |
540 | if (val & 0x10) /* XPR */ | |
541 | isac_xpr_irq(isac); | |
542 | if (val & 0x04) /* CISQ */ | |
543 | isac_cisq_irq(isac); | |
544 | if (val & 0x20) /* RSC - never */ | |
545 | pr_debug("%s: ISAC RSC interrupt\n", isac->name); | |
546 | if (val & 0x02) /* SIN - never */ | |
547 | pr_debug("%s: ISAC SIN interrupt\n", isac->name); | |
548 | if (val & 0x01) { /* EXI */ | |
549 | val = ReadISAC(isac, ISAC_EXIR); | |
550 | pr_debug("%s: ISAC EXIR %02x\n", isac->name, val); | |
551 | if (val & 0x80) /* XMR */ | |
552 | pr_debug("%s: ISAC XMR\n", isac->name); | |
553 | if (val & 0x40) { /* XDU */ | |
554 | pr_debug("%s: ISAC XDU\n", isac->name); | |
555 | #ifdef ERROR_STATISTIC | |
556 | isac->dch.err_tx++; | |
557 | #endif | |
558 | isac_retransmit(isac); | |
559 | } | |
560 | if (val & 0x04) /* MOS */ | |
561 | isac_mos_irq(isac); | |
562 | } | |
563 | } | |
564 | return IRQ_HANDLED; | |
565 | } | |
566 | EXPORT_SYMBOL(mISDNisac_irq); | |
567 | ||
568 | static int | |
569 | isac_l1hw(struct mISDNchannel *ch, struct sk_buff *skb) | |
570 | { | |
571 | struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D); | |
572 | struct dchannel *dch = container_of(dev, struct dchannel, dev); | |
573 | struct isac_hw *isac = container_of(dch, struct isac_hw, dch); | |
574 | int ret = -EINVAL; | |
575 | struct mISDNhead *hh = mISDN_HEAD_P(skb); | |
576 | u32 id; | |
577 | u_long flags; | |
578 | ||
579 | switch (hh->prim) { | |
580 | case PH_DATA_REQ: | |
581 | spin_lock_irqsave(isac->hwlock, flags); | |
582 | ret = dchannel_senddata(dch, skb); | |
583 | if (ret > 0) { /* direct TX */ | |
584 | id = hh->id; /* skb can be freed */ | |
585 | isac_fill_fifo(isac); | |
586 | ret = 0; | |
587 | spin_unlock_irqrestore(isac->hwlock, flags); | |
588 | queue_ch_frame(ch, PH_DATA_CNF, id, NULL); | |
589 | } else | |
590 | spin_unlock_irqrestore(isac->hwlock, flags); | |
591 | return ret; | |
592 | case PH_ACTIVATE_REQ: | |
593 | ret = l1_event(dch->l1, hh->prim); | |
594 | break; | |
595 | case PH_DEACTIVATE_REQ: | |
596 | test_and_clear_bit(FLG_L2_ACTIVATED, &dch->Flags); | |
597 | ret = l1_event(dch->l1, hh->prim); | |
598 | break; | |
599 | } | |
600 | ||
601 | if (!ret) | |
602 | dev_kfree_skb(skb); | |
603 | return ret; | |
604 | } | |
605 | ||
606 | static int | |
c626c127 | 607 | isac_ctrl(struct isac_hw *isac, u32 cmd, unsigned long para) |
cae86d4a KK |
608 | { |
609 | u8 tl = 0; | |
c626c127 KK |
610 | unsigned long flags; |
611 | int ret = 0; | |
cae86d4a KK |
612 | |
613 | switch (cmd) { | |
614 | case HW_TESTLOOP: | |
615 | spin_lock_irqsave(isac->hwlock, flags); | |
616 | if (!(isac->type & IPAC_TYPE_ISACX)) { | |
617 | /* TODO: implement for IPAC_TYPE_ISACX */ | |
618 | if (para & 1) /* B1 */ | |
619 | tl |= 0x0c; | |
620 | else if (para & 2) /* B2 */ | |
621 | tl |= 0x3; | |
622 | /* we only support IOM2 mode */ | |
623 | WriteISAC(isac, ISAC_SPCR, tl); | |
624 | if (tl) | |
625 | WriteISAC(isac, ISAC_ADF1, 0x8); | |
626 | else | |
627 | WriteISAC(isac, ISAC_ADF1, 0x0); | |
628 | } | |
629 | spin_unlock_irqrestore(isac->hwlock, flags); | |
630 | break; | |
c626c127 KK |
631 | case HW_TIMER3_VALUE: |
632 | ret = l1_event(isac->dch.l1, HW_TIMER3_VALUE | (para & 0xff)); | |
633 | break; | |
cae86d4a KK |
634 | default: |
635 | pr_debug("%s: %s unknown command %x %lx\n", isac->name, | |
475be4d8 | 636 | __func__, cmd, para); |
c626c127 | 637 | ret = -1; |
cae86d4a | 638 | } |
c626c127 | 639 | return ret; |
cae86d4a KK |
640 | } |
641 | ||
642 | static int | |
643 | isac_l1cmd(struct dchannel *dch, u32 cmd) | |
644 | { | |
645 | struct isac_hw *isac = container_of(dch, struct isac_hw, dch); | |
646 | u_long flags; | |
647 | ||
648 | pr_debug("%s: cmd(%x) state(%02x)\n", isac->name, cmd, isac->state); | |
649 | switch (cmd) { | |
650 | case INFO3_P8: | |
651 | spin_lock_irqsave(isac->hwlock, flags); | |
652 | ph_command(isac, ISAC_CMD_AR8); | |
653 | spin_unlock_irqrestore(isac->hwlock, flags); | |
654 | break; | |
655 | case INFO3_P10: | |
656 | spin_lock_irqsave(isac->hwlock, flags); | |
657 | ph_command(isac, ISAC_CMD_AR10); | |
658 | spin_unlock_irqrestore(isac->hwlock, flags); | |
659 | break; | |
660 | case HW_RESET_REQ: | |
661 | spin_lock_irqsave(isac->hwlock, flags); | |
662 | if ((isac->state == ISAC_IND_EI) || | |
663 | (isac->state == ISAC_IND_DR) || | |
1e1589ad | 664 | (isac->state == ISAC_IND_DR6) || |
cae86d4a KK |
665 | (isac->state == ISAC_IND_RS)) |
666 | ph_command(isac, ISAC_CMD_TIM); | |
667 | else | |
668 | ph_command(isac, ISAC_CMD_RS); | |
669 | spin_unlock_irqrestore(isac->hwlock, flags); | |
670 | break; | |
671 | case HW_DEACT_REQ: | |
672 | skb_queue_purge(&dch->squeue); | |
673 | if (dch->tx_skb) { | |
674 | dev_kfree_skb(dch->tx_skb); | |
675 | dch->tx_skb = NULL; | |
676 | } | |
677 | dch->tx_idx = 0; | |
678 | if (dch->rx_skb) { | |
679 | dev_kfree_skb(dch->rx_skb); | |
680 | dch->rx_skb = NULL; | |
681 | } | |
682 | test_and_clear_bit(FLG_TX_BUSY, &dch->Flags); | |
683 | if (test_and_clear_bit(FLG_BUSY_TIMER, &dch->Flags)) | |
684 | del_timer(&dch->timer); | |
685 | break; | |
686 | case HW_POWERUP_REQ: | |
687 | spin_lock_irqsave(isac->hwlock, flags); | |
688 | ph_command(isac, ISAC_CMD_TIM); | |
689 | spin_unlock_irqrestore(isac->hwlock, flags); | |
690 | break; | |
691 | case PH_ACTIVATE_IND: | |
692 | test_and_set_bit(FLG_ACTIVE, &dch->Flags); | |
693 | _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL, | |
475be4d8 | 694 | GFP_ATOMIC); |
cae86d4a KK |
695 | break; |
696 | case PH_DEACTIVATE_IND: | |
697 | test_and_clear_bit(FLG_ACTIVE, &dch->Flags); | |
698 | _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL, | |
475be4d8 | 699 | GFP_ATOMIC); |
cae86d4a KK |
700 | break; |
701 | default: | |
702 | pr_debug("%s: %s unknown command %x\n", isac->name, | |
475be4d8 | 703 | __func__, cmd); |
cae86d4a KK |
704 | return -1; |
705 | } | |
706 | return 0; | |
707 | } | |
708 | ||
709 | static void | |
710 | isac_release(struct isac_hw *isac) | |
711 | { | |
712 | if (isac->type & IPAC_TYPE_ISACX) | |
713 | WriteISAC(isac, ISACX_MASK, 0xff); | |
714 | else | |
715 | WriteISAC(isac, ISAC_MASK, 0xff); | |
716 | if (isac->dch.timer.function != NULL) { | |
717 | del_timer(&isac->dch.timer); | |
718 | isac->dch.timer.function = NULL; | |
719 | } | |
720 | kfree(isac->mon_rx); | |
721 | isac->mon_rx = NULL; | |
722 | kfree(isac->mon_tx); | |
723 | isac->mon_tx = NULL; | |
724 | if (isac->dch.l1) | |
725 | l1_event(isac->dch.l1, CLOSE_CHANNEL); | |
726 | mISDN_freedchannel(&isac->dch); | |
727 | } | |
728 | ||
729 | static void | |
730 | dbusy_timer_handler(struct isac_hw *isac) | |
731 | { | |
732 | int rbch, star; | |
733 | u_long flags; | |
734 | ||
735 | if (test_bit(FLG_BUSY_TIMER, &isac->dch.Flags)) { | |
736 | spin_lock_irqsave(isac->hwlock, flags); | |
737 | rbch = ReadISAC(isac, ISAC_RBCH); | |
738 | star = ReadISAC(isac, ISAC_STAR); | |
739 | pr_debug("%s: D-Channel Busy RBCH %02x STAR %02x\n", | |
475be4d8 | 740 | isac->name, rbch, star); |
cae86d4a KK |
741 | if (rbch & ISAC_RBCH_XAC) /* D-Channel Busy */ |
742 | test_and_set_bit(FLG_L1_BUSY, &isac->dch.Flags); | |
743 | else { | |
744 | /* discard frame; reset transceiver */ | |
745 | test_and_clear_bit(FLG_BUSY_TIMER, &isac->dch.Flags); | |
746 | if (isac->dch.tx_idx) | |
747 | isac->dch.tx_idx = 0; | |
748 | else | |
749 | pr_info("%s: ISAC D-Channel Busy no tx_idx\n", | |
750 | isac->name); | |
751 | /* Transmitter reset */ | |
752 | WriteISAC(isac, ISAC_CMDR, 0x01); | |
753 | } | |
754 | spin_unlock_irqrestore(isac->hwlock, flags); | |
755 | } | |
756 | } | |
757 | ||
758 | static int | |
3e7a8716 | 759 | open_dchannel_caller(struct isac_hw *isac, struct channel_req *rq, void *caller) |
cae86d4a KK |
760 | { |
761 | pr_debug("%s: %s dev(%d) open from %p\n", isac->name, __func__, | |
3e7a8716 | 762 | isac->dch.dev.id, caller); |
cae86d4a KK |
763 | if (rq->protocol != ISDN_P_TE_S0) |
764 | return -EINVAL; | |
765 | if (rq->adr.channel == 1) | |
766 | /* E-Channel not supported */ | |
767 | return -EINVAL; | |
768 | rq->ch = &isac->dch.dev.D; | |
769 | rq->ch->protocol = rq->protocol; | |
770 | if (isac->dch.state == 7) | |
771 | _queue_data(rq->ch, PH_ACTIVATE_IND, MISDN_ID_ANY, | |
475be4d8 | 772 | 0, NULL, GFP_KERNEL); |
cae86d4a KK |
773 | return 0; |
774 | } | |
775 | ||
3e7a8716 AB |
776 | static int |
777 | open_dchannel(struct isac_hw *isac, struct channel_req *rq) | |
778 | { | |
779 | return open_dchannel_caller(isac, rq, __builtin_return_address(0)); | |
780 | } | |
781 | ||
cae86d4a KK |
782 | static const char *ISACVer[] = |
783 | {"2086/2186 V1.1", "2085 B1", "2085 B2", | |
784 | "2085 V2.3"}; | |
785 | ||
786 | static int | |
787 | isac_init(struct isac_hw *isac) | |
788 | { | |
789 | u8 val; | |
790 | int err = 0; | |
791 | ||
792 | if (!isac->dch.l1) { | |
793 | err = create_l1(&isac->dch, isac_l1cmd); | |
794 | if (err) | |
795 | return err; | |
796 | } | |
797 | isac->mon_tx = NULL; | |
798 | isac->mon_rx = NULL; | |
799 | isac->dch.timer.function = (void *) dbusy_timer_handler; | |
800 | isac->dch.timer.data = (long)isac; | |
801 | init_timer(&isac->dch.timer); | |
802 | isac->mocr = 0xaa; | |
803 | if (isac->type & IPAC_TYPE_ISACX) { | |
804 | /* Disable all IRQ */ | |
805 | WriteISAC(isac, ISACX_MASK, 0xff); | |
806 | val = ReadISAC(isac, ISACX_STARD); | |
807 | pr_debug("%s: ISACX STARD %x\n", isac->name, val); | |
808 | val = ReadISAC(isac, ISACX_ISTAD); | |
809 | pr_debug("%s: ISACX ISTAD %x\n", isac->name, val); | |
810 | val = ReadISAC(isac, ISACX_ISTA); | |
811 | pr_debug("%s: ISACX ISTA %x\n", isac->name, val); | |
812 | /* clear LDD */ | |
813 | WriteISAC(isac, ISACX_TR_CONF0, 0x00); | |
814 | /* enable transmitter */ | |
815 | WriteISAC(isac, ISACX_TR_CONF2, 0x00); | |
816 | /* transparent mode 0, RAC, stop/go */ | |
817 | WriteISAC(isac, ISACX_MODED, 0xc9); | |
818 | /* all HDLC IRQ unmasked */ | |
819 | val = ReadISAC(isac, ISACX_ID); | |
820 | if (isac->dch.debug & DEBUG_HW) | |
821 | pr_notice("%s: ISACX Design ID %x\n", | |
475be4d8 | 822 | isac->name, val & 0x3f); |
cae86d4a KK |
823 | val = ReadISAC(isac, ISACX_CIR0); |
824 | pr_debug("%s: ISACX CIR0 %02X\n", isac->name, val); | |
825 | isac->state = val >> 4; | |
826 | isac_ph_state_change(isac); | |
827 | ph_command(isac, ISAC_CMD_RS); | |
828 | WriteISAC(isac, ISACX_MASK, IPACX__ON); | |
829 | WriteISAC(isac, ISACX_MASKD, 0x00); | |
830 | } else { /* old isac */ | |
831 | WriteISAC(isac, ISAC_MASK, 0xff); | |
832 | val = ReadISAC(isac, ISAC_STAR); | |
833 | pr_debug("%s: ISAC STAR %x\n", isac->name, val); | |
834 | val = ReadISAC(isac, ISAC_MODE); | |
835 | pr_debug("%s: ISAC MODE %x\n", isac->name, val); | |
836 | val = ReadISAC(isac, ISAC_ADF2); | |
837 | pr_debug("%s: ISAC ADF2 %x\n", isac->name, val); | |
838 | val = ReadISAC(isac, ISAC_ISTA); | |
839 | pr_debug("%s: ISAC ISTA %x\n", isac->name, val); | |
840 | if (val & 0x01) { | |
841 | val = ReadISAC(isac, ISAC_EXIR); | |
842 | pr_debug("%s: ISAC EXIR %x\n", isac->name, val); | |
843 | } | |
844 | val = ReadISAC(isac, ISAC_RBCH); | |
845 | if (isac->dch.debug & DEBUG_HW) | |
846 | pr_notice("%s: ISAC version (%x): %s\n", isac->name, | |
475be4d8 | 847 | val, ISACVer[(val >> 5) & 3]); |
cae86d4a KK |
848 | isac->type |= ((val >> 5) & 3); |
849 | if (!isac->adf2) | |
850 | isac->adf2 = 0x80; | |
851 | if (!(isac->adf2 & 0x80)) { /* only IOM 2 Mode */ | |
852 | pr_info("%s: only support IOM2 mode but adf2=%02x\n", | |
853 | isac->name, isac->adf2); | |
854 | isac_release(isac); | |
855 | return -EINVAL; | |
856 | } | |
857 | WriteISAC(isac, ISAC_ADF2, isac->adf2); | |
858 | WriteISAC(isac, ISAC_SQXR, 0x2f); | |
859 | WriteISAC(isac, ISAC_SPCR, 0x00); | |
860 | WriteISAC(isac, ISAC_STCR, 0x70); | |
861 | WriteISAC(isac, ISAC_MODE, 0xc9); | |
862 | WriteISAC(isac, ISAC_TIMR, 0x00); | |
863 | WriteISAC(isac, ISAC_ADF1, 0x00); | |
864 | val = ReadISAC(isac, ISAC_CIR0); | |
865 | pr_debug("%s: ISAC CIR0 %x\n", isac->name, val); | |
866 | isac->state = (val >> 2) & 0xf; | |
867 | isac_ph_state_change(isac); | |
868 | ph_command(isac, ISAC_CMD_RS); | |
869 | WriteISAC(isac, ISAC_MASK, 0); | |
870 | } | |
871 | return err; | |
872 | } | |
873 | ||
874 | int | |
875 | mISDNisac_init(struct isac_hw *isac, void *hw) | |
876 | { | |
877 | mISDN_initdchannel(&isac->dch, MAX_DFRAME_LEN_L1, isac_ph_state_bh); | |
878 | isac->dch.hw = hw; | |
879 | isac->dch.dev.D.send = isac_l1hw; | |
880 | isac->init = isac_init; | |
881 | isac->release = isac_release; | |
882 | isac->ctrl = isac_ctrl; | |
883 | isac->open = open_dchannel; | |
884 | isac->dch.dev.Dprotocols = (1 << ISDN_P_TE_S0); | |
885 | isac->dch.dev.nrbchan = 2; | |
886 | return 0; | |
887 | } | |
888 | EXPORT_SYMBOL(mISDNisac_init); | |
889 | ||
890 | static void | |
891 | waitforCEC(struct hscx_hw *hx) | |
892 | { | |
893 | u8 starb, to = 50; | |
894 | ||
895 | while (to) { | |
896 | starb = ReadHSCX(hx, IPAC_STARB); | |
897 | if (!(starb & 0x04)) | |
898 | break; | |
899 | udelay(1); | |
900 | to--; | |
901 | } | |
902 | if (to < 50) | |
903 | pr_debug("%s: B%1d CEC %d us\n", hx->ip->name, hx->bch.nr, | |
475be4d8 | 904 | 50 - to); |
cae86d4a KK |
905 | if (!to) |
906 | pr_info("%s: B%1d CEC timeout\n", hx->ip->name, hx->bch.nr); | |
907 | } | |
908 | ||
909 | ||
910 | static void | |
911 | waitforXFW(struct hscx_hw *hx) | |
912 | { | |
913 | u8 starb, to = 50; | |
914 | ||
915 | while (to) { | |
916 | starb = ReadHSCX(hx, IPAC_STARB); | |
917 | if ((starb & 0x44) == 0x40) | |
918 | break; | |
919 | udelay(1); | |
920 | to--; | |
921 | } | |
922 | if (to < 50) | |
923 | pr_debug("%s: B%1d XFW %d us\n", hx->ip->name, hx->bch.nr, | |
475be4d8 | 924 | 50 - to); |
cae86d4a KK |
925 | if (!to) |
926 | pr_info("%s: B%1d XFW timeout\n", hx->ip->name, hx->bch.nr); | |
927 | } | |
928 | ||
929 | static void | |
930 | hscx_cmdr(struct hscx_hw *hx, u8 cmd) | |
931 | { | |
932 | if (hx->ip->type & IPAC_TYPE_IPACX) | |
933 | WriteHSCX(hx, IPACX_CMDRB, cmd); | |
934 | else { | |
935 | waitforCEC(hx); | |
936 | WriteHSCX(hx, IPAC_CMDRB, cmd); | |
937 | } | |
938 | } | |
939 | ||
940 | static void | |
941 | hscx_empty_fifo(struct hscx_hw *hscx, u8 count) | |
942 | { | |
943 | u8 *p; | |
7206e659 | 944 | int maxlen; |
cae86d4a KK |
945 | |
946 | pr_debug("%s: B%1d %d\n", hscx->ip->name, hscx->bch.nr, count); | |
c27b46e7 KK |
947 | if (test_bit(FLG_RX_OFF, &hscx->bch.Flags)) { |
948 | hscx->bch.dropcnt += count; | |
949 | hscx_cmdr(hscx, 0x80); /* RMC */ | |
950 | return; | |
951 | } | |
7206e659 KK |
952 | maxlen = bchannel_get_rxbuf(&hscx->bch, count); |
953 | if (maxlen < 0) { | |
cae86d4a | 954 | hscx_cmdr(hscx, 0x80); /* RMC */ |
7206e659 KK |
955 | if (hscx->bch.rx_skb) |
956 | skb_trim(hscx->bch.rx_skb, 0); | |
957 | pr_warning("%s.B%d: No bufferspace for %d bytes\n", | |
958 | hscx->ip->name, hscx->bch.nr, count); | |
cae86d4a KK |
959 | return; |
960 | } | |
961 | p = skb_put(hscx->bch.rx_skb, count); | |
962 | ||
963 | if (hscx->ip->type & IPAC_TYPE_IPACX) | |
964 | hscx->ip->read_fifo(hscx->ip->hw, | |
475be4d8 | 965 | hscx->off + IPACX_RFIFOB, p, count); |
cae86d4a KK |
966 | else |
967 | hscx->ip->read_fifo(hscx->ip->hw, | |
475be4d8 | 968 | hscx->off, p, count); |
cae86d4a KK |
969 | |
970 | hscx_cmdr(hscx, 0x80); /* RMC */ | |
971 | ||
972 | if (hscx->bch.debug & DEBUG_HW_BFIFO) { | |
973 | snprintf(hscx->log, 64, "B%1d-recv %s %d ", | |
475be4d8 | 974 | hscx->bch.nr, hscx->ip->name, count); |
cae86d4a KK |
975 | print_hex_dump_bytes(hscx->log, DUMP_PREFIX_OFFSET, p, count); |
976 | } | |
977 | } | |
978 | ||
979 | static void | |
980 | hscx_fill_fifo(struct hscx_hw *hscx) | |
981 | { | |
982 | int count, more; | |
983 | u8 *p; | |
984 | ||
6d1ee48f KK |
985 | if (!hscx->bch.tx_skb) { |
986 | if (!test_bit(FLG_TX_EMPTY, &hscx->bch.Flags)) | |
987 | return; | |
cae86d4a KK |
988 | count = hscx->fifo_size; |
989 | more = 1; | |
6d1ee48f KK |
990 | p = hscx->log; |
991 | memset(p, hscx->bch.fill[0], count); | |
992 | } else { | |
993 | count = hscx->bch.tx_skb->len - hscx->bch.tx_idx; | |
994 | if (count <= 0) | |
995 | return; | |
996 | p = hscx->bch.tx_skb->data + hscx->bch.tx_idx; | |
cae86d4a | 997 | |
6d1ee48f KK |
998 | more = test_bit(FLG_TRANSPARENT, &hscx->bch.Flags) ? 1 : 0; |
999 | if (count > hscx->fifo_size) { | |
1000 | count = hscx->fifo_size; | |
1001 | more = 1; | |
1002 | } | |
1003 | pr_debug("%s: B%1d %d/%d/%d\n", hscx->ip->name, hscx->bch.nr, | |
1004 | count, hscx->bch.tx_idx, hscx->bch.tx_skb->len); | |
1005 | hscx->bch.tx_idx += count; | |
1006 | } | |
cae86d4a KK |
1007 | if (hscx->ip->type & IPAC_TYPE_IPACX) |
1008 | hscx->ip->write_fifo(hscx->ip->hw, | |
475be4d8 | 1009 | hscx->off + IPACX_XFIFOB, p, count); |
cae86d4a KK |
1010 | else { |
1011 | waitforXFW(hscx); | |
1012 | hscx->ip->write_fifo(hscx->ip->hw, | |
475be4d8 | 1013 | hscx->off, p, count); |
cae86d4a KK |
1014 | } |
1015 | hscx_cmdr(hscx, more ? 0x08 : 0x0a); | |
1016 | ||
6d1ee48f | 1017 | if (hscx->bch.tx_skb && (hscx->bch.debug & DEBUG_HW_BFIFO)) { |
cae86d4a | 1018 | snprintf(hscx->log, 64, "B%1d-send %s %d ", |
475be4d8 | 1019 | hscx->bch.nr, hscx->ip->name, count); |
cae86d4a KK |
1020 | print_hex_dump_bytes(hscx->log, DUMP_PREFIX_OFFSET, p, count); |
1021 | } | |
1022 | } | |
1023 | ||
1024 | static void | |
1025 | hscx_xpr(struct hscx_hw *hx) | |
1026 | { | |
8bfddfbe | 1027 | if (hx->bch.tx_skb && hx->bch.tx_idx < hx->bch.tx_skb->len) { |
cae86d4a | 1028 | hscx_fill_fifo(hx); |
8bfddfbe KK |
1029 | } else { |
1030 | if (hx->bch.tx_skb) | |
cae86d4a | 1031 | dev_kfree_skb(hx->bch.tx_skb); |
6d1ee48f | 1032 | if (get_next_bframe(&hx->bch)) { |
cae86d4a | 1033 | hscx_fill_fifo(hx); |
6d1ee48f KK |
1034 | test_and_clear_bit(FLG_TX_EMPTY, &hx->bch.Flags); |
1035 | } else if (test_bit(FLG_TX_EMPTY, &hx->bch.Flags)) { | |
1036 | hscx_fill_fifo(hx); | |
1037 | } | |
cae86d4a KK |
1038 | } |
1039 | } | |
1040 | ||
1041 | static void | |
1042 | ipac_rme(struct hscx_hw *hx) | |
1043 | { | |
1044 | int count; | |
1045 | u8 rstab; | |
1046 | ||
1047 | if (hx->ip->type & IPAC_TYPE_IPACX) | |
1048 | rstab = ReadHSCX(hx, IPACX_RSTAB); | |
1049 | else | |
1050 | rstab = ReadHSCX(hx, IPAC_RSTAB); | |
1051 | pr_debug("%s: B%1d RSTAB %02x\n", hx->ip->name, hx->bch.nr, rstab); | |
1052 | if ((rstab & 0xf0) != 0xa0) { | |
1053 | /* !(VFR && !RDO && CRC && !RAB) */ | |
1054 | if (!(rstab & 0x80)) { | |
1055 | if (hx->bch.debug & DEBUG_HW_BCHANNEL) | |
1056 | pr_notice("%s: B%1d invalid frame\n", | |
475be4d8 | 1057 | hx->ip->name, hx->bch.nr); |
cae86d4a KK |
1058 | } |
1059 | if (rstab & 0x40) { | |
1060 | if (hx->bch.debug & DEBUG_HW_BCHANNEL) | |
1061 | pr_notice("%s: B%1d RDO proto=%x\n", | |
475be4d8 JP |
1062 | hx->ip->name, hx->bch.nr, |
1063 | hx->bch.state); | |
cae86d4a KK |
1064 | } |
1065 | if (!(rstab & 0x20)) { | |
1066 | if (hx->bch.debug & DEBUG_HW_BCHANNEL) | |
1067 | pr_notice("%s: B%1d CRC error\n", | |
475be4d8 | 1068 | hx->ip->name, hx->bch.nr); |
cae86d4a KK |
1069 | } |
1070 | hscx_cmdr(hx, 0x80); /* Do RMC */ | |
1071 | return; | |
1072 | } | |
1073 | if (hx->ip->type & IPAC_TYPE_IPACX) | |
1074 | count = ReadHSCX(hx, IPACX_RBCLB); | |
1075 | else | |
1076 | count = ReadHSCX(hx, IPAC_RBCLB); | |
1077 | count &= (hx->fifo_size - 1); | |
1078 | if (count == 0) | |
1079 | count = hx->fifo_size; | |
1080 | hscx_empty_fifo(hx, count); | |
1081 | if (!hx->bch.rx_skb) | |
1082 | return; | |
1083 | if (hx->bch.rx_skb->len < 2) { | |
1084 | pr_debug("%s: B%1d frame to short %d\n", | |
475be4d8 | 1085 | hx->ip->name, hx->bch.nr, hx->bch.rx_skb->len); |
cae86d4a KK |
1086 | skb_trim(hx->bch.rx_skb, 0); |
1087 | } else { | |
1088 | skb_trim(hx->bch.rx_skb, hx->bch.rx_skb->len - 1); | |
034005a0 | 1089 | recv_Bchannel(&hx->bch, 0, false); |
cae86d4a KK |
1090 | } |
1091 | } | |
1092 | ||
1093 | static void | |
1094 | ipac_irq(struct hscx_hw *hx, u8 ista) | |
1095 | { | |
1096 | u8 istab, m, exirb = 0; | |
1097 | ||
1098 | if (hx->ip->type & IPAC_TYPE_IPACX) | |
1099 | istab = ReadHSCX(hx, IPACX_ISTAB); | |
1100 | else if (hx->ip->type & IPAC_TYPE_IPAC) { | |
1101 | istab = ReadHSCX(hx, IPAC_ISTAB); | |
1102 | m = (hx->bch.nr & 1) ? IPAC__EXA : IPAC__EXB; | |
1103 | if (m & ista) { | |
1104 | exirb = ReadHSCX(hx, IPAC_EXIRB); | |
1105 | pr_debug("%s: B%1d EXIRB %02x\n", hx->ip->name, | |
475be4d8 | 1106 | hx->bch.nr, exirb); |
cae86d4a KK |
1107 | } |
1108 | } else if (hx->bch.nr & 2) { /* HSCX B */ | |
1109 | if (ista & (HSCX__EXA | HSCX__ICA)) | |
1110 | ipac_irq(&hx->ip->hscx[0], ista); | |
1111 | if (ista & HSCX__EXB) { | |
1112 | exirb = ReadHSCX(hx, IPAC_EXIRB); | |
1113 | pr_debug("%s: B%1d EXIRB %02x\n", hx->ip->name, | |
475be4d8 | 1114 | hx->bch.nr, exirb); |
cae86d4a KK |
1115 | } |
1116 | istab = ista & 0xF8; | |
1117 | } else { /* HSCX A */ | |
1118 | istab = ReadHSCX(hx, IPAC_ISTAB); | |
1119 | if (ista & HSCX__EXA) { | |
1120 | exirb = ReadHSCX(hx, IPAC_EXIRB); | |
1121 | pr_debug("%s: B%1d EXIRB %02x\n", hx->ip->name, | |
475be4d8 | 1122 | hx->bch.nr, exirb); |
cae86d4a KK |
1123 | } |
1124 | istab = istab & 0xF8; | |
1125 | } | |
1126 | if (exirb & IPAC_B_XDU) | |
1127 | istab |= IPACX_B_XDU; | |
1128 | if (exirb & IPAC_B_RFO) | |
1129 | istab |= IPACX_B_RFO; | |
1130 | pr_debug("%s: B%1d ISTAB %02x\n", hx->ip->name, hx->bch.nr, istab); | |
1131 | ||
1132 | if (!test_bit(FLG_ACTIVE, &hx->bch.Flags)) | |
1133 | return; | |
1134 | ||
1135 | if (istab & IPACX_B_RME) | |
1136 | ipac_rme(hx); | |
1137 | ||
1138 | if (istab & IPACX_B_RPF) { | |
1139 | hscx_empty_fifo(hx, hx->fifo_size); | |
034005a0 KK |
1140 | if (test_bit(FLG_TRANSPARENT, &hx->bch.Flags)) |
1141 | recv_Bchannel(&hx->bch, 0, false); | |
cae86d4a KK |
1142 | } |
1143 | ||
1144 | if (istab & IPACX_B_RFO) { | |
1145 | pr_debug("%s: B%1d RFO error\n", hx->ip->name, hx->bch.nr); | |
1146 | hscx_cmdr(hx, 0x40); /* RRES */ | |
1147 | } | |
1148 | ||
1149 | if (istab & IPACX_B_XPR) | |
1150 | hscx_xpr(hx); | |
1151 | ||
1152 | if (istab & IPACX_B_XDU) { | |
1153 | if (test_bit(FLG_TRANSPARENT, &hx->bch.Flags)) { | |
6d1ee48f KK |
1154 | if (test_bit(FLG_FILLEMPTY, &hx->bch.Flags)) |
1155 | test_and_set_bit(FLG_TX_EMPTY, &hx->bch.Flags); | |
1156 | hscx_xpr(hx); | |
cae86d4a KK |
1157 | return; |
1158 | } | |
1159 | pr_debug("%s: B%1d XDU error at len %d\n", hx->ip->name, | |
475be4d8 | 1160 | hx->bch.nr, hx->bch.tx_idx); |
cae86d4a KK |
1161 | hx->bch.tx_idx = 0; |
1162 | hscx_cmdr(hx, 0x01); /* XRES */ | |
1163 | } | |
1164 | } | |
1165 | ||
1166 | irqreturn_t | |
1167 | mISDNipac_irq(struct ipac_hw *ipac, int maxloop) | |
1168 | { | |
1169 | int cnt = maxloop + 1; | |
1170 | u8 ista, istad; | |
1171 | struct isac_hw *isac = &ipac->isac; | |
1172 | ||
1173 | if (ipac->type & IPAC_TYPE_IPACX) { | |
1174 | ista = ReadIPAC(ipac, ISACX_ISTA); | |
40d24c4d | 1175 | while (ista && --cnt) { |
cae86d4a KK |
1176 | pr_debug("%s: ISTA %02x\n", ipac->name, ista); |
1177 | if (ista & IPACX__ICA) | |
1178 | ipac_irq(&ipac->hscx[0], ista); | |
1179 | if (ista & IPACX__ICB) | |
1180 | ipac_irq(&ipac->hscx[1], ista); | |
1181 | if (ista & (ISACX__ICD | ISACX__CIC)) | |
1182 | mISDNisac_irq(&ipac->isac, ista); | |
1183 | ista = ReadIPAC(ipac, ISACX_ISTA); | |
1184 | } | |
1185 | } else if (ipac->type & IPAC_TYPE_IPAC) { | |
1186 | ista = ReadIPAC(ipac, IPAC_ISTA); | |
40d24c4d | 1187 | while (ista && --cnt) { |
cae86d4a KK |
1188 | pr_debug("%s: ISTA %02x\n", ipac->name, ista); |
1189 | if (ista & (IPAC__ICD | IPAC__EXD)) { | |
1190 | istad = ReadISAC(isac, ISAC_ISTA); | |
1191 | pr_debug("%s: ISTAD %02x\n", ipac->name, istad); | |
1192 | if (istad & IPAC_D_TIN2) | |
1193 | pr_debug("%s TIN2 irq\n", ipac->name); | |
1194 | if (ista & IPAC__EXD) | |
1195 | istad |= 1; /* ISAC EXI */ | |
1196 | mISDNisac_irq(isac, istad); | |
1197 | } | |
1198 | if (ista & (IPAC__ICA | IPAC__EXA)) | |
1199 | ipac_irq(&ipac->hscx[0], ista); | |
1200 | if (ista & (IPAC__ICB | IPAC__EXB)) | |
1201 | ipac_irq(&ipac->hscx[1], ista); | |
1202 | ista = ReadIPAC(ipac, IPAC_ISTA); | |
1203 | } | |
1204 | } else if (ipac->type & IPAC_TYPE_HSCX) { | |
40d24c4d | 1205 | while (--cnt) { |
cae86d4a KK |
1206 | ista = ReadIPAC(ipac, IPAC_ISTAB + ipac->hscx[1].off); |
1207 | pr_debug("%s: B2 ISTA %02x\n", ipac->name, ista); | |
1208 | if (ista) | |
1209 | ipac_irq(&ipac->hscx[1], ista); | |
1210 | istad = ReadISAC(isac, ISAC_ISTA); | |
1211 | pr_debug("%s: ISTAD %02x\n", ipac->name, istad); | |
1212 | if (istad) | |
1213 | mISDNisac_irq(isac, istad); | |
1214 | if (0 == (ista | istad)) | |
1215 | break; | |
cae86d4a KK |
1216 | } |
1217 | } | |
1218 | if (cnt > maxloop) /* only for ISAC/HSCX without PCI IRQ test */ | |
1219 | return IRQ_NONE; | |
1220 | if (cnt < maxloop) | |
1221 | pr_debug("%s: %d irqloops cpu%d\n", ipac->name, | |
475be4d8 | 1222 | maxloop - cnt, smp_processor_id()); |
cae86d4a KK |
1223 | if (maxloop && !cnt) |
1224 | pr_notice("%s: %d IRQ LOOP cpu%d\n", ipac->name, | |
475be4d8 | 1225 | maxloop, smp_processor_id()); |
cae86d4a KK |
1226 | return IRQ_HANDLED; |
1227 | } | |
1228 | EXPORT_SYMBOL(mISDNipac_irq); | |
1229 | ||
1230 | static int | |
1231 | hscx_mode(struct hscx_hw *hscx, u32 bprotocol) | |
1232 | { | |
1233 | pr_debug("%s: HSCX %c protocol %x-->%x ch %d\n", hscx->ip->name, | |
475be4d8 | 1234 | '@' + hscx->bch.nr, hscx->bch.state, bprotocol, hscx->bch.nr); |
cae86d4a KK |
1235 | if (hscx->ip->type & IPAC_TYPE_IPACX) { |
1236 | if (hscx->bch.nr & 1) { /* B1 and ICA */ | |
1237 | WriteIPAC(hscx->ip, ISACX_BCHA_TSDP_BC1, 0x80); | |
1238 | WriteIPAC(hscx->ip, ISACX_BCHA_CR, 0x88); | |
1239 | } else { /* B2 and ICB */ | |
1240 | WriteIPAC(hscx->ip, ISACX_BCHB_TSDP_BC1, 0x81); | |
1241 | WriteIPAC(hscx->ip, ISACX_BCHB_CR, 0x88); | |
1242 | } | |
1243 | switch (bprotocol) { | |
1244 | case ISDN_P_NONE: /* init */ | |
1245 | WriteHSCX(hscx, IPACX_MODEB, 0xC0); /* rec off */ | |
1246 | WriteHSCX(hscx, IPACX_EXMB, 0x30); /* std adj. */ | |
1247 | WriteHSCX(hscx, IPACX_MASKB, 0xFF); /* ints off */ | |
1248 | hscx_cmdr(hscx, 0x41); | |
1249 | test_and_clear_bit(FLG_HDLC, &hscx->bch.Flags); | |
1250 | test_and_clear_bit(FLG_TRANSPARENT, &hscx->bch.Flags); | |
1251 | break; | |
1252 | case ISDN_P_B_RAW: | |
1253 | WriteHSCX(hscx, IPACX_MODEB, 0x88); /* ex trans */ | |
1254 | WriteHSCX(hscx, IPACX_EXMB, 0x00); /* trans */ | |
1255 | hscx_cmdr(hscx, 0x41); | |
1256 | WriteHSCX(hscx, IPACX_MASKB, IPACX_B_ON); | |
1257 | test_and_set_bit(FLG_TRANSPARENT, &hscx->bch.Flags); | |
1258 | break; | |
1259 | case ISDN_P_B_HDLC: | |
1260 | WriteHSCX(hscx, IPACX_MODEB, 0xC0); /* trans */ | |
1261 | WriteHSCX(hscx, IPACX_EXMB, 0x00); /* hdlc,crc */ | |
1262 | hscx_cmdr(hscx, 0x41); | |
1263 | WriteHSCX(hscx, IPACX_MASKB, IPACX_B_ON); | |
1264 | test_and_set_bit(FLG_HDLC, &hscx->bch.Flags); | |
1265 | break; | |
1266 | default: | |
1267 | pr_info("%s: protocol not known %x\n", hscx->ip->name, | |
1268 | bprotocol); | |
1269 | return -ENOPROTOOPT; | |
1270 | } | |
1271 | } else if (hscx->ip->type & IPAC_TYPE_IPAC) { /* IPAC */ | |
1272 | WriteHSCX(hscx, IPAC_CCR1, 0x82); | |
1273 | WriteHSCX(hscx, IPAC_CCR2, 0x30); | |
1274 | WriteHSCX(hscx, IPAC_XCCR, 0x07); | |
1275 | WriteHSCX(hscx, IPAC_RCCR, 0x07); | |
1276 | WriteHSCX(hscx, IPAC_TSAX, hscx->slot); | |
1277 | WriteHSCX(hscx, IPAC_TSAR, hscx->slot); | |
1278 | switch (bprotocol) { | |
1279 | case ISDN_P_NONE: | |
1280 | WriteHSCX(hscx, IPAC_TSAX, 0x1F); | |
1281 | WriteHSCX(hscx, IPAC_TSAR, 0x1F); | |
1282 | WriteHSCX(hscx, IPAC_MODEB, 0x84); | |
1283 | WriteHSCX(hscx, IPAC_CCR1, 0x82); | |
1284 | WriteHSCX(hscx, IPAC_MASKB, 0xFF); /* ints off */ | |
1285 | test_and_clear_bit(FLG_HDLC, &hscx->bch.Flags); | |
1286 | test_and_clear_bit(FLG_TRANSPARENT, &hscx->bch.Flags); | |
1287 | break; | |
1288 | case ISDN_P_B_RAW: | |
1289 | WriteHSCX(hscx, IPAC_MODEB, 0xe4); /* ex trans */ | |
1290 | WriteHSCX(hscx, IPAC_CCR1, 0x82); | |
1291 | hscx_cmdr(hscx, 0x41); | |
1292 | WriteHSCX(hscx, IPAC_MASKB, 0); | |
1293 | test_and_set_bit(FLG_TRANSPARENT, &hscx->bch.Flags); | |
1294 | break; | |
1295 | case ISDN_P_B_HDLC: | |
1296 | WriteHSCX(hscx, IPAC_MODEB, 0x8c); | |
1297 | WriteHSCX(hscx, IPAC_CCR1, 0x8a); | |
1298 | hscx_cmdr(hscx, 0x41); | |
1299 | WriteHSCX(hscx, IPAC_MASKB, 0); | |
1300 | test_and_set_bit(FLG_HDLC, &hscx->bch.Flags); | |
1301 | break; | |
1302 | default: | |
1303 | pr_info("%s: protocol not known %x\n", hscx->ip->name, | |
1304 | bprotocol); | |
1305 | return -ENOPROTOOPT; | |
1306 | } | |
1307 | } else if (hscx->ip->type & IPAC_TYPE_HSCX) { /* HSCX */ | |
1308 | WriteHSCX(hscx, IPAC_CCR1, 0x85); | |
1309 | WriteHSCX(hscx, IPAC_CCR2, 0x30); | |
1310 | WriteHSCX(hscx, IPAC_XCCR, 0x07); | |
1311 | WriteHSCX(hscx, IPAC_RCCR, 0x07); | |
1312 | WriteHSCX(hscx, IPAC_TSAX, hscx->slot); | |
1313 | WriteHSCX(hscx, IPAC_TSAR, hscx->slot); | |
1314 | switch (bprotocol) { | |
1315 | case ISDN_P_NONE: | |
1316 | WriteHSCX(hscx, IPAC_TSAX, 0x1F); | |
1317 | WriteHSCX(hscx, IPAC_TSAR, 0x1F); | |
1318 | WriteHSCX(hscx, IPAC_MODEB, 0x84); | |
1319 | WriteHSCX(hscx, IPAC_CCR1, 0x85); | |
1320 | WriteHSCX(hscx, IPAC_MASKB, 0xFF); /* ints off */ | |
1321 | test_and_clear_bit(FLG_HDLC, &hscx->bch.Flags); | |
1322 | test_and_clear_bit(FLG_TRANSPARENT, &hscx->bch.Flags); | |
1323 | break; | |
1324 | case ISDN_P_B_RAW: | |
1325 | WriteHSCX(hscx, IPAC_MODEB, 0xe4); /* ex trans */ | |
1326 | WriteHSCX(hscx, IPAC_CCR1, 0x85); | |
1327 | hscx_cmdr(hscx, 0x41); | |
1328 | WriteHSCX(hscx, IPAC_MASKB, 0); | |
1329 | test_and_set_bit(FLG_TRANSPARENT, &hscx->bch.Flags); | |
1330 | break; | |
1331 | case ISDN_P_B_HDLC: | |
1332 | WriteHSCX(hscx, IPAC_MODEB, 0x8c); | |
1333 | WriteHSCX(hscx, IPAC_CCR1, 0x8d); | |
1334 | hscx_cmdr(hscx, 0x41); | |
1335 | WriteHSCX(hscx, IPAC_MASKB, 0); | |
1336 | test_and_set_bit(FLG_HDLC, &hscx->bch.Flags); | |
1337 | break; | |
1338 | default: | |
1339 | pr_info("%s: protocol not known %x\n", hscx->ip->name, | |
1340 | bprotocol); | |
1341 | return -ENOPROTOOPT; | |
1342 | } | |
1343 | } else | |
1344 | return -EINVAL; | |
1345 | hscx->bch.state = bprotocol; | |
1346 | return 0; | |
1347 | } | |
1348 | ||
1349 | static int | |
1350 | hscx_l2l1(struct mISDNchannel *ch, struct sk_buff *skb) | |
1351 | { | |
1352 | struct bchannel *bch = container_of(ch, struct bchannel, ch); | |
1353 | struct hscx_hw *hx = container_of(bch, struct hscx_hw, bch); | |
1354 | int ret = -EINVAL; | |
1355 | struct mISDNhead *hh = mISDN_HEAD_P(skb); | |
8bfddfbe | 1356 | unsigned long flags; |
cae86d4a KK |
1357 | |
1358 | switch (hh->prim) { | |
1359 | case PH_DATA_REQ: | |
1360 | spin_lock_irqsave(hx->ip->hwlock, flags); | |
1361 | ret = bchannel_senddata(bch, skb); | |
1362 | if (ret > 0) { /* direct TX */ | |
cae86d4a KK |
1363 | ret = 0; |
1364 | hscx_fill_fifo(hx); | |
8bfddfbe KK |
1365 | } |
1366 | spin_unlock_irqrestore(hx->ip->hwlock, flags); | |
cae86d4a KK |
1367 | return ret; |
1368 | case PH_ACTIVATE_REQ: | |
1369 | spin_lock_irqsave(hx->ip->hwlock, flags); | |
1370 | if (!test_and_set_bit(FLG_ACTIVE, &bch->Flags)) | |
1371 | ret = hscx_mode(hx, ch->protocol); | |
1372 | else | |
1373 | ret = 0; | |
1374 | spin_unlock_irqrestore(hx->ip->hwlock, flags); | |
1375 | if (!ret) | |
1376 | _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY, 0, | |
475be4d8 | 1377 | NULL, GFP_KERNEL); |
cae86d4a KK |
1378 | break; |
1379 | case PH_DEACTIVATE_REQ: | |
1380 | spin_lock_irqsave(hx->ip->hwlock, flags); | |
1381 | mISDN_clear_bchannel(bch); | |
1382 | hscx_mode(hx, ISDN_P_NONE); | |
1383 | spin_unlock_irqrestore(hx->ip->hwlock, flags); | |
1384 | _queue_data(ch, PH_DEACTIVATE_IND, MISDN_ID_ANY, 0, | |
475be4d8 | 1385 | NULL, GFP_KERNEL); |
cae86d4a KK |
1386 | ret = 0; |
1387 | break; | |
1388 | default: | |
1389 | pr_info("%s: %s unknown prim(%x,%x)\n", | |
1390 | hx->ip->name, __func__, hh->prim, hh->id); | |
1391 | ret = -EINVAL; | |
1392 | } | |
1393 | if (!ret) | |
1394 | dev_kfree_skb(skb); | |
1395 | return ret; | |
1396 | } | |
1397 | ||
1398 | static int | |
1399 | channel_bctrl(struct bchannel *bch, struct mISDN_ctrl_req *cq) | |
1400 | { | |
034005a0 | 1401 | return mISDN_ctrl_bchannel(bch, cq); |
cae86d4a KK |
1402 | } |
1403 | ||
1404 | static int | |
1405 | hscx_bctrl(struct mISDNchannel *ch, u32 cmd, void *arg) | |
1406 | { | |
1407 | struct bchannel *bch = container_of(ch, struct bchannel, ch); | |
1408 | struct hscx_hw *hx = container_of(bch, struct hscx_hw, bch); | |
1409 | int ret = -EINVAL; | |
1410 | u_long flags; | |
1411 | ||
1412 | pr_debug("%s: %s cmd:%x %p\n", hx->ip->name, __func__, cmd, arg); | |
1413 | switch (cmd) { | |
1414 | case CLOSE_CHANNEL: | |
1415 | test_and_clear_bit(FLG_OPEN, &bch->Flags); | |
4b921eda | 1416 | cancel_work_sync(&bch->workq); |
1368112c | 1417 | spin_lock_irqsave(hx->ip->hwlock, flags); |
4b921eda | 1418 | mISDN_clear_bchannel(bch); |
1368112c KK |
1419 | hscx_mode(hx, ISDN_P_NONE); |
1420 | spin_unlock_irqrestore(hx->ip->hwlock, flags); | |
cae86d4a KK |
1421 | ch->protocol = ISDN_P_NONE; |
1422 | ch->peer = NULL; | |
1423 | module_put(hx->ip->owner); | |
1424 | ret = 0; | |
1425 | break; | |
1426 | case CONTROL_CHANNEL: | |
1427 | ret = channel_bctrl(bch, arg); | |
1428 | break; | |
1429 | default: | |
1430 | pr_info("%s: %s unknown prim(%x)\n", | |
1431 | hx->ip->name, __func__, cmd); | |
1432 | } | |
1433 | return ret; | |
1434 | } | |
1435 | ||
1436 | static void | |
1437 | free_ipac(struct ipac_hw *ipac) | |
1438 | { | |
1439 | isac_release(&ipac->isac); | |
1440 | } | |
1441 | ||
1442 | static const char *HSCXVer[] = | |
1443 | {"A1", "?1", "A2", "?3", "A3", "V2.1", "?6", "?7", | |
1444 | "?8", "?9", "?10", "?11", "?12", "?13", "?14", "???"}; | |
1445 | ||
1446 | ||
1447 | ||
1448 | static void | |
1449 | hscx_init(struct hscx_hw *hx) | |
1450 | { | |
1451 | u8 val; | |
1452 | ||
1453 | WriteHSCX(hx, IPAC_RAH2, 0xFF); | |
1454 | WriteHSCX(hx, IPAC_XBCH, 0x00); | |
1455 | WriteHSCX(hx, IPAC_RLCR, 0x00); | |
1456 | ||
1457 | if (hx->ip->type & IPAC_TYPE_HSCX) { | |
1458 | WriteHSCX(hx, IPAC_CCR1, 0x85); | |
1459 | val = ReadHSCX(hx, HSCX_VSTR); | |
1460 | pr_debug("%s: HSCX VSTR %02x\n", hx->ip->name, val); | |
1461 | if (hx->bch.debug & DEBUG_HW) | |
1462 | pr_notice("%s: HSCX version %s\n", hx->ip->name, | |
475be4d8 | 1463 | HSCXVer[val & 0x0f]); |
cae86d4a KK |
1464 | } else |
1465 | WriteHSCX(hx, IPAC_CCR1, 0x82); | |
1466 | WriteHSCX(hx, IPAC_CCR2, 0x30); | |
1467 | WriteHSCX(hx, IPAC_XCCR, 0x07); | |
1468 | WriteHSCX(hx, IPAC_RCCR, 0x07); | |
1469 | } | |
1470 | ||
1471 | static int | |
1472 | ipac_init(struct ipac_hw *ipac) | |
1473 | { | |
1474 | u8 val; | |
1475 | ||
1476 | if (ipac->type & IPAC_TYPE_HSCX) { | |
1477 | hscx_init(&ipac->hscx[0]); | |
1478 | hscx_init(&ipac->hscx[1]); | |
1479 | val = ReadIPAC(ipac, IPAC_ID); | |
1480 | } else if (ipac->type & IPAC_TYPE_IPAC) { | |
1481 | hscx_init(&ipac->hscx[0]); | |
1482 | hscx_init(&ipac->hscx[1]); | |
1483 | WriteIPAC(ipac, IPAC_MASK, IPAC__ON); | |
1484 | val = ReadIPAC(ipac, IPAC_CONF); | |
1485 | /* conf is default 0, but can be overwritten by card setup */ | |
1486 | pr_debug("%s: IPAC CONF %02x/%02x\n", ipac->name, | |
475be4d8 | 1487 | val, ipac->conf); |
cae86d4a KK |
1488 | WriteIPAC(ipac, IPAC_CONF, ipac->conf); |
1489 | val = ReadIPAC(ipac, IPAC_ID); | |
1490 | if (ipac->hscx[0].bch.debug & DEBUG_HW) | |
1491 | pr_notice("%s: IPAC Design ID %02x\n", ipac->name, val); | |
1492 | } | |
1493 | /* nothing special for IPACX to do here */ | |
1494 | return isac_init(&ipac->isac); | |
1495 | } | |
1496 | ||
1497 | static int | |
1498 | open_bchannel(struct ipac_hw *ipac, struct channel_req *rq) | |
1499 | { | |
1500 | struct bchannel *bch; | |
1501 | ||
819a1008 | 1502 | if (rq->adr.channel == 0 || rq->adr.channel > 2) |
cae86d4a KK |
1503 | return -EINVAL; |
1504 | if (rq->protocol == ISDN_P_NONE) | |
1505 | return -EINVAL; | |
1506 | bch = &ipac->hscx[rq->adr.channel - 1].bch; | |
1507 | if (test_and_set_bit(FLG_OPEN, &bch->Flags)) | |
1508 | return -EBUSY; /* b-channel can be only open once */ | |
1509 | test_and_clear_bit(FLG_FILLEMPTY, &bch->Flags); | |
1510 | bch->ch.protocol = rq->protocol; | |
1511 | rq->ch = &bch->ch; | |
1512 | return 0; | |
1513 | } | |
1514 | ||
1515 | static int | |
1516 | channel_ctrl(struct ipac_hw *ipac, struct mISDN_ctrl_req *cq) | |
1517 | { | |
1518 | int ret = 0; | |
1519 | ||
1520 | switch (cq->op) { | |
1521 | case MISDN_CTRL_GETOP: | |
c626c127 | 1522 | cq->op = MISDN_CTRL_LOOP | MISDN_CTRL_L1_TIMER3; |
cae86d4a KK |
1523 | break; |
1524 | case MISDN_CTRL_LOOP: | |
1525 | /* cq->channel: 0 disable, 1 B1 loop 2 B2 loop, 3 both */ | |
1526 | if (cq->channel < 0 || cq->channel > 3) { | |
1527 | ret = -EINVAL; | |
1528 | break; | |
1529 | } | |
1530 | ret = ipac->ctrl(ipac, HW_TESTLOOP, cq->channel); | |
1531 | break; | |
c626c127 KK |
1532 | case MISDN_CTRL_L1_TIMER3: |
1533 | ret = ipac->isac.ctrl(&ipac->isac, HW_TIMER3_VALUE, cq->p1); | |
1534 | break; | |
cae86d4a KK |
1535 | default: |
1536 | pr_info("%s: unknown CTRL OP %x\n", ipac->name, cq->op); | |
1537 | ret = -EINVAL; | |
1538 | break; | |
1539 | } | |
1540 | return ret; | |
1541 | } | |
1542 | ||
1543 | static int | |
1544 | ipac_dctrl(struct mISDNchannel *ch, u32 cmd, void *arg) | |
1545 | { | |
1546 | struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D); | |
1547 | struct dchannel *dch = container_of(dev, struct dchannel, dev); | |
1548 | struct isac_hw *isac = container_of(dch, struct isac_hw, dch); | |
1549 | struct ipac_hw *ipac = container_of(isac, struct ipac_hw, isac); | |
1550 | struct channel_req *rq; | |
1551 | int err = 0; | |
1552 | ||
1553 | pr_debug("%s: DCTRL: %x %p\n", ipac->name, cmd, arg); | |
1554 | switch (cmd) { | |
1555 | case OPEN_CHANNEL: | |
1556 | rq = arg; | |
1557 | if (rq->protocol == ISDN_P_TE_S0) | |
3e7a8716 | 1558 | err = open_dchannel_caller(isac, rq, __builtin_return_address(0)); |
cae86d4a KK |
1559 | else |
1560 | err = open_bchannel(ipac, rq); | |
1561 | if (err) | |
1562 | break; | |
1563 | if (!try_module_get(ipac->owner)) | |
1564 | pr_info("%s: cannot get module\n", ipac->name); | |
1565 | break; | |
1566 | case CLOSE_CHANNEL: | |
1567 | pr_debug("%s: dev(%d) close from %p\n", ipac->name, | |
475be4d8 | 1568 | dch->dev.id, __builtin_return_address(0)); |
cae86d4a KK |
1569 | module_put(ipac->owner); |
1570 | break; | |
1571 | case CONTROL_CHANNEL: | |
1572 | err = channel_ctrl(ipac, arg); | |
1573 | break; | |
1574 | default: | |
1575 | pr_debug("%s: unknown DCTRL command %x\n", ipac->name, cmd); | |
1576 | return -EINVAL; | |
1577 | } | |
1578 | return err; | |
1579 | } | |
1580 | ||
1581 | u32 | |
1582 | mISDNipac_init(struct ipac_hw *ipac, void *hw) | |
1583 | { | |
1584 | u32 ret; | |
1585 | u8 i; | |
1586 | ||
1587 | ipac->hw = hw; | |
1588 | if (ipac->isac.dch.debug & DEBUG_HW) | |
1589 | pr_notice("%s: ipac type %x\n", ipac->name, ipac->type); | |
1590 | if (ipac->type & IPAC_TYPE_HSCX) { | |
1591 | ipac->isac.type = IPAC_TYPE_ISAC; | |
1592 | ipac->hscx[0].off = 0; | |
1593 | ipac->hscx[1].off = 0x40; | |
1594 | ipac->hscx[0].fifo_size = 32; | |
1595 | ipac->hscx[1].fifo_size = 32; | |
1596 | } else if (ipac->type & IPAC_TYPE_IPAC) { | |
1597 | ipac->isac.type = IPAC_TYPE_IPAC | IPAC_TYPE_ISAC; | |
1598 | ipac->hscx[0].off = 0; | |
1599 | ipac->hscx[1].off = 0x40; | |
1600 | ipac->hscx[0].fifo_size = 64; | |
1601 | ipac->hscx[1].fifo_size = 64; | |
1602 | } else if (ipac->type & IPAC_TYPE_IPACX) { | |
1603 | ipac->isac.type = IPAC_TYPE_IPACX | IPAC_TYPE_ISACX; | |
1604 | ipac->hscx[0].off = IPACX_OFF_ICA; | |
1605 | ipac->hscx[1].off = IPACX_OFF_ICB; | |
1606 | ipac->hscx[0].fifo_size = 64; | |
1607 | ipac->hscx[1].fifo_size = 64; | |
1608 | } else | |
1609 | return 0; | |
1610 | ||
1611 | mISDNisac_init(&ipac->isac, hw); | |
1612 | ||
1613 | ipac->isac.dch.dev.D.ctrl = ipac_dctrl; | |
1614 | ||
1615 | for (i = 0; i < 2; i++) { | |
1616 | ipac->hscx[i].bch.nr = i + 1; | |
1617 | set_channelmap(i + 1, ipac->isac.dch.dev.channelmap); | |
1618 | list_add(&ipac->hscx[i].bch.ch.list, | |
475be4d8 | 1619 | &ipac->isac.dch.dev.bchannels); |
034005a0 KK |
1620 | mISDN_initbchannel(&ipac->hscx[i].bch, MAX_DATA_MEM, |
1621 | ipac->hscx[i].fifo_size); | |
cae86d4a KK |
1622 | ipac->hscx[i].bch.ch.nr = i + 1; |
1623 | ipac->hscx[i].bch.ch.send = &hscx_l2l1; | |
1624 | ipac->hscx[i].bch.ch.ctrl = hscx_bctrl; | |
1625 | ipac->hscx[i].bch.hw = hw; | |
1626 | ipac->hscx[i].ip = ipac; | |
1627 | /* default values for IOM time slots | |
b8a14f33 | 1628 | * can be overwritten by card */ |
cae86d4a KK |
1629 | ipac->hscx[i].slot = (i == 0) ? 0x2f : 0x03; |
1630 | } | |
1631 | ||
1632 | ipac->init = ipac_init; | |
1633 | ipac->release = free_ipac; | |
1634 | ||
1635 | ret = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) | | |
1636 | (1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK)); | |
1637 | return ret; | |
1638 | } | |
1639 | EXPORT_SYMBOL(mISDNipac_init); | |
1640 | ||
1641 | static int __init | |
1642 | isac_mod_init(void) | |
1643 | { | |
1644 | pr_notice("mISDNipac module version %s\n", ISAC_REV); | |
1645 | return 0; | |
1646 | } | |
1647 | ||
1648 | static void __exit | |
1649 | isac_mod_cleanup(void) | |
1650 | { | |
1651 | pr_notice("mISDNipac module unloaded\n"); | |
1652 | } | |
1653 | module_init(isac_mod_init); | |
1654 | module_exit(isac_mod_cleanup); |