mISDN: Fix skb leak in error cases
[linux-block.git] / drivers / isdn / hardware / mISDN / hfc_multi.h
CommitLineData
af69fb3a
KK
1/*
2 * see notice in hfc_multi.c
3 */
4
af69fb3a
KK
5#define DEBUG_HFCMULTI_FIFO 0x00010000
6#define DEBUG_HFCMULTI_CRC 0x00020000
7#define DEBUG_HFCMULTI_INIT 0x00040000
8#define DEBUG_HFCMULTI_PLXSD 0x00080000
9#define DEBUG_HFCMULTI_MODE 0x00100000
10#define DEBUG_HFCMULTI_MSG 0x00200000
11#define DEBUG_HFCMULTI_STATE 0x00400000
8dd2f36f 12#define DEBUG_HFCMULTI_FILL 0x00800000
af69fb3a
KK
13#define DEBUG_HFCMULTI_SYNC 0x01000000
14#define DEBUG_HFCMULTI_DTMF 0x02000000
15#define DEBUG_HFCMULTI_LOCK 0x80000000
16
17#define PCI_ENA_REGIO 0x01
18#define PCI_ENA_MEMIO 0x02
19
20/*
21 * NOTE: some registers are assigned multiple times due to different modes
22 * also registers are assigned differen for HFC-4s/8s and HFC-E1
23 */
24
25/*
26#define MAX_FRAME_SIZE 2048
27*/
28
29struct hfc_chan {
30 struct dchannel *dch; /* link if channel is a D-channel */
31 struct bchannel *bch; /* link if channel is a B-channel */
32 int port; /* the interface port this */
33 /* channel is associated with */
34 int nt_timer; /* -1 if off, 0 if elapsed, >0 if running */
35 int los, ais, slip_tx, slip_rx, rdi; /* current alarms */
36 int jitter;
37 u_long cfg; /* port configuration */
38 int sync; /* sync state (used by E1) */
39 u_int protocol; /* current protocol */
40 int slot_tx; /* current pcm slot */
41 int bank_tx; /* current pcm bank */
42 int slot_rx;
43 int bank_rx;
44 int conf; /* conference setting of TX slot */
45 int txpending; /* if there is currently data in */
46 /* the FIFO 0=no, 1=yes, 2=splloop */
7cfa153d 47 int Zfill; /* rx-fifo level on last hfcmulti_tx */
af69fb3a
KK
48 int rx_off; /* set to turn fifo receive off */
49 int coeff_count; /* curren coeff block */
50 s32 *coeff; /* memory pointer to 8 coeff blocks */
51};
52
53
54struct hfcm_hw {
55 u_char r_ctrl;
56 u_char r_irq_ctrl;
57 u_char r_cirm;
58 u_char r_ram_sz;
59 u_char r_pcm_md0;
60 u_char r_irqmsk_misc;
61 u_char r_dtmf;
62 u_char r_st_sync;
63 u_char r_sci_msk;
64 u_char r_tx0, r_tx1;
65 u_char a_st_ctrl0[8];
7df3bb8f 66 u_char r_bert_wd_md;
af69fb3a
KK
67 timer_t timer;
68};
69
70
71/* for each stack these flags are used (cfg) */
72#define HFC_CFG_NONCAP_TX 1 /* S/T TX interface has less capacity */
73#define HFC_CFG_DIS_ECHANNEL 2 /* disable E-channel processing */
74#define HFC_CFG_REG_ECHANNEL 3 /* register E-channel */
75#define HFC_CFG_OPTICAL 4 /* the E1 interface is optical */
76#define HFC_CFG_REPORT_LOS 5 /* the card should report loss of signal */
77#define HFC_CFG_REPORT_AIS 6 /* the card should report alarm ind. sign. */
78#define HFC_CFG_REPORT_SLIP 7 /* the card should report bit slips */
79#define HFC_CFG_REPORT_RDI 8 /* the card should report remote alarm */
80#define HFC_CFG_DTMF 9 /* enable DTMF-detection */
81#define HFC_CFG_CRC4 10 /* disable CRC-4 Multiframe mode, */
82 /* use double frame instead. */
83
84#define HFC_CHIP_EXRAM_128 0 /* external ram 128k */
85#define HFC_CHIP_EXRAM_512 1 /* external ram 256k */
86#define HFC_CHIP_REVISION0 2 /* old fifo handling */
87#define HFC_CHIP_PCM_SLAVE 3 /* PCM is slave */
88#define HFC_CHIP_PCM_MASTER 4 /* PCM is master */
89#define HFC_CHIP_RX_SYNC 5 /* disable pll sync for pcm */
90#define HFC_CHIP_DTMF 6 /* DTMF decoding is enabled */
91#define HFC_CHIP_ULAW 7 /* ULAW mode */
92#define HFC_CHIP_CLOCK2 8 /* double clock mode */
93#define HFC_CHIP_E1CLOCK_GET 9 /* always get clock from E1 interface */
94#define HFC_CHIP_E1CLOCK_PUT 10 /* always put clock from E1 interface */
95#define HFC_CHIP_WATCHDOG 11 /* whether we should send signals */
96 /* to the watchdog */
97#define HFC_CHIP_B410P 12 /* whether we have a b410p with echocan in */
98 /* hw */
99#define HFC_CHIP_PLXSD 13 /* whether we have a Speech-Design PLX */
100
101#define HFC_IO_MODE_PCIMEM 0x00 /* normal memory mapped IO */
102#define HFC_IO_MODE_REGIO 0x01 /* PCI io access */
103#define HFC_IO_MODE_PLXSD 0x02 /* access HFC via PLX9030 */
104
105/* table entry in the PCI devices list */
106struct hm_map {
107 char *vendor_name;
108 char *card_name;
109 int type;
110 int ports;
111 int clock2;
112 int leds;
113 int opticalsupport;
114 int dip_type;
115 int io_mode;
116};
117
118struct hfc_multi {
119 struct list_head list;
120 struct hm_map *mtyp;
121 int id;
122 int pcm; /* id of pcm bus */
123 int type;
124 int ports;
125
126 u_int irq; /* irq used by card */
127 u_int irqcnt;
128 struct pci_dev *pci_dev;
129 int io_mode; /* selects mode */
130#ifdef HFC_REGISTER_DEBUG
131 void (*HFC_outb)(struct hfc_multi *hc, u_char reg,
132 u_char val, const char *function, int line);
133 void (*HFC_outb_nodebug)(struct hfc_multi *hc, u_char reg,
134 u_char val, const char *function, int line);
135 u_char (*HFC_inb)(struct hfc_multi *hc, u_char reg,
136 const char *function, int line);
137 u_char (*HFC_inb_nodebug)(struct hfc_multi *hc, u_char reg,
138 const char *function, int line);
139 u_short (*HFC_inw)(struct hfc_multi *hc, u_char reg,
140 const char *function, int line);
141 u_short (*HFC_inw_nodebug)(struct hfc_multi *hc, u_char reg,
142 const char *function, int line);
143 void (*HFC_wait)(struct hfc_multi *hc,
144 const char *function, int line);
145 void (*HFC_wait_nodebug)(struct hfc_multi *hc,
146 const char *function, int line);
147#else
148 void (*HFC_outb)(struct hfc_multi *hc, u_char reg,
149 u_char val);
150 void (*HFC_outb_nodebug)(struct hfc_multi *hc, u_char reg,
151 u_char val);
152 u_char (*HFC_inb)(struct hfc_multi *hc, u_char reg);
153 u_char (*HFC_inb_nodebug)(struct hfc_multi *hc, u_char reg);
154 u_short (*HFC_inw)(struct hfc_multi *hc, u_char reg);
155 u_short (*HFC_inw_nodebug)(struct hfc_multi *hc, u_char reg);
156 void (*HFC_wait)(struct hfc_multi *hc);
157 void (*HFC_wait_nodebug)(struct hfc_multi *hc);
158#endif
159 void (*read_fifo)(struct hfc_multi *hc, u_char *data,
160 int len);
161 void (*write_fifo)(struct hfc_multi *hc, u_char *data,
162 int len);
163 u_long pci_origmembase, plx_origmembase, dsp_origmembase;
c31655fc
HE
164 void __iomem *pci_membase; /* PCI memory */
165 void __iomem *plx_membase; /* PLX memory */
af69fb3a
KK
166 u_char *dsp_membase; /* DSP on PLX */
167 u_long pci_iobase; /* PCI IO */
168 struct hfcm_hw hw; /* remember data of write-only-registers */
169
170 u_long chip; /* chip configuration */
171 int masterclk; /* port that provides master clock -1=off */
8dd2f36f
AE
172 unsigned char silence;/* silence byte */
173 unsigned char silence_data[128];/* silence block */
af69fb3a
KK
174 int dtmf; /* flag that dtmf is currently in process */
175 int Flen; /* F-buffer size */
176 int Zlen; /* Z-buffer size (must be int for calculation)*/
177 int max_trans; /* maximum transparent fifo fill */
178 int Zmin; /* Z-buffer offset */
179 int DTMFbase; /* base address of DTMF coefficients */
180
181 u_int slots; /* number of PCM slots */
182 u_int leds; /* type of leds */
183 u_int ledcount; /* used to animate leds */
184 u_long ledstate; /* save last state of leds */
185 int opticalsupport; /* has the e1 board */
186 /* an optical Interface */
187 int dslot; /* channel # of d-channel (E1) default 16 */
188
189 u_long wdcount; /* every 500 ms we need to */
190 /* send the watchdog a signal */
191 u_char wdbyte; /* watchdog toggle byte */
192 u_int activity[8]; /* if there is any action on this */
193 /* port (will be cleared after */
194 /* showing led-states) */
195 int e1_state; /* keep track of last state */
196 int e1_getclock; /* if sync is retrieved from interface */
197 int syncronized; /* keep track of existing sync interface */
198 int e1_resync; /* resync jobs */
199
200 spinlock_t lock; /* the lock */
201
3bd69ad1
AE
202 struct mISDNclock *iclock; /* isdn clock support */
203 int iclock_on;
204
af69fb3a
KK
205 /*
206 * the channel index is counted from 0, regardless where the channel
207 * is located on the hfc-channel.
208 * the bch->channel is equvalent to the hfc-channel
209 */
210 struct hfc_chan chan[32];
211 u_char created[8]; /* what port is created */
212 signed char slot_owner[256]; /* owner channel of slot */
213};
214
215/* PLX GPIOs */
216#define PLX_GPIO4_DIR_BIT 13
217#define PLX_GPIO4_BIT 14
218#define PLX_GPIO5_DIR_BIT 16
219#define PLX_GPIO5_BIT 17
220#define PLX_GPIO6_DIR_BIT 19
221#define PLX_GPIO6_BIT 20
222#define PLX_GPIO7_DIR_BIT 22
223#define PLX_GPIO7_BIT 23
224#define PLX_GPIO8_DIR_BIT 25
225#define PLX_GPIO8_BIT 26
226
227#define PLX_GPIO4 (1 << PLX_GPIO4_BIT)
228#define PLX_GPIO5 (1 << PLX_GPIO5_BIT)
229#define PLX_GPIO6 (1 << PLX_GPIO6_BIT)
230#define PLX_GPIO7 (1 << PLX_GPIO7_BIT)
231#define PLX_GPIO8 (1 << PLX_GPIO8_BIT)
232
233#define PLX_GPIO4_DIR (1 << PLX_GPIO4_DIR_BIT)
234#define PLX_GPIO5_DIR (1 << PLX_GPIO5_DIR_BIT)
235#define PLX_GPIO6_DIR (1 << PLX_GPIO6_DIR_BIT)
236#define PLX_GPIO7_DIR (1 << PLX_GPIO7_DIR_BIT)
237#define PLX_GPIO8_DIR (1 << PLX_GPIO8_DIR_BIT)
238
239#define PLX_TERM_ON PLX_GPIO7
240#define PLX_SLAVE_EN_N PLX_GPIO5
241#define PLX_MASTER_EN PLX_GPIO6
242#define PLX_SYNC_O_EN PLX_GPIO4
243#define PLX_DSP_RES_N PLX_GPIO8
244/* GPIO4..8 Enable & Set to OUT, SLAVE_EN_N = 1 */
245#define PLX_GPIOC_INIT (PLX_GPIO4_DIR | PLX_GPIO5_DIR | PLX_GPIO6_DIR \
246 | PLX_GPIO7_DIR | PLX_GPIO8_DIR | PLX_SLAVE_EN_N)
247
248/* PLX Interrupt Control/STATUS */
249#define PLX_INTCSR_LINTI1_ENABLE 0x01
250#define PLX_INTCSR_LINTI1_STATUS 0x04
251#define PLX_INTCSR_LINTI2_ENABLE 0x08
252#define PLX_INTCSR_LINTI2_STATUS 0x20
253#define PLX_INTCSR_PCIINT_ENABLE 0x40
254
255/* PLX Registers */
256#define PLX_INTCSR 0x4c
257#define PLX_CNTRL 0x50
258#define PLX_GPIOC 0x54
259
260
261/*
262 * REGISTER SETTING FOR HFC-4S/8S AND HFC-E1
263 */
264
265/* write only registers */
266#define R_CIRM 0x00
267#define R_CTRL 0x01
268#define R_BRG_PCM_CFG 0x02
269#define R_RAM_ADDR0 0x08
270#define R_RAM_ADDR1 0x09
271#define R_RAM_ADDR2 0x0A
272#define R_FIRST_FIFO 0x0B
273#define R_RAM_SZ 0x0C
274#define R_FIFO_MD 0x0D
275#define R_INC_RES_FIFO 0x0E
276#define R_FSM_IDX 0x0F
277#define R_FIFO 0x0F
278#define R_SLOT 0x10
279#define R_IRQMSK_MISC 0x11
280#define R_SCI_MSK 0x12
281#define R_IRQ_CTRL 0x13
282#define R_PCM_MD0 0x14
283#define R_PCM_MD1 0x15
284#define R_PCM_MD2 0x15
285#define R_SH0H 0x15
286#define R_SH1H 0x15
287#define R_SH0L 0x15
288#define R_SH1L 0x15
289#define R_SL_SEL0 0x15
290#define R_SL_SEL1 0x15
291#define R_SL_SEL2 0x15
292#define R_SL_SEL3 0x15
293#define R_SL_SEL4 0x15
294#define R_SL_SEL5 0x15
295#define R_SL_SEL6 0x15
296#define R_SL_SEL7 0x15
297#define R_ST_SEL 0x16
298#define R_ST_SYNC 0x17
299#define R_CONF_EN 0x18
300#define R_TI_WD 0x1A
301#define R_BERT_WD_MD 0x1B
302#define R_DTMF 0x1C
303#define R_DTMF_N 0x1D
304#define R_E1_WR_STA 0x20
305#define R_E1_RD_STA 0x20
306#define R_LOS0 0x22
307#define R_LOS1 0x23
308#define R_RX0 0x24
309#define R_RX_FR0 0x25
310#define R_RX_FR1 0x26
311#define R_TX0 0x28
312#define R_TX1 0x29
313#define R_TX_FR0 0x2C
314
315#define R_TX_FR1 0x2D
316#define R_TX_FR2 0x2E
317#define R_JATT_ATT 0x2F /* undocumented */
318#define A_ST_RD_STATE 0x30
319#define A_ST_WR_STATE 0x30
320#define R_RX_OFF 0x30
321#define A_ST_CTRL0 0x31
322#define R_SYNC_OUT 0x31
323#define A_ST_CTRL1 0x32
324#define A_ST_CTRL2 0x33
325#define A_ST_SQ_WR 0x34
326#define R_TX_OFF 0x34
327#define R_SYNC_CTRL 0x35
328#define A_ST_CLK_DLY 0x37
329#define R_PWM0 0x38
330#define R_PWM1 0x39
331#define A_ST_B1_TX 0x3C
332#define A_ST_B2_TX 0x3D
333#define A_ST_D_TX 0x3E
334#define R_GPIO_OUT0 0x40
335#define R_GPIO_OUT1 0x41
336#define R_GPIO_EN0 0x42
337#define R_GPIO_EN1 0x43
338#define R_GPIO_SEL 0x44
339#define R_BRG_CTRL 0x45
340#define R_PWM_MD 0x46
341#define R_BRG_MD 0x47
342#define R_BRG_TIM0 0x48
343#define R_BRG_TIM1 0x49
344#define R_BRG_TIM2 0x4A
345#define R_BRG_TIM3 0x4B
346#define R_BRG_TIM_SEL01 0x4C
347#define R_BRG_TIM_SEL23 0x4D
348#define R_BRG_TIM_SEL45 0x4E
349#define R_BRG_TIM_SEL67 0x4F
350#define A_SL_CFG 0xD0
351#define A_CONF 0xD1
352#define A_CH_MSK 0xF4
353#define A_CON_HDLC 0xFA
354#define A_SUBCH_CFG 0xFB
355#define A_CHANNEL 0xFC
356#define A_FIFO_SEQ 0xFD
357#define A_IRQ_MSK 0xFF
358
359/* read only registers */
360#define A_Z12 0x04
361#define A_Z1L 0x04
362#define A_Z1 0x04
363#define A_Z1H 0x05
364#define A_Z2L 0x06
365#define A_Z2 0x06
366#define A_Z2H 0x07
367#define A_F1 0x0C
368#define A_F12 0x0C
369#define A_F2 0x0D
370#define R_IRQ_OVIEW 0x10
371#define R_IRQ_MISC 0x11
372#define R_IRQ_STATECH 0x12
373#define R_CONF_OFLOW 0x14
374#define R_RAM_USE 0x15
375#define R_CHIP_ID 0x16
376#define R_BERT_STA 0x17
377#define R_F0_CNTL 0x18
378#define R_F0_CNTH 0x19
379#define R_BERT_EC 0x1A
380#define R_BERT_ECL 0x1A
381#define R_BERT_ECH 0x1B
382#define R_STATUS 0x1C
383#define R_CHIP_RV 0x1F
384#define R_STATE 0x20
385#define R_SYNC_STA 0x24
386#define R_RX_SL0_0 0x25
387#define R_RX_SL0_1 0x26
388#define R_RX_SL0_2 0x27
389#define R_JATT_DIR 0x2b /* undocumented */
390#define R_SLIP 0x2c
391#define A_ST_RD_STA 0x30
392#define R_FAS_EC 0x30
393#define R_FAS_ECL 0x30
394#define R_FAS_ECH 0x31
395#define R_VIO_EC 0x32
396#define R_VIO_ECL 0x32
397#define R_VIO_ECH 0x33
398#define A_ST_SQ_RD 0x34
399#define R_CRC_EC 0x34
400#define R_CRC_ECL 0x34
401#define R_CRC_ECH 0x35
402#define R_E_EC 0x36
403#define R_E_ECL 0x36
404#define R_E_ECH 0x37
405#define R_SA6_SA13_EC 0x38
406#define R_SA6_SA13_ECL 0x38
407#define R_SA6_SA13_ECH 0x39
408#define R_SA6_SA23_EC 0x3A
409#define R_SA6_SA23_ECL 0x3A
410#define R_SA6_SA23_ECH 0x3B
411#define A_ST_B1_RX 0x3C
412#define A_ST_B2_RX 0x3D
413#define A_ST_D_RX 0x3E
414#define A_ST_E_RX 0x3F
415#define R_GPIO_IN0 0x40
416#define R_GPIO_IN1 0x41
417#define R_GPI_IN0 0x44
418#define R_GPI_IN1 0x45
419#define R_GPI_IN2 0x46
420#define R_GPI_IN3 0x47
421#define R_INT_DATA 0x88
422#define R_IRQ_FIFO_BL0 0xC8
423#define R_IRQ_FIFO_BL1 0xC9
424#define R_IRQ_FIFO_BL2 0xCA
425#define R_IRQ_FIFO_BL3 0xCB
426#define R_IRQ_FIFO_BL4 0xCC
427#define R_IRQ_FIFO_BL5 0xCD
428#define R_IRQ_FIFO_BL6 0xCE
429#define R_IRQ_FIFO_BL7 0xCF
430
431/* read and write registers */
432#define A_FIFO_DATA0 0x80
433#define A_FIFO_DATA1 0x80
434#define A_FIFO_DATA2 0x80
435#define A_FIFO_DATA0_NOINC 0x84
436#define A_FIFO_DATA1_NOINC 0x84
437#define A_FIFO_DATA2_NOINC 0x84
438#define R_RAM_DATA 0xC0
439
440
441/*
442 * BIT SETTING FOR HFC-4S/8S AND HFC-E1
443 */
444
445/* chapter 2: universal bus interface */
446/* R_CIRM */
447#define V_IRQ_SEL 0x01
448#define V_SRES 0x08
449#define V_HFCRES 0x10
450#define V_PCMRES 0x20
451#define V_STRES 0x40
452#define V_ETRES 0x40
453#define V_RLD_EPR 0x80
454/* R_CTRL */
455#define V_FIFO_LPRIO 0x02
456#define V_SLOW_RD 0x04
457#define V_EXT_RAM 0x08
458#define V_CLK_OFF 0x20
459#define V_ST_CLK 0x40
460/* R_RAM_ADDR0 */
461#define V_RAM_ADDR2 0x01
462#define V_ADDR_RES 0x40
463#define V_ADDR_INC 0x80
464/* R_RAM_SZ */
465#define V_RAM_SZ 0x01
466#define V_PWM0_16KHZ 0x10
467#define V_PWM1_16KHZ 0x20
468#define V_FZ_MD 0x80
469/* R_CHIP_ID */
470#define V_PNP_IRQ 0x01
471#define V_CHIP_ID 0x10
472
473/* chapter 3: data flow */
474/* R_FIRST_FIFO */
475#define V_FIRST_FIRO_DIR 0x01
476#define V_FIRST_FIFO_NUM 0x02
477/* R_FIFO_MD */
478#define V_FIFO_MD 0x01
479#define V_CSM_MD 0x04
480#define V_FSM_MD 0x08
481#define V_FIFO_SZ 0x10
482/* R_FIFO */
483#define V_FIFO_DIR 0x01
484#define V_FIFO_NUM 0x02
485#define V_REV 0x80
486/* R_SLOT */
487#define V_SL_DIR 0x01
488#define V_SL_NUM 0x02
489/* A_SL_CFG */
490#define V_CH_DIR 0x01
491#define V_CH_SEL 0x02
492#define V_ROUTING 0x40
493/* A_CON_HDLC */
494#define V_IFF 0x01
495#define V_HDLC_TRP 0x02
496#define V_TRP_IRQ 0x04
497#define V_DATA_FLOW 0x20
498/* A_SUBCH_CFG */
499#define V_BIT_CNT 0x01
500#define V_START_BIT 0x08
501#define V_LOOP_FIFO 0x40
502#define V_INV_DATA 0x80
503/* A_CHANNEL */
504#define V_CH_DIR0 0x01
505#define V_CH_NUM0 0x02
506/* A_FIFO_SEQ */
507#define V_NEXT_FIFO_DIR 0x01
508#define V_NEXT_FIFO_NUM 0x02
509#define V_SEQ_END 0x40
510
511/* chapter 4: FIFO handling and HDLC controller */
512/* R_INC_RES_FIFO */
513#define V_INC_F 0x01
514#define V_RES_F 0x02
515#define V_RES_LOST 0x04
516
517/* chapter 5: S/T interface */
518/* R_SCI_MSK */
519#define V_SCI_MSK_ST0 0x01
520#define V_SCI_MSK_ST1 0x02
521#define V_SCI_MSK_ST2 0x04
522#define V_SCI_MSK_ST3 0x08
523#define V_SCI_MSK_ST4 0x10
524#define V_SCI_MSK_ST5 0x20
525#define V_SCI_MSK_ST6 0x40
526#define V_SCI_MSK_ST7 0x80
527/* R_ST_SEL */
528#define V_ST_SEL 0x01
529#define V_MULT_ST 0x08
530/* R_ST_SYNC */
531#define V_SYNC_SEL 0x01
532#define V_AUTO_SYNC 0x08
533/* A_ST_WR_STA */
534#define V_ST_SET_STA 0x01
535#define V_ST_LD_STA 0x10
536#define V_ST_ACT 0x20
537#define V_SET_G2_G3 0x80
538/* A_ST_CTRL0 */
539#define V_B1_EN 0x01
540#define V_B2_EN 0x02
541#define V_ST_MD 0x04
542#define V_D_PRIO 0x08
543#define V_SQ_EN 0x10
544#define V_96KHZ 0x20
545#define V_TX_LI 0x40
546#define V_ST_STOP 0x80
547/* A_ST_CTRL1 */
548#define V_G2_G3_EN 0x01
549#define V_D_HI 0x04
550#define V_E_IGNO 0x08
551#define V_E_LO 0x10
552#define V_B12_SWAP 0x80
553/* A_ST_CTRL2 */
554#define V_B1_RX_EN 0x01
555#define V_B2_RX_EN 0x02
556#define V_ST_TRIS 0x40
557/* A_ST_CLK_DLY */
558#define V_ST_CK_DLY 0x01
559#define V_ST_SMPL 0x10
560/* A_ST_D_TX */
561#define V_ST_D_TX 0x40
562/* R_IRQ_STATECH */
563#define V_SCI_ST0 0x01
564#define V_SCI_ST1 0x02
565#define V_SCI_ST2 0x04
566#define V_SCI_ST3 0x08
567#define V_SCI_ST4 0x10
568#define V_SCI_ST5 0x20
569#define V_SCI_ST6 0x40
570#define V_SCI_ST7 0x80
571/* A_ST_RD_STA */
572#define V_ST_STA 0x01
573#define V_FR_SYNC_ST 0x10
574#define V_TI2_EXP 0x20
575#define V_INFO0 0x40
576#define V_G2_G3 0x80
577/* A_ST_SQ_RD */
578#define V_ST_SQ 0x01
579#define V_MF_RX_RDY 0x10
580#define V_MF_TX_RDY 0x80
581/* A_ST_D_RX */
582#define V_ST_D_RX 0x40
583/* A_ST_E_RX */
584#define V_ST_E_RX 0x40
585
586/* chapter 5: E1 interface */
587/* R_E1_WR_STA */
588/* R_E1_RD_STA */
589#define V_E1_SET_STA 0x01
590#define V_E1_LD_STA 0x10
591/* R_RX0 */
592#define V_RX_CODE 0x01
593#define V_RX_FBAUD 0x04
594#define V_RX_CMI 0x08
595#define V_RX_INV_CMI 0x10
596#define V_RX_INV_CLK 0x20
597#define V_RX_INV_DATA 0x40
598#define V_AIS_ITU 0x80
599/* R_RX_FR0 */
600#define V_NO_INSYNC 0x01
601#define V_AUTO_RESYNC 0x02
602#define V_AUTO_RECO 0x04
603#define V_SWORD_COND 0x08
604#define V_SYNC_LOSS 0x10
605#define V_XCRC_SYNC 0x20
606#define V_MF_RESYNC 0x40
607#define V_RESYNC 0x80
608/* R_RX_FR1 */
609#define V_RX_MF 0x01
610#define V_RX_MF_SYNC 0x02
611#define V_RX_SL0_RAM 0x04
612#define V_ERR_SIM 0x20
613#define V_RES_NMF 0x40
614/* R_TX0 */
615#define V_TX_CODE 0x01
616#define V_TX_FBAUD 0x04
617#define V_TX_CMI_CODE 0x08
618#define V_TX_INV_CMI_CODE 0x10
619#define V_TX_INV_CLK 0x20
620#define V_TX_INV_DATA 0x40
621#define V_OUT_EN 0x80
622/* R_TX1 */
623#define V_INV_CLK 0x01
624#define V_EXCHG_DATA_LI 0x02
625#define V_AIS_OUT 0x04
626#define V_ATX 0x20
627#define V_NTRI 0x40
628#define V_AUTO_ERR_RES 0x80
629/* R_TX_FR0 */
630#define V_TRP_FAS 0x01
631#define V_TRP_NFAS 0x02
632#define V_TRP_RAL 0x04
633#define V_TRP_SA 0x08
634/* R_TX_FR1 */
635#define V_TX_FAS 0x01
636#define V_TX_NFAS 0x02
637#define V_TX_RAL 0x04
638#define V_TX_SA 0x08
639/* R_TX_FR2 */
640#define V_TX_MF 0x01
641#define V_TRP_SL0 0x02
642#define V_TX_SL0_RAM 0x04
643#define V_TX_E 0x10
644#define V_NEG_E 0x20
645#define V_XS12_ON 0x40
646#define V_XS15_ON 0x80
647/* R_RX_OFF */
648#define V_RX_SZ 0x01
649#define V_RX_INIT 0x04
650/* R_SYNC_OUT */
651#define V_SYNC_E1_RX 0x01
652#define V_IPATS0 0x20
653#define V_IPATS1 0x40
654#define V_IPATS2 0x80
655/* R_TX_OFF */
656#define V_TX_SZ 0x01
657#define V_TX_INIT 0x04
658/* R_SYNC_CTRL */
659#define V_EXT_CLK_SYNC 0x01
660#define V_SYNC_OFFS 0x02
661#define V_PCM_SYNC 0x04
662#define V_NEG_CLK 0x08
663#define V_HCLK 0x10
664/*
665#define V_JATT_AUTO_DEL 0x20
666#define V_JATT_AUTO 0x40
667*/
668#define V_JATT_OFF 0x80
669/* R_STATE */
670#define V_E1_STA 0x01
671#define V_ALT_FR_RX 0x40
672#define V_ALT_FR_TX 0x80
673/* R_SYNC_STA */
674#define V_RX_STA 0x01
675#define V_FR_SYNC_E1 0x04
676#define V_SIG_LOS 0x08
677#define V_MFA_STA 0x10
678#define V_AIS 0x40
679#define V_NO_MF_SYNC 0x80
680/* R_RX_SL0_0 */
681#define V_SI_FAS 0x01
682#define V_SI_NFAS 0x02
683#define V_A 0x04
684#define V_CRC_OK 0x08
685#define V_TX_E1 0x10
686#define V_TX_E2 0x20
687#define V_RX_E1 0x40
688#define V_RX_E2 0x80
689/* R_SLIP */
690#define V_SLIP_RX 0x01
691#define V_FOSLIP_RX 0x08
692#define V_SLIP_TX 0x10
693#define V_FOSLIP_TX 0x80
694
695/* chapter 6: PCM interface */
696/* R_PCM_MD0 */
697#define V_PCM_MD 0x01
698#define V_C4_POL 0x02
699#define V_F0_NEG 0x04
700#define V_F0_LEN 0x08
701#define V_PCM_ADDR 0x10
702/* R_SL_SEL0 */
703#define V_SL_SEL0 0x01
704#define V_SH_SEL0 0x80
705/* R_SL_SEL1 */
706#define V_SL_SEL1 0x01
707#define V_SH_SEL1 0x80
708/* R_SL_SEL2 */
709#define V_SL_SEL2 0x01
710#define V_SH_SEL2 0x80
711/* R_SL_SEL3 */
712#define V_SL_SEL3 0x01
713#define V_SH_SEL3 0x80
714/* R_SL_SEL4 */
715#define V_SL_SEL4 0x01
716#define V_SH_SEL4 0x80
717/* R_SL_SEL5 */
718#define V_SL_SEL5 0x01
719#define V_SH_SEL5 0x80
720/* R_SL_SEL6 */
721#define V_SL_SEL6 0x01
722#define V_SH_SEL6 0x80
723/* R_SL_SEL7 */
724#define V_SL_SEL7 0x01
725#define V_SH_SEL7 0x80
726/* R_PCM_MD1 */
727#define V_ODEC_CON 0x01
728#define V_PLL_ADJ 0x04
729#define V_PCM_DR 0x10
730#define V_PCM_LOOP 0x40
731/* R_PCM_MD2 */
732#define V_SYNC_PLL 0x02
733#define V_SYNC_SRC 0x04
734#define V_SYNC_OUT 0x08
735#define V_ICR_FR_TIME 0x40
736#define V_EN_PLL 0x80
737
738/* chapter 7: pulse width modulation */
739/* R_PWM_MD */
740#define V_EXT_IRQ_EN 0x08
741#define V_PWM0_MD 0x10
742#define V_PWM1_MD 0x40
743
744/* chapter 8: multiparty audio conferences */
745/* R_CONF_EN */
746#define V_CONF_EN 0x01
747#define V_ULAW 0x80
748/* A_CONF */
749#define V_CONF_NUM 0x01
750#define V_NOISE_SUPPR 0x08
751#define V_ATT_LEV 0x20
752#define V_CONF_SL 0x80
753/* R_CONF_OFLOW */
754#define V_CONF_OFLOW0 0x01
755#define V_CONF_OFLOW1 0x02
756#define V_CONF_OFLOW2 0x04
757#define V_CONF_OFLOW3 0x08
758#define V_CONF_OFLOW4 0x10
759#define V_CONF_OFLOW5 0x20
760#define V_CONF_OFLOW6 0x40
761#define V_CONF_OFLOW7 0x80
762
763/* chapter 9: DTMF contoller */
764/* R_DTMF0 */
765#define V_DTMF_EN 0x01
766#define V_HARM_SEL 0x02
767#define V_DTMF_RX_CH 0x04
768#define V_DTMF_STOP 0x08
769#define V_CHBL_SEL 0x10
770#define V_RST_DTMF 0x40
771#define V_ULAW_SEL 0x80
772
773/* chapter 10: BERT */
774/* R_BERT_WD_MD */
775#define V_PAT_SEQ 0x01
776#define V_BERT_ERR 0x08
777#define V_AUTO_WD_RES 0x20
778#define V_WD_RES 0x80
779/* R_BERT_STA */
780#define V_BERT_SYNC_SRC 0x01
781#define V_BERT_SYNC 0x10
782#define V_BERT_INV_DATA 0x20
783
784/* chapter 11: auxiliary interface */
785/* R_BRG_PCM_CFG */
786#define V_BRG_EN 0x01
787#define V_BRG_MD 0x02
788#define V_PCM_CLK 0x20
789#define V_ADDR_WRDLY 0x40
790/* R_BRG_CTRL */
791#define V_BRG_CS 0x01
792#define V_BRG_ADDR 0x08
793#define V_BRG_CS_SRC 0x80
794/* R_BRG_MD */
795#define V_BRG_MD0 0x01
796#define V_BRG_MD1 0x02
797#define V_BRG_MD2 0x04
798#define V_BRG_MD3 0x08
799#define V_BRG_MD4 0x10
800#define V_BRG_MD5 0x20
801#define V_BRG_MD6 0x40
802#define V_BRG_MD7 0x80
803/* R_BRG_TIM0 */
804#define V_BRG_TIM0_IDLE 0x01
805#define V_BRG_TIM0_CLK 0x10
806/* R_BRG_TIM1 */
807#define V_BRG_TIM1_IDLE 0x01
808#define V_BRG_TIM1_CLK 0x10
809/* R_BRG_TIM2 */
810#define V_BRG_TIM2_IDLE 0x01
811#define V_BRG_TIM2_CLK 0x10
812/* R_BRG_TIM3 */
813#define V_BRG_TIM3_IDLE 0x01
814#define V_BRG_TIM3_CLK 0x10
815/* R_BRG_TIM_SEL01 */
816#define V_BRG_WR_SEL0 0x01
817#define V_BRG_RD_SEL0 0x04
818#define V_BRG_WR_SEL1 0x10
819#define V_BRG_RD_SEL1 0x40
820/* R_BRG_TIM_SEL23 */
821#define V_BRG_WR_SEL2 0x01
822#define V_BRG_RD_SEL2 0x04
823#define V_BRG_WR_SEL3 0x10
824#define V_BRG_RD_SEL3 0x40
825/* R_BRG_TIM_SEL45 */
826#define V_BRG_WR_SEL4 0x01
827#define V_BRG_RD_SEL4 0x04
828#define V_BRG_WR_SEL5 0x10
829#define V_BRG_RD_SEL5 0x40
830/* R_BRG_TIM_SEL67 */
831#define V_BRG_WR_SEL6 0x01
832#define V_BRG_RD_SEL6 0x04
833#define V_BRG_WR_SEL7 0x10
834#define V_BRG_RD_SEL7 0x40
835
836/* chapter 12: clock, reset, interrupt, timer and watchdog */
837/* R_IRQMSK_MISC */
838#define V_STA_IRQMSK 0x01
839#define V_TI_IRQMSK 0x02
840#define V_PROC_IRQMSK 0x04
841#define V_DTMF_IRQMSK 0x08
842#define V_IRQ1S_MSK 0x10
843#define V_SA6_IRQMSK 0x20
844#define V_RX_EOMF_MSK 0x40
845#define V_TX_EOMF_MSK 0x80
846/* R_IRQ_CTRL */
847#define V_FIFO_IRQ 0x01
848#define V_GLOB_IRQ_EN 0x08
849#define V_IRQ_POL 0x10
850/* R_TI_WD */
851#define V_EV_TS 0x01
852#define V_WD_TS 0x10
853/* A_IRQ_MSK */
854#define V_IRQ 0x01
855#define V_BERT_EN 0x02
856#define V_MIX_IRQ 0x04
857/* R_IRQ_OVIEW */
858#define V_IRQ_FIFO_BL0 0x01
859#define V_IRQ_FIFO_BL1 0x02
860#define V_IRQ_FIFO_BL2 0x04
861#define V_IRQ_FIFO_BL3 0x08
862#define V_IRQ_FIFO_BL4 0x10
863#define V_IRQ_FIFO_BL5 0x20
864#define V_IRQ_FIFO_BL6 0x40
865#define V_IRQ_FIFO_BL7 0x80
866/* R_IRQ_MISC */
867#define V_STA_IRQ 0x01
868#define V_TI_IRQ 0x02
869#define V_IRQ_PROC 0x04
870#define V_DTMF_IRQ 0x08
871#define V_IRQ1S 0x10
872#define V_SA6_IRQ 0x20
873#define V_RX_EOMF 0x40
874#define V_TX_EOMF 0x80
875/* R_STATUS */
876#define V_BUSY 0x01
877#define V_PROC 0x02
878#define V_DTMF_STA 0x04
879#define V_LOST_STA 0x08
880#define V_SYNC_IN 0x10
881#define V_EXT_IRQSTA 0x20
882#define V_MISC_IRQSTA 0x40
883#define V_FR_IRQSTA 0x80
884/* R_IRQ_FIFO_BL0 */
885#define V_IRQ_FIFO0_TX 0x01
886#define V_IRQ_FIFO0_RX 0x02
887#define V_IRQ_FIFO1_TX 0x04
888#define V_IRQ_FIFO1_RX 0x08
889#define V_IRQ_FIFO2_TX 0x10
890#define V_IRQ_FIFO2_RX 0x20
891#define V_IRQ_FIFO3_TX 0x40
892#define V_IRQ_FIFO3_RX 0x80
893/* R_IRQ_FIFO_BL1 */
894#define V_IRQ_FIFO4_TX 0x01
895#define V_IRQ_FIFO4_RX 0x02
896#define V_IRQ_FIFO5_TX 0x04
897#define V_IRQ_FIFO5_RX 0x08
898#define V_IRQ_FIFO6_TX 0x10
899#define V_IRQ_FIFO6_RX 0x20
900#define V_IRQ_FIFO7_TX 0x40
901#define V_IRQ_FIFO7_RX 0x80
902/* R_IRQ_FIFO_BL2 */
903#define V_IRQ_FIFO8_TX 0x01
904#define V_IRQ_FIFO8_RX 0x02
905#define V_IRQ_FIFO9_TX 0x04
906#define V_IRQ_FIFO9_RX 0x08
907#define V_IRQ_FIFO10_TX 0x10
908#define V_IRQ_FIFO10_RX 0x20
909#define V_IRQ_FIFO11_TX 0x40
910#define V_IRQ_FIFO11_RX 0x80
911/* R_IRQ_FIFO_BL3 */
912#define V_IRQ_FIFO12_TX 0x01
913#define V_IRQ_FIFO12_RX 0x02
914#define V_IRQ_FIFO13_TX 0x04
915#define V_IRQ_FIFO13_RX 0x08
916#define V_IRQ_FIFO14_TX 0x10
917#define V_IRQ_FIFO14_RX 0x20
918#define V_IRQ_FIFO15_TX 0x40
919#define V_IRQ_FIFO15_RX 0x80
920/* R_IRQ_FIFO_BL4 */
921#define V_IRQ_FIFO16_TX 0x01
922#define V_IRQ_FIFO16_RX 0x02
923#define V_IRQ_FIFO17_TX 0x04
924#define V_IRQ_FIFO17_RX 0x08
925#define V_IRQ_FIFO18_TX 0x10
926#define V_IRQ_FIFO18_RX 0x20
927#define V_IRQ_FIFO19_TX 0x40
928#define V_IRQ_FIFO19_RX 0x80
929/* R_IRQ_FIFO_BL5 */
930#define V_IRQ_FIFO20_TX 0x01
931#define V_IRQ_FIFO20_RX 0x02
932#define V_IRQ_FIFO21_TX 0x04
933#define V_IRQ_FIFO21_RX 0x08
934#define V_IRQ_FIFO22_TX 0x10
935#define V_IRQ_FIFO22_RX 0x20
936#define V_IRQ_FIFO23_TX 0x40
937#define V_IRQ_FIFO23_RX 0x80
938/* R_IRQ_FIFO_BL6 */
939#define V_IRQ_FIFO24_TX 0x01
940#define V_IRQ_FIFO24_RX 0x02
941#define V_IRQ_FIFO25_TX 0x04
942#define V_IRQ_FIFO25_RX 0x08
943#define V_IRQ_FIFO26_TX 0x10
944#define V_IRQ_FIFO26_RX 0x20
945#define V_IRQ_FIFO27_TX 0x40
946#define V_IRQ_FIFO27_RX 0x80
947/* R_IRQ_FIFO_BL7 */
948#define V_IRQ_FIFO28_TX 0x01
949#define V_IRQ_FIFO28_RX 0x02
950#define V_IRQ_FIFO29_TX 0x04
951#define V_IRQ_FIFO29_RX 0x08
952#define V_IRQ_FIFO30_TX 0x10
953#define V_IRQ_FIFO30_RX 0x20
954#define V_IRQ_FIFO31_TX 0x40
955#define V_IRQ_FIFO31_RX 0x80
956
957/* chapter 13: general purpose I/O pins (GPIO) and input pins (GPI) */
958/* R_GPIO_OUT0 */
959#define V_GPIO_OUT0 0x01
960#define V_GPIO_OUT1 0x02
961#define V_GPIO_OUT2 0x04
962#define V_GPIO_OUT3 0x08
963#define V_GPIO_OUT4 0x10
964#define V_GPIO_OUT5 0x20
965#define V_GPIO_OUT6 0x40
966#define V_GPIO_OUT7 0x80
967/* R_GPIO_OUT1 */
968#define V_GPIO_OUT8 0x01
969#define V_GPIO_OUT9 0x02
970#define V_GPIO_OUT10 0x04
971#define V_GPIO_OUT11 0x08
972#define V_GPIO_OUT12 0x10
973#define V_GPIO_OUT13 0x20
974#define V_GPIO_OUT14 0x40
975#define V_GPIO_OUT15 0x80
976/* R_GPIO_EN0 */
977#define V_GPIO_EN0 0x01
978#define V_GPIO_EN1 0x02
979#define V_GPIO_EN2 0x04
980#define V_GPIO_EN3 0x08
981#define V_GPIO_EN4 0x10
982#define V_GPIO_EN5 0x20
983#define V_GPIO_EN6 0x40
984#define V_GPIO_EN7 0x80
985/* R_GPIO_EN1 */
986#define V_GPIO_EN8 0x01
987#define V_GPIO_EN9 0x02
988#define V_GPIO_EN10 0x04
989#define V_GPIO_EN11 0x08
990#define V_GPIO_EN12 0x10
991#define V_GPIO_EN13 0x20
992#define V_GPIO_EN14 0x40
993#define V_GPIO_EN15 0x80
994/* R_GPIO_SEL */
995#define V_GPIO_SEL0 0x01
996#define V_GPIO_SEL1 0x02
997#define V_GPIO_SEL2 0x04
998#define V_GPIO_SEL3 0x08
999#define V_GPIO_SEL4 0x10
1000#define V_GPIO_SEL5 0x20
1001#define V_GPIO_SEL6 0x40
1002#define V_GPIO_SEL7 0x80
1003/* R_GPIO_IN0 */
1004#define V_GPIO_IN0 0x01
1005#define V_GPIO_IN1 0x02
1006#define V_GPIO_IN2 0x04
1007#define V_GPIO_IN3 0x08
1008#define V_GPIO_IN4 0x10
1009#define V_GPIO_IN5 0x20
1010#define V_GPIO_IN6 0x40
1011#define V_GPIO_IN7 0x80
1012/* R_GPIO_IN1 */
1013#define V_GPIO_IN8 0x01
1014#define V_GPIO_IN9 0x02
1015#define V_GPIO_IN10 0x04
1016#define V_GPIO_IN11 0x08
1017#define V_GPIO_IN12 0x10
1018#define V_GPIO_IN13 0x20
1019#define V_GPIO_IN14 0x40
1020#define V_GPIO_IN15 0x80
1021/* R_GPI_IN0 */
1022#define V_GPI_IN0 0x01
1023#define V_GPI_IN1 0x02
1024#define V_GPI_IN2 0x04
1025#define V_GPI_IN3 0x08
1026#define V_GPI_IN4 0x10
1027#define V_GPI_IN5 0x20
1028#define V_GPI_IN6 0x40
1029#define V_GPI_IN7 0x80
1030/* R_GPI_IN1 */
1031#define V_GPI_IN8 0x01
1032#define V_GPI_IN9 0x02
1033#define V_GPI_IN10 0x04
1034#define V_GPI_IN11 0x08
1035#define V_GPI_IN12 0x10
1036#define V_GPI_IN13 0x20
1037#define V_GPI_IN14 0x40
1038#define V_GPI_IN15 0x80
1039/* R_GPI_IN2 */
1040#define V_GPI_IN16 0x01
1041#define V_GPI_IN17 0x02
1042#define V_GPI_IN18 0x04
1043#define V_GPI_IN19 0x08
1044#define V_GPI_IN20 0x10
1045#define V_GPI_IN21 0x20
1046#define V_GPI_IN22 0x40
1047#define V_GPI_IN23 0x80
1048/* R_GPI_IN3 */
1049#define V_GPI_IN24 0x01
1050#define V_GPI_IN25 0x02
1051#define V_GPI_IN26 0x04
1052#define V_GPI_IN27 0x08
1053#define V_GPI_IN28 0x10
1054#define V_GPI_IN29 0x20
1055#define V_GPI_IN30 0x40
1056#define V_GPI_IN31 0x80
1057
1058/* map of all registers, used for debugging */
1059
1060#ifdef HFC_REGISTER_DEBUG
1061struct hfc_register_names {
1062 char *name;
1063 u_char reg;
1064} hfc_register_names[] = {
1065 /* write registers */
1066 {"R_CIRM", 0x00},
1067 {"R_CTRL", 0x01},
1068 {"R_BRG_PCM_CFG ", 0x02},
1069 {"R_RAM_ADDR0", 0x08},
1070 {"R_RAM_ADDR1", 0x09},
1071 {"R_RAM_ADDR2", 0x0A},
1072 {"R_FIRST_FIFO", 0x0B},
1073 {"R_RAM_SZ", 0x0C},
1074 {"R_FIFO_MD", 0x0D},
1075 {"R_INC_RES_FIFO", 0x0E},
1076 {"R_FIFO / R_FSM_IDX", 0x0F},
1077 {"R_SLOT", 0x10},
1078 {"R_IRQMSK_MISC", 0x11},
1079 {"R_SCI_MSK", 0x12},
1080 {"R_IRQ_CTRL", 0x13},
1081 {"R_PCM_MD0", 0x14},
1082 {"R_0x15", 0x15},
1083 {"R_ST_SEL", 0x16},
1084 {"R_ST_SYNC", 0x17},
1085 {"R_CONF_EN", 0x18},
1086 {"R_TI_WD", 0x1A},
1087 {"R_BERT_WD_MD", 0x1B},
1088 {"R_DTMF", 0x1C},
1089 {"R_DTMF_N", 0x1D},
1090 {"R_E1_XX_STA", 0x20},
1091 {"R_LOS0", 0x22},
1092 {"R_LOS1", 0x23},
1093 {"R_RX0", 0x24},
1094 {"R_RX_FR0", 0x25},
1095 {"R_RX_FR1", 0x26},
1096 {"R_TX0", 0x28},
1097 {"R_TX1", 0x29},
1098 {"R_TX_FR0", 0x2C},
1099 {"R_TX_FR1", 0x2D},
1100 {"R_TX_FR2", 0x2E},
1101 {"R_JATT_ATT", 0x2F},
1102 {"A_ST_xx_STA/R_RX_OFF", 0x30},
1103 {"A_ST_CTRL0/R_SYNC_OUT", 0x31},
1104 {"A_ST_CTRL1", 0x32},
1105 {"A_ST_CTRL2", 0x33},
1106 {"A_ST_SQ_WR", 0x34},
1107 {"R_TX_OFF", 0x34},
1108 {"R_SYNC_CTRL", 0x35},
1109 {"A_ST_CLK_DLY", 0x37},
1110 {"R_PWM0", 0x38},
1111 {"R_PWM1", 0x39},
1112 {"A_ST_B1_TX", 0x3C},
1113 {"A_ST_B2_TX", 0x3D},
1114 {"A_ST_D_TX", 0x3E},
1115 {"R_GPIO_OUT0", 0x40},
1116 {"R_GPIO_OUT1", 0x41},
1117 {"R_GPIO_EN0", 0x42},
1118 {"R_GPIO_EN1", 0x43},
1119 {"R_GPIO_SEL", 0x44},
1120 {"R_BRG_CTRL", 0x45},
1121 {"R_PWM_MD", 0x46},
1122 {"R_BRG_MD", 0x47},
1123 {"R_BRG_TIM0", 0x48},
1124 {"R_BRG_TIM1", 0x49},
1125 {"R_BRG_TIM2", 0x4A},
1126 {"R_BRG_TIM3", 0x4B},
1127 {"R_BRG_TIM_SEL01", 0x4C},
1128 {"R_BRG_TIM_SEL23", 0x4D},
1129 {"R_BRG_TIM_SEL45", 0x4E},
1130 {"R_BRG_TIM_SEL67", 0x4F},
1131 {"A_FIFO_DATA0-2", 0x80},
1132 {"A_FIFO_DATA0-2_NOINC", 0x84},
1133 {"R_RAM_DATA", 0xC0},
1134 {"A_SL_CFG", 0xD0},
1135 {"A_CONF", 0xD1},
1136 {"A_CH_MSK", 0xF4},
1137 {"A_CON_HDLC", 0xFA},
1138 {"A_SUBCH_CFG", 0xFB},
1139 {"A_CHANNEL", 0xFC},
1140 {"A_FIFO_SEQ", 0xFD},
1141 {"A_IRQ_MSK", 0xFF},
1142 {NULL, 0},
1143
1144 /* read registers */
1145 {"A_Z1", 0x04},
1146 {"A_Z1H", 0x05},
1147 {"A_Z2", 0x06},
1148 {"A_Z2H", 0x07},
1149 {"A_F1", 0x0C},
1150 {"A_F2", 0x0D},
1151 {"R_IRQ_OVIEW", 0x10},
1152 {"R_IRQ_MISC", 0x11},
1153 {"R_IRQ_STATECH", 0x12},
1154 {"R_CONF_OFLOW", 0x14},
1155 {"R_RAM_USE", 0x15},
1156 {"R_CHIP_ID", 0x16},
1157 {"R_BERT_STA", 0x17},
1158 {"R_F0_CNTL", 0x18},
1159 {"R_F0_CNTH", 0x19},
1160 {"R_BERT_ECL", 0x1A},
1161 {"R_BERT_ECH", 0x1B},
1162 {"R_STATUS", 0x1C},
1163 {"R_CHIP_RV", 0x1F},
1164 {"R_STATE", 0x20},
1165 {"R_SYNC_STA", 0x24},
1166 {"R_RX_SL0_0", 0x25},
1167 {"R_RX_SL0_1", 0x26},
1168 {"R_RX_SL0_2", 0x27},
1169 {"R_JATT_DIR", 0x2b},
1170 {"R_SLIP", 0x2c},
1171 {"A_ST_RD_STA", 0x30},
1172 {"R_FAS_ECL", 0x30},
1173 {"R_FAS_ECH", 0x31},
1174 {"R_VIO_ECL", 0x32},
1175 {"R_VIO_ECH", 0x33},
1176 {"R_CRC_ECL / A_ST_SQ_RD", 0x34},
1177 {"R_CRC_ECH", 0x35},
1178 {"R_E_ECL", 0x36},
1179 {"R_E_ECH", 0x37},
1180 {"R_SA6_SA13_ECL", 0x38},
1181 {"R_SA6_SA13_ECH", 0x39},
1182 {"R_SA6_SA23_ECL", 0x3A},
1183 {"R_SA6_SA23_ECH", 0x3B},
1184 {"A_ST_B1_RX", 0x3C},
1185 {"A_ST_B2_RX", 0x3D},
1186 {"A_ST_D_RX", 0x3E},
1187 {"A_ST_E_RX", 0x3F},
1188 {"R_GPIO_IN0", 0x40},
1189 {"R_GPIO_IN1", 0x41},
1190 {"R_GPI_IN0", 0x44},
1191 {"R_GPI_IN1", 0x45},
1192 {"R_GPI_IN2", 0x46},
1193 {"R_GPI_IN3", 0x47},
1194 {"A_FIFO_DATA0-2", 0x80},
1195 {"A_FIFO_DATA0-2_NOINC", 0x84},
1196 {"R_INT_DATA", 0x88},
1197 {"R_RAM_DATA", 0xC0},
1198 {"R_IRQ_FIFO_BL0", 0xC8},
1199 {"R_IRQ_FIFO_BL1", 0xC9},
1200 {"R_IRQ_FIFO_BL2", 0xCA},
1201 {"R_IRQ_FIFO_BL3", 0xCB},
1202 {"R_IRQ_FIFO_BL4", 0xCC},
1203 {"R_IRQ_FIFO_BL5", 0xCD},
1204 {"R_IRQ_FIFO_BL6", 0xCE},
1205 {"R_IRQ_FIFO_BL7", 0xCF},
1206};
1207#endif /* HFC_REGISTER_DEBUG */
1208