Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * This file is subject to the terms and conditions of the GNU General Public | |
3 | * License. See the file "COPYING" in the main directory of this archive | |
4 | * for more details. | |
5 | * | |
6 | * Code to handle x86 style IRQs plus some generic interrupt stuff. | |
7 | * | |
8 | * Copyright (C) 1992 Linus Torvalds | |
9 | * Copyright (C) 1994 - 2000 Ralf Baechle | |
10 | */ | |
11 | #include <linux/delay.h> | |
12 | #include <linux/init.h> | |
13 | #include <linux/ioport.h> | |
14 | #include <linux/interrupt.h> | |
0509cfde | 15 | #include <linux/irqchip.h> |
079a4601 | 16 | #include <linux/irqdomain.h> |
1da177e4 | 17 | #include <linux/kernel.h> |
5f93ef5c | 18 | #include <linux/of_irq.h> |
1da177e4 | 19 | #include <linux/spinlock.h> |
84652e83 | 20 | #include <linux/syscore_ops.h> |
ca4d3e67 | 21 | #include <linux/irq.h> |
1da177e4 LT |
22 | |
23 | #include <asm/i8259.h> | |
24 | #include <asm/io.h> | |
25 | ||
1da177e4 LT |
26 | /* |
27 | * This is the 'legacy' 8259A Programmable Interrupt Controller, | |
28 | * present in the majority of PC/AT boxes. | |
29 | * plus some generic x86 specific things if generic specifics makes | |
30 | * any sense at all. | |
31 | * this file should become arch/i386/kernel/irq.c when the old irq.c | |
32 | * moves to arch independent land | |
33 | */ | |
34 | ||
a0be2f79 | 35 | static int i8259A_auto_eoi = -1; |
89650870 | 36 | DEFINE_RAW_SPINLOCK(i8259A_lock); |
7c8d948f TG |
37 | static void disable_8259A_irq(struct irq_data *d); |
38 | static void enable_8259A_irq(struct irq_data *d); | |
39 | static void mask_and_ack_8259A(struct irq_data *d); | |
d80c1c0b | 40 | static void init_8259A(int auto_eoi); |
1da177e4 | 41 | |
2cafe978 | 42 | static struct irq_chip i8259A_chip = { |
7c8d948f TG |
43 | .name = "XT-PIC", |
44 | .irq_mask = disable_8259A_irq, | |
45 | .irq_disable = disable_8259A_irq, | |
46 | .irq_unmask = enable_8259A_irq, | |
47 | .irq_mask_ack = mask_and_ack_8259A, | |
1da177e4 LT |
48 | }; |
49 | ||
50 | /* | |
51 | * 8259A PIC functions to handle ISA devices: | |
52 | */ | |
53 | ||
54 | /* | |
55 | * This contains the irq mask for both 8259A irq controllers, | |
56 | */ | |
57 | static unsigned int cached_irq_mask = 0xffff; | |
58 | ||
2cafe978 AN |
59 | #define cached_master_mask (cached_irq_mask) |
60 | #define cached_slave_mask (cached_irq_mask >> 8) | |
1da177e4 | 61 | |
7c8d948f | 62 | static void disable_8259A_irq(struct irq_data *d) |
1da177e4 | 63 | { |
7c8d948f | 64 | unsigned int mask, irq = d->irq - I8259A_IRQ_BASE; |
1da177e4 LT |
65 | unsigned long flags; |
66 | ||
2fa7937b | 67 | mask = 1 << irq; |
89650870 | 68 | raw_spin_lock_irqsave(&i8259A_lock, flags); |
1da177e4 LT |
69 | cached_irq_mask |= mask; |
70 | if (irq & 8) | |
2cafe978 | 71 | outb(cached_slave_mask, PIC_SLAVE_IMR); |
1da177e4 | 72 | else |
2cafe978 | 73 | outb(cached_master_mask, PIC_MASTER_IMR); |
89650870 | 74 | raw_spin_unlock_irqrestore(&i8259A_lock, flags); |
1da177e4 LT |
75 | } |
76 | ||
7c8d948f | 77 | static void enable_8259A_irq(struct irq_data *d) |
1da177e4 | 78 | { |
7c8d948f | 79 | unsigned int mask, irq = d->irq - I8259A_IRQ_BASE; |
1da177e4 LT |
80 | unsigned long flags; |
81 | ||
2fa7937b | 82 | mask = ~(1 << irq); |
89650870 | 83 | raw_spin_lock_irqsave(&i8259A_lock, flags); |
1da177e4 LT |
84 | cached_irq_mask &= mask; |
85 | if (irq & 8) | |
2cafe978 | 86 | outb(cached_slave_mask, PIC_SLAVE_IMR); |
1da177e4 | 87 | else |
2cafe978 | 88 | outb(cached_master_mask, PIC_MASTER_IMR); |
89650870 | 89 | raw_spin_unlock_irqrestore(&i8259A_lock, flags); |
1da177e4 LT |
90 | } |
91 | ||
92 | int i8259A_irq_pending(unsigned int irq) | |
93 | { | |
2fa7937b | 94 | unsigned int mask; |
1da177e4 LT |
95 | unsigned long flags; |
96 | int ret; | |
97 | ||
2fa7937b AN |
98 | irq -= I8259A_IRQ_BASE; |
99 | mask = 1 << irq; | |
89650870 | 100 | raw_spin_lock_irqsave(&i8259A_lock, flags); |
1da177e4 | 101 | if (irq < 8) |
2cafe978 | 102 | ret = inb(PIC_MASTER_CMD) & mask; |
1da177e4 | 103 | else |
2cafe978 | 104 | ret = inb(PIC_SLAVE_CMD) & (mask >> 8); |
89650870 | 105 | raw_spin_unlock_irqrestore(&i8259A_lock, flags); |
1da177e4 LT |
106 | |
107 | return ret; | |
108 | } | |
109 | ||
110 | void make_8259A_irq(unsigned int irq) | |
111 | { | |
112 | disable_irq_nosync(irq); | |
e4ec7989 | 113 | irq_set_chip_and_handler(irq, &i8259A_chip, handle_level_irq); |
1da177e4 LT |
114 | enable_irq(irq); |
115 | } | |
116 | ||
117 | /* | |
118 | * This function assumes to be called rarely. Switching between | |
119 | * 8259A registers is slow. | |
120 | * This has to be protected by the irq controller spinlock | |
121 | * before being called. | |
122 | */ | |
123 | static inline int i8259A_irq_real(unsigned int irq) | |
124 | { | |
125 | int value; | |
126 | int irqmask = 1 << irq; | |
127 | ||
128 | if (irq < 8) { | |
21a151d8 | 129 | outb(0x0B, PIC_MASTER_CMD); /* ISR register */ |
2cafe978 | 130 | value = inb(PIC_MASTER_CMD) & irqmask; |
21a151d8 | 131 | outb(0x0A, PIC_MASTER_CMD); /* back to the IRR register */ |
1da177e4 LT |
132 | return value; |
133 | } | |
21a151d8 | 134 | outb(0x0B, PIC_SLAVE_CMD); /* ISR register */ |
2cafe978 | 135 | value = inb(PIC_SLAVE_CMD) & (irqmask >> 8); |
21a151d8 | 136 | outb(0x0A, PIC_SLAVE_CMD); /* back to the IRR register */ |
1da177e4 LT |
137 | return value; |
138 | } | |
139 | ||
140 | /* | |
141 | * Careful! The 8259A is a fragile beast, it pretty | |
142 | * much _has_ to be done exactly like this (mask it | |
143 | * first, _then_ send the EOI, and the order of EOI | |
144 | * to the two 8259s is important! | |
145 | */ | |
7c8d948f | 146 | static void mask_and_ack_8259A(struct irq_data *d) |
1da177e4 | 147 | { |
7c8d948f | 148 | unsigned int irqmask, irq = d->irq - I8259A_IRQ_BASE; |
1da177e4 LT |
149 | unsigned long flags; |
150 | ||
2fa7937b | 151 | irqmask = 1 << irq; |
89650870 | 152 | raw_spin_lock_irqsave(&i8259A_lock, flags); |
1da177e4 | 153 | /* |
2cafe978 AN |
154 | * Lightweight spurious IRQ detection. We do not want |
155 | * to overdo spurious IRQ handling - it's usually a sign | |
156 | * of hardware problems, so we only do the checks we can | |
157 | * do without slowing down good hardware unnecessarily. | |
1da177e4 | 158 | * |
2cafe978 AN |
159 | * Note that IRQ7 and IRQ15 (the two spurious IRQs |
160 | * usually resulting from the 8259A-1|2 PICs) occur | |
161 | * even if the IRQ is masked in the 8259A. Thus we | |
162 | * can check spurious 8259A IRQs without doing the | |
163 | * quite slow i8259A_irq_real() call for every IRQ. | |
164 | * This does not cover 100% of spurious interrupts, | |
165 | * but should be enough to warn the user that there | |
166 | * is something bad going on ... | |
1da177e4 LT |
167 | */ |
168 | if (cached_irq_mask & irqmask) | |
169 | goto spurious_8259A_irq; | |
170 | cached_irq_mask |= irqmask; | |
171 | ||
172 | handle_real_irq: | |
173 | if (irq & 8) { | |
2cafe978 AN |
174 | inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */ |
175 | outb(cached_slave_mask, PIC_SLAVE_IMR); | |
21a151d8 RB |
176 | outb(0x60+(irq&7), PIC_SLAVE_CMD);/* 'Specific EOI' to slave */ |
177 | outb(0x60+PIC_CASCADE_IR, PIC_MASTER_CMD); /* 'Specific EOI' to master-IRQ2 */ | |
1da177e4 | 178 | } else { |
2cafe978 AN |
179 | inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */ |
180 | outb(cached_master_mask, PIC_MASTER_IMR); | |
70342287 | 181 | outb(0x60+irq, PIC_MASTER_CMD); /* 'Specific EOI to master */ |
1da177e4 | 182 | } |
89650870 | 183 | raw_spin_unlock_irqrestore(&i8259A_lock, flags); |
1da177e4 LT |
184 | return; |
185 | ||
186 | spurious_8259A_irq: | |
187 | /* | |
188 | * this is the slow path - should happen rarely. | |
189 | */ | |
190 | if (i8259A_irq_real(irq)) | |
191 | /* | |
192 | * oops, the IRQ _is_ in service according to the | |
193 | * 8259A - not spurious, go handle it. | |
194 | */ | |
195 | goto handle_real_irq; | |
196 | ||
197 | { | |
2cafe978 | 198 | static int spurious_irq_mask; |
1da177e4 LT |
199 | /* |
200 | * At this point we can be sure the IRQ is spurious, | |
201 | * lets ACK and report it. [once per IRQ] | |
202 | */ | |
203 | if (!(spurious_irq_mask & irqmask)) { | |
204 | printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq); | |
205 | spurious_irq_mask |= irqmask; | |
206 | } | |
207 | atomic_inc(&irq_err_count); | |
208 | /* | |
209 | * Theoretically we do not have to handle this IRQ, | |
210 | * but in Linux this does not cause problems and is | |
211 | * simpler for us. | |
212 | */ | |
213 | goto handle_real_irq; | |
214 | } | |
215 | } | |
216 | ||
84652e83 | 217 | static void i8259A_resume(void) |
1da177e4 | 218 | { |
a0be2f79 AN |
219 | if (i8259A_auto_eoi >= 0) |
220 | init_8259A(i8259A_auto_eoi); | |
2cafe978 AN |
221 | } |
222 | ||
84652e83 | 223 | static void i8259A_shutdown(void) |
2cafe978 AN |
224 | { |
225 | /* Put the i8259A into a quiescent state that | |
226 | * the kernel initialization code can get it | |
227 | * out of. | |
228 | */ | |
a0be2f79 AN |
229 | if (i8259A_auto_eoi >= 0) { |
230 | outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */ | |
fe0b030c | 231 | outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */ |
a0be2f79 | 232 | } |
1da177e4 LT |
233 | } |
234 | ||
84652e83 | 235 | static struct syscore_ops i8259_syscore_ops = { |
1da177e4 | 236 | .resume = i8259A_resume, |
2cafe978 | 237 | .shutdown = i8259A_shutdown, |
1da177e4 LT |
238 | }; |
239 | ||
1da177e4 LT |
240 | static int __init i8259A_init_sysfs(void) |
241 | { | |
84652e83 RW |
242 | register_syscore_ops(&i8259_syscore_ops); |
243 | return 0; | |
1da177e4 LT |
244 | } |
245 | ||
246 | device_initcall(i8259A_init_sysfs); | |
247 | ||
d80c1c0b | 248 | static void init_8259A(int auto_eoi) |
1da177e4 LT |
249 | { |
250 | unsigned long flags; | |
251 | ||
2cafe978 AN |
252 | i8259A_auto_eoi = auto_eoi; |
253 | ||
89650870 | 254 | raw_spin_lock_irqsave(&i8259A_lock, flags); |
1da177e4 | 255 | |
2cafe978 AN |
256 | outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */ |
257 | outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */ | |
1da177e4 LT |
258 | |
259 | /* | |
260 | * outb_p - this has to work on a wide range of PC hardware. | |
261 | */ | |
2cafe978 AN |
262 | outb_p(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */ |
263 | outb_p(I8259A_IRQ_BASE + 0, PIC_MASTER_IMR); /* ICW2: 8259A-1 IR0 mapped to I8259A_IRQ_BASE + 0x00 */ | |
264 | outb_p(1U << PIC_CASCADE_IR, PIC_MASTER_IMR); /* 8259A-1 (the master) has a slave on IR2 */ | |
265 | if (auto_eoi) /* master does Auto EOI */ | |
266 | outb_p(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR); | |
267 | else /* master expects normal EOI */ | |
268 | outb_p(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR); | |
269 | ||
270 | outb_p(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */ | |
271 | outb_p(I8259A_IRQ_BASE + 8, PIC_SLAVE_IMR); /* ICW2: 8259A-2 IR0 mapped to I8259A_IRQ_BASE + 0x08 */ | |
272 | outb_p(PIC_CASCADE_IR, PIC_SLAVE_IMR); /* 8259A-2 is a slave on master's IR2 */ | |
273 | outb_p(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR); /* (slave's support for AEOI in flat mode is to be investigated) */ | |
1da177e4 LT |
274 | if (auto_eoi) |
275 | /* | |
2cafe978 | 276 | * In AEOI mode we just have to mask the interrupt |
1da177e4 LT |
277 | * when acking. |
278 | */ | |
7c8d948f | 279 | i8259A_chip.irq_mask_ack = disable_8259A_irq; |
1da177e4 | 280 | else |
7c8d948f | 281 | i8259A_chip.irq_mask_ack = mask_and_ack_8259A; |
1da177e4 LT |
282 | |
283 | udelay(100); /* wait for 8259A to initialize */ | |
284 | ||
2cafe978 AN |
285 | outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */ |
286 | outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */ | |
1da177e4 | 287 | |
89650870 | 288 | raw_spin_unlock_irqrestore(&i8259A_lock, flags); |
1da177e4 LT |
289 | } |
290 | ||
291 | /* | |
292 | * IRQ2 is cascade interrupt to second interrupt controller | |
293 | */ | |
294 | static struct irqaction irq2 = { | |
4e45171c | 295 | .handler = no_action, |
4e45171c | 296 | .name = "cascade", |
5c22cd40 | 297 | .flags = IRQF_NO_THREAD, |
1da177e4 LT |
298 | }; |
299 | ||
300 | static struct resource pic1_io_resource = { | |
2cafe978 AN |
301 | .name = "pic1", |
302 | .start = PIC_MASTER_CMD, | |
303 | .end = PIC_MASTER_IMR, | |
304 | .flags = IORESOURCE_BUSY | |
1da177e4 LT |
305 | }; |
306 | ||
307 | static struct resource pic2_io_resource = { | |
2cafe978 AN |
308 | .name = "pic2", |
309 | .start = PIC_SLAVE_CMD, | |
310 | .end = PIC_SLAVE_IMR, | |
311 | .flags = IORESOURCE_BUSY | |
1da177e4 LT |
312 | }; |
313 | ||
079a4601 AB |
314 | static int i8259A_irq_domain_map(struct irq_domain *d, unsigned int virq, |
315 | irq_hw_number_t hw) | |
316 | { | |
317 | irq_set_chip_and_handler(virq, &i8259A_chip, handle_level_irq); | |
318 | irq_set_probe(virq); | |
319 | return 0; | |
320 | } | |
321 | ||
322 | static struct irq_domain_ops i8259A_ops = { | |
323 | .map = i8259A_irq_domain_map, | |
324 | .xlate = irq_domain_xlate_onecell, | |
325 | }; | |
326 | ||
1da177e4 LT |
327 | /* |
328 | * On systems with i8259-style interrupt controllers we assume for | |
28a7879d | 329 | * driver compatibility reasons interrupts 0 - 15 to be the i8259 |
1da177e4 LT |
330 | * interrupts even if the hardware uses a different interrupt numbering. |
331 | */ | |
5f93ef5c | 332 | struct irq_domain * __init __init_i8259_irqs(struct device_node *node) |
1da177e4 | 333 | { |
079a4601 | 334 | struct irq_domain *domain; |
1da177e4 | 335 | |
639702bd TB |
336 | insert_resource(&ioport_resource, &pic1_io_resource); |
337 | insert_resource(&ioport_resource, &pic2_io_resource); | |
1da177e4 LT |
338 | |
339 | init_8259A(0); | |
340 | ||
5f93ef5c | 341 | domain = irq_domain_add_legacy(node, 16, I8259A_IRQ_BASE, 0, |
079a4601 AB |
342 | &i8259A_ops, NULL); |
343 | if (!domain) | |
344 | panic("Failed to add i8259 IRQ domain"); | |
1da177e4 | 345 | |
2fa7937b | 346 | setup_irq(I8259A_IRQ_BASE + PIC_CASCADE_IR, &irq2); |
5f93ef5c PB |
347 | return domain; |
348 | } | |
349 | ||
350 | void __init init_i8259_irqs(void) | |
351 | { | |
352 | __init_i8259_irqs(NULL); | |
353 | } | |
354 | ||
bd0b9ac4 | 355 | static void i8259_irq_dispatch(struct irq_desc *desc) |
5f93ef5c | 356 | { |
4ba37501 | 357 | struct irq_domain *domain = irq_desc_get_handler_data(desc); |
5f93ef5c | 358 | int hwirq = i8259_irq(); |
4ba37501 | 359 | unsigned int irq; |
5f93ef5c PB |
360 | |
361 | if (hwirq < 0) | |
362 | return; | |
363 | ||
364 | irq = irq_linear_revmap(domain, hwirq); | |
365 | generic_handle_irq(irq); | |
366 | } | |
367 | ||
368 | int __init i8259_of_init(struct device_node *node, struct device_node *parent) | |
369 | { | |
370 | struct irq_domain *domain; | |
371 | unsigned int parent_irq; | |
372 | ||
373 | parent_irq = irq_of_parse_and_map(node, 0); | |
374 | if (!parent_irq) { | |
375 | pr_err("Failed to map i8259 parent IRQ\n"); | |
376 | return -ENODEV; | |
377 | } | |
378 | ||
379 | domain = __init_i8259_irqs(node); | |
380 | irq_set_handler_data(parent_irq, domain); | |
381 | irq_set_chained_handler(parent_irq, i8259_irq_dispatch); | |
382 | return 0; | |
1da177e4 | 383 | } |
5f93ef5c | 384 | IRQCHIP_DECLARE(i8259, "intel,i8259", i8259_of_init); |