irqchip/gic-v3: Make gic_irq_domain_select() robust for zero parameter count
[linux-2.6-block.git] / drivers / irqchip / irq-gic-v3.c
CommitLineData
caab277b 1// SPDX-License-Identifier: GPL-2.0-only
021f6537 2/*
0edc23ea 3 * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved.
021f6537 4 * Author: Marc Zyngier <marc.zyngier@arm.com>
021f6537
MZ
5 */
6
68628bb8
JG
7#define pr_fmt(fmt) "GICv3: " fmt
8
ffa7d616 9#include <linux/acpi.h>
021f6537 10#include <linux/cpu.h>
3708d52f 11#include <linux/cpu_pm.h>
021f6537
MZ
12#include <linux/delay.h>
13#include <linux/interrupt.h>
ffa7d616 14#include <linux/irqdomain.h>
5e279739 15#include <linux/kstrtox.h>
021f6537
MZ
16#include <linux/of.h>
17#include <linux/of_address.h>
18#include <linux/of_irq.h>
19#include <linux/percpu.h>
101b35f7 20#include <linux/refcount.h>
021f6537
MZ
21#include <linux/slab.h>
22
41a83e06 23#include <linux/irqchip.h>
1839e576 24#include <linux/irqchip/arm-gic-common.h>
021f6537 25#include <linux/irqchip/arm-gic-v3.h>
e3825ba1 26#include <linux/irqchip/irq-partition-percpu.h>
35727af2
SD
27#include <linux/bitfield.h>
28#include <linux/bits.h>
29#include <linux/arm-smccc.h>
021f6537
MZ
30
31#include <asm/cputype.h>
32#include <asm/exception.h>
33#include <asm/smp_plat.h>
0b6a3da9 34#include <asm/virt.h>
021f6537
MZ
35
36#include "irq-gic-common.h"
021f6537 37
f32c9266
JT
38#define GICD_INT_NMI_PRI (GICD_INT_DEF_PRI & ~0x80)
39
9c8114c2 40#define FLAGS_WORKAROUND_GICR_WAKER_MSM8996 (1ULL << 0)
d01fd161 41#define FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539 (1ULL << 1)
1d816ba1 42#define FLAGS_WORKAROUND_ASR_ERRATUM_8601001 (1ULL << 2)
9c8114c2 43
64b499d8
MZ
44#define GIC_IRQ_TYPE_PARTITION (GIC_IRQ_TYPE_LPI + 1)
45
f5c1434c
MZ
46struct redist_region {
47 void __iomem *redist_base;
48 phys_addr_t phys_base;
b70fb7af 49 bool single_redist;
f5c1434c
MZ
50};
51
021f6537 52struct gic_chip_data {
e3825ba1 53 struct fwnode_handle *fwnode;
35727af2 54 phys_addr_t dist_phys_base;
021f6537 55 void __iomem *dist_base;
f5c1434c
MZ
56 struct redist_region *redist_regions;
57 struct rdists rdists;
021f6537
MZ
58 struct irq_domain *domain;
59 u64 redist_stride;
f5c1434c 60 u32 nr_redist_regions;
9c8114c2 61 u64 flags;
eda0d04a 62 bool has_rss;
1a60e1e6 63 unsigned int ppi_nr;
52085d3f 64 struct partition_desc **ppi_descs;
021f6537
MZ
65};
66
35727af2
SD
67#define T241_CHIPS_MAX 4
68static void __iomem *t241_dist_base_alias[T241_CHIPS_MAX] __read_mostly;
69static DEFINE_STATIC_KEY_FALSE(gic_nvidia_t241_erratum);
70
6fe5c68e
LP
71static DEFINE_STATIC_KEY_FALSE(gic_arm64_2941627_erratum);
72
021f6537 73static struct gic_chip_data gic_data __read_mostly;
d01d3274 74static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key);
021f6537 75
211bddd2 76#define GIC_ID_NR (1U << GICD_TYPER_ID_BITS(gic_data.rdists.gicd_typer))
c107d613 77#define GIC_LINE_NR min(GICD_TYPER_SPIS(gic_data.rdists.gicd_typer), 1020U)
211bddd2
MZ
78#define GIC_ESPI_NR GICD_TYPER_ESPIS(gic_data.rdists.gicd_typer)
79
a02026bf
DA
80/*
81 * There are 16 SGIs, though we only actually use 8 in Linux. The other 8 SGIs
82 * are potentially stolen by the secure side. Some code, especially code dealing
83 * with hwirq IDs, is simplified by accounting for all 16.
84 */
85#define SGI_NR 16
86
d98d0a99
JT
87/*
88 * The behaviours of RPR and PMR registers differ depending on the value of
89 * SCR_EL3.FIQ, and the behaviour of non-secure priority registers of the
90 * distributor and redistributors depends on whether security is enabled in the
91 * GIC.
92 *
93 * When security is enabled, non-secure priority values from the (re)distributor
94 * are presented to the GIC CPUIF as follow:
95 * (GIC_(R)DIST_PRI[irq] >> 1) | 0x80;
96 *
d4034114 97 * If SCR_EL3.FIQ == 1, the values written to/read from PMR and RPR at non-secure
d98d0a99 98 * EL1 are subject to a similar operation thus matching the priorities presented
33678059 99 * from the (re)distributor when security is enabled. When SCR_EL3.FIQ == 0,
d4034114 100 * these values are unchanged by the GIC.
d98d0a99
JT
101 *
102 * see GICv3/GICv4 Architecture Specification (IHI0069D):
103 * - section 4.8.1 Non-secure accesses to register fields for Secure interrupt
104 * priorities.
105 * - Figure 4-7 Secure read of the priority field for a Non-secure Group 1
106 * interrupt.
d98d0a99 107 */
4bb49009 108static DEFINE_STATIC_KEY_FALSE(supports_pseudo_nmis);
d98d0a99 109
33678059
AE
110DEFINE_STATIC_KEY_FALSE(gic_nonsecure_priorities);
111EXPORT_SYMBOL(gic_nonsecure_priorities);
112
8d474dea
CYT
113/*
114 * When the Non-secure world has access to group 0 interrupts (as a
115 * consequence of SCR_EL3.FIQ == 0), reading the ICC_RPR_EL1 register will
116 * return the Distributor's view of the interrupt priority.
117 *
118 * When GIC security is enabled (GICD_CTLR.DS == 0), the interrupt priority
119 * written by software is moved to the Non-secure range by the Distributor.
120 *
121 * If both are true (which is when gic_nonsecure_priorities gets enabled),
122 * we need to shift down the priority programmed by software to match it
123 * against the value returned by ICC_RPR_EL1.
124 */
125#define GICD_INT_RPR_PRI(priority) \
126 ({ \
127 u32 __priority = (priority); \
128 if (static_branch_unlikely(&gic_nonsecure_priorities)) \
129 __priority = 0x80 | (__priority >> 1); \
130 \
131 __priority; \
132 })
133
a02026bf
DA
134/* rdist_nmi_refs[n] == number of cpus having the rdist interrupt n set as NMI */
135static refcount_t *rdist_nmi_refs;
101b35f7 136
0e5cb777 137static struct gic_kvm_info gic_v3_kvm_info __initdata;
eda0d04a 138static DEFINE_PER_CPU(bool, has_rss);
1839e576 139
eda0d04a 140#define MPIDR_RS(mpidr) (((mpidr) & 0xF0UL) >> 4)
f5c1434c
MZ
141#define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist))
142#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
021f6537
MZ
143#define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K)
144
145/* Our default, arbitrary priority value. Linux only uses one anyway. */
146#define DEFAULT_PMR_VALUE 0xf0
147
e91b036e 148enum gic_intid_range {
70a29c32 149 SGI_RANGE,
e91b036e
MZ
150 PPI_RANGE,
151 SPI_RANGE,
5f51f803 152 EPPI_RANGE,
211bddd2 153 ESPI_RANGE,
e91b036e
MZ
154 LPI_RANGE,
155 __INVALID_RANGE__
156};
157
158static enum gic_intid_range __get_intid_range(irq_hw_number_t hwirq)
159{
160 switch (hwirq) {
70a29c32
MZ
161 case 0 ... 15:
162 return SGI_RANGE;
e91b036e
MZ
163 case 16 ... 31:
164 return PPI_RANGE;
165 case 32 ... 1019:
166 return SPI_RANGE;
5f51f803
MZ
167 case EPPI_BASE_INTID ... (EPPI_BASE_INTID + 63):
168 return EPPI_RANGE;
211bddd2
MZ
169 case ESPI_BASE_INTID ... (ESPI_BASE_INTID + 1023):
170 return ESPI_RANGE;
e91b036e
MZ
171 case 8192 ... GENMASK(23, 0):
172 return LPI_RANGE;
173 default:
174 return __INVALID_RANGE__;
175 }
176}
177
178static enum gic_intid_range get_intid_range(struct irq_data *d)
179{
180 return __get_intid_range(d->hwirq);
181}
182
021f6537
MZ
183static inline unsigned int gic_irq(struct irq_data *d)
184{
185 return d->hwirq;
186}
187
70a29c32 188static inline bool gic_irq_in_rdist(struct irq_data *d)
021f6537 189{
70a29c32
MZ
190 switch (get_intid_range(d)) {
191 case SGI_RANGE:
192 case PPI_RANGE:
193 case EPPI_RANGE:
194 return true;
195 default:
196 return false;
197 }
021f6537
MZ
198}
199
35727af2
SD
200static inline void __iomem *gic_dist_base_alias(struct irq_data *d)
201{
202 if (static_branch_unlikely(&gic_nvidia_t241_erratum)) {
203 irq_hw_number_t hwirq = irqd_to_hwirq(d);
204 u32 chip;
205
206 /*
207 * For the erratum T241-FABRIC-4, read accesses to GICD_In{E}
208 * registers are directed to the chip that owns the SPI. The
209 * the alias region can also be used for writes to the
210 * GICD_In{E} except GICD_ICENABLERn. Each chip has support
211 * for 320 {E}SPIs. Mappings for all 4 chips:
212 * Chip0 = 32-351
213 * Chip1 = 352-671
214 * Chip2 = 672-991
215 * Chip3 = 4096-4415
216 */
217 switch (__get_intid_range(hwirq)) {
218 case SPI_RANGE:
219 chip = (hwirq - 32) / 320;
220 break;
221 case ESPI_RANGE:
222 chip = 3;
223 break;
224 default:
225 unreachable();
226 }
227 return t241_dist_base_alias[chip];
228 }
229
230 return gic_data.dist_base;
231}
232
021f6537
MZ
233static inline void __iomem *gic_dist_base(struct irq_data *d)
234{
e91b036e 235 switch (get_intid_range(d)) {
70a29c32 236 case SGI_RANGE:
e91b036e 237 case PPI_RANGE:
5f51f803 238 case EPPI_RANGE:
e91b036e 239 /* SGI+PPI -> SGI_base for this CPU */
021f6537
MZ
240 return gic_data_rdist_sgi_base();
241
e91b036e 242 case SPI_RANGE:
211bddd2 243 case ESPI_RANGE:
e91b036e 244 /* SPI -> dist_base */
021f6537
MZ
245 return gic_data.dist_base;
246
e91b036e
MZ
247 default:
248 return NULL;
249 }
021f6537
MZ
250}
251
0df66645 252static void gic_do_wait_for_rwp(void __iomem *base, u32 bit)
021f6537
MZ
253{
254 u32 count = 1000000; /* 1s! */
255
0df66645 256 while (readl_relaxed(base + GICD_CTLR) & bit) {
021f6537
MZ
257 count--;
258 if (!count) {
259 pr_err_ratelimited("RWP timeout, gone fishing\n");
260 return;
261 }
262 cpu_relax();
263 udelay(1);
2c542426 264 }
021f6537
MZ
265}
266
267/* Wait for completion of a distributor change */
268static void gic_dist_wait_for_rwp(void)
269{
0df66645 270 gic_do_wait_for_rwp(gic_data.dist_base, GICD_CTLR_RWP);
021f6537
MZ
271}
272
273/* Wait for completion of a redistributor change */
274static void gic_redist_wait_for_rwp(void)
275{
0df66645 276 gic_do_wait_for_rwp(gic_data_rdist_rd_base(), GICR_CTLR_RWP);
021f6537
MZ
277}
278
a2c22510 279static void gic_enable_redist(bool enable)
021f6537
MZ
280{
281 void __iomem *rbase;
282 u32 count = 1000000; /* 1s! */
283 u32 val;
284
9c8114c2
SK
285 if (gic_data.flags & FLAGS_WORKAROUND_GICR_WAKER_MSM8996)
286 return;
287
021f6537
MZ
288 rbase = gic_data_rdist_rd_base();
289
021f6537 290 val = readl_relaxed(rbase + GICR_WAKER);
a2c22510
SH
291 if (enable)
292 /* Wake up this CPU redistributor */
293 val &= ~GICR_WAKER_ProcessorSleep;
294 else
295 val |= GICR_WAKER_ProcessorSleep;
021f6537
MZ
296 writel_relaxed(val, rbase + GICR_WAKER);
297
a2c22510
SH
298 if (!enable) { /* Check that GICR_WAKER is writeable */
299 val = readl_relaxed(rbase + GICR_WAKER);
300 if (!(val & GICR_WAKER_ProcessorSleep))
301 return; /* No PM support in this redistributor */
302 }
303
d102eb5c 304 while (--count) {
a2c22510 305 val = readl_relaxed(rbase + GICR_WAKER);
cf1d9d11 306 if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep))
a2c22510 307 break;
021f6537
MZ
308 cpu_relax();
309 udelay(1);
2c542426 310 }
a2c22510
SH
311 if (!count)
312 pr_err_ratelimited("redistributor failed to %s...\n",
313 enable ? "wakeup" : "sleep");
021f6537
MZ
314}
315
316/*
317 * Routines to disable, enable, EOI and route interrupts
318 */
e91b036e
MZ
319static u32 convert_offset_index(struct irq_data *d, u32 offset, u32 *index)
320{
321 switch (get_intid_range(d)) {
70a29c32 322 case SGI_RANGE:
e91b036e
MZ
323 case PPI_RANGE:
324 case SPI_RANGE:
325 *index = d->hwirq;
326 return offset;
5f51f803
MZ
327 case EPPI_RANGE:
328 /*
329 * Contrary to the ESPI range, the EPPI range is contiguous
330 * to the PPI range in the registers, so let's adjust the
331 * displacement accordingly. Consistency is overrated.
332 */
333 *index = d->hwirq - EPPI_BASE_INTID + 32;
334 return offset;
211bddd2
MZ
335 case ESPI_RANGE:
336 *index = d->hwirq - ESPI_BASE_INTID;
337 switch (offset) {
338 case GICD_ISENABLER:
339 return GICD_ISENABLERnE;
340 case GICD_ICENABLER:
341 return GICD_ICENABLERnE;
342 case GICD_ISPENDR:
343 return GICD_ISPENDRnE;
344 case GICD_ICPENDR:
345 return GICD_ICPENDRnE;
346 case GICD_ISACTIVER:
347 return GICD_ISACTIVERnE;
348 case GICD_ICACTIVER:
349 return GICD_ICACTIVERnE;
350 case GICD_IPRIORITYR:
351 return GICD_IPRIORITYRnE;
352 case GICD_ICFGR:
353 return GICD_ICFGRnE;
354 case GICD_IROUTER:
355 return GICD_IROUTERnE;
356 default:
357 break;
358 }
359 break;
e91b036e
MZ
360 default:
361 break;
362 }
363
364 WARN_ON(1);
365 *index = d->hwirq;
366 return offset;
367}
368
b594c6e2
MZ
369static int gic_peek_irq(struct irq_data *d, u32 offset)
370{
b594c6e2 371 void __iomem *base;
e91b036e
MZ
372 u32 index, mask;
373
374 offset = convert_offset_index(d, offset, &index);
375 mask = 1 << (index % 32);
b594c6e2
MZ
376
377 if (gic_irq_in_rdist(d))
378 base = gic_data_rdist_sgi_base();
379 else
35727af2 380 base = gic_dist_base_alias(d);
b594c6e2 381
e91b036e 382 return !!(readl_relaxed(base + offset + (index / 32) * 4) & mask);
b594c6e2
MZ
383}
384
021f6537
MZ
385static void gic_poke_irq(struct irq_data *d, u32 offset)
386{
021f6537 387 void __iomem *base;
e91b036e
MZ
388 u32 index, mask;
389
390 offset = convert_offset_index(d, offset, &index);
391 mask = 1 << (index % 32);
021f6537 392
63f13483 393 if (gic_irq_in_rdist(d))
021f6537 394 base = gic_data_rdist_sgi_base();
63f13483 395 else
021f6537 396 base = gic_data.dist_base;
021f6537 397
e91b036e 398 writel_relaxed(mask, base + offset + (index / 32) * 4);
021f6537
MZ
399}
400
021f6537
MZ
401static void gic_mask_irq(struct irq_data *d)
402{
403 gic_poke_irq(d, GICD_ICENABLER);
63f13483
MZ
404 if (gic_irq_in_rdist(d))
405 gic_redist_wait_for_rwp();
406 else
407 gic_dist_wait_for_rwp();
021f6537
MZ
408}
409
0b6a3da9
MZ
410static void gic_eoimode1_mask_irq(struct irq_data *d)
411{
412 gic_mask_irq(d);
530bf353
MZ
413 /*
414 * When masking a forwarded interrupt, make sure it is
415 * deactivated as well.
416 *
417 * This ensures that an interrupt that is getting
418 * disabled/masked will not get "stuck", because there is
419 * noone to deactivate it (guest is being terminated).
420 */
4df7f54d 421 if (irqd_is_forwarded_to_vcpu(d))
530bf353 422 gic_poke_irq(d, GICD_ICACTIVER);
0b6a3da9
MZ
423}
424
021f6537
MZ
425static void gic_unmask_irq(struct irq_data *d)
426{
427 gic_poke_irq(d, GICD_ISENABLER);
428}
429
d98d0a99
JT
430static inline bool gic_supports_nmi(void)
431{
432 return IS_ENABLED(CONFIG_ARM64_PSEUDO_NMI) &&
433 static_branch_likely(&supports_pseudo_nmis);
434}
435
b594c6e2
MZ
436static int gic_irq_set_irqchip_state(struct irq_data *d,
437 enum irqchip_irq_state which, bool val)
438{
439 u32 reg;
440
64b499d8 441 if (d->hwirq >= 8192) /* SGI/PPI/SPI only */
b594c6e2
MZ
442 return -EINVAL;
443
444 switch (which) {
445 case IRQCHIP_STATE_PENDING:
446 reg = val ? GICD_ISPENDR : GICD_ICPENDR;
447 break;
448
449 case IRQCHIP_STATE_ACTIVE:
450 reg = val ? GICD_ISACTIVER : GICD_ICACTIVER;
451 break;
452
453 case IRQCHIP_STATE_MASKED:
63f13483
MZ
454 if (val) {
455 gic_mask_irq(d);
456 return 0;
457 }
458 reg = GICD_ISENABLER;
b594c6e2
MZ
459 break;
460
461 default:
462 return -EINVAL;
463 }
464
465 gic_poke_irq(d, reg);
466 return 0;
467}
468
469static int gic_irq_get_irqchip_state(struct irq_data *d,
470 enum irqchip_irq_state which, bool *val)
471{
211bddd2 472 if (d->hwirq >= 8192) /* PPI/SPI only */
b594c6e2
MZ
473 return -EINVAL;
474
475 switch (which) {
476 case IRQCHIP_STATE_PENDING:
477 *val = gic_peek_irq(d, GICD_ISPENDR);
478 break;
479
480 case IRQCHIP_STATE_ACTIVE:
481 *val = gic_peek_irq(d, GICD_ISACTIVER);
482 break;
483
484 case IRQCHIP_STATE_MASKED:
485 *val = !gic_peek_irq(d, GICD_ISENABLER);
486 break;
487
488 default:
489 return -EINVAL;
490 }
491
492 return 0;
493}
494
101b35f7
JT
495static void gic_irq_set_prio(struct irq_data *d, u8 prio)
496{
497 void __iomem *base = gic_dist_base(d);
e91b036e 498 u32 offset, index;
101b35f7 499
e91b036e
MZ
500 offset = convert_offset_index(d, GICD_IPRIORITYR, &index);
501
502 writeb_relaxed(prio, base + offset + index);
101b35f7
JT
503}
504
bfa80ee9 505static u32 __gic_get_ppi_index(irq_hw_number_t hwirq)
81a43273 506{
bfa80ee9 507 switch (__get_intid_range(hwirq)) {
81a43273 508 case PPI_RANGE:
bfa80ee9 509 return hwirq - 16;
5f51f803 510 case EPPI_RANGE:
bfa80ee9 511 return hwirq - EPPI_BASE_INTID + 16;
81a43273
MZ
512 default:
513 unreachable();
514 }
515}
516
a02026bf
DA
517static u32 __gic_get_rdist_index(irq_hw_number_t hwirq)
518{
519 switch (__get_intid_range(hwirq)) {
520 case SGI_RANGE:
521 case PPI_RANGE:
522 return hwirq;
523 case EPPI_RANGE:
524 return hwirq - EPPI_BASE_INTID + 32;
525 default:
526 unreachable();
527 }
528}
529
530static u32 gic_get_rdist_index(struct irq_data *d)
bfa80ee9 531{
a02026bf 532 return __gic_get_rdist_index(d->hwirq);
bfa80ee9
JM
533}
534
101b35f7
JT
535static int gic_irq_nmi_setup(struct irq_data *d)
536{
537 struct irq_desc *desc = irq_to_desc(d->irq);
538
539 if (!gic_supports_nmi())
540 return -EINVAL;
541
542 if (gic_peek_irq(d, GICD_ISENABLER)) {
543 pr_err("Cannot set NMI property of enabled IRQ %u\n", d->irq);
544 return -EINVAL;
545 }
546
547 /*
548 * A secondary irq_chip should be in charge of LPI request,
549 * it should not be possible to get there
550 */
551 if (WARN_ON(gic_irq(d) >= 8192))
552 return -EINVAL;
553
554 /* desc lock should already be held */
81a43273 555 if (gic_irq_in_rdist(d)) {
a02026bf 556 u32 idx = gic_get_rdist_index(d);
81a43273 557
a02026bf
DA
558 /*
559 * Setting up a percpu interrupt as NMI, only switch handler
560 * for first NMI
561 */
562 if (!refcount_inc_not_zero(&rdist_nmi_refs[idx])) {
563 refcount_set(&rdist_nmi_refs[idx], 1);
101b35f7
JT
564 desc->handle_irq = handle_percpu_devid_fasteoi_nmi;
565 }
566 } else {
567 desc->handle_irq = handle_fasteoi_nmi;
568 }
569
570 gic_irq_set_prio(d, GICD_INT_NMI_PRI);
571
572 return 0;
573}
574
575static void gic_irq_nmi_teardown(struct irq_data *d)
576{
577 struct irq_desc *desc = irq_to_desc(d->irq);
578
579 if (WARN_ON(!gic_supports_nmi()))
580 return;
581
582 if (gic_peek_irq(d, GICD_ISENABLER)) {
583 pr_err("Cannot set NMI property of enabled IRQ %u\n", d->irq);
584 return;
585 }
586
587 /*
588 * A secondary irq_chip should be in charge of LPI request,
589 * it should not be possible to get there
590 */
591 if (WARN_ON(gic_irq(d) >= 8192))
592 return;
593
594 /* desc lock should already be held */
81a43273 595 if (gic_irq_in_rdist(d)) {
a02026bf 596 u32 idx = gic_get_rdist_index(d);
81a43273 597
101b35f7 598 /* Tearing down NMI, only switch handler for last NMI */
a02026bf 599 if (refcount_dec_and_test(&rdist_nmi_refs[idx]))
101b35f7
JT
600 desc->handle_irq = handle_percpu_devid_irq;
601 } else {
602 desc->handle_irq = handle_fasteoi_irq;
603 }
604
605 gic_irq_set_prio(d, GICD_INT_DEF_PRI);
606}
607
6fe5c68e
LP
608static bool gic_arm64_erratum_2941627_needed(struct irq_data *d)
609{
610 enum gic_intid_range range;
611
612 if (!static_branch_unlikely(&gic_arm64_2941627_erratum))
613 return false;
614
615 range = get_intid_range(d);
616
617 /*
618 * The workaround is needed if the IRQ is an SPI and
619 * the target cpu is different from the one we are
620 * executing on.
621 */
622 return (range == SPI_RANGE || range == ESPI_RANGE) &&
623 !cpumask_test_cpu(raw_smp_processor_id(),
624 irq_data_get_effective_affinity_mask(d));
625}
626
021f6537
MZ
627static void gic_eoi_irq(struct irq_data *d)
628{
6efb5092
MR
629 write_gicreg(gic_irq(d), ICC_EOIR1_EL1);
630 isb();
6fe5c68e
LP
631
632 if (gic_arm64_erratum_2941627_needed(d)) {
633 /*
634 * Make sure the GIC stream deactivate packet
635 * issued by ICC_EOIR1_EL1 has completed before
636 * deactivating through GICD_IACTIVER.
637 */
638 dsb(sy);
639 gic_poke_irq(d, GICD_ICACTIVER);
640 }
021f6537
MZ
641}
642
0b6a3da9
MZ
643static void gic_eoimode1_eoi_irq(struct irq_data *d)
644{
645 /*
530bf353
MZ
646 * No need to deactivate an LPI, or an interrupt that
647 * is is getting forwarded to a vcpu.
0b6a3da9 648 */
4df7f54d 649 if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d))
0b6a3da9 650 return;
6fe5c68e
LP
651
652 if (!gic_arm64_erratum_2941627_needed(d))
653 gic_write_dir(gic_irq(d));
654 else
655 gic_poke_irq(d, GICD_ICACTIVER);
0b6a3da9
MZ
656}
657
021f6537
MZ
658static int gic_set_type(struct irq_data *d, unsigned int type)
659{
5f51f803 660 enum gic_intid_range range;
021f6537 661 unsigned int irq = gic_irq(d);
021f6537 662 void __iomem *base;
e91b036e 663 u32 offset, index;
13d22e2e 664 int ret;
021f6537 665
5f51f803
MZ
666 range = get_intid_range(d);
667
64b499d8
MZ
668 /* Interrupt configuration for SGIs can't be changed */
669 if (range == SGI_RANGE)
670 return type != IRQ_TYPE_EDGE_RISING ? -EINVAL : 0;
671
fb7e7deb 672 /* SPIs have restrictions on the supported types */
5f51f803
MZ
673 if ((range == SPI_RANGE || range == ESPI_RANGE) &&
674 type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
021f6537
MZ
675 return -EINVAL;
676
63f13483 677 if (gic_irq_in_rdist(d))
021f6537 678 base = gic_data_rdist_sgi_base();
63f13483 679 else
35727af2 680 base = gic_dist_base_alias(d);
021f6537 681
e91b036e 682 offset = convert_offset_index(d, GICD_ICFGR, &index);
13d22e2e 683
63f13483 684 ret = gic_configure_irq(index, type, base + offset, NULL);
5f51f803 685 if (ret && (range == PPI_RANGE || range == EPPI_RANGE)) {
13d22e2e 686 /* Misconfigured PPIs are usually not fatal */
5f51f803 687 pr_warn("GIC: PPI INTID%d is secure or misconfigured\n", irq);
13d22e2e
MZ
688 ret = 0;
689 }
690
691 return ret;
021f6537
MZ
692}
693
530bf353
MZ
694static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
695{
64b499d8
MZ
696 if (get_intid_range(d) == SGI_RANGE)
697 return -EINVAL;
698
4df7f54d
TG
699 if (vcpu)
700 irqd_set_forwarded_to_vcpu(d);
701 else
702 irqd_clr_forwarded_to_vcpu(d);
530bf353
MZ
703 return 0;
704}
705
3c65cbb7 706static u64 gic_cpu_to_affinity(int cpu)
021f6537 707{
3c65cbb7 708 u64 mpidr = cpu_logical_map(cpu);
021f6537
MZ
709 u64 aff;
710
b4d81fab 711 /* ASR8601 needs to have its affinities shifted down... */
712 if (unlikely(gic_data.flags & FLAGS_WORKAROUND_ASR_ERRATUM_8601001))
713 mpidr = (MPIDR_AFFINITY_LEVEL(mpidr, 1) |
714 (MPIDR_AFFINITY_LEVEL(mpidr, 2) << 8));
715
f6c86a41 716 aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
021f6537
MZ
717 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
718 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
719 MPIDR_AFFINITY_LEVEL(mpidr, 0));
720
721 return aff;
722}
723
f32c9266
JT
724static void gic_deactivate_unhandled(u32 irqnr)
725{
726 if (static_branch_likely(&supports_deactivate_key)) {
727 if (irqnr < 8192)
728 gic_write_dir(irqnr);
729 } else {
6efb5092
MR
730 write_gicreg(irqnr, ICC_EOIR1_EL1);
731 isb();
f32c9266
JT
732 }
733}
734
6efb5092
MR
735/*
736 * Follow a read of the IAR with any HW maintenance that needs to happen prior
737 * to invoking the relevant IRQ handler. We must do two things:
738 *
739 * (1) Ensure instruction ordering between a read of IAR and subsequent
740 * instructions in the IRQ handler using an ISB.
741 *
742 * It is possible for the IAR to report an IRQ which was signalled *after*
743 * the CPU took an IRQ exception as multiple interrupts can race to be
744 * recognized by the GIC, earlier interrupts could be withdrawn, and/or
745 * later interrupts could be prioritized by the GIC.
746 *
747 * For devices which are tightly coupled to the CPU, such as PMUs, a
748 * context synchronization event is necessary to ensure that system
749 * register state is not stale, as these may have been indirectly written
750 * *after* exception entry.
751 *
752 * (2) Deactivate the interrupt when EOI mode 1 is in use.
753 */
754static inline void gic_complete_ack(u32 irqnr)
f32c9266 755{
f32c9266 756 if (static_branch_likely(&supports_deactivate_key))
6efb5092 757 write_gicreg(irqnr, ICC_EOIR1_EL1);
17ce302f 758
6efb5092 759 isb();
f32c9266
JT
760}
761
614ab80c 762static bool gic_rpr_is_nmi_prio(void)
382e6e17 763{
614ab80c
MR
764 if (!gic_supports_nmi())
765 return false;
f32c9266 766
614ab80c
MR
767 return unlikely(gic_read_rpr() == GICD_INT_RPR_PRI(GICD_INT_NMI_PRI));
768}
382e6e17 769
614ab80c
MR
770static bool gic_irqnr_is_special(u32 irqnr)
771{
772 return irqnr >= 1020 && irqnr <= 1023;
773}
382e6e17 774
614ab80c
MR
775static void __gic_handle_irq(u32 irqnr, struct pt_regs *regs)
776{
777 if (gic_irqnr_is_special(irqnr))
778 return;
382e6e17 779
6efb5092 780 gic_complete_ack(irqnr);
382e6e17 781
614ab80c
MR
782 if (generic_handle_domain_irq(gic_data.domain, irqnr)) {
783 WARN_ONCE(true, "Unexpected interrupt (irqnr %u)\n", irqnr);
f32c9266 784 gic_deactivate_unhandled(irqnr);
382e6e17 785 }
f32c9266
JT
786}
787
614ab80c 788static void __gic_handle_nmi(u32 irqnr, struct pt_regs *regs)
382e6e17 789{
614ab80c
MR
790 if (gic_irqnr_is_special(irqnr))
791 return;
382e6e17 792
614ab80c 793 gic_complete_ack(irqnr);
382e6e17 794
614ab80c
MR
795 if (generic_handle_domain_nmi(gic_data.domain, irqnr)) {
796 WARN_ONCE(true, "Unexpected pseudo-NMI (irqnr %u)\n", irqnr);
797 gic_deactivate_unhandled(irqnr);
382e6e17 798 }
382e6e17
MZ
799}
800
614ab80c
MR
801/*
802 * An exception has been taken from a context with IRQs enabled, and this could
803 * be an IRQ or an NMI.
804 *
805 * The entry code called us with DAIF.IF set to keep NMIs masked. We must clear
806 * DAIF.IF (and update ICC_PMR_EL1 to mask regular IRQs) prior to returning,
807 * after handling any NMI but before handling any IRQ.
808 *
809 * The entry code has performed IRQ entry, and if an NMI is detected we must
810 * perform NMI entry/exit around invoking the handler.
811 */
812static void __gic_handle_irq_from_irqson(struct pt_regs *regs)
021f6537 813{
614ab80c 814 bool is_nmi;
f6c86a41 815 u32 irqnr;
021f6537 816
614ab80c 817 irqnr = gic_read_iar();
021f6537 818
614ab80c 819 is_nmi = gic_rpr_is_nmi_prio();
a97709f5 820
614ab80c
MR
821 if (is_nmi) {
822 nmi_enter();
823 __gic_handle_nmi(irqnr, regs);
824 nmi_exit();
f32c9266
JT
825 }
826
3f1f3234
JT
827 if (gic_prio_masking_enabled()) {
828 gic_pmr_mask_irqs();
829 gic_arch_enable_irqs();
830 }
831
614ab80c
MR
832 if (!is_nmi)
833 __gic_handle_irq(irqnr, regs);
834}
64b499d8 835
614ab80c
MR
836/*
837 * An exception has been taken from a context with IRQs disabled, which can only
838 * be an NMI.
839 *
840 * The entry code called us with DAIF.IF set to keep NMIs masked. We must leave
841 * DAIF.IF (and ICC_PMR_EL1) unchanged.
842 *
843 * The entry code has performed NMI entry.
844 */
845static void __gic_handle_irq_from_irqsoff(struct pt_regs *regs)
846{
847 u64 pmr;
848 u32 irqnr;
849
850 /*
851 * We were in a context with IRQs disabled. However, the
852 * entry code has set PMR to a value that allows any
853 * interrupt to be acknowledged, and not just NMIs. This can
854 * lead to surprising effects if the NMI has been retired in
855 * the meantime, and that there is an IRQ pending. The IRQ
856 * would then be taken in NMI context, something that nobody
857 * wants to debug twice.
858 *
859 * Until we sort this, drop PMR again to a level that will
860 * actually only allow NMIs before reading IAR, and then
861 * restore it to what it was.
862 */
863 pmr = gic_read_pmr();
864 gic_pmr_mask_irqs();
865 isb();
866 irqnr = gic_read_iar();
867 gic_write_pmr(pmr);
868
869 __gic_handle_nmi(irqnr, regs);
870}
871
872static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
873{
874 if (unlikely(gic_supports_nmi() && !interrupts_enabled(regs)))
875 __gic_handle_irq_from_irqsoff(regs);
876 else
877 __gic_handle_irq_from_irqson(regs);
021f6537
MZ
878}
879
b5cf6073
JT
880static u32 gic_get_pribits(void)
881{
882 u32 pribits;
883
884 pribits = gic_read_ctlr();
885 pribits &= ICC_CTLR_EL1_PRI_BITS_MASK;
886 pribits >>= ICC_CTLR_EL1_PRI_BITS_SHIFT;
887 pribits++;
888
889 return pribits;
890}
891
892static bool gic_has_group0(void)
893{
894 u32 val;
e7932188
JT
895 u32 old_pmr;
896
897 old_pmr = gic_read_pmr();
b5cf6073
JT
898
899 /*
900 * Let's find out if Group0 is under control of EL3 or not by
901 * setting the highest possible, non-zero priority in PMR.
902 *
903 * If SCR_EL3.FIQ is set, the priority gets shifted down in
904 * order for the CPU interface to set bit 7, and keep the
905 * actual priority in the non-secure range. In the process, it
906 * looses the least significant bit and the actual priority
907 * becomes 0x80. Reading it back returns 0, indicating that
908 * we're don't have access to Group0.
909 */
910 gic_write_pmr(BIT(8 - gic_get_pribits()));
911 val = gic_read_pmr();
912
e7932188
JT
913 gic_write_pmr(old_pmr);
914
b5cf6073
JT
915 return val != 0;
916}
917
021f6537
MZ
918static void __init gic_dist_init(void)
919{
920 unsigned int i;
921 u64 affinity;
922 void __iomem *base = gic_data.dist_base;
0b04758b 923 u32 val;
021f6537
MZ
924
925 /* Disable the distributor */
926 writel_relaxed(0, base + GICD_CTLR);
927 gic_dist_wait_for_rwp();
928
7c9b9730
MZ
929 /*
930 * Configure SPIs as non-secure Group-1. This will only matter
931 * if the GIC only has a single security state. This will not
932 * do the right thing if the kernel is running in secure mode,
933 * but that's not the intended use case anyway.
934 */
211bddd2 935 for (i = 32; i < GIC_LINE_NR; i += 32)
7c9b9730
MZ
936 writel_relaxed(~0, base + GICD_IGROUPR + i / 8);
937
211bddd2
MZ
938 /* Extended SPI range, not handled by the GICv2/GICv3 common code */
939 for (i = 0; i < GIC_ESPI_NR; i += 32) {
940 writel_relaxed(~0U, base + GICD_ICENABLERnE + i / 8);
941 writel_relaxed(~0U, base + GICD_ICACTIVERnE + i / 8);
942 }
943
944 for (i = 0; i < GIC_ESPI_NR; i += 32)
945 writel_relaxed(~0U, base + GICD_IGROUPRnE + i / 8);
946
947 for (i = 0; i < GIC_ESPI_NR; i += 16)
948 writel_relaxed(0, base + GICD_ICFGRnE + i / 4);
949
950 for (i = 0; i < GIC_ESPI_NR; i += 4)
951 writel_relaxed(GICD_INT_DEF_PRI_X4, base + GICD_IPRIORITYRnE + i);
952
63f13483
MZ
953 /* Now do the common stuff */
954 gic_dist_config(base, GIC_LINE_NR, NULL);
021f6537 955
0b04758b
MZ
956 val = GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1;
957 if (gic_data.rdists.gicd_typer2 & GICD_TYPER2_nASSGIcap) {
958 pr_info("Enabling SGIs without active state\n");
959 val |= GICD_CTLR_nASSGIreq;
960 }
961
63f13483 962 /* Enable distributor with ARE, Group1, and wait for it to drain */
0b04758b 963 writel_relaxed(val, base + GICD_CTLR);
63f13483 964 gic_dist_wait_for_rwp();
021f6537
MZ
965
966 /*
967 * Set all global interrupts to the boot CPU only. ARE must be
968 * enabled.
969 */
3c65cbb7 970 affinity = gic_cpu_to_affinity(smp_processor_id());
211bddd2 971 for (i = 32; i < GIC_LINE_NR; i++)
72c97126 972 gic_write_irouter(affinity, base + GICD_IROUTER + i * 8);
211bddd2
MZ
973
974 for (i = 0; i < GIC_ESPI_NR; i++)
975 gic_write_irouter(affinity, base + GICD_IROUTERnE + i * 8);
021f6537
MZ
976}
977
0d94ded2 978static int gic_iterate_rdists(int (*fn)(struct redist_region *, void __iomem *))
021f6537 979{
0d94ded2 980 int ret = -ENODEV;
021f6537
MZ
981 int i;
982
f5c1434c
MZ
983 for (i = 0; i < gic_data.nr_redist_regions; i++) {
984 void __iomem *ptr = gic_data.redist_regions[i].redist_base;
0d94ded2 985 u64 typer;
021f6537
MZ
986 u32 reg;
987
988 reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK;
989 if (reg != GIC_PIDR2_ARCH_GICv3 &&
990 reg != GIC_PIDR2_ARCH_GICv4) { /* We're in trouble... */
991 pr_warn("No redistributor present @%p\n", ptr);
992 break;
993 }
994
995 do {
72c97126 996 typer = gic_read_typer(ptr + GICR_TYPER);
0d94ded2
MZ
997 ret = fn(gic_data.redist_regions + i, ptr);
998 if (!ret)
021f6537 999 return 0;
021f6537 1000
b70fb7af
TN
1001 if (gic_data.redist_regions[i].single_redist)
1002 break;
1003
021f6537
MZ
1004 if (gic_data.redist_stride) {
1005 ptr += gic_data.redist_stride;
1006 } else {
1007 ptr += SZ_64K * 2; /* Skip RD_base + SGI_base */
1008 if (typer & GICR_TYPER_VLPIS)
1009 ptr += SZ_64K * 2; /* Skip VLPI_base + reserved page */
1010 }
1011 } while (!(typer & GICR_TYPER_LAST));
1012 }
1013
0d94ded2
MZ
1014 return ret ? -ENODEV : 0;
1015}
1016
1017static int __gic_populate_rdist(struct redist_region *region, void __iomem *ptr)
1018{
3c65cbb7 1019 unsigned long mpidr;
0d94ded2
MZ
1020 u64 typer;
1021 u32 aff;
1022
1023 /*
1024 * Convert affinity to a 32bit value that can be matched to
1025 * GICR_TYPER bits [63:32].
1026 */
3c65cbb7
MZ
1027 mpidr = gic_cpu_to_affinity(smp_processor_id());
1028
0d94ded2
MZ
1029 aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 |
1030 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
1031 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
1032 MPIDR_AFFINITY_LEVEL(mpidr, 0));
1033
1034 typer = gic_read_typer(ptr + GICR_TYPER);
1035 if ((typer >> 32) == aff) {
1036 u64 offset = ptr - region->redist_base;
9058a4e9 1037 raw_spin_lock_init(&gic_data_rdist()->rd_lock);
0d94ded2
MZ
1038 gic_data_rdist_rd_base() = ptr;
1039 gic_data_rdist()->phys_base = region->phys_base + offset;
1040
1041 pr_info("CPU%d: found redistributor %lx region %d:%pa\n",
1042 smp_processor_id(), mpidr,
1043 (int)(region - gic_data.redist_regions),
1044 &gic_data_rdist()->phys_base);
1045 return 0;
1046 }
1047
1048 /* Try next one */
1049 return 1;
1050}
1051
1052static int gic_populate_rdist(void)
1053{
1054 if (gic_iterate_rdists(__gic_populate_rdist) == 0)
1055 return 0;
1056
021f6537 1057 /* We couldn't even deal with ourselves... */
f6c86a41 1058 WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n",
0d94ded2
MZ
1059 smp_processor_id(),
1060 (unsigned long)cpu_logical_map(smp_processor_id()));
021f6537
MZ
1061 return -ENODEV;
1062}
1063
1a60e1e6
MZ
1064static int __gic_update_rdist_properties(struct redist_region *region,
1065 void __iomem *ptr)
0edc23ea
MZ
1066{
1067 u64 typer = gic_read_typer(ptr + GICR_TYPER);
a837ed36 1068 u32 ctlr = readl_relaxed(ptr + GICR_CTLR);
b25319d2 1069
4d968297 1070 /* Boot-time cleanup */
79a7f77b
MZ
1071 if ((typer & GICR_TYPER_VLPIS) && (typer & GICR_TYPER_RVPEID)) {
1072 u64 val;
1073
1074 /* Deactivate any present vPE */
1075 val = gicr_read_vpendbaser(ptr + SZ_128K + GICR_VPENDBASER);
1076 if (val & GICR_VPENDBASER_Valid)
1077 gicr_write_vpendbaser(GICR_VPENDBASER_PendingLast,
1078 ptr + SZ_128K + GICR_VPENDBASER);
1079
1080 /* Mark the VPE table as invalid */
1081 val = gicr_read_vpropbaser(ptr + SZ_128K + GICR_VPROPBASER);
1082 val &= ~GICR_VPROPBASER_4_1_VALID;
1083 gicr_write_vpropbaser(val, ptr + SZ_128K + GICR_VPROPBASER);
1084 }
1085
0edc23ea 1086 gic_data.rdists.has_vlpis &= !!(typer & GICR_TYPER_VLPIS);
b25319d2 1087
a837ed36
MZ
1088 /*
1089 * TYPER.RVPEID implies some form of DirectLPI, no matter what the
1090 * doc says... :-/ And CTLR.IR implies another subset of DirectLPI
1091 * that the ITS driver can make use of for LPIs (and not VLPIs).
1092 *
1093 * These are 3 different ways to express the same thing, depending
1094 * on the revision of the architecture and its relaxations over
1095 * time. Just group them under the 'direct_lpi' banner.
1096 */
b25319d2
MZ
1097 gic_data.rdists.has_rvpeid &= !!(typer & GICR_TYPER_RVPEID);
1098 gic_data.rdists.has_direct_lpi &= (!!(typer & GICR_TYPER_DirectLPIS) |
a837ed36 1099 !!(ctlr & GICR_CTLR_IR) |
b25319d2 1100 gic_data.rdists.has_rvpeid);
96806229 1101 gic_data.rdists.has_vpend_valid_dirty &= !!(typer & GICR_TYPER_DIRTY);
b25319d2
MZ
1102
1103 /* Detect non-sensical configurations */
1104 if (WARN_ON_ONCE(gic_data.rdists.has_rvpeid && !gic_data.rdists.has_vlpis)) {
1105 gic_data.rdists.has_direct_lpi = false;
1106 gic_data.rdists.has_vlpis = false;
1107 gic_data.rdists.has_rvpeid = false;
1108 }
1109
5f51f803 1110 gic_data.ppi_nr = min(GICR_TYPER_NR_PPIS(typer), gic_data.ppi_nr);
0edc23ea
MZ
1111
1112 return 1;
1113}
1114
1a60e1e6 1115static void gic_update_rdist_properties(void)
0edc23ea 1116{
1a60e1e6
MZ
1117 gic_data.ppi_nr = UINT_MAX;
1118 gic_iterate_rdists(__gic_update_rdist_properties);
1119 if (WARN_ON(gic_data.ppi_nr == UINT_MAX))
1120 gic_data.ppi_nr = 0;
a837ed36
MZ
1121 pr_info("GICv3 features: %d PPIs%s%s\n",
1122 gic_data.ppi_nr,
1123 gic_data.has_rss ? ", RSS" : "",
1124 gic_data.rdists.has_direct_lpi ? ", DirectLPI" : "");
1125
96806229
MZ
1126 if (gic_data.rdists.has_vlpis)
1127 pr_info("GICv4 features: %s%s%s\n",
1128 gic_data.rdists.has_direct_lpi ? "DirectLPI " : "",
1129 gic_data.rdists.has_rvpeid ? "RVPEID " : "",
1130 gic_data.rdists.has_vpend_valid_dirty ? "Valid+Dirty " : "");
0edc23ea
MZ
1131}
1132
d98d0a99
JT
1133/* Check whether it's single security state view */
1134static inline bool gic_dist_security_disabled(void)
1135{
1136 return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS;
1137}
1138
3708d52f
SH
1139static void gic_cpu_sys_reg_init(void)
1140{
eda0d04a 1141 int i, cpu = smp_processor_id();
3c65cbb7 1142 u64 mpidr = gic_cpu_to_affinity(cpu);
eda0d04a 1143 u64 need_rss = MPIDR_RS(mpidr);
33625282 1144 bool group0;
b5cf6073 1145 u32 pribits;
eda0d04a 1146
7cabd008
MZ
1147 /*
1148 * Need to check that the SRE bit has actually been set. If
1149 * not, it means that SRE is disabled at EL2. We're going to
1150 * die painfully, and there is nothing we can do about it.
1151 *
1152 * Kindly inform the luser.
1153 */
1154 if (!gic_enable_sre())
1155 pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n");
3708d52f 1156
b5cf6073 1157 pribits = gic_get_pribits();
33625282 1158
b5cf6073 1159 group0 = gic_has_group0();
33625282 1160
3708d52f 1161 /* Set priority mask register */
d98d0a99 1162 if (!gic_prio_masking_enabled()) {
e7932188 1163 write_gicreg(DEFAULT_PMR_VALUE, ICC_PMR_EL1);
33678059 1164 } else if (gic_supports_nmi()) {
d98d0a99
JT
1165 /*
1166 * Mismatch configuration with boot CPU, the system is likely
1167 * to die as interrupt masking will not work properly on all
1168 * CPUs
33678059
AE
1169 *
1170 * The boot CPU calls this function before enabling NMI support,
1171 * and as a result we'll never see this warning in the boot path
1172 * for that CPU.
d98d0a99 1173 */
33678059
AE
1174 if (static_branch_unlikely(&gic_nonsecure_priorities))
1175 WARN_ON(!group0 || gic_dist_security_disabled());
1176 else
1177 WARN_ON(group0 && !gic_dist_security_disabled());
d98d0a99 1178 }
3708d52f 1179
91ef8442
DT
1180 /*
1181 * Some firmwares hand over to the kernel with the BPR changed from
1182 * its reset value (and with a value large enough to prevent
1183 * any pre-emptive interrupts from working at all). Writing a zero
1184 * to BPR restores is reset value.
1185 */
1186 gic_write_bpr1(0);
1187
d01d3274 1188 if (static_branch_likely(&supports_deactivate_key)) {
0b6a3da9
MZ
1189 /* EOI drops priority only (mode 1) */
1190 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop);
1191 } else {
1192 /* EOI deactivates interrupt too (mode 0) */
1193 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir);
1194 }
3708d52f 1195
33625282
MZ
1196 /* Always whack Group0 before Group1 */
1197 if (group0) {
1198 switch(pribits) {
1199 case 8:
1200 case 7:
1201 write_gicreg(0, ICC_AP0R3_EL1);
1202 write_gicreg(0, ICC_AP0R2_EL1);
df561f66 1203 fallthrough;
33625282
MZ
1204 case 6:
1205 write_gicreg(0, ICC_AP0R1_EL1);
df561f66 1206 fallthrough;
33625282
MZ
1207 case 5:
1208 case 4:
1209 write_gicreg(0, ICC_AP0R0_EL1);
1210 }
1211
1212 isb();
1213 }
d6062a6d 1214
33625282 1215 switch(pribits) {
d6062a6d
MZ
1216 case 8:
1217 case 7:
d6062a6d 1218 write_gicreg(0, ICC_AP1R3_EL1);
d6062a6d 1219 write_gicreg(0, ICC_AP1R2_EL1);
df561f66 1220 fallthrough;
d6062a6d 1221 case 6:
d6062a6d 1222 write_gicreg(0, ICC_AP1R1_EL1);
df561f66 1223 fallthrough;
d6062a6d
MZ
1224 case 5:
1225 case 4:
d6062a6d
MZ
1226 write_gicreg(0, ICC_AP1R0_EL1);
1227 }
1228
1229 isb();
1230
3708d52f
SH
1231 /* ... and let's hit the road... */
1232 gic_write_grpen1(1);
eda0d04a
SD
1233
1234 /* Keep the RSS capability status in per_cpu variable */
1235 per_cpu(has_rss, cpu) = !!(gic_read_ctlr() & ICC_CTLR_EL1_RSS);
1236
1237 /* Check all the CPUs have capable of sending SGIs to other CPUs */
1238 for_each_online_cpu(i) {
1239 bool have_rss = per_cpu(has_rss, i) && per_cpu(has_rss, cpu);
1240
3c65cbb7 1241 need_rss |= MPIDR_RS(gic_cpu_to_affinity(i));
eda0d04a
SD
1242 if (need_rss && (!have_rss))
1243 pr_crit("CPU%d (%lx) can't SGI CPU%d (%lx), no RSS\n",
1244 cpu, (unsigned long)mpidr,
3c65cbb7 1245 i, (unsigned long)gic_cpu_to_affinity(i));
eda0d04a
SD
1246 }
1247
1248 /**
1249 * GIC spec says, when ICC_CTLR_EL1.RSS==1 and GICD_TYPER.RSS==0,
1250 * writing ICC_ASGI1R_EL1 register with RS != 0 is a CONSTRAINED
1251 * UNPREDICTABLE choice of :
1252 * - The write is ignored.
1253 * - The RS field is treated as 0.
1254 */
1255 if (need_rss && (!gic_data.has_rss))
1256 pr_crit_once("RSS is required but GICD doesn't support it\n");
3708d52f
SH
1257}
1258
f736d65d
MZ
1259static bool gicv3_nolpi;
1260
1261static int __init gicv3_nolpi_cfg(char *buf)
1262{
5e279739 1263 return kstrtobool(buf, &gicv3_nolpi);
f736d65d
MZ
1264}
1265early_param("irqchip.gicv3_nolpi", gicv3_nolpi_cfg);
1266
da33f31d
MZ
1267static int gic_dist_supports_lpis(void)
1268{
d38a71c5
MZ
1269 return (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) &&
1270 !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS) &&
1271 !gicv3_nolpi);
da33f31d
MZ
1272}
1273
021f6537
MZ
1274static void gic_cpu_init(void)
1275{
1276 void __iomem *rbase;
1a60e1e6 1277 int i;
021f6537
MZ
1278
1279 /* Register ourselves with the rest of the world */
1280 if (gic_populate_rdist())
1281 return;
1282
a2c22510 1283 gic_enable_redist(true);
021f6537 1284
ad5a78d3
MZ
1285 WARN((gic_data.ppi_nr > 16 || GIC_ESPI_NR != 0) &&
1286 !(gic_read_ctlr() & ICC_CTLR_EL1_ExtRange),
1287 "Distributor has extended ranges, but CPU%d doesn't\n",
1288 smp_processor_id());
1289
021f6537
MZ
1290 rbase = gic_data_rdist_sgi_base();
1291
7c9b9730 1292 /* Configure SGIs/PPIs as non-secure Group-1 */
a02026bf 1293 for (i = 0; i < gic_data.ppi_nr + SGI_NR; i += 32)
1a60e1e6 1294 writel_relaxed(~0, rbase + GICR_IGROUPR0 + i / 8);
7c9b9730 1295
a02026bf 1296 gic_cpu_config(rbase, gic_data.ppi_nr + SGI_NR, gic_redist_wait_for_rwp);
021f6537 1297
3708d52f
SH
1298 /* initialise system registers */
1299 gic_cpu_sys_reg_init();
021f6537
MZ
1300}
1301
1302#ifdef CONFIG_SMP
6670a6d8 1303
eda0d04a
SD
1304#define MPIDR_TO_SGI_RS(mpidr) (MPIDR_RS(mpidr) << ICC_SGI1R_RS_SHIFT)
1305#define MPIDR_TO_SGI_CLUSTER_ID(mpidr) ((mpidr) & ~0xFUL)
1306
6670a6d8 1307static int gic_starting_cpu(unsigned int cpu)
021f6537 1308{
6670a6d8 1309 gic_cpu_init();
d38a71c5
MZ
1310
1311 if (gic_dist_supports_lpis())
1312 its_cpu_init();
1313
6670a6d8 1314 return 0;
021f6537
MZ
1315}
1316
021f6537 1317static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask,
f6c86a41 1318 unsigned long cluster_id)
021f6537 1319{
727653d6 1320 int next_cpu, cpu = *base_cpu;
3c65cbb7 1321 unsigned long mpidr;
021f6537
MZ
1322 u16 tlist = 0;
1323
3c65cbb7
MZ
1324 mpidr = gic_cpu_to_affinity(cpu);
1325
021f6537 1326 while (cpu < nr_cpu_ids) {
021f6537
MZ
1327 tlist |= 1 << (mpidr & 0xf);
1328
727653d6
JM
1329 next_cpu = cpumask_next(cpu, mask);
1330 if (next_cpu >= nr_cpu_ids)
021f6537 1331 goto out;
727653d6 1332 cpu = next_cpu;
021f6537 1333
3c65cbb7 1334 mpidr = gic_cpu_to_affinity(cpu);
021f6537 1335
eda0d04a 1336 if (cluster_id != MPIDR_TO_SGI_CLUSTER_ID(mpidr)) {
021f6537
MZ
1337 cpu--;
1338 goto out;
1339 }
1340 }
1341out:
1342 *base_cpu = cpu;
1343 return tlist;
1344}
1345
7e580278
AP
1346#define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \
1347 (MPIDR_AFFINITY_LEVEL(cluster_id, level) \
1348 << ICC_SGI1R_AFFINITY_## level ##_SHIFT)
1349
021f6537
MZ
1350static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq)
1351{
1352 u64 val;
1353
7e580278
AP
1354 val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) |
1355 MPIDR_TO_SGI_AFFINITY(cluster_id, 2) |
1356 irq << ICC_SGI1R_SGI_ID_SHIFT |
1357 MPIDR_TO_SGI_AFFINITY(cluster_id, 1) |
eda0d04a 1358 MPIDR_TO_SGI_RS(cluster_id) |
7e580278 1359 tlist << ICC_SGI1R_TARGET_LIST_SHIFT);
021f6537 1360
b6dd4d83 1361 pr_devel("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val);
021f6537
MZ
1362 gic_write_sgi1r(val);
1363}
1364
64b499d8 1365static void gic_ipi_send_mask(struct irq_data *d, const struct cpumask *mask)
021f6537
MZ
1366{
1367 int cpu;
1368
64b499d8 1369 if (WARN_ON(d->hwirq >= 16))
021f6537
MZ
1370 return;
1371
1372 /*
1373 * Ensure that stores to Normal memory are visible to the
1374 * other CPUs before issuing the IPI.
1375 */
80e4e1f4 1376 dsb(ishst);
021f6537 1377
f9b531fe 1378 for_each_cpu(cpu, mask) {
3c65cbb7 1379 u64 cluster_id = MPIDR_TO_SGI_CLUSTER_ID(gic_cpu_to_affinity(cpu));
021f6537
MZ
1380 u16 tlist;
1381
1382 tlist = gic_compute_target_list(&cpu, mask, cluster_id);
64b499d8 1383 gic_send_sgi(cluster_id, tlist, d->hwirq);
021f6537
MZ
1384 }
1385
1386 /* Force the above writes to ICC_SGI1R_EL1 to be executed */
1387 isb();
1388}
1389
8a94c1ab 1390static void __init gic_smp_init(void)
021f6537 1391{
64b499d8
MZ
1392 struct irq_fwspec sgi_fwspec = {
1393 .fwnode = gic_data.fwnode,
1394 .param_count = 1,
1395 };
1396 int base_sgi;
1397
6896bcd1 1398 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
73c1b41e
TG
1399 "irqchip/arm/gicv3:starting",
1400 gic_starting_cpu, NULL);
64b499d8
MZ
1401
1402 /* Register all 8 non-secure SGIs */
0e2213fe 1403 base_sgi = irq_domain_alloc_irqs(gic_data.domain, 8, NUMA_NO_NODE, &sgi_fwspec);
64b499d8
MZ
1404 if (WARN_ON(base_sgi <= 0))
1405 return;
1406
1407 set_smp_ipi_range(base_sgi, 8);
021f6537
MZ
1408}
1409
1410static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
1411 bool force)
1412{
65a30f8b 1413 unsigned int cpu;
e91b036e 1414 u32 offset, index;
021f6537
MZ
1415 void __iomem *reg;
1416 int enabled;
1417 u64 val;
1418
65a30f8b
SP
1419 if (force)
1420 cpu = cpumask_first(mask_val);
1421 else
1422 cpu = cpumask_any_and(mask_val, cpu_online_mask);
1423
866d7c1b
SP
1424 if (cpu >= nr_cpu_ids)
1425 return -EINVAL;
1426
021f6537
MZ
1427 if (gic_irq_in_rdist(d))
1428 return -EINVAL;
1429
1430 /* If interrupt was enabled, disable it first */
1431 enabled = gic_peek_irq(d, GICD_ISENABLER);
1432 if (enabled)
1433 gic_mask_irq(d);
1434
e91b036e
MZ
1435 offset = convert_offset_index(d, GICD_IROUTER, &index);
1436 reg = gic_dist_base(d) + offset + (index * 8);
3c65cbb7 1437 val = gic_cpu_to_affinity(cpu);
021f6537 1438
72c97126 1439 gic_write_irouter(val, reg);
021f6537
MZ
1440
1441 /*
1442 * If the interrupt was enabled, enabled it again. Otherwise,
1443 * just wait for the distributor to have digested our changes.
1444 */
1445 if (enabled)
1446 gic_unmask_irq(d);
021f6537 1447
956ae91a
MZ
1448 irq_data_update_effective_affinity(d, cpumask_of(cpu));
1449
0fc6fa29 1450 return IRQ_SET_MASK_OK_DONE;
021f6537
MZ
1451}
1452#else
1453#define gic_set_affinity NULL
64b499d8 1454#define gic_ipi_send_mask NULL
021f6537
MZ
1455#define gic_smp_init() do { } while(0)
1456#endif
1457
17f644e9
VS
1458static int gic_retrigger(struct irq_data *data)
1459{
1460 return !gic_irq_set_irqchip_state(data, IRQCHIP_STATE_PENDING, true);
1461}
1462
3708d52f
SH
1463#ifdef CONFIG_CPU_PM
1464static int gic_cpu_pm_notifier(struct notifier_block *self,
1465 unsigned long cmd, void *v)
1466{
1467 if (cmd == CPU_PM_EXIT) {
ccd9432a
SH
1468 if (gic_dist_security_disabled())
1469 gic_enable_redist(true);
3708d52f 1470 gic_cpu_sys_reg_init();
ccd9432a 1471 } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) {
3708d52f
SH
1472 gic_write_grpen1(0);
1473 gic_enable_redist(false);
1474 }
1475 return NOTIFY_OK;
1476}
1477
1478static struct notifier_block gic_cpu_pm_notifier_block = {
1479 .notifier_call = gic_cpu_pm_notifier,
1480};
1481
1482static void gic_cpu_pm_init(void)
1483{
1484 cpu_pm_register_notifier(&gic_cpu_pm_notifier_block);
1485}
1486
1487#else
1488static inline void gic_cpu_pm_init(void) { }
1489#endif /* CONFIG_CPU_PM */
1490
021f6537
MZ
1491static struct irq_chip gic_chip = {
1492 .name = "GICv3",
1493 .irq_mask = gic_mask_irq,
1494 .irq_unmask = gic_unmask_irq,
1495 .irq_eoi = gic_eoi_irq,
1496 .irq_set_type = gic_set_type,
1497 .irq_set_affinity = gic_set_affinity,
17f644e9 1498 .irq_retrigger = gic_retrigger,
b594c6e2
MZ
1499 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
1500 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
101b35f7
JT
1501 .irq_nmi_setup = gic_irq_nmi_setup,
1502 .irq_nmi_teardown = gic_irq_nmi_teardown,
64b499d8 1503 .ipi_send_mask = gic_ipi_send_mask,
4110b5cb
MZ
1504 .flags = IRQCHIP_SET_TYPE_MASKED |
1505 IRQCHIP_SKIP_SET_WAKE |
1506 IRQCHIP_MASK_ON_SUSPEND,
021f6537
MZ
1507};
1508
0b6a3da9
MZ
1509static struct irq_chip gic_eoimode1_chip = {
1510 .name = "GICv3",
1511 .irq_mask = gic_eoimode1_mask_irq,
1512 .irq_unmask = gic_unmask_irq,
1513 .irq_eoi = gic_eoimode1_eoi_irq,
1514 .irq_set_type = gic_set_type,
1515 .irq_set_affinity = gic_set_affinity,
17f644e9 1516 .irq_retrigger = gic_retrigger,
0b6a3da9
MZ
1517 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
1518 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
530bf353 1519 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
101b35f7
JT
1520 .irq_nmi_setup = gic_irq_nmi_setup,
1521 .irq_nmi_teardown = gic_irq_nmi_teardown,
64b499d8 1522 .ipi_send_mask = gic_ipi_send_mask,
4110b5cb
MZ
1523 .flags = IRQCHIP_SET_TYPE_MASKED |
1524 IRQCHIP_SKIP_SET_WAKE |
1525 IRQCHIP_MASK_ON_SUSPEND,
0b6a3da9
MZ
1526};
1527
021f6537
MZ
1528static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
1529 irq_hw_number_t hw)
1530{
0b6a3da9 1531 struct irq_chip *chip = &gic_chip;
1b57d91b 1532 struct irq_data *irqd = irq_desc_get_irq_data(irq_to_desc(irq));
0b6a3da9 1533
d01d3274 1534 if (static_branch_likely(&supports_deactivate_key))
0b6a3da9
MZ
1535 chip = &gic_eoimode1_chip;
1536
e91b036e 1537 switch (__get_intid_range(hw)) {
70a29c32 1538 case SGI_RANGE:
e91b036e 1539 case PPI_RANGE:
5f51f803 1540 case EPPI_RANGE:
021f6537 1541 irq_set_percpu_devid(irq);
0b6a3da9 1542 irq_domain_set_info(d, irq, hw, chip, d->host_data,
443acc4f 1543 handle_percpu_devid_irq, NULL, NULL);
e91b036e
MZ
1544 break;
1545
1546 case SPI_RANGE:
211bddd2 1547 case ESPI_RANGE:
0b6a3da9 1548 irq_domain_set_info(d, irq, hw, chip, d->host_data,
443acc4f 1549 handle_fasteoi_irq, NULL, NULL);
d17cab44 1550 irq_set_probe(irq);
1b57d91b 1551 irqd_set_single_target(irqd);
e91b036e
MZ
1552 break;
1553
1554 case LPI_RANGE:
da33f31d
MZ
1555 if (!gic_dist_supports_lpis())
1556 return -EPERM;
0b6a3da9 1557 irq_domain_set_info(d, irq, hw, chip, d->host_data,
da33f31d 1558 handle_fasteoi_irq, NULL, NULL);
e91b036e
MZ
1559 break;
1560
1561 default:
1562 return -EPERM;
da33f31d
MZ
1563 }
1564
1b57d91b
VS
1565 /* Prevents SW retriggers which mess up the ACK/EOI ordering */
1566 irqd_set_handle_enforce_irqctx(irqd);
021f6537
MZ
1567 return 0;
1568}
1569
f833f57f
MZ
1570static int gic_irq_domain_translate(struct irq_domain *d,
1571 struct irq_fwspec *fwspec,
1572 unsigned long *hwirq,
1573 unsigned int *type)
021f6537 1574{
64b499d8
MZ
1575 if (fwspec->param_count == 1 && fwspec->param[0] < 16) {
1576 *hwirq = fwspec->param[0];
1577 *type = IRQ_TYPE_EDGE_RISING;
1578 return 0;
1579 }
1580
f833f57f
MZ
1581 if (is_of_node(fwspec->fwnode)) {
1582 if (fwspec->param_count < 3)
1583 return -EINVAL;
021f6537 1584
db8c70ec
MZ
1585 switch (fwspec->param[0]) {
1586 case 0: /* SPI */
1587 *hwirq = fwspec->param[1] + 32;
1588 break;
1589 case 1: /* PPI */
1590 *hwirq = fwspec->param[1] + 16;
1591 break;
211bddd2
MZ
1592 case 2: /* ESPI */
1593 *hwirq = fwspec->param[1] + ESPI_BASE_INTID;
1594 break;
5f51f803
MZ
1595 case 3: /* EPPI */
1596 *hwirq = fwspec->param[1] + EPPI_BASE_INTID;
1597 break;
db8c70ec
MZ
1598 case GIC_IRQ_TYPE_LPI: /* LPI */
1599 *hwirq = fwspec->param[1];
1600 break;
5f51f803
MZ
1601 case GIC_IRQ_TYPE_PARTITION:
1602 *hwirq = fwspec->param[1];
1603 if (fwspec->param[1] >= 16)
1604 *hwirq += EPPI_BASE_INTID - 16;
1605 else
1606 *hwirq += 16;
1607 break;
db8c70ec
MZ
1608 default:
1609 return -EINVAL;
1610 }
f833f57f
MZ
1611
1612 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
6ef6386e 1613
65da7d19
MZ
1614 /*
1615 * Make it clear that broken DTs are... broken.
a359f757 1616 * Partitioned PPIs are an unfortunate exception.
65da7d19
MZ
1617 */
1618 WARN_ON(*type == IRQ_TYPE_NONE &&
1619 fwspec->param[0] != GIC_IRQ_TYPE_PARTITION);
f833f57f 1620 return 0;
021f6537
MZ
1621 }
1622
ffa7d616
TN
1623 if (is_fwnode_irqchip(fwspec->fwnode)) {
1624 if(fwspec->param_count != 2)
1625 return -EINVAL;
1626
544808f7
AP
1627 if (fwspec->param[0] < 16) {
1628 pr_err(FW_BUG "Illegal GSI%d translation request\n",
1629 fwspec->param[0]);
1630 return -EINVAL;
1631 }
1632
ffa7d616
TN
1633 *hwirq = fwspec->param[0];
1634 *type = fwspec->param[1];
6ef6386e
MZ
1635
1636 WARN_ON(*type == IRQ_TYPE_NONE);
ffa7d616
TN
1637 return 0;
1638 }
1639
f833f57f 1640 return -EINVAL;
021f6537
MZ
1641}
1642
443acc4f
MZ
1643static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1644 unsigned int nr_irqs, void *arg)
1645{
1646 int i, ret;
1647 irq_hw_number_t hwirq;
1648 unsigned int type = IRQ_TYPE_NONE;
f833f57f 1649 struct irq_fwspec *fwspec = arg;
443acc4f 1650
f833f57f 1651 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
443acc4f
MZ
1652 if (ret)
1653 return ret;
1654
63c16c6e
SP
1655 for (i = 0; i < nr_irqs; i++) {
1656 ret = gic_irq_domain_map(domain, virq + i, hwirq + i);
1657 if (ret)
1658 return ret;
1659 }
443acc4f
MZ
1660
1661 return 0;
1662}
1663
1664static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq,
1665 unsigned int nr_irqs)
1666{
1667 int i;
1668
1669 for (i = 0; i < nr_irqs; i++) {
1670 struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
1671 irq_set_handler(virq + i, NULL);
1672 irq_domain_reset_irq_data(d);
1673 }
1674}
1675
d753f849
JM
1676static bool fwspec_is_partitioned_ppi(struct irq_fwspec *fwspec,
1677 irq_hw_number_t hwirq)
1678{
1679 enum gic_intid_range range;
1680
1681 if (!gic_data.ppi_descs)
1682 return false;
1683
1684 if (!is_of_node(fwspec->fwnode))
1685 return false;
1686
1687 if (fwspec->param_count < 4 || !fwspec->param[3])
1688 return false;
1689
1690 range = __get_intid_range(hwirq);
1691 if (range != PPI_RANGE && range != EPPI_RANGE)
1692 return false;
1693
1694 return true;
1695}
1696
e3825ba1
MZ
1697static int gic_irq_domain_select(struct irq_domain *d,
1698 struct irq_fwspec *fwspec,
1699 enum irq_domain_bus_token bus_token)
1700{
d753f849
JM
1701 unsigned int type, ret, ppi_idx;
1702 irq_hw_number_t hwirq;
1703
e3825ba1 1704 /* Not for us */
15137825 1705 if (fwspec->fwnode != d->fwnode)
e3825ba1
MZ
1706 return 0;
1707
15137825
TG
1708 /* Handle pure domain searches */
1709 if (!fwspec->param_count)
1710 return d->bus_token == bus_token;
1711
e3825ba1
MZ
1712 /* If this is not DT, then we have a single domain */
1713 if (!is_of_node(fwspec->fwnode))
1714 return 1;
1715
d753f849
JM
1716 ret = gic_irq_domain_translate(d, fwspec, &hwirq, &type);
1717 if (WARN_ON_ONCE(ret))
1718 return 0;
1719
1720 if (!fwspec_is_partitioned_ppi(fwspec, hwirq))
1721 return d == gic_data.domain;
1722
e3825ba1
MZ
1723 /*
1724 * If this is a PPI and we have a 4th (non-null) parameter,
1725 * then we need to match the partition domain.
1726 */
d753f849
JM
1727 ppi_idx = __gic_get_ppi_index(hwirq);
1728 return d == partition_get_domain(gic_data.ppi_descs[ppi_idx]);
e3825ba1
MZ
1729}
1730
021f6537 1731static const struct irq_domain_ops gic_irq_domain_ops = {
f833f57f 1732 .translate = gic_irq_domain_translate,
443acc4f
MZ
1733 .alloc = gic_irq_domain_alloc,
1734 .free = gic_irq_domain_free,
e3825ba1
MZ
1735 .select = gic_irq_domain_select,
1736};
1737
1738static int partition_domain_translate(struct irq_domain *d,
1739 struct irq_fwspec *fwspec,
1740 unsigned long *hwirq,
1741 unsigned int *type)
1742{
d753f849 1743 unsigned long ppi_intid;
e3825ba1 1744 struct device_node *np;
d753f849 1745 unsigned int ppi_idx;
e3825ba1
MZ
1746 int ret;
1747
52085d3f
MZ
1748 if (!gic_data.ppi_descs)
1749 return -ENOMEM;
1750
e3825ba1
MZ
1751 np = of_find_node_by_phandle(fwspec->param[3]);
1752 if (WARN_ON(!np))
1753 return -EINVAL;
1754
d753f849
JM
1755 ret = gic_irq_domain_translate(d, fwspec, &ppi_intid, type);
1756 if (WARN_ON_ONCE(ret))
1757 return 0;
1758
1759 ppi_idx = __gic_get_ppi_index(ppi_intid);
1760 ret = partition_translate_id(gic_data.ppi_descs[ppi_idx],
e3825ba1
MZ
1761 of_node_to_fwnode(np));
1762 if (ret < 0)
1763 return ret;
1764
1765 *hwirq = ret;
1766 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
1767
1768 return 0;
1769}
1770
1771static const struct irq_domain_ops partition_domain_ops = {
1772 .translate = partition_domain_translate,
1773 .select = gic_irq_domain_select,
021f6537
MZ
1774};
1775
9c8114c2
SK
1776static bool gic_enable_quirk_msm8996(void *data)
1777{
1778 struct gic_chip_data *d = data;
1779
1780 d->flags |= FLAGS_WORKAROUND_GICR_WAKER_MSM8996;
1781
1782 return true;
1783}
1784
d01fd161
MZ
1785static bool gic_enable_quirk_cavium_38539(void *data)
1786{
1787 struct gic_chip_data *d = data;
1788
1789 d->flags |= FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539;
1790
1791 return true;
1792}
1793
7f2481b3
MZ
1794static bool gic_enable_quirk_hip06_07(void *data)
1795{
1796 struct gic_chip_data *d = data;
1797
1798 /*
1799 * HIP06 GICD_IIDR clashes with GIC-600 product number (despite
1800 * not being an actual ARM implementation). The saving grace is
1801 * that GIC-600 doesn't have ESPI, so nothing to do in that case.
1802 * HIP07 doesn't even have a proper IIDR, and still pretends to
1803 * have ESPI. In both cases, put them right.
1804 */
1805 if (d->rdists.gicd_typer & GICD_TYPER_ESPI) {
1806 /* Zero both ESPI and the RES0 field next to it... */
1807 d->rdists.gicd_typer &= ~GENMASK(9, 8);
1808 return true;
1809 }
1810
1811 return false;
1812}
1813
35727af2
SD
1814#define T241_CHIPN_MASK GENMASK_ULL(45, 44)
1815#define T241_CHIP_GICDA_OFFSET 0x1580000
1816#define SMCCC_SOC_ID_T241 0x036b0241
1817
1818static bool gic_enable_quirk_nvidia_t241(void *data)
1819{
1820 s32 soc_id = arm_smccc_get_soc_id_version();
1821 unsigned long chip_bmask = 0;
1822 phys_addr_t phys;
1823 u32 i;
1824
1825 /* Check JEP106 code for NVIDIA T241 chip (036b:0241) */
1826 if ((soc_id < 0) || (soc_id != SMCCC_SOC_ID_T241))
1827 return false;
1828
1829 /* Find the chips based on GICR regions PHYS addr */
1830 for (i = 0; i < gic_data.nr_redist_regions; i++) {
1831 chip_bmask |= BIT(FIELD_GET(T241_CHIPN_MASK,
1832 (u64)gic_data.redist_regions[i].phys_base));
1833 }
1834
1835 if (hweight32(chip_bmask) < 3)
1836 return false;
1837
1838 /* Setup GICD alias regions */
1839 for (i = 0; i < ARRAY_SIZE(t241_dist_base_alias); i++) {
1840 if (chip_bmask & BIT(i)) {
1841 phys = gic_data.dist_phys_base + T241_CHIP_GICDA_OFFSET;
1842 phys |= FIELD_PREP(T241_CHIPN_MASK, i);
1843 t241_dist_base_alias[i] = ioremap(phys, SZ_64K);
1844 WARN_ON_ONCE(!t241_dist_base_alias[i]);
1845 }
1846 }
1847 static_branch_enable(&gic_nvidia_t241_erratum);
1848 return true;
1849}
1850
b4d81fab 1851static bool gic_enable_quirk_asr8601(void *data)
1852{
1853 struct gic_chip_data *d = data;
1854
1855 d->flags |= FLAGS_WORKAROUND_ASR_ERRATUM_8601001;
1856
1857 return true;
1858}
1859
6fe5c68e
LP
1860static bool gic_enable_quirk_arm64_2941627(void *data)
1861{
1862 static_branch_enable(&gic_arm64_2941627_erratum);
1863 return true;
1864}
1865
3a0fff0f
LP
1866static bool rd_set_non_coherent(void *data)
1867{
1868 struct gic_chip_data *d = data;
1869
1870 d->rdists.flags |= RDIST_FLAGS_FORCE_NON_SHAREABLE;
1871 return true;
1872}
1873
7f2481b3
MZ
1874static const struct gic_quirk gic_quirks[] = {
1875 {
1876 .desc = "GICv3: Qualcomm MSM8996 broken firmware",
1877 .compatible = "qcom,msm8996-gic-v3",
1878 .init = gic_enable_quirk_msm8996,
1879 },
b4d81fab 1880 {
1881 .desc = "GICv3: ASR erratum 8601001",
1882 .compatible = "asr,asr8601-gic-v3",
1883 .init = gic_enable_quirk_asr8601,
1884 },
7f2481b3
MZ
1885 {
1886 .desc = "GICv3: HIP06 erratum 161010803",
1887 .iidr = 0x0204043b,
1888 .mask = 0xffffffff,
1889 .init = gic_enable_quirk_hip06_07,
1890 },
1891 {
1892 .desc = "GICv3: HIP07 erratum 161010803",
1893 .iidr = 0x00000000,
1894 .mask = 0xffffffff,
1895 .init = gic_enable_quirk_hip06_07,
1896 },
d01fd161
MZ
1897 {
1898 /*
1899 * Reserved register accesses generate a Synchronous
1900 * External Abort. This erratum applies to:
1901 * - ThunderX: CN88xx
1902 * - OCTEON TX: CN83xx, CN81xx
1903 * - OCTEON TX2: CN93xx, CN96xx, CN98xx, CNF95xx*
1904 */
1905 .desc = "GICv3: Cavium erratum 38539",
1906 .iidr = 0xa000034c,
1907 .mask = 0xe8f00fff,
1908 .init = gic_enable_quirk_cavium_38539,
1909 },
35727af2
SD
1910 {
1911 .desc = "GICv3: NVIDIA erratum T241-FABRIC-4",
1912 .iidr = 0x0402043b,
1913 .mask = 0xffffffff,
1914 .init = gic_enable_quirk_nvidia_t241,
1915 },
6fe5c68e
LP
1916 {
1917 /*
1918 * GIC-700: 2941627 workaround - IP variant [0,1]
1919 *
1920 */
1921 .desc = "GICv3: ARM64 erratum 2941627",
1922 .iidr = 0x0400043b,
1923 .mask = 0xff0e0fff,
1924 .init = gic_enable_quirk_arm64_2941627,
1925 },
1926 {
1927 /*
1928 * GIC-700: 2941627 workaround - IP variant [2]
1929 */
1930 .desc = "GICv3: ARM64 erratum 2941627",
1931 .iidr = 0x0402043b,
1932 .mask = 0xff0f0fff,
1933 .init = gic_enable_quirk_arm64_2941627,
1934 },
3a0fff0f
LP
1935 {
1936 .desc = "GICv3: non-coherent attribute",
1937 .property = "dma-noncoherent",
1938 .init = rd_set_non_coherent,
1939 },
7f2481b3
MZ
1940 {
1941 }
1942};
1943
d98d0a99
JT
1944static void gic_enable_nmi_support(void)
1945{
101b35f7
JT
1946 int i;
1947
81a43273
MZ
1948 if (!gic_prio_masking_enabled())
1949 return;
1950
a02026bf
DA
1951 rdist_nmi_refs = kcalloc(gic_data.ppi_nr + SGI_NR,
1952 sizeof(*rdist_nmi_refs), GFP_KERNEL);
1953 if (!rdist_nmi_refs)
81a43273
MZ
1954 return;
1955
a02026bf
DA
1956 for (i = 0; i < gic_data.ppi_nr + SGI_NR; i++)
1957 refcount_set(&rdist_nmi_refs[i], 0);
101b35f7 1958
4e594ad1 1959 pr_info("Pseudo-NMIs enabled using %s ICC_PMR_EL1 synchronisation\n",
8bf0a804 1960 gic_has_relaxed_pmr_sync() ? "relaxed" : "forced");
f2266504 1961
33678059
AE
1962 /*
1963 * How priority values are used by the GIC depends on two things:
1964 * the security state of the GIC (controlled by the GICD_CTRL.DS bit)
1965 * and if Group 0 interrupts can be delivered to Linux in the non-secure
1966 * world as FIQs (controlled by the SCR_EL3.FIQ bit). These affect the
29517170 1967 * ICC_PMR_EL1 register and the priority that software assigns to
33678059
AE
1968 * interrupts:
1969 *
1970 * GICD_CTRL.DS | SCR_EL3.FIQ | ICC_PMR_EL1 | Group 1 priority
1971 * -----------------------------------------------------------
1972 * 1 | - | unchanged | unchanged
1973 * -----------------------------------------------------------
1974 * 0 | 1 | non-secure | non-secure
1975 * -----------------------------------------------------------
1976 * 0 | 0 | unchanged | non-secure
1977 *
1978 * where non-secure means that the value is right-shifted by one and the
1979 * MSB bit set, to make it fit in the non-secure priority range.
1980 *
1981 * In the first two cases, where ICC_PMR_EL1 and the interrupt priority
1982 * are both either modified or unchanged, we can use the same set of
1983 * priorities.
1984 *
1985 * In the last case, where only the interrupt priorities are modified to
1986 * be in the non-secure range, we use a different PMR value to mask IRQs
1987 * and the rest of the values that we use remain unchanged.
1988 */
1989 if (gic_has_group0() && !gic_dist_security_disabled())
1990 static_branch_enable(&gic_nonsecure_priorities);
1991
d98d0a99 1992 static_branch_enable(&supports_pseudo_nmis);
101b35f7
JT
1993
1994 if (static_branch_likely(&supports_deactivate_key))
1995 gic_eoimode1_chip.flags |= IRQCHIP_SUPPORTS_NMI;
1996 else
1997 gic_chip.flags |= IRQCHIP_SUPPORTS_NMI;
d98d0a99
JT
1998}
1999
35727af2
SD
2000static int __init gic_init_bases(phys_addr_t dist_phys_base,
2001 void __iomem *dist_base,
db57d746
TN
2002 struct redist_region *rdist_regs,
2003 u32 nr_redist_regions,
2004 u64 redist_stride,
2005 struct fwnode_handle *handle)
021f6537 2006{
f5c1434c 2007 u32 typer;
021f6537 2008 int err;
021f6537 2009
0b6a3da9 2010 if (!is_hyp_mode_available())
d01d3274 2011 static_branch_disable(&supports_deactivate_key);
0b6a3da9 2012
d01d3274 2013 if (static_branch_likely(&supports_deactivate_key))
0b6a3da9
MZ
2014 pr_info("GIC: Using split EOI/Deactivate mode\n");
2015
e3825ba1 2016 gic_data.fwnode = handle;
35727af2 2017 gic_data.dist_phys_base = dist_phys_base;
021f6537 2018 gic_data.dist_base = dist_base;
f5c1434c
MZ
2019 gic_data.redist_regions = rdist_regs;
2020 gic_data.nr_redist_regions = nr_redist_regions;
021f6537
MZ
2021 gic_data.redist_stride = redist_stride;
2022
2023 /*
2024 * Find out how many interrupts are supported.
021f6537 2025 */
f5c1434c 2026 typer = readl_relaxed(gic_data.dist_base + GICD_TYPER);
a4f9edb2 2027 gic_data.rdists.gicd_typer = typer;
7f2481b3
MZ
2028
2029 gic_enable_quirks(readl_relaxed(gic_data.dist_base + GICD_IIDR),
2030 gic_quirks, &gic_data);
2031
211bddd2
MZ
2032 pr_info("%d SPIs implemented\n", GIC_LINE_NR - 32);
2033 pr_info("%d Extended SPIs implemented\n", GIC_ESPI_NR);
f2d83409 2034
d01fd161
MZ
2035 /*
2036 * ThunderX1 explodes on reading GICD_TYPER2, in violation of the
2037 * architecture spec (which says that reserved registers are RES0).
2038 */
2039 if (!(gic_data.flags & FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539))
2040 gic_data.rdists.gicd_typer2 = readl_relaxed(gic_data.dist_base + GICD_TYPER2);
f2d83409 2041
db57d746
TN
2042 gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops,
2043 &gic_data);
f5c1434c 2044 gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist));
35727af2
SD
2045 if (!static_branch_unlikely(&gic_nvidia_t241_erratum)) {
2046 /* Disable GICv4.x features for the erratum T241-FABRIC-4 */
2047 gic_data.rdists.has_rvpeid = true;
2048 gic_data.rdists.has_vlpis = true;
2049 gic_data.rdists.has_direct_lpi = true;
2050 gic_data.rdists.has_vpend_valid_dirty = true;
2051 }
021f6537 2052
f5c1434c 2053 if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) {
021f6537
MZ
2054 err = -ENOMEM;
2055 goto out_free;
2056 }
2057
eeaa4b24 2058 irq_domain_update_bus_token(gic_data.domain, DOMAIN_BUS_WIRED);
2059
eda0d04a 2060 gic_data.has_rss = !!(typer & GICD_TYPER_RSS);
eda0d04a 2061
50528752
MZ
2062 if (typer & GICD_TYPER_MBIS) {
2063 err = mbi_init(handle, gic_data.domain);
2064 if (err)
2065 pr_err("Failed to initialize MBIs\n");
2066 }
2067
021f6537
MZ
2068 set_handle_irq(gic_handle_irq);
2069
1a60e1e6 2070 gic_update_rdist_properties();
0edc23ea 2071
021f6537
MZ
2072 gic_dist_init();
2073 gic_cpu_init();
a02026bf 2074 gic_enable_nmi_support();
64b499d8 2075 gic_smp_init();
3708d52f 2076 gic_cpu_pm_init();
021f6537 2077
d38a71c5
MZ
2078 if (gic_dist_supports_lpis()) {
2079 its_init(handle, &gic_data.rdists, gic_data.domain);
2080 its_cpu_init();
d23bc2bc 2081 its_lpi_memreserve_init();
90b4c555
ZZ
2082 } else {
2083 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
2084 gicv2m_init(handle, gic_data.domain);
d38a71c5
MZ
2085 }
2086
021f6537
MZ
2087 return 0;
2088
2089out_free:
2090 if (gic_data.domain)
2091 irq_domain_remove(gic_data.domain);
f5c1434c 2092 free_percpu(gic_data.rdists.rdist);
db57d746
TN
2093 return err;
2094}
2095
2096static int __init gic_validate_dist_version(void __iomem *dist_base)
2097{
2098 u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
2099
2100 if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4)
2101 return -ENODEV;
2102
2103 return 0;
2104}
2105
e3825ba1 2106/* Create all possible partitions at boot time */
7beaa24b 2107static void __init gic_populate_ppi_partitions(struct device_node *gic_node)
e3825ba1
MZ
2108{
2109 struct device_node *parts_node, *child_part;
2110 int part_idx = 0, i;
2111 int nr_parts;
2112 struct partition_affinity *parts;
2113
00ee9a1c 2114 parts_node = of_get_child_by_name(gic_node, "ppi-partitions");
e3825ba1
MZ
2115 if (!parts_node)
2116 return;
2117
52085d3f
MZ
2118 gic_data.ppi_descs = kcalloc(gic_data.ppi_nr, sizeof(*gic_data.ppi_descs), GFP_KERNEL);
2119 if (!gic_data.ppi_descs)
ec8401a4 2120 goto out_put_node;
52085d3f 2121
e3825ba1
MZ
2122 nr_parts = of_get_child_count(parts_node);
2123
2124 if (!nr_parts)
00ee9a1c 2125 goto out_put_node;
e3825ba1 2126
6396bb22 2127 parts = kcalloc(nr_parts, sizeof(*parts), GFP_KERNEL);
e3825ba1 2128 if (WARN_ON(!parts))
00ee9a1c 2129 goto out_put_node;
e3825ba1
MZ
2130
2131 for_each_child_of_node(parts_node, child_part) {
2132 struct partition_affinity *part;
2133 int n;
2134
2135 part = &parts[part_idx];
2136
2137 part->partition_id = of_node_to_fwnode(child_part);
2138
2ef790dc
RH
2139 pr_info("GIC: PPI partition %pOFn[%d] { ",
2140 child_part, part_idx);
e3825ba1
MZ
2141
2142 n = of_property_count_elems_of_size(child_part, "affinity",
2143 sizeof(u32));
2144 WARN_ON(n <= 0);
2145
2146 for (i = 0; i < n; i++) {
2147 int err, cpu;
2148 u32 cpu_phandle;
2149 struct device_node *cpu_node;
2150
2151 err = of_property_read_u32_index(child_part, "affinity",
2152 i, &cpu_phandle);
2153 if (WARN_ON(err))
2154 continue;
2155
2156 cpu_node = of_find_node_by_phandle(cpu_phandle);
2157 if (WARN_ON(!cpu_node))
2158 continue;
2159
c08ec7da 2160 cpu = of_cpu_node_to_id(cpu_node);
fa1ad9d4
ML
2161 if (WARN_ON(cpu < 0)) {
2162 of_node_put(cpu_node);
e3825ba1 2163 continue;
fa1ad9d4 2164 }
e3825ba1 2165
e81f54c6 2166 pr_cont("%pOF[%d] ", cpu_node, cpu);
e3825ba1
MZ
2167
2168 cpumask_set_cpu(cpu, &part->mask);
fa1ad9d4 2169 of_node_put(cpu_node);
e3825ba1
MZ
2170 }
2171
2172 pr_cont("}\n");
2173 part_idx++;
2174 }
2175
52085d3f 2176 for (i = 0; i < gic_data.ppi_nr; i++) {
e3825ba1
MZ
2177 unsigned int irq;
2178 struct partition_desc *desc;
2179 struct irq_fwspec ppi_fwspec = {
2180 .fwnode = gic_data.fwnode,
2181 .param_count = 3,
2182 .param = {
65da7d19 2183 [0] = GIC_IRQ_TYPE_PARTITION,
e3825ba1
MZ
2184 [1] = i,
2185 [2] = IRQ_TYPE_NONE,
2186 },
2187 };
2188
2189 irq = irq_create_fwspec_mapping(&ppi_fwspec);
2190 if (WARN_ON(!irq))
2191 continue;
2192 desc = partition_create_desc(gic_data.fwnode, parts, nr_parts,
2193 irq, &partition_domain_ops);
2194 if (WARN_ON(!desc))
2195 continue;
2196
2197 gic_data.ppi_descs[i] = desc;
2198 }
00ee9a1c
JH
2199
2200out_put_node:
2201 of_node_put(parts_node);
e3825ba1
MZ
2202}
2203
1839e576
JG
2204static void __init gic_of_setup_kvm_info(struct device_node *node)
2205{
2206 int ret;
2207 struct resource r;
2208 u32 gicv_idx;
2209
2210 gic_v3_kvm_info.type = GIC_V3;
2211
2212 gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
2213 if (!gic_v3_kvm_info.maint_irq)
2214 return;
2215
2216 if (of_property_read_u32(node, "#redistributor-regions",
2217 &gicv_idx))
2218 gicv_idx = 1;
2219
2220 gicv_idx += 3; /* Also skip GICD, GICC, GICH */
2221 ret = of_address_to_resource(node, gicv_idx, &r);
2222 if (!ret)
2223 gic_v3_kvm_info.vcpu = r;
2224
4bdf5025 2225 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
3c40706d 2226 gic_v3_kvm_info.has_v4_1 = gic_data.rdists.has_rvpeid;
0e5cb777 2227 vgic_set_kvm_info(&gic_v3_kvm_info);
1839e576
JG
2228}
2229
4deb96e3
RM
2230static void gic_request_region(resource_size_t base, resource_size_t size,
2231 const char *name)
2232{
2233 if (!request_mem_region(base, size, name))
2234 pr_warn_once(FW_BUG "%s region %pa has overlapping address\n",
2235 name, &base);
2236}
2237
2238static void __iomem *gic_of_iomap(struct device_node *node, int idx,
2239 const char *name, struct resource *res)
2240{
2241 void __iomem *base;
2242 int ret;
2243
2244 ret = of_address_to_resource(node, idx, res);
2245 if (ret)
2246 return IOMEM_ERR_PTR(ret);
2247
2248 gic_request_region(res->start, resource_size(res), name);
2249 base = of_iomap(node, idx);
2250
2251 return base ?: IOMEM_ERR_PTR(-ENOMEM);
2252}
2253
db57d746
TN
2254static int __init gic_of_init(struct device_node *node, struct device_node *parent)
2255{
35727af2 2256 phys_addr_t dist_phys_base;
db57d746
TN
2257 void __iomem *dist_base;
2258 struct redist_region *rdist_regs;
4deb96e3 2259 struct resource res;
db57d746
TN
2260 u64 redist_stride;
2261 u32 nr_redist_regions;
2262 int err, i;
2263
4deb96e3 2264 dist_base = gic_of_iomap(node, 0, "GICD", &res);
2b2cd74a 2265 if (IS_ERR(dist_base)) {
e81f54c6 2266 pr_err("%pOF: unable to map gic dist registers\n", node);
2b2cd74a 2267 return PTR_ERR(dist_base);
db57d746
TN
2268 }
2269
35727af2
SD
2270 dist_phys_base = res.start;
2271
db57d746
TN
2272 err = gic_validate_dist_version(dist_base);
2273 if (err) {
e81f54c6 2274 pr_err("%pOF: no distributor detected, giving up\n", node);
db57d746
TN
2275 goto out_unmap_dist;
2276 }
2277
2278 if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions))
2279 nr_redist_regions = 1;
2280
6396bb22
KC
2281 rdist_regs = kcalloc(nr_redist_regions, sizeof(*rdist_regs),
2282 GFP_KERNEL);
db57d746
TN
2283 if (!rdist_regs) {
2284 err = -ENOMEM;
2285 goto out_unmap_dist;
2286 }
2287
2288 for (i = 0; i < nr_redist_regions; i++) {
4deb96e3
RM
2289 rdist_regs[i].redist_base = gic_of_iomap(node, 1 + i, "GICR", &res);
2290 if (IS_ERR(rdist_regs[i].redist_base)) {
e81f54c6 2291 pr_err("%pOF: couldn't map region %d\n", node, i);
db57d746
TN
2292 err = -ENODEV;
2293 goto out_unmap_rdist;
2294 }
2295 rdist_regs[i].phys_base = res.start;
2296 }
2297
2298 if (of_property_read_u64(node, "redistributor-stride", &redist_stride))
2299 redist_stride = 0;
2300
f70fdb42
SK
2301 gic_enable_of_quirks(node, gic_quirks, &gic_data);
2302
35727af2
SD
2303 err = gic_init_bases(dist_phys_base, dist_base, rdist_regs,
2304 nr_redist_regions, redist_stride, &node->fwnode);
e3825ba1
MZ
2305 if (err)
2306 goto out_unmap_rdist;
2307
2308 gic_populate_ppi_partitions(node);
d33a3c8c 2309
d01d3274 2310 if (static_branch_likely(&supports_deactivate_key))
d33a3c8c 2311 gic_of_setup_kvm_info(node);
e3825ba1 2312 return 0;
db57d746 2313
021f6537 2314out_unmap_rdist:
f5c1434c 2315 for (i = 0; i < nr_redist_regions; i++)
2b2cd74a 2316 if (rdist_regs[i].redist_base && !IS_ERR(rdist_regs[i].redist_base))
f5c1434c
MZ
2317 iounmap(rdist_regs[i].redist_base);
2318 kfree(rdist_regs);
021f6537
MZ
2319out_unmap_dist:
2320 iounmap(dist_base);
2321 return err;
2322}
2323
2324IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init);
ffa7d616
TN
2325
2326#ifdef CONFIG_ACPI
611f039f
JG
2327static struct
2328{
2329 void __iomem *dist_base;
2330 struct redist_region *redist_regs;
2331 u32 nr_redist_regions;
2332 bool single_redist;
926b5dfa 2333 int enabled_rdists;
1839e576
JG
2334 u32 maint_irq;
2335 int maint_irq_mode;
2336 phys_addr_t vcpu_base;
611f039f 2337} acpi_data __initdata;
b70fb7af
TN
2338
2339static void __init
2340gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base)
2341{
2342 static int count = 0;
2343
611f039f
JG
2344 acpi_data.redist_regs[count].phys_base = phys_base;
2345 acpi_data.redist_regs[count].redist_base = redist_base;
2346 acpi_data.redist_regs[count].single_redist = acpi_data.single_redist;
b70fb7af
TN
2347 count++;
2348}
ffa7d616
TN
2349
2350static int __init
60574d1e 2351gic_acpi_parse_madt_redist(union acpi_subtable_headers *header,
ffa7d616
TN
2352 const unsigned long end)
2353{
2354 struct acpi_madt_generic_redistributor *redist =
2355 (struct acpi_madt_generic_redistributor *)header;
2356 void __iomem *redist_base;
ffa7d616
TN
2357
2358 redist_base = ioremap(redist->base_address, redist->length);
2359 if (!redist_base) {
2360 pr_err("Couldn't map GICR region @%llx\n", redist->base_address);
2361 return -ENOMEM;
2362 }
4deb96e3 2363 gic_request_region(redist->base_address, redist->length, "GICR");
ffa7d616 2364
b70fb7af 2365 gic_acpi_register_redist(redist->base_address, redist_base);
ffa7d616
TN
2366 return 0;
2367}
2368
b70fb7af 2369static int __init
60574d1e 2370gic_acpi_parse_madt_gicc(union acpi_subtable_headers *header,
b70fb7af
TN
2371 const unsigned long end)
2372{
2373 struct acpi_madt_generic_interrupt *gicc =
2374 (struct acpi_madt_generic_interrupt *)header;
611f039f 2375 u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
b70fb7af
TN
2376 u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2;
2377 void __iomem *redist_base;
2378
c54e52f8 2379 if (!acpi_gicc_is_usable(gicc))
ebe2f871
SD
2380 return 0;
2381
b70fb7af
TN
2382 redist_base = ioremap(gicc->gicr_base_address, size);
2383 if (!redist_base)
2384 return -ENOMEM;
4deb96e3 2385 gic_request_region(gicc->gicr_base_address, size, "GICR");
b70fb7af
TN
2386
2387 gic_acpi_register_redist(gicc->gicr_base_address, redist_base);
2388 return 0;
2389}
2390
2391static int __init gic_acpi_collect_gicr_base(void)
2392{
2393 acpi_tbl_entry_handler redist_parser;
2394 enum acpi_madt_type type;
2395
611f039f 2396 if (acpi_data.single_redist) {
b70fb7af
TN
2397 type = ACPI_MADT_TYPE_GENERIC_INTERRUPT;
2398 redist_parser = gic_acpi_parse_madt_gicc;
2399 } else {
2400 type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR;
2401 redist_parser = gic_acpi_parse_madt_redist;
2402 }
2403
2404 /* Collect redistributor base addresses in GICR entries */
2405 if (acpi_table_parse_madt(type, redist_parser, 0) > 0)
2406 return 0;
2407
2408 pr_info("No valid GICR entries exist\n");
2409 return -ENODEV;
2410}
2411
60574d1e 2412static int __init gic_acpi_match_gicr(union acpi_subtable_headers *header,
ffa7d616
TN
2413 const unsigned long end)
2414{
2415 /* Subtable presence means that redist exists, that's it */
2416 return 0;
2417}
2418
60574d1e 2419static int __init gic_acpi_match_gicc(union acpi_subtable_headers *header,
b70fb7af
TN
2420 const unsigned long end)
2421{
2422 struct acpi_madt_generic_interrupt *gicc =
2423 (struct acpi_madt_generic_interrupt *)header;
2424
2425 /*
2426 * If GICC is enabled and has valid gicr base address, then it means
2427 * GICR base is presented via GICC
2428 */
c54e52f8 2429 if (acpi_gicc_is_usable(gicc) && gicc->gicr_base_address) {
926b5dfa 2430 acpi_data.enabled_rdists++;
b70fb7af 2431 return 0;
926b5dfa 2432 }
b70fb7af 2433
ebe2f871
SD
2434 /*
2435 * It's perfectly valid firmware can pass disabled GICC entry, driver
2436 * should not treat as errors, skip the entry instead of probe fail.
2437 */
c54e52f8 2438 if (!acpi_gicc_is_usable(gicc))
ebe2f871
SD
2439 return 0;
2440
b70fb7af
TN
2441 return -ENODEV;
2442}
2443
2444static int __init gic_acpi_count_gicr_regions(void)
2445{
2446 int count;
2447
2448 /*
2449 * Count how many redistributor regions we have. It is not allowed
2450 * to mix redistributor description, GICR and GICC subtables have to be
2451 * mutually exclusive.
2452 */
2453 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
2454 gic_acpi_match_gicr, 0);
2455 if (count > 0) {
611f039f 2456 acpi_data.single_redist = false;
b70fb7af
TN
2457 return count;
2458 }
2459
2460 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
2461 gic_acpi_match_gicc, 0);
926b5dfa 2462 if (count > 0) {
611f039f 2463 acpi_data.single_redist = true;
926b5dfa
MZ
2464 count = acpi_data.enabled_rdists;
2465 }
b70fb7af
TN
2466
2467 return count;
2468}
2469
ffa7d616
TN
2470static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header,
2471 struct acpi_probe_entry *ape)
2472{
2473 struct acpi_madt_generic_distributor *dist;
2474 int count;
2475
2476 dist = (struct acpi_madt_generic_distributor *)header;
2477 if (dist->version != ape->driver_data)
2478 return false;
2479
2480 /* We need to do that exercise anyway, the sooner the better */
b70fb7af 2481 count = gic_acpi_count_gicr_regions();
ffa7d616
TN
2482 if (count <= 0)
2483 return false;
2484
611f039f 2485 acpi_data.nr_redist_regions = count;
ffa7d616
TN
2486 return true;
2487}
2488
60574d1e 2489static int __init gic_acpi_parse_virt_madt_gicc(union acpi_subtable_headers *header,
1839e576
JG
2490 const unsigned long end)
2491{
2492 struct acpi_madt_generic_interrupt *gicc =
2493 (struct acpi_madt_generic_interrupt *)header;
2494 int maint_irq_mode;
2495 static int first_madt = true;
2496
c54e52f8 2497 if (!acpi_gicc_is_usable(gicc))
1839e576
JG
2498 return 0;
2499
2500 maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
2501 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
2502
2503 if (first_madt) {
2504 first_madt = false;
2505
2506 acpi_data.maint_irq = gicc->vgic_interrupt;
2507 acpi_data.maint_irq_mode = maint_irq_mode;
2508 acpi_data.vcpu_base = gicc->gicv_base_address;
2509
2510 return 0;
2511 }
2512
2513 /*
2514 * The maintenance interrupt and GICV should be the same for every CPU
2515 */
2516 if ((acpi_data.maint_irq != gicc->vgic_interrupt) ||
2517 (acpi_data.maint_irq_mode != maint_irq_mode) ||
2518 (acpi_data.vcpu_base != gicc->gicv_base_address))
2519 return -EINVAL;
2520
2521 return 0;
2522}
2523
2524static bool __init gic_acpi_collect_virt_info(void)
2525{
2526 int count;
2527
2528 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
2529 gic_acpi_parse_virt_madt_gicc, 0);
2530
2531 return (count > 0);
2532}
2533
ffa7d616 2534#define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K)
1839e576
JG
2535#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
2536#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
2537
2538static void __init gic_acpi_setup_kvm_info(void)
2539{
2540 int irq;
2541
2542 if (!gic_acpi_collect_virt_info()) {
2543 pr_warn("Unable to get hardware information used for virtualization\n");
2544 return;
2545 }
2546
2547 gic_v3_kvm_info.type = GIC_V3;
2548
2549 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
2550 acpi_data.maint_irq_mode,
2551 ACPI_ACTIVE_HIGH);
2552 if (irq <= 0)
2553 return;
2554
2555 gic_v3_kvm_info.maint_irq = irq;
2556
2557 if (acpi_data.vcpu_base) {
2558 struct resource *vcpu = &gic_v3_kvm_info.vcpu;
2559
2560 vcpu->flags = IORESOURCE_MEM;
2561 vcpu->start = acpi_data.vcpu_base;
2562 vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
2563 }
2564
4bdf5025 2565 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
3c40706d 2566 gic_v3_kvm_info.has_v4_1 = gic_data.rdists.has_rvpeid;
0e5cb777 2567 vgic_set_kvm_info(&gic_v3_kvm_info);
1839e576 2568}
ffa7d616 2569
7327b16f
MZ
2570static struct fwnode_handle *gsi_domain_handle;
2571
2572static struct fwnode_handle *gic_v3_get_gsi_domain_id(u32 gsi)
2573{
2574 return gsi_domain_handle;
2575}
2576
ffa7d616 2577static int __init
aba3c7ed 2578gic_acpi_init(union acpi_subtable_headers *header, const unsigned long end)
ffa7d616
TN
2579{
2580 struct acpi_madt_generic_distributor *dist;
611f039f 2581 size_t size;
b70fb7af 2582 int i, err;
ffa7d616
TN
2583
2584 /* Get distributor base address */
2585 dist = (struct acpi_madt_generic_distributor *)header;
611f039f
JG
2586 acpi_data.dist_base = ioremap(dist->base_address,
2587 ACPI_GICV3_DIST_MEM_SIZE);
2588 if (!acpi_data.dist_base) {
ffa7d616
TN
2589 pr_err("Unable to map GICD registers\n");
2590 return -ENOMEM;
2591 }
4deb96e3 2592 gic_request_region(dist->base_address, ACPI_GICV3_DIST_MEM_SIZE, "GICD");
ffa7d616 2593
611f039f 2594 err = gic_validate_dist_version(acpi_data.dist_base);
ffa7d616 2595 if (err) {
71192a68 2596 pr_err("No distributor detected at @%p, giving up\n",
611f039f 2597 acpi_data.dist_base);
ffa7d616
TN
2598 goto out_dist_unmap;
2599 }
2600
611f039f
JG
2601 size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions;
2602 acpi_data.redist_regs = kzalloc(size, GFP_KERNEL);
2603 if (!acpi_data.redist_regs) {
ffa7d616
TN
2604 err = -ENOMEM;
2605 goto out_dist_unmap;
2606 }
2607
b70fb7af
TN
2608 err = gic_acpi_collect_gicr_base();
2609 if (err)
ffa7d616 2610 goto out_redist_unmap;
ffa7d616 2611
7327b16f
MZ
2612 gsi_domain_handle = irq_domain_alloc_fwnode(&dist->base_address);
2613 if (!gsi_domain_handle) {
ffa7d616
TN
2614 err = -ENOMEM;
2615 goto out_redist_unmap;
2616 }
2617
35727af2
SD
2618 err = gic_init_bases(dist->base_address, acpi_data.dist_base,
2619 acpi_data.redist_regs, acpi_data.nr_redist_regions,
2620 0, gsi_domain_handle);
ffa7d616
TN
2621 if (err)
2622 goto out_fwhandle_free;
2623
7327b16f 2624 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, gic_v3_get_gsi_domain_id);
d33a3c8c 2625
d01d3274 2626 if (static_branch_likely(&supports_deactivate_key))
d33a3c8c 2627 gic_acpi_setup_kvm_info();
1839e576 2628
ffa7d616
TN
2629 return 0;
2630
2631out_fwhandle_free:
7327b16f 2632 irq_domain_free_fwnode(gsi_domain_handle);
ffa7d616 2633out_redist_unmap:
611f039f
JG
2634 for (i = 0; i < acpi_data.nr_redist_regions; i++)
2635 if (acpi_data.redist_regs[i].redist_base)
2636 iounmap(acpi_data.redist_regs[i].redist_base);
2637 kfree(acpi_data.redist_regs);
ffa7d616 2638out_dist_unmap:
611f039f 2639 iounmap(acpi_data.dist_base);
ffa7d616
TN
2640 return err;
2641}
2642IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
2643 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3,
2644 gic_acpi_init);
2645IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
2646 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4,
2647 gic_acpi_init);
2648IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
2649 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE,
2650 gic_acpi_init);
2651#endif