Merge branch 'pm-opp'
[linux-2.6-block.git] / drivers / irqchip / exynos-combiner.c
CommitLineData
a900e5d9
RH
1/*
2 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * Combiner irqchip for EXYNOS
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/err.h>
12#include <linux/export.h>
13#include <linux/init.h>
14#include <linux/io.h>
d34f03d4 15#include <linux/slab.h>
a900e5d9 16#include <linux/irqdomain.h>
de88cbb7 17#include <linux/irqchip/chained_irq.h>
bc64690e 18#include <linux/interrupt.h>
a900e5d9
RH
19#include <linux/of_address.h>
20#include <linux/of_irq.h>
a900e5d9 21
a900e5d9
RH
22#include "irqchip.h"
23
24#define COMBINER_ENABLE_SET 0x0
25#define COMBINER_ENABLE_CLEAR 0x4
26#define COMBINER_INT_STATUS 0xC
27
6761dcfe
AB
28#define IRQ_IN_COMBINER 8
29
a900e5d9
RH
30static DEFINE_SPINLOCK(irq_controller_lock);
31
32struct combiner_chip_data {
20adee8f 33 unsigned int hwirq_offset;
a900e5d9
RH
34 unsigned int irq_mask;
35 void __iomem *base;
df7ef462 36 unsigned int parent_irq;
a900e5d9
RH
37};
38
39static struct irq_domain *combiner_irq_domain;
a900e5d9
RH
40
41static inline void __iomem *combiner_base(struct irq_data *data)
42{
43 struct combiner_chip_data *combiner_data =
44 irq_data_get_irq_chip_data(data);
45
46 return combiner_data->base;
47}
48
49static void combiner_mask_irq(struct irq_data *data)
50{
51 u32 mask = 1 << (data->hwirq % 32);
52
53 __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
54}
55
56static void combiner_unmask_irq(struct irq_data *data)
57{
58 u32 mask = 1 << (data->hwirq % 32);
59
60 __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_SET);
61}
62
63static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
64{
65 struct combiner_chip_data *chip_data = irq_get_handler_data(irq);
66 struct irq_chip *chip = irq_get_chip(irq);
67 unsigned int cascade_irq, combiner_irq;
68 unsigned long status;
69
70 chained_irq_enter(chip, desc);
71
72 spin_lock(&irq_controller_lock);
73 status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
74 spin_unlock(&irq_controller_lock);
75 status &= chip_data->irq_mask;
76
77 if (status == 0)
78 goto out;
79
20adee8f
AB
80 combiner_irq = chip_data->hwirq_offset + __ffs(status);
81 cascade_irq = irq_find_mapping(combiner_irq_domain, combiner_irq);
a900e5d9 82
20adee8f 83 if (unlikely(!cascade_irq))
a8378485 84 handle_bad_irq(irq, desc);
a900e5d9
RH
85 else
86 generic_handle_irq(cascade_irq);
87
88 out:
89 chained_irq_exit(chip, desc);
90}
91
df7ef462
CP
92#ifdef CONFIG_SMP
93static int combiner_set_affinity(struct irq_data *d,
94 const struct cpumask *mask_val, bool force)
95{
96 struct combiner_chip_data *chip_data = irq_data_get_irq_chip_data(d);
97 struct irq_chip *chip = irq_get_chip(chip_data->parent_irq);
98 struct irq_data *data = irq_get_irq_data(chip_data->parent_irq);
99
100 if (chip && chip->irq_set_affinity)
101 return chip->irq_set_affinity(data, mask_val, force);
102 else
103 return -EINVAL;
104}
105#endif
106
a900e5d9 107static struct irq_chip combiner_chip = {
df7ef462
CP
108 .name = "COMBINER",
109 .irq_mask = combiner_mask_irq,
110 .irq_unmask = combiner_unmask_irq,
111#ifdef CONFIG_SMP
112 .irq_set_affinity = combiner_set_affinity,
113#endif
a900e5d9
RH
114};
115
d34f03d4 116static void __init combiner_cascade_irq(struct combiner_chip_data *combiner_data,
4e164dc5
CP
117 unsigned int irq)
118{
d34f03d4 119 if (irq_set_handler_data(irq, combiner_data) != 0)
a900e5d9
RH
120 BUG();
121 irq_set_chained_handler(irq, combiner_handle_cascade_irq);
122}
123
d34f03d4
AB
124static void __init combiner_init_one(struct combiner_chip_data *combiner_data,
125 unsigned int combiner_nr,
df7ef462 126 void __iomem *base, unsigned int irq)
a900e5d9 127{
d34f03d4 128 combiner_data->base = base;
20adee8f 129 combiner_data->hwirq_offset = (combiner_nr & ~3) * IRQ_IN_COMBINER;
d34f03d4
AB
130 combiner_data->irq_mask = 0xff << ((combiner_nr % 4) << 3);
131 combiner_data->parent_irq = irq;
a900e5d9
RH
132
133 /* Disable all interrupts */
d34f03d4 134 __raw_writel(combiner_data->irq_mask, base + COMBINER_ENABLE_CLEAR);
a900e5d9
RH
135}
136
a900e5d9
RH
137static int combiner_irq_domain_xlate(struct irq_domain *d,
138 struct device_node *controller,
139 const u32 *intspec, unsigned int intsize,
140 unsigned long *out_hwirq,
141 unsigned int *out_type)
142{
143 if (d->of_node != controller)
144 return -EINVAL;
145
146 if (intsize < 2)
147 return -EINVAL;
148
6761dcfe 149 *out_hwirq = intspec[0] * IRQ_IN_COMBINER + intspec[1];
a900e5d9
RH
150 *out_type = 0;
151
152 return 0;
153}
a900e5d9
RH
154
155static int combiner_irq_domain_map(struct irq_domain *d, unsigned int irq,
156 irq_hw_number_t hw)
157{
d34f03d4
AB
158 struct combiner_chip_data *combiner_data = d->host_data;
159
a900e5d9
RH
160 irq_set_chip_and_handler(irq, &combiner_chip, handle_level_irq);
161 irq_set_chip_data(irq, &combiner_data[hw >> 3]);
162 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
163
164 return 0;
165}
166
167static struct irq_domain_ops combiner_irq_domain_ops = {
168 .xlate = combiner_irq_domain_xlate,
169 .map = combiner_irq_domain_map,
170};
171
b8394dee
SK
172static void __init combiner_init(void __iomem *combiner_base,
173 struct device_node *np,
9403ac88 174 unsigned int max_nr)
a900e5d9 175{
863a08dc 176 int i, irq;
6761dcfe 177 unsigned int nr_irq;
d34f03d4 178 struct combiner_chip_data *combiner_data;
a900e5d9 179
6761dcfe 180 nr_irq = max_nr * IRQ_IN_COMBINER;
4e164dc5 181
d34f03d4
AB
182 combiner_data = kcalloc(max_nr, sizeof (*combiner_data), GFP_KERNEL);
183 if (!combiner_data) {
184 pr_warning("%s: could not allocate combiner data\n", __func__);
185 return;
a900e5d9
RH
186 }
187
9403ac88 188 combiner_irq_domain = irq_domain_add_linear(np, nr_irq,
d34f03d4 189 &combiner_irq_domain_ops, combiner_data);
a900e5d9
RH
190 if (WARN_ON(!combiner_irq_domain)) {
191 pr_warning("%s: irq domain init failed\n", __func__);
192 return;
193 }
194
195 for (i = 0; i < max_nr; i++) {
0f561511 196 irq = irq_of_parse_and_map(np, i);
92c8e496 197
d34f03d4
AB
198 combiner_init_one(&combiner_data[i], i,
199 combiner_base + (i >> 2) * 0x10, irq);
200 combiner_cascade_irq(&combiner_data[i], irq);
a900e5d9
RH
201 }
202}
203
a900e5d9
RH
204static int __init combiner_of_init(struct device_node *np,
205 struct device_node *parent)
206{
207 void __iomem *combiner_base;
6761dcfe 208 unsigned int max_nr = 20;
a900e5d9
RH
209
210 combiner_base = of_iomap(np, 0);
211 if (!combiner_base) {
212 pr_err("%s: failed to map combiner registers\n", __func__);
213 return -ENXIO;
214 }
215
6761dcfe
AB
216 if (of_property_read_u32(np, "samsung,combiner-nr", &max_nr)) {
217 pr_info("%s: number of combiners not specified, "
218 "setting default as %d.\n",
219 __func__, max_nr);
220 }
221
9403ac88 222 combiner_init(combiner_base, np, max_nr);
a900e5d9
RH
223
224 return 0;
225}
226IRQCHIP_DECLARE(exynos4210_combiner, "samsung,exynos4210-combiner",
227 combiner_of_init);