of: Add NVIDIA Tegra memory controller binding
[linux-block.git] / drivers / iommu / tegra-smmu.c
CommitLineData
7a31f6f4
HD
1/*
2 * IOMMU API for SMMU in Tegra30
3 *
0fde671b 4 * Copyright (c) 2011-2013, NVIDIA CORPORATION. All rights reserved.
7a31f6f4
HD
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 */
19
20#define pr_fmt(fmt) "%s(): " fmt, __func__
21
bc5e6dea 22#include <linux/err.h>
7a31f6f4
HD
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/spinlock.h>
26#include <linux/slab.h>
27#include <linux/vmalloc.h>
28#include <linux/mm.h>
29#include <linux/pagemap.h>
30#include <linux/device.h>
31#include <linux/sched.h>
32#include <linux/iommu.h>
33#include <linux/io.h>
0760e8fa
HD
34#include <linux/of.h>
35#include <linux/of_iommu.h>
39abf8aa
HD
36#include <linux/debugfs.h>
37#include <linux/seq_file.h>
306a7f91
TR
38
39#include <soc/tegra/ahb.h>
7a31f6f4
HD
40
41#include <asm/page.h>
42#include <asm/cacheflush.h>
43
e6bc5933
SW
44enum smmu_hwgrp {
45 HWGRP_AFI,
46 HWGRP_AVPC,
47 HWGRP_DC,
48 HWGRP_DCB,
49 HWGRP_EPP,
50 HWGRP_G2,
51 HWGRP_HC,
52 HWGRP_HDA,
53 HWGRP_ISP,
54 HWGRP_MPE,
55 HWGRP_NV,
56 HWGRP_NV2,
57 HWGRP_PPCS,
58 HWGRP_SATA,
59 HWGRP_VDE,
60 HWGRP_VI,
61
62 HWGRP_COUNT,
63
64 HWGRP_END = ~0,
65};
66
67#define HWG_AFI (1 << HWGRP_AFI)
68#define HWG_AVPC (1 << HWGRP_AVPC)
69#define HWG_DC (1 << HWGRP_DC)
70#define HWG_DCB (1 << HWGRP_DCB)
71#define HWG_EPP (1 << HWGRP_EPP)
72#define HWG_G2 (1 << HWGRP_G2)
73#define HWG_HC (1 << HWGRP_HC)
74#define HWG_HDA (1 << HWGRP_HDA)
75#define HWG_ISP (1 << HWGRP_ISP)
76#define HWG_MPE (1 << HWGRP_MPE)
77#define HWG_NV (1 << HWGRP_NV)
78#define HWG_NV2 (1 << HWGRP_NV2)
79#define HWG_PPCS (1 << HWGRP_PPCS)
80#define HWG_SATA (1 << HWGRP_SATA)
81#define HWG_VDE (1 << HWGRP_VDE)
82#define HWG_VI (1 << HWGRP_VI)
83
7a31f6f4
HD
84/* bitmap of the page sizes currently supported */
85#define SMMU_IOMMU_PGSIZES (SZ_4K)
86
87#define SMMU_CONFIG 0x10
88#define SMMU_CONFIG_DISABLE 0
89#define SMMU_CONFIG_ENABLE 1
90
39abf8aa
HD
91/* REVISIT: To support multiple MCs */
92enum {
93 _MC = 0,
94};
95
96enum {
97 _TLB = 0,
98 _PTC,
99};
100
101#define SMMU_CACHE_CONFIG_BASE 0x14
102#define __SMMU_CACHE_CONFIG(mc, cache) (SMMU_CACHE_CONFIG_BASE + 4 * cache)
103#define SMMU_CACHE_CONFIG(cache) __SMMU_CACHE_CONFIG(_MC, cache)
104
105#define SMMU_CACHE_CONFIG_STATS_SHIFT 31
106#define SMMU_CACHE_CONFIG_STATS_ENABLE (1 << SMMU_CACHE_CONFIG_STATS_SHIFT)
107#define SMMU_CACHE_CONFIG_STATS_TEST_SHIFT 30
108#define SMMU_CACHE_CONFIG_STATS_TEST (1 << SMMU_CACHE_CONFIG_STATS_TEST_SHIFT)
109
7a31f6f4
HD
110#define SMMU_TLB_CONFIG_HIT_UNDER_MISS__ENABLE (1 << 29)
111#define SMMU_TLB_CONFIG_ACTIVE_LINES__VALUE 0x10
112#define SMMU_TLB_CONFIG_RESET_VAL 0x20000010
113
7a31f6f4
HD
114#define SMMU_PTC_CONFIG_CACHE__ENABLE (1 << 29)
115#define SMMU_PTC_CONFIG_INDEX_MAP__PATTERN 0x3f
116#define SMMU_PTC_CONFIG_RESET_VAL 0x2000003f
117
118#define SMMU_PTB_ASID 0x1c
119#define SMMU_PTB_ASID_CURRENT_SHIFT 0
120
121#define SMMU_PTB_DATA 0x20
122#define SMMU_PTB_DATA_RESET_VAL 0
123#define SMMU_PTB_DATA_ASID_NONSECURE_SHIFT 29
124#define SMMU_PTB_DATA_ASID_WRITABLE_SHIFT 30
125#define SMMU_PTB_DATA_ASID_READABLE_SHIFT 31
126
127#define SMMU_TLB_FLUSH 0x30
128#define SMMU_TLB_FLUSH_VA_MATCH_ALL 0
129#define SMMU_TLB_FLUSH_VA_MATCH_SECTION 2
130#define SMMU_TLB_FLUSH_VA_MATCH_GROUP 3
131#define SMMU_TLB_FLUSH_ASID_SHIFT 29
132#define SMMU_TLB_FLUSH_ASID_MATCH_DISABLE 0
133#define SMMU_TLB_FLUSH_ASID_MATCH_ENABLE 1
134#define SMMU_TLB_FLUSH_ASID_MATCH_SHIFT 31
135
136#define SMMU_PTC_FLUSH 0x34
137#define SMMU_PTC_FLUSH_TYPE_ALL 0
138#define SMMU_PTC_FLUSH_TYPE_ADR 1
139#define SMMU_PTC_FLUSH_ADR_SHIFT 4
140
141#define SMMU_ASID_SECURITY 0x38
142
39abf8aa
HD
143#define SMMU_STATS_CACHE_COUNT_BASE 0x1f0
144
145#define SMMU_STATS_CACHE_COUNT(mc, cache, hitmiss) \
146 (SMMU_STATS_CACHE_COUNT_BASE + 8 * cache + 4 * hitmiss)
7a31f6f4
HD
147
148#define SMMU_TRANSLATION_ENABLE_0 0x228
149#define SMMU_TRANSLATION_ENABLE_1 0x22c
150#define SMMU_TRANSLATION_ENABLE_2 0x230
151
152#define SMMU_AFI_ASID 0x238 /* PCIE */
153#define SMMU_AVPC_ASID 0x23c /* AVP */
154#define SMMU_DC_ASID 0x240 /* Display controller */
155#define SMMU_DCB_ASID 0x244 /* Display controller B */
156#define SMMU_EPP_ASID 0x248 /* Encoder pre-processor */
157#define SMMU_G2_ASID 0x24c /* 2D engine */
158#define SMMU_HC_ASID 0x250 /* Host1x */
159#define SMMU_HDA_ASID 0x254 /* High-def audio */
160#define SMMU_ISP_ASID 0x258 /* Image signal processor */
161#define SMMU_MPE_ASID 0x264 /* MPEG encoder */
162#define SMMU_NV_ASID 0x268 /* (3D) */
163#define SMMU_NV2_ASID 0x26c /* (3D) */
164#define SMMU_PPCS_ASID 0x270 /* AHB */
165#define SMMU_SATA_ASID 0x278 /* SATA */
166#define SMMU_VDE_ASID 0x27c /* Video decoder */
167#define SMMU_VI_ASID 0x280 /* Video input */
168
169#define SMMU_PDE_NEXT_SHIFT 28
170
7a31f6f4
HD
171#define SMMU_TLB_FLUSH_VA_SECTION__MASK 0xffc00000
172#define SMMU_TLB_FLUSH_VA_SECTION__SHIFT 12 /* right shift */
173#define SMMU_TLB_FLUSH_VA_GROUP__MASK 0xffffc000
174#define SMMU_TLB_FLUSH_VA_GROUP__SHIFT 12 /* right shift */
175#define SMMU_TLB_FLUSH_VA(iova, which) \
176 ((((iova) & SMMU_TLB_FLUSH_VA_##which##__MASK) >> \
177 SMMU_TLB_FLUSH_VA_##which##__SHIFT) | \
178 SMMU_TLB_FLUSH_VA_MATCH_##which)
179#define SMMU_PTB_ASID_CUR(n) \
180 ((n) << SMMU_PTB_ASID_CURRENT_SHIFT)
181#define SMMU_TLB_FLUSH_ASID_MATCH_disable \
182 (SMMU_TLB_FLUSH_ASID_MATCH_DISABLE << \
183 SMMU_TLB_FLUSH_ASID_MATCH_SHIFT)
184#define SMMU_TLB_FLUSH_ASID_MATCH__ENABLE \
185 (SMMU_TLB_FLUSH_ASID_MATCH_ENABLE << \
186 SMMU_TLB_FLUSH_ASID_MATCH_SHIFT)
187
188#define SMMU_PAGE_SHIFT 12
189#define SMMU_PAGE_SIZE (1 << SMMU_PAGE_SHIFT)
0760e8fa 190#define SMMU_PAGE_MASK ((1 << SMMU_PAGE_SHIFT) - 1)
7a31f6f4
HD
191
192#define SMMU_PDIR_COUNT 1024
193#define SMMU_PDIR_SIZE (sizeof(unsigned long) * SMMU_PDIR_COUNT)
194#define SMMU_PTBL_COUNT 1024
195#define SMMU_PTBL_SIZE (sizeof(unsigned long) * SMMU_PTBL_COUNT)
196#define SMMU_PDIR_SHIFT 12
197#define SMMU_PDE_SHIFT 12
198#define SMMU_PTE_SHIFT 12
199#define SMMU_PFN_MASK 0x000fffff
200
201#define SMMU_ADDR_TO_PFN(addr) ((addr) >> 12)
202#define SMMU_ADDR_TO_PDN(addr) ((addr) >> 22)
d0078e72 203#define SMMU_PDN_TO_ADDR(pdn) ((pdn) << 22)
7a31f6f4
HD
204
205#define _READABLE (1 << SMMU_PTB_DATA_ASID_READABLE_SHIFT)
206#define _WRITABLE (1 << SMMU_PTB_DATA_ASID_WRITABLE_SHIFT)
207#define _NONSECURE (1 << SMMU_PTB_DATA_ASID_NONSECURE_SHIFT)
208#define _PDE_NEXT (1 << SMMU_PDE_NEXT_SHIFT)
209#define _MASK_ATTR (_READABLE | _WRITABLE | _NONSECURE)
210
211#define _PDIR_ATTR (_READABLE | _WRITABLE | _NONSECURE)
212
213#define _PDE_ATTR (_READABLE | _WRITABLE | _NONSECURE)
214#define _PDE_ATTR_N (_PDE_ATTR | _PDE_NEXT)
215#define _PDE_VACANT(pdn) (((pdn) << 10) | _PDE_ATTR)
216
217#define _PTE_ATTR (_READABLE | _WRITABLE | _NONSECURE)
218#define _PTE_VACANT(addr) (((addr) >> SMMU_PAGE_SHIFT) | _PTE_ATTR)
219
220#define SMMU_MK_PDIR(page, attr) \
221 ((page_to_phys(page) >> SMMU_PDIR_SHIFT) | (attr))
222#define SMMU_MK_PDE(page, attr) \
223 (unsigned long)((page_to_phys(page) >> SMMU_PDE_SHIFT) | (attr))
224#define SMMU_EX_PTBL_PAGE(pde) \
225 pfn_to_page((unsigned long)(pde) & SMMU_PFN_MASK)
226#define SMMU_PFN_TO_PTE(pfn, attr) (unsigned long)((pfn) | (attr))
227
228#define SMMU_ASID_ENABLE(asid) ((asid) | (1 << 31))
229#define SMMU_ASID_DISABLE 0
230#define SMMU_ASID_ASID(n) ((n) & ~SMMU_ASID_ENABLE(0))
231
0760e8fa
HD
232#define NUM_SMMU_REG_BANKS 3
233
7a31f6f4
HD
234#define smmu_client_enable_hwgrp(c, m) smmu_client_set_hwgrp(c, m, 1)
235#define smmu_client_disable_hwgrp(c) smmu_client_set_hwgrp(c, 0, 0)
236#define __smmu_client_enable_hwgrp(c, m) __smmu_client_set_hwgrp(c, m, 1)
237#define __smmu_client_disable_hwgrp(c) __smmu_client_set_hwgrp(c, 0, 0)
238
239#define HWGRP_INIT(client) [HWGRP_##client] = SMMU_##client##_ASID
240
241static const u32 smmu_hwgrp_asid_reg[] = {
242 HWGRP_INIT(AFI),
243 HWGRP_INIT(AVPC),
244 HWGRP_INIT(DC),
245 HWGRP_INIT(DCB),
246 HWGRP_INIT(EPP),
247 HWGRP_INIT(G2),
248 HWGRP_INIT(HC),
249 HWGRP_INIT(HDA),
250 HWGRP_INIT(ISP),
251 HWGRP_INIT(MPE),
252 HWGRP_INIT(NV),
253 HWGRP_INIT(NV2),
254 HWGRP_INIT(PPCS),
255 HWGRP_INIT(SATA),
256 HWGRP_INIT(VDE),
257 HWGRP_INIT(VI),
258};
259#define HWGRP_ASID_REG(x) (smmu_hwgrp_asid_reg[x])
260
261/*
262 * Per client for address space
263 */
264struct smmu_client {
265 struct device *dev;
266 struct list_head list;
267 struct smmu_as *as;
268 u32 hwgrp;
269};
270
271/*
272 * Per address space
273 */
274struct smmu_as {
275 struct smmu_device *smmu; /* back pointer to container */
276 unsigned int asid;
277 spinlock_t lock; /* for pagetable */
278 struct page *pdir_page;
279 unsigned long pdir_attr;
280 unsigned long pde_attr;
281 unsigned long pte_attr;
282 unsigned int *pte_count;
283
284 struct list_head client;
285 spinlock_t client_lock; /* for client list */
286};
287
5a2c937a
HD
288struct smmu_debugfs_info {
289 struct smmu_device *smmu;
290 int mc;
291 int cache;
292};
293
7a31f6f4
HD
294/*
295 * Per SMMU device - IOMMU device
296 */
297struct smmu_device {
a6870e92
HD
298 void __iomem *regbase; /* register offset base */
299 void __iomem **regs; /* register block start address array */
300 void __iomem **rege; /* register block end address array */
301 int nregs; /* number of register blocks */
302
7a31f6f4
HD
303 unsigned long iovmm_base; /* remappable base address */
304 unsigned long page_count; /* total remappable size */
305 spinlock_t lock;
306 char *name;
307 struct device *dev;
7a31f6f4
HD
308 struct page *avp_vector_page; /* dummy page shared by all AS's */
309
310 /*
311 * Register image savers for suspend/resume
312 */
313 unsigned long translation_enable_0;
314 unsigned long translation_enable_1;
315 unsigned long translation_enable_2;
316 unsigned long asid_security;
0760e8fa 317
39abf8aa 318 struct dentry *debugfs_root;
5a2c937a 319 struct smmu_debugfs_info *debugfs_info;
39abf8aa 320
0760e8fa 321 struct device_node *ahb;
a3b24915
HD
322
323 int num_as;
324 struct smmu_as as[0]; /* Run-time allocated array */
7a31f6f4
HD
325};
326
327static struct smmu_device *smmu_handle; /* unique for a system */
328
329/*
0760e8fa 330 * SMMU register accessors
7a31f6f4 331 */
fe1229b9
JR
332static bool inline smmu_valid_reg(struct smmu_device *smmu,
333 void __iomem *addr)
7a31f6f4 334{
a6870e92
HD
335 int i;
336
337 for (i = 0; i < smmu->nregs; i++) {
fe1229b9
JR
338 if (addr < smmu->regs[i])
339 break;
a6870e92 340 if (addr <= smmu->rege[i])
fe1229b9 341 return true;
a6870e92
HD
342 }
343
fe1229b9 344 return false;
7a31f6f4
HD
345}
346
7a31f6f4
HD
347static inline u32 smmu_read(struct smmu_device *smmu, size_t offs)
348{
fe1229b9 349 void __iomem *addr = smmu->regbase + offs;
a6870e92 350
fe1229b9 351 BUG_ON(!smmu_valid_reg(smmu, addr));
a6870e92 352
fe1229b9 353 return readl(addr);
7a31f6f4
HD
354}
355
0760e8fa 356static inline void smmu_write(struct smmu_device *smmu, u32 val, size_t offs)
7a31f6f4 357{
fe1229b9
JR
358 void __iomem *addr = smmu->regbase + offs;
359
360 BUG_ON(!smmu_valid_reg(smmu, addr));
a6870e92 361
fe1229b9 362 writel(val, addr);
7a31f6f4
HD
363}
364
365#define VA_PAGE_TO_PA(va, page) \
366 (page_to_phys(page) + ((unsigned long)(va) & ~PAGE_MASK))
367
368#define FLUSH_CPU_DCACHE(va, page, size) \
369 do { \
370 unsigned long _pa_ = VA_PAGE_TO_PA(va, page); \
371 __cpuc_flush_dcache_area((void *)(va), (size_t)(size)); \
372 outer_flush_range(_pa_, _pa_+(size_t)(size)); \
373 } while (0)
374
375/*
376 * Any interaction between any block on PPSB and a block on APB or AHB
377 * must have these read-back barriers to ensure the APB/AHB bus
378 * transaction is complete before initiating activity on the PPSB
379 * block.
380 */
381#define FLUSH_SMMU_REGS(smmu) smmu_read(smmu, SMMU_CONFIG)
382
383#define smmu_client_hwgrp(c) (u32)((c)->dev->platform_data)
384
385static int __smmu_client_set_hwgrp(struct smmu_client *c,
386 unsigned long map, int on)
387{
388 int i;
389 struct smmu_as *as = c->as;
390 u32 val, offs, mask = SMMU_ASID_ENABLE(as->asid);
391 struct smmu_device *smmu = as->smmu;
392
393 WARN_ON(!on && map);
394 if (on && !map)
395 return -EINVAL;
396 if (!on)
397 map = smmu_client_hwgrp(c);
398
399 for_each_set_bit(i, &map, HWGRP_COUNT) {
400 offs = HWGRP_ASID_REG(i);
401 val = smmu_read(smmu, offs);
402 if (on) {
403 if (WARN_ON(val & mask))
404 goto err_hw_busy;
405 val |= mask;
406 } else {
407 WARN_ON((val & mask) == mask);
408 val &= ~mask;
409 }
410 smmu_write(smmu, val, offs);
411 }
412 FLUSH_SMMU_REGS(smmu);
413 c->hwgrp = map;
414 return 0;
415
416err_hw_busy:
417 for_each_set_bit(i, &map, HWGRP_COUNT) {
418 offs = HWGRP_ASID_REG(i);
419 val = smmu_read(smmu, offs);
420 val &= ~mask;
421 smmu_write(smmu, val, offs);
422 }
423 return -EBUSY;
424}
425
426static int smmu_client_set_hwgrp(struct smmu_client *c, u32 map, int on)
427{
428 u32 val;
429 unsigned long flags;
430 struct smmu_as *as = c->as;
431 struct smmu_device *smmu = as->smmu;
432
433 spin_lock_irqsave(&smmu->lock, flags);
434 val = __smmu_client_set_hwgrp(c, map, on);
435 spin_unlock_irqrestore(&smmu->lock, flags);
436 return val;
437}
438
439/*
440 * Flush all TLB entries and all PTC entries
441 * Caller must lock smmu
442 */
443static void smmu_flush_regs(struct smmu_device *smmu, int enable)
444{
445 u32 val;
446
447 smmu_write(smmu, SMMU_PTC_FLUSH_TYPE_ALL, SMMU_PTC_FLUSH);
448 FLUSH_SMMU_REGS(smmu);
449 val = SMMU_TLB_FLUSH_VA_MATCH_ALL |
450 SMMU_TLB_FLUSH_ASID_MATCH_disable;
451 smmu_write(smmu, val, SMMU_TLB_FLUSH);
452
453 if (enable)
454 smmu_write(smmu, SMMU_CONFIG_ENABLE, SMMU_CONFIG);
455 FLUSH_SMMU_REGS(smmu);
456}
457
0760e8fa 458static int smmu_setup_regs(struct smmu_device *smmu)
7a31f6f4
HD
459{
460 int i;
461 u32 val;
462
463 for (i = 0; i < smmu->num_as; i++) {
464 struct smmu_as *as = &smmu->as[i];
465 struct smmu_client *c;
466
467 smmu_write(smmu, SMMU_PTB_ASID_CUR(as->asid), SMMU_PTB_ASID);
468 val = as->pdir_page ?
469 SMMU_MK_PDIR(as->pdir_page, as->pdir_attr) :
470 SMMU_PTB_DATA_RESET_VAL;
471 smmu_write(smmu, val, SMMU_PTB_DATA);
472
473 list_for_each_entry(c, &as->client, list)
474 __smmu_client_set_hwgrp(c, c->hwgrp, 1);
475 }
476
477 smmu_write(smmu, smmu->translation_enable_0, SMMU_TRANSLATION_ENABLE_0);
478 smmu_write(smmu, smmu->translation_enable_1, SMMU_TRANSLATION_ENABLE_1);
479 smmu_write(smmu, smmu->translation_enable_2, SMMU_TRANSLATION_ENABLE_2);
480 smmu_write(smmu, smmu->asid_security, SMMU_ASID_SECURITY);
39abf8aa
HD
481 smmu_write(smmu, SMMU_TLB_CONFIG_RESET_VAL, SMMU_CACHE_CONFIG(_TLB));
482 smmu_write(smmu, SMMU_PTC_CONFIG_RESET_VAL, SMMU_CACHE_CONFIG(_PTC));
7a31f6f4
HD
483
484 smmu_flush_regs(smmu, 1);
485
0760e8fa 486 return tegra_ahb_enable_smmu(smmu->ahb);
7a31f6f4
HD
487}
488
489static void flush_ptc_and_tlb(struct smmu_device *smmu,
490 struct smmu_as *as, dma_addr_t iova,
491 unsigned long *pte, struct page *page, int is_pde)
492{
493 u32 val;
494 unsigned long tlb_flush_va = is_pde
495 ? SMMU_TLB_FLUSH_VA(iova, SECTION)
496 : SMMU_TLB_FLUSH_VA(iova, GROUP);
497
498 val = SMMU_PTC_FLUSH_TYPE_ADR | VA_PAGE_TO_PA(pte, page);
499 smmu_write(smmu, val, SMMU_PTC_FLUSH);
500 FLUSH_SMMU_REGS(smmu);
501 val = tlb_flush_va |
502 SMMU_TLB_FLUSH_ASID_MATCH__ENABLE |
503 (as->asid << SMMU_TLB_FLUSH_ASID_SHIFT);
504 smmu_write(smmu, val, SMMU_TLB_FLUSH);
505 FLUSH_SMMU_REGS(smmu);
506}
507
508static void free_ptbl(struct smmu_as *as, dma_addr_t iova)
509{
510 unsigned long pdn = SMMU_ADDR_TO_PDN(iova);
511 unsigned long *pdir = (unsigned long *)page_address(as->pdir_page);
512
513 if (pdir[pdn] != _PDE_VACANT(pdn)) {
514 dev_dbg(as->smmu->dev, "pdn: %lx\n", pdn);
515
516 ClearPageReserved(SMMU_EX_PTBL_PAGE(pdir[pdn]));
517 __free_page(SMMU_EX_PTBL_PAGE(pdir[pdn]));
518 pdir[pdn] = _PDE_VACANT(pdn);
519 FLUSH_CPU_DCACHE(&pdir[pdn], as->pdir_page, sizeof pdir[pdn]);
520 flush_ptc_and_tlb(as->smmu, as, iova, &pdir[pdn],
521 as->pdir_page, 1);
522 }
523}
524
525static void free_pdir(struct smmu_as *as)
526{
527 unsigned addr;
528 int count;
529 struct device *dev = as->smmu->dev;
530
531 if (!as->pdir_page)
532 return;
533
534 addr = as->smmu->iovmm_base;
535 count = as->smmu->page_count;
536 while (count-- > 0) {
537 free_ptbl(as, addr);
538 addr += SMMU_PAGE_SIZE * SMMU_PTBL_COUNT;
539 }
540 ClearPageReserved(as->pdir_page);
541 __free_page(as->pdir_page);
542 as->pdir_page = NULL;
543 devm_kfree(dev, as->pte_count);
544 as->pte_count = NULL;
545}
546
547/*
548 * Maps PTBL for given iova and returns the PTE address
549 * Caller must unmap the mapped PTBL returned in *ptbl_page_p
550 */
551static unsigned long *locate_pte(struct smmu_as *as,
552 dma_addr_t iova, bool allocate,
553 struct page **ptbl_page_p,
554 unsigned int **count)
555{
556 unsigned long ptn = SMMU_ADDR_TO_PFN(iova);
557 unsigned long pdn = SMMU_ADDR_TO_PDN(iova);
558 unsigned long *pdir = page_address(as->pdir_page);
559 unsigned long *ptbl;
560
561 if (pdir[pdn] != _PDE_VACANT(pdn)) {
562 /* Mapped entry table already exists */
563 *ptbl_page_p = SMMU_EX_PTBL_PAGE(pdir[pdn]);
564 ptbl = page_address(*ptbl_page_p);
565 } else if (!allocate) {
566 return NULL;
567 } else {
568 int pn;
569 unsigned long addr = SMMU_PDN_TO_ADDR(pdn);
570
571 /* Vacant - allocate a new page table */
572 dev_dbg(as->smmu->dev, "New PTBL pdn: %lx\n", pdn);
573
574 *ptbl_page_p = alloc_page(GFP_ATOMIC);
575 if (!*ptbl_page_p) {
576 dev_err(as->smmu->dev,
577 "failed to allocate smmu_device page table\n");
578 return NULL;
579 }
580 SetPageReserved(*ptbl_page_p);
581 ptbl = (unsigned long *)page_address(*ptbl_page_p);
582 for (pn = 0; pn < SMMU_PTBL_COUNT;
583 pn++, addr += SMMU_PAGE_SIZE) {
584 ptbl[pn] = _PTE_VACANT(addr);
585 }
586 FLUSH_CPU_DCACHE(ptbl, *ptbl_page_p, SMMU_PTBL_SIZE);
587 pdir[pdn] = SMMU_MK_PDE(*ptbl_page_p,
588 as->pde_attr | _PDE_NEXT);
589 FLUSH_CPU_DCACHE(&pdir[pdn], as->pdir_page, sizeof pdir[pdn]);
590 flush_ptc_and_tlb(as->smmu, as, iova, &pdir[pdn],
591 as->pdir_page, 1);
592 }
593 *count = &as->pte_count[pdn];
594
595 return &ptbl[ptn % SMMU_PTBL_COUNT];
596}
597
598#ifdef CONFIG_SMMU_SIG_DEBUG
599static void put_signature(struct smmu_as *as,
600 dma_addr_t iova, unsigned long pfn)
601{
602 struct page *page;
603 unsigned long *vaddr;
604
605 page = pfn_to_page(pfn);
606 vaddr = page_address(page);
607 if (!vaddr)
608 return;
609
610 vaddr[0] = iova;
611 vaddr[1] = pfn << PAGE_SHIFT;
612 FLUSH_CPU_DCACHE(vaddr, page, sizeof(vaddr[0]) * 2);
613}
614#else
615static inline void put_signature(struct smmu_as *as,
616 unsigned long addr, unsigned long pfn)
617{
618}
619#endif
620
621/*
f9a4f063 622 * Caller must not hold as->lock
7a31f6f4
HD
623 */
624static int alloc_pdir(struct smmu_as *as)
625{
f9a4f063 626 unsigned long *pdir, flags;
9e971a03 627 int pdn, err = 0;
7a31f6f4
HD
628 u32 val;
629 struct smmu_device *smmu = as->smmu;
9e971a03
HD
630 struct page *page;
631 unsigned int *cnt;
7a31f6f4 632
9e971a03 633 /*
f9a4f063 634 * do the allocation, then grab as->lock
9e971a03 635 */
9e971a03 636 cnt = devm_kzalloc(smmu->dev,
f9a4f063
JR
637 sizeof(cnt[0]) * SMMU_PDIR_COUNT,
638 GFP_KERNEL);
9e971a03 639 page = alloc_page(GFP_KERNEL | __GFP_DMA);
7a31f6f4 640
f9a4f063 641 spin_lock_irqsave(&as->lock, flags);
7a31f6f4 642
9e971a03
HD
643 if (as->pdir_page) {
644 /* We raced, free the redundant */
645 err = -EAGAIN;
646 goto err_out;
7a31f6f4 647 }
9e971a03
HD
648
649 if (!page || !cnt) {
650 dev_err(smmu->dev, "failed to allocate at %s\n", __func__);
651 err = -ENOMEM;
652 goto err_out;
7a31f6f4 653 }
9e971a03
HD
654
655 as->pdir_page = page;
656 as->pte_count = cnt;
657
7a31f6f4
HD
658 SetPageReserved(as->pdir_page);
659 pdir = page_address(as->pdir_page);
660
661 for (pdn = 0; pdn < SMMU_PDIR_COUNT; pdn++)
662 pdir[pdn] = _PDE_VACANT(pdn);
663 FLUSH_CPU_DCACHE(pdir, as->pdir_page, SMMU_PDIR_SIZE);
664 val = SMMU_PTC_FLUSH_TYPE_ADR | VA_PAGE_TO_PA(pdir, as->pdir_page);
665 smmu_write(smmu, val, SMMU_PTC_FLUSH);
666 FLUSH_SMMU_REGS(as->smmu);
667 val = SMMU_TLB_FLUSH_VA_MATCH_ALL |
668 SMMU_TLB_FLUSH_ASID_MATCH__ENABLE |
669 (as->asid << SMMU_TLB_FLUSH_ASID_SHIFT);
670 smmu_write(smmu, val, SMMU_TLB_FLUSH);
671 FLUSH_SMMU_REGS(as->smmu);
672
f9a4f063
JR
673 spin_unlock_irqrestore(&as->lock, flags);
674
7a31f6f4 675 return 0;
9e971a03
HD
676
677err_out:
f9a4f063
JR
678 spin_unlock_irqrestore(&as->lock, flags);
679
9e971a03
HD
680 devm_kfree(smmu->dev, cnt);
681 if (page)
682 __free_page(page);
683 return err;
7a31f6f4
HD
684}
685
686static void __smmu_iommu_unmap(struct smmu_as *as, dma_addr_t iova)
687{
688 unsigned long *pte;
689 struct page *page;
690 unsigned int *count;
691
692 pte = locate_pte(as, iova, false, &page, &count);
693 if (WARN_ON(!pte))
694 return;
695
696 if (WARN_ON(*pte == _PTE_VACANT(iova)))
697 return;
698
699 *pte = _PTE_VACANT(iova);
700 FLUSH_CPU_DCACHE(pte, page, sizeof(*pte));
701 flush_ptc_and_tlb(as->smmu, as, iova, pte, page, 0);
37683e45 702 if (!--(*count))
7a31f6f4 703 free_ptbl(as, iova);
7a31f6f4
HD
704}
705
706static void __smmu_iommu_map_pfn(struct smmu_as *as, dma_addr_t iova,
707 unsigned long pfn)
708{
709 struct smmu_device *smmu = as->smmu;
710 unsigned long *pte;
711 unsigned int *count;
712 struct page *page;
713
714 pte = locate_pte(as, iova, true, &page, &count);
715 if (WARN_ON(!pte))
716 return;
717
718 if (*pte == _PTE_VACANT(iova))
719 (*count)++;
720 *pte = SMMU_PFN_TO_PTE(pfn, as->pte_attr);
721 if (unlikely((*pte == _PTE_VACANT(iova))))
722 (*count)--;
723 FLUSH_CPU_DCACHE(pte, page, sizeof(*pte));
724 flush_ptc_and_tlb(smmu, as, iova, pte, page, 0);
725 put_signature(as, iova, pfn);
726}
727
728static int smmu_iommu_map(struct iommu_domain *domain, unsigned long iova,
729 phys_addr_t pa, size_t bytes, int prot)
730{
731 struct smmu_as *as = domain->priv;
732 unsigned long pfn = __phys_to_pfn(pa);
733 unsigned long flags;
734
e56b3dab 735 dev_dbg(as->smmu->dev, "[%d] %08lx:%pa\n", as->asid, iova, &pa);
7a31f6f4
HD
736
737 if (!pfn_valid(pfn))
738 return -ENOMEM;
739
740 spin_lock_irqsave(&as->lock, flags);
741 __smmu_iommu_map_pfn(as, iova, pfn);
742 spin_unlock_irqrestore(&as->lock, flags);
743 return 0;
744}
745
746static size_t smmu_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
747 size_t bytes)
748{
749 struct smmu_as *as = domain->priv;
750 unsigned long flags;
751
752 dev_dbg(as->smmu->dev, "[%d] %08lx\n", as->asid, iova);
753
754 spin_lock_irqsave(&as->lock, flags);
755 __smmu_iommu_unmap(as, iova);
756 spin_unlock_irqrestore(&as->lock, flags);
757 return SMMU_PAGE_SIZE;
758}
759
760static phys_addr_t smmu_iommu_iova_to_phys(struct iommu_domain *domain,
bb5547ac 761 dma_addr_t iova)
7a31f6f4
HD
762{
763 struct smmu_as *as = domain->priv;
764 unsigned long *pte;
765 unsigned int *count;
766 struct page *page;
767 unsigned long pfn;
768 unsigned long flags;
769
770 spin_lock_irqsave(&as->lock, flags);
771
772 pte = locate_pte(as, iova, true, &page, &count);
773 pfn = *pte & SMMU_PFN_MASK;
774 WARN_ON(!pfn_valid(pfn));
775 dev_dbg(as->smmu->dev,
72ca55db
VS
776 "iova:%08llx pfn:%08lx asid:%d\n", (unsigned long long)iova,
777 pfn, as->asid);
7a31f6f4
HD
778
779 spin_unlock_irqrestore(&as->lock, flags);
780 return PFN_PHYS(pfn);
781}
782
7c2aa644 783static bool smmu_iommu_capable(enum iommu_cap cap)
7a31f6f4 784{
7c2aa644 785 return false;
7a31f6f4
HD
786}
787
788static int smmu_iommu_attach_dev(struct iommu_domain *domain,
789 struct device *dev)
790{
791 struct smmu_as *as = domain->priv;
792 struct smmu_device *smmu = as->smmu;
793 struct smmu_client *client, *c;
794 u32 map;
795 int err;
796
797 client = devm_kzalloc(smmu->dev, sizeof(*c), GFP_KERNEL);
798 if (!client)
799 return -ENOMEM;
800 client->dev = dev;
801 client->as = as;
802 map = (unsigned long)dev->platform_data;
803 if (!map)
804 return -EINVAL;
805
806 err = smmu_client_enable_hwgrp(client, map);
807 if (err)
808 goto err_hwgrp;
809
810 spin_lock(&as->client_lock);
811 list_for_each_entry(c, &as->client, list) {
812 if (c->dev == dev) {
813 dev_err(smmu->dev,
814 "%s is already attached\n", dev_name(c->dev));
815 err = -EINVAL;
816 goto err_client;
817 }
818 }
819 list_add(&client->list, &as->client);
820 spin_unlock(&as->client_lock);
821
822 /*
823 * Reserve "page zero" for AVP vectors using a common dummy
824 * page.
825 */
826 if (map & HWG_AVPC) {
827 struct page *page;
828
829 page = as->smmu->avp_vector_page;
830 __smmu_iommu_map_pfn(as, 0, page_to_pfn(page));
831
832 pr_info("Reserve \"page zero\" for AVP vectors using a common dummy\n");
833 }
834
90730917 835 dev_dbg(smmu->dev, "%s is attached\n", dev_name(dev));
7a31f6f4
HD
836 return 0;
837
838err_client:
839 smmu_client_disable_hwgrp(client);
840 spin_unlock(&as->client_lock);
841err_hwgrp:
842 devm_kfree(smmu->dev, client);
843 return err;
844}
845
846static void smmu_iommu_detach_dev(struct iommu_domain *domain,
847 struct device *dev)
848{
849 struct smmu_as *as = domain->priv;
850 struct smmu_device *smmu = as->smmu;
851 struct smmu_client *c;
852
853 spin_lock(&as->client_lock);
854
855 list_for_each_entry(c, &as->client, list) {
856 if (c->dev == dev) {
857 smmu_client_disable_hwgrp(c);
858 list_del(&c->list);
859 devm_kfree(smmu->dev, c);
860 c->as = NULL;
861 dev_dbg(smmu->dev,
862 "%s is detached\n", dev_name(c->dev));
863 goto out;
864 }
865 }
9579a974 866 dev_err(smmu->dev, "Couldn't find %s\n", dev_name(dev));
7a31f6f4
HD
867out:
868 spin_unlock(&as->client_lock);
869}
870
871static int smmu_iommu_domain_init(struct iommu_domain *domain)
872{
d1d076f1 873 int i, err = -EAGAIN;
7a31f6f4
HD
874 unsigned long flags;
875 struct smmu_as *as;
876 struct smmu_device *smmu = smmu_handle;
877
878 /* Look for a free AS with lock held */
879 for (i = 0; i < smmu->num_as; i++) {
9e971a03 880 as = &smmu->as[i];
d2453b2c
HD
881
882 if (as->pdir_page)
883 continue;
884
885 err = alloc_pdir(as);
886 if (!err)
887 goto found;
888
9e971a03
HD
889 if (err != -EAGAIN)
890 break;
7a31f6f4 891 }
9e971a03
HD
892 if (i == smmu->num_as)
893 dev_err(smmu->dev, "no free AS\n");
894 return err;
7a31f6f4
HD
895
896found:
f9a4f063 897 spin_lock_irqsave(&smmu->lock, flags);
7a31f6f4
HD
898
899 /* Update PDIR register */
900 smmu_write(smmu, SMMU_PTB_ASID_CUR(as->asid), SMMU_PTB_ASID);
901 smmu_write(smmu,
902 SMMU_MK_PDIR(as->pdir_page, as->pdir_attr), SMMU_PTB_DATA);
903 FLUSH_SMMU_REGS(smmu);
904
f9a4f063 905 spin_unlock_irqrestore(&smmu->lock, flags);
7a31f6f4 906
7a31f6f4
HD
907 domain->priv = as;
908
23349902
HD
909 domain->geometry.aperture_start = smmu->iovmm_base;
910 domain->geometry.aperture_end = smmu->iovmm_base +
911 smmu->page_count * SMMU_PAGE_SIZE - 1;
912 domain->geometry.force_aperture = true;
913
7a31f6f4 914 dev_dbg(smmu->dev, "smmu_as@%p\n", as);
7a31f6f4 915
7a31f6f4 916 return 0;
7a31f6f4
HD
917}
918
919static void smmu_iommu_domain_destroy(struct iommu_domain *domain)
920{
921 struct smmu_as *as = domain->priv;
922 struct smmu_device *smmu = as->smmu;
923 unsigned long flags;
924
925 spin_lock_irqsave(&as->lock, flags);
926
927 if (as->pdir_page) {
928 spin_lock(&smmu->lock);
929 smmu_write(smmu, SMMU_PTB_ASID_CUR(as->asid), SMMU_PTB_ASID);
930 smmu_write(smmu, SMMU_PTB_DATA_RESET_VAL, SMMU_PTB_DATA);
931 FLUSH_SMMU_REGS(smmu);
932 spin_unlock(&smmu->lock);
933
934 free_pdir(as);
935 }
936
937 if (!list_empty(&as->client)) {
938 struct smmu_client *c;
939
940 list_for_each_entry(c, &as->client, list)
941 smmu_iommu_detach_dev(domain, c->dev);
942 }
943
944 spin_unlock_irqrestore(&as->lock, flags);
945
946 domain->priv = NULL;
947 dev_dbg(smmu->dev, "smmu_as@%p\n", as);
948}
949
b22f6434 950static const struct iommu_ops smmu_iommu_ops = {
7c2aa644 951 .capable = smmu_iommu_capable,
7a31f6f4
HD
952 .domain_init = smmu_iommu_domain_init,
953 .domain_destroy = smmu_iommu_domain_destroy,
954 .attach_dev = smmu_iommu_attach_dev,
955 .detach_dev = smmu_iommu_detach_dev,
956 .map = smmu_iommu_map,
957 .unmap = smmu_iommu_unmap,
315786eb 958 .map_sg = default_iommu_map_sg,
7a31f6f4 959 .iova_to_phys = smmu_iommu_iova_to_phys,
7a31f6f4
HD
960 .pgsize_bitmap = SMMU_IOMMU_PGSIZES,
961};
962
39abf8aa
HD
963/* Should be in the order of enum */
964static const char * const smmu_debugfs_mc[] = { "mc", };
965static const char * const smmu_debugfs_cache[] = { "tlb", "ptc", };
966
967static ssize_t smmu_debugfs_stats_write(struct file *file,
968 const char __user *buffer,
969 size_t count, loff_t *pos)
970{
5a2c937a 971 struct smmu_debugfs_info *info;
39abf8aa 972 struct smmu_device *smmu;
5a2c937a 973 int i;
39abf8aa
HD
974 enum {
975 _OFF = 0,
976 _ON,
977 _RESET,
978 };
979 const char * const command[] = {
980 [_OFF] = "off",
981 [_ON] = "on",
982 [_RESET] = "reset",
983 };
984 char str[] = "reset";
985 u32 val;
986 size_t offs;
987
988 count = min_t(size_t, count, sizeof(str));
989 if (copy_from_user(str, buffer, count))
990 return -EINVAL;
991
992 for (i = 0; i < ARRAY_SIZE(command); i++)
993 if (strncmp(str, command[i],
994 strlen(command[i])) == 0)
995 break;
996
997 if (i == ARRAY_SIZE(command))
998 return -EINVAL;
999
496ad9aa 1000 info = file_inode(file)->i_private;
5a2c937a 1001 smmu = info->smmu;
39abf8aa 1002
5a2c937a 1003 offs = SMMU_CACHE_CONFIG(info->cache);
39abf8aa
HD
1004 val = smmu_read(smmu, offs);
1005 switch (i) {
1006 case _OFF:
1007 val &= ~SMMU_CACHE_CONFIG_STATS_ENABLE;
1008 val &= ~SMMU_CACHE_CONFIG_STATS_TEST;
1009 smmu_write(smmu, val, offs);
1010 break;
1011 case _ON:
1012 val |= SMMU_CACHE_CONFIG_STATS_ENABLE;
1013 val &= ~SMMU_CACHE_CONFIG_STATS_TEST;
1014 smmu_write(smmu, val, offs);
1015 break;
1016 case _RESET:
1017 val |= SMMU_CACHE_CONFIG_STATS_TEST;
1018 smmu_write(smmu, val, offs);
1019 val &= ~SMMU_CACHE_CONFIG_STATS_TEST;
1020 smmu_write(smmu, val, offs);
1021 break;
1022 default:
1023 BUG();
1024 break;
1025 }
1026
1027 dev_dbg(smmu->dev, "%s() %08x, %08x @%08x\n", __func__,
1028 val, smmu_read(smmu, offs), offs);
1029
1030 return count;
1031}
1032
1033static int smmu_debugfs_stats_show(struct seq_file *s, void *v)
1034{
8add862f
AV
1035 struct smmu_debugfs_info *info = s->private;
1036 struct smmu_device *smmu = info->smmu;
5a2c937a 1037 int i;
39abf8aa
HD
1038 const char * const stats[] = { "hit", "miss", };
1039
39abf8aa
HD
1040
1041 for (i = 0; i < ARRAY_SIZE(stats); i++) {
1042 u32 val;
1043 size_t offs;
1044
5a2c937a 1045 offs = SMMU_STATS_CACHE_COUNT(info->mc, info->cache, i);
39abf8aa
HD
1046 val = smmu_read(smmu, offs);
1047 seq_printf(s, "%s:%08x ", stats[i], val);
1048
1049 dev_dbg(smmu->dev, "%s() %s %08x @%08x\n", __func__,
1050 stats[i], val, offs);
1051 }
1052 seq_printf(s, "\n");
39abf8aa
HD
1053 return 0;
1054}
1055
1056static int smmu_debugfs_stats_open(struct inode *inode, struct file *file)
1057{
8add862f 1058 return single_open(file, smmu_debugfs_stats_show, inode->i_private);
39abf8aa
HD
1059}
1060
1061static const struct file_operations smmu_debugfs_stats_fops = {
1062 .open = smmu_debugfs_stats_open,
1063 .read = seq_read,
1064 .llseek = seq_lseek,
1065 .release = single_release,
1066 .write = smmu_debugfs_stats_write,
1067};
1068
1069static void smmu_debugfs_delete(struct smmu_device *smmu)
1070{
1071 debugfs_remove_recursive(smmu->debugfs_root);
5a2c937a 1072 kfree(smmu->debugfs_info);
39abf8aa
HD
1073}
1074
1075static void smmu_debugfs_create(struct smmu_device *smmu)
1076{
1077 int i;
5a2c937a 1078 size_t bytes;
39abf8aa
HD
1079 struct dentry *root;
1080
5a2c937a
HD
1081 bytes = ARRAY_SIZE(smmu_debugfs_mc) * ARRAY_SIZE(smmu_debugfs_cache) *
1082 sizeof(*smmu->debugfs_info);
1083 smmu->debugfs_info = kmalloc(bytes, GFP_KERNEL);
1084 if (!smmu->debugfs_info)
1085 return;
1086
1087 root = debugfs_create_dir(dev_name(smmu->dev), NULL);
39abf8aa
HD
1088 if (!root)
1089 goto err_out;
1090 smmu->debugfs_root = root;
1091
1092 for (i = 0; i < ARRAY_SIZE(smmu_debugfs_mc); i++) {
1093 int j;
1094 struct dentry *mc;
1095
5a2c937a 1096 mc = debugfs_create_dir(smmu_debugfs_mc[i], root);
39abf8aa
HD
1097 if (!mc)
1098 goto err_out;
1099
1100 for (j = 0; j < ARRAY_SIZE(smmu_debugfs_cache); j++) {
1101 struct dentry *cache;
5a2c937a
HD
1102 struct smmu_debugfs_info *info;
1103
1104 info = smmu->debugfs_info;
1105 info += i * ARRAY_SIZE(smmu_debugfs_mc) + j;
1106 info->smmu = smmu;
1107 info->mc = i;
1108 info->cache = j;
39abf8aa
HD
1109
1110 cache = debugfs_create_file(smmu_debugfs_cache[j],
1111 S_IWUGO | S_IRUGO, mc,
5a2c937a 1112 (void *)info,
39abf8aa
HD
1113 &smmu_debugfs_stats_fops);
1114 if (!cache)
1115 goto err_out;
1116 }
1117 }
1118
1119 return;
1120
1121err_out:
1122 smmu_debugfs_delete(smmu);
1123}
1124
7a31f6f4
HD
1125static int tegra_smmu_suspend(struct device *dev)
1126{
1127 struct smmu_device *smmu = dev_get_drvdata(dev);
1128
1129 smmu->translation_enable_0 = smmu_read(smmu, SMMU_TRANSLATION_ENABLE_0);
1130 smmu->translation_enable_1 = smmu_read(smmu, SMMU_TRANSLATION_ENABLE_1);
1131 smmu->translation_enable_2 = smmu_read(smmu, SMMU_TRANSLATION_ENABLE_2);
1132 smmu->asid_security = smmu_read(smmu, SMMU_ASID_SECURITY);
1133 return 0;
1134}
1135
1136static int tegra_smmu_resume(struct device *dev)
1137{
1138 struct smmu_device *smmu = dev_get_drvdata(dev);
1139 unsigned long flags;
0760e8fa 1140 int err;
7a31f6f4
HD
1141
1142 spin_lock_irqsave(&smmu->lock, flags);
0760e8fa 1143 err = smmu_setup_regs(smmu);
7a31f6f4 1144 spin_unlock_irqrestore(&smmu->lock, flags);
0760e8fa 1145 return err;
7a31f6f4
HD
1146}
1147
1148static int tegra_smmu_probe(struct platform_device *pdev)
1149{
1150 struct smmu_device *smmu;
7a31f6f4 1151 struct device *dev = &pdev->dev;
0760e8fa 1152 int i, asids, err = 0;
ff763629
HD
1153 dma_addr_t uninitialized_var(base);
1154 size_t bytes, uninitialized_var(size);
7a31f6f4
HD
1155
1156 if (smmu_handle)
1157 return -EIO;
1158
1159 BUILD_BUG_ON(PAGE_SHIFT != SMMU_PAGE_SHIFT);
1160
a3b24915 1161 if (of_property_read_u32(dev->of_node, "nvidia,#asids", &asids))
7a31f6f4 1162 return -ENODEV;
7a31f6f4 1163
a3b24915
HD
1164 bytes = sizeof(*smmu) + asids * sizeof(*smmu->as);
1165 smmu = devm_kzalloc(dev, bytes, GFP_KERNEL);
7a31f6f4
HD
1166 if (!smmu) {
1167 dev_err(dev, "failed to allocate smmu_device\n");
1168 return -ENOMEM;
1169 }
1170
a6870e92
HD
1171 smmu->nregs = pdev->num_resources;
1172 smmu->regs = devm_kzalloc(dev, 2 * smmu->nregs * sizeof(*smmu->regs),
1173 GFP_KERNEL);
1174 smmu->rege = smmu->regs + smmu->nregs;
1175 if (!smmu->regs)
1176 return -ENOMEM;
1177 for (i = 0; i < smmu->nregs; i++) {
0760e8fa
HD
1178 struct resource *res;
1179
1180 res = platform_get_resource(pdev, IORESOURCE_MEM, i);
bc5e6dea
TR
1181 smmu->regs[i] = devm_ioremap_resource(&pdev->dev, res);
1182 if (IS_ERR(smmu->regs[i]))
1183 return PTR_ERR(smmu->regs[i]);
a6870e92 1184 smmu->rege[i] = smmu->regs[i] + resource_size(res) - 1;
7a31f6f4 1185 }
a6870e92 1186 /* Same as "mc" 1st regiter block start address */
a3b7256d 1187 smmu->regbase = (void __iomem *)((u32)smmu->regs[0] & PAGE_MASK);
7a31f6f4 1188
0760e8fa
HD
1189 err = of_get_dma_window(dev->of_node, NULL, 0, NULL, &base, &size);
1190 if (err)
1191 return -ENODEV;
1192
1193 if (size & SMMU_PAGE_MASK)
1194 return -EINVAL;
1195
1196 size >>= SMMU_PAGE_SHIFT;
1197 if (!size)
1198 return -EINVAL;
1199
0760e8fa
HD
1200 smmu->ahb = of_parse_phandle(dev->of_node, "nvidia,ahb", 0);
1201 if (!smmu->ahb)
1202 return -ENODEV;
1203
1204 smmu->dev = dev;
1205 smmu->num_as = asids;
1206 smmu->iovmm_base = base;
1207 smmu->page_count = size;
1208
7a31f6f4
HD
1209 smmu->translation_enable_0 = ~0;
1210 smmu->translation_enable_1 = ~0;
1211 smmu->translation_enable_2 = ~0;
1212 smmu->asid_security = 0;
1213
7a31f6f4
HD
1214 for (i = 0; i < smmu->num_as; i++) {
1215 struct smmu_as *as = &smmu->as[i];
1216
1217 as->smmu = smmu;
1218 as->asid = i;
1219 as->pdir_attr = _PDIR_ATTR;
1220 as->pde_attr = _PDE_ATTR;
1221 as->pte_attr = _PTE_ATTR;
1222
1223 spin_lock_init(&as->lock);
0fde671b 1224 spin_lock_init(&as->client_lock);
7a31f6f4
HD
1225 INIT_LIST_HEAD(&as->client);
1226 }
1227 spin_lock_init(&smmu->lock);
0760e8fa
HD
1228 err = smmu_setup_regs(smmu);
1229 if (err)
0547c2f5 1230 return err;
7a31f6f4
HD
1231 platform_set_drvdata(pdev, smmu);
1232
1233 smmu->avp_vector_page = alloc_page(GFP_KERNEL);
1234 if (!smmu->avp_vector_page)
0547c2f5 1235 return -ENOMEM;
7a31f6f4 1236
39abf8aa 1237 smmu_debugfs_create(smmu);
7a31f6f4 1238 smmu_handle = smmu;
f1bda29c 1239 bus_set_iommu(&platform_bus_type, &smmu_iommu_ops);
7a31f6f4 1240 return 0;
7a31f6f4
HD
1241}
1242
1243static int tegra_smmu_remove(struct platform_device *pdev)
1244{
1245 struct smmu_device *smmu = platform_get_drvdata(pdev);
0547c2f5 1246 int i;
7a31f6f4 1247
39abf8aa
HD
1248 smmu_debugfs_delete(smmu);
1249
7a31f6f4 1250 smmu_write(smmu, SMMU_CONFIG_DISABLE, SMMU_CONFIG);
0547c2f5
HD
1251 for (i = 0; i < smmu->num_as; i++)
1252 free_pdir(&smmu->as[i]);
1253 __free_page(smmu->avp_vector_page);
7a31f6f4
HD
1254 smmu_handle = NULL;
1255 return 0;
1256}
1257
a33a97c5 1258static const struct dev_pm_ops tegra_smmu_pm_ops = {
7a31f6f4
HD
1259 .suspend = tegra_smmu_suspend,
1260 .resume = tegra_smmu_resume,
1261};
1262
d943b0ff 1263static const struct of_device_id tegra_smmu_of_match[] = {
0760e8fa
HD
1264 { .compatible = "nvidia,tegra30-smmu", },
1265 { },
1266};
1267MODULE_DEVICE_TABLE(of, tegra_smmu_of_match);
0760e8fa 1268
7a31f6f4
HD
1269static struct platform_driver tegra_smmu_driver = {
1270 .probe = tegra_smmu_probe,
1271 .remove = tegra_smmu_remove,
1272 .driver = {
1273 .owner = THIS_MODULE,
1274 .name = "tegra-smmu",
1275 .pm = &tegra_smmu_pm_ops,
573f4145 1276 .of_match_table = tegra_smmu_of_match,
7a31f6f4
HD
1277 },
1278};
1279
d34d6517 1280static int tegra_smmu_init(void)
7a31f6f4 1281{
7a31f6f4
HD
1282 return platform_driver_register(&tegra_smmu_driver);
1283}
1284
1285static void __exit tegra_smmu_exit(void)
1286{
1287 platform_driver_unregister(&tegra_smmu_driver);
1288}
1289
1290subsys_initcall(tegra_smmu_init);
1291module_exit(tegra_smmu_exit);
1292
1293MODULE_DESCRIPTION("IOMMU API for SMMU in Tegra30");
1294MODULE_AUTHOR("Hiroshi DOYU <hdoyu@nvidia.com>");
0760e8fa 1295MODULE_ALIAS("platform:tegra-smmu");
7a31f6f4 1296MODULE_LICENSE("GPL v2");