libnvdimm/altmap: Track namespace boundaries in altmap
[linux-2.6-block.git] / drivers / iommu / tegra-smmu.c
CommitLineData
d2912cb1 1// SPDX-License-Identifier: GPL-2.0-only
7a31f6f4 2/*
89184651 3 * Copyright (C) 2011-2014 NVIDIA CORPORATION. All rights reserved.
7a31f6f4
HD
4 */
5
804cb54c 6#include <linux/bitops.h>
d1313e78 7#include <linux/debugfs.h>
bc5e6dea 8#include <linux/err.h>
7a31f6f4 9#include <linux/iommu.h>
89184651 10#include <linux/kernel.h>
0760e8fa 11#include <linux/of.h>
89184651
TR
12#include <linux/of_device.h>
13#include <linux/platform_device.h>
14#include <linux/slab.h>
461a6946 15#include <linux/dma-mapping.h>
306a7f91
TR
16
17#include <soc/tegra/ahb.h>
89184651 18#include <soc/tegra/mc.h>
7a31f6f4 19
7f4c9176
TR
20struct tegra_smmu_group {
21 struct list_head list;
22 const struct tegra_smmu_group_soc *soc;
23 struct iommu_group *group;
24};
25
89184651
TR
26struct tegra_smmu {
27 void __iomem *regs;
28 struct device *dev;
e6bc5933 29
89184651
TR
30 struct tegra_mc *mc;
31 const struct tegra_smmu_soc *soc;
39abf8aa 32
7f4c9176
TR
33 struct list_head groups;
34
804cb54c 35 unsigned long pfn_mask;
11cec15b 36 unsigned long tlb_mask;
804cb54c 37
89184651
TR
38 unsigned long *asids;
39 struct mutex lock;
39abf8aa 40
89184651 41 struct list_head list;
d1313e78
TR
42
43 struct dentry *debugfs;
0b480e44
JR
44
45 struct iommu_device iommu; /* IOMMU Core code handle */
7a31f6f4 46};
7a31f6f4 47
89184651 48struct tegra_smmu_as {
d5f1a81c 49 struct iommu_domain domain;
89184651
TR
50 struct tegra_smmu *smmu;
51 unsigned int use_count;
32924c76 52 u32 *count;
853520fa 53 struct page **pts;
89184651 54 struct page *pd;
e3c97196 55 dma_addr_t pd_dma;
89184651
TR
56 unsigned id;
57 u32 attr;
7a31f6f4
HD
58};
59
d5f1a81c
JR
60static struct tegra_smmu_as *to_smmu_as(struct iommu_domain *dom)
61{
62 return container_of(dom, struct tegra_smmu_as, domain);
63}
64
89184651
TR
65static inline void smmu_writel(struct tegra_smmu *smmu, u32 value,
66 unsigned long offset)
67{
68 writel(value, smmu->regs + offset);
69}
7a31f6f4 70
89184651
TR
71static inline u32 smmu_readl(struct tegra_smmu *smmu, unsigned long offset)
72{
73 return readl(smmu->regs + offset);
74}
5a2c937a 75
89184651
TR
76#define SMMU_CONFIG 0x010
77#define SMMU_CONFIG_ENABLE (1 << 0)
7a31f6f4 78
89184651
TR
79#define SMMU_TLB_CONFIG 0x14
80#define SMMU_TLB_CONFIG_HIT_UNDER_MISS (1 << 29)
81#define SMMU_TLB_CONFIG_ROUND_ROBIN_ARBITRATION (1 << 28)
11cec15b
TR
82#define SMMU_TLB_CONFIG_ACTIVE_LINES(smmu) \
83 ((smmu)->soc->num_tlb_lines & (smmu)->tlb_mask)
0760e8fa 84
89184651
TR
85#define SMMU_PTC_CONFIG 0x18
86#define SMMU_PTC_CONFIG_ENABLE (1 << 29)
87#define SMMU_PTC_CONFIG_REQ_LIMIT(x) (((x) & 0x0f) << 24)
88#define SMMU_PTC_CONFIG_INDEX_MAP(x) ((x) & 0x3f)
39abf8aa 89
89184651
TR
90#define SMMU_PTB_ASID 0x01c
91#define SMMU_PTB_ASID_VALUE(x) ((x) & 0x7f)
a3b24915 92
89184651 93#define SMMU_PTB_DATA 0x020
e3c97196 94#define SMMU_PTB_DATA_VALUE(dma, attr) ((dma) >> 12 | (attr))
7a31f6f4 95
e3c97196 96#define SMMU_MK_PDE(dma, attr) ((dma) >> SMMU_PTE_SHIFT | (attr))
7a31f6f4 97
89184651
TR
98#define SMMU_TLB_FLUSH 0x030
99#define SMMU_TLB_FLUSH_VA_MATCH_ALL (0 << 0)
100#define SMMU_TLB_FLUSH_VA_MATCH_SECTION (2 << 0)
101#define SMMU_TLB_FLUSH_VA_MATCH_GROUP (3 << 0)
89184651
TR
102#define SMMU_TLB_FLUSH_VA_SECTION(addr) ((((addr) & 0xffc00000) >> 12) | \
103 SMMU_TLB_FLUSH_VA_MATCH_SECTION)
104#define SMMU_TLB_FLUSH_VA_GROUP(addr) ((((addr) & 0xffffc000) >> 12) | \
105 SMMU_TLB_FLUSH_VA_MATCH_GROUP)
106#define SMMU_TLB_FLUSH_ASID_MATCH (1 << 31)
a6870e92 107
89184651
TR
108#define SMMU_PTC_FLUSH 0x034
109#define SMMU_PTC_FLUSH_TYPE_ALL (0 << 0)
110#define SMMU_PTC_FLUSH_TYPE_ADR (1 << 0)
a6870e92 111
89184651
TR
112#define SMMU_PTC_FLUSH_HI 0x9b8
113#define SMMU_PTC_FLUSH_HI_MASK 0x3
7a31f6f4 114
89184651
TR
115/* per-SWGROUP SMMU_*_ASID register */
116#define SMMU_ASID_ENABLE (1 << 31)
117#define SMMU_ASID_MASK 0x7f
118#define SMMU_ASID_VALUE(x) ((x) & SMMU_ASID_MASK)
a6870e92 119
89184651
TR
120/* page table definitions */
121#define SMMU_NUM_PDE 1024
122#define SMMU_NUM_PTE 1024
a6870e92 123
89184651
TR
124#define SMMU_SIZE_PD (SMMU_NUM_PDE * 4)
125#define SMMU_SIZE_PT (SMMU_NUM_PTE * 4)
7a31f6f4 126
89184651
TR
127#define SMMU_PDE_SHIFT 22
128#define SMMU_PTE_SHIFT 12
fe1229b9 129
89184651
TR
130#define SMMU_PD_READABLE (1 << 31)
131#define SMMU_PD_WRITABLE (1 << 30)
132#define SMMU_PD_NONSECURE (1 << 29)
7a31f6f4 133
89184651
TR
134#define SMMU_PDE_READABLE (1 << 31)
135#define SMMU_PDE_WRITABLE (1 << 30)
136#define SMMU_PDE_NONSECURE (1 << 29)
137#define SMMU_PDE_NEXT (1 << 28)
7a31f6f4 138
89184651
TR
139#define SMMU_PTE_READABLE (1 << 31)
140#define SMMU_PTE_WRITABLE (1 << 30)
141#define SMMU_PTE_NONSECURE (1 << 29)
7a31f6f4 142
89184651
TR
143#define SMMU_PDE_ATTR (SMMU_PDE_READABLE | SMMU_PDE_WRITABLE | \
144 SMMU_PDE_NONSECURE)
7a31f6f4 145
34d35f8c
RK
146static unsigned int iova_pd_index(unsigned long iova)
147{
148 return (iova >> SMMU_PDE_SHIFT) & (SMMU_NUM_PDE - 1);
149}
150
151static unsigned int iova_pt_index(unsigned long iova)
152{
153 return (iova >> SMMU_PTE_SHIFT) & (SMMU_NUM_PTE - 1);
154}
155
e3c97196 156static bool smmu_dma_addr_valid(struct tegra_smmu *smmu, dma_addr_t addr)
4b3c7d10 157{
e3c97196
RK
158 addr >>= 12;
159 return (addr & smmu->pfn_mask) == addr;
160}
4b3c7d10 161
e3c97196
RK
162static dma_addr_t smmu_pde_to_dma(u32 pde)
163{
164 return pde << 12;
4b3c7d10
RK
165}
166
b8fe0382
RK
167static void smmu_flush_ptc_all(struct tegra_smmu *smmu)
168{
169 smmu_writel(smmu, SMMU_PTC_FLUSH_TYPE_ALL, SMMU_PTC_FLUSH);
170}
171
e3c97196 172static inline void smmu_flush_ptc(struct tegra_smmu *smmu, dma_addr_t dma,
89184651 173 unsigned long offset)
7a31f6f4 174{
89184651
TR
175 u32 value;
176
b8fe0382 177 offset &= ~(smmu->mc->soc->atom_size - 1);
89184651 178
b8fe0382 179 if (smmu->mc->soc->num_address_bits > 32) {
e3c97196
RK
180#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
181 value = (dma >> 32) & SMMU_PTC_FLUSH_HI_MASK;
89184651 182#else
b8fe0382 183 value = 0;
89184651 184#endif
b8fe0382 185 smmu_writel(smmu, value, SMMU_PTC_FLUSH_HI);
7a31f6f4 186 }
89184651 187
e3c97196 188 value = (dma + offset) | SMMU_PTC_FLUSH_TYPE_ADR;
89184651 189 smmu_writel(smmu, value, SMMU_PTC_FLUSH);
7a31f6f4
HD
190}
191
89184651 192static inline void smmu_flush_tlb(struct tegra_smmu *smmu)
7a31f6f4 193{
89184651 194 smmu_writel(smmu, SMMU_TLB_FLUSH_VA_MATCH_ALL, SMMU_TLB_FLUSH);
7a31f6f4
HD
195}
196
89184651
TR
197static inline void smmu_flush_tlb_asid(struct tegra_smmu *smmu,
198 unsigned long asid)
7a31f6f4 199{
89184651 200 u32 value;
7a31f6f4 201
43a0541e
DO
202 if (smmu->soc->num_asids == 4)
203 value = (asid & 0x3) << 29;
204 else
205 value = (asid & 0x7f) << 24;
206
207 value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_MATCH_ALL;
89184651 208 smmu_writel(smmu, value, SMMU_TLB_FLUSH);
7a31f6f4
HD
209}
210
89184651
TR
211static inline void smmu_flush_tlb_section(struct tegra_smmu *smmu,
212 unsigned long asid,
213 unsigned long iova)
7a31f6f4 214{
89184651 215 u32 value;
7a31f6f4 216
43a0541e
DO
217 if (smmu->soc->num_asids == 4)
218 value = (asid & 0x3) << 29;
219 else
220 value = (asid & 0x7f) << 24;
221
222 value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_SECTION(iova);
89184651 223 smmu_writel(smmu, value, SMMU_TLB_FLUSH);
7a31f6f4
HD
224}
225
89184651
TR
226static inline void smmu_flush_tlb_group(struct tegra_smmu *smmu,
227 unsigned long asid,
228 unsigned long iova)
7a31f6f4 229{
89184651 230 u32 value;
7a31f6f4 231
43a0541e
DO
232 if (smmu->soc->num_asids == 4)
233 value = (asid & 0x3) << 29;
234 else
235 value = (asid & 0x7f) << 24;
236
237 value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_GROUP(iova);
89184651 238 smmu_writel(smmu, value, SMMU_TLB_FLUSH);
7a31f6f4
HD
239}
240
89184651 241static inline void smmu_flush(struct tegra_smmu *smmu)
7a31f6f4 242{
89184651 243 smmu_readl(smmu, SMMU_CONFIG);
7a31f6f4
HD
244}
245
89184651 246static int tegra_smmu_alloc_asid(struct tegra_smmu *smmu, unsigned int *idp)
7a31f6f4 247{
89184651 248 unsigned long id;
7a31f6f4 249
89184651 250 mutex_lock(&smmu->lock);
7a31f6f4 251
89184651
TR
252 id = find_first_zero_bit(smmu->asids, smmu->soc->num_asids);
253 if (id >= smmu->soc->num_asids) {
254 mutex_unlock(&smmu->lock);
255 return -ENOSPC;
7a31f6f4 256 }
7a31f6f4 257
89184651
TR
258 set_bit(id, smmu->asids);
259 *idp = id;
260
261 mutex_unlock(&smmu->lock);
262 return 0;
7a31f6f4
HD
263}
264
89184651 265static void tegra_smmu_free_asid(struct tegra_smmu *smmu, unsigned int id)
7a31f6f4 266{
89184651
TR
267 mutex_lock(&smmu->lock);
268 clear_bit(id, smmu->asids);
269 mutex_unlock(&smmu->lock);
7a31f6f4 270}
89184651
TR
271
272static bool tegra_smmu_capable(enum iommu_cap cap)
7a31f6f4 273{
89184651 274 return false;
7a31f6f4 275}
7a31f6f4 276
d5f1a81c 277static struct iommu_domain *tegra_smmu_domain_alloc(unsigned type)
7a31f6f4 278{
89184651 279 struct tegra_smmu_as *as;
7a31f6f4 280
d5f1a81c
JR
281 if (type != IOMMU_DOMAIN_UNMANAGED)
282 return NULL;
283
89184651
TR
284 as = kzalloc(sizeof(*as), GFP_KERNEL);
285 if (!as)
d5f1a81c 286 return NULL;
7a31f6f4 287
89184651 288 as->attr = SMMU_PD_READABLE | SMMU_PD_WRITABLE | SMMU_PD_NONSECURE;
7a31f6f4 289
707917cb 290 as->pd = alloc_page(GFP_KERNEL | __GFP_DMA | __GFP_ZERO);
89184651
TR
291 if (!as->pd) {
292 kfree(as);
d5f1a81c 293 return NULL;
7a31f6f4 294 }
9e971a03 295
32924c76 296 as->count = kcalloc(SMMU_NUM_PDE, sizeof(u32), GFP_KERNEL);
89184651
TR
297 if (!as->count) {
298 __free_page(as->pd);
299 kfree(as);
d5f1a81c 300 return NULL;
7a31f6f4 301 }
9e971a03 302
853520fa
RK
303 as->pts = kcalloc(SMMU_NUM_PDE, sizeof(*as->pts), GFP_KERNEL);
304 if (!as->pts) {
32924c76 305 kfree(as->count);
853520fa
RK
306 __free_page(as->pd);
307 kfree(as);
308 return NULL;
309 }
310
471d9144 311 /* setup aperture */
7f65ef01
JR
312 as->domain.geometry.aperture_start = 0;
313 as->domain.geometry.aperture_end = 0xffffffff;
314 as->domain.geometry.force_aperture = true;
f9a4f063 315
d5f1a81c 316 return &as->domain;
7a31f6f4
HD
317}
318
d5f1a81c 319static void tegra_smmu_domain_free(struct iommu_domain *domain)
7a31f6f4 320{
d5f1a81c 321 struct tegra_smmu_as *as = to_smmu_as(domain);
7a31f6f4 322
89184651 323 /* TODO: free page directory and page tables */
7a31f6f4 324
4f97031f
DO
325 WARN_ON_ONCE(as->use_count);
326 kfree(as->count);
327 kfree(as->pts);
89184651 328 kfree(as);
7a31f6f4
HD
329}
330
89184651
TR
331static const struct tegra_smmu_swgroup *
332tegra_smmu_find_swgroup(struct tegra_smmu *smmu, unsigned int swgroup)
7a31f6f4 333{
89184651
TR
334 const struct tegra_smmu_swgroup *group = NULL;
335 unsigned int i;
7a31f6f4 336
89184651
TR
337 for (i = 0; i < smmu->soc->num_swgroups; i++) {
338 if (smmu->soc->swgroups[i].swgroup == swgroup) {
339 group = &smmu->soc->swgroups[i];
340 break;
341 }
342 }
7a31f6f4 343
89184651 344 return group;
7a31f6f4
HD
345}
346
89184651
TR
347static void tegra_smmu_enable(struct tegra_smmu *smmu, unsigned int swgroup,
348 unsigned int asid)
7a31f6f4 349{
89184651
TR
350 const struct tegra_smmu_swgroup *group;
351 unsigned int i;
352 u32 value;
7a31f6f4 353
89184651
TR
354 for (i = 0; i < smmu->soc->num_clients; i++) {
355 const struct tegra_mc_client *client = &smmu->soc->clients[i];
7a31f6f4 356
89184651
TR
357 if (client->swgroup != swgroup)
358 continue;
7a31f6f4 359
89184651
TR
360 value = smmu_readl(smmu, client->smmu.reg);
361 value |= BIT(client->smmu.bit);
362 smmu_writel(smmu, value, client->smmu.reg);
363 }
7a31f6f4 364
89184651
TR
365 group = tegra_smmu_find_swgroup(smmu, swgroup);
366 if (group) {
367 value = smmu_readl(smmu, group->reg);
368 value &= ~SMMU_ASID_MASK;
369 value |= SMMU_ASID_VALUE(asid);
370 value |= SMMU_ASID_ENABLE;
371 smmu_writel(smmu, value, group->reg);
372 }
7a31f6f4
HD
373}
374
89184651
TR
375static void tegra_smmu_disable(struct tegra_smmu *smmu, unsigned int swgroup,
376 unsigned int asid)
7a31f6f4 377{
89184651
TR
378 const struct tegra_smmu_swgroup *group;
379 unsigned int i;
380 u32 value;
7a31f6f4 381
89184651
TR
382 group = tegra_smmu_find_swgroup(smmu, swgroup);
383 if (group) {
384 value = smmu_readl(smmu, group->reg);
385 value &= ~SMMU_ASID_MASK;
386 value |= SMMU_ASID_VALUE(asid);
387 value &= ~SMMU_ASID_ENABLE;
388 smmu_writel(smmu, value, group->reg);
389 }
7a31f6f4 390
89184651
TR
391 for (i = 0; i < smmu->soc->num_clients; i++) {
392 const struct tegra_mc_client *client = &smmu->soc->clients[i];
7a31f6f4 393
89184651
TR
394 if (client->swgroup != swgroup)
395 continue;
7a31f6f4 396
89184651
TR
397 value = smmu_readl(smmu, client->smmu.reg);
398 value &= ~BIT(client->smmu.bit);
399 smmu_writel(smmu, value, client->smmu.reg);
400 }
7a31f6f4
HD
401}
402
89184651
TR
403static int tegra_smmu_as_prepare(struct tegra_smmu *smmu,
404 struct tegra_smmu_as *as)
7a31f6f4 405{
89184651 406 u32 value;
7a31f6f4
HD
407 int err;
408
89184651
TR
409 if (as->use_count > 0) {
410 as->use_count++;
411 return 0;
7a31f6f4 412 }
7a31f6f4 413
e3c97196
RK
414 as->pd_dma = dma_map_page(smmu->dev, as->pd, 0, SMMU_SIZE_PD,
415 DMA_TO_DEVICE);
416 if (dma_mapping_error(smmu->dev, as->pd_dma))
417 return -ENOMEM;
418
419 /* We can't handle 64-bit DMA addresses */
420 if (!smmu_dma_addr_valid(smmu, as->pd_dma)) {
421 err = -ENOMEM;
422 goto err_unmap;
423 }
424
89184651
TR
425 err = tegra_smmu_alloc_asid(smmu, &as->id);
426 if (err < 0)
e3c97196 427 goto err_unmap;
7a31f6f4 428
e3c97196 429 smmu_flush_ptc(smmu, as->pd_dma, 0);
89184651 430 smmu_flush_tlb_asid(smmu, as->id);
7a31f6f4 431
89184651 432 smmu_writel(smmu, as->id & 0x7f, SMMU_PTB_ASID);
e3c97196 433 value = SMMU_PTB_DATA_VALUE(as->pd_dma, as->attr);
89184651
TR
434 smmu_writel(smmu, value, SMMU_PTB_DATA);
435 smmu_flush(smmu);
7a31f6f4 436
89184651
TR
437 as->smmu = smmu;
438 as->use_count++;
7a31f6f4 439
89184651 440 return 0;
e3c97196
RK
441
442err_unmap:
443 dma_unmap_page(smmu->dev, as->pd_dma, SMMU_SIZE_PD, DMA_TO_DEVICE);
444 return err;
7a31f6f4
HD
445}
446
89184651
TR
447static void tegra_smmu_as_unprepare(struct tegra_smmu *smmu,
448 struct tegra_smmu_as *as)
7a31f6f4 449{
89184651
TR
450 if (--as->use_count > 0)
451 return;
452
453 tegra_smmu_free_asid(smmu, as->id);
e3c97196
RK
454
455 dma_unmap_page(smmu->dev, as->pd_dma, SMMU_SIZE_PD, DMA_TO_DEVICE);
456
89184651 457 as->smmu = NULL;
7a31f6f4
HD
458}
459
89184651
TR
460static int tegra_smmu_attach_dev(struct iommu_domain *domain,
461 struct device *dev)
7a31f6f4 462{
89184651 463 struct tegra_smmu *smmu = dev->archdata.iommu;
d5f1a81c 464 struct tegra_smmu_as *as = to_smmu_as(domain);
89184651
TR
465 struct device_node *np = dev->of_node;
466 struct of_phandle_args args;
467 unsigned int index = 0;
468 int err = 0;
7a31f6f4 469
89184651
TR
470 while (!of_parse_phandle_with_args(np, "iommus", "#iommu-cells", index,
471 &args)) {
472 unsigned int swgroup = args.args[0];
d2453b2c 473
89184651
TR
474 if (args.np != smmu->dev->of_node) {
475 of_node_put(args.np);
d2453b2c 476 continue;
89184651 477 }
d2453b2c 478
89184651 479 of_node_put(args.np);
d2453b2c 480
89184651
TR
481 err = tegra_smmu_as_prepare(smmu, as);
482 if (err < 0)
483 return err;
484
485 tegra_smmu_enable(smmu, swgroup, as->id);
486 index++;
7a31f6f4 487 }
7a31f6f4 488
89184651
TR
489 if (index == 0)
490 return -ENODEV;
7a31f6f4 491
89184651
TR
492 return 0;
493}
7a31f6f4 494
89184651
TR
495static void tegra_smmu_detach_dev(struct iommu_domain *domain, struct device *dev)
496{
d5f1a81c 497 struct tegra_smmu_as *as = to_smmu_as(domain);
89184651
TR
498 struct device_node *np = dev->of_node;
499 struct tegra_smmu *smmu = as->smmu;
500 struct of_phandle_args args;
501 unsigned int index = 0;
7a31f6f4 502
89184651
TR
503 while (!of_parse_phandle_with_args(np, "iommus", "#iommu-cells", index,
504 &args)) {
505 unsigned int swgroup = args.args[0];
7a31f6f4 506
89184651
TR
507 if (args.np != smmu->dev->of_node) {
508 of_node_put(args.np);
509 continue;
510 }
23349902 511
89184651 512 of_node_put(args.np);
7a31f6f4 513
89184651
TR
514 tegra_smmu_disable(smmu, swgroup, as->id);
515 tegra_smmu_as_unprepare(smmu, as);
516 index++;
517 }
7a31f6f4
HD
518}
519
4080e99b
RK
520static void tegra_smmu_set_pde(struct tegra_smmu_as *as, unsigned long iova,
521 u32 value)
522{
523 unsigned int pd_index = iova_pd_index(iova);
524 struct tegra_smmu *smmu = as->smmu;
525 u32 *pd = page_address(as->pd);
526 unsigned long offset = pd_index * sizeof(*pd);
527
528 /* Set the page directory entry first */
529 pd[pd_index] = value;
530
531 /* The flush the page directory entry from caches */
532 dma_sync_single_range_for_device(smmu->dev, as->pd_dma, offset,
533 sizeof(*pd), DMA_TO_DEVICE);
534
535 /* And flush the iommu */
536 smmu_flush_ptc(smmu, as->pd_dma, offset);
537 smmu_flush_tlb_section(smmu, as->id, iova);
538 smmu_flush(smmu);
539}
540
0b42c7c1
RK
541static u32 *tegra_smmu_pte_offset(struct page *pt_page, unsigned long iova)
542{
543 u32 *pt = page_address(pt_page);
544
545 return pt + iova_pt_index(iova);
546}
547
548static u32 *tegra_smmu_pte_lookup(struct tegra_smmu_as *as, unsigned long iova,
e3c97196 549 dma_addr_t *dmap)
0b42c7c1
RK
550{
551 unsigned int pd_index = iova_pd_index(iova);
552 struct page *pt_page;
e3c97196 553 u32 *pd;
0b42c7c1 554
853520fa
RK
555 pt_page = as->pts[pd_index];
556 if (!pt_page)
0b42c7c1
RK
557 return NULL;
558
e3c97196
RK
559 pd = page_address(as->pd);
560 *dmap = smmu_pde_to_dma(pd[pd_index]);
0b42c7c1
RK
561
562 return tegra_smmu_pte_offset(pt_page, iova);
563}
564
89184651 565static u32 *as_get_pte(struct tegra_smmu_as *as, dma_addr_t iova,
e3c97196 566 dma_addr_t *dmap)
7a31f6f4 567{
34d35f8c 568 unsigned int pde = iova_pd_index(iova);
89184651 569 struct tegra_smmu *smmu = as->smmu;
89184651 570
853520fa 571 if (!as->pts[pde]) {
e3c97196
RK
572 struct page *page;
573 dma_addr_t dma;
574
707917cb 575 page = alloc_page(GFP_KERNEL | __GFP_DMA | __GFP_ZERO);
89184651
TR
576 if (!page)
577 return NULL;
7a31f6f4 578
e3c97196
RK
579 dma = dma_map_page(smmu->dev, page, 0, SMMU_SIZE_PT,
580 DMA_TO_DEVICE);
581 if (dma_mapping_error(smmu->dev, dma)) {
582 __free_page(page);
583 return NULL;
584 }
585
586 if (!smmu_dma_addr_valid(smmu, dma)) {
587 dma_unmap_page(smmu->dev, dma, SMMU_SIZE_PT,
588 DMA_TO_DEVICE);
589 __free_page(page);
590 return NULL;
591 }
592
853520fa
RK
593 as->pts[pde] = page;
594
4080e99b
RK
595 tegra_smmu_set_pde(as, iova, SMMU_MK_PDE(dma, SMMU_PDE_ATTR |
596 SMMU_PDE_NEXT));
e3c97196
RK
597
598 *dmap = dma;
89184651 599 } else {
4080e99b
RK
600 u32 *pd = page_address(as->pd);
601
e3c97196 602 *dmap = smmu_pde_to_dma(pd[pde]);
7a31f6f4
HD
603 }
604
7ffc6f06
RK
605 return tegra_smmu_pte_offset(as->pts[pde], iova);
606}
0b42c7c1 607
7ffc6f06
RK
608static void tegra_smmu_pte_get_use(struct tegra_smmu_as *as, unsigned long iova)
609{
610 unsigned int pd_index = iova_pd_index(iova);
7a31f6f4 611
7ffc6f06 612 as->count[pd_index]++;
89184651 613}
39abf8aa 614
b98e34f0 615static void tegra_smmu_pte_put_use(struct tegra_smmu_as *as, unsigned long iova)
39abf8aa 616{
34d35f8c 617 unsigned int pde = iova_pd_index(iova);
853520fa 618 struct page *page = as->pts[pde];
39abf8aa 619
89184651
TR
620 /*
621 * When no entries in this page table are used anymore, return the
622 * memory page to the system.
623 */
32924c76 624 if (--as->count[pde] == 0) {
4080e99b
RK
625 struct tegra_smmu *smmu = as->smmu;
626 u32 *pd = page_address(as->pd);
e3c97196 627 dma_addr_t pte_dma = smmu_pde_to_dma(pd[pde]);
39abf8aa 628
4080e99b 629 tegra_smmu_set_pde(as, iova, 0);
b98e34f0 630
e3c97196 631 dma_unmap_page(smmu->dev, pte_dma, SMMU_SIZE_PT, DMA_TO_DEVICE);
b98e34f0 632 __free_page(page);
853520fa 633 as->pts[pde] = NULL;
39abf8aa 634 }
39abf8aa
HD
635}
636
8482ee5e 637static void tegra_smmu_set_pte(struct tegra_smmu_as *as, unsigned long iova,
e3c97196 638 u32 *pte, dma_addr_t pte_dma, u32 val)
8482ee5e
RK
639{
640 struct tegra_smmu *smmu = as->smmu;
641 unsigned long offset = offset_in_page(pte);
642
643 *pte = val;
644
e3c97196
RK
645 dma_sync_single_range_for_device(smmu->dev, pte_dma, offset,
646 4, DMA_TO_DEVICE);
647 smmu_flush_ptc(smmu, pte_dma, offset);
8482ee5e
RK
648 smmu_flush_tlb_group(smmu, as->id, iova);
649 smmu_flush(smmu);
650}
651
89184651
TR
652static int tegra_smmu_map(struct iommu_domain *domain, unsigned long iova,
653 phys_addr_t paddr, size_t size, int prot)
39abf8aa 654{
d5f1a81c 655 struct tegra_smmu_as *as = to_smmu_as(domain);
e3c97196 656 dma_addr_t pte_dma;
43d957b1 657 u32 pte_attrs;
89184651 658 u32 *pte;
39abf8aa 659
e3c97196 660 pte = as_get_pte(as, iova, &pte_dma);
89184651
TR
661 if (!pte)
662 return -ENOMEM;
39abf8aa 663
7ffc6f06
RK
664 /* If we aren't overwriting a pre-existing entry, increment use */
665 if (*pte == 0)
666 tegra_smmu_pte_get_use(as, iova);
667
43d957b1
DO
668 pte_attrs = SMMU_PTE_NONSECURE;
669
670 if (prot & IOMMU_READ)
671 pte_attrs |= SMMU_PTE_READABLE;
672
673 if (prot & IOMMU_WRITE)
674 pte_attrs |= SMMU_PTE_WRITABLE;
675
e3c97196 676 tegra_smmu_set_pte(as, iova, pte, pte_dma,
43d957b1 677 __phys_to_pfn(paddr) | pte_attrs);
39abf8aa 678
39abf8aa
HD
679 return 0;
680}
681
89184651
TR
682static size_t tegra_smmu_unmap(struct iommu_domain *domain, unsigned long iova,
683 size_t size)
39abf8aa 684{
d5f1a81c 685 struct tegra_smmu_as *as = to_smmu_as(domain);
e3c97196 686 dma_addr_t pte_dma;
89184651 687 u32 *pte;
39abf8aa 688
e3c97196 689 pte = tegra_smmu_pte_lookup(as, iova, &pte_dma);
b98e34f0 690 if (!pte || !*pte)
89184651 691 return 0;
39abf8aa 692
e3c97196 693 tegra_smmu_set_pte(as, iova, pte, pte_dma, 0);
b98e34f0
RK
694 tegra_smmu_pte_put_use(as, iova);
695
89184651 696 return size;
39abf8aa
HD
697}
698
89184651
TR
699static phys_addr_t tegra_smmu_iova_to_phys(struct iommu_domain *domain,
700 dma_addr_t iova)
39abf8aa 701{
d5f1a81c 702 struct tegra_smmu_as *as = to_smmu_as(domain);
89184651 703 unsigned long pfn;
e3c97196 704 dma_addr_t pte_dma;
89184651 705 u32 *pte;
39abf8aa 706
e3c97196 707 pte = tegra_smmu_pte_lookup(as, iova, &pte_dma);
9113785c
RK
708 if (!pte || !*pte)
709 return 0;
710
804cb54c 711 pfn = *pte & as->smmu->pfn_mask;
39abf8aa 712
89184651 713 return PFN_PHYS(pfn);
39abf8aa
HD
714}
715
89184651 716static struct tegra_smmu *tegra_smmu_find(struct device_node *np)
7a31f6f4 717{
89184651
TR
718 struct platform_device *pdev;
719 struct tegra_mc *mc;
7a31f6f4 720
89184651
TR
721 pdev = of_find_device_by_node(np);
722 if (!pdev)
723 return NULL;
724
725 mc = platform_get_drvdata(pdev);
726 if (!mc)
727 return NULL;
728
729 return mc->smmu;
7a31f6f4
HD
730}
731
7f4c9176
TR
732static int tegra_smmu_configure(struct tegra_smmu *smmu, struct device *dev,
733 struct of_phandle_args *args)
734{
735 const struct iommu_ops *ops = smmu->iommu.ops;
736 int err;
737
738 err = iommu_fwspec_init(dev, &dev->of_node->fwnode, ops);
739 if (err < 0) {
740 dev_err(dev, "failed to initialize fwspec: %d\n", err);
741 return err;
742 }
743
744 err = ops->of_xlate(dev, args);
745 if (err < 0) {
746 dev_err(dev, "failed to parse SW group ID: %d\n", err);
747 iommu_fwspec_free(dev);
748 return err;
749 }
750
751 return 0;
752}
753
89184651 754static int tegra_smmu_add_device(struct device *dev)
7a31f6f4 755{
89184651 756 struct device_node *np = dev->of_node;
7f4c9176 757 struct tegra_smmu *smmu = NULL;
d92e1f84 758 struct iommu_group *group;
89184651
TR
759 struct of_phandle_args args;
760 unsigned int index = 0;
7f4c9176 761 int err;
7a31f6f4 762
89184651
TR
763 while (of_parse_phandle_with_args(np, "iommus", "#iommu-cells", index,
764 &args) == 0) {
89184651
TR
765 smmu = tegra_smmu_find(args.np);
766 if (smmu) {
7f4c9176
TR
767 err = tegra_smmu_configure(smmu, dev, &args);
768 of_node_put(args.np);
769
770 if (err < 0)
771 return err;
772
89184651
TR
773 /*
774 * Only a single IOMMU master interface is currently
775 * supported by the Linux kernel, so abort after the
776 * first match.
777 */
778 dev->archdata.iommu = smmu;
0b480e44
JR
779
780 iommu_device_link(&smmu->iommu, dev);
781
89184651
TR
782 break;
783 }
784
7f4c9176 785 of_node_put(args.np);
89184651
TR
786 index++;
787 }
788
7f4c9176
TR
789 if (!smmu)
790 return -ENODEV;
791
d92e1f84
RM
792 group = iommu_group_get_for_dev(dev);
793 if (IS_ERR(group))
794 return PTR_ERR(group);
795
796 iommu_group_put(group);
797
89184651 798 return 0;
7a31f6f4
HD
799}
800
89184651 801static void tegra_smmu_remove_device(struct device *dev)
7a31f6f4 802{
0b480e44
JR
803 struct tegra_smmu *smmu = dev->archdata.iommu;
804
805 if (smmu)
806 iommu_device_unlink(&smmu->iommu, dev);
807
89184651 808 dev->archdata.iommu = NULL;
d92e1f84 809 iommu_group_remove_device(dev);
89184651 810}
7a31f6f4 811
7f4c9176
TR
812static const struct tegra_smmu_group_soc *
813tegra_smmu_find_group(struct tegra_smmu *smmu, unsigned int swgroup)
814{
815 unsigned int i, j;
816
817 for (i = 0; i < smmu->soc->num_groups; i++)
818 for (j = 0; j < smmu->soc->groups[i].num_swgroups; j++)
819 if (smmu->soc->groups[i].swgroups[j] == swgroup)
820 return &smmu->soc->groups[i];
821
822 return NULL;
823}
824
825static struct iommu_group *tegra_smmu_group_get(struct tegra_smmu *smmu,
826 unsigned int swgroup)
827{
828 const struct tegra_smmu_group_soc *soc;
829 struct tegra_smmu_group *group;
830
831 soc = tegra_smmu_find_group(smmu, swgroup);
832 if (!soc)
833 return NULL;
834
835 mutex_lock(&smmu->lock);
836
837 list_for_each_entry(group, &smmu->groups, list)
838 if (group->soc == soc) {
839 mutex_unlock(&smmu->lock);
840 return group->group;
841 }
842
843 group = devm_kzalloc(smmu->dev, sizeof(*group), GFP_KERNEL);
844 if (!group) {
845 mutex_unlock(&smmu->lock);
846 return NULL;
847 }
848
849 INIT_LIST_HEAD(&group->list);
850 group->soc = soc;
851
852 group->group = iommu_group_alloc();
83476bfa 853 if (IS_ERR(group->group)) {
7f4c9176
TR
854 devm_kfree(smmu->dev, group);
855 mutex_unlock(&smmu->lock);
856 return NULL;
857 }
858
859 list_add_tail(&group->list, &smmu->groups);
860 mutex_unlock(&smmu->lock);
861
862 return group->group;
863}
864
865static struct iommu_group *tegra_smmu_device_group(struct device *dev)
866{
db5d6a70 867 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
7f4c9176
TR
868 struct tegra_smmu *smmu = dev->archdata.iommu;
869 struct iommu_group *group;
870
871 group = tegra_smmu_group_get(smmu, fwspec->ids[0]);
872 if (!group)
873 group = generic_device_group(dev);
874
875 return group;
876}
877
878static int tegra_smmu_of_xlate(struct device *dev,
879 struct of_phandle_args *args)
880{
881 u32 id = args->args[0];
882
883 return iommu_fwspec_add_ids(dev, &id, 1);
884}
885
89184651
TR
886static const struct iommu_ops tegra_smmu_ops = {
887 .capable = tegra_smmu_capable,
d5f1a81c
JR
888 .domain_alloc = tegra_smmu_domain_alloc,
889 .domain_free = tegra_smmu_domain_free,
89184651
TR
890 .attach_dev = tegra_smmu_attach_dev,
891 .detach_dev = tegra_smmu_detach_dev,
892 .add_device = tegra_smmu_add_device,
893 .remove_device = tegra_smmu_remove_device,
7f4c9176 894 .device_group = tegra_smmu_device_group,
89184651
TR
895 .map = tegra_smmu_map,
896 .unmap = tegra_smmu_unmap,
89184651 897 .iova_to_phys = tegra_smmu_iova_to_phys,
7f4c9176 898 .of_xlate = tegra_smmu_of_xlate,
89184651
TR
899 .pgsize_bitmap = SZ_4K,
900};
7a31f6f4 901
89184651
TR
902static void tegra_smmu_ahb_enable(void)
903{
904 static const struct of_device_id ahb_match[] = {
905 { .compatible = "nvidia,tegra30-ahb", },
906 { }
907 };
908 struct device_node *ahb;
7a31f6f4 909
89184651
TR
910 ahb = of_find_matching_node(NULL, ahb_match);
911 if (ahb) {
912 tegra_ahb_enable_smmu(ahb);
913 of_node_put(ahb);
7a31f6f4 914 }
89184651 915}
7a31f6f4 916
d1313e78
TR
917static int tegra_smmu_swgroups_show(struct seq_file *s, void *data)
918{
919 struct tegra_smmu *smmu = s->private;
920 unsigned int i;
921 u32 value;
922
923 seq_printf(s, "swgroup enabled ASID\n");
924 seq_printf(s, "------------------------\n");
925
926 for (i = 0; i < smmu->soc->num_swgroups; i++) {
927 const struct tegra_smmu_swgroup *group = &smmu->soc->swgroups[i];
928 const char *status;
929 unsigned int asid;
930
931 value = smmu_readl(smmu, group->reg);
932
933 if (value & SMMU_ASID_ENABLE)
934 status = "yes";
935 else
936 status = "no";
937
938 asid = value & SMMU_ASID_MASK;
939
940 seq_printf(s, "%-9s %-7s %#04x\n", group->name, status,
941 asid);
942 }
943
944 return 0;
945}
946
062e52a5 947DEFINE_SHOW_ATTRIBUTE(tegra_smmu_swgroups);
d1313e78
TR
948
949static int tegra_smmu_clients_show(struct seq_file *s, void *data)
950{
951 struct tegra_smmu *smmu = s->private;
952 unsigned int i;
953 u32 value;
954
955 seq_printf(s, "client enabled\n");
956 seq_printf(s, "--------------------\n");
957
958 for (i = 0; i < smmu->soc->num_clients; i++) {
959 const struct tegra_mc_client *client = &smmu->soc->clients[i];
960 const char *status;
961
962 value = smmu_readl(smmu, client->smmu.reg);
963
964 if (value & BIT(client->smmu.bit))
965 status = "yes";
966 else
967 status = "no";
968
969 seq_printf(s, "%-12s %s\n", client->name, status);
970 }
971
972 return 0;
973}
974
062e52a5 975DEFINE_SHOW_ATTRIBUTE(tegra_smmu_clients);
d1313e78
TR
976
977static void tegra_smmu_debugfs_init(struct tegra_smmu *smmu)
978{
979 smmu->debugfs = debugfs_create_dir("smmu", NULL);
980 if (!smmu->debugfs)
981 return;
982
983 debugfs_create_file("swgroups", S_IRUGO, smmu->debugfs, smmu,
984 &tegra_smmu_swgroups_fops);
985 debugfs_create_file("clients", S_IRUGO, smmu->debugfs, smmu,
986 &tegra_smmu_clients_fops);
987}
988
989static void tegra_smmu_debugfs_exit(struct tegra_smmu *smmu)
990{
991 debugfs_remove_recursive(smmu->debugfs);
992}
993
89184651
TR
994struct tegra_smmu *tegra_smmu_probe(struct device *dev,
995 const struct tegra_smmu_soc *soc,
996 struct tegra_mc *mc)
997{
998 struct tegra_smmu *smmu;
999 size_t size;
1000 u32 value;
1001 int err;
7a31f6f4 1002
89184651
TR
1003 smmu = devm_kzalloc(dev, sizeof(*smmu), GFP_KERNEL);
1004 if (!smmu)
1005 return ERR_PTR(-ENOMEM);
0760e8fa 1006
89184651
TR
1007 /*
1008 * This is a bit of a hack. Ideally we'd want to simply return this
1009 * value. However the IOMMU registration process will attempt to add
1010 * all devices to the IOMMU when bus_set_iommu() is called. In order
1011 * not to rely on global variables to track the IOMMU instance, we
1012 * set it here so that it can be looked up from the .add_device()
1013 * callback via the IOMMU device's .drvdata field.
1014 */
1015 mc->smmu = smmu;
0760e8fa 1016
89184651 1017 size = BITS_TO_LONGS(soc->num_asids) * sizeof(long);
0760e8fa 1018
89184651
TR
1019 smmu->asids = devm_kzalloc(dev, size, GFP_KERNEL);
1020 if (!smmu->asids)
1021 return ERR_PTR(-ENOMEM);
7a31f6f4 1022
7f4c9176 1023 INIT_LIST_HEAD(&smmu->groups);
89184651 1024 mutex_init(&smmu->lock);
7a31f6f4 1025
89184651
TR
1026 smmu->regs = mc->regs;
1027 smmu->soc = soc;
1028 smmu->dev = dev;
1029 smmu->mc = mc;
7a31f6f4 1030
804cb54c
TR
1031 smmu->pfn_mask = BIT_MASK(mc->soc->num_address_bits - PAGE_SHIFT) - 1;
1032 dev_dbg(dev, "address bits: %u, PFN mask: %#lx\n",
1033 mc->soc->num_address_bits, smmu->pfn_mask);
11cec15b
TR
1034 smmu->tlb_mask = (smmu->soc->num_tlb_lines << 1) - 1;
1035 dev_dbg(dev, "TLB lines: %u, mask: %#lx\n", smmu->soc->num_tlb_lines,
1036 smmu->tlb_mask);
804cb54c 1037
89184651 1038 value = SMMU_PTC_CONFIG_ENABLE | SMMU_PTC_CONFIG_INDEX_MAP(0x3f);
7a31f6f4 1039
89184651
TR
1040 if (soc->supports_request_limit)
1041 value |= SMMU_PTC_CONFIG_REQ_LIMIT(8);
39abf8aa 1042
89184651 1043 smmu_writel(smmu, value, SMMU_PTC_CONFIG);
7a31f6f4 1044
89184651 1045 value = SMMU_TLB_CONFIG_HIT_UNDER_MISS |
11cec15b 1046 SMMU_TLB_CONFIG_ACTIVE_LINES(smmu);
7a31f6f4 1047
89184651
TR
1048 if (soc->supports_round_robin_arbitration)
1049 value |= SMMU_TLB_CONFIG_ROUND_ROBIN_ARBITRATION;
7a31f6f4 1050
89184651 1051 smmu_writel(smmu, value, SMMU_TLB_CONFIG);
7a31f6f4 1052
b8fe0382 1053 smmu_flush_ptc_all(smmu);
89184651
TR
1054 smmu_flush_tlb(smmu);
1055 smmu_writel(smmu, SMMU_CONFIG_ENABLE, SMMU_CONFIG);
1056 smmu_flush(smmu);
1057
1058 tegra_smmu_ahb_enable();
7a31f6f4 1059
0b480e44
JR
1060 err = iommu_device_sysfs_add(&smmu->iommu, dev, NULL, dev_name(dev));
1061 if (err)
1062 return ERR_PTR(err);
1063
1064 iommu_device_set_ops(&smmu->iommu, &tegra_smmu_ops);
7f4c9176 1065 iommu_device_set_fwnode(&smmu->iommu, dev->fwnode);
0b480e44
JR
1066
1067 err = iommu_device_register(&smmu->iommu);
1068 if (err) {
1069 iommu_device_sysfs_remove(&smmu->iommu);
1070 return ERR_PTR(err);
1071 }
1072
96302d89
JR
1073 err = bus_set_iommu(&platform_bus_type, &tegra_smmu_ops);
1074 if (err < 0) {
1075 iommu_device_unregister(&smmu->iommu);
1076 iommu_device_sysfs_remove(&smmu->iommu);
1077 return ERR_PTR(err);
1078 }
1079
d1313e78
TR
1080 if (IS_ENABLED(CONFIG_DEBUG_FS))
1081 tegra_smmu_debugfs_init(smmu);
1082
89184651
TR
1083 return smmu;
1084}
d1313e78
TR
1085
1086void tegra_smmu_remove(struct tegra_smmu *smmu)
1087{
0b480e44
JR
1088 iommu_device_unregister(&smmu->iommu);
1089 iommu_device_sysfs_remove(&smmu->iommu);
1090
d1313e78
TR
1091 if (IS_ENABLED(CONFIG_DEBUG_FS))
1092 tegra_smmu_debugfs_exit(smmu);
1093}