i2c: aspeed: Fix the dummy irq expected print
[linux-2.6-block.git] / drivers / iommu / mtk_iommu_v1.c
CommitLineData
1802d0be 1// SPDX-License-Identifier: GPL-2.0-only
b17336c5 2/*
d4cf5bbd
PG
3 * IOMMU API for MTK architected m4u v1 implementations
4 *
b17336c5
HZ
5 * Copyright (c) 2015-2016 MediaTek Inc.
6 * Author: Honghui Zhang <honghui.zhang@mediatek.com>
7 *
8 * Based on driver/iommu/mtk_iommu.c
b17336c5 9 */
b17336c5
HZ
10#include <linux/bug.h>
11#include <linux/clk.h>
12#include <linux/component.h>
13#include <linux/device.h>
745b6e74 14#include <linux/dma-mapping.h>
b17336c5
HZ
15#include <linux/err.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/iommu.h>
19#include <linux/iopoll.h>
b17336c5 20#include <linux/list.h>
8de000cf 21#include <linux/module.h>
b17336c5 22#include <linux/of_address.h>
b17336c5
HZ
23#include <linux/of_irq.h>
24#include <linux/of_platform.h>
25#include <linux/platform_device.h>
26#include <linux/slab.h>
27#include <linux/spinlock.h>
28#include <asm/barrier.h>
29#include <asm/dma-iommu.h>
6a513de3 30#include <dt-bindings/memory/mtk-memory-port.h>
b17336c5
HZ
31#include <dt-bindings/memory/mt2701-larb-port.h>
32#include <soc/mediatek/smi.h>
b17336c5
HZ
33
34#define REG_MMU_PT_BASE_ADDR 0x000
35
36#define F_ALL_INVLD 0x2
37#define F_MMU_INV_RANGE 0x1
38#define F_INVLD_EN0 BIT(0)
39#define F_INVLD_EN1 BIT(1)
40
41#define F_MMU_FAULT_VA_MSK 0xfffff000
42#define MTK_PROTECT_PA_ALIGN 128
43
44#define REG_MMU_CTRL_REG 0x210
45#define F_MMU_CTRL_COHERENT_EN BIT(8)
46#define REG_MMU_IVRP_PADDR 0x214
47#define REG_MMU_INT_CONTROL 0x220
48#define F_INT_TRANSLATION_FAULT BIT(0)
49#define F_INT_MAIN_MULTI_HIT_FAULT BIT(1)
50#define F_INT_INVALID_PA_FAULT BIT(2)
51#define F_INT_ENTRY_REPLACEMENT_FAULT BIT(3)
52#define F_INT_TABLE_WALK_FAULT BIT(4)
53#define F_INT_TLB_MISS_FAULT BIT(5)
54#define F_INT_PFH_DMA_FIFO_OVERFLOW BIT(6)
55#define F_INT_MISS_DMA_FIFO_OVERFLOW BIT(7)
56
57#define F_MMU_TF_PROTECT_SEL(prot) (((prot) & 0x3) << 5)
58#define F_INT_CLR_BIT BIT(12)
59
60#define REG_MMU_FAULT_ST 0x224
61#define REG_MMU_FAULT_VA 0x228
62#define REG_MMU_INVLD_PA 0x22C
63#define REG_MMU_INT_ID 0x388
64#define REG_MMU_INVALIDATE 0x5c0
65#define REG_MMU_INVLD_START_A 0x5c4
66#define REG_MMU_INVLD_END_A 0x5c8
67
68#define REG_MMU_INV_SEL 0x5d8
69#define REG_MMU_STANDARD_AXI_MODE 0x5e8
70
71#define REG_MMU_DCM 0x5f0
72#define F_MMU_DCM_ON BIT(1)
73#define REG_MMU_CPE_DONE 0x60c
74#define F_DESC_VALID 0x2
75#define F_DESC_NONSEC BIT(3)
76#define MT2701_M4U_TF_LARB(TF) (6 - (((TF) >> 13) & 0x7))
77#define MT2701_M4U_TF_PORT(TF) (((TF) >> 8) & 0xF)
78/* MTK generation one iommu HW only support 4K size mapping */
79#define MT2701_IOMMU_PAGE_SHIFT 12
80#define MT2701_IOMMU_PAGE_SIZE (1UL << MT2701_IOMMU_PAGE_SHIFT)
de78657e 81#define MT2701_LARB_NR_MAX 3
b17336c5
HZ
82
83/*
84 * MTK m4u support 4GB iova address space, and only support 4K page
85 * mapping. So the pagetable size should be exactly as 4M.
86 */
87#define M2701_IOMMU_PGT_SIZE SZ_4M
88
ad9b10e5 89struct mtk_iommu_v1_suspend_reg {
6a513de3
YW
90 u32 standard_axi_mode;
91 u32 dcm_dis;
92 u32 ctrl_reg;
93 u32 int_control0;
94};
95
ad9b10e5 96struct mtk_iommu_v1_data {
9485a04a
YW
97 void __iomem *base;
98 int irq;
99 struct device *dev;
100 struct clk *bclk;
101 phys_addr_t protect_base; /* protect memory base */
ad9b10e5 102 struct mtk_iommu_v1_domain *m4u_dom;
9485a04a
YW
103
104 struct iommu_device iommu;
105 struct dma_iommu_mapping *mapping;
106 struct mtk_smi_larb_iommu larb_imu[MTK_LARB_NR_MAX];
107
ad9b10e5 108 struct mtk_iommu_v1_suspend_reg reg;
9485a04a
YW
109};
110
ad9b10e5 111struct mtk_iommu_v1_domain {
b17336c5
HZ
112 spinlock_t pgtlock; /* lock for page table */
113 struct iommu_domain domain;
114 u32 *pgt_va;
115 dma_addr_t pgt_pa;
ad9b10e5 116 struct mtk_iommu_v1_data *data;
b17336c5
HZ
117};
118
ad9b10e5 119static int mtk_iommu_v1_bind(struct device *dev)
9485a04a 120{
ad9b10e5 121 struct mtk_iommu_v1_data *data = dev_get_drvdata(dev);
9485a04a
YW
122
123 return component_bind_all(dev, &data->larb_imu);
124}
125
ad9b10e5 126static void mtk_iommu_v1_unbind(struct device *dev)
9485a04a 127{
ad9b10e5 128 struct mtk_iommu_v1_data *data = dev_get_drvdata(dev);
9485a04a
YW
129
130 component_unbind_all(dev, &data->larb_imu);
131}
132
ad9b10e5 133static struct mtk_iommu_v1_domain *to_mtk_domain(struct iommu_domain *dom)
b17336c5 134{
ad9b10e5 135 return container_of(dom, struct mtk_iommu_v1_domain, domain);
b17336c5
HZ
136}
137
138static const int mt2701_m4u_in_larb[] = {
139 LARB0_PORT_OFFSET, LARB1_PORT_OFFSET,
140 LARB2_PORT_OFFSET, LARB3_PORT_OFFSET
141};
142
143static inline int mt2701_m4u_to_larb(int id)
144{
145 int i;
146
147 for (i = ARRAY_SIZE(mt2701_m4u_in_larb) - 1; i >= 0; i--)
148 if ((id) >= mt2701_m4u_in_larb[i])
149 return i;
150
151 return 0;
152}
153
154static inline int mt2701_m4u_to_port(int id)
155{
156 int larb = mt2701_m4u_to_larb(id);
157
158 return id - mt2701_m4u_in_larb[larb];
159}
160
ad9b10e5 161static void mtk_iommu_v1_tlb_flush_all(struct mtk_iommu_v1_data *data)
b17336c5
HZ
162{
163 writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
164 data->base + REG_MMU_INV_SEL);
165 writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
166 wmb(); /* Make sure the tlb flush all done */
167}
168
ad9b10e5
YW
169static void mtk_iommu_v1_tlb_flush_range(struct mtk_iommu_v1_data *data,
170 unsigned long iova, size_t size)
b17336c5
HZ
171{
172 int ret;
173 u32 tmp;
174
175 writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
176 data->base + REG_MMU_INV_SEL);
177 writel_relaxed(iova & F_MMU_FAULT_VA_MSK,
178 data->base + REG_MMU_INVLD_START_A);
179 writel_relaxed((iova + size - 1) & F_MMU_FAULT_VA_MSK,
180 data->base + REG_MMU_INVLD_END_A);
181 writel_relaxed(F_MMU_INV_RANGE, data->base + REG_MMU_INVALIDATE);
182
183 ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE,
184 tmp, tmp != 0, 10, 100000);
185 if (ret) {
186 dev_warn(data->dev,
187 "Partial TLB flush timed out, falling back to full flush\n");
ad9b10e5 188 mtk_iommu_v1_tlb_flush_all(data);
b17336c5
HZ
189 }
190 /* Clear the CPE status */
191 writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
192}
193
ad9b10e5 194static irqreturn_t mtk_iommu_v1_isr(int irq, void *dev_id)
b17336c5 195{
ad9b10e5
YW
196 struct mtk_iommu_v1_data *data = dev_id;
197 struct mtk_iommu_v1_domain *dom = data->m4u_dom;
b17336c5
HZ
198 u32 int_state, regval, fault_iova, fault_pa;
199 unsigned int fault_larb, fault_port;
200
201 /* Read error information from registers */
202 int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST);
203 fault_iova = readl_relaxed(data->base + REG_MMU_FAULT_VA);
204
205 fault_iova &= F_MMU_FAULT_VA_MSK;
206 fault_pa = readl_relaxed(data->base + REG_MMU_INVLD_PA);
207 regval = readl_relaxed(data->base + REG_MMU_INT_ID);
208 fault_larb = MT2701_M4U_TF_LARB(regval);
209 fault_port = MT2701_M4U_TF_PORT(regval);
210
211 /*
212 * MTK v1 iommu HW could not determine whether the fault is read or
213 * write fault, report as read fault.
214 */
215 if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
216 IOMMU_FAULT_READ))
217 dev_err_ratelimited(data->dev,
218 "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d\n",
219 int_state, fault_iova, fault_pa,
220 fault_larb, fault_port);
221
222 /* Interrupt clear */
223 regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL);
224 regval |= F_INT_CLR_BIT;
225 writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL);
226
ad9b10e5 227 mtk_iommu_v1_tlb_flush_all(data);
b17336c5
HZ
228
229 return IRQ_HANDLED;
230}
231
ad9b10e5
YW
232static void mtk_iommu_v1_config(struct mtk_iommu_v1_data *data,
233 struct device *dev, bool enable)
b17336c5 234{
b17336c5
HZ
235 struct mtk_smi_larb_iommu *larb_mmu;
236 unsigned int larbid, portid;
a9bf2eec 237 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
84672f19 238 int i;
b17336c5 239
84672f19
RM
240 for (i = 0; i < fwspec->num_ids; ++i) {
241 larbid = mt2701_m4u_to_larb(fwspec->ids[i]);
242 portid = mt2701_m4u_to_port(fwspec->ids[i]);
1ee9feb2 243 larb_mmu = &data->larb_imu[larbid];
b17336c5
HZ
244
245 dev_dbg(dev, "%s iommu port: %d\n",
246 enable ? "enable" : "disable", portid);
247
248 if (enable)
249 larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
250 else
251 larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
252 }
253}
254
ad9b10e5 255static int mtk_iommu_v1_domain_finalise(struct mtk_iommu_v1_data *data)
b17336c5 256{
ad9b10e5 257 struct mtk_iommu_v1_domain *dom = data->m4u_dom;
b17336c5
HZ
258
259 spin_lock_init(&dom->pgtlock);
260
750afb08
LC
261 dom->pgt_va = dma_alloc_coherent(data->dev, M2701_IOMMU_PGT_SIZE,
262 &dom->pgt_pa, GFP_KERNEL);
b17336c5
HZ
263 if (!dom->pgt_va)
264 return -ENOMEM;
265
266 writel(dom->pgt_pa, data->base + REG_MMU_PT_BASE_ADDR);
267
268 dom->data = data;
269
270 return 0;
271}
272
4efd98d4 273static struct iommu_domain *mtk_iommu_v1_domain_alloc_paging(struct device *dev)
b17336c5 274{
ad9b10e5 275 struct mtk_iommu_v1_domain *dom;
b17336c5 276
b17336c5
HZ
277 dom = kzalloc(sizeof(*dom), GFP_KERNEL);
278 if (!dom)
279 return NULL;
280
281 return &dom->domain;
282}
283
ad9b10e5 284static void mtk_iommu_v1_domain_free(struct iommu_domain *domain)
b17336c5 285{
ad9b10e5
YW
286 struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain);
287 struct mtk_iommu_v1_data *data = dom->data;
b17336c5
HZ
288
289 dma_free_coherent(data->dev, M2701_IOMMU_PGT_SIZE,
290 dom->pgt_va, dom->pgt_pa);
291 kfree(to_mtk_domain(domain));
292}
293
ad9b10e5 294static int mtk_iommu_v1_attach_device(struct iommu_domain *domain, struct device *dev)
b17336c5 295{
ad9b10e5
YW
296 struct mtk_iommu_v1_data *data = dev_iommu_priv_get(dev);
297 struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain);
8bbe13f5 298 struct dma_iommu_mapping *mtk_mapping;
b17336c5
HZ
299 int ret;
300
8bbe13f5 301 /* Only allow the domain created internally. */
58960172 302 mtk_mapping = data->mapping;
8bbe13f5
YW
303 if (mtk_mapping->domain != domain)
304 return 0;
b17336c5 305
b17336c5
HZ
306 if (!data->m4u_dom) {
307 data->m4u_dom = dom;
ad9b10e5 308 ret = mtk_iommu_v1_domain_finalise(data);
b17336c5
HZ
309 if (ret) {
310 data->m4u_dom = NULL;
311 return ret;
312 }
313 }
314
ad9b10e5 315 mtk_iommu_v1_config(data, dev, true);
b17336c5
HZ
316 return 0;
317}
318
90057dc0
JG
319static int mtk_iommu_v1_identity_attach(struct iommu_domain *identity_domain,
320 struct device *dev)
b17336c5 321{
ad9b10e5 322 struct mtk_iommu_v1_data *data = dev_iommu_priv_get(dev);
b17336c5 323
ad9b10e5 324 mtk_iommu_v1_config(data, dev, false);
90057dc0
JG
325 return 0;
326}
327
328static struct iommu_domain_ops mtk_iommu_v1_identity_ops = {
329 .attach_dev = mtk_iommu_v1_identity_attach,
330};
331
332static struct iommu_domain mtk_iommu_v1_identity_domain = {
333 .type = IOMMU_DOMAIN_IDENTITY,
334 .ops = &mtk_iommu_v1_identity_ops,
335};
336
ad9b10e5 337static int mtk_iommu_v1_map(struct iommu_domain *domain, unsigned long iova,
b577f7e6
RM
338 phys_addr_t paddr, size_t pgsize, size_t pgcount,
339 int prot, gfp_t gfp, size_t *mapped)
b17336c5 340{
ad9b10e5 341 struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain);
b17336c5
HZ
342 unsigned long flags;
343 unsigned int i;
344 u32 *pgt_base_iova = dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT);
345 u32 pabase = (u32)paddr;
b17336c5
HZ
346
347 spin_lock_irqsave(&dom->pgtlock, flags);
b577f7e6
RM
348 for (i = 0; i < pgcount; i++) {
349 if (pgt_base_iova[i])
b17336c5 350 break;
b17336c5
HZ
351 pgt_base_iova[i] = pabase | F_DESC_VALID | F_DESC_NONSEC;
352 pabase += MT2701_IOMMU_PAGE_SIZE;
b17336c5
HZ
353 }
354
355 spin_unlock_irqrestore(&dom->pgtlock, flags);
356
b577f7e6
RM
357 *mapped = i * MT2701_IOMMU_PAGE_SIZE;
358 mtk_iommu_v1_tlb_flush_range(dom->data, iova, *mapped);
b17336c5 359
b577f7e6 360 return i == pgcount ? 0 : -EEXIST;
b17336c5
HZ
361}
362
ad9b10e5 363static size_t mtk_iommu_v1_unmap(struct iommu_domain *domain, unsigned long iova,
b577f7e6
RM
364 size_t pgsize, size_t pgcount,
365 struct iommu_iotlb_gather *gather)
b17336c5 366{
ad9b10e5 367 struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain);
b17336c5
HZ
368 unsigned long flags;
369 u32 *pgt_base_iova = dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT);
b577f7e6 370 size_t size = pgcount * MT2701_IOMMU_PAGE_SIZE;
b17336c5
HZ
371
372 spin_lock_irqsave(&dom->pgtlock, flags);
b577f7e6 373 memset(pgt_base_iova, 0, pgcount * sizeof(u32));
b17336c5
HZ
374 spin_unlock_irqrestore(&dom->pgtlock, flags);
375
ad9b10e5 376 mtk_iommu_v1_tlb_flush_range(dom->data, iova, size);
b17336c5
HZ
377
378 return size;
379}
380
ad9b10e5 381static phys_addr_t mtk_iommu_v1_iova_to_phys(struct iommu_domain *domain, dma_addr_t iova)
b17336c5 382{
ad9b10e5 383 struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain);
b17336c5
HZ
384 unsigned long flags;
385 phys_addr_t pa;
386
387 spin_lock_irqsave(&dom->pgtlock, flags);
388 pa = *(dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT));
389 pa = pa & (~(MT2701_IOMMU_PAGE_SIZE - 1));
390 spin_unlock_irqrestore(&dom->pgtlock, flags);
391
392 return pa;
393}
394
ad9b10e5 395static const struct iommu_ops mtk_iommu_v1_ops;
84672f19 396
b17336c5
HZ
397/*
398 * MTK generation one iommu HW only support one iommu domain, and all the client
399 * sharing the same iova address space.
400 */
ad9b10e5 401static int mtk_iommu_v1_create_mapping(struct device *dev, struct of_phandle_args *args)
b17336c5 402{
a9bf2eec 403 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
ad9b10e5 404 struct mtk_iommu_v1_data *data;
b17336c5
HZ
405 struct platform_device *m4updev;
406 struct dma_iommu_mapping *mtk_mapping;
b17336c5
HZ
407 int ret;
408
409 if (args->args_count != 1) {
410 dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
411 args->args_count);
412 return -EINVAL;
413 }
414
a9bf2eec 415 if (!fwspec) {
ad9b10e5 416 ret = iommu_fwspec_init(dev, &args->np->fwnode, &mtk_iommu_v1_ops);
84672f19
RM
417 if (ret)
418 return ret;
a9bf2eec 419 fwspec = dev_iommu_fwspec_get(dev);
ad9b10e5 420 } else if (dev_iommu_fwspec_get(dev)->ops != &mtk_iommu_v1_ops) {
84672f19
RM
421 return -EINVAL;
422 }
423
3524b559 424 if (!dev_iommu_priv_get(dev)) {
b17336c5
HZ
425 /* Get the m4u device */
426 m4updev = of_find_device_by_node(args->np);
427 if (WARN_ON(!m4updev))
428 return -EINVAL;
429
3524b559 430 dev_iommu_priv_set(dev, platform_get_drvdata(m4updev));
b17336c5
HZ
431 }
432
84672f19
RM
433 ret = iommu_fwspec_add_ids(dev, args->args, 1);
434 if (ret)
435 return ret;
b17336c5 436
3524b559 437 data = dev_iommu_priv_get(dev);
58960172 438 mtk_mapping = data->mapping;
b17336c5
HZ
439 if (!mtk_mapping) {
440 /* MTK iommu support 4GB iova address space. */
441 mtk_mapping = arm_iommu_create_mapping(&platform_bus_type,
442 0, 1ULL << 32);
84672f19
RM
443 if (IS_ERR(mtk_mapping))
444 return PTR_ERR(mtk_mapping);
445
58960172 446 data->mapping = mtk_mapping;
b17336c5
HZ
447 }
448
b17336c5 449 return 0;
b17336c5
HZ
450}
451
ad9b10e5 452static struct iommu_device *mtk_iommu_v1_probe_device(struct device *dev)
b17336c5 453{
a9bf2eec 454 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
b17336c5 455 struct of_phandle_args iommu_spec;
ad9b10e5 456 struct mtk_iommu_v1_data *data;
635319a4
YW
457 int err, idx = 0, larbid, larbidx;
458 struct device_link *link;
459 struct device *larbdev;
b17336c5 460
822a2ed8
YW
461 /*
462 * In the deferred case, free the existed fwspec.
463 * Always initialize the fwspec internally.
464 */
465 if (fwspec) {
466 iommu_fwspec_free(dev);
467 fwspec = dev_iommu_fwspec_get(dev);
468 }
469
f90a9a85
YW
470 while (!of_parse_phandle_with_args(dev->of_node, "iommus",
471 "#iommu-cells",
472 idx, &iommu_spec)) {
b17336c5 473
ad9b10e5 474 err = mtk_iommu_v1_create_mapping(dev, &iommu_spec);
f90a9a85
YW
475 of_node_put(iommu_spec.np);
476 if (err)
477 return ERR_PTR(err);
da5d2748
JR
478
479 /* dev->iommu_fwspec might have changed */
480 fwspec = dev_iommu_fwspec_get(dev);
f90a9a85 481 idx++;
b17336c5
HZ
482 }
483
57dbf81f 484 data = dev_iommu_priv_get(dev);
b17336c5 485
635319a4
YW
486 /* Link the consumer device with the smi-larb device(supplier) */
487 larbid = mt2701_m4u_to_larb(fwspec->ids[0]);
de78657e
MC
488 if (larbid >= MT2701_LARB_NR_MAX)
489 return ERR_PTR(-EINVAL);
490
635319a4
YW
491 for (idx = 1; idx < fwspec->num_ids; idx++) {
492 larbidx = mt2701_m4u_to_larb(fwspec->ids[idx]);
493 if (larbid != larbidx) {
494 dev_err(dev, "Can only use one larb. Fail@larb%d-%d.\n",
495 larbid, larbidx);
496 return ERR_PTR(-EINVAL);
497 }
498 }
499
500 larbdev = data->larb_imu[larbid].dev;
de78657e
MC
501 if (!larbdev)
502 return ERR_PTR(-EINVAL);
503
635319a4
YW
504 link = device_link_add(dev, larbdev,
505 DL_FLAG_PM_RUNTIME | DL_FLAG_STATELESS);
506 if (!link)
507 dev_err(dev, "Unable to link %s\n", dev_name(larbdev));
508
57dbf81f
JR
509 return &data->iommu;
510}
f3e827d7 511
ad9b10e5 512static void mtk_iommu_v1_probe_finalize(struct device *dev)
57dbf81f
JR
513{
514 struct dma_iommu_mapping *mtk_mapping;
ad9b10e5 515 struct mtk_iommu_v1_data *data;
57dbf81f
JR
516 int err;
517
518 data = dev_iommu_priv_get(dev);
58960172 519 mtk_mapping = data->mapping;
f3e827d7 520
57dbf81f
JR
521 err = arm_iommu_attach_device(dev, mtk_mapping);
522 if (err)
523 dev_err(dev, "Can't create IOMMU mapping - DMA-OPS will not work\n");
b17336c5
HZ
524}
525
ad9b10e5 526static void mtk_iommu_v1_release_device(struct device *dev)
b17336c5 527{
a9bf2eec 528 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
ad9b10e5 529 struct mtk_iommu_v1_data *data;
635319a4
YW
530 struct device *larbdev;
531 unsigned int larbid;
6f66ea09 532
635319a4
YW
533 data = dev_iommu_priv_get(dev);
534 larbid = mt2701_m4u_to_larb(fwspec->ids[0]);
535 larbdev = data->larb_imu[larbid].dev;
536 device_link_remove(dev, larbdev);
b17336c5
HZ
537}
538
ad9b10e5 539static int mtk_iommu_v1_hw_init(const struct mtk_iommu_v1_data *data)
b17336c5
HZ
540{
541 u32 regval;
542 int ret;
543
544 ret = clk_prepare_enable(data->bclk);
545 if (ret) {
546 dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
547 return ret;
548 }
549
550 regval = F_MMU_CTRL_COHERENT_EN | F_MMU_TF_PROTECT_SEL(2);
551 writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
552
553 regval = F_INT_TRANSLATION_FAULT |
554 F_INT_MAIN_MULTI_HIT_FAULT |
555 F_INT_INVALID_PA_FAULT |
556 F_INT_ENTRY_REPLACEMENT_FAULT |
557 F_INT_TABLE_WALK_FAULT |
558 F_INT_TLB_MISS_FAULT |
559 F_INT_PFH_DMA_FIFO_OVERFLOW |
560 F_INT_MISS_DMA_FIFO_OVERFLOW;
561 writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL);
562
563 /* protect memory,hw will write here while translation fault */
564 writel_relaxed(data->protect_base,
565 data->base + REG_MMU_IVRP_PADDR);
566
567 writel_relaxed(F_MMU_DCM_ON, data->base + REG_MMU_DCM);
568
ad9b10e5 569 if (devm_request_irq(data->dev, data->irq, mtk_iommu_v1_isr, 0,
b17336c5
HZ
570 dev_name(data->dev), (void *)data)) {
571 writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
572 clk_disable_unprepare(data->bclk);
573 dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
574 return -ENODEV;
575 }
576
577 return 0;
578}
579
ad9b10e5 580static const struct iommu_ops mtk_iommu_v1_ops = {
90057dc0 581 .identity_domain = &mtk_iommu_v1_identity_domain,
4efd98d4 582 .domain_alloc_paging = mtk_iommu_v1_domain_alloc_paging,
ad9b10e5
YW
583 .probe_device = mtk_iommu_v1_probe_device,
584 .probe_finalize = mtk_iommu_v1_probe_finalize,
585 .release_device = mtk_iommu_v1_release_device,
57dbf81f 586 .device_group = generic_device_group,
b577f7e6 587 .pgsize_bitmap = MT2701_IOMMU_PAGE_SIZE,
8de000cf 588 .owner = THIS_MODULE,
9a630a4b 589 .default_domain_ops = &(const struct iommu_domain_ops) {
ad9b10e5 590 .attach_dev = mtk_iommu_v1_attach_device,
b577f7e6
RM
591 .map_pages = mtk_iommu_v1_map,
592 .unmap_pages = mtk_iommu_v1_unmap,
ad9b10e5
YW
593 .iova_to_phys = mtk_iommu_v1_iova_to_phys,
594 .free = mtk_iommu_v1_domain_free,
9a630a4b 595 }
b17336c5
HZ
596};
597
ad9b10e5 598static const struct of_device_id mtk_iommu_v1_of_ids[] = {
b17336c5
HZ
599 { .compatible = "mediatek,mt2701-m4u", },
600 {}
601};
602
ad9b10e5
YW
603static const struct component_master_ops mtk_iommu_v1_com_ops = {
604 .bind = mtk_iommu_v1_bind,
605 .unbind = mtk_iommu_v1_unbind,
b17336c5
HZ
606};
607
ad9b10e5 608static int mtk_iommu_v1_probe(struct platform_device *pdev)
b17336c5 609{
b17336c5 610 struct device *dev = &pdev->dev;
ad9b10e5 611 struct mtk_iommu_v1_data *data;
b17336c5
HZ
612 struct resource *res;
613 struct component_match *match = NULL;
b17336c5 614 void *protect;
f90a9a85 615 int larb_nr, ret, i;
b17336c5
HZ
616
617 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
618 if (!data)
619 return -ENOMEM;
620
621 data->dev = dev;
622
623 /* Protect memory. HW will access here while translation fault.*/
624 protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2,
625 GFP_KERNEL | GFP_DMA);
626 if (!protect)
627 return -ENOMEM;
628 data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
629
630 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
631 data->base = devm_ioremap_resource(dev, res);
632 if (IS_ERR(data->base))
633 return PTR_ERR(data->base);
634
635 data->irq = platform_get_irq(pdev, 0);
636 if (data->irq < 0)
637 return data->irq;
638
639 data->bclk = devm_clk_get(dev, "bclk");
640 if (IS_ERR(data->bclk))
641 return PTR_ERR(data->bclk);
642
f90a9a85
YW
643 larb_nr = of_count_phandle_with_args(dev->of_node,
644 "mediatek,larbs", NULL);
645 if (larb_nr < 0)
646 return larb_nr;
647
648 for (i = 0; i < larb_nr; i++) {
649 struct device_node *larbnode;
b17336c5 650 struct platform_device *plarbdev;
b17336c5 651
f90a9a85
YW
652 larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
653 if (!larbnode)
654 return -EINVAL;
b17336c5 655
f90a9a85
YW
656 if (!of_device_is_available(larbnode)) {
657 of_node_put(larbnode);
b17336c5 658 continue;
f90a9a85 659 }
b17336c5 660
f90a9a85 661 plarbdev = of_find_device_by_node(larbnode);
b17336c5 662 if (!plarbdev) {
f90a9a85 663 of_node_put(larbnode);
2fb0feed 664 return -ENODEV;
b17336c5 665 }
7d09aaf8
YW
666 if (!plarbdev->dev.driver) {
667 of_node_put(larbnode);
668 return -EPROBE_DEFER;
669 }
f90a9a85 670 data->larb_imu[i].dev = &plarbdev->dev;
b17336c5 671
4811a485
YW
672 component_match_add_release(dev, &match, component_release_of,
673 component_compare_of, larbnode);
b17336c5
HZ
674 }
675
b17336c5
HZ
676 platform_set_drvdata(pdev, data);
677
ad9b10e5 678 ret = mtk_iommu_v1_hw_init(data);
b17336c5
HZ
679 if (ret)
680 return ret;
681
6f66ea09
JR
682 ret = iommu_device_sysfs_add(&data->iommu, &pdev->dev, NULL,
683 dev_name(&pdev->dev));
684 if (ret)
142e821f 685 goto out_clk_unprepare;
6f66ea09 686
ad9b10e5 687 ret = iommu_device_register(&data->iommu, &mtk_iommu_v1_ops, dev);
6f66ea09 688 if (ret)
ac304c07 689 goto out_sysfs_remove;
6f66ea09 690
ad9b10e5 691 ret = component_master_add_with_match(dev, &mtk_iommu_v1_com_ops, match);
ac304c07 692 if (ret)
7341c365 693 goto out_dev_unreg;
ac304c07
YW
694 return ret;
695
ac304c07
YW
696out_dev_unreg:
697 iommu_device_unregister(&data->iommu);
698out_sysfs_remove:
699 iommu_device_sysfs_remove(&data->iommu);
142e821f
CJ
700out_clk_unprepare:
701 clk_disable_unprepare(data->bclk);
ac304c07 702 return ret;
b17336c5
HZ
703}
704
85e1049e 705static void mtk_iommu_v1_remove(struct platform_device *pdev)
b17336c5 706{
ad9b10e5 707 struct mtk_iommu_v1_data *data = platform_get_drvdata(pdev);
b17336c5 708
6f66ea09
JR
709 iommu_device_sysfs_remove(&data->iommu);
710 iommu_device_unregister(&data->iommu);
711
b17336c5
HZ
712 clk_disable_unprepare(data->bclk);
713 devm_free_irq(&pdev->dev, data->irq, data);
ad9b10e5 714 component_master_del(&pdev->dev, &mtk_iommu_v1_com_ops);
b17336c5
HZ
715}
716
ad9b10e5 717static int __maybe_unused mtk_iommu_v1_suspend(struct device *dev)
b17336c5 718{
ad9b10e5
YW
719 struct mtk_iommu_v1_data *data = dev_get_drvdata(dev);
720 struct mtk_iommu_v1_suspend_reg *reg = &data->reg;
b17336c5
HZ
721 void __iomem *base = data->base;
722
723 reg->standard_axi_mode = readl_relaxed(base +
724 REG_MMU_STANDARD_AXI_MODE);
725 reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM);
726 reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
727 reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL);
728 return 0;
729}
730
ad9b10e5 731static int __maybe_unused mtk_iommu_v1_resume(struct device *dev)
b17336c5 732{
ad9b10e5
YW
733 struct mtk_iommu_v1_data *data = dev_get_drvdata(dev);
734 struct mtk_iommu_v1_suspend_reg *reg = &data->reg;
b17336c5
HZ
735 void __iomem *base = data->base;
736
737 writel_relaxed(data->m4u_dom->pgt_pa, base + REG_MMU_PT_BASE_ADDR);
738 writel_relaxed(reg->standard_axi_mode,
739 base + REG_MMU_STANDARD_AXI_MODE);
740 writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM);
741 writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
742 writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL);
743 writel_relaxed(data->protect_base, base + REG_MMU_IVRP_PADDR);
744 return 0;
745}
746
ad9b10e5
YW
747static const struct dev_pm_ops mtk_iommu_v1_pm_ops = {
748 SET_SYSTEM_SLEEP_PM_OPS(mtk_iommu_v1_suspend, mtk_iommu_v1_resume)
b17336c5
HZ
749};
750
ad9b10e5
YW
751static struct platform_driver mtk_iommu_v1_driver = {
752 .probe = mtk_iommu_v1_probe,
85e1049e 753 .remove_new = mtk_iommu_v1_remove,
b17336c5 754 .driver = {
395df08d 755 .name = "mtk-iommu-v1",
ad9b10e5
YW
756 .of_match_table = mtk_iommu_v1_of_ids,
757 .pm = &mtk_iommu_v1_pm_ops,
b17336c5
HZ
758 }
759};
ad9b10e5 760module_platform_driver(mtk_iommu_v1_driver);
b17336c5 761
8de000cf
YW
762MODULE_DESCRIPTION("IOMMU API for MediaTek M4U v1 implementations");
763MODULE_LICENSE("GPL v2");