Merge tag 'linux-kselftest-kunit-5.13-rc1' of git://git.kernel.org/pub/scm/linux...
[linux-2.6-block.git] / drivers / iommu / mtk_iommu.c
CommitLineData
1802d0be 1// SPDX-License-Identifier: GPL-2.0-only
0df4fabe
YW
2/*
3 * Copyright (c) 2015-2016 MediaTek Inc.
4 * Author: Yong Wu <yong.wu@mediatek.com>
0df4fabe 5 */
ef0f0986 6#include <linux/bitfield.h>
0df4fabe
YW
7#include <linux/bug.h>
8#include <linux/clk.h>
9#include <linux/component.h>
10#include <linux/device.h>
803cf9e5 11#include <linux/dma-direct.h>
0df4fabe
YW
12#include <linux/dma-iommu.h>
13#include <linux/err.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/iommu.h>
17#include <linux/iopoll.h>
18#include <linux/list.h>
c2c59456 19#include <linux/mfd/syscon.h>
0df4fabe
YW
20#include <linux/of_address.h>
21#include <linux/of_iommu.h>
22#include <linux/of_irq.h>
23#include <linux/of_platform.h>
24#include <linux/platform_device.h>
baf94e6e 25#include <linux/pm_runtime.h>
c2c59456 26#include <linux/regmap.h>
0df4fabe
YW
27#include <linux/slab.h>
28#include <linux/spinlock.h>
c2c59456 29#include <linux/soc/mediatek/infracfg.h>
0df4fabe 30#include <asm/barrier.h>
0df4fabe
YW
31#include <soc/mediatek/smi.h>
32
9ca340c9 33#include "mtk_iommu.h"
0df4fabe
YW
34
35#define REG_MMU_PT_BASE_ADDR 0x000
907ba6a1 36#define MMU_PT_ADDR_MASK GENMASK(31, 7)
0df4fabe
YW
37
38#define REG_MMU_INVALIDATE 0x020
39#define F_ALL_INVLD 0x2
40#define F_MMU_INV_RANGE 0x1
41
42#define REG_MMU_INVLD_START_A 0x024
43#define REG_MMU_INVLD_END_A 0x028
44
068c86e9 45#define REG_MMU_INV_SEL_GEN2 0x02c
b053bc71 46#define REG_MMU_INV_SEL_GEN1 0x038
0df4fabe
YW
47#define F_INVLD_EN0 BIT(0)
48#define F_INVLD_EN1 BIT(1)
49
75eed350 50#define REG_MMU_MISC_CTRL 0x048
4bb2bf4c
CH
51#define F_MMU_IN_ORDER_WR_EN_MASK (BIT(1) | BIT(17))
52#define F_MMU_STANDARD_AXI_MODE_MASK (BIT(3) | BIT(19))
53
0df4fabe 54#define REG_MMU_DCM_DIS 0x050
35c1b48d
CH
55#define REG_MMU_WR_LEN_CTRL 0x054
56#define F_MMU_WR_THROT_DIS_MASK (BIT(5) | BIT(21))
0df4fabe
YW
57
58#define REG_MMU_CTRL_REG 0x110
acb3c92a 59#define F_MMU_TF_PROT_TO_PROGRAM_ADDR (2 << 4)
0df4fabe 60#define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4)
acb3c92a 61#define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173 (2 << 5)
0df4fabe
YW
62
63#define REG_MMU_IVRP_PADDR 0x114
70ca608b 64
30e2fccf
YW
65#define REG_MMU_VLD_PA_RNG 0x118
66#define F_MMU_VLD_PA_RNG(EA, SA) (((EA) << 8) | (SA))
0df4fabe
YW
67
68#define REG_MMU_INT_CONTROL0 0x120
69#define F_L2_MULIT_HIT_EN BIT(0)
70#define F_TABLE_WALK_FAULT_INT_EN BIT(1)
71#define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2)
72#define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3)
73#define F_PREFETCH_FIFO_ERR_INT_EN BIT(5)
74#define F_MISS_FIFO_ERR_INT_EN BIT(6)
75#define F_INT_CLR_BIT BIT(12)
76
77#define REG_MMU_INT_MAIN_CONTROL 0x124
15a01f4c
YW
78 /* mmu0 | mmu1 */
79#define F_INT_TRANSLATION_FAULT (BIT(0) | BIT(7))
80#define F_INT_MAIN_MULTI_HIT_FAULT (BIT(1) | BIT(8))
81#define F_INT_INVALID_PA_FAULT (BIT(2) | BIT(9))
82#define F_INT_ENTRY_REPLACEMENT_FAULT (BIT(3) | BIT(10))
83#define F_INT_TLB_MISS_FAULT (BIT(4) | BIT(11))
84#define F_INT_MISS_TRANSACTION_FIFO_FAULT (BIT(5) | BIT(12))
85#define F_INT_PRETETCH_TRANSATION_FIFO_FAULT (BIT(6) | BIT(13))
0df4fabe
YW
86
87#define REG_MMU_CPE_DONE 0x12C
88
89#define REG_MMU_FAULT_ST1 0x134
15a01f4c
YW
90#define F_REG_MMU0_FAULT_MASK GENMASK(6, 0)
91#define F_REG_MMU1_FAULT_MASK GENMASK(13, 7)
0df4fabe 92
15a01f4c 93#define REG_MMU0_FAULT_VA 0x13c
ef0f0986
YW
94#define F_MMU_INVAL_VA_31_12_MASK GENMASK(31, 12)
95#define F_MMU_INVAL_VA_34_32_MASK GENMASK(11, 9)
96#define F_MMU_INVAL_PA_34_32_MASK GENMASK(8, 6)
0df4fabe
YW
97#define F_MMU_FAULT_VA_WRITE_BIT BIT(1)
98#define F_MMU_FAULT_VA_LAYER_BIT BIT(0)
99
15a01f4c
YW
100#define REG_MMU0_INVLD_PA 0x140
101#define REG_MMU1_FAULT_VA 0x144
102#define REG_MMU1_INVLD_PA 0x148
103#define REG_MMU0_INT_ID 0x150
104#define REG_MMU1_INT_ID 0x154
37276e00
CH
105#define F_MMU_INT_ID_COMM_ID(a) (((a) >> 9) & 0x7)
106#define F_MMU_INT_ID_SUB_COMM_ID(a) (((a) >> 7) & 0x3)
15a01f4c
YW
107#define F_MMU_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7)
108#define F_MMU_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f)
0df4fabe 109
829316b3 110#define MTK_PROTECT_PA_ALIGN 256
0df4fabe 111
6b717796
CH
112#define HAS_4GB_MODE BIT(0)
113/* HW will use the EMI clock if there isn't the "bclk". */
114#define HAS_BCLK BIT(1)
115#define HAS_VLD_PA_RNG BIT(2)
116#define RESET_AXI BIT(3)
4bb2bf4c 117#define OUT_ORDER_WR_EN BIT(4)
37276e00 118#define HAS_SUB_COMM BIT(5)
35c1b48d 119#define WR_THROT_EN BIT(6)
d1b5ef00 120#define HAS_LEGACY_IVRP_PADDR BIT(7)
2f317da4 121#define IOVA_34_EN BIT(8)
6b717796
CH
122
123#define MTK_IOMMU_HAS_FLAG(pdata, _x) \
124 ((((pdata)->flags) & (_x)) == (_x))
125
0df4fabe 126struct mtk_iommu_domain {
0df4fabe
YW
127 struct io_pgtable_cfg cfg;
128 struct io_pgtable_ops *iop;
129
08500c43 130 struct mtk_iommu_data *data;
0df4fabe
YW
131 struct iommu_domain domain;
132};
133
b65f5016 134static const struct iommu_ops mtk_iommu_ops;
0df4fabe 135
7f37a91d
YW
136static int mtk_iommu_hw_init(const struct mtk_iommu_data *data);
137
bfed8731
YW
138#define MTK_IOMMU_TLB_ADDR(iova) ({ \
139 dma_addr_t _addr = iova; \
140 ((lower_32_bits(_addr) & GENMASK(31, 12)) | upper_32_bits(_addr));\
141})
142
76ce6546
YW
143/*
144 * In M4U 4GB mode, the physical address is remapped as below:
145 *
146 * CPU Physical address:
147 * ====================
148 *
149 * 0 1G 2G 3G 4G 5G
150 * |---A---|---B---|---C---|---D---|---E---|
151 * +--I/O--+------------Memory-------------+
152 *
153 * IOMMU output physical address:
154 * =============================
155 *
156 * 4G 5G 6G 7G 8G
157 * |---E---|---B---|---C---|---D---|
158 * +------------Memory-------------+
159 *
160 * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the
161 * bit32 of the CPU physical address always is needed to set, and for Region
162 * 'E', the CPU physical address keep as is.
163 * Additionally, The iommu consumers always use the CPU phyiscal address.
164 */
b4dad40e 165#define MTK_IOMMU_4GB_MODE_REMAP_BASE 0x140000000UL
76ce6546 166
7c3a2ec0
YW
167static LIST_HEAD(m4ulist); /* List all the M4U HWs */
168
169#define for_each_m4u(data) list_for_each_entry(data, &m4ulist, list)
170
585e58f4
YW
171struct mtk_iommu_iova_region {
172 dma_addr_t iova_base;
173 unsigned long long size;
174};
175
176static const struct mtk_iommu_iova_region single_domain[] = {
177 {.iova_base = 0, .size = SZ_4G},
178};
179
9e3489e0
YW
180static const struct mtk_iommu_iova_region mt8192_multi_dom[] = {
181 { .iova_base = 0x0, .size = SZ_4G}, /* disp: 0 ~ 4G */
182 #if IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT)
183 { .iova_base = SZ_4G, .size = SZ_4G}, /* vdec: 4G ~ 8G */
184 { .iova_base = SZ_4G * 2, .size = SZ_4G}, /* CAM/MDP: 8G ~ 12G */
185 { .iova_base = 0x240000000ULL, .size = 0x4000000}, /* CCU0 */
186 { .iova_base = 0x244000000ULL, .size = 0x4000000}, /* CCU1 */
187 #endif
188};
189
7c3a2ec0
YW
190/*
191 * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain
192 * for the performance.
193 *
194 * Here always return the mtk_iommu_data of the first probed M4U where the
195 * iommu domain information is recorded.
196 */
197static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void)
198{
199 struct mtk_iommu_data *data;
200
201 for_each_m4u(data)
202 return data;
203
204 return NULL;
205}
206
0df4fabe
YW
207static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
208{
209 return container_of(dom, struct mtk_iommu_domain, domain);
210}
211
0954d61a 212static void mtk_iommu_tlb_flush_all(struct mtk_iommu_data *data)
0df4fabe 213{
7c3a2ec0 214 for_each_m4u(data) {
c0b57581
YW
215 if (pm_runtime_get_if_in_use(data->dev) <= 0)
216 continue;
217
7c3a2ec0 218 writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
b053bc71 219 data->base + data->plat_data->inv_sel_reg);
7c3a2ec0
YW
220 writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
221 wmb(); /* Make sure the tlb flush all done */
c0b57581
YW
222
223 pm_runtime_put(data->dev);
7c3a2ec0 224 }
0df4fabe
YW
225}
226
1f4fd624 227static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
0954d61a
YW
228 size_t granule,
229 struct mtk_iommu_data *data)
0df4fabe 230{
c0b57581 231 bool has_pm = !!data->dev->pm_domain;
1f4fd624
YW
232 unsigned long flags;
233 int ret;
234 u32 tmp;
0df4fabe 235
7c3a2ec0 236 for_each_m4u(data) {
c0b57581
YW
237 if (has_pm) {
238 if (pm_runtime_get_if_in_use(data->dev) <= 0)
239 continue;
240 }
241
1f4fd624 242 spin_lock_irqsave(&data->tlb_lock, flags);
7c3a2ec0 243 writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
b053bc71 244 data->base + data->plat_data->inv_sel_reg);
0df4fabe 245
bfed8731
YW
246 writel_relaxed(MTK_IOMMU_TLB_ADDR(iova),
247 data->base + REG_MMU_INVLD_START_A);
248 writel_relaxed(MTK_IOMMU_TLB_ADDR(iova + size - 1),
7c3a2ec0
YW
249 data->base + REG_MMU_INVLD_END_A);
250 writel_relaxed(F_MMU_INV_RANGE,
251 data->base + REG_MMU_INVALIDATE);
98a8f63e 252
1f4fd624 253 /* tlb sync */
7c3a2ec0 254 ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE,
c90ae4a6 255 tmp, tmp != 0, 10, 1000);
7c3a2ec0
YW
256 if (ret) {
257 dev_warn(data->dev,
258 "Partial TLB flush timed out, falling back to full flush\n");
0954d61a 259 mtk_iommu_tlb_flush_all(data);
7c3a2ec0
YW
260 }
261 /* Clear the CPE status */
262 writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
1f4fd624 263 spin_unlock_irqrestore(&data->tlb_lock, flags);
c0b57581
YW
264
265 if (has_pm)
266 pm_runtime_put(data->dev);
0df4fabe 267 }
0df4fabe
YW
268}
269
0df4fabe
YW
270static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
271{
272 struct mtk_iommu_data *data = dev_id;
273 struct mtk_iommu_domain *dom = data->m4u_dom;
37276e00 274 unsigned int fault_larb, fault_port, sub_comm = 0;
ef0f0986
YW
275 u32 int_state, regval, va34_32, pa34_32;
276 u64 fault_iova, fault_pa;
0df4fabe
YW
277 bool layer, write;
278
279 /* Read error info from registers */
280 int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1);
15a01f4c
YW
281 if (int_state & F_REG_MMU0_FAULT_MASK) {
282 regval = readl_relaxed(data->base + REG_MMU0_INT_ID);
283 fault_iova = readl_relaxed(data->base + REG_MMU0_FAULT_VA);
284 fault_pa = readl_relaxed(data->base + REG_MMU0_INVLD_PA);
285 } else {
286 regval = readl_relaxed(data->base + REG_MMU1_INT_ID);
287 fault_iova = readl_relaxed(data->base + REG_MMU1_FAULT_VA);
288 fault_pa = readl_relaxed(data->base + REG_MMU1_INVLD_PA);
289 }
0df4fabe
YW
290 layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
291 write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
ef0f0986
YW
292 if (MTK_IOMMU_HAS_FLAG(data->plat_data, IOVA_34_EN)) {
293 va34_32 = FIELD_GET(F_MMU_INVAL_VA_34_32_MASK, fault_iova);
294 pa34_32 = FIELD_GET(F_MMU_INVAL_PA_34_32_MASK, fault_iova);
295 fault_iova = fault_iova & F_MMU_INVAL_VA_31_12_MASK;
296 fault_iova |= (u64)va34_32 << 32;
297 fault_pa |= (u64)pa34_32 << 32;
298 }
299
15a01f4c 300 fault_port = F_MMU_INT_ID_PORT_ID(regval);
37276e00
CH
301 if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_SUB_COMM)) {
302 fault_larb = F_MMU_INT_ID_COMM_ID(regval);
303 sub_comm = F_MMU_INT_ID_SUB_COMM_ID(regval);
304 } else {
305 fault_larb = F_MMU_INT_ID_LARB_ID(regval);
306 }
307 fault_larb = data->plat_data->larbid_remap[fault_larb][sub_comm];
b3e5eee7 308
0df4fabe
YW
309 if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
310 write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
311 dev_err_ratelimited(
312 data->dev,
ef0f0986 313 "fault type=0x%x iova=0x%llx pa=0x%llx larb=%d port=%d layer=%d %s\n",
0df4fabe
YW
314 int_state, fault_iova, fault_pa, fault_larb, fault_port,
315 layer, write ? "write" : "read");
316 }
317
318 /* Interrupt clear */
319 regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0);
320 regval |= F_INT_CLR_BIT;
321 writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
322
323 mtk_iommu_tlb_flush_all(data);
324
325 return IRQ_HANDLED;
326}
327
803cf9e5
YW
328static int mtk_iommu_get_domain_id(struct device *dev,
329 const struct mtk_iommu_plat_data *plat_data)
330{
331 const struct mtk_iommu_iova_region *rgn = plat_data->iova_region;
332 const struct bus_dma_region *dma_rgn = dev->dma_range_map;
333 int i, candidate = -1;
334 dma_addr_t dma_end;
335
336 if (!dma_rgn || plat_data->iova_region_nr == 1)
337 return 0;
338
339 dma_end = dma_rgn->dma_start + dma_rgn->size - 1;
340 for (i = 0; i < plat_data->iova_region_nr; i++, rgn++) {
341 /* Best fit. */
342 if (dma_rgn->dma_start == rgn->iova_base &&
343 dma_end == rgn->iova_base + rgn->size - 1)
344 return i;
345 /* ok if it is inside this region. */
346 if (dma_rgn->dma_start >= rgn->iova_base &&
347 dma_end < rgn->iova_base + rgn->size)
348 candidate = i;
349 }
350
351 if (candidate >= 0)
352 return candidate;
353 dev_err(dev, "Can NOT find the iommu domain id(%pad 0x%llx).\n",
354 &dma_rgn->dma_start, dma_rgn->size);
355 return -EINVAL;
356}
357
8d2c749e
YW
358static void mtk_iommu_config(struct mtk_iommu_data *data, struct device *dev,
359 bool enable, unsigned int domid)
0df4fabe 360{
0df4fabe
YW
361 struct mtk_smi_larb_iommu *larb_mmu;
362 unsigned int larbid, portid;
a9bf2eec 363 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
8d2c749e 364 const struct mtk_iommu_iova_region *region;
58f0d1d5 365 int i;
0df4fabe 366
58f0d1d5
RM
367 for (i = 0; i < fwspec->num_ids; ++i) {
368 larbid = MTK_M4U_TO_LARB(fwspec->ids[i]);
369 portid = MTK_M4U_TO_PORT(fwspec->ids[i]);
8d2c749e 370
1ee9feb2 371 larb_mmu = &data->larb_imu[larbid];
0df4fabe 372
8d2c749e
YW
373 region = data->plat_data->iova_region + domid;
374 larb_mmu->bank[portid] = upper_32_bits(region->iova_base);
375
376 dev_dbg(dev, "%s iommu for larb(%s) port %d dom %d bank %d.\n",
377 enable ? "enable" : "disable", dev_name(larb_mmu->dev),
378 portid, domid, larb_mmu->bank[portid]);
0df4fabe
YW
379
380 if (enable)
381 larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
382 else
383 larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
384 }
385}
386
4f956c97 387static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom,
c3045f39
YW
388 struct mtk_iommu_data *data,
389 unsigned int domid)
0df4fabe 390{
c3045f39
YW
391 const struct mtk_iommu_iova_region *region;
392
393 /* Use the exist domain as there is only one pgtable here. */
394 if (data->m4u_dom) {
395 dom->iop = data->m4u_dom->iop;
396 dom->cfg = data->m4u_dom->cfg;
397 dom->domain.pgsize_bitmap = data->m4u_dom->cfg.pgsize_bitmap;
398 goto update_iova_region;
399 }
400
0df4fabe
YW
401 dom->cfg = (struct io_pgtable_cfg) {
402 .quirks = IO_PGTABLE_QUIRK_ARM_NS |
403 IO_PGTABLE_QUIRK_NO_PERMS |
b4dad40e 404 IO_PGTABLE_QUIRK_ARM_MTK_EXT,
0df4fabe 405 .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
2f317da4 406 .ias = MTK_IOMMU_HAS_FLAG(data->plat_data, IOVA_34_EN) ? 34 : 32,
0df4fabe
YW
407 .iommu_dev = data->dev,
408 };
409
9bdfe4c1
YW
410 if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE))
411 dom->cfg.oas = data->enable_4GB ? 33 : 32;
412 else
413 dom->cfg.oas = 35;
414
0df4fabe
YW
415 dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
416 if (!dom->iop) {
417 dev_err(data->dev, "Failed to alloc io pgtable\n");
418 return -EINVAL;
419 }
420
421 /* Update our support page sizes bitmap */
d16e0faa 422 dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap;
b7875eb9 423
c3045f39
YW
424update_iova_region:
425 /* Update the iova region for this domain */
426 region = data->plat_data->iova_region + domid;
427 dom->domain.geometry.aperture_start = region->iova_base;
428 dom->domain.geometry.aperture_end = region->iova_base + region->size - 1;
b7875eb9 429 dom->domain.geometry.force_aperture = true;
0df4fabe
YW
430 return 0;
431}
432
433static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
434{
435 struct mtk_iommu_domain *dom;
436
437 if (type != IOMMU_DOMAIN_DMA)
438 return NULL;
439
440 dom = kzalloc(sizeof(*dom), GFP_KERNEL);
441 if (!dom)
442 return NULL;
443
4f956c97
YW
444 if (iommu_get_dma_cookie(&dom->domain)) {
445 kfree(dom);
446 return NULL;
447 }
0df4fabe 448
0df4fabe
YW
449 return &dom->domain;
450}
451
452static void mtk_iommu_domain_free(struct iommu_domain *domain)
453{
454 iommu_put_dma_cookie(domain);
455 kfree(to_mtk_domain(domain));
456}
457
458static int mtk_iommu_attach_device(struct iommu_domain *domain,
459 struct device *dev)
460{
3524b559 461 struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
0df4fabe 462 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
c0b57581 463 struct device *m4udev = data->dev;
803cf9e5 464 int ret, domid;
0df4fabe 465
803cf9e5
YW
466 domid = mtk_iommu_get_domain_id(dev, data->plat_data);
467 if (domid < 0)
468 return domid;
469
4f956c97 470 if (!dom->data) {
c3045f39 471 if (mtk_iommu_domain_finalise(dom, data, domid))
4f956c97
YW
472 return -ENODEV;
473 dom->data = data;
474 }
475
7f37a91d 476 if (!data->m4u_dom) { /* Initialize the M4U HW */
c0b57581
YW
477 ret = pm_runtime_resume_and_get(m4udev);
478 if (ret < 0)
479 return ret;
480
7f37a91d 481 ret = mtk_iommu_hw_init(data);
c0b57581
YW
482 if (ret) {
483 pm_runtime_put(m4udev);
7f37a91d 484 return ret;
c0b57581 485 }
0df4fabe 486 data->m4u_dom = dom;
d1e5f26f 487 writel(dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
4b00f5ac 488 data->base + REG_MMU_PT_BASE_ADDR);
c0b57581
YW
489
490 pm_runtime_put(m4udev);
7c3a2ec0
YW
491 }
492
8d2c749e 493 mtk_iommu_config(data, dev, true, domid);
0df4fabe
YW
494 return 0;
495}
496
497static void mtk_iommu_detach_device(struct iommu_domain *domain,
498 struct device *dev)
499{
3524b559 500 struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
0df4fabe 501
8d2c749e 502 mtk_iommu_config(data, dev, false, 0);
0df4fabe
YW
503}
504
505static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
781ca2de 506 phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
0df4fabe
YW
507{
508 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
0df4fabe 509
b4dad40e 510 /* The "4GB mode" M4U physically can not use the lower remap of Dram. */
08500c43 511 if (dom->data->enable_4GB)
b4dad40e
YW
512 paddr |= BIT_ULL(32);
513
60829b4d 514 /* Synchronize with the tlb_lock */
f34ce7a7 515 return dom->iop->map(dom->iop, iova, paddr, size, prot, gfp);
0df4fabe
YW
516}
517
518static size_t mtk_iommu_unmap(struct iommu_domain *domain,
56f8af5e
WD
519 unsigned long iova, size_t size,
520 struct iommu_iotlb_gather *gather)
0df4fabe
YW
521{
522 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
f21ae3b1 523 unsigned long end = iova + size - 1;
0df4fabe 524
f21ae3b1
YW
525 if (gather->start > iova)
526 gather->start = iova;
527 if (gather->end < end)
528 gather->end = end;
60829b4d 529 return dom->iop->unmap(dom->iop, iova, size, gather);
0df4fabe
YW
530}
531
56f8af5e
WD
532static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain)
533{
08500c43
YW
534 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
535
536 mtk_iommu_tlb_flush_all(dom->data);
56f8af5e
WD
537}
538
539static void mtk_iommu_iotlb_sync(struct iommu_domain *domain,
540 struct iommu_iotlb_gather *gather)
4d689b61 541{
08500c43 542 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
862c3715 543 size_t length = gather->end - gather->start + 1;
da3cc91b 544
1f4fd624 545 mtk_iommu_tlb_flush_range_sync(gather->start, length, gather->pgsize,
08500c43 546 dom->data);
4d689b61
RM
547}
548
20143451
YW
549static void mtk_iommu_sync_map(struct iommu_domain *domain, unsigned long iova,
550 size_t size)
551{
08500c43 552 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
20143451 553
08500c43 554 mtk_iommu_tlb_flush_range_sync(iova, size, size, dom->data);
20143451
YW
555}
556
0df4fabe
YW
557static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
558 dma_addr_t iova)
559{
560 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
0df4fabe
YW
561 phys_addr_t pa;
562
0df4fabe 563 pa = dom->iop->iova_to_phys(dom->iop, iova);
08500c43 564 if (dom->data->enable_4GB && pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE)
b4dad40e 565 pa &= ~BIT_ULL(32);
30e2fccf 566
0df4fabe
YW
567 return pa;
568}
569
80e4592a 570static struct iommu_device *mtk_iommu_probe_device(struct device *dev)
0df4fabe 571{
a9bf2eec 572 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
b16c0170 573 struct mtk_iommu_data *data;
0df4fabe 574
a9bf2eec 575 if (!fwspec || fwspec->ops != &mtk_iommu_ops)
80e4592a 576 return ERR_PTR(-ENODEV); /* Not a iommu client device */
0df4fabe 577
3524b559 578 data = dev_iommu_priv_get(dev);
b16c0170 579
80e4592a 580 return &data->iommu;
0df4fabe
YW
581}
582
80e4592a 583static void mtk_iommu_release_device(struct device *dev)
0df4fabe 584{
a9bf2eec 585 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
b16c0170 586
a9bf2eec 587 if (!fwspec || fwspec->ops != &mtk_iommu_ops)
0df4fabe
YW
588 return;
589
58f0d1d5 590 iommu_fwspec_free(dev);
0df4fabe
YW
591}
592
593static struct iommu_group *mtk_iommu_device_group(struct device *dev)
594{
7c3a2ec0 595 struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
c3045f39 596 struct iommu_group *group;
803cf9e5 597 int domid;
0df4fabe 598
58f0d1d5 599 if (!data)
0df4fabe
YW
600 return ERR_PTR(-ENODEV);
601
803cf9e5
YW
602 domid = mtk_iommu_get_domain_id(dev, data->plat_data);
603 if (domid < 0)
604 return ERR_PTR(domid);
605
c3045f39
YW
606 group = data->m4u_group[domid];
607 if (!group) {
608 group = iommu_group_alloc();
609 if (!IS_ERR(group))
610 data->m4u_group[domid] = group;
3a8d40b6 611 } else {
c3045f39 612 iommu_group_ref_get(group);
0df4fabe 613 }
c3045f39 614 return group;
0df4fabe
YW
615}
616
617static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
618{
0df4fabe
YW
619 struct platform_device *m4updev;
620
621 if (args->args_count != 1) {
622 dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
623 args->args_count);
624 return -EINVAL;
625 }
626
3524b559 627 if (!dev_iommu_priv_get(dev)) {
0df4fabe
YW
628 /* Get the m4u device */
629 m4updev = of_find_device_by_node(args->np);
0df4fabe
YW
630 if (WARN_ON(!m4updev))
631 return -EINVAL;
632
3524b559 633 dev_iommu_priv_set(dev, platform_get_drvdata(m4updev));
0df4fabe
YW
634 }
635
58f0d1d5 636 return iommu_fwspec_add_ids(dev, args->args, 1);
0df4fabe
YW
637}
638
ab1d5281
YW
639static void mtk_iommu_get_resv_regions(struct device *dev,
640 struct list_head *head)
641{
642 struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
643 unsigned int domid = mtk_iommu_get_domain_id(dev, data->plat_data), i;
644 const struct mtk_iommu_iova_region *resv, *curdom;
645 struct iommu_resv_region *region;
646 int prot = IOMMU_WRITE | IOMMU_READ;
647
7a566173 648 if ((int)domid < 0)
ab1d5281
YW
649 return;
650 curdom = data->plat_data->iova_region + domid;
651 for (i = 0; i < data->plat_data->iova_region_nr; i++) {
652 resv = data->plat_data->iova_region + i;
653
654 /* Only reserve when the region is inside the current domain */
655 if (resv->iova_base <= curdom->iova_base ||
656 resv->iova_base + resv->size >= curdom->iova_base + curdom->size)
657 continue;
658
659 region = iommu_alloc_resv_region(resv->iova_base, resv->size,
660 prot, IOMMU_RESV_RESERVED);
661 if (!region)
662 return;
663
664 list_add_tail(&region->list, head);
665 }
666}
667
b65f5016 668static const struct iommu_ops mtk_iommu_ops = {
0df4fabe
YW
669 .domain_alloc = mtk_iommu_domain_alloc,
670 .domain_free = mtk_iommu_domain_free,
671 .attach_dev = mtk_iommu_attach_device,
672 .detach_dev = mtk_iommu_detach_device,
673 .map = mtk_iommu_map,
674 .unmap = mtk_iommu_unmap,
56f8af5e 675 .flush_iotlb_all = mtk_iommu_flush_iotlb_all,
4d689b61 676 .iotlb_sync = mtk_iommu_iotlb_sync,
20143451 677 .iotlb_sync_map = mtk_iommu_sync_map,
0df4fabe 678 .iova_to_phys = mtk_iommu_iova_to_phys,
80e4592a
JR
679 .probe_device = mtk_iommu_probe_device,
680 .release_device = mtk_iommu_release_device,
0df4fabe
YW
681 .device_group = mtk_iommu_device_group,
682 .of_xlate = mtk_iommu_of_xlate,
ab1d5281
YW
683 .get_resv_regions = mtk_iommu_get_resv_regions,
684 .put_resv_regions = generic_iommu_put_resv_regions,
0df4fabe
YW
685 .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M,
686};
687
688static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
689{
690 u32 regval;
691 int ret;
692
693 ret = clk_prepare_enable(data->bclk);
694 if (ret) {
695 dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
696 return ret;
697 }
698
86444413 699 if (data->plat_data->m4u_plat == M4U_MT8173) {
acb3c92a
YW
700 regval = F_MMU_PREFETCH_RT_REPLACE_MOD |
701 F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173;
86444413
CH
702 } else {
703 regval = readl_relaxed(data->base + REG_MMU_CTRL_REG);
704 regval |= F_MMU_TF_PROT_TO_PROGRAM_ADDR;
705 }
0df4fabe
YW
706 writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
707
708 regval = F_L2_MULIT_HIT_EN |
709 F_TABLE_WALK_FAULT_INT_EN |
710 F_PREETCH_FIFO_OVERFLOW_INT_EN |
711 F_MISS_FIFO_OVERFLOW_INT_EN |
712 F_PREFETCH_FIFO_ERR_INT_EN |
713 F_MISS_FIFO_ERR_INT_EN;
714 writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
715
716 regval = F_INT_TRANSLATION_FAULT |
717 F_INT_MAIN_MULTI_HIT_FAULT |
718 F_INT_INVALID_PA_FAULT |
719 F_INT_ENTRY_REPLACEMENT_FAULT |
720 F_INT_TLB_MISS_FAULT |
721 F_INT_MISS_TRANSACTION_FIFO_FAULT |
722 F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
723 writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL);
724
d1b5ef00 725 if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR))
70ca608b
YW
726 regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
727 else
728 regval = lower_32_bits(data->protect_base) |
729 upper_32_bits(data->protect_base);
730 writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR);
731
6b717796
CH
732 if (data->enable_4GB &&
733 MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) {
30e2fccf
YW
734 /*
735 * If 4GB mode is enabled, the validate PA range is from
736 * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30].
737 */
738 regval = F_MMU_VLD_PA_RNG(7, 4);
739 writel_relaxed(regval, data->base + REG_MMU_VLD_PA_RNG);
740 }
0df4fabe 741 writel_relaxed(0, data->base + REG_MMU_DCM_DIS);
35c1b48d
CH
742 if (MTK_IOMMU_HAS_FLAG(data->plat_data, WR_THROT_EN)) {
743 /* write command throttling mode */
744 regval = readl_relaxed(data->base + REG_MMU_WR_LEN_CTRL);
745 regval &= ~F_MMU_WR_THROT_DIS_MASK;
746 writel_relaxed(regval, data->base + REG_MMU_WR_LEN_CTRL);
747 }
e6dec923 748
6b717796 749 if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) {
75eed350 750 /* The register is called STANDARD_AXI_MODE in this case */
4bb2bf4c
CH
751 regval = 0;
752 } else {
753 regval = readl_relaxed(data->base + REG_MMU_MISC_CTRL);
754 regval &= ~F_MMU_STANDARD_AXI_MODE_MASK;
755 if (MTK_IOMMU_HAS_FLAG(data->plat_data, OUT_ORDER_WR_EN))
756 regval &= ~F_MMU_IN_ORDER_WR_EN_MASK;
75eed350 757 }
4bb2bf4c 758 writel_relaxed(regval, data->base + REG_MMU_MISC_CTRL);
0df4fabe
YW
759
760 if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
761 dev_name(data->dev), (void *)data)) {
762 writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
763 clk_disable_unprepare(data->bclk);
764 dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
765 return -ENODEV;
766 }
767
768 return 0;
769}
770
0df4fabe
YW
771static const struct component_master_ops mtk_iommu_com_ops = {
772 .bind = mtk_iommu_bind,
773 .unbind = mtk_iommu_unbind,
774};
775
776static int mtk_iommu_probe(struct platform_device *pdev)
777{
778 struct mtk_iommu_data *data;
779 struct device *dev = &pdev->dev;
baf94e6e
YW
780 struct device_node *larbnode, *smicomm_node;
781 struct platform_device *plarbdev;
782 struct device_link *link;
0df4fabe 783 struct resource *res;
b16c0170 784 resource_size_t ioaddr;
0df4fabe 785 struct component_match *match = NULL;
c2c59456 786 struct regmap *infracfg;
0df4fabe 787 void *protect;
0b6c0ad3 788 int i, larb_nr, ret;
c2c59456
MC
789 u32 val;
790 char *p;
0df4fabe
YW
791
792 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
793 if (!data)
794 return -ENOMEM;
795 data->dev = dev;
cecdce9d 796 data->plat_data = of_device_get_match_data(dev);
0df4fabe
YW
797
798 /* Protect memory. HW will access here while translation fault.*/
799 protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
800 if (!protect)
801 return -ENOMEM;
802 data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
803
c2c59456
MC
804 if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) {
805 switch (data->plat_data->m4u_plat) {
806 case M4U_MT2712:
807 p = "mediatek,mt2712-infracfg";
808 break;
809 case M4U_MT8173:
810 p = "mediatek,mt8173-infracfg";
811 break;
812 default:
813 p = NULL;
814 }
815
816 infracfg = syscon_regmap_lookup_by_compatible(p);
817
818 if (IS_ERR(infracfg))
819 return PTR_ERR(infracfg);
820
821 ret = regmap_read(infracfg, REG_INFRA_MISC, &val);
822 if (ret)
823 return ret;
824 data->enable_4GB = !!(val & F_DDR_4GB_SUPPORT_EN);
825 }
01e23c93 826
0df4fabe
YW
827 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
828 data->base = devm_ioremap_resource(dev, res);
829 if (IS_ERR(data->base))
830 return PTR_ERR(data->base);
b16c0170 831 ioaddr = res->start;
0df4fabe
YW
832
833 data->irq = platform_get_irq(pdev, 0);
834 if (data->irq < 0)
835 return data->irq;
836
6b717796 837 if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) {
2aa4c259
YW
838 data->bclk = devm_clk_get(dev, "bclk");
839 if (IS_ERR(data->bclk))
840 return PTR_ERR(data->bclk);
841 }
0df4fabe
YW
842
843 larb_nr = of_count_phandle_with_args(dev->of_node,
844 "mediatek,larbs", NULL);
845 if (larb_nr < 0)
846 return larb_nr;
0df4fabe
YW
847
848 for (i = 0; i < larb_nr; i++) {
e6dec923 849 u32 id;
0df4fabe
YW
850
851 larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
852 if (!larbnode)
853 return -EINVAL;
854
1eb8e4e2
WY
855 if (!of_device_is_available(larbnode)) {
856 of_node_put(larbnode);
0df4fabe 857 continue;
1eb8e4e2 858 }
0df4fabe 859
e6dec923
YW
860 ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id);
861 if (ret)/* The id is consecutive if there is no this property */
862 id = i;
863
0df4fabe 864 plarbdev = of_find_device_by_node(larbnode);
1eb8e4e2
WY
865 if (!plarbdev) {
866 of_node_put(larbnode);
e6dec923 867 return -EPROBE_DEFER;
1eb8e4e2 868 }
1ee9feb2 869 data->larb_imu[id].dev = &plarbdev->dev;
0df4fabe 870
00c7c81f
RK
871 component_match_add_release(dev, &match, release_of,
872 compare_of, larbnode);
0df4fabe
YW
873 }
874
baf94e6e
YW
875 /* Get smi-common dev from the last larb. */
876 smicomm_node = of_parse_phandle(larbnode, "mediatek,smi", 0);
877 if (!smicomm_node)
878 return -EINVAL;
879
880 plarbdev = of_find_device_by_node(smicomm_node);
881 of_node_put(smicomm_node);
882 data->smicomm_dev = &plarbdev->dev;
883
c0b57581
YW
884 pm_runtime_enable(dev);
885
baf94e6e
YW
886 link = device_link_add(data->smicomm_dev, dev,
887 DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME);
888 if (!link) {
a92a90ac
DC
889 dev_err(dev, "Unable to link %s.\n", dev_name(data->smicomm_dev));
890 ret = -EINVAL;
c0b57581 891 goto out_runtime_disable;
baf94e6e
YW
892 }
893
0df4fabe
YW
894 platform_set_drvdata(pdev, data);
895
b16c0170
JR
896 ret = iommu_device_sysfs_add(&data->iommu, dev, NULL,
897 "mtk-iommu.%pa", &ioaddr);
898 if (ret)
baf94e6e 899 goto out_link_remove;
b16c0170
JR
900
901 iommu_device_set_ops(&data->iommu, &mtk_iommu_ops);
902 iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode);
903
904 ret = iommu_device_register(&data->iommu);
905 if (ret)
986d9ec5 906 goto out_sysfs_remove;
b16c0170 907
da3cc91b 908 spin_lock_init(&data->tlb_lock);
7c3a2ec0
YW
909 list_add_tail(&data->list, &m4ulist);
910
986d9ec5
YW
911 if (!iommu_present(&platform_bus_type)) {
912 ret = bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
913 if (ret)
914 goto out_list_del;
915 }
0df4fabe 916
986d9ec5
YW
917 ret = component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
918 if (ret)
919 goto out_bus_set_null;
920 return ret;
921
922out_bus_set_null:
923 bus_set_iommu(&platform_bus_type, NULL);
924out_list_del:
925 list_del(&data->list);
926 iommu_device_unregister(&data->iommu);
927out_sysfs_remove:
928 iommu_device_sysfs_remove(&data->iommu);
baf94e6e
YW
929out_link_remove:
930 device_link_remove(data->smicomm_dev, dev);
c0b57581
YW
931out_runtime_disable:
932 pm_runtime_disable(dev);
986d9ec5 933 return ret;
0df4fabe
YW
934}
935
936static int mtk_iommu_remove(struct platform_device *pdev)
937{
938 struct mtk_iommu_data *data = platform_get_drvdata(pdev);
939
b16c0170
JR
940 iommu_device_sysfs_remove(&data->iommu);
941 iommu_device_unregister(&data->iommu);
942
0df4fabe
YW
943 if (iommu_present(&platform_bus_type))
944 bus_set_iommu(&platform_bus_type, NULL);
945
0df4fabe 946 clk_disable_unprepare(data->bclk);
baf94e6e 947 device_link_remove(data->smicomm_dev, &pdev->dev);
c0b57581 948 pm_runtime_disable(&pdev->dev);
0df4fabe
YW
949 devm_free_irq(&pdev->dev, data->irq, data);
950 component_master_del(&pdev->dev, &mtk_iommu_com_ops);
951 return 0;
952}
953
34665c79 954static int __maybe_unused mtk_iommu_runtime_suspend(struct device *dev)
0df4fabe
YW
955{
956 struct mtk_iommu_data *data = dev_get_drvdata(dev);
957 struct mtk_iommu_suspend_reg *reg = &data->reg;
958 void __iomem *base = data->base;
959
35c1b48d 960 reg->wr_len_ctrl = readl_relaxed(base + REG_MMU_WR_LEN_CTRL);
75eed350 961 reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL);
0df4fabe
YW
962 reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
963 reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
964 reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0);
965 reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
70ca608b 966 reg->ivrp_paddr = readl_relaxed(base + REG_MMU_IVRP_PADDR);
b9475b34 967 reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG);
6254b64f 968 clk_disable_unprepare(data->bclk);
0df4fabe
YW
969 return 0;
970}
971
34665c79 972static int __maybe_unused mtk_iommu_runtime_resume(struct device *dev)
0df4fabe
YW
973{
974 struct mtk_iommu_data *data = dev_get_drvdata(dev);
975 struct mtk_iommu_suspend_reg *reg = &data->reg;
907ba6a1 976 struct mtk_iommu_domain *m4u_dom = data->m4u_dom;
0df4fabe 977 void __iomem *base = data->base;
6254b64f 978 int ret;
0df4fabe 979
c0b57581
YW
980 /* Avoid first resume to affect the default value of registers below. */
981 if (!m4u_dom)
982 return 0;
6254b64f
YW
983 ret = clk_prepare_enable(data->bclk);
984 if (ret) {
985 dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret);
986 return ret;
987 }
35c1b48d 988 writel_relaxed(reg->wr_len_ctrl, base + REG_MMU_WR_LEN_CTRL);
75eed350 989 writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL);
0df4fabe
YW
990 writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
991 writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
992 writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0);
993 writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL);
70ca608b 994 writel_relaxed(reg->ivrp_paddr, base + REG_MMU_IVRP_PADDR);
b9475b34 995 writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG);
c0b57581 996 writel(m4u_dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK, base + REG_MMU_PT_BASE_ADDR);
0df4fabe
YW
997 return 0;
998}
999
e6dec923 1000static const struct dev_pm_ops mtk_iommu_pm_ops = {
34665c79
YW
1001 SET_RUNTIME_PM_OPS(mtk_iommu_runtime_suspend, mtk_iommu_runtime_resume, NULL)
1002 SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1003 pm_runtime_force_resume)
0df4fabe
YW
1004};
1005
cecdce9d
YW
1006static const struct mtk_iommu_plat_data mt2712_data = {
1007 .m4u_plat = M4U_MT2712,
6b717796 1008 .flags = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG,
b053bc71 1009 .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
585e58f4
YW
1010 .iova_region = single_domain,
1011 .iova_region_nr = ARRAY_SIZE(single_domain),
37276e00 1012 .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}, {6}, {7}},
cecdce9d
YW
1013};
1014
068c86e9
CH
1015static const struct mtk_iommu_plat_data mt6779_data = {
1016 .m4u_plat = M4U_MT6779,
1017 .flags = HAS_SUB_COMM | OUT_ORDER_WR_EN | WR_THROT_EN,
1018 .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
585e58f4
YW
1019 .iova_region = single_domain,
1020 .iova_region_nr = ARRAY_SIZE(single_domain),
068c86e9 1021 .larbid_remap = {{0}, {1}, {2}, {3}, {5}, {7, 8}, {10}, {9}},
cecdce9d
YW
1022};
1023
3c213562
FP
1024static const struct mtk_iommu_plat_data mt8167_data = {
1025 .m4u_plat = M4U_MT8167,
1026 .flags = RESET_AXI | HAS_LEGACY_IVRP_PADDR,
1027 .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
585e58f4
YW
1028 .iova_region = single_domain,
1029 .iova_region_nr = ARRAY_SIZE(single_domain),
3c213562
FP
1030 .larbid_remap = {{0}, {1}, {2}}, /* Linear mapping. */
1031};
1032
cecdce9d
YW
1033static const struct mtk_iommu_plat_data mt8173_data = {
1034 .m4u_plat = M4U_MT8173,
d1b5ef00
FP
1035 .flags = HAS_4GB_MODE | HAS_BCLK | RESET_AXI |
1036 HAS_LEGACY_IVRP_PADDR,
b053bc71 1037 .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
585e58f4
YW
1038 .iova_region = single_domain,
1039 .iova_region_nr = ARRAY_SIZE(single_domain),
37276e00 1040 .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */
cecdce9d
YW
1041};
1042
907ba6a1
YW
1043static const struct mtk_iommu_plat_data mt8183_data = {
1044 .m4u_plat = M4U_MT8183,
6b717796 1045 .flags = RESET_AXI,
b053bc71 1046 .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
585e58f4
YW
1047 .iova_region = single_domain,
1048 .iova_region_nr = ARRAY_SIZE(single_domain),
37276e00 1049 .larbid_remap = {{0}, {4}, {5}, {6}, {7}, {2}, {3}, {1}},
907ba6a1
YW
1050};
1051
9e3489e0
YW
1052static const struct mtk_iommu_plat_data mt8192_data = {
1053 .m4u_plat = M4U_MT8192,
1054 .flags = HAS_BCLK | HAS_SUB_COMM | OUT_ORDER_WR_EN |
1055 WR_THROT_EN | IOVA_34_EN,
1056 .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
1057 .iova_region = mt8192_multi_dom,
1058 .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom),
1059 .larbid_remap = {{0}, {1}, {4, 5}, {7}, {2}, {9, 11, 19, 20},
1060 {0, 14, 16}, {0, 13, 18, 17}},
1061};
1062
0df4fabe 1063static const struct of_device_id mtk_iommu_of_ids[] = {
cecdce9d 1064 { .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data},
068c86e9 1065 { .compatible = "mediatek,mt6779-m4u", .data = &mt6779_data},
3c213562 1066 { .compatible = "mediatek,mt8167-m4u", .data = &mt8167_data},
cecdce9d 1067 { .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data},
907ba6a1 1068 { .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data},
9e3489e0 1069 { .compatible = "mediatek,mt8192-m4u", .data = &mt8192_data},
0df4fabe
YW
1070 {}
1071};
1072
1073static struct platform_driver mtk_iommu_driver = {
1074 .probe = mtk_iommu_probe,
1075 .remove = mtk_iommu_remove,
1076 .driver = {
1077 .name = "mtk-iommu",
f53dd978 1078 .of_match_table = mtk_iommu_of_ids,
0df4fabe
YW
1079 .pm = &mtk_iommu_pm_ops,
1080 }
1081};
1082
e6dec923 1083static int __init mtk_iommu_init(void)
0df4fabe
YW
1084{
1085 int ret;
0df4fabe
YW
1086
1087 ret = platform_driver_register(&mtk_iommu_driver);
e6dec923
YW
1088 if (ret != 0)
1089 pr_err("Failed to register MTK IOMMU driver\n");
0df4fabe 1090
e6dec923 1091 return ret;
0df4fabe
YW
1092}
1093
e6dec923 1094subsys_initcall(mtk_iommu_init)