Merge tag 'linux-kselftest-kunit-5.13-rc1' of git://git.kernel.org/pub/scm/linux...
[linux-2.6-block.git] / drivers / iommu / ipmmu-vmsa.c
CommitLineData
57d3f11c 1// SPDX-License-Identifier: GPL-2.0
d25a2a16 2/*
8128ac3b
PG
3 * IOMMU API for Renesas VMSA-compatible IPMMU
4 * Author: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
d25a2a16 5 *
17fe1618 6 * Copyright (C) 2014-2020 Renesas Electronics Corporation
d25a2a16
LP
7 */
8
dbb70692 9#include <linux/bitmap.h>
d25a2a16 10#include <linux/delay.h>
3ae47292 11#include <linux/dma-iommu.h>
d25a2a16
LP
12#include <linux/dma-mapping.h>
13#include <linux/err.h>
14#include <linux/export.h>
8128ac3b 15#include <linux/init.h>
d25a2a16
LP
16#include <linux/interrupt.h>
17#include <linux/io.h>
b77cf11f 18#include <linux/io-pgtable.h>
d25a2a16 19#include <linux/iommu.h>
275f5053 20#include <linux/of.h>
33f3ac9b 21#include <linux/of_device.h>
cda52fcd 22#include <linux/of_iommu.h>
7b2d5961 23#include <linux/of_platform.h>
d25a2a16
LP
24#include <linux/platform_device.h>
25#include <linux/sizes.h>
26#include <linux/slab.h>
58b8e8bf 27#include <linux/sys_soc.h>
d25a2a16 28
3ae47292 29#if defined(CONFIG_ARM) && !defined(CONFIG_IOMMU_DMA)
d25a2a16 30#include <asm/dma-iommu.h>
49c875f0
RM
31#else
32#define arm_iommu_create_mapping(...) NULL
33#define arm_iommu_attach_device(...) -ENODEV
34#define arm_iommu_release_mapping(...) do {} while (0)
35#define arm_iommu_detach_device(...) do {} while (0)
3ae47292 36#endif
d25a2a16 37
da38e9ec
GU
38#define IPMMU_CTX_MAX 8U
39#define IPMMU_CTX_INVALID -1
40
41#define IPMMU_UTLB_MAX 48U
dbb70692 42
33f3ac9b
MD
43struct ipmmu_features {
44 bool use_ns_alias_offset;
fd5140e2 45 bool has_cache_leaf_nodes;
5fd16341 46 unsigned int number_of_contexts;
b7f3f047 47 unsigned int num_utlbs;
f5c85891 48 bool setup_imbuscr;
c295f504 49 bool twobit_imttbcr_sl0;
2ae86955 50 bool reserved_context;
3623002f 51 bool cache_snoop;
3dc28d9f
YS
52 unsigned int ctx_offset_base;
53 unsigned int ctx_offset_stride;
1289f7f1 54 unsigned int utlb_offset_base;
33f3ac9b
MD
55};
56
d25a2a16
LP
57struct ipmmu_vmsa_device {
58 struct device *dev;
59 void __iomem *base;
01da21e5 60 struct iommu_device iommu;
fd5140e2 61 struct ipmmu_vmsa_device *root;
33f3ac9b 62 const struct ipmmu_features *features;
5fd16341 63 unsigned int num_ctx;
dbb70692
MD
64 spinlock_t lock; /* Protects ctx and domains[] */
65 DECLARE_BITMAP(ctx, IPMMU_CTX_MAX);
66 struct ipmmu_vmsa_domain *domains[IPMMU_CTX_MAX];
da38e9ec 67 s8 utlb_ctx[IPMMU_UTLB_MAX];
d25a2a16 68
b354c73e 69 struct iommu_group *group;
d25a2a16
LP
70 struct dma_iommu_mapping *mapping;
71};
72
73struct ipmmu_vmsa_domain {
74 struct ipmmu_vmsa_device *mmu;
5914c5fd 75 struct iommu_domain io_domain;
d25a2a16 76
f20ed39f
LP
77 struct io_pgtable_cfg cfg;
78 struct io_pgtable_ops *iop;
79
d25a2a16 80 unsigned int context_id;
46583e8c 81 struct mutex mutex; /* Protects mappings */
d25a2a16
LP
82};
83
5914c5fd
JR
84static struct ipmmu_vmsa_domain *to_vmsa_domain(struct iommu_domain *dom)
85{
86 return container_of(dom, struct ipmmu_vmsa_domain, io_domain);
87}
88
e4efe4a9 89static struct ipmmu_vmsa_device *to_ipmmu(struct device *dev)
0fbc8b04 90{
be568d6d 91 return dev_iommu_priv_get(dev);
0fbc8b04
MD
92}
93
d25a2a16
LP
94#define TLB_LOOP_TIMEOUT 100 /* 100us */
95
96/* -----------------------------------------------------------------------------
97 * Registers Definition
98 */
99
275f5053
LP
100#define IM_NS_ALIAS_OFFSET 0x800
101
df9828aa
YS
102/* MMU "context" registers */
103#define IMCTR 0x0000 /* R-Car Gen2/3 */
104#define IMCTR_INTEN (1 << 2) /* R-Car Gen2/3 */
105#define IMCTR_FLUSH (1 << 1) /* R-Car Gen2/3 */
106#define IMCTR_MMUEN (1 << 0) /* R-Car Gen2/3 */
107
108#define IMTTBCR 0x0008 /* R-Car Gen2/3 */
109#define IMTTBCR_EAE (1 << 31) /* R-Car Gen2/3 */
3623002f 110#define IMTTBCR_SH0_INNER_SHAREABLE (3 << 12) /* R-Car Gen2 only */
3623002f 111#define IMTTBCR_ORGN0_WB_WA (1 << 10) /* R-Car Gen2 only */
3623002f 112#define IMTTBCR_IRGN0_WB_WA (1 << 8) /* R-Car Gen2 only */
5ca54fdc 113#define IMTTBCR_SL0_TWOBIT_LVL_1 (2 << 6) /* R-Car Gen3 only */
df9828aa 114#define IMTTBCR_SL0_LVL_1 (1 << 4) /* R-Car Gen2 only */
d25a2a16 115
df9828aa
YS
116#define IMBUSCR 0x000c /* R-Car Gen2 only */
117#define IMBUSCR_DVM (1 << 2) /* R-Car Gen2 only */
118#define IMBUSCR_BUSSEL_MASK (3 << 0) /* R-Car Gen2 only */
d25a2a16 119
df9828aa
YS
120#define IMTTLBR0 0x0010 /* R-Car Gen2/3 */
121#define IMTTUBR0 0x0014 /* R-Car Gen2/3 */
d25a2a16 122
df9828aa
YS
123#define IMSTR 0x0020 /* R-Car Gen2/3 */
124#define IMSTR_MHIT (1 << 4) /* R-Car Gen2/3 */
125#define IMSTR_ABORT (1 << 2) /* R-Car Gen2/3 */
126#define IMSTR_PF (1 << 1) /* R-Car Gen2/3 */
127#define IMSTR_TF (1 << 0) /* R-Car Gen2/3 */
d25a2a16 128
df9828aa 129#define IMMAIR0 0x0028 /* R-Car Gen2/3 */
d25a2a16 130
df9828aa
YS
131#define IMELAR 0x0030 /* R-Car Gen2/3, IMEAR on R-Car Gen2 */
132#define IMEUAR 0x0034 /* R-Car Gen3 only */
d25a2a16 133
df9828aa 134/* uTLB registers */
ddbbddd7 135#define IMUCTR(n) ((n) < 32 ? IMUCTR0(n) : IMUCTR32(n))
df9828aa
YS
136#define IMUCTR0(n) (0x0300 + ((n) * 16)) /* R-Car Gen2/3 */
137#define IMUCTR32(n) (0x0600 + (((n) - 32) * 16)) /* R-Car Gen3 only */
138#define IMUCTR_TTSEL_MMU(n) ((n) << 4) /* R-Car Gen2/3 */
139#define IMUCTR_FLUSH (1 << 1) /* R-Car Gen2/3 */
140#define IMUCTR_MMUEN (1 << 0) /* R-Car Gen2/3 */
d25a2a16 141
ddbbddd7 142#define IMUASID(n) ((n) < 32 ? IMUASID0(n) : IMUASID32(n))
df9828aa
YS
143#define IMUASID0(n) (0x0308 + ((n) * 16)) /* R-Car Gen2/3 */
144#define IMUASID32(n) (0x0608 + (((n) - 32) * 16)) /* R-Car Gen3 only */
d25a2a16 145
fd5140e2
MD
146/* -----------------------------------------------------------------------------
147 * Root device handling
148 */
149
150static struct platform_driver ipmmu_driver;
151
152static bool ipmmu_is_root(struct ipmmu_vmsa_device *mmu)
153{
154 return mmu->root == mmu;
155}
156
157static int __ipmmu_check_device(struct device *dev, void *data)
158{
159 struct ipmmu_vmsa_device *mmu = dev_get_drvdata(dev);
160 struct ipmmu_vmsa_device **rootp = data;
161
162 if (ipmmu_is_root(mmu))
163 *rootp = mmu;
164
165 return 0;
166}
167
168static struct ipmmu_vmsa_device *ipmmu_find_root(void)
169{
170 struct ipmmu_vmsa_device *root = NULL;
171
172 return driver_for_each_device(&ipmmu_driver.driver, NULL, &root,
173 __ipmmu_check_device) == 0 ? root : NULL;
174}
175
d25a2a16
LP
176/* -----------------------------------------------------------------------------
177 * Read/Write Access
178 */
179
180static u32 ipmmu_read(struct ipmmu_vmsa_device *mmu, unsigned int offset)
181{
182 return ioread32(mmu->base + offset);
183}
184
185static void ipmmu_write(struct ipmmu_vmsa_device *mmu, unsigned int offset,
186 u32 data)
187{
188 iowrite32(data, mmu->base + offset);
189}
190
16d9454f
YS
191static unsigned int ipmmu_ctx_reg(struct ipmmu_vmsa_device *mmu,
192 unsigned int context_id, unsigned int reg)
193{
3dc28d9f
YS
194 return mmu->features->ctx_offset_base +
195 context_id * mmu->features->ctx_offset_stride + reg;
16d9454f
YS
196}
197
198static u32 ipmmu_ctx_read(struct ipmmu_vmsa_device *mmu,
199 unsigned int context_id, unsigned int reg)
200{
201 return ipmmu_read(mmu, ipmmu_ctx_reg(mmu, context_id, reg));
202}
203
204static void ipmmu_ctx_write(struct ipmmu_vmsa_device *mmu,
205 unsigned int context_id, unsigned int reg, u32 data)
206{
207 ipmmu_write(mmu, ipmmu_ctx_reg(mmu, context_id, reg), data);
208}
209
d574893a
MD
210static u32 ipmmu_ctx_read_root(struct ipmmu_vmsa_domain *domain,
211 unsigned int reg)
d25a2a16 212{
16d9454f 213 return ipmmu_ctx_read(domain->mmu->root, domain->context_id, reg);
d25a2a16
LP
214}
215
d574893a
MD
216static void ipmmu_ctx_write_root(struct ipmmu_vmsa_domain *domain,
217 unsigned int reg, u32 data)
d25a2a16 218{
16d9454f 219 ipmmu_ctx_write(domain->mmu->root, domain->context_id, reg, data);
d25a2a16
LP
220}
221
d574893a
MD
222static void ipmmu_ctx_write_all(struct ipmmu_vmsa_domain *domain,
223 unsigned int reg, u32 data)
224{
225 if (domain->mmu != domain->mmu->root)
16d9454f 226 ipmmu_ctx_write(domain->mmu, domain->context_id, reg, data);
d574893a 227
16d9454f 228 ipmmu_ctx_write(domain->mmu->root, domain->context_id, reg, data);
d574893a
MD
229}
230
3667c997
YS
231static u32 ipmmu_utlb_reg(struct ipmmu_vmsa_device *mmu, unsigned int reg)
232{
1289f7f1 233 return mmu->features->utlb_offset_base + reg;
3667c997
YS
234}
235
236static void ipmmu_imuasid_write(struct ipmmu_vmsa_device *mmu,
237 unsigned int utlb, u32 data)
238{
239 ipmmu_write(mmu, ipmmu_utlb_reg(mmu, IMUASID(utlb)), data);
240}
d574893a 241
3667c997
YS
242static void ipmmu_imuctr_write(struct ipmmu_vmsa_device *mmu,
243 unsigned int utlb, u32 data)
244{
245 ipmmu_write(mmu, ipmmu_utlb_reg(mmu, IMUCTR(utlb)), data);
d574893a
MD
246}
247
d25a2a16
LP
248/* -----------------------------------------------------------------------------
249 * TLB and microTLB Management
250 */
251
252/* Wait for any pending TLB invalidations to complete */
253static void ipmmu_tlb_sync(struct ipmmu_vmsa_domain *domain)
254{
255 unsigned int count = 0;
256
d574893a 257 while (ipmmu_ctx_read_root(domain, IMCTR) & IMCTR_FLUSH) {
d25a2a16
LP
258 cpu_relax();
259 if (++count == TLB_LOOP_TIMEOUT) {
260 dev_err_ratelimited(domain->mmu->dev,
261 "TLB sync timed out -- MMU may be deadlocked\n");
262 return;
263 }
264 udelay(1);
265 }
266}
267
268static void ipmmu_tlb_invalidate(struct ipmmu_vmsa_domain *domain)
269{
270 u32 reg;
271
d574893a 272 reg = ipmmu_ctx_read_root(domain, IMCTR);
d25a2a16 273 reg |= IMCTR_FLUSH;
d574893a 274 ipmmu_ctx_write_all(domain, IMCTR, reg);
d25a2a16
LP
275
276 ipmmu_tlb_sync(domain);
277}
278
279/*
280 * Enable MMU translation for the microTLB.
281 */
282static void ipmmu_utlb_enable(struct ipmmu_vmsa_domain *domain,
192d2045 283 unsigned int utlb)
d25a2a16
LP
284{
285 struct ipmmu_vmsa_device *mmu = domain->mmu;
286
192d2045
LP
287 /*
288 * TODO: Reference-count the microTLB as several bus masters can be
289 * connected to the same microTLB.
290 */
291
d25a2a16 292 /* TODO: What should we set the ASID to ? */
3667c997 293 ipmmu_imuasid_write(mmu, utlb, 0);
d25a2a16 294 /* TODO: Do we need to flush the microTLB ? */
3667c997
YS
295 ipmmu_imuctr_write(mmu, utlb, IMUCTR_TTSEL_MMU(domain->context_id) |
296 IMUCTR_FLUSH | IMUCTR_MMUEN);
da38e9ec 297 mmu->utlb_ctx[utlb] = domain->context_id;
d25a2a16
LP
298}
299
300/*
301 * Disable MMU translation for the microTLB.
302 */
303static void ipmmu_utlb_disable(struct ipmmu_vmsa_domain *domain,
192d2045 304 unsigned int utlb)
d25a2a16
LP
305{
306 struct ipmmu_vmsa_device *mmu = domain->mmu;
307
3667c997 308 ipmmu_imuctr_write(mmu, utlb, 0);
da38e9ec 309 mmu->utlb_ctx[utlb] = IPMMU_CTX_INVALID;
d25a2a16
LP
310}
311
f20ed39f 312static void ipmmu_tlb_flush_all(void *cookie)
d25a2a16 313{
f20ed39f
LP
314 struct ipmmu_vmsa_domain *domain = cookie;
315
316 ipmmu_tlb_invalidate(domain);
317}
318
05aed941
WD
319static void ipmmu_tlb_flush(unsigned long iova, size_t size,
320 size_t granule, void *cookie)
f20ed39f 321{
05aed941 322 ipmmu_tlb_flush_all(cookie);
f20ed39f
LP
323}
324
298f7889 325static const struct iommu_flush_ops ipmmu_flush_ops = {
f20ed39f 326 .tlb_flush_all = ipmmu_tlb_flush_all,
05aed941 327 .tlb_flush_walk = ipmmu_tlb_flush,
f20ed39f
LP
328};
329
d25a2a16
LP
330/* -----------------------------------------------------------------------------
331 * Domain/Context Management
332 */
333
dbb70692
MD
334static int ipmmu_domain_allocate_context(struct ipmmu_vmsa_device *mmu,
335 struct ipmmu_vmsa_domain *domain)
336{
337 unsigned long flags;
338 int ret;
339
340 spin_lock_irqsave(&mmu->lock, flags);
341
5fd16341
MD
342 ret = find_first_zero_bit(mmu->ctx, mmu->num_ctx);
343 if (ret != mmu->num_ctx) {
dbb70692
MD
344 mmu->domains[ret] = domain;
345 set_bit(ret, mmu->ctx);
5fd16341
MD
346 } else
347 ret = -EBUSY;
dbb70692
MD
348
349 spin_unlock_irqrestore(&mmu->lock, flags);
350
351 return ret;
352}
353
a175a67d
OT
354static void ipmmu_domain_free_context(struct ipmmu_vmsa_device *mmu,
355 unsigned int context_id)
356{
357 unsigned long flags;
358
359 spin_lock_irqsave(&mmu->lock, flags);
360
361 clear_bit(context_id, mmu->ctx);
362 mmu->domains[context_id] = NULL;
363
364 spin_unlock_irqrestore(&mmu->lock, flags);
365}
366
892db541 367static void ipmmu_domain_setup_context(struct ipmmu_vmsa_domain *domain)
d25a2a16 368{
f64232ee 369 u64 ttbr;
c295f504 370 u32 tmp;
a175a67d 371
d25a2a16 372 /* TTBR0 */
d1e5f26f 373 ttbr = domain->cfg.arm_lpae_s1_cfg.ttbr;
d574893a
MD
374 ipmmu_ctx_write_root(domain, IMTTLBR0, ttbr);
375 ipmmu_ctx_write_root(domain, IMTTUBR0, ttbr >> 32);
d25a2a16
LP
376
377 /*
378 * TTBCR
3623002f
HNP
379 * We use long descriptors and allocate the whole 32-bit VA space to
380 * TTBR0.
d25a2a16 381 */
c295f504
MD
382 if (domain->mmu->features->twobit_imttbcr_sl0)
383 tmp = IMTTBCR_SL0_TWOBIT_LVL_1;
384 else
385 tmp = IMTTBCR_SL0_LVL_1;
386
3623002f
HNP
387 if (domain->mmu->features->cache_snoop)
388 tmp |= IMTTBCR_SH0_INNER_SHAREABLE | IMTTBCR_ORGN0_WB_WA |
389 IMTTBCR_IRGN0_WB_WA;
390
391 ipmmu_ctx_write_root(domain, IMTTBCR, IMTTBCR_EAE | tmp);
d25a2a16 392
f20ed39f 393 /* MAIR0 */
d574893a 394 ipmmu_ctx_write_root(domain, IMMAIR0,
205577ab 395 domain->cfg.arm_lpae_s1_cfg.mair);
d25a2a16
LP
396
397 /* IMBUSCR */
f5c85891
MD
398 if (domain->mmu->features->setup_imbuscr)
399 ipmmu_ctx_write_root(domain, IMBUSCR,
400 ipmmu_ctx_read_root(domain, IMBUSCR) &
401 ~(IMBUSCR_DVM | IMBUSCR_BUSSEL_MASK));
d25a2a16
LP
402
403 /*
404 * IMSTR
405 * Clear all interrupt flags.
406 */
d574893a 407 ipmmu_ctx_write_root(domain, IMSTR, ipmmu_ctx_read_root(domain, IMSTR));
d25a2a16
LP
408
409 /*
410 * IMCTR
411 * Enable the MMU and interrupt generation. The long-descriptor
412 * translation table format doesn't use TEX remapping. Don't enable AF
413 * software management as we have no use for it. Flush the TLB as
414 * required when modifying the context registers.
415 */
d574893a
MD
416 ipmmu_ctx_write_all(domain, IMCTR,
417 IMCTR_INTEN | IMCTR_FLUSH | IMCTR_MMUEN);
892db541
GU
418}
419
420static int ipmmu_domain_init_context(struct ipmmu_vmsa_domain *domain)
421{
422 int ret;
423
424 /*
425 * Allocate the page table operations.
426 *
427 * VMSA states in section B3.6.3 "Control of Secure or Non-secure memory
428 * access, Long-descriptor format" that the NStable bit being set in a
429 * table descriptor will result in the NStable and NS bits of all child
430 * entries being ignored and considered as being set. The IPMMU seems
431 * not to comply with this, as it generates a secure access page fault
432 * if any of the NStable and NS bits isn't set when running in
433 * non-secure mode.
434 */
435 domain->cfg.quirks = IO_PGTABLE_QUIRK_ARM_NS;
436 domain->cfg.pgsize_bitmap = SZ_1G | SZ_2M | SZ_4K;
437 domain->cfg.ias = 32;
438 domain->cfg.oas = 40;
298f7889 439 domain->cfg.tlb = &ipmmu_flush_ops;
892db541
GU
440 domain->io_domain.geometry.aperture_end = DMA_BIT_MASK(32);
441 domain->io_domain.geometry.force_aperture = true;
442 /*
443 * TODO: Add support for coherent walk through CCI with DVM and remove
444 * cache handling. For now, delegate it to the io-pgtable code.
445 */
3430abd6 446 domain->cfg.coherent_walk = false;
892db541
GU
447 domain->cfg.iommu_dev = domain->mmu->root->dev;
448
449 /*
450 * Find an unused context.
451 */
452 ret = ipmmu_domain_allocate_context(domain->mmu->root, domain);
453 if (ret < 0)
454 return ret;
455
456 domain->context_id = ret;
457
458 domain->iop = alloc_io_pgtable_ops(ARM_32_LPAE_S1, &domain->cfg,
459 domain);
460 if (!domain->iop) {
461 ipmmu_domain_free_context(domain->mmu->root,
462 domain->context_id);
463 return -EINVAL;
464 }
d25a2a16 465
892db541 466 ipmmu_domain_setup_context(domain);
d25a2a16
LP
467 return 0;
468}
469
470static void ipmmu_domain_destroy_context(struct ipmmu_vmsa_domain *domain)
471{
e5b78f2e
GU
472 if (!domain->mmu)
473 return;
474
d25a2a16
LP
475 /*
476 * Disable the context. Flush the TLB as required when modifying the
477 * context registers.
478 *
479 * TODO: Is TLB flush really needed ?
480 */
d574893a 481 ipmmu_ctx_write_all(domain, IMCTR, IMCTR_FLUSH);
d25a2a16 482 ipmmu_tlb_sync(domain);
fd5140e2 483 ipmmu_domain_free_context(domain->mmu->root, domain->context_id);
d25a2a16
LP
484}
485
486/* -----------------------------------------------------------------------------
487 * Fault Handling
488 */
489
490static irqreturn_t ipmmu_domain_irq(struct ipmmu_vmsa_domain *domain)
491{
492 const u32 err_mask = IMSTR_MHIT | IMSTR_ABORT | IMSTR_PF | IMSTR_TF;
493 struct ipmmu_vmsa_device *mmu = domain->mmu;
82576aa8 494 unsigned long iova;
d25a2a16 495 u32 status;
d25a2a16 496
d574893a 497 status = ipmmu_ctx_read_root(domain, IMSTR);
d25a2a16
LP
498 if (!(status & err_mask))
499 return IRQ_NONE;
500
82576aa8
GU
501 iova = ipmmu_ctx_read_root(domain, IMELAR);
502 if (IS_ENABLED(CONFIG_64BIT))
503 iova |= (u64)ipmmu_ctx_read_root(domain, IMEUAR) << 32;
d25a2a16
LP
504
505 /*
506 * Clear the error status flags. Unlike traditional interrupt flag
507 * registers that must be cleared by writing 1, this status register
508 * seems to require 0. The error address register must be read before,
509 * otherwise its value will be 0.
510 */
d574893a 511 ipmmu_ctx_write_root(domain, IMSTR, 0);
d25a2a16
LP
512
513 /* Log fatal errors. */
514 if (status & IMSTR_MHIT)
82576aa8 515 dev_err_ratelimited(mmu->dev, "Multiple TLB hits @0x%lx\n",
d25a2a16
LP
516 iova);
517 if (status & IMSTR_ABORT)
82576aa8 518 dev_err_ratelimited(mmu->dev, "Page Table Walk Abort @0x%lx\n",
d25a2a16
LP
519 iova);
520
521 if (!(status & (IMSTR_PF | IMSTR_TF)))
522 return IRQ_NONE;
523
524 /*
525 * Try to handle page faults and translation faults.
526 *
527 * TODO: We need to look up the faulty device based on the I/O VA. Use
528 * the IOMMU device for now.
529 */
5914c5fd 530 if (!report_iommu_fault(&domain->io_domain, mmu->dev, iova, 0))
d25a2a16
LP
531 return IRQ_HANDLED;
532
533 dev_err_ratelimited(mmu->dev,
82576aa8 534 "Unhandled fault: status 0x%08x iova 0x%lx\n",
d25a2a16
LP
535 status, iova);
536
537 return IRQ_HANDLED;
538}
539
540static irqreturn_t ipmmu_irq(int irq, void *dev)
541{
542 struct ipmmu_vmsa_device *mmu = dev;
dbb70692
MD
543 irqreturn_t status = IRQ_NONE;
544 unsigned int i;
545 unsigned long flags;
d25a2a16 546
dbb70692
MD
547 spin_lock_irqsave(&mmu->lock, flags);
548
549 /*
550 * Check interrupts for all active contexts.
551 */
5fd16341 552 for (i = 0; i < mmu->num_ctx; i++) {
dbb70692
MD
553 if (!mmu->domains[i])
554 continue;
555 if (ipmmu_domain_irq(mmu->domains[i]) == IRQ_HANDLED)
556 status = IRQ_HANDLED;
557 }
d25a2a16 558
dbb70692 559 spin_unlock_irqrestore(&mmu->lock, flags);
d25a2a16 560
dbb70692 561 return status;
d25a2a16
LP
562}
563
d25a2a16
LP
564/* -----------------------------------------------------------------------------
565 * IOMMU Operations
566 */
567
8e73bf65 568static struct iommu_domain *__ipmmu_domain_alloc(unsigned type)
d25a2a16
LP
569{
570 struct ipmmu_vmsa_domain *domain;
571
572 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
573 if (!domain)
5914c5fd 574 return NULL;
d25a2a16 575
46583e8c 576 mutex_init(&domain->mutex);
d25a2a16 577
5914c5fd 578 return &domain->io_domain;
d25a2a16
LP
579}
580
1c7e7c02
RM
581static struct iommu_domain *ipmmu_domain_alloc(unsigned type)
582{
583 struct iommu_domain *io_domain = NULL;
584
585 switch (type) {
586 case IOMMU_DOMAIN_UNMANAGED:
587 io_domain = __ipmmu_domain_alloc(type);
588 break;
589
590 case IOMMU_DOMAIN_DMA:
591 io_domain = __ipmmu_domain_alloc(type);
592 if (io_domain && iommu_get_dma_cookie(io_domain)) {
593 kfree(io_domain);
594 io_domain = NULL;
595 }
596 break;
597 }
598
599 return io_domain;
600}
601
5914c5fd 602static void ipmmu_domain_free(struct iommu_domain *io_domain)
d25a2a16 603{
5914c5fd 604 struct ipmmu_vmsa_domain *domain = to_vmsa_domain(io_domain);
d25a2a16
LP
605
606 /*
607 * Free the domain resources. We assume that all devices have already
608 * been detached.
609 */
1c7e7c02 610 iommu_put_dma_cookie(io_domain);
d25a2a16 611 ipmmu_domain_destroy_context(domain);
f20ed39f 612 free_io_pgtable_ops(domain->iop);
d25a2a16
LP
613 kfree(domain);
614}
615
616static int ipmmu_attach_device(struct iommu_domain *io_domain,
617 struct device *dev)
618{
df903655 619 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
e4efe4a9 620 struct ipmmu_vmsa_device *mmu = to_ipmmu(dev);
5914c5fd 621 struct ipmmu_vmsa_domain *domain = to_vmsa_domain(io_domain);
a166d31e 622 unsigned int i;
d25a2a16
LP
623 int ret = 0;
624
e4efe4a9 625 if (!mmu) {
d25a2a16
LP
626 dev_err(dev, "Cannot attach to IPMMU\n");
627 return -ENXIO;
628 }
629
46583e8c 630 mutex_lock(&domain->mutex);
d25a2a16
LP
631
632 if (!domain->mmu) {
633 /* The domain hasn't been used yet, initialize it. */
634 domain->mmu = mmu;
635 ret = ipmmu_domain_init_context(domain);
5fd16341
MD
636 if (ret < 0) {
637 dev_err(dev, "Unable to initialize IPMMU context\n");
638 domain->mmu = NULL;
639 } else {
640 dev_info(dev, "Using IPMMU context %u\n",
641 domain->context_id);
642 }
d25a2a16
LP
643 } else if (domain->mmu != mmu) {
644 /*
645 * Something is wrong, we can't attach two devices using
646 * different IOMMUs to the same domain.
647 */
648 dev_err(dev, "Can't attach IPMMU %s to domain on IPMMU %s\n",
649 dev_name(mmu->dev), dev_name(domain->mmu->dev));
650 ret = -EINVAL;
3ae47292
MD
651 } else
652 dev_info(dev, "Reusing IPMMU context %u\n", domain->context_id);
d25a2a16 653
46583e8c 654 mutex_unlock(&domain->mutex);
d25a2a16
LP
655
656 if (ret < 0)
657 return ret;
658
7b2d5961
MD
659 for (i = 0; i < fwspec->num_ids; ++i)
660 ipmmu_utlb_enable(domain, fwspec->ids[i]);
d25a2a16
LP
661
662 return 0;
663}
664
665static void ipmmu_detach_device(struct iommu_domain *io_domain,
666 struct device *dev)
667{
df903655 668 struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
5914c5fd 669 struct ipmmu_vmsa_domain *domain = to_vmsa_domain(io_domain);
a166d31e 670 unsigned int i;
d25a2a16 671
7b2d5961
MD
672 for (i = 0; i < fwspec->num_ids; ++i)
673 ipmmu_utlb_disable(domain, fwspec->ids[i]);
d25a2a16
LP
674
675 /*
676 * TODO: Optimize by disabling the context when no device is attached.
677 */
678}
679
680static int ipmmu_map(struct iommu_domain *io_domain, unsigned long iova,
781ca2de 681 phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
d25a2a16 682{
5914c5fd 683 struct ipmmu_vmsa_domain *domain = to_vmsa_domain(io_domain);
d25a2a16
LP
684
685 if (!domain)
686 return -ENODEV;
687
f34ce7a7 688 return domain->iop->map(domain->iop, iova, paddr, size, prot, gfp);
d25a2a16
LP
689}
690
691static size_t ipmmu_unmap(struct iommu_domain *io_domain, unsigned long iova,
56f8af5e 692 size_t size, struct iommu_iotlb_gather *gather)
d25a2a16 693{
5914c5fd 694 struct ipmmu_vmsa_domain *domain = to_vmsa_domain(io_domain);
d25a2a16 695
a2d3a382 696 return domain->iop->unmap(domain->iop, iova, size, gather);
d25a2a16
LP
697}
698
56f8af5e 699static void ipmmu_flush_iotlb_all(struct iommu_domain *io_domain)
32b12449
RM
700{
701 struct ipmmu_vmsa_domain *domain = to_vmsa_domain(io_domain);
702
703 if (domain->mmu)
704 ipmmu_tlb_flush_all(domain);
705}
706
56f8af5e
WD
707static void ipmmu_iotlb_sync(struct iommu_domain *io_domain,
708 struct iommu_iotlb_gather *gather)
709{
710 ipmmu_flush_iotlb_all(io_domain);
711}
712
d25a2a16
LP
713static phys_addr_t ipmmu_iova_to_phys(struct iommu_domain *io_domain,
714 dma_addr_t iova)
715{
5914c5fd 716 struct ipmmu_vmsa_domain *domain = to_vmsa_domain(io_domain);
d25a2a16
LP
717
718 /* TODO: Is locking needed ? */
719
f20ed39f 720 return domain->iop->iova_to_phys(domain->iop, iova);
d25a2a16
LP
721}
722
7b2d5961
MD
723static int ipmmu_init_platform_device(struct device *dev,
724 struct of_phandle_args *args)
d25a2a16 725{
7b2d5961 726 struct platform_device *ipmmu_pdev;
bb590c90 727
7b2d5961
MD
728 ipmmu_pdev = of_find_device_by_node(args->np);
729 if (!ipmmu_pdev)
bb590c90
LP
730 return -ENODEV;
731
be568d6d 732 dev_iommu_priv_set(dev, platform_get_drvdata(ipmmu_pdev));
383fef5f 733
383fef5f 734 return 0;
58b8e8bf
MD
735}
736
815cdd86
YS
737static const struct soc_device_attribute soc_needs_opt_in[] = {
738 { .family = "R-Car Gen3", },
739 { .family = "RZ/G2", },
58b8e8bf
MD
740 { /* sentinel */ }
741};
742
815cdd86
YS
743static const struct soc_device_attribute soc_denylist[] = {
744 { .soc_id = "r8a774a1", },
745 { .soc_id = "r8a7795", .revision = "ES1.*" },
746 { .soc_id = "r8a7795", .revision = "ES2.*" },
747 { .soc_id = "r8a7796", },
58b8e8bf
MD
748 { /* sentinel */ }
749};
750
815cdd86 751static const char * const devices_allowlist[] = {
cec0813d
YS
752 "ee100000.mmc",
753 "ee120000.mmc",
754 "ee140000.mmc",
755 "ee160000.mmc"
80759649
YS
756};
757
815cdd86 758static bool ipmmu_device_is_allowed(struct device *dev)
b7ee92c6 759{
80759649
YS
760 unsigned int i;
761
b7ee92c6 762 /*
815cdd86 763 * R-Car Gen3 and RZ/G2 use the allow list to opt-in devices.
b7ee92c6
YS
764 * For Other SoCs, this returns true anyway.
765 */
815cdd86 766 if (!soc_device_match(soc_needs_opt_in))
b7ee92c6
YS
767 return true;
768
815cdd86
YS
769 /* Check whether this SoC can use the IPMMU correctly or not */
770 if (soc_device_match(soc_denylist))
b7ee92c6
YS
771 return false;
772
815cdd86
YS
773 /* Check whether this device can work with the IPMMU */
774 for (i = 0; i < ARRAY_SIZE(devices_allowlist); i++) {
775 if (!strcmp(dev_name(dev), devices_allowlist[i]))
80759649
YS
776 return true;
777 }
778
779 /* Otherwise, do not allow use of IPMMU */
b7ee92c6
YS
780 return false;
781}
782
49558da0
MD
783static int ipmmu_of_xlate(struct device *dev,
784 struct of_phandle_args *spec)
785{
815cdd86 786 if (!ipmmu_device_is_allowed(dev))
58b8e8bf
MD
787 return -ENODEV;
788
7b2d5961
MD
789 iommu_fwspec_add_ids(dev, spec->args, 1);
790
49558da0 791 /* Initialize once - xlate() will call multiple times */
e4efe4a9 792 if (to_ipmmu(dev))
49558da0
MD
793 return 0;
794
7b2d5961 795 return ipmmu_init_platform_device(dev, spec);
49558da0
MD
796}
797
49c875f0 798static int ipmmu_init_arm_mapping(struct device *dev)
383fef5f 799{
e4efe4a9 800 struct ipmmu_vmsa_device *mmu = to_ipmmu(dev);
383fef5f
MD
801 int ret;
802
d25a2a16
LP
803 /*
804 * Create the ARM mapping, used by the ARM DMA mapping core to allocate
805 * VAs. This will allocate a corresponding IOMMU domain.
806 *
807 * TODO:
808 * - Create one mapping per context (TLB).
809 * - Make the mapping size configurable ? We currently use a 2GB mapping
810 * at a 1GB offset to ensure that NULL VAs will fault.
811 */
812 if (!mmu->mapping) {
813 struct dma_iommu_mapping *mapping;
814
815 mapping = arm_iommu_create_mapping(&platform_bus_type,
720b0cef 816 SZ_1G, SZ_2G);
d25a2a16
LP
817 if (IS_ERR(mapping)) {
818 dev_err(mmu->dev, "failed to create ARM IOMMU mapping\n");
b8f80bff
LP
819 ret = PTR_ERR(mapping);
820 goto error;
d25a2a16
LP
821 }
822
823 mmu->mapping = mapping;
824 }
825
826 /* Attach the ARM VA mapping to the device. */
827 ret = arm_iommu_attach_device(dev, mmu->mapping);
828 if (ret < 0) {
829 dev_err(dev, "Failed to attach device to VA mapping\n");
830 goto error;
831 }
832
833 return 0;
834
835error:
49c875f0 836 if (mmu->mapping)
383fef5f 837 arm_iommu_release_mapping(mmu->mapping);
a166d31e 838
d25a2a16
LP
839 return ret;
840}
841
6580c8a7 842static struct iommu_device *ipmmu_probe_device(struct device *dev)
3ae47292 843{
80eaa9f5 844 struct ipmmu_vmsa_device *mmu = to_ipmmu(dev);
3ae47292 845
0fbc8b04
MD
846 /*
847 * Only let through devices that have been verified in xlate()
0fbc8b04 848 */
80eaa9f5 849 if (!mmu)
6580c8a7 850 return ERR_PTR(-ENODEV);
3ae47292 851
6580c8a7
JR
852 return &mmu->iommu;
853}
854
855static void ipmmu_probe_finalize(struct device *dev)
856{
857 int ret = 0;
858
859 if (IS_ENABLED(CONFIG_ARM) && !IS_ENABLED(CONFIG_IOMMU_DMA))
80eaa9f5 860 ret = ipmmu_init_arm_mapping(dev);
3ae47292 861
6580c8a7
JR
862 if (ret)
863 dev_err(dev, "Can't create IOMMU mapping - DMA-OPS will not work\n");
3ae47292
MD
864}
865
6580c8a7 866static void ipmmu_release_device(struct device *dev)
3ae47292 867{
49c875f0 868 arm_iommu_detach_device(dev);
3ae47292
MD
869}
870
b354c73e 871static struct iommu_group *ipmmu_find_group(struct device *dev)
3ae47292 872{
e4efe4a9 873 struct ipmmu_vmsa_device *mmu = to_ipmmu(dev);
3ae47292 874 struct iommu_group *group;
3ae47292 875
e4efe4a9
RM
876 if (mmu->group)
877 return iommu_group_ref_get(mmu->group);
b354c73e
RM
878
879 group = iommu_group_alloc();
880 if (!IS_ERR(group))
e4efe4a9 881 mmu->group = group;
3ae47292
MD
882
883 return group;
884}
885
3ae47292 886static const struct iommu_ops ipmmu_ops = {
1c7e7c02
RM
887 .domain_alloc = ipmmu_domain_alloc,
888 .domain_free = ipmmu_domain_free,
3ae47292
MD
889 .attach_dev = ipmmu_attach_device,
890 .detach_dev = ipmmu_detach_device,
891 .map = ipmmu_map,
892 .unmap = ipmmu_unmap,
56f8af5e 893 .flush_iotlb_all = ipmmu_flush_iotlb_all,
32b12449 894 .iotlb_sync = ipmmu_iotlb_sync,
3ae47292 895 .iova_to_phys = ipmmu_iova_to_phys,
6580c8a7
JR
896 .probe_device = ipmmu_probe_device,
897 .release_device = ipmmu_release_device,
898 .probe_finalize = ipmmu_probe_finalize,
2ba20b5a
AB
899 .device_group = IS_ENABLED(CONFIG_ARM) && !IS_ENABLED(CONFIG_IOMMU_DMA)
900 ? generic_device_group : ipmmu_find_group,
3ae47292 901 .pgsize_bitmap = SZ_1G | SZ_2M | SZ_4K,
49558da0 902 .of_xlate = ipmmu_of_xlate,
3ae47292
MD
903};
904
d25a2a16
LP
905/* -----------------------------------------------------------------------------
906 * Probe/remove and init
907 */
908
909static void ipmmu_device_reset(struct ipmmu_vmsa_device *mmu)
910{
911 unsigned int i;
912
913 /* Disable all contexts. */
5fd16341 914 for (i = 0; i < mmu->num_ctx; ++i)
16d9454f 915 ipmmu_ctx_write(mmu, i, IMCTR, 0);
d25a2a16
LP
916}
917
33f3ac9b
MD
918static const struct ipmmu_features ipmmu_features_default = {
919 .use_ns_alias_offset = true,
fd5140e2 920 .has_cache_leaf_nodes = false,
5fd16341 921 .number_of_contexts = 1, /* software only tested with one context */
b7f3f047 922 .num_utlbs = 32,
f5c85891 923 .setup_imbuscr = true,
c295f504 924 .twobit_imttbcr_sl0 = false,
2ae86955 925 .reserved_context = false,
3623002f 926 .cache_snoop = true,
3dc28d9f
YS
927 .ctx_offset_base = 0,
928 .ctx_offset_stride = 0x40,
1289f7f1 929 .utlb_offset_base = 0,
33f3ac9b
MD
930};
931
0b8ac140 932static const struct ipmmu_features ipmmu_features_rcar_gen3 = {
58b8e8bf
MD
933 .use_ns_alias_offset = false,
934 .has_cache_leaf_nodes = true,
935 .number_of_contexts = 8,
b7f3f047 936 .num_utlbs = 48,
58b8e8bf
MD
937 .setup_imbuscr = false,
938 .twobit_imttbcr_sl0 = true,
2ae86955 939 .reserved_context = true,
3623002f 940 .cache_snoop = false,
3dc28d9f
YS
941 .ctx_offset_base = 0,
942 .ctx_offset_stride = 0x40,
1289f7f1 943 .utlb_offset_base = 0,
58b8e8bf
MD
944};
945
33f3ac9b
MD
946static const struct of_device_id ipmmu_of_ids[] = {
947 {
948 .compatible = "renesas,ipmmu-vmsa",
949 .data = &ipmmu_features_default,
60fb0083
FC
950 }, {
951 .compatible = "renesas,ipmmu-r8a774a1",
952 .data = &ipmmu_features_rcar_gen3,
757f26a3
BD
953 }, {
954 .compatible = "renesas,ipmmu-r8a774b1",
955 .data = &ipmmu_features_rcar_gen3,
b6d39cd8
FC
956 }, {
957 .compatible = "renesas,ipmmu-r8a774c0",
958 .data = &ipmmu_features_rcar_gen3,
4b2aa7a6
MCR
959 }, {
960 .compatible = "renesas,ipmmu-r8a774e1",
961 .data = &ipmmu_features_rcar_gen3,
58b8e8bf
MD
962 }, {
963 .compatible = "renesas,ipmmu-r8a7795",
0b8ac140
MD
964 .data = &ipmmu_features_rcar_gen3,
965 }, {
966 .compatible = "renesas,ipmmu-r8a7796",
967 .data = &ipmmu_features_rcar_gen3,
17fe1618
YS
968 }, {
969 .compatible = "renesas,ipmmu-r8a77961",
970 .data = &ipmmu_features_rcar_gen3,
98dbffd3
JM
971 }, {
972 .compatible = "renesas,ipmmu-r8a77965",
973 .data = &ipmmu_features_rcar_gen3,
3701c123
SH
974 }, {
975 .compatible = "renesas,ipmmu-r8a77970",
976 .data = &ipmmu_features_rcar_gen3,
b0c32912
HNP
977 }, {
978 .compatible = "renesas,ipmmu-r8a77990",
979 .data = &ipmmu_features_rcar_gen3,
3701c123
SH
980 }, {
981 .compatible = "renesas,ipmmu-r8a77995",
982 .data = &ipmmu_features_rcar_gen3,
33f3ac9b
MD
983 }, {
984 /* Terminator */
985 },
986};
987
d25a2a16
LP
988static int ipmmu_probe(struct platform_device *pdev)
989{
990 struct ipmmu_vmsa_device *mmu;
991 struct resource *res;
992 int irq;
993 int ret;
994
d25a2a16
LP
995 mmu = devm_kzalloc(&pdev->dev, sizeof(*mmu), GFP_KERNEL);
996 if (!mmu) {
997 dev_err(&pdev->dev, "cannot allocate device data\n");
998 return -ENOMEM;
999 }
1000
1001 mmu->dev = &pdev->dev;
dbb70692
MD
1002 spin_lock_init(&mmu->lock);
1003 bitmap_zero(mmu->ctx, IPMMU_CTX_MAX);
33f3ac9b 1004 mmu->features = of_device_get_match_data(&pdev->dev);
da38e9ec 1005 memset(mmu->utlb_ctx, IPMMU_CTX_INVALID, mmu->features->num_utlbs);
1c894225 1006 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(40));
d25a2a16
LP
1007
1008 /* Map I/O memory and request IRQ. */
1009 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1010 mmu->base = devm_ioremap_resource(&pdev->dev, res);
1011 if (IS_ERR(mmu->base))
1012 return PTR_ERR(mmu->base);
1013
275f5053
LP
1014 /*
1015 * The IPMMU has two register banks, for secure and non-secure modes.
1016 * The bank mapped at the beginning of the IPMMU address space
1017 * corresponds to the running mode of the CPU. When running in secure
1018 * mode the non-secure register bank is also available at an offset.
1019 *
1020 * Secure mode operation isn't clearly documented and is thus currently
1021 * not implemented in the driver. Furthermore, preliminary tests of
1022 * non-secure operation with the main register bank were not successful.
1023 * Offset the registers base unconditionally to point to the non-secure
1024 * alias space for now.
1025 */
33f3ac9b
MD
1026 if (mmu->features->use_ns_alias_offset)
1027 mmu->base += IM_NS_ALIAS_OFFSET;
275f5053 1028
b43e0d8a 1029 mmu->num_ctx = min(IPMMU_CTX_MAX, mmu->features->number_of_contexts);
5fd16341 1030
fd5140e2
MD
1031 /*
1032 * Determine if this IPMMU instance is a root device by checking for
1033 * the lack of has_cache_leaf_nodes flag or renesas,ipmmu-main property.
1034 */
1035 if (!mmu->features->has_cache_leaf_nodes ||
1036 !of_find_property(pdev->dev.of_node, "renesas,ipmmu-main", NULL))
1037 mmu->root = mmu;
1038 else
1039 mmu->root = ipmmu_find_root();
d25a2a16 1040
fd5140e2
MD
1041 /*
1042 * Wait until the root device has been registered for sure.
1043 */
1044 if (!mmu->root)
1045 return -EPROBE_DEFER;
1046
1047 /* Root devices have mandatory IRQs */
1048 if (ipmmu_is_root(mmu)) {
ec37d4e9 1049 irq = platform_get_irq(pdev, 0);
565d4542 1050 if (irq < 0)
fd5140e2 1051 return irq;
fd5140e2
MD
1052
1053 ret = devm_request_irq(&pdev->dev, irq, ipmmu_irq, 0,
1054 dev_name(&pdev->dev), mmu);
1055 if (ret < 0) {
1056 dev_err(&pdev->dev, "failed to request IRQ %d\n", irq);
1057 return ret;
1058 }
1059
1060 ipmmu_device_reset(mmu);
2ae86955
YS
1061
1062 if (mmu->features->reserved_context) {
1063 dev_info(&pdev->dev, "IPMMU context 0 is reserved\n");
1064 set_bit(0, mmu->ctx);
1065 }
fd5140e2 1066 }
d25a2a16 1067
cda52fcd
MD
1068 /*
1069 * Register the IPMMU to the IOMMU subsystem in the following cases:
1070 * - R-Car Gen2 IPMMU (all devices registered)
1071 * - R-Car Gen3 IPMMU (leaf devices only - skip root IPMMU-MM device)
1072 */
1073 if (!mmu->features->has_cache_leaf_nodes || !ipmmu_is_root(mmu)) {
1074 ret = iommu_device_sysfs_add(&mmu->iommu, &pdev->dev, NULL,
1075 dev_name(&pdev->dev));
1076 if (ret)
1077 return ret;
7af9a5fd 1078
cda52fcd
MD
1079 iommu_device_set_ops(&mmu->iommu, &ipmmu_ops);
1080 iommu_device_set_fwnode(&mmu->iommu,
1081 &pdev->dev.of_node->fwnode);
01da21e5 1082
cda52fcd
MD
1083 ret = iommu_device_register(&mmu->iommu);
1084 if (ret)
1085 return ret;
1086
1087#if defined(CONFIG_IOMMU_DMA)
1088 if (!iommu_present(&platform_bus_type))
1089 bus_set_iommu(&platform_bus_type, &ipmmu_ops);
1090#endif
1091 }
01da21e5 1092
d25a2a16
LP
1093 /*
1094 * We can't create the ARM mapping here as it requires the bus to have
1095 * an IOMMU, which only happens when bus_set_iommu() is called in
1096 * ipmmu_init() after the probe function returns.
1097 */
1098
d25a2a16
LP
1099 platform_set_drvdata(pdev, mmu);
1100
1101 return 0;
1102}
1103
1104static int ipmmu_remove(struct platform_device *pdev)
1105{
1106 struct ipmmu_vmsa_device *mmu = platform_get_drvdata(pdev);
1107
7af9a5fd 1108 iommu_device_sysfs_remove(&mmu->iommu);
01da21e5
MD
1109 iommu_device_unregister(&mmu->iommu);
1110
d25a2a16
LP
1111 arm_iommu_release_mapping(mmu->mapping);
1112
1113 ipmmu_device_reset(mmu);
1114
1115 return 0;
1116}
1117
da38e9ec
GU
1118#ifdef CONFIG_PM_SLEEP
1119static int ipmmu_resume_noirq(struct device *dev)
1120{
1121 struct ipmmu_vmsa_device *mmu = dev_get_drvdata(dev);
1122 unsigned int i;
1123
1124 /* Reset root MMU and restore contexts */
1125 if (ipmmu_is_root(mmu)) {
1126 ipmmu_device_reset(mmu);
1127
1128 for (i = 0; i < mmu->num_ctx; i++) {
1129 if (!mmu->domains[i])
1130 continue;
1131
1132 ipmmu_domain_setup_context(mmu->domains[i]);
1133 }
1134 }
1135
1136 /* Re-enable active micro-TLBs */
1137 for (i = 0; i < mmu->features->num_utlbs; i++) {
1138 if (mmu->utlb_ctx[i] == IPMMU_CTX_INVALID)
1139 continue;
1140
1141 ipmmu_utlb_enable(mmu->root->domains[mmu->utlb_ctx[i]], i);
1142 }
1143
1144 return 0;
1145}
1146
1147static const struct dev_pm_ops ipmmu_pm = {
1148 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(NULL, ipmmu_resume_noirq)
1149};
1150#define DEV_PM_OPS &ipmmu_pm
1151#else
1152#define DEV_PM_OPS NULL
1153#endif /* CONFIG_PM_SLEEP */
1154
d25a2a16
LP
1155static struct platform_driver ipmmu_driver = {
1156 .driver = {
d25a2a16 1157 .name = "ipmmu-vmsa",
275f5053 1158 .of_match_table = of_match_ptr(ipmmu_of_ids),
da38e9ec 1159 .pm = DEV_PM_OPS,
d25a2a16
LP
1160 },
1161 .probe = ipmmu_probe,
1162 .remove = ipmmu_remove,
1163};
1164
1165static int __init ipmmu_init(void)
1166{
5c5c8741 1167 struct device_node *np;
cda52fcd 1168 static bool setup_done;
d25a2a16
LP
1169 int ret;
1170
cda52fcd
MD
1171 if (setup_done)
1172 return 0;
1173
5c5c8741
DO
1174 np = of_find_matching_node(NULL, ipmmu_of_ids);
1175 if (!np)
1176 return 0;
1177
1178 of_node_put(np);
1179
d25a2a16
LP
1180 ret = platform_driver_register(&ipmmu_driver);
1181 if (ret < 0)
1182 return ret;
1183
cda52fcd 1184#if defined(CONFIG_ARM) && !defined(CONFIG_IOMMU_DMA)
d25a2a16
LP
1185 if (!iommu_present(&platform_bus_type))
1186 bus_set_iommu(&platform_bus_type, &ipmmu_ops);
cda52fcd 1187#endif
d25a2a16 1188
cda52fcd 1189 setup_done = true;
d25a2a16
LP
1190 return 0;
1191}
d25a2a16 1192subsys_initcall(ipmmu_init);