Merge tag 'leds-for-5.1-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/j.anasz...
[linux-2.6-block.git] / drivers / input / serio / i8042.c
CommitLineData
1da177e4
LT
1/*
2 * i8042 keyboard and mouse controller driver for Linux
3 *
4 * Copyright (c) 1999-2004 Vojtech Pavlik
5 */
6
7/*
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 */
12
4eb3c30b
JP
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14
7e044e05 15#include <linux/types.h>
1da177e4
LT
16#include <linux/delay.h>
17#include <linux/module.h>
1da177e4
LT
18#include <linux/interrupt.h>
19#include <linux/ioport.h>
1da177e4
LT
20#include <linux/init.h>
21#include <linux/serio.h>
22#include <linux/err.h>
23#include <linux/rcupdate.h>
d052d1be 24#include <linux/platform_device.h>
553a05b8 25#include <linux/i8042.h>
5a0e3ad6 26#include <linux/slab.h>
1c5dd134 27#include <linux/suspend.h>
1da177e4
LT
28
29#include <asm/io.h>
30
31MODULE_AUTHOR("Vojtech Pavlik <vojtech@suse.cz>");
32MODULE_DESCRIPTION("i8042 keyboard and mouse controller driver");
33MODULE_LICENSE("GPL");
34
386b3849 35static bool i8042_nokbd;
945ef0d4
DT
36module_param_named(nokbd, i8042_nokbd, bool, 0);
37MODULE_PARM_DESC(nokbd, "Do not probe or use KBD port.");
38
386b3849 39static bool i8042_noaux;
1da177e4
LT
40module_param_named(noaux, i8042_noaux, bool, 0);
41MODULE_PARM_DESC(noaux, "Do not probe or use AUX (mouse) port.");
42
e55a3366 43static bool i8042_nomux;
1da177e4 44module_param_named(nomux, i8042_nomux, bool, 0);
2c860a11 45MODULE_PARM_DESC(nomux, "Do not check whether an active multiplexing controller is present.");
1da177e4 46
386b3849 47static bool i8042_unlock;
1da177e4
LT
48module_param_named(unlock, i8042_unlock, bool, 0);
49MODULE_PARM_DESC(unlock, "Ignore keyboard lock.");
50
930e1924
MPS
51enum i8042_controller_reset_mode {
52 I8042_RESET_NEVER,
53 I8042_RESET_ALWAYS,
54 I8042_RESET_ON_S2RAM,
55#define I8042_RESET_DEFAULT I8042_RESET_ON_S2RAM
56};
57static enum i8042_controller_reset_mode i8042_reset = I8042_RESET_DEFAULT;
58static int i8042_set_reset(const char *val, const struct kernel_param *kp)
59{
60 enum i8042_controller_reset_mode *arg = kp->arg;
61 int error;
62 bool reset;
63
64 if (val) {
65 error = kstrtobool(val, &reset);
66 if (error)
67 return error;
68 } else {
69 reset = true;
70 }
71
72 *arg = reset ? I8042_RESET_ALWAYS : I8042_RESET_NEVER;
73 return 0;
74}
75
76static const struct kernel_param_ops param_ops_reset_param = {
77 .flags = KERNEL_PARAM_OPS_FL_NOARG,
78 .set = i8042_set_reset,
79};
80#define param_check_reset_param(name, p) \
81 __param_check(name, p, enum i8042_controller_reset_mode)
82module_param_named(reset, i8042_reset, reset_param, 0);
83MODULE_PARM_DESC(reset, "Reset controller on resume, cleanup or both");
1da177e4 84
386b3849 85static bool i8042_direct;
1da177e4
LT
86module_param_named(direct, i8042_direct, bool, 0);
87MODULE_PARM_DESC(direct, "Put keyboard port into non-translated mode.");
88
386b3849 89static bool i8042_dumbkbd;
1da177e4
LT
90module_param_named(dumbkbd, i8042_dumbkbd, bool, 0);
91MODULE_PARM_DESC(dumbkbd, "Pretend that controller can only read data from keyboard");
92
386b3849 93static bool i8042_noloop;
1da177e4
LT
94module_param_named(noloop, i8042_noloop, bool, 0);
95MODULE_PARM_DESC(noloop, "Disable the AUX Loopback command while probing for the AUX port");
96
f8313ef1
JK
97static bool i8042_notimeout;
98module_param_named(notimeout, i8042_notimeout, bool, 0);
99MODULE_PARM_DESC(notimeout, "Ignore timeouts signalled by i8042");
100
148e9a71
SV
101static bool i8042_kbdreset;
102module_param_named(kbdreset, i8042_kbdreset, bool, 0);
103MODULE_PARM_DESC(kbdreset, "Reset device connected to KBD port");
104
8987fec0 105#ifdef CONFIG_X86
386b3849 106static bool i8042_dritek;
8987fec0
CC
107module_param_named(dritek, i8042_dritek, bool, 0);
108MODULE_PARM_DESC(dritek, "Force enable the Dritek keyboard extension");
109#endif
110
1da177e4 111#ifdef CONFIG_PNP
386b3849 112static bool i8042_nopnp;
1da177e4
LT
113module_param_named(nopnp, i8042_nopnp, bool, 0);
114MODULE_PARM_DESC(nopnp, "Do not use PNP to detect controller settings");
115#endif
116
117#define DEBUG
118#ifdef DEBUG
386b3849 119static bool i8042_debug;
1da177e4
LT
120module_param_named(debug, i8042_debug, bool, 0600);
121MODULE_PARM_DESC(debug, "Turn i8042 debugging mode on and off");
e1443d28
SCP
122
123static bool i8042_unmask_kbd_data;
124module_param_named(unmask_kbd_data, i8042_unmask_kbd_data, bool, 0600);
125MODULE_PARM_DESC(unmask_kbd_data, "Unconditional enable (may reveal sensitive data) of normally sanitize-filtered kbd data traffic debug log [pre-condition: i8042.debug=1 enabled]");
1da177e4
LT
126#endif
127
1c7827ae 128static bool i8042_bypass_aux_irq_test;
a7c5868c
HG
129static char i8042_kbd_firmware_id[128];
130static char i8042_aux_firmware_id[128];
1c7827ae 131
1da177e4
LT
132#include "i8042.h"
133
181d683d
DT
134/*
135 * i8042_lock protects serialization between i8042_command and
136 * the interrupt handler.
137 */
1da177e4
LT
138static DEFINE_SPINLOCK(i8042_lock);
139
181d683d
DT
140/*
141 * Writers to AUX and KBD ports as well as users issuing i8042_command
142 * directly should acquire i8042_mutex (by means of calling
143 * i8042_lock_chip() and i8042_unlock_ship() helpers) to ensure that
144 * they do not disturb each other (unfortunately in many i8042
145 * implementations write to one of the ports will immediately abort
146 * command that is being processed by another port).
147 */
148static DEFINE_MUTEX(i8042_mutex);
149
1da177e4
LT
150struct i8042_port {
151 struct serio *serio;
152 int irq;
386b3849 153 bool exists;
e1443d28 154 bool driver_bound;
1da177e4 155 signed char mux;
1da177e4
LT
156};
157
158#define I8042_KBD_PORT_NO 0
159#define I8042_AUX_PORT_NO 1
160#define I8042_MUX_PORT_NO 2
161#define I8042_NUM_PORTS (I8042_NUM_MUX_PORTS + 2)
de9ce703
DT
162
163static struct i8042_port i8042_ports[I8042_NUM_PORTS];
1da177e4
LT
164
165static unsigned char i8042_initial_ctr;
166static unsigned char i8042_ctr;
386b3849
DT
167static bool i8042_mux_present;
168static bool i8042_kbd_irq_registered;
169static bool i8042_aux_irq_registered;
817e6ba3 170static unsigned char i8042_suppress_kbd_ack;
1da177e4 171static struct platform_device *i8042_platform_device;
e1443d28 172static struct notifier_block i8042_kbd_bind_notifier_block;
1da177e4 173
7d12e780 174static irqreturn_t i8042_interrupt(int irq, void *dev_id);
967c9ef9
MG
175static bool (*i8042_platform_filter)(unsigned char data, unsigned char str,
176 struct serio *serio);
1da177e4 177
181d683d
DT
178void i8042_lock_chip(void)
179{
180 mutex_lock(&i8042_mutex);
181}
182EXPORT_SYMBOL(i8042_lock_chip);
183
184void i8042_unlock_chip(void)
185{
186 mutex_unlock(&i8042_mutex);
187}
188EXPORT_SYMBOL(i8042_unlock_chip);
189
967c9ef9
MG
190int i8042_install_filter(bool (*filter)(unsigned char data, unsigned char str,
191 struct serio *serio))
192{
193 unsigned long flags;
194 int ret = 0;
195
196 spin_lock_irqsave(&i8042_lock, flags);
197
198 if (i8042_platform_filter) {
199 ret = -EBUSY;
200 goto out;
201 }
202
203 i8042_platform_filter = filter;
204
205out:
206 spin_unlock_irqrestore(&i8042_lock, flags);
207 return ret;
208}
209EXPORT_SYMBOL(i8042_install_filter);
210
211int i8042_remove_filter(bool (*filter)(unsigned char data, unsigned char str,
212 struct serio *port))
213{
214 unsigned long flags;
215 int ret = 0;
216
217 spin_lock_irqsave(&i8042_lock, flags);
218
219 if (i8042_platform_filter != filter) {
220 ret = -EINVAL;
221 goto out;
222 }
223
224 i8042_platform_filter = NULL;
225
226out:
227 spin_unlock_irqrestore(&i8042_lock, flags);
228 return ret;
229}
230EXPORT_SYMBOL(i8042_remove_filter);
231
1da177e4
LT
232/*
233 * The i8042_wait_read() and i8042_wait_write functions wait for the i8042 to
234 * be ready for reading values from it / writing values to it.
235 * Called always with i8042_lock held.
236 */
237
238static int i8042_wait_read(void)
239{
240 int i = 0;
de9ce703 241
1da177e4
LT
242 while ((~i8042_read_status() & I8042_STR_OBF) && (i < I8042_CTL_TIMEOUT)) {
243 udelay(50);
244 i++;
245 }
246 return -(i == I8042_CTL_TIMEOUT);
247}
248
249static int i8042_wait_write(void)
250{
251 int i = 0;
de9ce703 252
1da177e4
LT
253 while ((i8042_read_status() & I8042_STR_IBF) && (i < I8042_CTL_TIMEOUT)) {
254 udelay(50);
255 i++;
256 }
257 return -(i == I8042_CTL_TIMEOUT);
258}
259
260/*
261 * i8042_flush() flushes all data that may be in the keyboard and mouse buffers
262 * of the i8042 down the toilet.
263 */
264
265static int i8042_flush(void)
266{
267 unsigned long flags;
268 unsigned char data, str;
2f0d2604
AM
269 int count = 0;
270 int retval = 0;
1da177e4
LT
271
272 spin_lock_irqsave(&i8042_lock, flags);
273
2f0d2604
AM
274 while ((str = i8042_read_status()) & I8042_STR_OBF) {
275 if (count++ < I8042_BUFFER_SIZE) {
276 udelay(50);
277 data = i8042_read_data();
278 dbg("%02x <- i8042 (flush, %s)\n",
279 data, str & I8042_STR_AUXDATA ? "aux" : "kbd");
280 } else {
281 retval = -EIO;
282 break;
283 }
1da177e4
LT
284 }
285
286 spin_unlock_irqrestore(&i8042_lock, flags);
287
2f0d2604 288 return retval;
1da177e4
LT
289}
290
291/*
292 * i8042_command() executes a command on the i8042. It also sends the input
293 * parameter(s) of the commands to it, and receives the output value(s). The
294 * parameters are to be stored in the param array, and the output is placed
295 * into the same array. The number of the parameters and output values is
296 * encoded in bits 8-11 of the command number.
297 */
298
de9ce703 299static int __i8042_command(unsigned char *param, int command)
1da177e4 300{
de9ce703 301 int i, error;
1da177e4
LT
302
303 if (i8042_noloop && command == I8042_CMD_AUX_LOOP)
304 return -1;
305
de9ce703
DT
306 error = i8042_wait_write();
307 if (error)
308 return error;
463a4f76 309
4eb3c30b 310 dbg("%02x -> i8042 (command)\n", command & 0xff);
463a4f76
DT
311 i8042_write_command(command & 0xff);
312
313 for (i = 0; i < ((command >> 12) & 0xf); i++) {
de9ce703 314 error = i8042_wait_write();
2ea9c236
MPS
315 if (error) {
316 dbg(" -- i8042 (wait write timeout)\n");
de9ce703 317 return error;
2ea9c236 318 }
4eb3c30b 319 dbg("%02x -> i8042 (parameter)\n", param[i]);
463a4f76 320 i8042_write_data(param[i]);
1da177e4
LT
321 }
322
463a4f76 323 for (i = 0; i < ((command >> 8) & 0xf); i++) {
de9ce703
DT
324 error = i8042_wait_read();
325 if (error) {
2ea9c236 326 dbg(" -- i8042 (wait read timeout)\n");
de9ce703
DT
327 return error;
328 }
1da177e4 329
463a4f76
DT
330 if (command == I8042_CMD_AUX_LOOP &&
331 !(i8042_read_status() & I8042_STR_AUXDATA)) {
4eb3c30b 332 dbg(" -- i8042 (auxerr)\n");
de9ce703 333 return -1;
1da177e4
LT
334 }
335
463a4f76 336 param[i] = i8042_read_data();
4eb3c30b 337 dbg("%02x <- i8042 (return)\n", param[i]);
463a4f76 338 }
1da177e4 339
de9ce703
DT
340 return 0;
341}
1da177e4 342
553a05b8 343int i8042_command(unsigned char *param, int command)
de9ce703
DT
344{
345 unsigned long flags;
346 int retval;
347
348 spin_lock_irqsave(&i8042_lock, flags);
349 retval = __i8042_command(param, command);
463a4f76 350 spin_unlock_irqrestore(&i8042_lock, flags);
de9ce703 351
1da177e4
LT
352 return retval;
353}
553a05b8 354EXPORT_SYMBOL(i8042_command);
1da177e4
LT
355
356/*
357 * i8042_kbd_write() sends a byte out through the keyboard interface.
358 */
359
360static int i8042_kbd_write(struct serio *port, unsigned char c)
361{
362 unsigned long flags;
363 int retval = 0;
364
365 spin_lock_irqsave(&i8042_lock, flags);
366
de9ce703 367 if (!(retval = i8042_wait_write())) {
4eb3c30b 368 dbg("%02x -> i8042 (kbd-data)\n", c);
1da177e4
LT
369 i8042_write_data(c);
370 }
371
372 spin_unlock_irqrestore(&i8042_lock, flags);
373
374 return retval;
375}
376
377/*
378 * i8042_aux_write() sends a byte out through the aux interface.
379 */
380
381static int i8042_aux_write(struct serio *serio, unsigned char c)
382{
383 struct i8042_port *port = serio->port_data;
1da177e4 384
f4e3c711
DT
385 return i8042_command(&c, port->mux == -1 ?
386 I8042_CMD_AUX_SEND :
387 I8042_CMD_MUX_SEND + port->mux);
1da177e4
LT
388}
389
5ddbc77c
DT
390
391/*
0e2b4458 392 * i8042_port_close attempts to clear AUX or KBD port state by disabling
5ddbc77c
DT
393 * and then re-enabling it.
394 */
395
396static void i8042_port_close(struct serio *serio)
397{
398 int irq_bit;
399 int disable_bit;
400 const char *port_name;
401
402 if (serio == i8042_ports[I8042_AUX_PORT_NO].serio) {
403 irq_bit = I8042_CTR_AUXINT;
404 disable_bit = I8042_CTR_AUXDIS;
405 port_name = "AUX";
406 } else {
407 irq_bit = I8042_CTR_KBDINT;
408 disable_bit = I8042_CTR_KBDDIS;
409 port_name = "KBD";
410 }
411
412 i8042_ctr &= ~irq_bit;
413 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
4eb3c30b 414 pr_warn("Can't write CTR while closing %s port\n", port_name);
5ddbc77c
DT
415
416 udelay(50);
417
418 i8042_ctr &= ~disable_bit;
419 i8042_ctr |= irq_bit;
420 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
4eb3c30b 421 pr_err("Can't reactivate %s port\n", port_name);
5ddbc77c
DT
422
423 /*
424 * See if there is any data appeared while we were messing with
425 * port state.
426 */
427 i8042_interrupt(0, NULL);
428}
429
1da177e4
LT
430/*
431 * i8042_start() is called by serio core when port is about to finish
432 * registering. It will mark port as existing so i8042_interrupt can
433 * start sending data through it.
434 */
435static int i8042_start(struct serio *serio)
436{
437 struct i8042_port *port = serio->port_data;
438
340d394a 439 spin_lock_irq(&i8042_lock);
386b3849 440 port->exists = true;
340d394a
CH
441 spin_unlock_irq(&i8042_lock);
442
1da177e4
LT
443 return 0;
444}
445
446/*
447 * i8042_stop() marks serio port as non-existing so i8042_interrupt
448 * will not try to send data to the port that is about to go away.
449 * The function is called by serio core as part of unregister procedure.
450 */
451static void i8042_stop(struct serio *serio)
452{
453 struct i8042_port *port = serio->port_data;
454
340d394a 455 spin_lock_irq(&i8042_lock);
386b3849 456 port->exists = false;
340d394a
CH
457 port->serio = NULL;
458 spin_unlock_irq(&i8042_lock);
a8399c51
DT
459
460 /*
340d394a
CH
461 * We need to make sure that interrupt handler finishes using
462 * our serio port before we return from this function.
a8399c51
DT
463 * We synchronize with both AUX and KBD IRQs because there is
464 * a (very unlikely) chance that AUX IRQ is raised for KBD port
465 * and vice versa.
466 */
467 synchronize_irq(I8042_AUX_IRQ);
468 synchronize_irq(I8042_KBD_IRQ);
1da177e4
LT
469}
470
4e8d340d
DT
471/*
472 * i8042_filter() filters out unwanted bytes from the input data stream.
473 * It is called from i8042_interrupt and thus is running with interrupts
474 * off and i8042_lock held.
475 */
967c9ef9
MG
476static bool i8042_filter(unsigned char data, unsigned char str,
477 struct serio *serio)
4e8d340d
DT
478{
479 if (unlikely(i8042_suppress_kbd_ack)) {
480 if ((~str & I8042_STR_AUXDATA) &&
481 (data == 0xfa || data == 0xfe)) {
482 i8042_suppress_kbd_ack--;
483 dbg("Extra keyboard ACK - filtered out\n");
484 return true;
485 }
486 }
487
967c9ef9 488 if (i8042_platform_filter && i8042_platform_filter(data, str, serio)) {
0747e3bc 489 dbg("Filtered out by platform filter\n");
967c9ef9
MG
490 return true;
491 }
492
4e8d340d
DT
493 return false;
494}
495
1da177e4
LT
496/*
497 * i8042_interrupt() is the most important function in this driver -
498 * it handles the interrupts from the i8042, and sends incoming bytes
499 * to the upper layers.
500 */
501
7d12e780 502static irqreturn_t i8042_interrupt(int irq, void *dev_id)
1da177e4
LT
503{
504 struct i8042_port *port;
967c9ef9 505 struct serio *serio;
1da177e4
LT
506 unsigned long flags;
507 unsigned char str, data;
508 unsigned int dfl;
509 unsigned int port_no;
4e8d340d 510 bool filtered;
817e6ba3 511 int ret = 1;
1da177e4 512
1da177e4 513 spin_lock_irqsave(&i8042_lock, flags);
4e8d340d 514
1da177e4
LT
515 str = i8042_read_status();
516 if (unlikely(~str & I8042_STR_OBF)) {
517 spin_unlock_irqrestore(&i8042_lock, flags);
4eb3c30b
JP
518 if (irq)
519 dbg("Interrupt %d, without any data\n", irq);
1da177e4
LT
520 ret = 0;
521 goto out;
522 }
4e8d340d 523
1da177e4 524 data = i8042_read_data();
1da177e4
LT
525
526 if (i8042_mux_present && (str & I8042_STR_AUXDATA)) {
527 static unsigned long last_transmit;
528 static unsigned char last_str;
529
530 dfl = 0;
531 if (str & I8042_STR_MUXERR) {
4eb3c30b
JP
532 dbg("MUX error, status is %02x, data is %02x\n",
533 str, data);
1da177e4
LT
534/*
535 * When MUXERR condition is signalled the data register can only contain
536 * 0xfd, 0xfe or 0xff if implementation follows the spec. Unfortunately
a216a4b6
DT
537 * it is not always the case. Some KBCs also report 0xfc when there is
538 * nothing connected to the port while others sometimes get confused which
539 * port the data came from and signal error leaving the data intact. They
540 * _do not_ revert to legacy mode (actually I've never seen KBC reverting
541 * to legacy mode yet, when we see one we'll add proper handling).
542 * Anyway, we process 0xfc, 0xfd, 0xfe and 0xff as timeouts, and for the
543 * rest assume that the data came from the same serio last byte
1da177e4
LT
544 * was transmitted (if transmission happened not too long ago).
545 */
a216a4b6
DT
546
547 switch (data) {
548 default:
1da177e4
LT
549 if (time_before(jiffies, last_transmit + HZ/10)) {
550 str = last_str;
551 break;
552 }
553 /* fall through - report timeout */
a216a4b6 554 case 0xfc:
1da177e4
LT
555 case 0xfd:
556 case 0xfe: dfl = SERIO_TIMEOUT; data = 0xfe; break;
557 case 0xff: dfl = SERIO_PARITY; data = 0xfe; break;
558 }
559 }
560
561 port_no = I8042_MUX_PORT_NO + ((str >> 6) & 3);
562 last_str = str;
563 last_transmit = jiffies;
564 } else {
565
566 dfl = ((str & I8042_STR_PARITY) ? SERIO_PARITY : 0) |
f8313ef1 567 ((str & I8042_STR_TIMEOUT && !i8042_notimeout) ? SERIO_TIMEOUT : 0);
1da177e4
LT
568
569 port_no = (str & I8042_STR_AUXDATA) ?
570 I8042_AUX_PORT_NO : I8042_KBD_PORT_NO;
571 }
572
573 port = &i8042_ports[port_no];
967c9ef9 574 serio = port->exists ? port->serio : NULL;
1da177e4 575
9bd03422
RCS
576 if (irq && serio)
577 pm_wakeup_event(&serio->dev, 0);
578
e1443d28
SCP
579 filter_dbg(port->driver_bound, data, "<- i8042 (interrupt, %d, %d%s%s)\n",
580 port_no, irq,
581 dfl & SERIO_PARITY ? ", bad parity" : "",
582 dfl & SERIO_TIMEOUT ? ", timeout" : "");
1da177e4 583
967c9ef9 584 filtered = i8042_filter(data, str, serio);
4e8d340d
DT
585
586 spin_unlock_irqrestore(&i8042_lock, flags);
817e6ba3 587
340d394a 588 if (likely(serio && !filtered))
967c9ef9 589 serio_interrupt(serio, data, dfl);
1da177e4 590
0854e52d 591 out:
1da177e4
LT
592 return IRQ_RETVAL(ret);
593}
594
de9ce703 595/*
5ddbc77c 596 * i8042_enable_kbd_port enables keyboard port on chip
de9ce703
DT
597 */
598
599static int i8042_enable_kbd_port(void)
600{
601 i8042_ctr &= ~I8042_CTR_KBDDIS;
602 i8042_ctr |= I8042_CTR_KBDINT;
603
604 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
018db6bb
MA
605 i8042_ctr &= ~I8042_CTR_KBDINT;
606 i8042_ctr |= I8042_CTR_KBDDIS;
4eb3c30b 607 pr_err("Failed to enable KBD port\n");
de9ce703
DT
608 return -EIO;
609 }
610
611 return 0;
612}
613
614/*
615 * i8042_enable_aux_port enables AUX (mouse) port on chip
616 */
617
618static int i8042_enable_aux_port(void)
619{
620 i8042_ctr &= ~I8042_CTR_AUXDIS;
621 i8042_ctr |= I8042_CTR_AUXINT;
622
623 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
018db6bb
MA
624 i8042_ctr &= ~I8042_CTR_AUXINT;
625 i8042_ctr |= I8042_CTR_AUXDIS;
4eb3c30b 626 pr_err("Failed to enable AUX port\n");
de9ce703
DT
627 return -EIO;
628 }
629
630 return 0;
631}
632
633/*
634 * i8042_enable_mux_ports enables 4 individual AUX ports after
635 * the controller has been switched into Multiplexed mode
636 */
637
638static int i8042_enable_mux_ports(void)
639{
640 unsigned char param;
641 int i;
642
643 for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
644 i8042_command(&param, I8042_CMD_MUX_PFX + i);
645 i8042_command(&param, I8042_CMD_AUX_ENABLE);
646 }
647
648 return i8042_enable_aux_port();
649}
650
1da177e4 651/*
386b3849
DT
652 * i8042_set_mux_mode checks whether the controller has an
653 * active multiplexor and puts the chip into Multiplexed (true)
654 * or Legacy (false) mode.
1da177e4
LT
655 */
656
386b3849 657static int i8042_set_mux_mode(bool multiplex, unsigned char *mux_version)
1da177e4
LT
658{
659
386b3849 660 unsigned char param, val;
1da177e4
LT
661/*
662 * Get rid of bytes in the queue.
663 */
664
665 i8042_flush();
666
667/*
668 * Internal loopback test - send three bytes, they should come back from the
de9ce703 669 * mouse interface, the last should be version.
1da177e4
LT
670 */
671
386b3849
DT
672 param = val = 0xf0;
673 if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param != val)
674 return -1;
675 param = val = multiplex ? 0x56 : 0xf6;
676 if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param != val)
1da177e4 677 return -1;
386b3849
DT
678 param = val = multiplex ? 0xa4 : 0xa5;
679 if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param == val)
1da177e4 680 return -1;
386b3849
DT
681
682/*
683 * Workaround for interference with USB Legacy emulation
684 * that causes a v10.12 MUX to be found.
685 */
686 if (param == 0xac)
1da177e4
LT
687 return -1;
688
689 if (mux_version)
463a4f76 690 *mux_version = param;
1da177e4
LT
691
692 return 0;
693}
694
1da177e4 695/*
de9ce703
DT
696 * i8042_check_mux() checks whether the controller supports the PS/2 Active
697 * Multiplexing specification by Synaptics, Phoenix, Insyde and
698 * LCS/Telegraphics.
1da177e4
LT
699 */
700
f8113416 701static int __init i8042_check_mux(void)
1da177e4 702{
de9ce703
DT
703 unsigned char mux_version;
704
386b3849 705 if (i8042_set_mux_mode(true, &mux_version))
de9ce703
DT
706 return -1;
707
4eb3c30b 708 pr_info("Detected active multiplexing controller, rev %d.%d\n",
de9ce703 709 (mux_version >> 4) & 0xf, mux_version & 0xf);
1da177e4 710
de9ce703
DT
711/*
712 * Disable all muxed ports by disabling AUX.
713 */
1da177e4
LT
714 i8042_ctr |= I8042_CTR_AUXDIS;
715 i8042_ctr &= ~I8042_CTR_AUXINT;
716
717 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
4eb3c30b 718 pr_err("Failed to disable AUX port, can't use MUX\n");
de9ce703 719 return -EIO;
1da177e4
LT
720 }
721
386b3849 722 i8042_mux_present = true;
1da177e4
LT
723
724 return 0;
725}
726
1da177e4 727/*
de9ce703 728 * The following is used to test AUX IRQ delivery.
1da177e4 729 */
f8113416
DT
730static struct completion i8042_aux_irq_delivered __initdata;
731static bool i8042_irq_being_tested __initdata;
1da177e4 732
f8113416 733static irqreturn_t __init i8042_aux_test_irq(int irq, void *dev_id)
1da177e4 734{
de9ce703
DT
735 unsigned long flags;
736 unsigned char str, data;
e3758b2a 737 int ret = 0;
1da177e4 738
de9ce703
DT
739 spin_lock_irqsave(&i8042_lock, flags);
740 str = i8042_read_status();
741 if (str & I8042_STR_OBF) {
742 data = i8042_read_data();
4eb3c30b
JP
743 dbg("%02x <- i8042 (aux_test_irq, %s)\n",
744 data, str & I8042_STR_AUXDATA ? "aux" : "kbd");
de9ce703
DT
745 if (i8042_irq_being_tested &&
746 data == 0xa5 && (str & I8042_STR_AUXDATA))
747 complete(&i8042_aux_irq_delivered);
e3758b2a 748 ret = 1;
de9ce703
DT
749 }
750 spin_unlock_irqrestore(&i8042_lock, flags);
1da177e4 751
e3758b2a 752 return IRQ_RETVAL(ret);
1da177e4
LT
753}
754
d2ada559
RS
755/*
756 * i8042_toggle_aux - enables or disables AUX port on i8042 via command and
757 * verifies success by readinng CTR. Used when testing for presence of AUX
758 * port.
759 */
f8113416 760static int __init i8042_toggle_aux(bool on)
d2ada559
RS
761{
762 unsigned char param;
763 int i;
764
765 if (i8042_command(&param,
766 on ? I8042_CMD_AUX_ENABLE : I8042_CMD_AUX_DISABLE))
767 return -1;
768
769 /* some chips need some time to set the I8042_CTR_AUXDIS bit */
770 for (i = 0; i < 100; i++) {
771 udelay(50);
772
773 if (i8042_command(&param, I8042_CMD_CTL_RCTR))
774 return -1;
775
776 if (!(param & I8042_CTR_AUXDIS) == on)
777 return 0;
778 }
779
780 return -1;
781}
1da177e4
LT
782
783/*
784 * i8042_check_aux() applies as much paranoia as it can at detecting
785 * the presence of an AUX interface.
786 */
787
f8113416 788static int __init i8042_check_aux(void)
1da177e4 789{
de9ce703 790 int retval = -1;
386b3849
DT
791 bool irq_registered = false;
792 bool aux_loop_broken = false;
de9ce703 793 unsigned long flags;
1da177e4 794 unsigned char param;
1da177e4
LT
795
796/*
797 * Get rid of bytes in the queue.
798 */
799
800 i8042_flush();
801
802/*
803 * Internal loopback test - filters out AT-type i8042's. Unfortunately
804 * SiS screwed up and their 5597 doesn't support the LOOP command even
805 * though it has an AUX port.
806 */
807
808 param = 0x5a;
3ca5de6d
DT
809 retval = i8042_command(&param, I8042_CMD_AUX_LOOP);
810 if (retval || param != 0x5a) {
1da177e4
LT
811
812/*
813 * External connection test - filters out AT-soldered PS/2 i8042's
814 * 0x00 - no error, 0x01-0x03 - clock/data stuck, 0xff - general error
815 * 0xfa - no error on some notebooks which ignore the spec
816 * Because it's common for chipsets to return error on perfectly functioning
817 * AUX ports, we test for this only when the LOOP command failed.
818 */
819
de9ce703
DT
820 if (i8042_command(&param, I8042_CMD_AUX_TEST) ||
821 (param && param != 0xfa && param != 0xff))
822 return -1;
1e4865f8 823
3ca5de6d
DT
824/*
825 * If AUX_LOOP completed without error but returned unexpected data
826 * mark it as broken
827 */
828 if (!retval)
386b3849 829 aux_loop_broken = true;
1da177e4
LT
830 }
831
832/*
833 * Bit assignment test - filters out PS/2 i8042's in AT mode
834 */
835
386b3849 836 if (i8042_toggle_aux(false)) {
4eb3c30b
JP
837 pr_warn("Failed to disable AUX port, but continuing anyway... Is this a SiS?\n");
838 pr_warn("If AUX port is really absent please use the 'i8042.noaux' option\n");
1da177e4
LT
839 }
840
386b3849 841 if (i8042_toggle_aux(true))
1da177e4
LT
842 return -1;
843
148e9a71
SV
844/*
845 * Reset keyboard (needed on some laptops to successfully detect
846 * touchpad, e.g., some Gigabyte laptop models with Elantech
847 * touchpads).
848 */
849 if (i8042_kbdreset) {
850 pr_warn("Attempting to reset device connected to KBD port\n");
851 i8042_kbd_write(NULL, (unsigned char) 0xff);
852 }
853
1da177e4 854/*
de9ce703
DT
855 * Test AUX IRQ delivery to make sure BIOS did not grab the IRQ and
856 * used it for a PCI card or somethig else.
1da177e4
LT
857 */
858
1c7827ae 859 if (i8042_noloop || i8042_bypass_aux_irq_test || aux_loop_broken) {
de9ce703
DT
860/*
861 * Without LOOP command we can't test AUX IRQ delivery. Assume the port
862 * is working and hope we are right.
863 */
864 retval = 0;
865 goto out;
866 }
1da177e4 867
de9ce703
DT
868 if (request_irq(I8042_AUX_IRQ, i8042_aux_test_irq, IRQF_SHARED,
869 "i8042", i8042_platform_device))
870 goto out;
1da177e4 871
386b3849 872 irq_registered = true;
de9ce703
DT
873
874 if (i8042_enable_aux_port())
875 goto out;
876
877 spin_lock_irqsave(&i8042_lock, flags);
1da177e4 878
de9ce703 879 init_completion(&i8042_aux_irq_delivered);
386b3849 880 i8042_irq_being_tested = true;
de9ce703
DT
881
882 param = 0xa5;
883 retval = __i8042_command(&param, I8042_CMD_AUX_LOOP & 0xf0ff);
884
885 spin_unlock_irqrestore(&i8042_lock, flags);
886
887 if (retval)
888 goto out;
1da177e4 889
de9ce703
DT
890 if (wait_for_completion_timeout(&i8042_aux_irq_delivered,
891 msecs_to_jiffies(250)) == 0) {
1da177e4 892/*
de9ce703
DT
893 * AUX IRQ was never delivered so we need to flush the controller to
894 * get rid of the byte we put there; otherwise keyboard may not work.
1da177e4 895 */
4eb3c30b 896 dbg(" -- i8042 (aux irq test timeout)\n");
de9ce703
DT
897 i8042_flush();
898 retval = -1;
899 }
1da177e4 900
de9ce703 901 out:
1da177e4 902
de9ce703
DT
903/*
904 * Disable the interface.
905 */
1da177e4 906
de9ce703
DT
907 i8042_ctr |= I8042_CTR_AUXDIS;
908 i8042_ctr &= ~I8042_CTR_AUXINT;
1da177e4 909
de9ce703
DT
910 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
911 retval = -1;
1da177e4 912
de9ce703
DT
913 if (irq_registered)
914 free_irq(I8042_AUX_IRQ, i8042_platform_device);
1da177e4 915
de9ce703
DT
916 return retval;
917}
1da177e4 918
de9ce703 919static int i8042_controller_check(void)
1da177e4 920{
2f0d2604 921 if (i8042_flush()) {
f5d75341 922 pr_info("No controller found\n");
de9ce703
DT
923 return -ENODEV;
924 }
925
926 return 0;
1da177e4
LT
927}
928
de9ce703 929static int i8042_controller_selftest(void)
2673c836
VP
930{
931 unsigned char param;
5ea2fc64 932 int i = 0;
2673c836 933
5ea2fc64
AV
934 /*
935 * We try this 5 times; on some really fragile systems this does not
936 * take the first time...
937 */
938 do {
939
940 if (i8042_command(&param, I8042_CMD_CTL_TEST)) {
a2a94e73 941 pr_err("i8042 controller selftest timeout\n");
5ea2fc64
AV
942 return -ENODEV;
943 }
944
945 if (param == I8042_RET_CTL_TEST)
946 return 0;
2673c836 947
a2a94e73
PB
948 dbg("i8042 controller selftest: %#x != %#x\n",
949 param, I8042_RET_CTL_TEST);
5ea2fc64
AV
950 msleep(50);
951 } while (i++ < 5);
2673c836 952
5ea2fc64
AV
953#ifdef CONFIG_X86
954 /*
955 * On x86, we don't fail entire i8042 initialization if controller
956 * reset fails in hopes that keyboard port will still be functional
957 * and user will still get a working keyboard. This is especially
958 * important on netbooks. On other arches we trust hardware more.
959 */
4eb3c30b 960 pr_info("giving up on controller selftest, continuing anyway...\n");
2673c836 961 return 0;
5ea2fc64 962#else
a2a94e73 963 pr_err("i8042 controller selftest failed\n");
5ea2fc64
AV
964 return -EIO;
965#endif
2673c836 966}
1da177e4
LT
967
968/*
969 * i8042_controller init initializes the i8042 controller, and,
970 * most importantly, sets it into non-xlated mode if that's
971 * desired.
972 */
973
974static int i8042_controller_init(void)
975{
976 unsigned long flags;
ee1e82ce
DT
977 int n = 0;
978 unsigned char ctr[2];
1da177e4 979
1da177e4 980/*
ee1e82ce 981 * Save the CTR for restore on unload / reboot.
1da177e4
LT
982 */
983
ee1e82ce
DT
984 do {
985 if (n >= 10) {
4eb3c30b 986 pr_err("Unable to get stable CTR read\n");
ee1e82ce
DT
987 return -EIO;
988 }
989
990 if (n != 0)
991 udelay(50);
992
993 if (i8042_command(&ctr[n++ % 2], I8042_CMD_CTL_RCTR)) {
4eb3c30b 994 pr_err("Can't read CTR while initializing i8042\n");
ee1e82ce
DT
995 return -EIO;
996 }
997
998 } while (n < 2 || ctr[0] != ctr[1]);
1da177e4 999
ee1e82ce 1000 i8042_initial_ctr = i8042_ctr = ctr[0];
1da177e4
LT
1001
1002/*
1003 * Disable the keyboard interface and interrupt.
1004 */
1005
1006 i8042_ctr |= I8042_CTR_KBDDIS;
1007 i8042_ctr &= ~I8042_CTR_KBDINT;
1008
1009/*
1010 * Handle keylock.
1011 */
1012
1013 spin_lock_irqsave(&i8042_lock, flags);
1014 if (~i8042_read_status() & I8042_STR_KEYLOCK) {
1015 if (i8042_unlock)
1016 i8042_ctr |= I8042_CTR_IGNKEYLOCK;
82dd9eff 1017 else
4eb3c30b 1018 pr_warn("Warning: Keylock active\n");
1da177e4
LT
1019 }
1020 spin_unlock_irqrestore(&i8042_lock, flags);
1021
1022/*
1023 * If the chip is configured into nontranslated mode by the BIOS, don't
1024 * bother enabling translating and be happy.
1025 */
1026
1027 if (~i8042_ctr & I8042_CTR_XLATE)
386b3849 1028 i8042_direct = true;
1da177e4
LT
1029
1030/*
1031 * Set nontranslated mode for the kbd interface if requested by an option.
1032 * After this the kbd interface becomes a simple serial in/out, like the aux
1033 * interface is. We don't do this by default, since it can confuse notebook
1034 * BIOSes.
1035 */
1036
1037 if (i8042_direct)
1038 i8042_ctr &= ~I8042_CTR_XLATE;
1039
1040/*
1041 * Write CTR back.
1042 */
1043
1044 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
4eb3c30b 1045 pr_err("Can't write CTR while initializing i8042\n");
de9ce703 1046 return -EIO;
1da177e4
LT
1047 }
1048
ee1e82ce
DT
1049/*
1050 * Flush whatever accumulated while we were disabling keyboard port.
1051 */
1052
1053 i8042_flush();
1054
1da177e4
LT
1055 return 0;
1056}
1057
1058
1059/*
de9ce703 1060 * Reset the controller and reset CRT to the original value set by BIOS.
1da177e4 1061 */
de9ce703 1062
930e1924 1063static void i8042_controller_reset(bool s2r_wants_reset)
1da177e4 1064{
de9ce703 1065 i8042_flush();
1da177e4 1066
8d04ddb6
DT
1067/*
1068 * Disable both KBD and AUX interfaces so they don't get in the way
1069 */
1070
1071 i8042_ctr |= I8042_CTR_KBDDIS | I8042_CTR_AUXDIS;
1072 i8042_ctr &= ~(I8042_CTR_KBDINT | I8042_CTR_AUXINT);
1073
ee1e82ce 1074 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
4eb3c30b 1075 pr_warn("Can't write CTR while resetting\n");
5ddbc77c 1076
1da177e4
LT
1077/*
1078 * Disable MUX mode if present.
1079 */
1080
1081 if (i8042_mux_present)
386b3849 1082 i8042_set_mux_mode(false, NULL);
1da177e4
LT
1083
1084/*
de9ce703 1085 * Reset the controller if requested.
1da177e4
LT
1086 */
1087
930e1924
MPS
1088 if (i8042_reset == I8042_RESET_ALWAYS ||
1089 (i8042_reset == I8042_RESET_ON_S2RAM && s2r_wants_reset)) {
1ca56e51 1090 i8042_controller_selftest();
930e1924 1091 }
1da177e4 1092
de9ce703
DT
1093/*
1094 * Restore the original control register setting.
1095 */
1096
1097 if (i8042_command(&i8042_initial_ctr, I8042_CMD_CTL_WCTR))
4eb3c30b 1098 pr_warn("Can't restore CTR\n");
1da177e4
LT
1099}
1100
1101
1da177e4 1102/*
c7ff0d9c
TS
1103 * i8042_panic_blink() will turn the keyboard LEDs on or off and is called
1104 * when kernel panics. Flashing LEDs is useful for users running X who may
aa5e5dc2 1105 * not see the console and will help distinguishing panics from "real"
1da177e4
LT
1106 * lockups.
1107 *
1108 * Note that DELAY has a limit of 10ms so we will not get stuck here
1109 * waiting for KBC to free up even if KBD interrupt is off
1110 */
1111
1112#define DELAY do { mdelay(1); if (++delay > 10) return delay; } while(0)
1113
c7ff0d9c 1114static long i8042_panic_blink(int state)
1da177e4
LT
1115{
1116 long delay = 0;
c7ff0d9c 1117 char led;
1da177e4 1118
c7ff0d9c 1119 led = (state) ? 0x01 | 0x04 : 0;
1da177e4
LT
1120 while (i8042_read_status() & I8042_STR_IBF)
1121 DELAY;
4eb3c30b 1122 dbg("%02x -> i8042 (panic blink)\n", 0xed);
19f3c3e3 1123 i8042_suppress_kbd_ack = 2;
1da177e4
LT
1124 i8042_write_data(0xed); /* set leds */
1125 DELAY;
1126 while (i8042_read_status() & I8042_STR_IBF)
1127 DELAY;
1128 DELAY;
4eb3c30b 1129 dbg("%02x -> i8042 (panic blink)\n", led);
1da177e4
LT
1130 i8042_write_data(led);
1131 DELAY;
1da177e4
LT
1132 return delay;
1133}
1134
1135#undef DELAY
1136
d35895db
BP
1137#ifdef CONFIG_X86
1138static void i8042_dritek_enable(void)
1139{
594d6363 1140 unsigned char param = 0x90;
d35895db
BP
1141 int error;
1142
1143 error = i8042_command(&param, 0x1059);
1144 if (error)
4eb3c30b 1145 pr_warn("Failed to enable DRITEK extension: %d\n", error);
d35895db
BP
1146}
1147#endif
1148
82dd9eff 1149#ifdef CONFIG_PM
7e044e05 1150
1da177e4 1151/*
ebd7768d
DT
1152 * Here we try to reset everything back to a state we had
1153 * before suspending.
1da177e4
LT
1154 */
1155
930e1924 1156static int i8042_controller_resume(bool s2r_wants_reset)
1da177e4 1157{
de9ce703 1158 int error;
1da177e4 1159
de9ce703
DT
1160 error = i8042_controller_check();
1161 if (error)
1162 return error;
2673c836 1163
930e1924
MPS
1164 if (i8042_reset == I8042_RESET_ALWAYS ||
1165 (i8042_reset == I8042_RESET_ON_S2RAM && s2r_wants_reset)) {
1ca56e51
DT
1166 error = i8042_controller_selftest();
1167 if (error)
1168 return error;
1169 }
1da177e4
LT
1170
1171/*
82dd9eff 1172 * Restore original CTR value and disable all ports
1da177e4
LT
1173 */
1174
82dd9eff
DT
1175 i8042_ctr = i8042_initial_ctr;
1176 if (i8042_direct)
1177 i8042_ctr &= ~I8042_CTR_XLATE;
de9ce703
DT
1178 i8042_ctr |= I8042_CTR_AUXDIS | I8042_CTR_KBDDIS;
1179 i8042_ctr &= ~(I8042_CTR_AUXINT | I8042_CTR_KBDINT);
1180 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
4eb3c30b 1181 pr_warn("Can't write CTR to resume, retrying...\n");
2f6a77d5
JK
1182 msleep(50);
1183 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
4eb3c30b 1184 pr_err("CTR write retry failed\n");
2f6a77d5
JK
1185 return -EIO;
1186 }
de9ce703 1187 }
1da177e4 1188
d35895db
BP
1189
1190#ifdef CONFIG_X86
1191 if (i8042_dritek)
1192 i8042_dritek_enable();
1193#endif
1194
de9ce703 1195 if (i8042_mux_present) {
386b3849 1196 if (i8042_set_mux_mode(true, NULL) || i8042_enable_mux_ports())
4eb3c30b 1197 pr_warn("failed to resume active multiplexor, mouse won't work\n");
de9ce703
DT
1198 } else if (i8042_ports[I8042_AUX_PORT_NO].serio)
1199 i8042_enable_aux_port();
1da177e4 1200
de9ce703
DT
1201 if (i8042_ports[I8042_KBD_PORT_NO].serio)
1202 i8042_enable_kbd_port();
1203
7d12e780 1204 i8042_interrupt(0, NULL);
1da177e4
LT
1205
1206 return 0;
1da177e4 1207}
ebd7768d 1208
1ca56e51
DT
1209/*
1210 * Here we try to restore the original BIOS settings to avoid
1211 * upsetting it.
1212 */
1213
1729ad1f 1214static int i8042_pm_suspend(struct device *dev)
1ca56e51 1215{
f13b2065
RW
1216 int i;
1217
1c5dd134
RW
1218 if (pm_suspend_via_firmware())
1219 i8042_controller_reset(true);
1ca56e51 1220
f13b2065
RW
1221 /* Set up serio interrupts for system wakeup. */
1222 for (i = 0; i < I8042_NUM_PORTS; i++) {
1223 struct serio *serio = i8042_ports[i].serio;
1224
1225 if (serio && device_may_wakeup(&serio->dev))
1226 enable_irq_wake(i8042_ports[i].irq);
1227 }
1228
1ca56e51
DT
1229 return 0;
1230}
1231
1c5dd134
RW
1232static int i8042_pm_resume_noirq(struct device *dev)
1233{
1234 if (!pm_resume_via_firmware())
1235 i8042_interrupt(0, NULL);
1236
1237 return 0;
1238}
1239
1ca56e51
DT
1240static int i8042_pm_resume(struct device *dev)
1241{
930e1924 1242 bool want_reset;
f13b2065
RW
1243 int i;
1244
1245 for (i = 0; i < I8042_NUM_PORTS; i++) {
1246 struct serio *serio = i8042_ports[i].serio;
1247
1248 if (serio && device_may_wakeup(&serio->dev))
1249 disable_irq_wake(i8042_ports[i].irq);
1250 }
1251
1ca56e51 1252 /*
1c5dd134
RW
1253 * If platform firmware was not going to be involved in suspend, we did
1254 * not restore the controller state to whatever it had been at boot
1255 * time, so we do not need to do anything.
1ca56e51 1256 */
1c5dd134
RW
1257 if (!pm_suspend_via_firmware())
1258 return 0;
1259
1260 /*
1261 * We only need to reset the controller if we are resuming after handing
1262 * off control to the platform firmware, otherwise we can simply restore
1263 * the mode.
1264 */
930e1924 1265 want_reset = pm_resume_via_firmware();
1c5dd134 1266
930e1924 1267 return i8042_controller_resume(want_reset);
1ca56e51
DT
1268}
1269
c2d1a2a1
AJ
1270static int i8042_pm_thaw(struct device *dev)
1271{
1272 i8042_interrupt(0, NULL);
1273
1274 return 0;
1275}
1276
1729ad1f
DT
1277static int i8042_pm_reset(struct device *dev)
1278{
1279 i8042_controller_reset(false);
1280
1281 return 0;
1282}
1283
1ca56e51
DT
1284static int i8042_pm_restore(struct device *dev)
1285{
1286 return i8042_controller_resume(false);
1287}
1288
ebd7768d 1289static const struct dev_pm_ops i8042_pm_ops = {
1729ad1f 1290 .suspend = i8042_pm_suspend,
1c5dd134 1291 .resume_noirq = i8042_pm_resume_noirq,
1ca56e51 1292 .resume = i8042_pm_resume,
c2d1a2a1 1293 .thaw = i8042_pm_thaw,
ebd7768d
DT
1294 .poweroff = i8042_pm_reset,
1295 .restore = i8042_pm_restore,
1296};
1297
82dd9eff 1298#endif /* CONFIG_PM */
1da177e4
LT
1299
1300/*
1301 * We need to reset the 8042 back to original mode on system shutdown,
1302 * because otherwise BIOSes will be confused.
1303 */
1304
3ae5eaec 1305static void i8042_shutdown(struct platform_device *dev)
1da177e4 1306{
1729ad1f 1307 i8042_controller_reset(false);
1da177e4
LT
1308}
1309
f8113416 1310static int __init i8042_create_kbd_port(void)
1da177e4
LT
1311{
1312 struct serio *serio;
1313 struct i8042_port *port = &i8042_ports[I8042_KBD_PORT_NO];
1314
d39969de 1315 serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
0854e52d
DT
1316 if (!serio)
1317 return -ENOMEM;
1318
1319 serio->id.type = i8042_direct ? SERIO_8042 : SERIO_8042_XL;
1320 serio->write = i8042_dumbkbd ? NULL : i8042_kbd_write;
0854e52d
DT
1321 serio->start = i8042_start;
1322 serio->stop = i8042_stop;
5ddbc77c 1323 serio->close = i8042_port_close;
40974618 1324 serio->ps2_cmd_mutex = &i8042_mutex;
0854e52d
DT
1325 serio->port_data = port;
1326 serio->dev.parent = &i8042_platform_device->dev;
de9ce703 1327 strlcpy(serio->name, "i8042 KBD port", sizeof(serio->name));
0854e52d 1328 strlcpy(serio->phys, I8042_KBD_PHYS_DESC, sizeof(serio->phys));
a7c5868c
HG
1329 strlcpy(serio->firmware_id, i8042_kbd_firmware_id,
1330 sizeof(serio->firmware_id));
0854e52d
DT
1331
1332 port->serio = serio;
de9ce703 1333 port->irq = I8042_KBD_IRQ;
0854e52d 1334
de9ce703 1335 return 0;
1da177e4
LT
1336}
1337
f8113416 1338static int __init i8042_create_aux_port(int idx)
1da177e4
LT
1339{
1340 struct serio *serio;
de9ce703
DT
1341 int port_no = idx < 0 ? I8042_AUX_PORT_NO : I8042_MUX_PORT_NO + idx;
1342 struct i8042_port *port = &i8042_ports[port_no];
1da177e4 1343
d39969de 1344 serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
0854e52d
DT
1345 if (!serio)
1346 return -ENOMEM;
1347
1348 serio->id.type = SERIO_8042;
1349 serio->write = i8042_aux_write;
0854e52d
DT
1350 serio->start = i8042_start;
1351 serio->stop = i8042_stop;
47af45d6 1352 serio->ps2_cmd_mutex = &i8042_mutex;
0854e52d
DT
1353 serio->port_data = port;
1354 serio->dev.parent = &i8042_platform_device->dev;
de9ce703
DT
1355 if (idx < 0) {
1356 strlcpy(serio->name, "i8042 AUX port", sizeof(serio->name));
1357 strlcpy(serio->phys, I8042_AUX_PHYS_DESC, sizeof(serio->phys));
a7c5868c
HG
1358 strlcpy(serio->firmware_id, i8042_aux_firmware_id,
1359 sizeof(serio->firmware_id));
5ddbc77c 1360 serio->close = i8042_port_close;
de9ce703
DT
1361 } else {
1362 snprintf(serio->name, sizeof(serio->name), "i8042 AUX%d port", idx);
1363 snprintf(serio->phys, sizeof(serio->phys), I8042_MUX_PHYS_DESC, idx + 1);
266e43c4
HG
1364 strlcpy(serio->firmware_id, i8042_aux_firmware_id,
1365 sizeof(serio->firmware_id));
de9ce703 1366 }
0854e52d
DT
1367
1368 port->serio = serio;
de9ce703
DT
1369 port->mux = idx;
1370 port->irq = I8042_AUX_IRQ;
0854e52d 1371
de9ce703 1372 return 0;
1da177e4
LT
1373}
1374
f8113416 1375static void __init i8042_free_kbd_port(void)
1da177e4 1376{
de9ce703
DT
1377 kfree(i8042_ports[I8042_KBD_PORT_NO].serio);
1378 i8042_ports[I8042_KBD_PORT_NO].serio = NULL;
1379}
1da177e4 1380
f8113416 1381static void __init i8042_free_aux_ports(void)
de9ce703
DT
1382{
1383 int i;
0854e52d 1384
de9ce703
DT
1385 for (i = I8042_AUX_PORT_NO; i < I8042_NUM_PORTS; i++) {
1386 kfree(i8042_ports[i].serio);
1387 i8042_ports[i].serio = NULL;
1388 }
1389}
0854e52d 1390
f8113416 1391static void __init i8042_register_ports(void)
de9ce703
DT
1392{
1393 int i;
0854e52d 1394
de9ce703 1395 for (i = 0; i < I8042_NUM_PORTS; i++) {
f13b2065
RW
1396 struct serio *serio = i8042_ports[i].serio;
1397
684bec10
DD
1398 if (!serio)
1399 continue;
1400
1401 printk(KERN_INFO "serio: %s at %#lx,%#lx irq %d\n",
1402 serio->name,
1403 (unsigned long) I8042_DATA_REG,
1404 (unsigned long) I8042_COMMAND_REG,
1405 i8042_ports[i].irq);
1406 serio_register_port(serio);
1407 device_set_wakeup_capable(&serio->dev, true);
1408
1409 /*
1410 * On platforms using suspend-to-idle, allow the keyboard to
1411 * wake up the system from sleep by enabling keyboard wakeups
1412 * by default. This is consistent with keyboard wakeup
1413 * behavior on many platforms using suspend-to-RAM (ACPI S3)
1414 * by default.
1415 */
1416 if (pm_suspend_via_s2idle() && i == I8042_KBD_PORT_NO)
1417 device_set_wakeup_enable(&serio->dev, true);
de9ce703 1418 }
1da177e4
LT
1419}
1420
e2619cf7 1421static void i8042_unregister_ports(void)
1da177e4 1422{
de9ce703 1423 int i;
1da177e4 1424
de9ce703
DT
1425 for (i = 0; i < I8042_NUM_PORTS; i++) {
1426 if (i8042_ports[i].serio) {
1427 serio_unregister_port(i8042_ports[i].serio);
1428 i8042_ports[i].serio = NULL;
1429 }
1430 }
1431}
1432
1433static void i8042_free_irqs(void)
1434{
1435 if (i8042_aux_irq_registered)
1436 free_irq(I8042_AUX_IRQ, i8042_platform_device);
1437 if (i8042_kbd_irq_registered)
1438 free_irq(I8042_KBD_IRQ, i8042_platform_device);
1439
386b3849 1440 i8042_aux_irq_registered = i8042_kbd_irq_registered = false;
de9ce703
DT
1441}
1442
f8113416 1443static int __init i8042_setup_aux(void)
de9ce703
DT
1444{
1445 int (*aux_enable)(void);
1446 int error;
1447 int i;
1da177e4 1448
de9ce703 1449 if (i8042_check_aux())
87fd6318 1450 return -ENODEV;
1da177e4 1451
de9ce703
DT
1452 if (i8042_nomux || i8042_check_mux()) {
1453 error = i8042_create_aux_port(-1);
1454 if (error)
1455 goto err_free_ports;
1456 aux_enable = i8042_enable_aux_port;
1457 } else {
1458 for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
1459 error = i8042_create_aux_port(i);
1460 if (error)
1461 goto err_free_ports;
0854e52d 1462 }
de9ce703 1463 aux_enable = i8042_enable_mux_ports;
1da177e4
LT
1464 }
1465
de9ce703
DT
1466 error = request_irq(I8042_AUX_IRQ, i8042_interrupt, IRQF_SHARED,
1467 "i8042", i8042_platform_device);
1468 if (error)
1469 goto err_free_ports;
945ef0d4 1470
de9ce703
DT
1471 if (aux_enable())
1472 goto err_free_irq;
1da177e4 1473
386b3849 1474 i8042_aux_irq_registered = true;
1da177e4 1475 return 0;
0854e52d 1476
de9ce703
DT
1477 err_free_irq:
1478 free_irq(I8042_AUX_IRQ, i8042_platform_device);
1479 err_free_ports:
1480 i8042_free_aux_ports();
1481 return error;
1482}
0854e52d 1483
f8113416 1484static int __init i8042_setup_kbd(void)
de9ce703
DT
1485{
1486 int error;
1487
1488 error = i8042_create_kbd_port();
1489 if (error)
1490 return error;
1491
1492 error = request_irq(I8042_KBD_IRQ, i8042_interrupt, IRQF_SHARED,
1493 "i8042", i8042_platform_device);
1494 if (error)
1495 goto err_free_port;
1496
1497 error = i8042_enable_kbd_port();
1498 if (error)
1499 goto err_free_irq;
1500
386b3849 1501 i8042_kbd_irq_registered = true;
de9ce703
DT
1502 return 0;
1503
1504 err_free_irq:
1505 free_irq(I8042_KBD_IRQ, i8042_platform_device);
1506 err_free_port:
1507 i8042_free_kbd_port();
1508 return error;
1da177e4
LT
1509}
1510
e1443d28
SCP
1511static int i8042_kbd_bind_notifier(struct notifier_block *nb,
1512 unsigned long action, void *data)
1513{
1514 struct device *dev = data;
1515 struct serio *serio = to_serio_port(dev);
1516 struct i8042_port *port = serio->port_data;
1517
1518 if (serio != i8042_ports[I8042_KBD_PORT_NO].serio)
1519 return 0;
1520
1521 switch (action) {
1522 case BUS_NOTIFY_BOUND_DRIVER:
1523 port->driver_bound = true;
1524 break;
1525
1526 case BUS_NOTIFY_UNBIND_DRIVER:
1527 port->driver_bound = false;
1528 break;
1529 }
1530
1531 return 0;
1532}
1533
f8113416 1534static int __init i8042_probe(struct platform_device *dev)
1da177e4 1535{
de9ce703 1536 int error;
1da177e4 1537
ec62e1c8
DT
1538 i8042_platform_device = dev;
1539
930e1924 1540 if (i8042_reset == I8042_RESET_ALWAYS) {
1ca56e51
DT
1541 error = i8042_controller_selftest();
1542 if (error)
1543 return error;
1544 }
1da177e4 1545
de9ce703
DT
1546 error = i8042_controller_init();
1547 if (error)
1548 return error;
1549
d35895db
BP
1550#ifdef CONFIG_X86
1551 if (i8042_dritek)
1552 i8042_dritek_enable();
1553#endif
1554
de9ce703
DT
1555 if (!i8042_noaux) {
1556 error = i8042_setup_aux();
1557 if (error && error != -ENODEV && error != -EBUSY)
1558 goto out_fail;
1559 }
1560
1561 if (!i8042_nokbd) {
1562 error = i8042_setup_kbd();
1563 if (error)
1564 goto out_fail;
1565 }
de9ce703
DT
1566/*
1567 * Ok, everything is ready, let's register all serio ports
1568 */
1569 i8042_register_ports();
1570
1571 return 0;
1572
1573 out_fail:
1574 i8042_free_aux_ports(); /* in case KBD failed but AUX not */
1575 i8042_free_irqs();
1729ad1f 1576 i8042_controller_reset(false);
ec62e1c8 1577 i8042_platform_device = NULL;
de9ce703
DT
1578
1579 return error;
1580}
1581
e2619cf7 1582static int i8042_remove(struct platform_device *dev)
de9ce703
DT
1583{
1584 i8042_unregister_ports();
1585 i8042_free_irqs();
1729ad1f 1586 i8042_controller_reset(false);
ec62e1c8 1587 i8042_platform_device = NULL;
1da177e4 1588
87fd6318
DT
1589 return 0;
1590}
1591
1592static struct platform_driver i8042_driver = {
1593 .driver = {
1594 .name = "i8042",
ebd7768d
DT
1595#ifdef CONFIG_PM
1596 .pm = &i8042_pm_ops,
1597#endif
87fd6318 1598 },
1cb0aa88 1599 .remove = i8042_remove,
82dd9eff 1600 .shutdown = i8042_shutdown,
87fd6318
DT
1601};
1602
e1443d28
SCP
1603static struct notifier_block i8042_kbd_bind_notifier_block = {
1604 .notifier_call = i8042_kbd_bind_notifier,
1605};
1606
87fd6318
DT
1607static int __init i8042_init(void)
1608{
ec62e1c8 1609 struct platform_device *pdev;
87fd6318
DT
1610 int err;
1611
1612 dbg_init();
1613
1614 err = i8042_platform_init();
1615 if (err)
1616 return err;
1617
de9ce703
DT
1618 err = i8042_controller_check();
1619 if (err)
1620 goto err_platform_exit;
87fd6318 1621
ec62e1c8
DT
1622 pdev = platform_create_bundle(&i8042_driver, i8042_probe, NULL, 0, NULL, 0);
1623 if (IS_ERR(pdev)) {
1624 err = PTR_ERR(pdev);
f8113416 1625 goto err_platform_exit;
87fd6318
DT
1626 }
1627
e1443d28 1628 bus_register_notifier(&serio_bus, &i8042_kbd_bind_notifier_block);
de9ce703
DT
1629 panic_blink = i8042_panic_blink;
1630
87fd6318
DT
1631 return 0;
1632
87fd6318
DT
1633 err_platform_exit:
1634 i8042_platform_exit();
87fd6318
DT
1635 return err;
1636}
1637
1638static void __exit i8042_exit(void)
1639{
f8113416 1640 platform_device_unregister(i8042_platform_device);
af045b86 1641 platform_driver_unregister(&i8042_driver);
1da177e4
LT
1642 i8042_platform_exit();
1643
e1443d28 1644 bus_unregister_notifier(&serio_bus, &i8042_kbd_bind_notifier_block);
1da177e4
LT
1645 panic_blink = NULL;
1646}
1647
1648module_init(i8042_init);
1649module_exit(i8042_exit);