RDMA, core and ULPs: Declare ib_post_send() and ib_post_recv() arguments const
[linux-block.git] / drivers / infiniband / hw / mlx5 / mlx5_ib.h
CommitLineData
e126ba97 1/*
6cf0a15f 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
146d2f1a 45#include <linux/mlx5/transobj.h>
d2370e0a 46#include <rdma/ib_user_verbs.h>
3085e29e 47#include <rdma/mlx5-abi.h>
24da0016 48#include <rdma/uverbs_ioctl.h>
fd44e385 49#include <rdma/mlx5_user_ioctl_cmds.h>
e126ba97
EC
50
51#define mlx5_ib_dbg(dev, format, arg...) \
52pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
53 __LINE__, current->pid, ##arg)
54
55#define mlx5_ib_err(dev, format, arg...) \
56pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
57 __LINE__, current->pid, ##arg)
58
59#define mlx5_ib_warn(dev, format, arg...) \
60pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
61 __LINE__, current->pid, ##arg)
62
b368d7cb
MB
63#define field_avail(type, fld, sz) (offsetof(type, fld) + \
64 sizeof(((type *)0)->fld) <= (sz))
cfb5e088
HA
65#define MLX5_IB_DEFAULT_UIDX 0xffffff
66#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
b368d7cb 67
762f899a
MD
68#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
69
e126ba97
EC
70enum {
71 MLX5_IB_MMAP_CMD_SHIFT = 8,
72 MLX5_IB_MMAP_CMD_MASK = 0xff,
73};
74
e126ba97
EC
75enum {
76 MLX5_RES_SCAT_DATA32_CQE = 0x1,
77 MLX5_RES_SCAT_DATA64_CQE = 0x2,
78 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
79 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
80};
81
e126ba97
EC
82enum mlx5_ib_mad_ifc_flags {
83 MLX5_MAD_IFC_IGNORE_MKEY = 1,
84 MLX5_MAD_IFC_IGNORE_BKEY = 2,
85 MLX5_MAD_IFC_NET_VIEW = 4,
86};
87
051f2630 88enum {
2f5ff264 89 MLX5_CROSS_CHANNEL_BFREG = 0,
051f2630
LR
90};
91
cfb5e088
HA
92enum {
93 MLX5_CQE_VERSION_V0,
94 MLX5_CQE_VERSION_V1,
95};
96
eb761894
AK
97enum {
98 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
99 MLX5_TM_MAX_SGE = 1,
100};
101
4ed131d0
YH
102enum {
103 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
1ee47ab3 104 MLX5_IB_INVALID_BFREG = BIT(31),
4ed131d0
YH
105};
106
24da0016
AL
107enum {
108 MLX5_MAX_MEMIC_PAGES = 0x100,
109 MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
110};
111
112enum {
113 MLX5_MEMIC_BASE_ALIGN = 6,
114 MLX5_MEMIC_BASE_SIZE = 1 << MLX5_MEMIC_BASE_ALIGN,
115};
116
7c2344c3
MG
117struct mlx5_ib_vma_private_data {
118 struct list_head list;
119 struct vm_area_struct *vma;
ad9a3668
MD
120 /* protect vma_private_list add/del */
121 struct mutex *vma_private_list_mutex;
7c2344c3
MG
122};
123
e126ba97
EC
124struct mlx5_ib_ucontext {
125 struct ib_ucontext ibucontext;
126 struct list_head db_page_list;
127
128 /* protect doorbell record alloc/free
129 */
130 struct mutex db_page_mutex;
2f5ff264 131 struct mlx5_bfreg_info bfregi;
cfb5e088 132 u8 cqe_version;
146d2f1a 133 /* Transport Domain number */
134 u32 tdn;
7c2344c3 135 struct list_head vma_private_list;
ad9a3668
MD
136 /* protect vma_private_list add/del */
137 struct mutex vma_private_list_mutex;
7d0cc6ed 138
b037c29a 139 u64 lib_caps;
24da0016 140 DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
a8b92ca1 141 u16 devx_uid;
e126ba97
EC
142};
143
144static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
145{
146 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
147}
148
149struct mlx5_ib_pd {
150 struct ib_pd ibpd;
151 u32 pdn;
e126ba97
EC
152};
153
038d2ef8 154#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
35d19011 155#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
038d2ef8
MG
156#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
157#error "Invalid number of bypass priorities"
158#endif
159#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
160
161#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
cc0e5d42 162#define MLX5_IB_NUM_SNIFFER_FTS 2
802c2125 163#define MLX5_IB_NUM_EGRESS_FTS 1
038d2ef8
MG
164struct mlx5_ib_flow_prio {
165 struct mlx5_flow_table *flow_table;
166 unsigned int refcount;
167};
168
169struct mlx5_ib_flow_handler {
170 struct list_head list;
171 struct ib_flow ibflow;
5497adc6 172 struct mlx5_ib_flow_prio *prio;
74491de9 173 struct mlx5_flow_handle *rule;
3b3233fb 174 struct ib_counters *ibcounters;
d4be3f44
YH
175 struct mlx5_ib_dev *dev;
176 struct mlx5_ib_flow_matcher *flow_matcher;
038d2ef8
MG
177};
178
fd44e385
YH
179struct mlx5_ib_flow_matcher {
180 struct mlx5_ib_match_params matcher_mask;
181 int mask_len;
182 enum mlx5_ib_flow_type flow_type;
183 u16 priority;
184 struct mlx5_core_dev *mdev;
185 atomic_t usecnt;
186 u8 match_criteria_enable;
187};
188
038d2ef8
MG
189struct mlx5_ib_flow_db {
190 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
cc0e5d42 191 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
802c2125 192 struct mlx5_ib_flow_prio egress[MLX5_IB_NUM_EGRESS_FTS];
9ef9c640 193 struct mlx5_flow_table *lag_demux_ft;
038d2ef8
MG
194 /* Protect flow steering bypass flow tables
195 * when add/del flow rules.
196 * only single add/removal of flow steering rule could be done
197 * simultaneously.
198 */
199 struct mutex lock;
200};
201
e126ba97
EC
202/* Use macros here so that don't have to duplicate
203 * enum ib_send_flags and enum ib_qp_type for low-level driver
204 */
205
31616255
AK
206#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
207#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
208#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
209#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
210#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
211#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
56e11d62 212
e126ba97 213#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
d16e91da
HE
214/*
215 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
216 * creates the actual hardware QP.
217 */
218#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
b4aaa1f0
MS
219#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
220#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
e126ba97
EC
221#define MLX5_IB_WR_UMR IB_WR_RESERVED1
222
31616255
AK
223#define MLX5_IB_UMR_OCTOWORD 16
224#define MLX5_IB_UMR_XLT_ALIGNMENT 64
225
7d0cc6ed
AK
226#define MLX5_IB_UPD_XLT_ZAP BIT(0)
227#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
228#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
229#define MLX5_IB_UPD_XLT_ADDR BIT(3)
230#define MLX5_IB_UPD_XLT_PD BIT(4)
231#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
81713d37 232#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
7d0cc6ed 233
b11a4f9c
HE
234/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
235 *
236 * These flags are intended for internal use by the mlx5_ib driver, and they
237 * rely on the range reserved for that use in the ib_qp_create_flags enum.
238 */
239
240/* Create a UD QP whose source QP number is 1 */
241static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
242{
243 return IB_QP_CREATE_RESERVED_START;
244}
245
e126ba97
EC
246struct wr_list {
247 u16 opcode;
248 u16 next;
249};
250
e4cc4fa7
NO
251enum mlx5_ib_rq_flags {
252 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
b1383aa6 253 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
e4cc4fa7
NO
254};
255
e126ba97
EC
256struct mlx5_ib_wq {
257 u64 *wrid;
258 u32 *wr_data;
259 struct wr_list *w_list;
260 unsigned *wqe_head;
261 u16 unsig_count;
262
263 /* serialize post to the work queue
264 */
265 spinlock_t lock;
266 int wqe_cnt;
267 int max_post;
268 int max_gs;
269 int offset;
270 int wqe_shift;
271 unsigned head;
272 unsigned tail;
273 u16 cur_post;
274 u16 last_poll;
275 void *qend;
276};
277
03404e8a
MG
278enum mlx5_ib_wq_flags {
279 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
ccc87087 280 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
03404e8a
MG
281};
282
b4f34597
NO
283#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
284#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
285#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
286#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
287
79b20a6c
YH
288struct mlx5_ib_rwq {
289 struct ib_wq ibwq;
350d0e4c 290 struct mlx5_core_qp core_qp;
79b20a6c
YH
291 u32 rq_num_pas;
292 u32 log_rq_stride;
293 u32 log_rq_size;
294 u32 rq_page_offset;
295 u32 log_page_size;
ccc87087
NO
296 u32 log_num_strides;
297 u32 two_byte_shift_en;
298 u32 single_stride_log_num_of_bytes;
79b20a6c
YH
299 struct ib_umem *umem;
300 size_t buf_size;
301 unsigned int page_shift;
302 int create_type;
303 struct mlx5_db db;
304 u32 user_index;
305 u32 wqe_count;
306 u32 wqe_shift;
307 int wq_sig;
03404e8a 308 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
79b20a6c
YH
309};
310
e126ba97
EC
311enum {
312 MLX5_QP_USER,
313 MLX5_QP_KERNEL,
314 MLX5_QP_EMPTY
315};
316
79b20a6c
YH
317enum {
318 MLX5_WQ_USER,
319 MLX5_WQ_KERNEL
320};
321
c5f90929
YH
322struct mlx5_ib_rwq_ind_table {
323 struct ib_rwq_ind_table ib_rwq_ind_tbl;
324 u32 rqtn;
325};
326
19098df2 327struct mlx5_ib_ubuffer {
328 struct ib_umem *umem;
329 int buf_size;
330 u64 buf_addr;
331};
332
333struct mlx5_ib_qp_base {
334 struct mlx5_ib_qp *container_mibqp;
335 struct mlx5_core_qp mqp;
336 struct mlx5_ib_ubuffer ubuffer;
337};
338
339struct mlx5_ib_qp_trans {
340 struct mlx5_ib_qp_base base;
341 u16 xrcdn;
342 u8 alt_port;
343 u8 atomic_rd_en;
344 u8 resp_depth;
345};
346
28d61370
YH
347struct mlx5_ib_rss_qp {
348 u32 tirn;
349};
350
038d2ef8 351struct mlx5_ib_rq {
0fb2ed66 352 struct mlx5_ib_qp_base base;
353 struct mlx5_ib_wq *rq;
354 struct mlx5_ib_ubuffer ubuffer;
355 struct mlx5_db *doorbell;
038d2ef8 356 u32 tirn;
0fb2ed66 357 u8 state;
e4cc4fa7 358 u32 flags;
0fb2ed66 359};
360
361struct mlx5_ib_sq {
362 struct mlx5_ib_qp_base base;
363 struct mlx5_ib_wq *sq;
364 struct mlx5_ib_ubuffer ubuffer;
365 struct mlx5_db *doorbell;
b96c9dde 366 struct mlx5_flow_handle *flow_rule;
0fb2ed66 367 u32 tisn;
368 u8 state;
038d2ef8
MG
369};
370
371struct mlx5_ib_raw_packet_qp {
0fb2ed66 372 struct mlx5_ib_sq sq;
038d2ef8
MG
373 struct mlx5_ib_rq rq;
374};
375
5fe9dec0
EC
376struct mlx5_bf {
377 int buf_size;
378 unsigned long offset;
379 struct mlx5_sq_bfreg *bfreg;
380};
381
b4aaa1f0
MS
382struct mlx5_ib_dct {
383 struct mlx5_core_dct mdct;
384 u32 *in;
385};
386
e126ba97
EC
387struct mlx5_ib_qp {
388 struct ib_qp ibqp;
038d2ef8 389 union {
0fb2ed66 390 struct mlx5_ib_qp_trans trans_qp;
391 struct mlx5_ib_raw_packet_qp raw_packet_qp;
28d61370 392 struct mlx5_ib_rss_qp rss_qp;
b4aaa1f0 393 struct mlx5_ib_dct dct;
038d2ef8 394 };
388ca8be 395 struct mlx5_frag_buf buf;
e126ba97
EC
396
397 struct mlx5_db db;
398 struct mlx5_ib_wq rq;
399
e126ba97 400 u8 sq_signal_bits;
6e8484c5 401 u8 next_fence;
e126ba97
EC
402 struct mlx5_ib_wq sq;
403
e126ba97
EC
404 /* serialize qp state modifications
405 */
406 struct mutex mutex;
e126ba97
EC
407 u32 flags;
408 u8 port;
e126ba97 409 u8 state;
e126ba97
EC
410 int wq_sig;
411 int scat_cqe;
412 int max_inline_data;
5fe9dec0 413 struct mlx5_bf bf;
e126ba97
EC
414 int has_rq;
415
416 /* only for user space QPs. For kernel
417 * we have it from the bf object
418 */
2f5ff264 419 int bfregn;
e126ba97
EC
420
421 int create_type;
e1e66cc2
SG
422
423 /* Store signature errors */
424 bool signature_en;
6aec21f6 425
89ea94a7
MG
426 struct list_head qps_list;
427 struct list_head cq_recv_list;
428 struct list_head cq_send_list;
61147f39 429 struct mlx5_rate_limit rl;
c2e53b2c 430 u32 underlay_qpn;
f95ef6cb 431 bool tunnel_offload_en;
b4aaa1f0
MS
432 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
433 enum ib_qp_type qp_sub_type;
e126ba97
EC
434};
435
436struct mlx5_ib_cq_buf {
388ca8be 437 struct mlx5_frag_buf_ctrl fbc;
e126ba97
EC
438 struct ib_umem *umem;
439 int cqe_size;
bde51583 440 int nent;
e126ba97
EC
441};
442
443enum mlx5_ib_qp_flags {
f0313965
ES
444 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
445 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
446 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
447 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
448 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
449 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
b11a4f9c
HE
450 /* QP uses 1 as its source QP number */
451 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
358e42ea 452 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
d9f88e5a 453 MLX5_IB_QP_RSS = 1 << 8,
e4cc4fa7 454 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
c2e53b2c 455 MLX5_IB_QP_UNDERLAY = 1 << 10,
b1383aa6 456 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
f95ef6cb 457 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
e126ba97
EC
458};
459
968e78dd 460struct mlx5_umr_wr {
e622f2f4 461 struct ib_send_wr wr;
31616255
AK
462 u64 virt_addr;
463 u64 offset;
968e78dd
HE
464 struct ib_pd *pd;
465 unsigned int page_shift;
31616255 466 unsigned int xlt_size;
b216af40 467 u64 length;
968e78dd
HE
468 int access_flags;
469 u32 mkey;
470};
471
f696bf6d 472static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
e622f2f4
CH
473{
474 return container_of(wr, struct mlx5_umr_wr, wr);
475}
476
e126ba97
EC
477struct mlx5_shared_mr_info {
478 int mr_id;
479 struct ib_umem *umem;
480};
481
7a0c8f42
GL
482enum mlx5_ib_cq_pr_flags {
483 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
484};
485
e126ba97
EC
486struct mlx5_ib_cq {
487 struct ib_cq ibcq;
488 struct mlx5_core_cq mcq;
489 struct mlx5_ib_cq_buf buf;
490 struct mlx5_db db;
491
492 /* serialize access to the CQ
493 */
494 spinlock_t lock;
495
496 /* protect resize cq
497 */
498 struct mutex resize_mutex;
bde51583 499 struct mlx5_ib_cq_buf *resize_buf;
e126ba97
EC
500 struct ib_umem *resize_umem;
501 int cqe_size;
89ea94a7
MG
502 struct list_head list_send_qp;
503 struct list_head list_recv_qp;
051f2630 504 u32 create_flags;
25361e02
HE
505 struct list_head wc_list;
506 enum ib_cq_notify_flags notify_flags;
507 struct work_struct notify_work;
7a0c8f42 508 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
25361e02
HE
509};
510
511struct mlx5_ib_wc {
512 struct ib_wc wc;
513 struct list_head list;
e126ba97
EC
514};
515
516struct mlx5_ib_srq {
517 struct ib_srq ibsrq;
518 struct mlx5_core_srq msrq;
388ca8be 519 struct mlx5_frag_buf buf;
e126ba97
EC
520 struct mlx5_db db;
521 u64 *wrid;
522 /* protect SRQ hanlding
523 */
524 spinlock_t lock;
525 int head;
526 int tail;
527 u16 wqe_ctr;
528 struct ib_umem *umem;
529 /* serialize arming a SRQ
530 */
531 struct mutex mutex;
532 int wq_sig;
533};
534
535struct mlx5_ib_xrcd {
536 struct ib_xrcd ibxrcd;
537 u32 xrcdn;
538};
539
cc149f75
HE
540enum mlx5_ib_mtt_access_flags {
541 MLX5_IB_MTT_READ = (1 << 0),
542 MLX5_IB_MTT_WRITE = (1 << 1),
543};
544
24da0016
AL
545struct mlx5_ib_dm {
546 struct ib_dm ibdm;
547 phys_addr_t dev_addr;
548};
549
cc149f75
HE
550#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
551
6c29f57e
AL
552#define MLX5_IB_DM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
553 IB_ACCESS_REMOTE_WRITE |\
554 IB_ACCESS_REMOTE_READ |\
555 IB_ACCESS_REMOTE_ATOMIC |\
556 IB_ZERO_BASED)
557
e126ba97
EC
558struct mlx5_ib_mr {
559 struct ib_mr ibmr;
8a187ee5
SG
560 void *descs;
561 dma_addr_t desc_map;
562 int ndescs;
563 int max_descs;
564 int desc_size;
b005d316 565 int access_mode;
a606b0f6 566 struct mlx5_core_mkey mmkey;
e126ba97
EC
567 struct ib_umem *umem;
568 struct mlx5_shared_mr_info *smr_info;
569 struct list_head list;
570 int order;
8b7ff7f3 571 bool allocated_from_cache;
e126ba97 572 int npages;
746b5583 573 struct mlx5_ib_dev *dev;
ec22eb53 574 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
3121e3c4 575 struct mlx5_core_sig_ctx *sig;
b4cfe447 576 int live;
8a187ee5 577 void *descs_alloc;
56e11d62 578 int access_flags; /* Needed for rereg MR */
81713d37
AK
579
580 struct mlx5_ib_mr *parent;
581 atomic_t num_leaf_free;
582 wait_queue_head_t q_leaf_free;
e126ba97
EC
583};
584
d2370e0a
MB
585struct mlx5_ib_mw {
586 struct ib_mw ibmw;
587 struct mlx5_core_mkey mmkey;
db570d7d 588 int ndescs;
e126ba97
EC
589};
590
a74d2416 591struct mlx5_ib_umr_context {
add08d76 592 struct ib_cqe cqe;
a74d2416
SR
593 enum ib_wc_status status;
594 struct completion done;
595};
596
e126ba97
EC
597struct umr_common {
598 struct ib_pd *pd;
599 struct ib_cq *cq;
600 struct ib_qp *qp;
e126ba97
EC
601 /* control access to UMR QP
602 */
603 struct semaphore sem;
604};
605
606enum {
607 MLX5_FMR_INVALID,
608 MLX5_FMR_VALID,
609 MLX5_FMR_BUSY,
610};
611
e126ba97
EC
612struct mlx5_cache_ent {
613 struct list_head head;
614 /* sync access to the cahce entry
615 */
616 spinlock_t lock;
617
618
619 struct dentry *dir;
620 char name[4];
621 u32 order;
49780d42
AK
622 u32 xlt;
623 u32 access_mode;
624 u32 page;
625
e126ba97
EC
626 u32 size;
627 u32 cur;
628 u32 miss;
629 u32 limit;
630
631 struct dentry *fsize;
632 struct dentry *fcur;
633 struct dentry *fmiss;
634 struct dentry *flimit;
635
636 struct mlx5_ib_dev *dev;
637 struct work_struct work;
638 struct delayed_work dwork;
746b5583 639 int pending;
49780d42 640 struct completion compl;
e126ba97
EC
641};
642
643struct mlx5_mr_cache {
644 struct workqueue_struct *wq;
645 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
646 int stopped;
647 struct dentry *root;
648 unsigned long last_add;
649};
650
d16e91da
HE
651struct mlx5_ib_gsi_qp;
652
653struct mlx5_ib_port_resources {
7722f47e 654 struct mlx5_ib_resources *devr;
d16e91da 655 struct mlx5_ib_gsi_qp *gsi;
7722f47e 656 struct work_struct pkey_change_work;
d16e91da
HE
657};
658
e126ba97
EC
659struct mlx5_ib_resources {
660 struct ib_cq *c0;
661 struct ib_xrcd *x0;
662 struct ib_xrcd *x1;
663 struct ib_pd *p0;
664 struct ib_srq *s0;
4aa17b28 665 struct ib_srq *s1;
d16e91da
HE
666 struct mlx5_ib_port_resources ports[2];
667 /* Protects changes to the port resources */
668 struct mutex mutex;
e126ba97
EC
669};
670
e1f24a79 671struct mlx5_ib_counters {
7c16f477
KH
672 const char **names;
673 size_t *offsets;
e1f24a79
PP
674 u32 num_q_counters;
675 u32 num_cong_counters;
9f876f3d 676 u32 num_ext_ppcnt_counters;
7c16f477 677 u16 set_id;
aac4492e 678 bool set_id_valid;
7c16f477
KH
679};
680
32f69e4b
DJ
681struct mlx5_ib_multiport_info;
682
683struct mlx5_ib_multiport {
684 struct mlx5_ib_multiport_info *mpi;
685 /* To be held when accessing the multiport info */
686 spinlock_t mpi_lock;
687};
688
0837e86a 689struct mlx5_ib_port {
e1f24a79 690 struct mlx5_ib_counters cnts;
32f69e4b 691 struct mlx5_ib_multiport mp;
a9e546e7 692 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
0837e86a
MB
693};
694
fc24fc5e
AS
695struct mlx5_roce {
696 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
697 * netdev pointer
698 */
699 rwlock_t netdev_lock;
700 struct net_device *netdev;
701 struct notifier_block nb;
13eab21f 702 atomic_t next_port;
fd65f1b8 703 enum ib_port_state last_port_state;
7fd8aefb
DJ
704 struct mlx5_ib_dev *dev;
705 u8 native_port_num;
fc24fc5e
AS
706};
707
4a2da0b8
PP
708struct mlx5_ib_dbg_param {
709 int offset;
710 struct mlx5_ib_dev *dev;
711 struct dentry *dentry;
a9e546e7 712 u8 port_num;
4a2da0b8
PP
713};
714
715enum mlx5_ib_dbg_cc_types {
716 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
717 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
718 MLX5_IB_DBG_CC_RP_TIME_RESET,
719 MLX5_IB_DBG_CC_RP_BYTE_RESET,
720 MLX5_IB_DBG_CC_RP_THRESHOLD,
721 MLX5_IB_DBG_CC_RP_AI_RATE,
722 MLX5_IB_DBG_CC_RP_HAI_RATE,
723 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
724 MLX5_IB_DBG_CC_RP_MIN_RATE,
725 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
726 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
727 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
728 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
729 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
730 MLX5_IB_DBG_CC_RP_GD,
731 MLX5_IB_DBG_CC_NP_CNP_DSCP,
732 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
733 MLX5_IB_DBG_CC_NP_CNP_PRIO,
734 MLX5_IB_DBG_CC_MAX,
735};
736
737struct mlx5_ib_dbg_cc_params {
738 struct dentry *root;
739 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
740};
741
03404e8a
MG
742enum {
743 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
744};
745
fe248c3a
MG
746struct mlx5_ib_dbg_delay_drop {
747 struct dentry *dir_debugfs;
748 struct dentry *rqs_cnt_debugfs;
749 struct dentry *events_cnt_debugfs;
750 struct dentry *timeout_debugfs;
751};
752
03404e8a
MG
753struct mlx5_ib_delay_drop {
754 struct mlx5_ib_dev *dev;
755 struct work_struct delay_drop_work;
756 /* serialize setting of delay drop */
757 struct mutex lock;
758 u32 timeout;
759 bool activate;
fe248c3a
MG
760 atomic_t events_cnt;
761 atomic_t rqs_cnt;
762 struct mlx5_ib_dbg_delay_drop *dbg;
03404e8a
MG
763};
764
16c1975f
MB
765enum mlx5_ib_stages {
766 MLX5_IB_STAGE_INIT,
9a4ca38d 767 MLX5_IB_STAGE_FLOW_DB,
16c1975f 768 MLX5_IB_STAGE_CAPS,
8e6efa3a 769 MLX5_IB_STAGE_NON_DEFAULT_CB,
16c1975f
MB
770 MLX5_IB_STAGE_ROCE,
771 MLX5_IB_STAGE_DEVICE_RESOURCES,
772 MLX5_IB_STAGE_ODP,
773 MLX5_IB_STAGE_COUNTERS,
774 MLX5_IB_STAGE_CONG_DEBUGFS,
775 MLX5_IB_STAGE_UAR,
776 MLX5_IB_STAGE_BFREG,
42cea83f 777 MLX5_IB_STAGE_PRE_IB_REG_UMR,
8c84660b 778 MLX5_IB_STAGE_SPECS,
16c1975f 779 MLX5_IB_STAGE_IB_REG,
42cea83f 780 MLX5_IB_STAGE_POST_IB_REG_UMR,
16c1975f
MB
781 MLX5_IB_STAGE_DELAY_DROP,
782 MLX5_IB_STAGE_CLASS_ATTR,
fc385b7a 783 MLX5_IB_STAGE_REP_REG,
16c1975f
MB
784 MLX5_IB_STAGE_MAX,
785};
786
787struct mlx5_ib_stage {
788 int (*init)(struct mlx5_ib_dev *dev);
789 void (*cleanup)(struct mlx5_ib_dev *dev);
790};
791
792#define STAGE_CREATE(_stage, _init, _cleanup) \
793 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
794
795struct mlx5_ib_profile {
796 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
797};
798
32f69e4b
DJ
799struct mlx5_ib_multiport_info {
800 struct list_head list;
801 struct mlx5_ib_dev *ibdev;
802 struct mlx5_core_dev *mdev;
803 struct completion unref_comp;
804 u64 sys_image_guid;
805 u32 mdev_refcnt;
806 bool is_master;
807 bool unaffiliate;
808};
809
c6475a0b
AY
810struct mlx5_ib_flow_action {
811 struct ib_flow_action ib_action;
812 union {
813 struct {
814 u64 ib_flags;
815 struct mlx5_accel_esp_xfrm *ctx;
816 } esp_aes_gcm;
817 };
818};
819
24da0016
AL
820struct mlx5_memic {
821 struct mlx5_core_dev *dev;
822 spinlock_t memic_lock;
823 DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
824};
825
5e95af5f
RS
826struct mlx5_read_counters_attr {
827 struct mlx5_fc *hw_cntrs_hndl;
828 u64 *out;
829 u32 flags;
830};
831
3b3233fb
RS
832enum mlx5_ib_counters_type {
833 MLX5_IB_COUNTERS_FLOW,
834};
835
b29e2a13
RS
836struct mlx5_ib_mcounters {
837 struct ib_counters ibcntrs;
3b3233fb 838 enum mlx5_ib_counters_type type;
5e95af5f
RS
839 /* number of counters supported for this counters type */
840 u32 counters_num;
841 struct mlx5_fc *hw_cntrs_hndl;
842 /* read function for this counters type */
843 int (*read_counters)(struct ib_device *ibdev,
844 struct mlx5_read_counters_attr *read_attr);
3b3233fb
RS
845 /* max index set as part of create_flow */
846 u32 cntrs_max_index;
847 /* number of counters data entries (<description,index> pair) */
848 u32 ncounters;
849 /* counters data array for descriptions and indexes */
850 struct mlx5_ib_flow_counters_desc *counters_data;
851 /* protects access to mcounters internal data */
852 struct mutex mcntrs_mutex;
b29e2a13
RS
853};
854
855static inline struct mlx5_ib_mcounters *
856to_mcounters(struct ib_counters *ibcntrs)
857{
858 return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
859}
860
e126ba97
EC
861struct mlx5_ib_dev {
862 struct ib_device ib_dev;
9603b61d 863 struct mlx5_core_dev *mdev;
7fd8aefb 864 struct mlx5_roce roce[MLX5_MAX_PORTS];
e126ba97 865 int num_ports;
e126ba97
EC
866 /* serialize update of capability mask
867 */
868 struct mutex cap_mask_mutex;
869 bool ib_active;
870 struct umr_common umrc;
871 /* sync used page count stats
872 */
e126ba97
EC
873 struct mlx5_ib_resources devr;
874 struct mlx5_mr_cache cache;
746b5583 875 struct timer_list delay_timer;
6bc1a656
ML
876 /* Prevents soft lock on massive reg MRs */
877 struct mutex slow_path_mutex;
746b5583 878 int fill_delay;
8cdd312c
HE
879#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
880 struct ib_odp_caps odp_caps;
c438fde1 881 u64 odp_max_size;
6aec21f6
HE
882 /*
883 * Sleepable RCU that prevents destruction of MRs while they are still
884 * being used by a page fault handler.
885 */
886 struct srcu_struct mr_srcu;
81713d37 887 u32 null_mkey;
8cdd312c 888#endif
9a4ca38d 889 struct mlx5_ib_flow_db *flow_db;
89ea94a7
MG
890 /* protect resources needed as part of reset flow */
891 spinlock_t reset_flow_resource_lock;
892 struct list_head qp_list;
0837e86a
MB
893 /* Array with num_ports elements */
894 struct mlx5_ib_port *port;
c85023e1
HN
895 struct mlx5_sq_bfreg bfreg;
896 struct mlx5_sq_bfreg fp_bfreg;
03404e8a 897 struct mlx5_ib_delay_drop delay_drop;
16c1975f 898 const struct mlx5_ib_profile *profile;
fc385b7a 899 struct mlx5_eswitch_rep *rep;
c85023e1
HN
900
901 /* protect the user_td */
902 struct mutex lb_mutex;
903 u32 user_td;
904 u8 umr_fence;
32f69e4b
DJ
905 struct list_head ib_dev_list;
906 u64 sys_image_guid;
24da0016 907 struct mlx5_memic memic;
e126ba97
EC
908};
909
910static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
911{
912 return container_of(mcq, struct mlx5_ib_cq, mcq);
913}
914
915static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
916{
917 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
918}
919
920static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
921{
922 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
923}
924
e126ba97
EC
925static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
926{
927 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
928}
929
930static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
931{
19098df2 932 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
e126ba97
EC
933}
934
350d0e4c
YH
935static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
936{
937 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
938}
939
a606b0f6 940static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
d5436ba0 941{
a606b0f6 942 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
d5436ba0
SG
943}
944
e126ba97
EC
945static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
946{
947 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
948}
949
950static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
951{
952 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
953}
954
955static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
956{
957 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
958}
959
79b20a6c
YH
960static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
961{
962 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
963}
964
c5f90929
YH
965static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
966{
967 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
968}
969
e126ba97
EC
970static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
971{
972 return container_of(msrq, struct mlx5_ib_srq, msrq);
973}
974
24da0016
AL
975static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
976{
977 return container_of(ibdm, struct mlx5_ib_dm, ibdm);
978}
979
e126ba97
EC
980static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
981{
982 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
983}
984
d2370e0a
MB
985static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
986{
987 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
988}
989
c6475a0b
AY
990static inline struct mlx5_ib_flow_action *
991to_mflow_act(struct ib_flow_action *ibact)
992{
993 return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
994}
995
e126ba97
EC
996int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
997 struct mlx5_db *db);
998void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
999void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1000void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1001void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1002int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
a97e2d86
IW
1003 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1004 const void *in_mad, void *response_mad);
90898850 1005struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
477864c8 1006 struct ib_udata *udata);
90898850 1007int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
e126ba97
EC
1008int mlx5_ib_destroy_ah(struct ib_ah *ah);
1009struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
1010 struct ib_srq_init_attr *init_attr,
1011 struct ib_udata *udata);
1012int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1013 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
1014int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1015int mlx5_ib_destroy_srq(struct ib_srq *srq);
d34ac5cd
BVA
1016int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1017 const struct ib_recv_wr **bad_wr);
e126ba97
EC
1018struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1019 struct ib_qp_init_attr *init_attr,
1020 struct ib_udata *udata);
1021int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1022 int attr_mask, struct ib_udata *udata);
1023int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1024 struct ib_qp_init_attr *qp_init_attr);
1025int mlx5_ib_destroy_qp(struct ib_qp *qp);
d0e84c0a
YH
1026void mlx5_ib_drain_sq(struct ib_qp *qp);
1027void mlx5_ib_drain_rq(struct ib_qp *qp);
d34ac5cd
BVA
1028int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
1029 const struct ib_send_wr **bad_wr);
1030int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
1031 const struct ib_recv_wr **bad_wr);
e126ba97 1032void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
c1395a2a 1033int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
19098df2 1034 void *buffer, u32 length,
1035 struct mlx5_ib_qp_base *base);
bcf4c1ea
MB
1036struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
1037 const struct ib_cq_init_attr *attr,
1038 struct ib_ucontext *context,
e126ba97
EC
1039 struct ib_udata *udata);
1040int mlx5_ib_destroy_cq(struct ib_cq *cq);
1041int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1042int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1043int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1044int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1045struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1046struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1047 u64 virt_addr, int access_flags,
1048 struct ib_udata *udata);
d2370e0a
MB
1049struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1050 struct ib_udata *udata);
1051int mlx5_ib_dealloc_mw(struct ib_mw *mw);
7d0cc6ed
AK
1052int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1053 int page_shift, int flags);
81713d37
AK
1054struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1055 int access_flags);
1056void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
56e11d62
NO
1057int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1058 u64 length, u64 virt_addr, int access_flags,
1059 struct ib_pd *pd, struct ib_udata *udata);
e126ba97 1060int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
9bee178b
SG
1061struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1062 enum ib_mr_type mr_type,
1063 u32 max_num_sg);
ff2ba993 1064int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
9aa8b321 1065 unsigned int *sg_offset);
e126ba97 1066int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
a97e2d86 1067 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
4cd7c947
IW
1068 const struct ib_mad_hdr *in, size_t in_mad_size,
1069 struct ib_mad_hdr *out, size_t *out_mad_size,
1070 u16 *out_mad_pkey_index);
e126ba97
EC
1071struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
1072 struct ib_ucontext *context,
1073 struct ib_udata *udata);
1074int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
e126ba97
EC
1075int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1076int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1b5daf11
MD
1077int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1078 struct ib_smp *out_mad);
1079int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1080 __be64 *sys_image_guid);
1081int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1082 u16 *max_pkeys);
1083int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1084 u32 *vendor_id);
1085int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1086int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1087int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1088 u16 *pkey);
1089int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1090 union ib_gid *gid);
1091int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1092 struct ib_port_attr *props);
e126ba97
EC
1093int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1094 struct ib_port_attr *props);
1095int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1096void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
762f899a
MD
1097void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1098 unsigned long max_page_shift,
1099 int *count, int *shift,
e126ba97 1100 int *ncont, int *order);
832a6b06
HE
1101void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1102 int page_shift, size_t offset, size_t num_pages,
1103 __be64 *pas, int access_flags);
e126ba97 1104void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
cc149f75 1105 int page_shift, __be64 *pas, int access_flags);
e126ba97
EC
1106void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1107int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
1108int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1109int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
49780d42
AK
1110
1111struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1112void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
d5436ba0
SG
1113int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1114 struct ib_mr_status *mr_status);
79b20a6c
YH
1115struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1116 struct ib_wq_init_attr *init_attr,
1117 struct ib_udata *udata);
1118int mlx5_ib_destroy_wq(struct ib_wq *wq);
1119int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1120 u32 wq_attr_mask, struct ib_udata *udata);
c5f90929
YH
1121struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1122 struct ib_rwq_ind_table_init_attr *init_attr,
1123 struct ib_udata *udata);
1124int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
776a3906 1125bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
24da0016
AL
1126struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1127 struct ib_ucontext *context,
1128 struct ib_dm_alloc_attr *attr,
1129 struct uverbs_attr_bundle *attrs);
1130int mlx5_ib_dealloc_dm(struct ib_dm *ibdm);
6c29f57e
AL
1131struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1132 struct ib_dm_mr_attr *attr,
1133 struct uverbs_attr_bundle *attrs);
e126ba97 1134
8cdd312c 1135#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
938fe83c 1136void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
d9aaed83
AK
1137void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
1138 struct mlx5_pagefault *pfault);
6aec21f6 1139int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
6aec21f6
HE
1140int __init mlx5_ib_odp_init(void);
1141void mlx5_ib_odp_cleanup(void);
b4cfe447
HE
1142void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
1143 unsigned long end);
81713d37
AK
1144void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1145void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1146 size_t nentries, struct mlx5_ib_mr *mr, int flags);
6aec21f6 1147#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
938fe83c 1148static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
8cdd312c 1149{
938fe83c 1150 return;
8cdd312c 1151}
6aec21f6 1152
6aec21f6 1153static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
6aec21f6 1154static inline int mlx5_ib_odp_init(void) { return 0; }
81713d37
AK
1155static inline void mlx5_ib_odp_cleanup(void) {}
1156static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1157static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1158 size_t nentries, struct mlx5_ib_mr *mr,
1159 int flags) {}
6aec21f6 1160
8cdd312c
HE
1161#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1162
b5ca15ad
MB
1163/* Needed for rep profile */
1164int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev);
1165void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev);
1166int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev);
1167int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev);
1168int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev);
1169int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev);
1170void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev);
1171int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev);
1172void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev);
1173int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev);
1174void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev);
1175int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev);
1176void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev);
2d873449 1177void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev);
b5ca15ad
MB
1178int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev);
1179void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev);
2d873449 1180int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev);
b5ca15ad
MB
1181int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev);
1182void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1183 const struct mlx5_ib_profile *profile,
1184 int stage);
1185void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1186 const struct mlx5_ib_profile *profile);
1187
9967c70a
AB
1188int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1189 u8 port, struct ifla_vf_info *info);
1190int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1191 u8 port, int state);
1192int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1193 u8 port, struct ifla_vf_stats *stats);
1194int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1195 u64 guid, int type);
1196
47ec3866
PP
1197__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
1198 const struct ib_gid_attr *attr);
2811ba51 1199
a9e546e7
PP
1200void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1201int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
4a2da0b8 1202
d16e91da
HE
1203/* GSI QP helper functions */
1204struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1205 struct ib_qp_init_attr *init_attr);
1206int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1207int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1208 int attr_mask);
1209int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1210 int qp_attr_mask,
1211 struct ib_qp_init_attr *qp_init_attr);
d34ac5cd
BVA
1212int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
1213 const struct ib_send_wr **bad_wr);
1214int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
1215 const struct ib_recv_wr **bad_wr);
7722f47e 1216void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
d16e91da 1217
25361e02
HE
1218int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1219
4ed131d0
YH
1220void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1221 int bfregn);
32f69e4b
DJ
1222struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1223struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1224 u8 ib_port_num,
1225 u8 *native_port_num);
1226void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1227 u8 port_num);
4ed131d0 1228
a8b92ca1
YH
1229#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
1230int mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1231 struct mlx5_ib_ucontext *context);
1232void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev,
1233 struct mlx5_ib_ucontext *context);
c59450c4 1234const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void);
32269441
YH
1235struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
1236 struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
1237 void *cmd_in, int inlen, int dest_id, int dest_type);
1238bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
cb80fb18 1239int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root);
a8b92ca1
YH
1240#else
1241static inline int
1242mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1243 struct mlx5_ib_ucontext *context) { return -EOPNOTSUPP; };
1244static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev,
1245 struct mlx5_ib_ucontext *context) {}
c59450c4
YH
1246static inline const struct uverbs_object_tree_def *
1247mlx5_ib_get_devx_tree(void) { return NULL; }
32269441
YH
1248static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
1249 int *dest_type)
1250{
1251 return false;
1252}
cb80fb18
YH
1253static inline int
1254mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root)
1255{
1256 return 0;
1257}
a8b92ca1 1258#endif
e126ba97
EC
1259static inline void init_query_mad(struct ib_smp *mad)
1260{
1261 mad->base_version = 1;
1262 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1263 mad->class_version = 1;
1264 mad->method = IB_MGMT_METHOD_GET;
1265}
1266
1267static inline u8 convert_access(int acc)
1268{
1269 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1270 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1271 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1272 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1273 MLX5_PERM_LOCAL_READ;
1274}
1275
b636401f
SG
1276static inline int is_qp1(enum ib_qp_type qp_type)
1277{
d16e91da 1278 return qp_type == MLX5_IB_QPT_HW_GSI;
b636401f
SG
1279}
1280
cc149f75
HE
1281#define MLX5_MAX_UMR_SHIFT 16
1282#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1283
051f2630
LR
1284static inline u32 check_cq_create_flags(u32 flags)
1285{
1286 /*
1287 * It returns non-zero value for unsupported CQ
1288 * create flags, otherwise it returns zero.
1289 */
beb801ac
JG
1290 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1291 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
051f2630 1292}
cfb5e088
HA
1293
1294static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1295 u32 *user_index)
1296{
1297 if (cqe_version) {
1298 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1299 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1300 return -EINVAL;
1301 *user_index = cmd_uidx;
1302 } else {
1303 *user_index = MLX5_IB_DEFAULT_UIDX;
1304 }
1305
1306 return 0;
1307}
3085e29e
LR
1308
1309static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1310 struct mlx5_ib_create_qp *ucmd,
1311 int inlen,
1312 u32 *user_index)
1313{
1314 u8 cqe_version = ucontext->cqe_version;
1315
1316 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1317 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1318 return 0;
1319
1320 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1321 !!cqe_version))
1322 return -EINVAL;
1323
1324 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1325}
1326
1327static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1328 struct mlx5_ib_create_srq *ucmd,
1329 int inlen,
1330 u32 *user_index)
1331{
1332 u8 cqe_version = ucontext->cqe_version;
1333
1334 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1335 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1336 return 0;
1337
1338 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1339 !!cqe_version))
1340 return -EINVAL;
1341
1342 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1343}
b037c29a
EC
1344
1345static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1346{
1347 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1348 MLX5_UARS_IN_PAGE : 1;
1349}
1350
31a78a5a
YH
1351static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1352 struct mlx5_bfreg_info *bfregi)
b037c29a 1353{
31a78a5a 1354 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
b037c29a
EC
1355}
1356
c44ef998
IL
1357unsigned long mlx5_ib_get_xlt_emergency_page(void);
1358void mlx5_ib_put_xlt_emergency_page(void);
1359
7c043e90 1360int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
05f58ceb 1361 struct mlx5_bfreg_info *bfregi, u32 bfregn,
7c043e90 1362 bool dyn_bfreg);
e126ba97 1363#endif /* MLX5_IB_H */