IB/mlx5: Enable UMR for MRs created with reg_create
[linux-2.6-block.git] / drivers / infiniband / hw / mlx5 / mlx5_ib.h
CommitLineData
e126ba97 1/*
6cf0a15f 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
146d2f1a 45#include <linux/mlx5/transobj.h>
d2370e0a 46#include <rdma/ib_user_verbs.h>
3085e29e 47#include <rdma/mlx5-abi.h>
e126ba97
EC
48
49#define mlx5_ib_dbg(dev, format, arg...) \
50pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
52
53#define mlx5_ib_err(dev, format, arg...) \
54pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
56
57#define mlx5_ib_warn(dev, format, arg...) \
58pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
60
b368d7cb
MB
61#define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
cfb5e088
HA
63#define MLX5_IB_DEFAULT_UIDX 0xffffff
64#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
b368d7cb 65
762f899a
MD
66#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
67
e126ba97
EC
68enum {
69 MLX5_IB_MMAP_CMD_SHIFT = 8,
70 MLX5_IB_MMAP_CMD_MASK = 0xff,
71};
72
73enum mlx5_ib_mmap_cmd {
74 MLX5_IB_MMAP_REGULAR_PAGE = 0,
d69e3bcf 75 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
37aa5c36
GL
76 MLX5_IB_MMAP_WC_PAGE = 2,
77 MLX5_IB_MMAP_NC_PAGE = 3,
d69e3bcf
MB
78 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
79 MLX5_IB_MMAP_CORE_CLOCK = 5,
e126ba97
EC
80};
81
82enum {
83 MLX5_RES_SCAT_DATA32_CQE = 0x1,
84 MLX5_RES_SCAT_DATA64_CQE = 0x2,
85 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
86 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
87};
88
89enum mlx5_ib_latency_class {
90 MLX5_IB_LATENCY_CLASS_LOW,
91 MLX5_IB_LATENCY_CLASS_MEDIUM,
92 MLX5_IB_LATENCY_CLASS_HIGH,
e126ba97
EC
93};
94
95enum mlx5_ib_mad_ifc_flags {
96 MLX5_MAD_IFC_IGNORE_MKEY = 1,
97 MLX5_MAD_IFC_IGNORE_BKEY = 2,
98 MLX5_MAD_IFC_NET_VIEW = 4,
99};
100
051f2630 101enum {
2f5ff264 102 MLX5_CROSS_CHANNEL_BFREG = 0,
051f2630
LR
103};
104
cfb5e088
HA
105enum {
106 MLX5_CQE_VERSION_V0,
107 MLX5_CQE_VERSION_V1,
108};
109
7c2344c3
MG
110struct mlx5_ib_vma_private_data {
111 struct list_head list;
112 struct vm_area_struct *vma;
113};
114
e126ba97
EC
115struct mlx5_ib_ucontext {
116 struct ib_ucontext ibucontext;
117 struct list_head db_page_list;
118
119 /* protect doorbell record alloc/free
120 */
121 struct mutex db_page_mutex;
2f5ff264 122 struct mlx5_bfreg_info bfregi;
cfb5e088 123 u8 cqe_version;
146d2f1a 124 /* Transport Domain number */
125 u32 tdn;
7c2344c3 126 struct list_head vma_private_list;
7d0cc6ed
AK
127
128 unsigned long upd_xlt_page;
129 /* protect ODP/KSM */
130 struct mutex upd_xlt_page_mutex;
b037c29a 131 u64 lib_caps;
e126ba97
EC
132};
133
134static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
135{
136 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
137}
138
139struct mlx5_ib_pd {
140 struct ib_pd ibpd;
141 u32 pdn;
e126ba97
EC
142};
143
038d2ef8 144#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
35d19011 145#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
038d2ef8
MG
146#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
147#error "Invalid number of bypass priorities"
148#endif
149#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
150
151#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
cc0e5d42 152#define MLX5_IB_NUM_SNIFFER_FTS 2
038d2ef8
MG
153struct mlx5_ib_flow_prio {
154 struct mlx5_flow_table *flow_table;
155 unsigned int refcount;
156};
157
158struct mlx5_ib_flow_handler {
159 struct list_head list;
160 struct ib_flow ibflow;
5497adc6 161 struct mlx5_ib_flow_prio *prio;
74491de9 162 struct mlx5_flow_handle *rule;
038d2ef8
MG
163};
164
165struct mlx5_ib_flow_db {
166 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
cc0e5d42 167 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
9ef9c640 168 struct mlx5_flow_table *lag_demux_ft;
038d2ef8
MG
169 /* Protect flow steering bypass flow tables
170 * when add/del flow rules.
171 * only single add/removal of flow steering rule could be done
172 * simultaneously.
173 */
174 struct mutex lock;
175};
176
e126ba97
EC
177/* Use macros here so that don't have to duplicate
178 * enum ib_send_flags and enum ib_qp_type for low-level driver
179 */
180
31616255
AK
181#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
182#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
183#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
184#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
185#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
186#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
56e11d62 187
e126ba97 188#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
d16e91da
HE
189/*
190 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
191 * creates the actual hardware QP.
192 */
193#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
e126ba97
EC
194#define MLX5_IB_WR_UMR IB_WR_RESERVED1
195
31616255
AK
196#define MLX5_IB_UMR_OCTOWORD 16
197#define MLX5_IB_UMR_XLT_ALIGNMENT 64
198
7d0cc6ed
AK
199#define MLX5_IB_UPD_XLT_ZAP BIT(0)
200#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
201#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
202#define MLX5_IB_UPD_XLT_ADDR BIT(3)
203#define MLX5_IB_UPD_XLT_PD BIT(4)
204#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
81713d37 205#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
7d0cc6ed 206
b11a4f9c
HE
207/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
208 *
209 * These flags are intended for internal use by the mlx5_ib driver, and they
210 * rely on the range reserved for that use in the ib_qp_create_flags enum.
211 */
212
213/* Create a UD QP whose source QP number is 1 */
214static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
215{
216 return IB_QP_CREATE_RESERVED_START;
217}
218
e126ba97
EC
219struct wr_list {
220 u16 opcode;
221 u16 next;
222};
223
e4cc4fa7
NO
224enum mlx5_ib_rq_flags {
225 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
226};
227
e126ba97
EC
228struct mlx5_ib_wq {
229 u64 *wrid;
230 u32 *wr_data;
231 struct wr_list *w_list;
232 unsigned *wqe_head;
233 u16 unsig_count;
234
235 /* serialize post to the work queue
236 */
237 spinlock_t lock;
238 int wqe_cnt;
239 int max_post;
240 int max_gs;
241 int offset;
242 int wqe_shift;
243 unsigned head;
244 unsigned tail;
245 u16 cur_post;
246 u16 last_poll;
247 void *qend;
248};
249
03404e8a
MG
250enum mlx5_ib_wq_flags {
251 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
252};
253
79b20a6c
YH
254struct mlx5_ib_rwq {
255 struct ib_wq ibwq;
350d0e4c 256 struct mlx5_core_qp core_qp;
79b20a6c
YH
257 u32 rq_num_pas;
258 u32 log_rq_stride;
259 u32 log_rq_size;
260 u32 rq_page_offset;
261 u32 log_page_size;
262 struct ib_umem *umem;
263 size_t buf_size;
264 unsigned int page_shift;
265 int create_type;
266 struct mlx5_db db;
267 u32 user_index;
268 u32 wqe_count;
269 u32 wqe_shift;
270 int wq_sig;
03404e8a 271 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
79b20a6c
YH
272};
273
e126ba97
EC
274enum {
275 MLX5_QP_USER,
276 MLX5_QP_KERNEL,
277 MLX5_QP_EMPTY
278};
279
79b20a6c
YH
280enum {
281 MLX5_WQ_USER,
282 MLX5_WQ_KERNEL
283};
284
c5f90929
YH
285struct mlx5_ib_rwq_ind_table {
286 struct ib_rwq_ind_table ib_rwq_ind_tbl;
287 u32 rqtn;
288};
289
19098df2 290struct mlx5_ib_ubuffer {
291 struct ib_umem *umem;
292 int buf_size;
293 u64 buf_addr;
294};
295
296struct mlx5_ib_qp_base {
297 struct mlx5_ib_qp *container_mibqp;
298 struct mlx5_core_qp mqp;
299 struct mlx5_ib_ubuffer ubuffer;
300};
301
302struct mlx5_ib_qp_trans {
303 struct mlx5_ib_qp_base base;
304 u16 xrcdn;
305 u8 alt_port;
306 u8 atomic_rd_en;
307 u8 resp_depth;
308};
309
28d61370
YH
310struct mlx5_ib_rss_qp {
311 u32 tirn;
312};
313
038d2ef8 314struct mlx5_ib_rq {
0fb2ed66 315 struct mlx5_ib_qp_base base;
316 struct mlx5_ib_wq *rq;
317 struct mlx5_ib_ubuffer ubuffer;
318 struct mlx5_db *doorbell;
038d2ef8 319 u32 tirn;
0fb2ed66 320 u8 state;
e4cc4fa7 321 u32 flags;
0fb2ed66 322};
323
324struct mlx5_ib_sq {
325 struct mlx5_ib_qp_base base;
326 struct mlx5_ib_wq *sq;
327 struct mlx5_ib_ubuffer ubuffer;
328 struct mlx5_db *doorbell;
329 u32 tisn;
330 u8 state;
038d2ef8
MG
331};
332
333struct mlx5_ib_raw_packet_qp {
0fb2ed66 334 struct mlx5_ib_sq sq;
038d2ef8
MG
335 struct mlx5_ib_rq rq;
336};
337
5fe9dec0
EC
338struct mlx5_bf {
339 int buf_size;
340 unsigned long offset;
341 struct mlx5_sq_bfreg *bfreg;
342};
343
e126ba97
EC
344struct mlx5_ib_qp {
345 struct ib_qp ibqp;
038d2ef8 346 union {
0fb2ed66 347 struct mlx5_ib_qp_trans trans_qp;
348 struct mlx5_ib_raw_packet_qp raw_packet_qp;
28d61370 349 struct mlx5_ib_rss_qp rss_qp;
038d2ef8 350 };
e126ba97
EC
351 struct mlx5_buf buf;
352
353 struct mlx5_db db;
354 struct mlx5_ib_wq rq;
355
e126ba97 356 u8 sq_signal_bits;
6e8484c5 357 u8 next_fence;
e126ba97
EC
358 struct mlx5_ib_wq sq;
359
e126ba97
EC
360 /* serialize qp state modifications
361 */
362 struct mutex mutex;
e126ba97
EC
363 u32 flags;
364 u8 port;
e126ba97 365 u8 state;
e126ba97
EC
366 int wq_sig;
367 int scat_cqe;
368 int max_inline_data;
5fe9dec0 369 struct mlx5_bf bf;
e126ba97
EC
370 int has_rq;
371
372 /* only for user space QPs. For kernel
373 * we have it from the bf object
374 */
2f5ff264 375 int bfregn;
e126ba97
EC
376
377 int create_type;
e1e66cc2
SG
378
379 /* Store signature errors */
380 bool signature_en;
6aec21f6 381
89ea94a7
MG
382 struct list_head qps_list;
383 struct list_head cq_recv_list;
384 struct list_head cq_send_list;
7d29f349 385 u32 rate_limit;
c2e53b2c 386 u32 underlay_qpn;
e126ba97
EC
387};
388
389struct mlx5_ib_cq_buf {
390 struct mlx5_buf buf;
391 struct ib_umem *umem;
392 int cqe_size;
bde51583 393 int nent;
e126ba97
EC
394};
395
396enum mlx5_ib_qp_flags {
f0313965
ES
397 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
398 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
399 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
400 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
401 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
402 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
b11a4f9c
HE
403 /* QP uses 1 as its source QP number */
404 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
358e42ea 405 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
d9f88e5a 406 MLX5_IB_QP_RSS = 1 << 8,
e4cc4fa7 407 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
c2e53b2c 408 MLX5_IB_QP_UNDERLAY = 1 << 10,
e126ba97
EC
409};
410
968e78dd 411struct mlx5_umr_wr {
e622f2f4 412 struct ib_send_wr wr;
31616255
AK
413 u64 virt_addr;
414 u64 offset;
968e78dd
HE
415 struct ib_pd *pd;
416 unsigned int page_shift;
31616255 417 unsigned int xlt_size;
b216af40 418 u64 length;
968e78dd
HE
419 int access_flags;
420 u32 mkey;
421};
422
e622f2f4
CH
423static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
424{
425 return container_of(wr, struct mlx5_umr_wr, wr);
426}
427
e126ba97
EC
428struct mlx5_shared_mr_info {
429 int mr_id;
430 struct ib_umem *umem;
431};
432
433struct mlx5_ib_cq {
434 struct ib_cq ibcq;
435 struct mlx5_core_cq mcq;
436 struct mlx5_ib_cq_buf buf;
437 struct mlx5_db db;
438
439 /* serialize access to the CQ
440 */
441 spinlock_t lock;
442
443 /* protect resize cq
444 */
445 struct mutex resize_mutex;
bde51583 446 struct mlx5_ib_cq_buf *resize_buf;
e126ba97
EC
447 struct ib_umem *resize_umem;
448 int cqe_size;
89ea94a7
MG
449 struct list_head list_send_qp;
450 struct list_head list_recv_qp;
051f2630 451 u32 create_flags;
25361e02
HE
452 struct list_head wc_list;
453 enum ib_cq_notify_flags notify_flags;
454 struct work_struct notify_work;
455};
456
457struct mlx5_ib_wc {
458 struct ib_wc wc;
459 struct list_head list;
e126ba97
EC
460};
461
462struct mlx5_ib_srq {
463 struct ib_srq ibsrq;
464 struct mlx5_core_srq msrq;
465 struct mlx5_buf buf;
466 struct mlx5_db db;
467 u64 *wrid;
468 /* protect SRQ hanlding
469 */
470 spinlock_t lock;
471 int head;
472 int tail;
473 u16 wqe_ctr;
474 struct ib_umem *umem;
475 /* serialize arming a SRQ
476 */
477 struct mutex mutex;
478 int wq_sig;
479};
480
481struct mlx5_ib_xrcd {
482 struct ib_xrcd ibxrcd;
483 u32 xrcdn;
484};
485
cc149f75
HE
486enum mlx5_ib_mtt_access_flags {
487 MLX5_IB_MTT_READ = (1 << 0),
488 MLX5_IB_MTT_WRITE = (1 << 1),
489};
490
491#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
492
e126ba97
EC
493struct mlx5_ib_mr {
494 struct ib_mr ibmr;
8a187ee5
SG
495 void *descs;
496 dma_addr_t desc_map;
497 int ndescs;
498 int max_descs;
499 int desc_size;
b005d316 500 int access_mode;
a606b0f6 501 struct mlx5_core_mkey mmkey;
e126ba97
EC
502 struct ib_umem *umem;
503 struct mlx5_shared_mr_info *smr_info;
504 struct list_head list;
505 int order;
8b7ff7f3 506 bool allocated_from_cache;
e126ba97 507 int npages;
746b5583 508 struct mlx5_ib_dev *dev;
ec22eb53 509 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
3121e3c4 510 struct mlx5_core_sig_ctx *sig;
b4cfe447 511 int live;
8a187ee5 512 void *descs_alloc;
56e11d62 513 int access_flags; /* Needed for rereg MR */
81713d37
AK
514
515 struct mlx5_ib_mr *parent;
516 atomic_t num_leaf_free;
517 wait_queue_head_t q_leaf_free;
e126ba97
EC
518};
519
d2370e0a
MB
520struct mlx5_ib_mw {
521 struct ib_mw ibmw;
522 struct mlx5_core_mkey mmkey;
db570d7d 523 int ndescs;
e126ba97
EC
524};
525
a74d2416 526struct mlx5_ib_umr_context {
add08d76 527 struct ib_cqe cqe;
a74d2416
SR
528 enum ib_wc_status status;
529 struct completion done;
530};
531
e126ba97
EC
532struct umr_common {
533 struct ib_pd *pd;
534 struct ib_cq *cq;
535 struct ib_qp *qp;
e126ba97
EC
536 /* control access to UMR QP
537 */
538 struct semaphore sem;
539};
540
541enum {
542 MLX5_FMR_INVALID,
543 MLX5_FMR_VALID,
544 MLX5_FMR_BUSY,
545};
546
e126ba97
EC
547struct mlx5_cache_ent {
548 struct list_head head;
549 /* sync access to the cahce entry
550 */
551 spinlock_t lock;
552
553
554 struct dentry *dir;
555 char name[4];
556 u32 order;
49780d42
AK
557 u32 xlt;
558 u32 access_mode;
559 u32 page;
560
e126ba97
EC
561 u32 size;
562 u32 cur;
563 u32 miss;
564 u32 limit;
565
566 struct dentry *fsize;
567 struct dentry *fcur;
568 struct dentry *fmiss;
569 struct dentry *flimit;
570
571 struct mlx5_ib_dev *dev;
572 struct work_struct work;
573 struct delayed_work dwork;
746b5583 574 int pending;
49780d42 575 struct completion compl;
e126ba97
EC
576};
577
578struct mlx5_mr_cache {
579 struct workqueue_struct *wq;
580 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
581 int stopped;
582 struct dentry *root;
583 unsigned long last_add;
584};
585
d16e91da
HE
586struct mlx5_ib_gsi_qp;
587
588struct mlx5_ib_port_resources {
7722f47e 589 struct mlx5_ib_resources *devr;
d16e91da 590 struct mlx5_ib_gsi_qp *gsi;
7722f47e 591 struct work_struct pkey_change_work;
d16e91da
HE
592};
593
e126ba97
EC
594struct mlx5_ib_resources {
595 struct ib_cq *c0;
596 struct ib_xrcd *x0;
597 struct ib_xrcd *x1;
598 struct ib_pd *p0;
599 struct ib_srq *s0;
4aa17b28 600 struct ib_srq *s1;
d16e91da
HE
601 struct mlx5_ib_port_resources ports[2];
602 /* Protects changes to the port resources */
603 struct mutex mutex;
e126ba97
EC
604};
605
e1f24a79 606struct mlx5_ib_counters {
7c16f477
KH
607 const char **names;
608 size_t *offsets;
e1f24a79
PP
609 u32 num_q_counters;
610 u32 num_cong_counters;
7c16f477
KH
611 u16 set_id;
612};
613
0837e86a 614struct mlx5_ib_port {
e1f24a79 615 struct mlx5_ib_counters cnts;
0837e86a
MB
616};
617
fc24fc5e
AS
618struct mlx5_roce {
619 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
620 * netdev pointer
621 */
622 rwlock_t netdev_lock;
623 struct net_device *netdev;
624 struct notifier_block nb;
13eab21f 625 atomic_t next_port;
fd65f1b8 626 enum ib_port_state last_port_state;
fc24fc5e
AS
627};
628
4a2da0b8
PP
629struct mlx5_ib_dbg_param {
630 int offset;
631 struct mlx5_ib_dev *dev;
632 struct dentry *dentry;
633};
634
635enum mlx5_ib_dbg_cc_types {
636 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
637 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
638 MLX5_IB_DBG_CC_RP_TIME_RESET,
639 MLX5_IB_DBG_CC_RP_BYTE_RESET,
640 MLX5_IB_DBG_CC_RP_THRESHOLD,
641 MLX5_IB_DBG_CC_RP_AI_RATE,
642 MLX5_IB_DBG_CC_RP_HAI_RATE,
643 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
644 MLX5_IB_DBG_CC_RP_MIN_RATE,
645 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
646 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
647 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
648 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
649 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
650 MLX5_IB_DBG_CC_RP_GD,
651 MLX5_IB_DBG_CC_NP_CNP_DSCP,
652 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
653 MLX5_IB_DBG_CC_NP_CNP_PRIO,
654 MLX5_IB_DBG_CC_MAX,
655};
656
657struct mlx5_ib_dbg_cc_params {
658 struct dentry *root;
659 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
660};
661
03404e8a
MG
662enum {
663 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
664};
665
fe248c3a
MG
666struct mlx5_ib_dbg_delay_drop {
667 struct dentry *dir_debugfs;
668 struct dentry *rqs_cnt_debugfs;
669 struct dentry *events_cnt_debugfs;
670 struct dentry *timeout_debugfs;
671};
672
03404e8a
MG
673struct mlx5_ib_delay_drop {
674 struct mlx5_ib_dev *dev;
675 struct work_struct delay_drop_work;
676 /* serialize setting of delay drop */
677 struct mutex lock;
678 u32 timeout;
679 bool activate;
fe248c3a
MG
680 atomic_t events_cnt;
681 atomic_t rqs_cnt;
682 struct mlx5_ib_dbg_delay_drop *dbg;
03404e8a
MG
683};
684
e126ba97
EC
685struct mlx5_ib_dev {
686 struct ib_device ib_dev;
9603b61d 687 struct mlx5_core_dev *mdev;
fc24fc5e 688 struct mlx5_roce roce;
e126ba97 689 int num_ports;
e126ba97
EC
690 /* serialize update of capability mask
691 */
692 struct mutex cap_mask_mutex;
693 bool ib_active;
694 struct umr_common umrc;
695 /* sync used page count stats
696 */
e126ba97
EC
697 struct mlx5_ib_resources devr;
698 struct mlx5_mr_cache cache;
746b5583 699 struct timer_list delay_timer;
6bc1a656
ML
700 /* Prevents soft lock on massive reg MRs */
701 struct mutex slow_path_mutex;
746b5583 702 int fill_delay;
8cdd312c
HE
703#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
704 struct ib_odp_caps odp_caps;
c438fde1 705 u64 odp_max_size;
6aec21f6
HE
706 /*
707 * Sleepable RCU that prevents destruction of MRs while they are still
708 * being used by a page fault handler.
709 */
710 struct srcu_struct mr_srcu;
81713d37 711 u32 null_mkey;
8cdd312c 712#endif
038d2ef8 713 struct mlx5_ib_flow_db flow_db;
89ea94a7
MG
714 /* protect resources needed as part of reset flow */
715 spinlock_t reset_flow_resource_lock;
716 struct list_head qp_list;
0837e86a
MB
717 /* Array with num_ports elements */
718 struct mlx5_ib_port *port;
c85023e1
HN
719 struct mlx5_sq_bfreg bfreg;
720 struct mlx5_sq_bfreg fp_bfreg;
03404e8a 721 struct mlx5_ib_delay_drop delay_drop;
4a2da0b8 722 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
c85023e1
HN
723
724 /* protect the user_td */
725 struct mutex lb_mutex;
726 u32 user_td;
727 u8 umr_fence;
e126ba97
EC
728};
729
730static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
731{
732 return container_of(mcq, struct mlx5_ib_cq, mcq);
733}
734
735static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
736{
737 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
738}
739
740static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
741{
742 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
743}
744
e126ba97
EC
745static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
746{
747 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
748}
749
750static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
751{
19098df2 752 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
e126ba97
EC
753}
754
350d0e4c
YH
755static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
756{
757 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
758}
759
a606b0f6 760static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
d5436ba0 761{
a606b0f6 762 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
d5436ba0
SG
763}
764
e126ba97
EC
765static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
766{
767 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
768}
769
770static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
771{
772 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
773}
774
775static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
776{
777 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
778}
779
79b20a6c
YH
780static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
781{
782 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
783}
784
c5f90929
YH
785static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
786{
787 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
788}
789
e126ba97
EC
790static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
791{
792 return container_of(msrq, struct mlx5_ib_srq, msrq);
793}
794
795static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
796{
797 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
798}
799
d2370e0a
MB
800static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
801{
802 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
803}
804
e126ba97
EC
805int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
806 struct mlx5_db *db);
807void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
808void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
809void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
810void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
811int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
a97e2d86
IW
812 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
813 const void *in_mad, void *response_mad);
90898850 814struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
477864c8 815 struct ib_udata *udata);
90898850 816int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
e126ba97
EC
817int mlx5_ib_destroy_ah(struct ib_ah *ah);
818struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
819 struct ib_srq_init_attr *init_attr,
820 struct ib_udata *udata);
821int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
822 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
823int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
824int mlx5_ib_destroy_srq(struct ib_srq *srq);
825int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
826 struct ib_recv_wr **bad_wr);
827struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
828 struct ib_qp_init_attr *init_attr,
829 struct ib_udata *udata);
830int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
831 int attr_mask, struct ib_udata *udata);
832int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
833 struct ib_qp_init_attr *qp_init_attr);
834int mlx5_ib_destroy_qp(struct ib_qp *qp);
835int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
836 struct ib_send_wr **bad_wr);
837int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
838 struct ib_recv_wr **bad_wr);
839void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
c1395a2a 840int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
19098df2 841 void *buffer, u32 length,
842 struct mlx5_ib_qp_base *base);
bcf4c1ea
MB
843struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
844 const struct ib_cq_init_attr *attr,
845 struct ib_ucontext *context,
e126ba97
EC
846 struct ib_udata *udata);
847int mlx5_ib_destroy_cq(struct ib_cq *cq);
848int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
849int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
850int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
851int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
852struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
853struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
854 u64 virt_addr, int access_flags,
855 struct ib_udata *udata);
d2370e0a
MB
856struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
857 struct ib_udata *udata);
858int mlx5_ib_dealloc_mw(struct ib_mw *mw);
7d0cc6ed
AK
859int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
860 int page_shift, int flags);
81713d37
AK
861struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
862 int access_flags);
863void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
56e11d62
NO
864int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
865 u64 length, u64 virt_addr, int access_flags,
866 struct ib_pd *pd, struct ib_udata *udata);
e126ba97 867int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
9bee178b
SG
868struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
869 enum ib_mr_type mr_type,
870 u32 max_num_sg);
ff2ba993 871int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
9aa8b321 872 unsigned int *sg_offset);
e126ba97 873int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
a97e2d86 874 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
4cd7c947
IW
875 const struct ib_mad_hdr *in, size_t in_mad_size,
876 struct ib_mad_hdr *out, size_t *out_mad_size,
877 u16 *out_mad_pkey_index);
e126ba97
EC
878struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
879 struct ib_ucontext *context,
880 struct ib_udata *udata);
881int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
e126ba97
EC
882int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
883int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1b5daf11
MD
884int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
885 struct ib_smp *out_mad);
886int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
887 __be64 *sys_image_guid);
888int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
889 u16 *max_pkeys);
890int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
891 u32 *vendor_id);
892int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
893int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
894int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
895 u16 *pkey);
896int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
897 union ib_gid *gid);
898int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
899 struct ib_port_attr *props);
e126ba97
EC
900int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
901 struct ib_port_attr *props);
902int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
903void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
762f899a
MD
904void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
905 unsigned long max_page_shift,
906 int *count, int *shift,
e126ba97 907 int *ncont, int *order);
832a6b06
HE
908void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
909 int page_shift, size_t offset, size_t num_pages,
910 __be64 *pas, int access_flags);
e126ba97 911void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
cc149f75 912 int page_shift, __be64 *pas, int access_flags);
e126ba97
EC
913void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
914int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
915int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
916int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
49780d42
AK
917
918struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
919void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
d5436ba0
SG
920int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
921 struct ib_mr_status *mr_status);
79b20a6c
YH
922struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
923 struct ib_wq_init_attr *init_attr,
924 struct ib_udata *udata);
925int mlx5_ib_destroy_wq(struct ib_wq *wq);
926int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
927 u32 wq_attr_mask, struct ib_udata *udata);
c5f90929
YH
928struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
929 struct ib_rwq_ind_table_init_attr *init_attr,
930 struct ib_udata *udata);
931int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
e126ba97 932
8cdd312c 933#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
938fe83c 934void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
d9aaed83
AK
935void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
936 struct mlx5_pagefault *pfault);
6aec21f6
HE
937int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
938void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
939int __init mlx5_ib_odp_init(void);
940void mlx5_ib_odp_cleanup(void);
b4cfe447
HE
941void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
942 unsigned long end);
81713d37
AK
943void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
944void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
945 size_t nentries, struct mlx5_ib_mr *mr, int flags);
6aec21f6 946#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
938fe83c 947static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
8cdd312c 948{
938fe83c 949 return;
8cdd312c 950}
6aec21f6 951
6aec21f6 952static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
81713d37 953static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
6aec21f6 954static inline int mlx5_ib_odp_init(void) { return 0; }
81713d37
AK
955static inline void mlx5_ib_odp_cleanup(void) {}
956static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
957static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
958 size_t nentries, struct mlx5_ib_mr *mr,
959 int flags) {}
6aec21f6 960
8cdd312c
HE
961#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
962
9967c70a
AB
963int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
964 u8 port, struct ifla_vf_info *info);
965int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
966 u8 port, int state);
967int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
968 u8 port, struct ifla_vf_stats *stats);
969int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
970 u64 guid, int type);
971
2811ba51
AS
972__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
973 int index);
ed88451e
MD
974int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
975 int index, enum ib_gid_type *gid_type);
2811ba51 976
4a2da0b8
PP
977void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev);
978int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev);
979
d16e91da
HE
980/* GSI QP helper functions */
981struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
982 struct ib_qp_init_attr *init_attr);
983int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
984int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
985 int attr_mask);
986int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
987 int qp_attr_mask,
988 struct ib_qp_init_attr *qp_init_attr);
989int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
990 struct ib_send_wr **bad_wr);
991int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
992 struct ib_recv_wr **bad_wr);
7722f47e 993void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
d16e91da 994
25361e02
HE
995int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
996
e126ba97
EC
997static inline void init_query_mad(struct ib_smp *mad)
998{
999 mad->base_version = 1;
1000 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1001 mad->class_version = 1;
1002 mad->method = IB_MGMT_METHOD_GET;
1003}
1004
1005static inline u8 convert_access(int acc)
1006{
1007 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1008 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1009 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1010 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1011 MLX5_PERM_LOCAL_READ;
1012}
1013
b636401f
SG
1014static inline int is_qp1(enum ib_qp_type qp_type)
1015{
d16e91da 1016 return qp_type == MLX5_IB_QPT_HW_GSI;
b636401f
SG
1017}
1018
cc149f75
HE
1019#define MLX5_MAX_UMR_SHIFT 16
1020#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1021
051f2630
LR
1022static inline u32 check_cq_create_flags(u32 flags)
1023{
1024 /*
1025 * It returns non-zero value for unsupported CQ
1026 * create flags, otherwise it returns zero.
1027 */
34356f64
LR
1028 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
1029 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
051f2630 1030}
cfb5e088
HA
1031
1032static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1033 u32 *user_index)
1034{
1035 if (cqe_version) {
1036 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1037 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1038 return -EINVAL;
1039 *user_index = cmd_uidx;
1040 } else {
1041 *user_index = MLX5_IB_DEFAULT_UIDX;
1042 }
1043
1044 return 0;
1045}
3085e29e
LR
1046
1047static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1048 struct mlx5_ib_create_qp *ucmd,
1049 int inlen,
1050 u32 *user_index)
1051{
1052 u8 cqe_version = ucontext->cqe_version;
1053
1054 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1055 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1056 return 0;
1057
1058 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1059 !!cqe_version))
1060 return -EINVAL;
1061
1062 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1063}
1064
1065static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1066 struct mlx5_ib_create_srq *ucmd,
1067 int inlen,
1068 u32 *user_index)
1069{
1070 u8 cqe_version = ucontext->cqe_version;
1071
1072 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1073 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1074 return 0;
1075
1076 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1077 !!cqe_version))
1078 return -EINVAL;
1079
1080 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1081}
b037c29a
EC
1082
1083static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1084{
1085 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1086 MLX5_UARS_IN_PAGE : 1;
1087}
1088
1089static inline int get_num_uars(struct mlx5_ib_dev *dev,
1090 struct mlx5_bfreg_info *bfregi)
1091{
1092 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_sys_pages;
1093}
1094
e126ba97 1095#endif /* MLX5_IB_H */