Commit | Line | Data |
---|---|---|
e126ba97 | 1 | /* |
6cf0a15f | 2 | * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. |
e126ba97 EC |
3 | * |
4 | * This software is available to you under a choice of one of two | |
5 | * licenses. You may choose to be licensed under the terms of the GNU | |
6 | * General Public License (GPL) Version 2, available from the file | |
7 | * COPYING in the main directory of this source tree, or the | |
8 | * OpenIB.org BSD license below: | |
9 | * | |
10 | * Redistribution and use in source and binary forms, with or | |
11 | * without modification, are permitted provided that the following | |
12 | * conditions are met: | |
13 | * | |
14 | * - Redistributions of source code must retain the above | |
15 | * copyright notice, this list of conditions and the following | |
16 | * disclaimer. | |
17 | * | |
18 | * - Redistributions in binary form must reproduce the above | |
19 | * copyright notice, this list of conditions and the following | |
20 | * disclaimer in the documentation and/or other materials | |
21 | * provided with the distribution. | |
22 | * | |
23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | |
24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND | |
26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS | |
27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN | |
28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN | |
29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE | |
30 | * SOFTWARE. | |
31 | */ | |
32 | ||
33 | #ifndef MLX5_IB_H | |
34 | #define MLX5_IB_H | |
35 | ||
36 | #include <linux/kernel.h> | |
37 | #include <linux/sched.h> | |
38 | #include <rdma/ib_verbs.h> | |
39 | #include <rdma/ib_smi.h> | |
40 | #include <linux/mlx5/driver.h> | |
41 | #include <linux/mlx5/cq.h> | |
42 | #include <linux/mlx5/qp.h> | |
43 | #include <linux/mlx5/srq.h> | |
44 | #include <linux/types.h> | |
146d2f1a | 45 | #include <linux/mlx5/transobj.h> |
d2370e0a | 46 | #include <rdma/ib_user_verbs.h> |
3085e29e | 47 | #include <rdma/mlx5-abi.h> |
e126ba97 EC |
48 | |
49 | #define mlx5_ib_dbg(dev, format, arg...) \ | |
50 | pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \ | |
51 | __LINE__, current->pid, ##arg) | |
52 | ||
53 | #define mlx5_ib_err(dev, format, arg...) \ | |
54 | pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \ | |
55 | __LINE__, current->pid, ##arg) | |
56 | ||
57 | #define mlx5_ib_warn(dev, format, arg...) \ | |
58 | pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \ | |
59 | __LINE__, current->pid, ##arg) | |
60 | ||
b368d7cb MB |
61 | #define field_avail(type, fld, sz) (offsetof(type, fld) + \ |
62 | sizeof(((type *)0)->fld) <= (sz)) | |
cfb5e088 HA |
63 | #define MLX5_IB_DEFAULT_UIDX 0xffffff |
64 | #define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index) | |
b368d7cb | 65 | |
762f899a MD |
66 | #define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size) |
67 | ||
e126ba97 EC |
68 | enum { |
69 | MLX5_IB_MMAP_CMD_SHIFT = 8, | |
70 | MLX5_IB_MMAP_CMD_MASK = 0xff, | |
71 | }; | |
72 | ||
73 | enum mlx5_ib_mmap_cmd { | |
74 | MLX5_IB_MMAP_REGULAR_PAGE = 0, | |
d69e3bcf | 75 | MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1, |
37aa5c36 GL |
76 | MLX5_IB_MMAP_WC_PAGE = 2, |
77 | MLX5_IB_MMAP_NC_PAGE = 3, | |
d69e3bcf MB |
78 | /* 5 is chosen in order to be compatible with old versions of libmlx5 */ |
79 | MLX5_IB_MMAP_CORE_CLOCK = 5, | |
e126ba97 EC |
80 | }; |
81 | ||
82 | enum { | |
83 | MLX5_RES_SCAT_DATA32_CQE = 0x1, | |
84 | MLX5_RES_SCAT_DATA64_CQE = 0x2, | |
85 | MLX5_REQ_SCAT_DATA32_CQE = 0x11, | |
86 | MLX5_REQ_SCAT_DATA64_CQE = 0x22, | |
87 | }; | |
88 | ||
89 | enum mlx5_ib_latency_class { | |
90 | MLX5_IB_LATENCY_CLASS_LOW, | |
91 | MLX5_IB_LATENCY_CLASS_MEDIUM, | |
92 | MLX5_IB_LATENCY_CLASS_HIGH, | |
e126ba97 EC |
93 | }; |
94 | ||
95 | enum mlx5_ib_mad_ifc_flags { | |
96 | MLX5_MAD_IFC_IGNORE_MKEY = 1, | |
97 | MLX5_MAD_IFC_IGNORE_BKEY = 2, | |
98 | MLX5_MAD_IFC_NET_VIEW = 4, | |
99 | }; | |
100 | ||
051f2630 | 101 | enum { |
2f5ff264 | 102 | MLX5_CROSS_CHANNEL_BFREG = 0, |
051f2630 LR |
103 | }; |
104 | ||
cfb5e088 HA |
105 | enum { |
106 | MLX5_CQE_VERSION_V0, | |
107 | MLX5_CQE_VERSION_V1, | |
108 | }; | |
109 | ||
7c2344c3 MG |
110 | struct mlx5_ib_vma_private_data { |
111 | struct list_head list; | |
112 | struct vm_area_struct *vma; | |
113 | }; | |
114 | ||
e126ba97 EC |
115 | struct mlx5_ib_ucontext { |
116 | struct ib_ucontext ibucontext; | |
117 | struct list_head db_page_list; | |
118 | ||
119 | /* protect doorbell record alloc/free | |
120 | */ | |
121 | struct mutex db_page_mutex; | |
2f5ff264 | 122 | struct mlx5_bfreg_info bfregi; |
cfb5e088 | 123 | u8 cqe_version; |
146d2f1a | 124 | /* Transport Domain number */ |
125 | u32 tdn; | |
7c2344c3 | 126 | struct list_head vma_private_list; |
7d0cc6ed AK |
127 | |
128 | unsigned long upd_xlt_page; | |
129 | /* protect ODP/KSM */ | |
130 | struct mutex upd_xlt_page_mutex; | |
b037c29a | 131 | u64 lib_caps; |
e126ba97 EC |
132 | }; |
133 | ||
134 | static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext) | |
135 | { | |
136 | return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext); | |
137 | } | |
138 | ||
139 | struct mlx5_ib_pd { | |
140 | struct ib_pd ibpd; | |
141 | u32 pdn; | |
e126ba97 EC |
142 | }; |
143 | ||
038d2ef8 | 144 | #define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1) |
35d19011 | 145 | #define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1) |
038d2ef8 MG |
146 | #if (MLX5_IB_FLOW_LAST_PRIO <= 0) |
147 | #error "Invalid number of bypass priorities" | |
148 | #endif | |
149 | #define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1) | |
150 | ||
151 | #define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1) | |
cc0e5d42 | 152 | #define MLX5_IB_NUM_SNIFFER_FTS 2 |
038d2ef8 MG |
153 | struct mlx5_ib_flow_prio { |
154 | struct mlx5_flow_table *flow_table; | |
155 | unsigned int refcount; | |
156 | }; | |
157 | ||
158 | struct mlx5_ib_flow_handler { | |
159 | struct list_head list; | |
160 | struct ib_flow ibflow; | |
5497adc6 | 161 | struct mlx5_ib_flow_prio *prio; |
74491de9 | 162 | struct mlx5_flow_handle *rule; |
038d2ef8 MG |
163 | }; |
164 | ||
165 | struct mlx5_ib_flow_db { | |
166 | struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT]; | |
cc0e5d42 | 167 | struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS]; |
9ef9c640 | 168 | struct mlx5_flow_table *lag_demux_ft; |
038d2ef8 MG |
169 | /* Protect flow steering bypass flow tables |
170 | * when add/del flow rules. | |
171 | * only single add/removal of flow steering rule could be done | |
172 | * simultaneously. | |
173 | */ | |
174 | struct mutex lock; | |
175 | }; | |
176 | ||
e126ba97 EC |
177 | /* Use macros here so that don't have to duplicate |
178 | * enum ib_send_flags and enum ib_qp_type for low-level driver | |
179 | */ | |
180 | ||
31616255 AK |
181 | #define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0) |
182 | #define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1) | |
183 | #define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2) | |
184 | #define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3) | |
185 | #define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4) | |
186 | #define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END | |
56e11d62 | 187 | |
e126ba97 | 188 | #define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1 |
d16e91da HE |
189 | /* |
190 | * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI | |
191 | * creates the actual hardware QP. | |
192 | */ | |
193 | #define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2 | |
e126ba97 EC |
194 | #define MLX5_IB_WR_UMR IB_WR_RESERVED1 |
195 | ||
31616255 AK |
196 | #define MLX5_IB_UMR_OCTOWORD 16 |
197 | #define MLX5_IB_UMR_XLT_ALIGNMENT 64 | |
198 | ||
7d0cc6ed AK |
199 | #define MLX5_IB_UPD_XLT_ZAP BIT(0) |
200 | #define MLX5_IB_UPD_XLT_ENABLE BIT(1) | |
201 | #define MLX5_IB_UPD_XLT_ATOMIC BIT(2) | |
202 | #define MLX5_IB_UPD_XLT_ADDR BIT(3) | |
203 | #define MLX5_IB_UPD_XLT_PD BIT(4) | |
204 | #define MLX5_IB_UPD_XLT_ACCESS BIT(5) | |
81713d37 | 205 | #define MLX5_IB_UPD_XLT_INDIRECT BIT(6) |
7d0cc6ed | 206 | |
b11a4f9c HE |
207 | /* Private QP creation flags to be passed in ib_qp_init_attr.create_flags. |
208 | * | |
209 | * These flags are intended for internal use by the mlx5_ib driver, and they | |
210 | * rely on the range reserved for that use in the ib_qp_create_flags enum. | |
211 | */ | |
212 | ||
213 | /* Create a UD QP whose source QP number is 1 */ | |
214 | static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void) | |
215 | { | |
216 | return IB_QP_CREATE_RESERVED_START; | |
217 | } | |
218 | ||
e126ba97 EC |
219 | struct wr_list { |
220 | u16 opcode; | |
221 | u16 next; | |
222 | }; | |
223 | ||
e4cc4fa7 NO |
224 | enum mlx5_ib_rq_flags { |
225 | MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0, | |
226 | }; | |
227 | ||
e126ba97 EC |
228 | struct mlx5_ib_wq { |
229 | u64 *wrid; | |
230 | u32 *wr_data; | |
231 | struct wr_list *w_list; | |
232 | unsigned *wqe_head; | |
233 | u16 unsig_count; | |
234 | ||
235 | /* serialize post to the work queue | |
236 | */ | |
237 | spinlock_t lock; | |
238 | int wqe_cnt; | |
239 | int max_post; | |
240 | int max_gs; | |
241 | int offset; | |
242 | int wqe_shift; | |
243 | unsigned head; | |
244 | unsigned tail; | |
245 | u16 cur_post; | |
246 | u16 last_poll; | |
247 | void *qend; | |
248 | }; | |
249 | ||
79b20a6c YH |
250 | struct mlx5_ib_rwq { |
251 | struct ib_wq ibwq; | |
350d0e4c | 252 | struct mlx5_core_qp core_qp; |
79b20a6c YH |
253 | u32 rq_num_pas; |
254 | u32 log_rq_stride; | |
255 | u32 log_rq_size; | |
256 | u32 rq_page_offset; | |
257 | u32 log_page_size; | |
258 | struct ib_umem *umem; | |
259 | size_t buf_size; | |
260 | unsigned int page_shift; | |
261 | int create_type; | |
262 | struct mlx5_db db; | |
263 | u32 user_index; | |
264 | u32 wqe_count; | |
265 | u32 wqe_shift; | |
266 | int wq_sig; | |
267 | }; | |
268 | ||
e126ba97 EC |
269 | enum { |
270 | MLX5_QP_USER, | |
271 | MLX5_QP_KERNEL, | |
272 | MLX5_QP_EMPTY | |
273 | }; | |
274 | ||
79b20a6c YH |
275 | enum { |
276 | MLX5_WQ_USER, | |
277 | MLX5_WQ_KERNEL | |
278 | }; | |
279 | ||
c5f90929 YH |
280 | struct mlx5_ib_rwq_ind_table { |
281 | struct ib_rwq_ind_table ib_rwq_ind_tbl; | |
282 | u32 rqtn; | |
283 | }; | |
284 | ||
19098df2 | 285 | struct mlx5_ib_ubuffer { |
286 | struct ib_umem *umem; | |
287 | int buf_size; | |
288 | u64 buf_addr; | |
289 | }; | |
290 | ||
291 | struct mlx5_ib_qp_base { | |
292 | struct mlx5_ib_qp *container_mibqp; | |
293 | struct mlx5_core_qp mqp; | |
294 | struct mlx5_ib_ubuffer ubuffer; | |
295 | }; | |
296 | ||
297 | struct mlx5_ib_qp_trans { | |
298 | struct mlx5_ib_qp_base base; | |
299 | u16 xrcdn; | |
300 | u8 alt_port; | |
301 | u8 atomic_rd_en; | |
302 | u8 resp_depth; | |
303 | }; | |
304 | ||
28d61370 YH |
305 | struct mlx5_ib_rss_qp { |
306 | u32 tirn; | |
307 | }; | |
308 | ||
038d2ef8 | 309 | struct mlx5_ib_rq { |
0fb2ed66 | 310 | struct mlx5_ib_qp_base base; |
311 | struct mlx5_ib_wq *rq; | |
312 | struct mlx5_ib_ubuffer ubuffer; | |
313 | struct mlx5_db *doorbell; | |
038d2ef8 | 314 | u32 tirn; |
0fb2ed66 | 315 | u8 state; |
e4cc4fa7 | 316 | u32 flags; |
0fb2ed66 | 317 | }; |
318 | ||
319 | struct mlx5_ib_sq { | |
320 | struct mlx5_ib_qp_base base; | |
321 | struct mlx5_ib_wq *sq; | |
322 | struct mlx5_ib_ubuffer ubuffer; | |
323 | struct mlx5_db *doorbell; | |
324 | u32 tisn; | |
325 | u8 state; | |
038d2ef8 MG |
326 | }; |
327 | ||
328 | struct mlx5_ib_raw_packet_qp { | |
0fb2ed66 | 329 | struct mlx5_ib_sq sq; |
038d2ef8 MG |
330 | struct mlx5_ib_rq rq; |
331 | }; | |
332 | ||
5fe9dec0 EC |
333 | struct mlx5_bf { |
334 | int buf_size; | |
335 | unsigned long offset; | |
336 | struct mlx5_sq_bfreg *bfreg; | |
337 | }; | |
338 | ||
e126ba97 EC |
339 | struct mlx5_ib_qp { |
340 | struct ib_qp ibqp; | |
038d2ef8 | 341 | union { |
0fb2ed66 | 342 | struct mlx5_ib_qp_trans trans_qp; |
343 | struct mlx5_ib_raw_packet_qp raw_packet_qp; | |
28d61370 | 344 | struct mlx5_ib_rss_qp rss_qp; |
038d2ef8 | 345 | }; |
e126ba97 EC |
346 | struct mlx5_buf buf; |
347 | ||
348 | struct mlx5_db db; | |
349 | struct mlx5_ib_wq rq; | |
350 | ||
e126ba97 EC |
351 | u8 sq_signal_bits; |
352 | u8 fm_cache; | |
e126ba97 EC |
353 | struct mlx5_ib_wq sq; |
354 | ||
e126ba97 EC |
355 | /* serialize qp state modifications |
356 | */ | |
357 | struct mutex mutex; | |
e126ba97 EC |
358 | u32 flags; |
359 | u8 port; | |
e126ba97 | 360 | u8 state; |
e126ba97 EC |
361 | int wq_sig; |
362 | int scat_cqe; | |
363 | int max_inline_data; | |
5fe9dec0 | 364 | struct mlx5_bf bf; |
e126ba97 EC |
365 | int has_rq; |
366 | ||
367 | /* only for user space QPs. For kernel | |
368 | * we have it from the bf object | |
369 | */ | |
2f5ff264 | 370 | int bfregn; |
e126ba97 EC |
371 | |
372 | int create_type; | |
e1e66cc2 SG |
373 | |
374 | /* Store signature errors */ | |
375 | bool signature_en; | |
6aec21f6 | 376 | |
89ea94a7 MG |
377 | struct list_head qps_list; |
378 | struct list_head cq_recv_list; | |
379 | struct list_head cq_send_list; | |
7d29f349 | 380 | u32 rate_limit; |
e126ba97 EC |
381 | }; |
382 | ||
383 | struct mlx5_ib_cq_buf { | |
384 | struct mlx5_buf buf; | |
385 | struct ib_umem *umem; | |
386 | int cqe_size; | |
bde51583 | 387 | int nent; |
e126ba97 EC |
388 | }; |
389 | ||
390 | enum mlx5_ib_qp_flags { | |
f0313965 ES |
391 | MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO, |
392 | MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK, | |
393 | MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL, | |
394 | MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND, | |
395 | MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV, | |
396 | MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5, | |
b11a4f9c HE |
397 | /* QP uses 1 as its source QP number */ |
398 | MLX5_IB_QP_SQPN_QP1 = 1 << 6, | |
358e42ea | 399 | MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7, |
d9f88e5a | 400 | MLX5_IB_QP_RSS = 1 << 8, |
e4cc4fa7 | 401 | MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9, |
e126ba97 EC |
402 | }; |
403 | ||
968e78dd | 404 | struct mlx5_umr_wr { |
e622f2f4 | 405 | struct ib_send_wr wr; |
31616255 AK |
406 | u64 virt_addr; |
407 | u64 offset; | |
968e78dd HE |
408 | struct ib_pd *pd; |
409 | unsigned int page_shift; | |
31616255 | 410 | unsigned int xlt_size; |
b216af40 | 411 | u64 length; |
968e78dd HE |
412 | int access_flags; |
413 | u32 mkey; | |
414 | }; | |
415 | ||
e622f2f4 CH |
416 | static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr) |
417 | { | |
418 | return container_of(wr, struct mlx5_umr_wr, wr); | |
419 | } | |
420 | ||
e126ba97 EC |
421 | struct mlx5_shared_mr_info { |
422 | int mr_id; | |
423 | struct ib_umem *umem; | |
424 | }; | |
425 | ||
426 | struct mlx5_ib_cq { | |
427 | struct ib_cq ibcq; | |
428 | struct mlx5_core_cq mcq; | |
429 | struct mlx5_ib_cq_buf buf; | |
430 | struct mlx5_db db; | |
431 | ||
432 | /* serialize access to the CQ | |
433 | */ | |
434 | spinlock_t lock; | |
435 | ||
436 | /* protect resize cq | |
437 | */ | |
438 | struct mutex resize_mutex; | |
bde51583 | 439 | struct mlx5_ib_cq_buf *resize_buf; |
e126ba97 EC |
440 | struct ib_umem *resize_umem; |
441 | int cqe_size; | |
89ea94a7 MG |
442 | struct list_head list_send_qp; |
443 | struct list_head list_recv_qp; | |
051f2630 | 444 | u32 create_flags; |
25361e02 HE |
445 | struct list_head wc_list; |
446 | enum ib_cq_notify_flags notify_flags; | |
447 | struct work_struct notify_work; | |
448 | }; | |
449 | ||
450 | struct mlx5_ib_wc { | |
451 | struct ib_wc wc; | |
452 | struct list_head list; | |
e126ba97 EC |
453 | }; |
454 | ||
455 | struct mlx5_ib_srq { | |
456 | struct ib_srq ibsrq; | |
457 | struct mlx5_core_srq msrq; | |
458 | struct mlx5_buf buf; | |
459 | struct mlx5_db db; | |
460 | u64 *wrid; | |
461 | /* protect SRQ hanlding | |
462 | */ | |
463 | spinlock_t lock; | |
464 | int head; | |
465 | int tail; | |
466 | u16 wqe_ctr; | |
467 | struct ib_umem *umem; | |
468 | /* serialize arming a SRQ | |
469 | */ | |
470 | struct mutex mutex; | |
471 | int wq_sig; | |
472 | }; | |
473 | ||
474 | struct mlx5_ib_xrcd { | |
475 | struct ib_xrcd ibxrcd; | |
476 | u32 xrcdn; | |
477 | }; | |
478 | ||
cc149f75 HE |
479 | enum mlx5_ib_mtt_access_flags { |
480 | MLX5_IB_MTT_READ = (1 << 0), | |
481 | MLX5_IB_MTT_WRITE = (1 << 1), | |
482 | }; | |
483 | ||
484 | #define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE) | |
485 | ||
e126ba97 EC |
486 | struct mlx5_ib_mr { |
487 | struct ib_mr ibmr; | |
8a187ee5 SG |
488 | void *descs; |
489 | dma_addr_t desc_map; | |
490 | int ndescs; | |
491 | int max_descs; | |
492 | int desc_size; | |
b005d316 | 493 | int access_mode; |
a606b0f6 | 494 | struct mlx5_core_mkey mmkey; |
e126ba97 EC |
495 | struct ib_umem *umem; |
496 | struct mlx5_shared_mr_info *smr_info; | |
497 | struct list_head list; | |
498 | int order; | |
499 | int umred; | |
e126ba97 | 500 | int npages; |
746b5583 | 501 | struct mlx5_ib_dev *dev; |
ec22eb53 | 502 | u32 out[MLX5_ST_SZ_DW(create_mkey_out)]; |
3121e3c4 | 503 | struct mlx5_core_sig_ctx *sig; |
b4cfe447 | 504 | int live; |
8a187ee5 | 505 | void *descs_alloc; |
56e11d62 | 506 | int access_flags; /* Needed for rereg MR */ |
81713d37 AK |
507 | |
508 | struct mlx5_ib_mr *parent; | |
509 | atomic_t num_leaf_free; | |
510 | wait_queue_head_t q_leaf_free; | |
e126ba97 EC |
511 | }; |
512 | ||
d2370e0a MB |
513 | struct mlx5_ib_mw { |
514 | struct ib_mw ibmw; | |
515 | struct mlx5_core_mkey mmkey; | |
e126ba97 EC |
516 | }; |
517 | ||
a74d2416 | 518 | struct mlx5_ib_umr_context { |
add08d76 | 519 | struct ib_cqe cqe; |
a74d2416 SR |
520 | enum ib_wc_status status; |
521 | struct completion done; | |
522 | }; | |
523 | ||
e126ba97 EC |
524 | struct umr_common { |
525 | struct ib_pd *pd; | |
526 | struct ib_cq *cq; | |
527 | struct ib_qp *qp; | |
e126ba97 EC |
528 | /* control access to UMR QP |
529 | */ | |
530 | struct semaphore sem; | |
531 | }; | |
532 | ||
533 | enum { | |
534 | MLX5_FMR_INVALID, | |
535 | MLX5_FMR_VALID, | |
536 | MLX5_FMR_BUSY, | |
537 | }; | |
538 | ||
e126ba97 EC |
539 | struct mlx5_cache_ent { |
540 | struct list_head head; | |
541 | /* sync access to the cahce entry | |
542 | */ | |
543 | spinlock_t lock; | |
544 | ||
545 | ||
546 | struct dentry *dir; | |
547 | char name[4]; | |
548 | u32 order; | |
49780d42 AK |
549 | u32 xlt; |
550 | u32 access_mode; | |
551 | u32 page; | |
552 | ||
e126ba97 EC |
553 | u32 size; |
554 | u32 cur; | |
555 | u32 miss; | |
556 | u32 limit; | |
557 | ||
558 | struct dentry *fsize; | |
559 | struct dentry *fcur; | |
560 | struct dentry *fmiss; | |
561 | struct dentry *flimit; | |
562 | ||
563 | struct mlx5_ib_dev *dev; | |
564 | struct work_struct work; | |
565 | struct delayed_work dwork; | |
746b5583 | 566 | int pending; |
49780d42 | 567 | struct completion compl; |
e126ba97 EC |
568 | }; |
569 | ||
570 | struct mlx5_mr_cache { | |
571 | struct workqueue_struct *wq; | |
572 | struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES]; | |
573 | int stopped; | |
574 | struct dentry *root; | |
575 | unsigned long last_add; | |
576 | }; | |
577 | ||
d16e91da HE |
578 | struct mlx5_ib_gsi_qp; |
579 | ||
580 | struct mlx5_ib_port_resources { | |
7722f47e | 581 | struct mlx5_ib_resources *devr; |
d16e91da | 582 | struct mlx5_ib_gsi_qp *gsi; |
7722f47e | 583 | struct work_struct pkey_change_work; |
d16e91da HE |
584 | }; |
585 | ||
e126ba97 EC |
586 | struct mlx5_ib_resources { |
587 | struct ib_cq *c0; | |
588 | struct ib_xrcd *x0; | |
589 | struct ib_xrcd *x1; | |
590 | struct ib_pd *p0; | |
591 | struct ib_srq *s0; | |
4aa17b28 | 592 | struct ib_srq *s1; |
d16e91da HE |
593 | struct mlx5_ib_port_resources ports[2]; |
594 | /* Protects changes to the port resources */ | |
595 | struct mutex mutex; | |
e126ba97 EC |
596 | }; |
597 | ||
7c16f477 KH |
598 | struct mlx5_ib_q_counters { |
599 | const char **names; | |
600 | size_t *offsets; | |
601 | u32 num_counters; | |
602 | u16 set_id; | |
603 | }; | |
604 | ||
0837e86a | 605 | struct mlx5_ib_port { |
7c16f477 | 606 | struct mlx5_ib_q_counters q_cnts; |
0837e86a MB |
607 | }; |
608 | ||
fc24fc5e AS |
609 | struct mlx5_roce { |
610 | /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL | |
611 | * netdev pointer | |
612 | */ | |
613 | rwlock_t netdev_lock; | |
614 | struct net_device *netdev; | |
615 | struct notifier_block nb; | |
13eab21f | 616 | atomic_t next_port; |
fc24fc5e AS |
617 | }; |
618 | ||
e126ba97 EC |
619 | struct mlx5_ib_dev { |
620 | struct ib_device ib_dev; | |
9603b61d | 621 | struct mlx5_core_dev *mdev; |
fc24fc5e | 622 | struct mlx5_roce roce; |
e126ba97 | 623 | int num_ports; |
e126ba97 EC |
624 | /* serialize update of capability mask |
625 | */ | |
626 | struct mutex cap_mask_mutex; | |
627 | bool ib_active; | |
628 | struct umr_common umrc; | |
629 | /* sync used page count stats | |
630 | */ | |
e126ba97 EC |
631 | struct mlx5_ib_resources devr; |
632 | struct mlx5_mr_cache cache; | |
746b5583 | 633 | struct timer_list delay_timer; |
6bc1a656 ML |
634 | /* Prevents soft lock on massive reg MRs */ |
635 | struct mutex slow_path_mutex; | |
746b5583 | 636 | int fill_delay; |
8cdd312c HE |
637 | #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING |
638 | struct ib_odp_caps odp_caps; | |
c438fde1 | 639 | u64 odp_max_size; |
6aec21f6 HE |
640 | /* |
641 | * Sleepable RCU that prevents destruction of MRs while they are still | |
642 | * being used by a page fault handler. | |
643 | */ | |
644 | struct srcu_struct mr_srcu; | |
81713d37 | 645 | u32 null_mkey; |
8cdd312c | 646 | #endif |
038d2ef8 | 647 | struct mlx5_ib_flow_db flow_db; |
89ea94a7 MG |
648 | /* protect resources needed as part of reset flow */ |
649 | spinlock_t reset_flow_resource_lock; | |
650 | struct list_head qp_list; | |
0837e86a MB |
651 | /* Array with num_ports elements */ |
652 | struct mlx5_ib_port *port; | |
5fe9dec0 EC |
653 | struct mlx5_sq_bfreg bfreg; |
654 | struct mlx5_sq_bfreg fp_bfreg; | |
e126ba97 EC |
655 | }; |
656 | ||
657 | static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq) | |
658 | { | |
659 | return container_of(mcq, struct mlx5_ib_cq, mcq); | |
660 | } | |
661 | ||
662 | static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd) | |
663 | { | |
664 | return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd); | |
665 | } | |
666 | ||
667 | static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev) | |
668 | { | |
669 | return container_of(ibdev, struct mlx5_ib_dev, ib_dev); | |
670 | } | |
671 | ||
e126ba97 EC |
672 | static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq) |
673 | { | |
674 | return container_of(ibcq, struct mlx5_ib_cq, ibcq); | |
675 | } | |
676 | ||
677 | static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp) | |
678 | { | |
19098df2 | 679 | return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp; |
e126ba97 EC |
680 | } |
681 | ||
350d0e4c YH |
682 | static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp) |
683 | { | |
684 | return container_of(core_qp, struct mlx5_ib_rwq, core_qp); | |
685 | } | |
686 | ||
a606b0f6 | 687 | static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey) |
d5436ba0 | 688 | { |
a606b0f6 | 689 | return container_of(mmkey, struct mlx5_ib_mr, mmkey); |
d5436ba0 SG |
690 | } |
691 | ||
e126ba97 EC |
692 | static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd) |
693 | { | |
694 | return container_of(ibpd, struct mlx5_ib_pd, ibpd); | |
695 | } | |
696 | ||
697 | static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq) | |
698 | { | |
699 | return container_of(ibsrq, struct mlx5_ib_srq, ibsrq); | |
700 | } | |
701 | ||
702 | static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp) | |
703 | { | |
704 | return container_of(ibqp, struct mlx5_ib_qp, ibqp); | |
705 | } | |
706 | ||
79b20a6c YH |
707 | static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq) |
708 | { | |
709 | return container_of(ibwq, struct mlx5_ib_rwq, ibwq); | |
710 | } | |
711 | ||
c5f90929 YH |
712 | static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl) |
713 | { | |
714 | return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl); | |
715 | } | |
716 | ||
e126ba97 EC |
717 | static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq) |
718 | { | |
719 | return container_of(msrq, struct mlx5_ib_srq, msrq); | |
720 | } | |
721 | ||
722 | static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr) | |
723 | { | |
724 | return container_of(ibmr, struct mlx5_ib_mr, ibmr); | |
725 | } | |
726 | ||
d2370e0a MB |
727 | static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw) |
728 | { | |
729 | return container_of(ibmw, struct mlx5_ib_mw, ibmw); | |
730 | } | |
731 | ||
e126ba97 EC |
732 | struct mlx5_ib_ah { |
733 | struct ib_ah ibah; | |
734 | struct mlx5_av av; | |
735 | }; | |
736 | ||
737 | static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah) | |
738 | { | |
739 | return container_of(ibah, struct mlx5_ib_ah, ibah); | |
740 | } | |
741 | ||
e126ba97 EC |
742 | int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt, |
743 | struct mlx5_db *db); | |
744 | void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db); | |
745 | void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq); | |
746 | void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq); | |
747 | void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index); | |
748 | int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey, | |
a97e2d86 IW |
749 | u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh, |
750 | const void *in_mad, void *response_mad); | |
477864c8 MS |
751 | struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr, |
752 | struct ib_udata *udata); | |
e126ba97 EC |
753 | int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr); |
754 | int mlx5_ib_destroy_ah(struct ib_ah *ah); | |
755 | struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd, | |
756 | struct ib_srq_init_attr *init_attr, | |
757 | struct ib_udata *udata); | |
758 | int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr, | |
759 | enum ib_srq_attr_mask attr_mask, struct ib_udata *udata); | |
760 | int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr); | |
761 | int mlx5_ib_destroy_srq(struct ib_srq *srq); | |
762 | int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr, | |
763 | struct ib_recv_wr **bad_wr); | |
764 | struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd, | |
765 | struct ib_qp_init_attr *init_attr, | |
766 | struct ib_udata *udata); | |
767 | int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, | |
768 | int attr_mask, struct ib_udata *udata); | |
769 | int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask, | |
770 | struct ib_qp_init_attr *qp_init_attr); | |
771 | int mlx5_ib_destroy_qp(struct ib_qp *qp); | |
772 | int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr, | |
773 | struct ib_send_wr **bad_wr); | |
774 | int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr, | |
775 | struct ib_recv_wr **bad_wr); | |
776 | void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n); | |
c1395a2a | 777 | int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index, |
19098df2 | 778 | void *buffer, u32 length, |
779 | struct mlx5_ib_qp_base *base); | |
bcf4c1ea MB |
780 | struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev, |
781 | const struct ib_cq_init_attr *attr, | |
782 | struct ib_ucontext *context, | |
e126ba97 EC |
783 | struct ib_udata *udata); |
784 | int mlx5_ib_destroy_cq(struct ib_cq *cq); | |
785 | int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc); | |
786 | int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags); | |
787 | int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period); | |
788 | int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata); | |
789 | struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc); | |
790 | struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length, | |
791 | u64 virt_addr, int access_flags, | |
792 | struct ib_udata *udata); | |
d2370e0a MB |
793 | struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type, |
794 | struct ib_udata *udata); | |
795 | int mlx5_ib_dealloc_mw(struct ib_mw *mw); | |
7d0cc6ed AK |
796 | int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages, |
797 | int page_shift, int flags); | |
81713d37 AK |
798 | struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd, |
799 | int access_flags); | |
800 | void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr); | |
56e11d62 NO |
801 | int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start, |
802 | u64 length, u64 virt_addr, int access_flags, | |
803 | struct ib_pd *pd, struct ib_udata *udata); | |
e126ba97 | 804 | int mlx5_ib_dereg_mr(struct ib_mr *ibmr); |
9bee178b SG |
805 | struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, |
806 | enum ib_mr_type mr_type, | |
807 | u32 max_num_sg); | |
ff2ba993 | 808 | int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents, |
9aa8b321 | 809 | unsigned int *sg_offset); |
e126ba97 | 810 | int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num, |
a97e2d86 | 811 | const struct ib_wc *in_wc, const struct ib_grh *in_grh, |
4cd7c947 IW |
812 | const struct ib_mad_hdr *in, size_t in_mad_size, |
813 | struct ib_mad_hdr *out, size_t *out_mad_size, | |
814 | u16 *out_mad_pkey_index); | |
e126ba97 EC |
815 | struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev, |
816 | struct ib_ucontext *context, | |
817 | struct ib_udata *udata); | |
818 | int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd); | |
e126ba97 EC |
819 | int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset); |
820 | int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port); | |
1b5daf11 MD |
821 | int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev, |
822 | struct ib_smp *out_mad); | |
823 | int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev, | |
824 | __be64 *sys_image_guid); | |
825 | int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev, | |
826 | u16 *max_pkeys); | |
827 | int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev, | |
828 | u32 *vendor_id); | |
829 | int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc); | |
830 | int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid); | |
831 | int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index, | |
832 | u16 *pkey); | |
833 | int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index, | |
834 | union ib_gid *gid); | |
835 | int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port, | |
836 | struct ib_port_attr *props); | |
e126ba97 EC |
837 | int mlx5_ib_query_port(struct ib_device *ibdev, u8 port, |
838 | struct ib_port_attr *props); | |
839 | int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev); | |
840 | void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev); | |
762f899a MD |
841 | void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, |
842 | unsigned long max_page_shift, | |
843 | int *count, int *shift, | |
e126ba97 | 844 | int *ncont, int *order); |
832a6b06 HE |
845 | void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem, |
846 | int page_shift, size_t offset, size_t num_pages, | |
847 | __be64 *pas, int access_flags); | |
e126ba97 | 848 | void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem, |
cc149f75 | 849 | int page_shift, __be64 *pas, int access_flags); |
e126ba97 EC |
850 | void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num); |
851 | int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq); | |
852 | int mlx5_mr_cache_init(struct mlx5_ib_dev *dev); | |
853 | int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev); | |
49780d42 AK |
854 | |
855 | struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry); | |
856 | void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr); | |
d5436ba0 SG |
857 | int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask, |
858 | struct ib_mr_status *mr_status); | |
79b20a6c YH |
859 | struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd, |
860 | struct ib_wq_init_attr *init_attr, | |
861 | struct ib_udata *udata); | |
862 | int mlx5_ib_destroy_wq(struct ib_wq *wq); | |
863 | int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr, | |
864 | u32 wq_attr_mask, struct ib_udata *udata); | |
c5f90929 YH |
865 | struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device, |
866 | struct ib_rwq_ind_table_init_attr *init_attr, | |
867 | struct ib_udata *udata); | |
868 | int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table); | |
e126ba97 | 869 | |
8cdd312c | 870 | #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING |
938fe83c | 871 | void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev); |
d9aaed83 AK |
872 | void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context, |
873 | struct mlx5_pagefault *pfault); | |
6aec21f6 HE |
874 | int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev); |
875 | void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev); | |
876 | int __init mlx5_ib_odp_init(void); | |
877 | void mlx5_ib_odp_cleanup(void); | |
b4cfe447 HE |
878 | void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start, |
879 | unsigned long end); | |
81713d37 AK |
880 | void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent); |
881 | void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset, | |
882 | size_t nentries, struct mlx5_ib_mr *mr, int flags); | |
6aec21f6 | 883 | #else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */ |
938fe83c | 884 | static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev) |
8cdd312c | 885 | { |
938fe83c | 886 | return; |
8cdd312c | 887 | } |
6aec21f6 | 888 | |
6aec21f6 | 889 | static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; } |
81713d37 | 890 | static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {} |
6aec21f6 | 891 | static inline int mlx5_ib_odp_init(void) { return 0; } |
81713d37 AK |
892 | static inline void mlx5_ib_odp_cleanup(void) {} |
893 | static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {} | |
894 | static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset, | |
895 | size_t nentries, struct mlx5_ib_mr *mr, | |
896 | int flags) {} | |
6aec21f6 | 897 | |
8cdd312c HE |
898 | #endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */ |
899 | ||
9967c70a AB |
900 | int mlx5_ib_get_vf_config(struct ib_device *device, int vf, |
901 | u8 port, struct ifla_vf_info *info); | |
902 | int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf, | |
903 | u8 port, int state); | |
904 | int mlx5_ib_get_vf_stats(struct ib_device *device, int vf, | |
905 | u8 port, struct ifla_vf_stats *stats); | |
906 | int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port, | |
907 | u64 guid, int type); | |
908 | ||
2811ba51 AS |
909 | __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num, |
910 | int index); | |
ed88451e MD |
911 | int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num, |
912 | int index, enum ib_gid_type *gid_type); | |
2811ba51 | 913 | |
d16e91da HE |
914 | /* GSI QP helper functions */ |
915 | struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd, | |
916 | struct ib_qp_init_attr *init_attr); | |
917 | int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp); | |
918 | int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr, | |
919 | int attr_mask); | |
920 | int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr, | |
921 | int qp_attr_mask, | |
922 | struct ib_qp_init_attr *qp_init_attr); | |
923 | int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr, | |
924 | struct ib_send_wr **bad_wr); | |
925 | int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr, | |
926 | struct ib_recv_wr **bad_wr); | |
7722f47e | 927 | void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi); |
d16e91da | 928 | |
25361e02 HE |
929 | int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc); |
930 | ||
e126ba97 EC |
931 | static inline void init_query_mad(struct ib_smp *mad) |
932 | { | |
933 | mad->base_version = 1; | |
934 | mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED; | |
935 | mad->class_version = 1; | |
936 | mad->method = IB_MGMT_METHOD_GET; | |
937 | } | |
938 | ||
939 | static inline u8 convert_access(int acc) | |
940 | { | |
941 | return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) | | |
942 | (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) | | |
943 | (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) | | |
944 | (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) | | |
945 | MLX5_PERM_LOCAL_READ; | |
946 | } | |
947 | ||
b636401f SG |
948 | static inline int is_qp1(enum ib_qp_type qp_type) |
949 | { | |
d16e91da | 950 | return qp_type == MLX5_IB_QPT_HW_GSI; |
b636401f SG |
951 | } |
952 | ||
cc149f75 HE |
953 | #define MLX5_MAX_UMR_SHIFT 16 |
954 | #define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT) | |
955 | ||
051f2630 LR |
956 | static inline u32 check_cq_create_flags(u32 flags) |
957 | { | |
958 | /* | |
959 | * It returns non-zero value for unsupported CQ | |
960 | * create flags, otherwise it returns zero. | |
961 | */ | |
34356f64 LR |
962 | return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN | |
963 | IB_CQ_FLAGS_TIMESTAMP_COMPLETION)); | |
051f2630 | 964 | } |
cfb5e088 HA |
965 | |
966 | static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx, | |
967 | u32 *user_index) | |
968 | { | |
969 | if (cqe_version) { | |
970 | if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) || | |
971 | (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK)) | |
972 | return -EINVAL; | |
973 | *user_index = cmd_uidx; | |
974 | } else { | |
975 | *user_index = MLX5_IB_DEFAULT_UIDX; | |
976 | } | |
977 | ||
978 | return 0; | |
979 | } | |
3085e29e LR |
980 | |
981 | static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext, | |
982 | struct mlx5_ib_create_qp *ucmd, | |
983 | int inlen, | |
984 | u32 *user_index) | |
985 | { | |
986 | u8 cqe_version = ucontext->cqe_version; | |
987 | ||
988 | if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) && | |
989 | !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX)) | |
990 | return 0; | |
991 | ||
992 | if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) != | |
993 | !!cqe_version)) | |
994 | return -EINVAL; | |
995 | ||
996 | return verify_assign_uidx(cqe_version, ucmd->uidx, user_index); | |
997 | } | |
998 | ||
999 | static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext, | |
1000 | struct mlx5_ib_create_srq *ucmd, | |
1001 | int inlen, | |
1002 | u32 *user_index) | |
1003 | { | |
1004 | u8 cqe_version = ucontext->cqe_version; | |
1005 | ||
1006 | if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) && | |
1007 | !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX)) | |
1008 | return 0; | |
1009 | ||
1010 | if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) != | |
1011 | !!cqe_version)) | |
1012 | return -EINVAL; | |
1013 | ||
1014 | return verify_assign_uidx(cqe_version, ucmd->uidx, user_index); | |
1015 | } | |
b037c29a EC |
1016 | |
1017 | static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support) | |
1018 | { | |
1019 | return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ? | |
1020 | MLX5_UARS_IN_PAGE : 1; | |
1021 | } | |
1022 | ||
1023 | static inline int get_num_uars(struct mlx5_ib_dev *dev, | |
1024 | struct mlx5_bfreg_info *bfregi) | |
1025 | { | |
1026 | return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_sys_pages; | |
1027 | } | |
1028 | ||
e126ba97 | 1029 | #endif /* MLX5_IB_H */ |