IB/mlx5: Add flow counters binding support
[linux-2.6-block.git] / drivers / infiniband / hw / mlx5 / mlx5_ib.h
CommitLineData
e126ba97 1/*
6cf0a15f 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
146d2f1a 45#include <linux/mlx5/transobj.h>
d2370e0a 46#include <rdma/ib_user_verbs.h>
3085e29e 47#include <rdma/mlx5-abi.h>
24da0016 48#include <rdma/uverbs_ioctl.h>
e126ba97
EC
49
50#define mlx5_ib_dbg(dev, format, arg...) \
51pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
52 __LINE__, current->pid, ##arg)
53
54#define mlx5_ib_err(dev, format, arg...) \
55pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
56 __LINE__, current->pid, ##arg)
57
58#define mlx5_ib_warn(dev, format, arg...) \
59pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
60 __LINE__, current->pid, ##arg)
61
b368d7cb
MB
62#define field_avail(type, fld, sz) (offsetof(type, fld) + \
63 sizeof(((type *)0)->fld) <= (sz))
cfb5e088
HA
64#define MLX5_IB_DEFAULT_UIDX 0xffffff
65#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
b368d7cb 66
762f899a
MD
67#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
68
e126ba97
EC
69enum {
70 MLX5_IB_MMAP_CMD_SHIFT = 8,
71 MLX5_IB_MMAP_CMD_MASK = 0xff,
72};
73
e126ba97
EC
74enum {
75 MLX5_RES_SCAT_DATA32_CQE = 0x1,
76 MLX5_RES_SCAT_DATA64_CQE = 0x2,
77 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
78 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
79};
80
81enum mlx5_ib_latency_class {
82 MLX5_IB_LATENCY_CLASS_LOW,
83 MLX5_IB_LATENCY_CLASS_MEDIUM,
84 MLX5_IB_LATENCY_CLASS_HIGH,
e126ba97
EC
85};
86
87enum mlx5_ib_mad_ifc_flags {
88 MLX5_MAD_IFC_IGNORE_MKEY = 1,
89 MLX5_MAD_IFC_IGNORE_BKEY = 2,
90 MLX5_MAD_IFC_NET_VIEW = 4,
91};
92
051f2630 93enum {
2f5ff264 94 MLX5_CROSS_CHANNEL_BFREG = 0,
051f2630
LR
95};
96
cfb5e088
HA
97enum {
98 MLX5_CQE_VERSION_V0,
99 MLX5_CQE_VERSION_V1,
100};
101
eb761894
AK
102enum {
103 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
104 MLX5_TM_MAX_SGE = 1,
105};
106
4ed131d0
YH
107enum {
108 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
1ee47ab3 109 MLX5_IB_INVALID_BFREG = BIT(31),
4ed131d0
YH
110};
111
24da0016
AL
112enum {
113 MLX5_MAX_MEMIC_PAGES = 0x100,
114 MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
115};
116
117enum {
118 MLX5_MEMIC_BASE_ALIGN = 6,
119 MLX5_MEMIC_BASE_SIZE = 1 << MLX5_MEMIC_BASE_ALIGN,
120};
121
7c2344c3
MG
122struct mlx5_ib_vma_private_data {
123 struct list_head list;
124 struct vm_area_struct *vma;
ad9a3668
MD
125 /* protect vma_private_list add/del */
126 struct mutex *vma_private_list_mutex;
7c2344c3
MG
127};
128
e126ba97
EC
129struct mlx5_ib_ucontext {
130 struct ib_ucontext ibucontext;
131 struct list_head db_page_list;
132
133 /* protect doorbell record alloc/free
134 */
135 struct mutex db_page_mutex;
2f5ff264 136 struct mlx5_bfreg_info bfregi;
cfb5e088 137 u8 cqe_version;
146d2f1a 138 /* Transport Domain number */
139 u32 tdn;
7c2344c3 140 struct list_head vma_private_list;
ad9a3668
MD
141 /* protect vma_private_list add/del */
142 struct mutex vma_private_list_mutex;
7d0cc6ed 143
b037c29a 144 u64 lib_caps;
24da0016 145 DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
e126ba97
EC
146};
147
148static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
149{
150 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
151}
152
153struct mlx5_ib_pd {
154 struct ib_pd ibpd;
155 u32 pdn;
e126ba97
EC
156};
157
038d2ef8 158#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
35d19011 159#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
038d2ef8
MG
160#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
161#error "Invalid number of bypass priorities"
162#endif
163#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
164
165#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
cc0e5d42 166#define MLX5_IB_NUM_SNIFFER_FTS 2
802c2125 167#define MLX5_IB_NUM_EGRESS_FTS 1
038d2ef8
MG
168struct mlx5_ib_flow_prio {
169 struct mlx5_flow_table *flow_table;
170 unsigned int refcount;
171};
172
173struct mlx5_ib_flow_handler {
174 struct list_head list;
175 struct ib_flow ibflow;
5497adc6 176 struct mlx5_ib_flow_prio *prio;
74491de9 177 struct mlx5_flow_handle *rule;
3b3233fb 178 struct ib_counters *ibcounters;
038d2ef8
MG
179};
180
181struct mlx5_ib_flow_db {
182 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
cc0e5d42 183 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
802c2125 184 struct mlx5_ib_flow_prio egress[MLX5_IB_NUM_EGRESS_FTS];
9ef9c640 185 struct mlx5_flow_table *lag_demux_ft;
038d2ef8
MG
186 /* Protect flow steering bypass flow tables
187 * when add/del flow rules.
188 * only single add/removal of flow steering rule could be done
189 * simultaneously.
190 */
191 struct mutex lock;
192};
193
e126ba97
EC
194/* Use macros here so that don't have to duplicate
195 * enum ib_send_flags and enum ib_qp_type for low-level driver
196 */
197
31616255
AK
198#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
199#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
200#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
201#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
202#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
203#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
56e11d62 204
e126ba97 205#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
d16e91da
HE
206/*
207 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
208 * creates the actual hardware QP.
209 */
210#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
b4aaa1f0
MS
211#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
212#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
e126ba97
EC
213#define MLX5_IB_WR_UMR IB_WR_RESERVED1
214
31616255
AK
215#define MLX5_IB_UMR_OCTOWORD 16
216#define MLX5_IB_UMR_XLT_ALIGNMENT 64
217
7d0cc6ed
AK
218#define MLX5_IB_UPD_XLT_ZAP BIT(0)
219#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
220#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
221#define MLX5_IB_UPD_XLT_ADDR BIT(3)
222#define MLX5_IB_UPD_XLT_PD BIT(4)
223#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
81713d37 224#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
7d0cc6ed 225
b11a4f9c
HE
226/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
227 *
228 * These flags are intended for internal use by the mlx5_ib driver, and they
229 * rely on the range reserved for that use in the ib_qp_create_flags enum.
230 */
231
232/* Create a UD QP whose source QP number is 1 */
233static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
234{
235 return IB_QP_CREATE_RESERVED_START;
236}
237
e126ba97
EC
238struct wr_list {
239 u16 opcode;
240 u16 next;
241};
242
e4cc4fa7
NO
243enum mlx5_ib_rq_flags {
244 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
b1383aa6 245 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
e4cc4fa7
NO
246};
247
e126ba97
EC
248struct mlx5_ib_wq {
249 u64 *wrid;
250 u32 *wr_data;
251 struct wr_list *w_list;
252 unsigned *wqe_head;
253 u16 unsig_count;
254
255 /* serialize post to the work queue
256 */
257 spinlock_t lock;
258 int wqe_cnt;
259 int max_post;
260 int max_gs;
261 int offset;
262 int wqe_shift;
263 unsigned head;
264 unsigned tail;
265 u16 cur_post;
266 u16 last_poll;
267 void *qend;
268};
269
03404e8a
MG
270enum mlx5_ib_wq_flags {
271 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
ccc87087 272 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
03404e8a
MG
273};
274
b4f34597
NO
275#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
276#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
277#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
278#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
279
79b20a6c
YH
280struct mlx5_ib_rwq {
281 struct ib_wq ibwq;
350d0e4c 282 struct mlx5_core_qp core_qp;
79b20a6c
YH
283 u32 rq_num_pas;
284 u32 log_rq_stride;
285 u32 log_rq_size;
286 u32 rq_page_offset;
287 u32 log_page_size;
ccc87087
NO
288 u32 log_num_strides;
289 u32 two_byte_shift_en;
290 u32 single_stride_log_num_of_bytes;
79b20a6c
YH
291 struct ib_umem *umem;
292 size_t buf_size;
293 unsigned int page_shift;
294 int create_type;
295 struct mlx5_db db;
296 u32 user_index;
297 u32 wqe_count;
298 u32 wqe_shift;
299 int wq_sig;
03404e8a 300 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
79b20a6c
YH
301};
302
e126ba97
EC
303enum {
304 MLX5_QP_USER,
305 MLX5_QP_KERNEL,
306 MLX5_QP_EMPTY
307};
308
79b20a6c
YH
309enum {
310 MLX5_WQ_USER,
311 MLX5_WQ_KERNEL
312};
313
c5f90929
YH
314struct mlx5_ib_rwq_ind_table {
315 struct ib_rwq_ind_table ib_rwq_ind_tbl;
316 u32 rqtn;
317};
318
19098df2 319struct mlx5_ib_ubuffer {
320 struct ib_umem *umem;
321 int buf_size;
322 u64 buf_addr;
323};
324
325struct mlx5_ib_qp_base {
326 struct mlx5_ib_qp *container_mibqp;
327 struct mlx5_core_qp mqp;
328 struct mlx5_ib_ubuffer ubuffer;
329};
330
331struct mlx5_ib_qp_trans {
332 struct mlx5_ib_qp_base base;
333 u16 xrcdn;
334 u8 alt_port;
335 u8 atomic_rd_en;
336 u8 resp_depth;
337};
338
28d61370
YH
339struct mlx5_ib_rss_qp {
340 u32 tirn;
341};
342
038d2ef8 343struct mlx5_ib_rq {
0fb2ed66 344 struct mlx5_ib_qp_base base;
345 struct mlx5_ib_wq *rq;
346 struct mlx5_ib_ubuffer ubuffer;
347 struct mlx5_db *doorbell;
038d2ef8 348 u32 tirn;
0fb2ed66 349 u8 state;
e4cc4fa7 350 u32 flags;
0fb2ed66 351};
352
353struct mlx5_ib_sq {
354 struct mlx5_ib_qp_base base;
355 struct mlx5_ib_wq *sq;
356 struct mlx5_ib_ubuffer ubuffer;
357 struct mlx5_db *doorbell;
b96c9dde 358 struct mlx5_flow_handle *flow_rule;
0fb2ed66 359 u32 tisn;
360 u8 state;
038d2ef8
MG
361};
362
363struct mlx5_ib_raw_packet_qp {
0fb2ed66 364 struct mlx5_ib_sq sq;
038d2ef8
MG
365 struct mlx5_ib_rq rq;
366};
367
5fe9dec0
EC
368struct mlx5_bf {
369 int buf_size;
370 unsigned long offset;
371 struct mlx5_sq_bfreg *bfreg;
372};
373
b4aaa1f0
MS
374struct mlx5_ib_dct {
375 struct mlx5_core_dct mdct;
376 u32 *in;
377};
378
e126ba97
EC
379struct mlx5_ib_qp {
380 struct ib_qp ibqp;
038d2ef8 381 union {
0fb2ed66 382 struct mlx5_ib_qp_trans trans_qp;
383 struct mlx5_ib_raw_packet_qp raw_packet_qp;
28d61370 384 struct mlx5_ib_rss_qp rss_qp;
b4aaa1f0 385 struct mlx5_ib_dct dct;
038d2ef8 386 };
388ca8be 387 struct mlx5_frag_buf buf;
e126ba97
EC
388
389 struct mlx5_db db;
390 struct mlx5_ib_wq rq;
391
e126ba97 392 u8 sq_signal_bits;
6e8484c5 393 u8 next_fence;
e126ba97
EC
394 struct mlx5_ib_wq sq;
395
e126ba97
EC
396 /* serialize qp state modifications
397 */
398 struct mutex mutex;
e126ba97
EC
399 u32 flags;
400 u8 port;
e126ba97 401 u8 state;
e126ba97
EC
402 int wq_sig;
403 int scat_cqe;
404 int max_inline_data;
5fe9dec0 405 struct mlx5_bf bf;
e126ba97
EC
406 int has_rq;
407
408 /* only for user space QPs. For kernel
409 * we have it from the bf object
410 */
2f5ff264 411 int bfregn;
e126ba97
EC
412
413 int create_type;
e1e66cc2
SG
414
415 /* Store signature errors */
416 bool signature_en;
6aec21f6 417
89ea94a7
MG
418 struct list_head qps_list;
419 struct list_head cq_recv_list;
420 struct list_head cq_send_list;
61147f39 421 struct mlx5_rate_limit rl;
c2e53b2c 422 u32 underlay_qpn;
f95ef6cb 423 bool tunnel_offload_en;
b4aaa1f0
MS
424 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
425 enum ib_qp_type qp_sub_type;
e126ba97
EC
426};
427
428struct mlx5_ib_cq_buf {
388ca8be 429 struct mlx5_frag_buf_ctrl fbc;
e126ba97
EC
430 struct ib_umem *umem;
431 int cqe_size;
bde51583 432 int nent;
e126ba97
EC
433};
434
435enum mlx5_ib_qp_flags {
f0313965
ES
436 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
437 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
438 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
439 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
440 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
441 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
b11a4f9c
HE
442 /* QP uses 1 as its source QP number */
443 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
358e42ea 444 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
d9f88e5a 445 MLX5_IB_QP_RSS = 1 << 8,
e4cc4fa7 446 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
c2e53b2c 447 MLX5_IB_QP_UNDERLAY = 1 << 10,
b1383aa6 448 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
f95ef6cb 449 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
e126ba97
EC
450};
451
968e78dd 452struct mlx5_umr_wr {
e622f2f4 453 struct ib_send_wr wr;
31616255
AK
454 u64 virt_addr;
455 u64 offset;
968e78dd
HE
456 struct ib_pd *pd;
457 unsigned int page_shift;
31616255 458 unsigned int xlt_size;
b216af40 459 u64 length;
968e78dd
HE
460 int access_flags;
461 u32 mkey;
462};
463
e622f2f4
CH
464static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
465{
466 return container_of(wr, struct mlx5_umr_wr, wr);
467}
468
e126ba97
EC
469struct mlx5_shared_mr_info {
470 int mr_id;
471 struct ib_umem *umem;
472};
473
7a0c8f42
GL
474enum mlx5_ib_cq_pr_flags {
475 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
476};
477
e126ba97
EC
478struct mlx5_ib_cq {
479 struct ib_cq ibcq;
480 struct mlx5_core_cq mcq;
481 struct mlx5_ib_cq_buf buf;
482 struct mlx5_db db;
483
484 /* serialize access to the CQ
485 */
486 spinlock_t lock;
487
488 /* protect resize cq
489 */
490 struct mutex resize_mutex;
bde51583 491 struct mlx5_ib_cq_buf *resize_buf;
e126ba97
EC
492 struct ib_umem *resize_umem;
493 int cqe_size;
89ea94a7
MG
494 struct list_head list_send_qp;
495 struct list_head list_recv_qp;
051f2630 496 u32 create_flags;
25361e02
HE
497 struct list_head wc_list;
498 enum ib_cq_notify_flags notify_flags;
499 struct work_struct notify_work;
7a0c8f42 500 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
25361e02
HE
501};
502
503struct mlx5_ib_wc {
504 struct ib_wc wc;
505 struct list_head list;
e126ba97
EC
506};
507
508struct mlx5_ib_srq {
509 struct ib_srq ibsrq;
510 struct mlx5_core_srq msrq;
388ca8be 511 struct mlx5_frag_buf buf;
e126ba97
EC
512 struct mlx5_db db;
513 u64 *wrid;
514 /* protect SRQ hanlding
515 */
516 spinlock_t lock;
517 int head;
518 int tail;
519 u16 wqe_ctr;
520 struct ib_umem *umem;
521 /* serialize arming a SRQ
522 */
523 struct mutex mutex;
524 int wq_sig;
525};
526
527struct mlx5_ib_xrcd {
528 struct ib_xrcd ibxrcd;
529 u32 xrcdn;
530};
531
cc149f75
HE
532enum mlx5_ib_mtt_access_flags {
533 MLX5_IB_MTT_READ = (1 << 0),
534 MLX5_IB_MTT_WRITE = (1 << 1),
535};
536
24da0016
AL
537struct mlx5_ib_dm {
538 struct ib_dm ibdm;
539 phys_addr_t dev_addr;
540};
541
cc149f75
HE
542#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
543
6c29f57e
AL
544#define MLX5_IB_DM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
545 IB_ACCESS_REMOTE_WRITE |\
546 IB_ACCESS_REMOTE_READ |\
547 IB_ACCESS_REMOTE_ATOMIC |\
548 IB_ZERO_BASED)
549
e126ba97
EC
550struct mlx5_ib_mr {
551 struct ib_mr ibmr;
8a187ee5
SG
552 void *descs;
553 dma_addr_t desc_map;
554 int ndescs;
555 int max_descs;
556 int desc_size;
b005d316 557 int access_mode;
a606b0f6 558 struct mlx5_core_mkey mmkey;
e126ba97
EC
559 struct ib_umem *umem;
560 struct mlx5_shared_mr_info *smr_info;
561 struct list_head list;
562 int order;
8b7ff7f3 563 bool allocated_from_cache;
e126ba97 564 int npages;
746b5583 565 struct mlx5_ib_dev *dev;
ec22eb53 566 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
3121e3c4 567 struct mlx5_core_sig_ctx *sig;
b4cfe447 568 int live;
8a187ee5 569 void *descs_alloc;
56e11d62 570 int access_flags; /* Needed for rereg MR */
81713d37
AK
571
572 struct mlx5_ib_mr *parent;
573 atomic_t num_leaf_free;
574 wait_queue_head_t q_leaf_free;
e126ba97
EC
575};
576
d2370e0a
MB
577struct mlx5_ib_mw {
578 struct ib_mw ibmw;
579 struct mlx5_core_mkey mmkey;
db570d7d 580 int ndescs;
e126ba97
EC
581};
582
a74d2416 583struct mlx5_ib_umr_context {
add08d76 584 struct ib_cqe cqe;
a74d2416
SR
585 enum ib_wc_status status;
586 struct completion done;
587};
588
e126ba97
EC
589struct umr_common {
590 struct ib_pd *pd;
591 struct ib_cq *cq;
592 struct ib_qp *qp;
e126ba97
EC
593 /* control access to UMR QP
594 */
595 struct semaphore sem;
596};
597
598enum {
599 MLX5_FMR_INVALID,
600 MLX5_FMR_VALID,
601 MLX5_FMR_BUSY,
602};
603
e126ba97
EC
604struct mlx5_cache_ent {
605 struct list_head head;
606 /* sync access to the cahce entry
607 */
608 spinlock_t lock;
609
610
611 struct dentry *dir;
612 char name[4];
613 u32 order;
49780d42
AK
614 u32 xlt;
615 u32 access_mode;
616 u32 page;
617
e126ba97
EC
618 u32 size;
619 u32 cur;
620 u32 miss;
621 u32 limit;
622
623 struct dentry *fsize;
624 struct dentry *fcur;
625 struct dentry *fmiss;
626 struct dentry *flimit;
627
628 struct mlx5_ib_dev *dev;
629 struct work_struct work;
630 struct delayed_work dwork;
746b5583 631 int pending;
49780d42 632 struct completion compl;
e126ba97
EC
633};
634
635struct mlx5_mr_cache {
636 struct workqueue_struct *wq;
637 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
638 int stopped;
639 struct dentry *root;
640 unsigned long last_add;
641};
642
d16e91da
HE
643struct mlx5_ib_gsi_qp;
644
645struct mlx5_ib_port_resources {
7722f47e 646 struct mlx5_ib_resources *devr;
d16e91da 647 struct mlx5_ib_gsi_qp *gsi;
7722f47e 648 struct work_struct pkey_change_work;
d16e91da
HE
649};
650
e126ba97
EC
651struct mlx5_ib_resources {
652 struct ib_cq *c0;
653 struct ib_xrcd *x0;
654 struct ib_xrcd *x1;
655 struct ib_pd *p0;
656 struct ib_srq *s0;
4aa17b28 657 struct ib_srq *s1;
d16e91da
HE
658 struct mlx5_ib_port_resources ports[2];
659 /* Protects changes to the port resources */
660 struct mutex mutex;
e126ba97
EC
661};
662
e1f24a79 663struct mlx5_ib_counters {
7c16f477
KH
664 const char **names;
665 size_t *offsets;
e1f24a79
PP
666 u32 num_q_counters;
667 u32 num_cong_counters;
7c16f477 668 u16 set_id;
aac4492e 669 bool set_id_valid;
7c16f477
KH
670};
671
32f69e4b
DJ
672struct mlx5_ib_multiport_info;
673
674struct mlx5_ib_multiport {
675 struct mlx5_ib_multiport_info *mpi;
676 /* To be held when accessing the multiport info */
677 spinlock_t mpi_lock;
678};
679
0837e86a 680struct mlx5_ib_port {
e1f24a79 681 struct mlx5_ib_counters cnts;
32f69e4b 682 struct mlx5_ib_multiport mp;
a9e546e7 683 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
0837e86a
MB
684};
685
fc24fc5e
AS
686struct mlx5_roce {
687 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
688 * netdev pointer
689 */
690 rwlock_t netdev_lock;
691 struct net_device *netdev;
692 struct notifier_block nb;
13eab21f 693 atomic_t next_port;
fd65f1b8 694 enum ib_port_state last_port_state;
7fd8aefb
DJ
695 struct mlx5_ib_dev *dev;
696 u8 native_port_num;
fc24fc5e
AS
697};
698
4a2da0b8
PP
699struct mlx5_ib_dbg_param {
700 int offset;
701 struct mlx5_ib_dev *dev;
702 struct dentry *dentry;
a9e546e7 703 u8 port_num;
4a2da0b8
PP
704};
705
706enum mlx5_ib_dbg_cc_types {
707 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
708 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
709 MLX5_IB_DBG_CC_RP_TIME_RESET,
710 MLX5_IB_DBG_CC_RP_BYTE_RESET,
711 MLX5_IB_DBG_CC_RP_THRESHOLD,
712 MLX5_IB_DBG_CC_RP_AI_RATE,
713 MLX5_IB_DBG_CC_RP_HAI_RATE,
714 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
715 MLX5_IB_DBG_CC_RP_MIN_RATE,
716 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
717 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
718 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
719 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
720 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
721 MLX5_IB_DBG_CC_RP_GD,
722 MLX5_IB_DBG_CC_NP_CNP_DSCP,
723 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
724 MLX5_IB_DBG_CC_NP_CNP_PRIO,
725 MLX5_IB_DBG_CC_MAX,
726};
727
728struct mlx5_ib_dbg_cc_params {
729 struct dentry *root;
730 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
731};
732
03404e8a
MG
733enum {
734 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
735};
736
fe248c3a
MG
737struct mlx5_ib_dbg_delay_drop {
738 struct dentry *dir_debugfs;
739 struct dentry *rqs_cnt_debugfs;
740 struct dentry *events_cnt_debugfs;
741 struct dentry *timeout_debugfs;
742};
743
03404e8a
MG
744struct mlx5_ib_delay_drop {
745 struct mlx5_ib_dev *dev;
746 struct work_struct delay_drop_work;
747 /* serialize setting of delay drop */
748 struct mutex lock;
749 u32 timeout;
750 bool activate;
fe248c3a
MG
751 atomic_t events_cnt;
752 atomic_t rqs_cnt;
753 struct mlx5_ib_dbg_delay_drop *dbg;
03404e8a
MG
754};
755
16c1975f
MB
756enum mlx5_ib_stages {
757 MLX5_IB_STAGE_INIT,
9a4ca38d 758 MLX5_IB_STAGE_FLOW_DB,
16c1975f 759 MLX5_IB_STAGE_CAPS,
8e6efa3a 760 MLX5_IB_STAGE_NON_DEFAULT_CB,
16c1975f
MB
761 MLX5_IB_STAGE_ROCE,
762 MLX5_IB_STAGE_DEVICE_RESOURCES,
763 MLX5_IB_STAGE_ODP,
764 MLX5_IB_STAGE_COUNTERS,
765 MLX5_IB_STAGE_CONG_DEBUGFS,
766 MLX5_IB_STAGE_UAR,
767 MLX5_IB_STAGE_BFREG,
42cea83f 768 MLX5_IB_STAGE_PRE_IB_REG_UMR,
8c84660b 769 MLX5_IB_STAGE_SPECS,
16c1975f 770 MLX5_IB_STAGE_IB_REG,
42cea83f 771 MLX5_IB_STAGE_POST_IB_REG_UMR,
16c1975f
MB
772 MLX5_IB_STAGE_DELAY_DROP,
773 MLX5_IB_STAGE_CLASS_ATTR,
fc385b7a 774 MLX5_IB_STAGE_REP_REG,
16c1975f
MB
775 MLX5_IB_STAGE_MAX,
776};
777
778struct mlx5_ib_stage {
779 int (*init)(struct mlx5_ib_dev *dev);
780 void (*cleanup)(struct mlx5_ib_dev *dev);
781};
782
783#define STAGE_CREATE(_stage, _init, _cleanup) \
784 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
785
786struct mlx5_ib_profile {
787 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
788};
789
32f69e4b
DJ
790struct mlx5_ib_multiport_info {
791 struct list_head list;
792 struct mlx5_ib_dev *ibdev;
793 struct mlx5_core_dev *mdev;
794 struct completion unref_comp;
795 u64 sys_image_guid;
796 u32 mdev_refcnt;
797 bool is_master;
798 bool unaffiliate;
799};
800
c6475a0b
AY
801struct mlx5_ib_flow_action {
802 struct ib_flow_action ib_action;
803 union {
804 struct {
805 u64 ib_flags;
806 struct mlx5_accel_esp_xfrm *ctx;
807 } esp_aes_gcm;
808 };
809};
810
24da0016
AL
811struct mlx5_memic {
812 struct mlx5_core_dev *dev;
813 spinlock_t memic_lock;
814 DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
815};
816
3b3233fb
RS
817enum mlx5_ib_counters_type {
818 MLX5_IB_COUNTERS_FLOW,
819};
820
b29e2a13
RS
821struct mlx5_ib_mcounters {
822 struct ib_counters ibcntrs;
3b3233fb
RS
823 enum mlx5_ib_counters_type type;
824 void *hw_cntrs_hndl;
825 /* max index set as part of create_flow */
826 u32 cntrs_max_index;
827 /* number of counters data entries (<description,index> pair) */
828 u32 ncounters;
829 /* counters data array for descriptions and indexes */
830 struct mlx5_ib_flow_counters_desc *counters_data;
831 /* protects access to mcounters internal data */
832 struct mutex mcntrs_mutex;
b29e2a13
RS
833};
834
835static inline struct mlx5_ib_mcounters *
836to_mcounters(struct ib_counters *ibcntrs)
837{
838 return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
839}
840
e126ba97
EC
841struct mlx5_ib_dev {
842 struct ib_device ib_dev;
9603b61d 843 struct mlx5_core_dev *mdev;
7fd8aefb 844 struct mlx5_roce roce[MLX5_MAX_PORTS];
e126ba97 845 int num_ports;
e126ba97
EC
846 /* serialize update of capability mask
847 */
848 struct mutex cap_mask_mutex;
849 bool ib_active;
850 struct umr_common umrc;
851 /* sync used page count stats
852 */
e126ba97
EC
853 struct mlx5_ib_resources devr;
854 struct mlx5_mr_cache cache;
746b5583 855 struct timer_list delay_timer;
6bc1a656
ML
856 /* Prevents soft lock on massive reg MRs */
857 struct mutex slow_path_mutex;
746b5583 858 int fill_delay;
8cdd312c
HE
859#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
860 struct ib_odp_caps odp_caps;
c438fde1 861 u64 odp_max_size;
6aec21f6
HE
862 /*
863 * Sleepable RCU that prevents destruction of MRs while they are still
864 * being used by a page fault handler.
865 */
866 struct srcu_struct mr_srcu;
81713d37 867 u32 null_mkey;
8cdd312c 868#endif
9a4ca38d 869 struct mlx5_ib_flow_db *flow_db;
89ea94a7
MG
870 /* protect resources needed as part of reset flow */
871 spinlock_t reset_flow_resource_lock;
872 struct list_head qp_list;
0837e86a
MB
873 /* Array with num_ports elements */
874 struct mlx5_ib_port *port;
c85023e1
HN
875 struct mlx5_sq_bfreg bfreg;
876 struct mlx5_sq_bfreg fp_bfreg;
03404e8a 877 struct mlx5_ib_delay_drop delay_drop;
16c1975f 878 const struct mlx5_ib_profile *profile;
fc385b7a 879 struct mlx5_eswitch_rep *rep;
c85023e1
HN
880
881 /* protect the user_td */
882 struct mutex lb_mutex;
883 u32 user_td;
884 u8 umr_fence;
32f69e4b
DJ
885 struct list_head ib_dev_list;
886 u64 sys_image_guid;
24da0016 887 struct mlx5_memic memic;
e126ba97
EC
888};
889
890static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
891{
892 return container_of(mcq, struct mlx5_ib_cq, mcq);
893}
894
895static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
896{
897 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
898}
899
900static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
901{
902 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
903}
904
e126ba97
EC
905static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
906{
907 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
908}
909
910static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
911{
19098df2 912 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
e126ba97
EC
913}
914
350d0e4c
YH
915static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
916{
917 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
918}
919
a606b0f6 920static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
d5436ba0 921{
a606b0f6 922 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
d5436ba0
SG
923}
924
e126ba97
EC
925static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
926{
927 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
928}
929
930static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
931{
932 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
933}
934
935static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
936{
937 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
938}
939
79b20a6c
YH
940static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
941{
942 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
943}
944
c5f90929
YH
945static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
946{
947 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
948}
949
e126ba97
EC
950static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
951{
952 return container_of(msrq, struct mlx5_ib_srq, msrq);
953}
954
24da0016
AL
955static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
956{
957 return container_of(ibdm, struct mlx5_ib_dm, ibdm);
958}
959
e126ba97
EC
960static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
961{
962 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
963}
964
d2370e0a
MB
965static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
966{
967 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
968}
969
c6475a0b
AY
970static inline struct mlx5_ib_flow_action *
971to_mflow_act(struct ib_flow_action *ibact)
972{
973 return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
974}
975
e126ba97
EC
976int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
977 struct mlx5_db *db);
978void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
979void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
980void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
981void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
982int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
a97e2d86
IW
983 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
984 const void *in_mad, void *response_mad);
90898850 985struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
477864c8 986 struct ib_udata *udata);
90898850 987int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
e126ba97
EC
988int mlx5_ib_destroy_ah(struct ib_ah *ah);
989struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
990 struct ib_srq_init_attr *init_attr,
991 struct ib_udata *udata);
992int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
993 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
994int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
995int mlx5_ib_destroy_srq(struct ib_srq *srq);
996int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
997 struct ib_recv_wr **bad_wr);
998struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
999 struct ib_qp_init_attr *init_attr,
1000 struct ib_udata *udata);
1001int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1002 int attr_mask, struct ib_udata *udata);
1003int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1004 struct ib_qp_init_attr *qp_init_attr);
1005int mlx5_ib_destroy_qp(struct ib_qp *qp);
1006int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
1007 struct ib_send_wr **bad_wr);
1008int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
1009 struct ib_recv_wr **bad_wr);
1010void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
c1395a2a 1011int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
19098df2 1012 void *buffer, u32 length,
1013 struct mlx5_ib_qp_base *base);
bcf4c1ea
MB
1014struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
1015 const struct ib_cq_init_attr *attr,
1016 struct ib_ucontext *context,
e126ba97
EC
1017 struct ib_udata *udata);
1018int mlx5_ib_destroy_cq(struct ib_cq *cq);
1019int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1020int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1021int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1022int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1023struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1024struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1025 u64 virt_addr, int access_flags,
1026 struct ib_udata *udata);
d2370e0a
MB
1027struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1028 struct ib_udata *udata);
1029int mlx5_ib_dealloc_mw(struct ib_mw *mw);
7d0cc6ed
AK
1030int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1031 int page_shift, int flags);
81713d37
AK
1032struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1033 int access_flags);
1034void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
56e11d62
NO
1035int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1036 u64 length, u64 virt_addr, int access_flags,
1037 struct ib_pd *pd, struct ib_udata *udata);
e126ba97 1038int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
9bee178b
SG
1039struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1040 enum ib_mr_type mr_type,
1041 u32 max_num_sg);
ff2ba993 1042int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
9aa8b321 1043 unsigned int *sg_offset);
e126ba97 1044int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
a97e2d86 1045 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
4cd7c947
IW
1046 const struct ib_mad_hdr *in, size_t in_mad_size,
1047 struct ib_mad_hdr *out, size_t *out_mad_size,
1048 u16 *out_mad_pkey_index);
e126ba97
EC
1049struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
1050 struct ib_ucontext *context,
1051 struct ib_udata *udata);
1052int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
e126ba97
EC
1053int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1054int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1b5daf11
MD
1055int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1056 struct ib_smp *out_mad);
1057int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1058 __be64 *sys_image_guid);
1059int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1060 u16 *max_pkeys);
1061int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1062 u32 *vendor_id);
1063int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1064int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1065int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1066 u16 *pkey);
1067int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1068 union ib_gid *gid);
1069int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1070 struct ib_port_attr *props);
e126ba97
EC
1071int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1072 struct ib_port_attr *props);
1073int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1074void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
762f899a
MD
1075void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1076 unsigned long max_page_shift,
1077 int *count, int *shift,
e126ba97 1078 int *ncont, int *order);
832a6b06
HE
1079void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1080 int page_shift, size_t offset, size_t num_pages,
1081 __be64 *pas, int access_flags);
e126ba97 1082void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
cc149f75 1083 int page_shift, __be64 *pas, int access_flags);
e126ba97
EC
1084void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1085int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
1086int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1087int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
49780d42
AK
1088
1089struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1090void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
d5436ba0
SG
1091int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1092 struct ib_mr_status *mr_status);
79b20a6c
YH
1093struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1094 struct ib_wq_init_attr *init_attr,
1095 struct ib_udata *udata);
1096int mlx5_ib_destroy_wq(struct ib_wq *wq);
1097int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1098 u32 wq_attr_mask, struct ib_udata *udata);
c5f90929
YH
1099struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1100 struct ib_rwq_ind_table_init_attr *init_attr,
1101 struct ib_udata *udata);
1102int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
776a3906 1103bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
24da0016
AL
1104struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1105 struct ib_ucontext *context,
1106 struct ib_dm_alloc_attr *attr,
1107 struct uverbs_attr_bundle *attrs);
1108int mlx5_ib_dealloc_dm(struct ib_dm *ibdm);
6c29f57e
AL
1109struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1110 struct ib_dm_mr_attr *attr,
1111 struct uverbs_attr_bundle *attrs);
e126ba97 1112
8cdd312c 1113#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
938fe83c 1114void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
d9aaed83
AK
1115void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
1116 struct mlx5_pagefault *pfault);
6aec21f6 1117int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
6aec21f6
HE
1118int __init mlx5_ib_odp_init(void);
1119void mlx5_ib_odp_cleanup(void);
b4cfe447
HE
1120void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
1121 unsigned long end);
81713d37
AK
1122void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1123void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1124 size_t nentries, struct mlx5_ib_mr *mr, int flags);
6aec21f6 1125#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
938fe83c 1126static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
8cdd312c 1127{
938fe83c 1128 return;
8cdd312c 1129}
6aec21f6 1130
6aec21f6 1131static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
6aec21f6 1132static inline int mlx5_ib_odp_init(void) { return 0; }
81713d37
AK
1133static inline void mlx5_ib_odp_cleanup(void) {}
1134static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1135static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1136 size_t nentries, struct mlx5_ib_mr *mr,
1137 int flags) {}
6aec21f6 1138
8cdd312c
HE
1139#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1140
b5ca15ad
MB
1141/* Needed for rep profile */
1142int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev);
1143void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev);
1144int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev);
1145int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev);
1146int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev);
1147int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev);
1148void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev);
1149int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev);
1150void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev);
1151int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev);
1152void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev);
1153int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev);
1154void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev);
2d873449 1155void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev);
b5ca15ad
MB
1156int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev);
1157void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev);
2d873449 1158int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev);
b5ca15ad
MB
1159int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev);
1160void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1161 const struct mlx5_ib_profile *profile,
1162 int stage);
1163void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1164 const struct mlx5_ib_profile *profile);
1165
9967c70a
AB
1166int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1167 u8 port, struct ifla_vf_info *info);
1168int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1169 u8 port, int state);
1170int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1171 u8 port, struct ifla_vf_stats *stats);
1172int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1173 u64 guid, int type);
1174
2811ba51
AS
1175__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
1176 int index);
ed88451e
MD
1177int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
1178 int index, enum ib_gid_type *gid_type);
2811ba51 1179
a9e546e7
PP
1180void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1181int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
4a2da0b8 1182
d16e91da
HE
1183/* GSI QP helper functions */
1184struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1185 struct ib_qp_init_attr *init_attr);
1186int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1187int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1188 int attr_mask);
1189int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1190 int qp_attr_mask,
1191 struct ib_qp_init_attr *qp_init_attr);
1192int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
1193 struct ib_send_wr **bad_wr);
1194int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
1195 struct ib_recv_wr **bad_wr);
7722f47e 1196void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
d16e91da 1197
25361e02
HE
1198int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1199
4ed131d0
YH
1200void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1201 int bfregn);
32f69e4b
DJ
1202struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1203struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1204 u8 ib_port_num,
1205 u8 *native_port_num);
1206void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1207 u8 port_num);
4ed131d0 1208
e126ba97
EC
1209static inline void init_query_mad(struct ib_smp *mad)
1210{
1211 mad->base_version = 1;
1212 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1213 mad->class_version = 1;
1214 mad->method = IB_MGMT_METHOD_GET;
1215}
1216
1217static inline u8 convert_access(int acc)
1218{
1219 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1220 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1221 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1222 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1223 MLX5_PERM_LOCAL_READ;
1224}
1225
b636401f
SG
1226static inline int is_qp1(enum ib_qp_type qp_type)
1227{
d16e91da 1228 return qp_type == MLX5_IB_QPT_HW_GSI;
b636401f
SG
1229}
1230
cc149f75
HE
1231#define MLX5_MAX_UMR_SHIFT 16
1232#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1233
051f2630
LR
1234static inline u32 check_cq_create_flags(u32 flags)
1235{
1236 /*
1237 * It returns non-zero value for unsupported CQ
1238 * create flags, otherwise it returns zero.
1239 */
beb801ac
JG
1240 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1241 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
051f2630 1242}
cfb5e088
HA
1243
1244static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1245 u32 *user_index)
1246{
1247 if (cqe_version) {
1248 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1249 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1250 return -EINVAL;
1251 *user_index = cmd_uidx;
1252 } else {
1253 *user_index = MLX5_IB_DEFAULT_UIDX;
1254 }
1255
1256 return 0;
1257}
3085e29e
LR
1258
1259static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1260 struct mlx5_ib_create_qp *ucmd,
1261 int inlen,
1262 u32 *user_index)
1263{
1264 u8 cqe_version = ucontext->cqe_version;
1265
1266 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1267 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1268 return 0;
1269
1270 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1271 !!cqe_version))
1272 return -EINVAL;
1273
1274 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1275}
1276
1277static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1278 struct mlx5_ib_create_srq *ucmd,
1279 int inlen,
1280 u32 *user_index)
1281{
1282 u8 cqe_version = ucontext->cqe_version;
1283
1284 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1285 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1286 return 0;
1287
1288 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1289 !!cqe_version))
1290 return -EINVAL;
1291
1292 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1293}
b037c29a
EC
1294
1295static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1296{
1297 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1298 MLX5_UARS_IN_PAGE : 1;
1299}
1300
31a78a5a
YH
1301static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1302 struct mlx5_bfreg_info *bfregi)
b037c29a 1303{
31a78a5a 1304 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
b037c29a
EC
1305}
1306
c44ef998
IL
1307unsigned long mlx5_ib_get_xlt_emergency_page(void);
1308void mlx5_ib_put_xlt_emergency_page(void);
1309
e126ba97 1310#endif /* MLX5_IB_H */