RDMA/hns: Optimize hns_roce_config_link_table()
[linux-2.6-block.git] / drivers / infiniband / hw / hns / hns_roce_hw_v2.c
CommitLineData
dd74282d
WHX
1/*
2 * Copyright (c) 2016-2017 Hisilicon Limited.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/acpi.h>
34#include <linux/etherdevice.h>
35#include <linux/interrupt.h>
36#include <linux/kernel.h>
0b25c9cc 37#include <linux/types.h>
d4994d2f 38#include <net/addrconf.h>
610b8967 39#include <rdma/ib_addr.h>
a70c0739 40#include <rdma/ib_cache.h>
dd74282d 41#include <rdma/ib_umem.h>
bdeacabd 42#include <rdma/uverbs_ioctl.h>
dd74282d
WHX
43
44#include "hnae3.h"
45#include "hns_roce_common.h"
46#include "hns_roce_device.h"
47#include "hns_roce_cmd.h"
48#include "hns_roce_hem.h"
a04ff739 49#include "hns_roce_hw_v2.h"
dd74282d 50
2d407888
WHX
51static void set_data_seg_v2(struct hns_roce_v2_wqe_data_seg *dseg,
52 struct ib_sge *sg)
53{
54 dseg->lkey = cpu_to_le32(sg->lkey);
55 dseg->addr = cpu_to_le64(sg->addr);
56 dseg->len = cpu_to_le32(sg->length);
57}
58
e363f7de
XW
59/*
60 * mapped-value = 1 + real-value
61 * The hns wr opcode real value is start from 0, In order to distinguish between
62 * initialized and uninitialized map values, we plus 1 to the actual value when
63 * defining the mapping, so that the validity can be identified by checking the
64 * mapped value is greater than 0.
65 */
66#define HR_OPC_MAP(ib_key, hr_key) \
67 [IB_WR_ ## ib_key] = 1 + HNS_ROCE_V2_WQE_OP_ ## hr_key
68
69static const u32 hns_roce_op_code[] = {
70 HR_OPC_MAP(RDMA_WRITE, RDMA_WRITE),
71 HR_OPC_MAP(RDMA_WRITE_WITH_IMM, RDMA_WRITE_WITH_IMM),
72 HR_OPC_MAP(SEND, SEND),
73 HR_OPC_MAP(SEND_WITH_IMM, SEND_WITH_IMM),
74 HR_OPC_MAP(RDMA_READ, RDMA_READ),
75 HR_OPC_MAP(ATOMIC_CMP_AND_SWP, ATOM_CMP_AND_SWAP),
76 HR_OPC_MAP(ATOMIC_FETCH_AND_ADD, ATOM_FETCH_AND_ADD),
77 HR_OPC_MAP(SEND_WITH_INV, SEND_WITH_INV),
78 HR_OPC_MAP(LOCAL_INV, LOCAL_INV),
79 HR_OPC_MAP(MASKED_ATOMIC_CMP_AND_SWP, ATOM_MSK_CMP_AND_SWAP),
80 HR_OPC_MAP(MASKED_ATOMIC_FETCH_AND_ADD, ATOM_MSK_FETCH_AND_ADD),
81 HR_OPC_MAP(REG_MR, FAST_REG_PMR),
82};
83
84static u32 to_hr_opcode(u32 ib_opcode)
85{
86 if (ib_opcode >= ARRAY_SIZE(hns_roce_op_code))
87 return HNS_ROCE_V2_WQE_OP_MASK;
88
89 return hns_roce_op_code[ib_opcode] ? hns_roce_op_code[ib_opcode] - 1 :
90 HNS_ROCE_V2_WQE_OP_MASK;
91}
92
68a997c5 93static void set_frmr_seg(struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
00a59d30 94 void *wqe, const struct ib_reg_wr *wr)
68a997c5
YL
95{
96 struct hns_roce_mr *mr = to_hr_mr(wr->mr);
00a59d30 97 struct hns_roce_wqe_frmr_seg *fseg = wqe;
68a997c5
YL
98
99 /* use ib_access_flags */
60262b10 100 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_BIND_EN_S,
68a997c5 101 wr->access & IB_ACCESS_MW_BIND ? 1 : 0);
60262b10 102 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_ATOMIC_S,
68a997c5 103 wr->access & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0);
60262b10 104 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_RR_S,
68a997c5 105 wr->access & IB_ACCESS_REMOTE_READ ? 1 : 0);
60262b10 106 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_RW_S,
68a997c5 107 wr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0);
60262b10 108 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_LW_S,
68a997c5
YL
109 wr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0);
110
111 /* Data structure reuse may lead to confusion */
112 rc_sq_wqe->msg_len = cpu_to_le32(mr->pbl_ba & 0xffffffff);
113 rc_sq_wqe->inv_key = cpu_to_le32(mr->pbl_ba >> 32);
114
115 rc_sq_wqe->byte_16 = cpu_to_le32(wr->mr->length & 0xffffffff);
116 rc_sq_wqe->byte_20 = cpu_to_le32(wr->mr->length >> 32);
117 rc_sq_wqe->rkey = cpu_to_le32(wr->key);
118 rc_sq_wqe->va = cpu_to_le64(wr->mr->iova);
119
120 fseg->pbl_size = cpu_to_le32(mr->pbl_size);
121 roce_set_field(fseg->mode_buf_pg_sz,
122 V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_M,
123 V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_S,
124 mr->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
125 roce_set_bit(fseg->mode_buf_pg_sz,
126 V2_RC_FRMR_WQE_BYTE_40_BLK_MODE_S, 0);
127}
128
00a59d30
XW
129static void set_atomic_seg(const struct ib_send_wr *wr, void *wqe,
130 struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
131 int valid_num_sge)
384f8818 132{
00a59d30
XW
133 struct hns_roce_wqe_atomic_seg *aseg;
134
135 set_data_seg_v2(wqe, wr->sg_list);
136 aseg = wqe + sizeof(struct hns_roce_v2_wqe_data_seg);
137
138 if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
139 aseg->fetchadd_swap_data = cpu_to_le64(atomic_wr(wr)->swap);
140 aseg->cmp_data = cpu_to_le64(atomic_wr(wr)->compare_add);
384f8818 141 } else {
00a59d30
XW
142 aseg->fetchadd_swap_data =
143 cpu_to_le64(atomic_wr(wr)->compare_add);
384f8818
LO
144 aseg->cmp_data = 0;
145 }
00a59d30
XW
146
147 roce_set_field(rc_sq_wqe->byte_16, V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
148 V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S, valid_num_sge);
384f8818
LO
149}
150
f696bf6d 151static void set_extend_sge(struct hns_roce_qp *qp, const struct ib_send_wr *wr,
468d020e 152 unsigned int *sge_ind, int valid_num_sge)
0b25c9cc
WHX
153{
154 struct hns_roce_v2_wqe_data_seg *dseg;
155 struct ib_sge *sg;
156 int num_in_wqe = 0;
157 int extend_sge_num;
158 int fi_sge_num;
159 int se_sge_num;
160 int shift;
161 int i;
162
163 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC)
164 num_in_wqe = HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE;
468d020e 165 extend_sge_num = valid_num_sge - num_in_wqe;
0b25c9cc 166 sg = wr->sg_list + num_in_wqe;
d563099e 167 shift = qp->mtr.hem_cfg.buf_pg_shift;
0b25c9cc
WHX
168
169 /*
170 * Check whether wr->num_sge sges are in the same page. If not, we
171 * should calculate how many sges in the first page and the second
172 * page.
173 */
6c6e3921 174 dseg = hns_roce_get_extend_sge(qp, (*sge_ind) & (qp->sge.sge_cnt - 1));
0b25c9cc
WHX
175 fi_sge_num = (round_up((uintptr_t)dseg, 1 << shift) -
176 (uintptr_t)dseg) /
177 sizeof(struct hns_roce_v2_wqe_data_seg);
178 if (extend_sge_num > fi_sge_num) {
179 se_sge_num = extend_sge_num - fi_sge_num;
180 for (i = 0; i < fi_sge_num; i++) {
181 set_data_seg_v2(dseg++, sg + i);
182 (*sge_ind)++;
183 }
6c6e3921 184 dseg = hns_roce_get_extend_sge(qp,
0b25c9cc
WHX
185 (*sge_ind) & (qp->sge.sge_cnt - 1));
186 for (i = 0; i < se_sge_num; i++) {
187 set_data_seg_v2(dseg++, sg + fi_sge_num + i);
188 (*sge_ind)++;
189 }
190 } else {
191 for (i = 0; i < extend_sge_num; i++) {
192 set_data_seg_v2(dseg++, sg + i);
193 (*sge_ind)++;
194 }
195 }
196}
197
f696bf6d 198static int set_rwqe_data_seg(struct ib_qp *ibqp, const struct ib_send_wr *wr,
7bdee415 199 struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
200 void *wqe, unsigned int *sge_ind,
00a59d30 201 int valid_num_sge)
7bdee415 202{
203 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
204 struct hns_roce_v2_wqe_data_seg *dseg = wqe;
00a59d30 205 struct ib_device *ibdev = &hr_dev->ib_dev;
7bdee415 206 struct hns_roce_qp *qp = to_hr_qp(ibqp);
468d020e 207 int j = 0;
7bdee415 208 int i;
209
468d020e 210 if (wr->send_flags & IB_SEND_INLINE && valid_num_sge) {
8b9b8d14 211 if (le32_to_cpu(rc_sq_wqe->msg_len) >
212 hr_dev->caps.max_sq_inline) {
00a59d30
XW
213 ibdev_err(ibdev, "inline len(1-%d)=%d, illegal",
214 rc_sq_wqe->msg_len,
215 hr_dev->caps.max_sq_inline);
7bdee415 216 return -EINVAL;
217 }
218
328d405b 219 if (wr->opcode == IB_WR_RDMA_READ) {
00a59d30 220 ibdev_err(ibdev, "Not support inline data!\n");
328d405b 221 return -EINVAL;
222 }
223
7bdee415 224 for (i = 0; i < wr->num_sge; i++) {
225 memcpy(wqe, ((void *)wr->sg_list[i].addr),
226 wr->sg_list[i].length);
227 wqe += wr->sg_list[i].length;
228 }
229
230 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_INLINE_S,
231 1);
232 } else {
468d020e 233 if (valid_num_sge <= HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE) {
7bdee415 234 for (i = 0; i < wr->num_sge; i++) {
235 if (likely(wr->sg_list[i].length)) {
236 set_data_seg_v2(dseg, wr->sg_list + i);
237 dseg++;
238 }
239 }
240 } else {
241 roce_set_field(rc_sq_wqe->byte_20,
242 V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
243 V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
244 (*sge_ind) & (qp->sge.sge_cnt - 1));
245
468d020e
LO
246 for (i = 0; i < wr->num_sge &&
247 j < HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE; i++) {
7bdee415 248 if (likely(wr->sg_list[i].length)) {
249 set_data_seg_v2(dseg, wr->sg_list + i);
250 dseg++;
468d020e 251 j++;
7bdee415 252 }
253 }
254
468d020e 255 set_extend_sge(qp, wr, sge_ind, valid_num_sge);
7bdee415 256 }
257
258 roce_set_field(rc_sq_wqe->byte_16,
259 V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
468d020e 260 V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S, valid_num_sge);
7bdee415 261 }
262
263 return 0;
264}
265
626903e9
XW
266static int check_send_valid(struct hns_roce_dev *hr_dev,
267 struct hns_roce_qp *hr_qp)
268{
ae1c6148 269 struct ib_device *ibdev = &hr_dev->ib_dev;
626903e9 270 struct ib_qp *ibqp = &hr_qp->ibqp;
626903e9
XW
271
272 if (unlikely(ibqp->qp_type != IB_QPT_RC &&
273 ibqp->qp_type != IB_QPT_GSI &&
274 ibqp->qp_type != IB_QPT_UD)) {
ae1c6148
LO
275 ibdev_err(ibdev, "Not supported QP(0x%x)type!\n",
276 ibqp->qp_type);
626903e9
XW
277 return -EOPNOTSUPP;
278 } else if (unlikely(hr_qp->state == IB_QPS_RESET ||
279 hr_qp->state == IB_QPS_INIT ||
280 hr_qp->state == IB_QPS_RTR)) {
ae1c6148
LO
281 ibdev_err(ibdev, "failed to post WQE, QP state %d!\n",
282 hr_qp->state);
626903e9
XW
283 return -EINVAL;
284 } else if (unlikely(hr_dev->state >= HNS_ROCE_DEVICE_STATE_RST_DOWN)) {
ae1c6148
LO
285 ibdev_err(ibdev, "failed to post WQE, dev state %d!\n",
286 hr_dev->state);
626903e9
XW
287 return -EIO;
288 }
289
290 return 0;
291}
292
d6a3627e
XW
293static inline int calc_wr_sge_num(const struct ib_send_wr *wr, u32 *sge_len)
294{
295 int valid_num = 0;
296 u32 len = 0;
297 int i;
298
299 for (i = 0; i < wr->num_sge; i++) {
300 if (likely(wr->sg_list[i].length)) {
301 len += wr->sg_list[i].length;
302 valid_num++;
303 }
304 }
305
306 *sge_len = len;
307 return valid_num;
308}
309
310static inline int set_ud_wqe(struct hns_roce_qp *qp,
311 const struct ib_send_wr *wr,
312 void *wqe, unsigned int *sge_idx,
313 unsigned int owner_bit)
314{
315 struct hns_roce_dev *hr_dev = to_hr_dev(qp->ibqp.device);
316 struct hns_roce_ah *ah = to_hr_ah(ud_wr(wr)->ah);
317 struct hns_roce_v2_ud_send_wqe *ud_sq_wqe = wqe;
318 unsigned int curr_idx = *sge_idx;
319 int valid_num_sge;
320 u32 msg_len = 0;
321 bool loopback;
322 u8 *smac;
323
324 valid_num_sge = calc_wr_sge_num(wr, &msg_len);
325 memset(ud_sq_wqe, 0, sizeof(*ud_sq_wqe));
326
327 roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_0_M,
328 V2_UD_SEND_WQE_DMAC_0_S, ah->av.mac[0]);
329 roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_1_M,
330 V2_UD_SEND_WQE_DMAC_1_S, ah->av.mac[1]);
331 roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_2_M,
332 V2_UD_SEND_WQE_DMAC_2_S, ah->av.mac[2]);
333 roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_3_M,
334 V2_UD_SEND_WQE_DMAC_3_S, ah->av.mac[3]);
335 roce_set_field(ud_sq_wqe->byte_48, V2_UD_SEND_WQE_BYTE_48_DMAC_4_M,
336 V2_UD_SEND_WQE_BYTE_48_DMAC_4_S, ah->av.mac[4]);
337 roce_set_field(ud_sq_wqe->byte_48, V2_UD_SEND_WQE_BYTE_48_DMAC_5_M,
338 V2_UD_SEND_WQE_BYTE_48_DMAC_5_S, ah->av.mac[5]);
339
340 /* MAC loopback */
341 smac = (u8 *)hr_dev->dev_addr[qp->port];
342 loopback = ether_addr_equal_unaligned(ah->av.mac, smac) ? 1 : 0;
343
344 roce_set_bit(ud_sq_wqe->byte_40,
345 V2_UD_SEND_WQE_BYTE_40_LBI_S, loopback);
346
347 roce_set_field(ud_sq_wqe->byte_4,
348 V2_UD_SEND_WQE_BYTE_4_OPCODE_M,
349 V2_UD_SEND_WQE_BYTE_4_OPCODE_S,
350 HNS_ROCE_V2_WQE_OP_SEND);
351
352 ud_sq_wqe->msg_len = cpu_to_le32(msg_len);
353
354 switch (wr->opcode) {
355 case IB_WR_SEND_WITH_IMM:
356 case IB_WR_RDMA_WRITE_WITH_IMM:
357 ud_sq_wqe->immtdata = cpu_to_le32(be32_to_cpu(wr->ex.imm_data));
358 break;
359 default:
360 ud_sq_wqe->immtdata = 0;
361 break;
362 }
363
364 /* Set sig attr */
365 roce_set_bit(ud_sq_wqe->byte_4, V2_UD_SEND_WQE_BYTE_4_CQE_S,
366 (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
367
368 /* Set se attr */
369 roce_set_bit(ud_sq_wqe->byte_4, V2_UD_SEND_WQE_BYTE_4_SE_S,
370 (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
371
372 roce_set_bit(ud_sq_wqe->byte_4, V2_UD_SEND_WQE_BYTE_4_OWNER_S,
373 owner_bit);
374
375 roce_set_field(ud_sq_wqe->byte_16, V2_UD_SEND_WQE_BYTE_16_PD_M,
376 V2_UD_SEND_WQE_BYTE_16_PD_S, to_hr_pd(qp->ibqp.pd)->pdn);
377
378 roce_set_field(ud_sq_wqe->byte_16, V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M,
379 V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S, valid_num_sge);
380
381 roce_set_field(ud_sq_wqe->byte_20,
382 V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
383 V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
384 curr_idx & (qp->sge.sge_cnt - 1));
385
386 roce_set_field(ud_sq_wqe->byte_24, V2_UD_SEND_WQE_BYTE_24_UDPSPN_M,
387 V2_UD_SEND_WQE_BYTE_24_UDPSPN_S, 0);
388 ud_sq_wqe->qkey = cpu_to_le32(ud_wr(wr)->remote_qkey & 0x80000000 ?
389 qp->qkey : ud_wr(wr)->remote_qkey);
390 roce_set_field(ud_sq_wqe->byte_32, V2_UD_SEND_WQE_BYTE_32_DQPN_M,
391 V2_UD_SEND_WQE_BYTE_32_DQPN_S, ud_wr(wr)->remote_qpn);
392
393 roce_set_field(ud_sq_wqe->byte_36, V2_UD_SEND_WQE_BYTE_36_VLAN_M,
394 V2_UD_SEND_WQE_BYTE_36_VLAN_S, ah->av.vlan_id);
395 roce_set_field(ud_sq_wqe->byte_36, V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M,
396 V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S, ah->av.hop_limit);
397 roce_set_field(ud_sq_wqe->byte_36, V2_UD_SEND_WQE_BYTE_36_TCLASS_M,
398 V2_UD_SEND_WQE_BYTE_36_TCLASS_S, ah->av.tclass);
399 roce_set_field(ud_sq_wqe->byte_40, V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M,
400 V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S, ah->av.flowlabel);
401 roce_set_field(ud_sq_wqe->byte_40, V2_UD_SEND_WQE_BYTE_40_SL_M,
402 V2_UD_SEND_WQE_BYTE_40_SL_S, ah->av.sl);
403 roce_set_field(ud_sq_wqe->byte_40, V2_UD_SEND_WQE_BYTE_40_PORTN_M,
404 V2_UD_SEND_WQE_BYTE_40_PORTN_S, qp->port);
405
406 roce_set_bit(ud_sq_wqe->byte_40, V2_UD_SEND_WQE_BYTE_40_UD_VLAN_EN_S,
407 ah->av.vlan_en ? 1 : 0);
408 roce_set_field(ud_sq_wqe->byte_48, V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M,
409 V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S, ah->av.gid_index);
410
411 memcpy(&ud_sq_wqe->dgid[0], &ah->av.dgid[0], GID_LEN_V2);
412
413 set_extend_sge(qp, wr, &curr_idx, valid_num_sge);
414
415 *sge_idx = curr_idx;
416
417 return 0;
418}
419
420static inline int set_rc_wqe(struct hns_roce_qp *qp,
421 const struct ib_send_wr *wr,
422 void *wqe, unsigned int *sge_idx,
423 unsigned int owner_bit)
424{
425 struct hns_roce_v2_rc_send_wqe *rc_sq_wqe = wqe;
426 unsigned int curr_idx = *sge_idx;
427 int valid_num_sge;
428 u32 msg_len = 0;
429 int ret = 0;
430
431 valid_num_sge = calc_wr_sge_num(wr, &msg_len);
432 memset(rc_sq_wqe, 0, sizeof(*rc_sq_wqe));
433
434 rc_sq_wqe->msg_len = cpu_to_le32(msg_len);
435
436 switch (wr->opcode) {
437 case IB_WR_SEND_WITH_IMM:
438 case IB_WR_RDMA_WRITE_WITH_IMM:
439 rc_sq_wqe->immtdata = cpu_to_le32(be32_to_cpu(wr->ex.imm_data));
440 break;
441 case IB_WR_SEND_WITH_INV:
442 rc_sq_wqe->inv_key = cpu_to_le32(wr->ex.invalidate_rkey);
443 break;
444 default:
445 rc_sq_wqe->immtdata = 0;
446 break;
447 }
448
449 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_FENCE_S,
450 (wr->send_flags & IB_SEND_FENCE) ? 1 : 0);
451
452 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_SE_S,
453 (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
454
455 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_CQE_S,
456 (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
457
458 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_OWNER_S,
459 owner_bit);
460
461 wqe += sizeof(struct hns_roce_v2_rc_send_wqe);
462 switch (wr->opcode) {
463 case IB_WR_RDMA_READ:
464 case IB_WR_RDMA_WRITE:
465 case IB_WR_RDMA_WRITE_WITH_IMM:
466 rc_sq_wqe->rkey = cpu_to_le32(rdma_wr(wr)->rkey);
467 rc_sq_wqe->va = cpu_to_le64(rdma_wr(wr)->remote_addr);
468 break;
469 case IB_WR_LOCAL_INV:
470 roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_SO_S, 1);
471 rc_sq_wqe->inv_key = cpu_to_le32(wr->ex.invalidate_rkey);
472 break;
473 case IB_WR_REG_MR:
474 set_frmr_seg(rc_sq_wqe, wqe, reg_wr(wr));
475 break;
476 case IB_WR_ATOMIC_CMP_AND_SWP:
477 case IB_WR_ATOMIC_FETCH_AND_ADD:
478 rc_sq_wqe->rkey = cpu_to_le32(atomic_wr(wr)->rkey);
479 rc_sq_wqe->va = cpu_to_le64(atomic_wr(wr)->remote_addr);
480 break;
481 default:
482 break;
483 }
484
485 roce_set_field(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
486 V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
487 to_hr_opcode(wr->opcode));
488
489 if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP ||
490 wr->opcode == IB_WR_ATOMIC_FETCH_AND_ADD)
491 set_atomic_seg(wr, wqe, rc_sq_wqe, valid_num_sge);
492 else if (wr->opcode != IB_WR_REG_MR)
493 ret = set_rwqe_data_seg(&qp->ibqp, wr, rc_sq_wqe,
494 wqe, &curr_idx, valid_num_sge);
495
496 *sge_idx = curr_idx;
497
498 return ret;
499}
500
75c994e6
YL
501static inline void update_sq_db(struct hns_roce_dev *hr_dev,
502 struct hns_roce_qp *qp)
503{
504 /*
505 * Hip08 hardware cannot flush the WQEs in SQ if the QP state
506 * gets into errored mode. Hence, as a workaround to this
507 * hardware limitation, driver needs to assist in flushing. But
508 * the flushing operation uses mailbox to convey the QP state to
509 * the hardware and which can sleep due to the mutex protection
510 * around the mailbox calls. Hence, use the deferred flush for
511 * now.
512 */
513 if (qp->state == IB_QPS_ERR) {
514 if (!test_and_set_bit(HNS_ROCE_FLUSH_FLAG, &qp->flush_flag))
515 init_flush_work(hr_dev, qp);
516 } else {
517 struct hns_roce_v2_db sq_db = {};
518
519 roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_TAG_M,
520 V2_DB_BYTE_4_TAG_S, qp->doorbell_qpn);
521 roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_CMD_M,
522 V2_DB_BYTE_4_CMD_S, HNS_ROCE_V2_SQ_DB);
523 roce_set_field(sq_db.parameter, V2_DB_PARAMETER_IDX_M,
524 V2_DB_PARAMETER_IDX_S,
525 qp->sq.head & ((qp->sq.wqe_cnt << 1) - 1));
526 roce_set_field(sq_db.parameter, V2_DB_PARAMETER_SL_M,
527 V2_DB_PARAMETER_SL_S, qp->sl);
528
529 hns_roce_write64(hr_dev, (__le32 *)&sq_db, qp->sq.db_reg_l);
530 }
531}
532
d34ac5cd
BVA
533static int hns_roce_v2_post_send(struct ib_qp *ibqp,
534 const struct ib_send_wr *wr,
535 const struct ib_send_wr **bad_wr)
2d407888
WHX
536{
537 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
d6a3627e 538 struct ib_device *ibdev = &hr_dev->ib_dev;
2d407888 539 struct hns_roce_qp *qp = to_hr_qp(ibqp);
d6a3627e 540 unsigned long flags = 0;
e8d18533 541 unsigned int owner_bit;
47688202
YL
542 unsigned int sge_idx;
543 unsigned int wqe_idx;
2d407888 544 void *wqe = NULL;
2d407888 545 int nreq;
626903e9 546 int ret;
2d407888 547
626903e9 548 spin_lock_irqsave(&qp->sq.lock, flags);
2d407888 549
626903e9
XW
550 ret = check_send_valid(hr_dev, qp);
551 if (ret) {
2d407888 552 *bad_wr = wr;
626903e9
XW
553 nreq = 0;
554 goto out;
2d407888
WHX
555 }
556
47688202 557 sge_idx = qp->next_sge;
2d407888
WHX
558
559 for (nreq = 0; wr; ++nreq, wr = wr->next) {
560 if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
561 ret = -ENOMEM;
562 *bad_wr = wr;
563 goto out;
564 }
565
47688202
YL
566 wqe_idx = (qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1);
567
2d407888 568 if (unlikely(wr->num_sge > qp->sq.max_gs)) {
d6a3627e
XW
569 ibdev_err(ibdev, "num_sge=%d > qp->sq.max_gs=%d\n",
570 wr->num_sge, qp->sq.max_gs);
2d407888
WHX
571 ret = -EINVAL;
572 *bad_wr = wr;
573 goto out;
574 }
575
6c6e3921 576 wqe = hns_roce_get_send_wqe(qp, wqe_idx);
47688202 577 qp->sq.wrid[wqe_idx] = wr->wr_id;
634f6390 578 owner_bit =
579 ~(((qp->sq.head + nreq) >> ilog2(qp->sq.wqe_cnt)) & 0x1);
468d020e 580
7bdee415 581 /* Corresponding to the QP type, wqe process separately */
d6a3627e
XW
582 if (ibqp->qp_type == IB_QPT_GSI)
583 ret = set_ud_wqe(qp, wr, wqe, &sge_idx, owner_bit);
584 else if (ibqp->qp_type == IB_QPT_RC)
585 ret = set_rc_wqe(qp, wr, wqe, &sge_idx, owner_bit);
d6a3627e
XW
586
587 if (ret) {
588 *bad_wr = wr;
589 goto out;
590 }
2d407888
WHX
591 }
592
593out:
594 if (likely(nreq)) {
595 qp->sq.head += nreq;
75c994e6 596 qp->next_sge = sge_idx;
2d407888
WHX
597 /* Memory barrier */
598 wmb();
75c994e6 599 update_sq_db(hr_dev, qp);
2d407888
WHX
600 }
601
602 spin_unlock_irqrestore(&qp->sq.lock, flags);
603
604 return ret;
605}
606
626903e9
XW
607static int check_recv_valid(struct hns_roce_dev *hr_dev,
608 struct hns_roce_qp *hr_qp)
609{
610 if (unlikely(hr_dev->state >= HNS_ROCE_DEVICE_STATE_RST_DOWN))
611 return -EIO;
612 else if (hr_qp->state == IB_QPS_RESET)
613 return -EINVAL;
614
615 return 0;
616}
617
d34ac5cd
BVA
618static int hns_roce_v2_post_recv(struct ib_qp *ibqp,
619 const struct ib_recv_wr *wr,
620 const struct ib_recv_wr **bad_wr)
2d407888
WHX
621{
622 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
623 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
ae1c6148 624 struct ib_device *ibdev = &hr_dev->ib_dev;
2d407888 625 struct hns_roce_v2_wqe_data_seg *dseg;
0009c2db 626 struct hns_roce_rinl_sge *sge_list;
2d407888
WHX
627 unsigned long flags;
628 void *wqe = NULL;
47688202 629 u32 wqe_idx;
2d407888 630 int nreq;
626903e9 631 int ret;
2d407888
WHX
632 int i;
633
634 spin_lock_irqsave(&hr_qp->rq.lock, flags);
2d407888 635
626903e9
XW
636 ret = check_recv_valid(hr_dev, hr_qp);
637 if (ret) {
2d407888 638 *bad_wr = wr;
626903e9
XW
639 nreq = 0;
640 goto out;
2d407888
WHX
641 }
642
643 for (nreq = 0; wr; ++nreq, wr = wr->next) {
644 if (hns_roce_wq_overflow(&hr_qp->rq, nreq,
645 hr_qp->ibqp.recv_cq)) {
646 ret = -ENOMEM;
647 *bad_wr = wr;
648 goto out;
649 }
650
47688202
YL
651 wqe_idx = (hr_qp->rq.head + nreq) & (hr_qp->rq.wqe_cnt - 1);
652
2d407888 653 if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
ae1c6148
LO
654 ibdev_err(ibdev, "rq:num_sge=%d >= qp->sq.max_gs=%d\n",
655 wr->num_sge, hr_qp->rq.max_gs);
2d407888
WHX
656 ret = -EINVAL;
657 *bad_wr = wr;
658 goto out;
659 }
660
6c6e3921 661 wqe = hns_roce_get_recv_wqe(hr_qp, wqe_idx);
2d407888
WHX
662 dseg = (struct hns_roce_v2_wqe_data_seg *)wqe;
663 for (i = 0; i < wr->num_sge; i++) {
664 if (!wr->sg_list[i].length)
665 continue;
666 set_data_seg_v2(dseg, wr->sg_list + i);
667 dseg++;
668 }
669
670 if (i < hr_qp->rq.max_gs) {
778cc5a8 671 dseg->lkey = cpu_to_le32(HNS_ROCE_INVALID_LKEY);
672 dseg->addr = 0;
2d407888
WHX
673 }
674
0009c2db 675 /* rq support inline data */
ecaaf1e2 676 if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) {
47688202
YL
677 sge_list = hr_qp->rq_inl_buf.wqe_list[wqe_idx].sg_list;
678 hr_qp->rq_inl_buf.wqe_list[wqe_idx].sge_cnt =
ecaaf1e2 679 (u32)wr->num_sge;
680 for (i = 0; i < wr->num_sge; i++) {
681 sge_list[i].addr =
682 (void *)(u64)wr->sg_list[i].addr;
683 sge_list[i].len = wr->sg_list[i].length;
684 }
0009c2db 685 }
686
47688202 687 hr_qp->rq.wrid[wqe_idx] = wr->wr_id;
2d407888
WHX
688 }
689
690out:
691 if (likely(nreq)) {
692 hr_qp->rq.head += nreq;
693 /* Memory barrier */
694 wmb();
695
b5374286
YL
696 /*
697 * Hip08 hardware cannot flush the WQEs in RQ if the QP state
698 * gets into errored mode. Hence, as a workaround to this
699 * hardware limitation, driver needs to assist in flushing. But
700 * the flushing operation uses mailbox to convey the QP state to
701 * the hardware and which can sleep due to the mutex protection
702 * around the mailbox calls. Hence, use the deferred flush for
703 * now.
704 */
75c994e6 705 if (hr_qp->state == IB_QPS_ERR) {
b5374286
YL
706 if (!test_and_set_bit(HNS_ROCE_FLUSH_FLAG,
707 &hr_qp->flush_flag))
708 init_flush_work(hr_dev, hr_qp);
75c994e6
YL
709 } else {
710 *hr_qp->rdb.db_record = hr_qp->rq.head & 0xffff;
711 }
2d407888
WHX
712 }
713 spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
714
715 return ret;
716}
717
6a04aed6
WHX
718static int hns_roce_v2_cmd_hw_reseted(struct hns_roce_dev *hr_dev,
719 unsigned long instance_stage,
720 unsigned long reset_stage)
721{
722 /* When hardware reset has been completed once or more, we should stop
d3743fa9 723 * sending mailbox&cmq&doorbell to hardware. If now in .init_instance()
6a04aed6
WHX
724 * function, we should exit with error. If now at HNAE3_INIT_CLIENT
725 * stage of soft reset process, we should exit with error, and then
726 * HNAE3_INIT_CLIENT related process can rollback the operation like
727 * notifing hardware to free resources, HNAE3_INIT_CLIENT related
728 * process will exit with error to notify NIC driver to reschedule soft
729 * reset process once again.
730 */
731 hr_dev->is_reset = true;
d3743fa9 732 hr_dev->dis_db = true;
6a04aed6
WHX
733
734 if (reset_stage == HNS_ROCE_STATE_RST_INIT ||
735 instance_stage == HNS_ROCE_STATE_INIT)
736 return CMD_RST_PRC_EBUSY;
737
738 return CMD_RST_PRC_SUCCESS;
739}
740
741static int hns_roce_v2_cmd_hw_resetting(struct hns_roce_dev *hr_dev,
742 unsigned long instance_stage,
743 unsigned long reset_stage)
744{
745 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
746 struct hnae3_handle *handle = priv->handle;
747 const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
748
d3743fa9
WHX
749 /* When hardware reset is detected, we should stop sending mailbox&cmq&
750 * doorbell to hardware. If now in .init_instance() function, we should
6a04aed6
WHX
751 * exit with error. If now at HNAE3_INIT_CLIENT stage of soft reset
752 * process, we should exit with error, and then HNAE3_INIT_CLIENT
753 * related process can rollback the operation like notifing hardware to
754 * free resources, HNAE3_INIT_CLIENT related process will exit with
755 * error to notify NIC driver to reschedule soft reset process once
756 * again.
757 */
d3743fa9 758 hr_dev->dis_db = true;
6a04aed6
WHX
759 if (!ops->get_hw_reset_stat(handle))
760 hr_dev->is_reset = true;
761
762 if (!hr_dev->is_reset || reset_stage == HNS_ROCE_STATE_RST_INIT ||
763 instance_stage == HNS_ROCE_STATE_INIT)
764 return CMD_RST_PRC_EBUSY;
765
766 return CMD_RST_PRC_SUCCESS;
767}
768
769static int hns_roce_v2_cmd_sw_resetting(struct hns_roce_dev *hr_dev)
770{
771 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
772 struct hnae3_handle *handle = priv->handle;
773 const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
774
775 /* When software reset is detected at .init_instance() function, we
d3743fa9
WHX
776 * should stop sending mailbox&cmq&doorbell to hardware, and exit
777 * with error.
6a04aed6 778 */
d3743fa9 779 hr_dev->dis_db = true;
6a04aed6
WHX
780 if (ops->ae_dev_reset_cnt(handle) != hr_dev->reset_cnt)
781 hr_dev->is_reset = true;
782
783 return CMD_RST_PRC_EBUSY;
784}
785
786static int hns_roce_v2_rst_process_cmd(struct hns_roce_dev *hr_dev)
787{
788 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
789 struct hnae3_handle *handle = priv->handle;
790 const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
791 unsigned long instance_stage; /* the current instance stage */
792 unsigned long reset_stage; /* the current reset stage */
793 unsigned long reset_cnt;
794 bool sw_resetting;
795 bool hw_resetting;
796
797 if (hr_dev->is_reset)
798 return CMD_RST_PRC_SUCCESS;
799
800 /* Get information about reset from NIC driver or RoCE driver itself,
801 * the meaning of the following variables from NIC driver are described
802 * as below:
803 * reset_cnt -- The count value of completed hardware reset.
804 * hw_resetting -- Whether hardware device is resetting now.
805 * sw_resetting -- Whether NIC's software reset process is running now.
806 */
807 instance_stage = handle->rinfo.instance_state;
808 reset_stage = handle->rinfo.reset_state;
809 reset_cnt = ops->ae_dev_reset_cnt(handle);
810 hw_resetting = ops->get_hw_reset_stat(handle);
811 sw_resetting = ops->ae_dev_resetting(handle);
812
813 if (reset_cnt != hr_dev->reset_cnt)
814 return hns_roce_v2_cmd_hw_reseted(hr_dev, instance_stage,
815 reset_stage);
816 else if (hw_resetting)
817 return hns_roce_v2_cmd_hw_resetting(hr_dev, instance_stage,
818 reset_stage);
819 else if (sw_resetting && instance_stage == HNS_ROCE_STATE_INIT)
820 return hns_roce_v2_cmd_sw_resetting(hr_dev);
821
822 return 0;
823}
824
a04ff739
WHX
825static int hns_roce_cmq_space(struct hns_roce_v2_cmq_ring *ring)
826{
827 int ntu = ring->next_to_use;
828 int ntc = ring->next_to_clean;
829 int used = (ntu - ntc + ring->desc_num) % ring->desc_num;
830
831 return ring->desc_num - used - 1;
832}
833
834static int hns_roce_alloc_cmq_desc(struct hns_roce_dev *hr_dev,
835 struct hns_roce_v2_cmq_ring *ring)
836{
837 int size = ring->desc_num * sizeof(struct hns_roce_cmq_desc);
838
839 ring->desc = kzalloc(size, GFP_KERNEL);
840 if (!ring->desc)
841 return -ENOMEM;
842
843 ring->desc_dma_addr = dma_map_single(hr_dev->dev, ring->desc, size,
844 DMA_BIDIRECTIONAL);
845 if (dma_mapping_error(hr_dev->dev, ring->desc_dma_addr)) {
846 ring->desc_dma_addr = 0;
847 kfree(ring->desc);
848 ring->desc = NULL;
849 return -ENOMEM;
850 }
851
852 return 0;
853}
854
855static void hns_roce_free_cmq_desc(struct hns_roce_dev *hr_dev,
856 struct hns_roce_v2_cmq_ring *ring)
857{
858 dma_unmap_single(hr_dev->dev, ring->desc_dma_addr,
859 ring->desc_num * sizeof(struct hns_roce_cmq_desc),
860 DMA_BIDIRECTIONAL);
90e7a4d5 861
862 ring->desc_dma_addr = 0;
a04ff739
WHX
863 kfree(ring->desc);
864}
865
866static int hns_roce_init_cmq_ring(struct hns_roce_dev *hr_dev, bool ring_type)
867{
868 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
869 struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
870 &priv->cmq.csq : &priv->cmq.crq;
871
872 ring->flag = ring_type;
873 ring->next_to_clean = 0;
874 ring->next_to_use = 0;
875
876 return hns_roce_alloc_cmq_desc(hr_dev, ring);
877}
878
879static void hns_roce_cmq_init_regs(struct hns_roce_dev *hr_dev, bool ring_type)
880{
881 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
882 struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
883 &priv->cmq.csq : &priv->cmq.crq;
884 dma_addr_t dma = ring->desc_dma_addr;
885
886 if (ring_type == TYPE_CSQ) {
887 roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_L_REG, (u32)dma);
888 roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_H_REG,
889 upper_32_bits(dma));
890 roce_write(hr_dev, ROCEE_TX_CMQ_DEPTH_REG,
2288b3b3 891 ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S);
a04ff739
WHX
892 roce_write(hr_dev, ROCEE_TX_CMQ_HEAD_REG, 0);
893 roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, 0);
894 } else {
895 roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_L_REG, (u32)dma);
896 roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_H_REG,
897 upper_32_bits(dma));
898 roce_write(hr_dev, ROCEE_RX_CMQ_DEPTH_REG,
2288b3b3 899 ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S);
a04ff739
WHX
900 roce_write(hr_dev, ROCEE_RX_CMQ_HEAD_REG, 0);
901 roce_write(hr_dev, ROCEE_RX_CMQ_TAIL_REG, 0);
902 }
903}
904
905static int hns_roce_v2_cmq_init(struct hns_roce_dev *hr_dev)
906{
907 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
908 int ret;
909
910 /* Setup the queue entries for command queue */
426c4146
LO
911 priv->cmq.csq.desc_num = CMD_CSQ_DESC_NUM;
912 priv->cmq.crq.desc_num = CMD_CRQ_DESC_NUM;
a04ff739
WHX
913
914 /* Setup the lock for command queue */
915 spin_lock_init(&priv->cmq.csq.lock);
916 spin_lock_init(&priv->cmq.crq.lock);
917
918 /* Setup Tx write back timeout */
919 priv->cmq.tx_timeout = HNS_ROCE_CMQ_TX_TIMEOUT;
920
921 /* Init CSQ */
922 ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CSQ);
923 if (ret) {
924 dev_err(hr_dev->dev, "Init CSQ error, ret = %d.\n", ret);
925 return ret;
926 }
927
928 /* Init CRQ */
929 ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CRQ);
930 if (ret) {
931 dev_err(hr_dev->dev, "Init CRQ error, ret = %d.\n", ret);
932 goto err_crq;
933 }
934
935 /* Init CSQ REG */
936 hns_roce_cmq_init_regs(hr_dev, TYPE_CSQ);
937
938 /* Init CRQ REG */
939 hns_roce_cmq_init_regs(hr_dev, TYPE_CRQ);
940
941 return 0;
942
943err_crq:
944 hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
945
946 return ret;
947}
948
949static void hns_roce_v2_cmq_exit(struct hns_roce_dev *hr_dev)
950{
951 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
952
953 hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
954 hns_roce_free_cmq_desc(hr_dev, &priv->cmq.crq);
955}
956
281d0ccf
CIK
957static void hns_roce_cmq_setup_basic_desc(struct hns_roce_cmq_desc *desc,
958 enum hns_roce_opcode_type opcode,
959 bool is_read)
a04ff739
WHX
960{
961 memset((void *)desc, 0, sizeof(struct hns_roce_cmq_desc));
962 desc->opcode = cpu_to_le16(opcode);
963 desc->flag =
964 cpu_to_le16(HNS_ROCE_CMD_FLAG_NO_INTR | HNS_ROCE_CMD_FLAG_IN);
965 if (is_read)
966 desc->flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_WR);
967 else
968 desc->flag &= cpu_to_le16(~HNS_ROCE_CMD_FLAG_WR);
969}
970
971static int hns_roce_cmq_csq_done(struct hns_roce_dev *hr_dev)
972{
973 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
974 u32 head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
975
976 return head == priv->cmq.csq.next_to_use;
977}
978
979static int hns_roce_cmq_csq_clean(struct hns_roce_dev *hr_dev)
980{
981 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
982 struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
983 struct hns_roce_cmq_desc *desc;
984 u16 ntc = csq->next_to_clean;
985 u32 head;
986 int clean = 0;
987
988 desc = &csq->desc[ntc];
989 head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
990 while (head != ntc) {
991 memset(desc, 0, sizeof(*desc));
992 ntc++;
993 if (ntc == csq->desc_num)
994 ntc = 0;
995 desc = &csq->desc[ntc];
996 clean++;
997 }
998 csq->next_to_clean = ntc;
999
1000 return clean;
1001}
1002
6a04aed6
WHX
1003static int __hns_roce_cmq_send(struct hns_roce_dev *hr_dev,
1004 struct hns_roce_cmq_desc *desc, int num)
a04ff739
WHX
1005{
1006 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
1007 struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
1008 struct hns_roce_cmq_desc *desc_to_use;
1009 bool complete = false;
1010 u32 timeout = 0;
1011 int handle = 0;
1012 u16 desc_ret;
1013 int ret = 0;
1014 int ntc;
1015
1016 spin_lock_bh(&csq->lock);
1017
1018 if (num > hns_roce_cmq_space(csq)) {
1019 spin_unlock_bh(&csq->lock);
1020 return -EBUSY;
1021 }
1022
1023 /*
1024 * Record the location of desc in the cmq for this time
1025 * which will be use for hardware to write back
1026 */
1027 ntc = csq->next_to_use;
1028
1029 while (handle < num) {
1030 desc_to_use = &csq->desc[csq->next_to_use];
1031 *desc_to_use = desc[handle];
1032 dev_dbg(hr_dev->dev, "set cmq desc:\n");
1033 csq->next_to_use++;
1034 if (csq->next_to_use == csq->desc_num)
1035 csq->next_to_use = 0;
1036 handle++;
1037 }
1038
1039 /* Write to hardware */
1040 roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, csq->next_to_use);
1041
1042 /*
1043 * If the command is sync, wait for the firmware to write back,
1044 * if multi descriptors to be sent, use the first one to check
1045 */
bfe86035 1046 if (le16_to_cpu(desc->flag) & HNS_ROCE_CMD_FLAG_NO_INTR) {
a04ff739
WHX
1047 do {
1048 if (hns_roce_cmq_csq_done(hr_dev))
1049 break;
988e175b 1050 udelay(1);
a04ff739
WHX
1051 timeout++;
1052 } while (timeout < priv->cmq.tx_timeout);
1053 }
1054
1055 if (hns_roce_cmq_csq_done(hr_dev)) {
1056 complete = true;
1057 handle = 0;
1058 while (handle < num) {
1059 /* get the result of hardware write back */
1060 desc_to_use = &csq->desc[ntc];
1061 desc[handle] = *desc_to_use;
1062 dev_dbg(hr_dev->dev, "Get cmq desc:\n");
bfe86035 1063 desc_ret = le16_to_cpu(desc[handle].retval);
a04ff739
WHX
1064 if (desc_ret == CMD_EXEC_SUCCESS)
1065 ret = 0;
1066 else
1067 ret = -EIO;
1068 priv->cmq.last_status = desc_ret;
1069 ntc++;
1070 handle++;
1071 if (ntc == csq->desc_num)
1072 ntc = 0;
1073 }
1074 }
1075
1076 if (!complete)
1077 ret = -EAGAIN;
1078
1079 /* clean the command send queue */
1080 handle = hns_roce_cmq_csq_clean(hr_dev);
1081 if (handle != num)
1082 dev_warn(hr_dev->dev, "Cleaned %d, need to clean %d\n",
1083 handle, num);
1084
1085 spin_unlock_bh(&csq->lock);
1086
1087 return ret;
1088}
1089
e95e52a1 1090static int hns_roce_cmq_send(struct hns_roce_dev *hr_dev,
6a04aed6
WHX
1091 struct hns_roce_cmq_desc *desc, int num)
1092{
1093 int retval;
1094 int ret;
1095
1096 ret = hns_roce_v2_rst_process_cmd(hr_dev);
1097 if (ret == CMD_RST_PRC_SUCCESS)
1098 return 0;
1099 if (ret == CMD_RST_PRC_EBUSY)
b417c087 1100 return -EBUSY;
6a04aed6
WHX
1101
1102 ret = __hns_roce_cmq_send(hr_dev, desc, num);
1103 if (ret) {
1104 retval = hns_roce_v2_rst_process_cmd(hr_dev);
1105 if (retval == CMD_RST_PRC_SUCCESS)
1106 return 0;
1107 else if (retval == CMD_RST_PRC_EBUSY)
b417c087 1108 return -EBUSY;
6a04aed6
WHX
1109 }
1110
1111 return ret;
1112}
1113
281d0ccf 1114static int hns_roce_cmq_query_hw_info(struct hns_roce_dev *hr_dev)
cfc85f3e
WHX
1115{
1116 struct hns_roce_query_version *resp;
1117 struct hns_roce_cmq_desc desc;
1118 int ret;
1119
1120 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_HW_VER, true);
1121 ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1122 if (ret)
1123 return ret;
1124
1125 resp = (struct hns_roce_query_version *)desc.data;
bfe86035 1126 hr_dev->hw_rev = le16_to_cpu(resp->rocee_hw_version);
3a63c964
LO
1127 hr_dev->vendor_id = hr_dev->pci_dev->vendor;
1128
1129 return 0;
1130}
1131
e075da5e
LC
1132static bool hns_roce_func_clr_chk_rst(struct hns_roce_dev *hr_dev)
1133{
1134 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
1135 struct hnae3_handle *handle = priv->handle;
1136 const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
1137 unsigned long reset_cnt;
1138 bool sw_resetting;
1139 bool hw_resetting;
1140
1141 reset_cnt = ops->ae_dev_reset_cnt(handle);
1142 hw_resetting = ops->get_hw_reset_stat(handle);
1143 sw_resetting = ops->ae_dev_resetting(handle);
1144
1145 if (reset_cnt != hr_dev->reset_cnt || hw_resetting || sw_resetting)
1146 return true;
1147
1148 return false;
1149}
1150
1151static void hns_roce_func_clr_rst_prc(struct hns_roce_dev *hr_dev, int retval,
1152 int flag)
1153{
1154 struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
1155 struct hnae3_handle *handle = priv->handle;
1156 const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
1157 unsigned long instance_stage;
1158 unsigned long reset_cnt;
1159 unsigned long end;
1160 bool sw_resetting;
1161 bool hw_resetting;
1162
1163 instance_stage = handle->rinfo.instance_state;
1164 reset_cnt = ops->ae_dev_reset_cnt(handle);
1165 hw_resetting = ops->get_hw_reset_stat(handle);
1166 sw_resetting = ops->ae_dev_resetting(handle);
1167
1168 if (reset_cnt != hr_dev->reset_cnt) {
1169 hr_dev->dis_db = true;
1170 hr_dev->is_reset = true;
1171 dev_info(hr_dev->dev, "Func clear success after reset.\n");
1172 } else if (hw_resetting) {
1173 hr_dev->dis_db = true;
1174
1175 dev_warn(hr_dev->dev,
1176 "Func clear is pending, device in resetting state.\n");
1177 end = HNS_ROCE_V2_HW_RST_TIMEOUT;
1178 while (end) {
1179 if (!ops->get_hw_reset_stat(handle)) {
1180 hr_dev->is_reset = true;
1181 dev_info(hr_dev->dev,
1182 "Func clear success after reset.\n");
1183 return;
1184 }
1185 msleep(HNS_ROCE_V2_HW_RST_COMPLETION_WAIT);
1186 end -= HNS_ROCE_V2_HW_RST_COMPLETION_WAIT;
1187 }
1188
1189 dev_warn(hr_dev->dev, "Func clear failed.\n");
1190 } else if (sw_resetting && instance_stage == HNS_ROCE_STATE_INIT) {
1191 hr_dev->dis_db = true;
1192
1193 dev_warn(hr_dev->dev,
1194 "Func clear is pending, device in resetting state.\n");
1195 end = HNS_ROCE_V2_HW_RST_TIMEOUT;
1196 while (end) {
1197 if (ops->ae_dev_reset_cnt(handle) !=
1198 hr_dev->reset_cnt) {
1199 hr_dev->is_reset = true;
1200 dev_info(hr_dev->dev,
1201 "Func clear success after sw reset\n");
1202 return;
1203 }
1204 msleep(HNS_ROCE_V2_HW_RST_COMPLETION_WAIT);
1205 end -= HNS_ROCE_V2_HW_RST_COMPLETION_WAIT;
1206 }
1207
1208 dev_warn(hr_dev->dev, "Func clear failed because of unfinished sw reset\n");
1209 } else {
1210 if (retval && !flag)
1211 dev_warn(hr_dev->dev,
1212 "Func clear read failed, ret = %d.\n", retval);
1213
1214 dev_warn(hr_dev->dev, "Func clear failed.\n");
1215 }
1216}
89a6da3c
LC
1217static void hns_roce_function_clear(struct hns_roce_dev *hr_dev)
1218{
e075da5e 1219 bool fclr_write_fail_flag = false;
89a6da3c
LC
1220 struct hns_roce_func_clear *resp;
1221 struct hns_roce_cmq_desc desc;
1222 unsigned long end;
e075da5e
LC
1223 int ret = 0;
1224
1225 if (hns_roce_func_clr_chk_rst(hr_dev))
1226 goto out;
89a6da3c
LC
1227
1228 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_FUNC_CLEAR, false);
1229 resp = (struct hns_roce_func_clear *)desc.data;
1230
1231 ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1232 if (ret) {
e075da5e 1233 fclr_write_fail_flag = true;
89a6da3c
LC
1234 dev_err(hr_dev->dev, "Func clear write failed, ret = %d.\n",
1235 ret);
e075da5e 1236 goto out;
89a6da3c
LC
1237 }
1238
1239 msleep(HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_INTERVAL);
1240 end = HNS_ROCE_V2_FUNC_CLEAR_TIMEOUT_MSECS;
1241 while (end) {
e075da5e
LC
1242 if (hns_roce_func_clr_chk_rst(hr_dev))
1243 goto out;
89a6da3c
LC
1244 msleep(HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_FAIL_WAIT);
1245 end -= HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_FAIL_WAIT;
1246
1247 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_FUNC_CLEAR,
1248 true);
1249
1250 ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1251 if (ret)
1252 continue;
1253
1254 if (roce_get_bit(resp->func_done, FUNC_CLEAR_RST_FUN_DONE_S)) {
1255 hr_dev->is_reset = true;
1256 return;
1257 }
1258 }
1259
e075da5e 1260out:
e075da5e 1261 hns_roce_func_clr_rst_prc(hr_dev, ret, fclr_write_fail_flag);
89a6da3c
LC
1262}
1263
3a63c964
LO
1264static int hns_roce_query_fw_ver(struct hns_roce_dev *hr_dev)
1265{
1266 struct hns_roce_query_fw_info *resp;
1267 struct hns_roce_cmq_desc desc;
1268 int ret;
1269
1270 hns_roce_cmq_setup_basic_desc(&desc, HNS_QUERY_FW_VER, true);
1271 ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1272 if (ret)
1273 return ret;
1274
1275 resp = (struct hns_roce_query_fw_info *)desc.data;
1276 hr_dev->caps.fw_ver = (u64)(le32_to_cpu(resp->fw_ver));
cfc85f3e
WHX
1277
1278 return 0;
1279}
1280
1281static int hns_roce_config_global_param(struct hns_roce_dev *hr_dev)
1282{
1283 struct hns_roce_cfg_global_param *req;
1284 struct hns_roce_cmq_desc desc;
1285
1286 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_GLOBAL_PARAM,
1287 false);
1288
1289 req = (struct hns_roce_cfg_global_param *)desc.data;
1290 memset(req, 0, sizeof(*req));
1291 roce_set_field(req->time_cfg_udp_port,
1292 CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M,
1293 CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S, 0x3e8);
1294 roce_set_field(req->time_cfg_udp_port,
1295 CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M,
1296 CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S, 0x12b7);
1297
1298 return hns_roce_cmq_send(hr_dev, &desc, 1);
1299}
1300
1301static int hns_roce_query_pf_resource(struct hns_roce_dev *hr_dev)
1302{
1303 struct hns_roce_cmq_desc desc[2];
6b63597d 1304 struct hns_roce_pf_res_a *req_a;
1305 struct hns_roce_pf_res_b *req_b;
cfc85f3e
WHX
1306 int ret;
1307 int i;
1308
1309 for (i = 0; i < 2; i++) {
1310 hns_roce_cmq_setup_basic_desc(&desc[i],
1311 HNS_ROCE_OPC_QUERY_PF_RES, true);
1312
1313 if (i == 0)
1314 desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1315 else
1316 desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1317 }
1318
1319 ret = hns_roce_cmq_send(hr_dev, desc, 2);
1320 if (ret)
1321 return ret;
1322
6b63597d 1323 req_a = (struct hns_roce_pf_res_a *)desc[0].data;
1324 req_b = (struct hns_roce_pf_res_b *)desc[1].data;
cfc85f3e 1325
6b63597d 1326 hr_dev->caps.qpc_bt_num = roce_get_field(req_a->qpc_bt_idx_num,
cfc85f3e
WHX
1327 PF_RES_DATA_1_PF_QPC_BT_NUM_M,
1328 PF_RES_DATA_1_PF_QPC_BT_NUM_S);
6b63597d 1329 hr_dev->caps.srqc_bt_num = roce_get_field(req_a->srqc_bt_idx_num,
cfc85f3e
WHX
1330 PF_RES_DATA_2_PF_SRQC_BT_NUM_M,
1331 PF_RES_DATA_2_PF_SRQC_BT_NUM_S);
6b63597d 1332 hr_dev->caps.cqc_bt_num = roce_get_field(req_a->cqc_bt_idx_num,
cfc85f3e
WHX
1333 PF_RES_DATA_3_PF_CQC_BT_NUM_M,
1334 PF_RES_DATA_3_PF_CQC_BT_NUM_S);
6b63597d 1335 hr_dev->caps.mpt_bt_num = roce_get_field(req_a->mpt_bt_idx_num,
cfc85f3e
WHX
1336 PF_RES_DATA_4_PF_MPT_BT_NUM_M,
1337 PF_RES_DATA_4_PF_MPT_BT_NUM_S);
1338
6b63597d 1339 hr_dev->caps.sl_num = roce_get_field(req_b->qid_idx_sl_num,
1340 PF_RES_DATA_3_PF_SL_NUM_M,
1341 PF_RES_DATA_3_PF_SL_NUM_S);
6a157f7d
YL
1342 hr_dev->caps.sccc_bt_num = roce_get_field(req_b->sccc_bt_idx_num,
1343 PF_RES_DATA_4_PF_SCCC_BT_NUM_M,
1344 PF_RES_DATA_4_PF_SCCC_BT_NUM_S);
6b63597d 1345
cfc85f3e
WHX
1346 return 0;
1347}
1348
0e40dc2f
YL
1349static int hns_roce_query_pf_timer_resource(struct hns_roce_dev *hr_dev)
1350{
1351 struct hns_roce_pf_timer_res_a *req_a;
1352 struct hns_roce_cmq_desc desc[2];
1353 int ret, i;
1354
1355 for (i = 0; i < 2; i++) {
1356 hns_roce_cmq_setup_basic_desc(&desc[i],
1357 HNS_ROCE_OPC_QUERY_PF_TIMER_RES,
1358 true);
1359
1360 if (i == 0)
1361 desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1362 else
1363 desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1364 }
1365
1366 ret = hns_roce_cmq_send(hr_dev, desc, 2);
1367 if (ret)
1368 return ret;
1369
1370 req_a = (struct hns_roce_pf_timer_res_a *)desc[0].data;
1371
1372 hr_dev->caps.qpc_timer_bt_num =
1373 roce_get_field(req_a->qpc_timer_bt_idx_num,
1374 PF_RES_DATA_1_PF_QPC_TIMER_BT_NUM_M,
1375 PF_RES_DATA_1_PF_QPC_TIMER_BT_NUM_S);
1376 hr_dev->caps.cqc_timer_bt_num =
1377 roce_get_field(req_a->cqc_timer_bt_idx_num,
1378 PF_RES_DATA_2_PF_CQC_TIMER_BT_NUM_M,
1379 PF_RES_DATA_2_PF_CQC_TIMER_BT_NUM_S);
1380
1381 return 0;
1382}
1383
60262b10 1384static int hns_roce_set_vf_switch_param(struct hns_roce_dev *hr_dev, int vf_id)
0c1c3880
LO
1385{
1386 struct hns_roce_cmq_desc desc;
1387 struct hns_roce_vf_switch *swt;
1388 int ret;
1389
1390 swt = (struct hns_roce_vf_switch *)desc.data;
1391 hns_roce_cmq_setup_basic_desc(&desc, HNS_SWITCH_PARAMETER_CFG, true);
bfe86035 1392 swt->rocee_sel |= cpu_to_le32(HNS_ICL_SWITCH_CMD_ROCEE_SEL);
60262b10
LO
1393 roce_set_field(swt->fun_id, VF_SWITCH_DATA_FUN_ID_VF_ID_M,
1394 VF_SWITCH_DATA_FUN_ID_VF_ID_S, vf_id);
0c1c3880
LO
1395 ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1396 if (ret)
1397 return ret;
60262b10 1398
0c1c3880
LO
1399 desc.flag =
1400 cpu_to_le16(HNS_ROCE_CMD_FLAG_NO_INTR | HNS_ROCE_CMD_FLAG_IN);
1401 desc.flag &= cpu_to_le16(~HNS_ROCE_CMD_FLAG_WR);
1402 roce_set_bit(swt->cfg, VF_SWITCH_DATA_CFG_ALW_LPBK_S, 1);
d967e262 1403 roce_set_bit(swt->cfg, VF_SWITCH_DATA_CFG_ALW_LCL_LPBK_S, 0);
0c1c3880
LO
1404 roce_set_bit(swt->cfg, VF_SWITCH_DATA_CFG_ALW_DST_OVRD_S, 1);
1405
1406 return hns_roce_cmq_send(hr_dev, &desc, 1);
1407}
1408
cfc85f3e
WHX
1409static int hns_roce_alloc_vf_resource(struct hns_roce_dev *hr_dev)
1410{
1411 struct hns_roce_cmq_desc desc[2];
1412 struct hns_roce_vf_res_a *req_a;
1413 struct hns_roce_vf_res_b *req_b;
1414 int i;
1415
1416 req_a = (struct hns_roce_vf_res_a *)desc[0].data;
1417 req_b = (struct hns_roce_vf_res_b *)desc[1].data;
1418 memset(req_a, 0, sizeof(*req_a));
1419 memset(req_b, 0, sizeof(*req_b));
1420 for (i = 0; i < 2; i++) {
1421 hns_roce_cmq_setup_basic_desc(&desc[i],
1422 HNS_ROCE_OPC_ALLOC_VF_RES, false);
1423
1424 if (i == 0)
1425 desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1426 else
1427 desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
cfc85f3e
WHX
1428 }
1429
99e713f8
LO
1430 roce_set_field(req_a->vf_qpc_bt_idx_num,
1431 VF_RES_A_DATA_1_VF_QPC_BT_IDX_M,
1432 VF_RES_A_DATA_1_VF_QPC_BT_IDX_S, 0);
1433 roce_set_field(req_a->vf_qpc_bt_idx_num,
1434 VF_RES_A_DATA_1_VF_QPC_BT_NUM_M,
1435 VF_RES_A_DATA_1_VF_QPC_BT_NUM_S, HNS_ROCE_VF_QPC_BT_NUM);
1436
1437 roce_set_field(req_a->vf_srqc_bt_idx_num,
1438 VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M,
1439 VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S, 0);
1440 roce_set_field(req_a->vf_srqc_bt_idx_num,
1441 VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M,
1442 VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S,
1443 HNS_ROCE_VF_SRQC_BT_NUM);
1444
1445 roce_set_field(req_a->vf_cqc_bt_idx_num,
1446 VF_RES_A_DATA_3_VF_CQC_BT_IDX_M,
1447 VF_RES_A_DATA_3_VF_CQC_BT_IDX_S, 0);
1448 roce_set_field(req_a->vf_cqc_bt_idx_num,
1449 VF_RES_A_DATA_3_VF_CQC_BT_NUM_M,
1450 VF_RES_A_DATA_3_VF_CQC_BT_NUM_S, HNS_ROCE_VF_CQC_BT_NUM);
1451
1452 roce_set_field(req_a->vf_mpt_bt_idx_num,
1453 VF_RES_A_DATA_4_VF_MPT_BT_IDX_M,
1454 VF_RES_A_DATA_4_VF_MPT_BT_IDX_S, 0);
1455 roce_set_field(req_a->vf_mpt_bt_idx_num,
1456 VF_RES_A_DATA_4_VF_MPT_BT_NUM_M,
1457 VF_RES_A_DATA_4_VF_MPT_BT_NUM_S, HNS_ROCE_VF_MPT_BT_NUM);
1458
1459 roce_set_field(req_a->vf_eqc_bt_idx_num, VF_RES_A_DATA_5_VF_EQC_IDX_M,
1460 VF_RES_A_DATA_5_VF_EQC_IDX_S, 0);
1461 roce_set_field(req_a->vf_eqc_bt_idx_num, VF_RES_A_DATA_5_VF_EQC_NUM_M,
1462 VF_RES_A_DATA_5_VF_EQC_NUM_S, HNS_ROCE_VF_EQC_NUM);
1463
1464 roce_set_field(req_b->vf_smac_idx_num, VF_RES_B_DATA_1_VF_SMAC_IDX_M,
1465 VF_RES_B_DATA_1_VF_SMAC_IDX_S, 0);
1466 roce_set_field(req_b->vf_smac_idx_num, VF_RES_B_DATA_1_VF_SMAC_NUM_M,
1467 VF_RES_B_DATA_1_VF_SMAC_NUM_S, HNS_ROCE_VF_SMAC_NUM);
1468
1469 roce_set_field(req_b->vf_sgid_idx_num, VF_RES_B_DATA_2_VF_SGID_IDX_M,
1470 VF_RES_B_DATA_2_VF_SGID_IDX_S, 0);
1471 roce_set_field(req_b->vf_sgid_idx_num, VF_RES_B_DATA_2_VF_SGID_NUM_M,
1472 VF_RES_B_DATA_2_VF_SGID_NUM_S, HNS_ROCE_VF_SGID_NUM);
1473
1474 roce_set_field(req_b->vf_qid_idx_sl_num, VF_RES_B_DATA_3_VF_QID_IDX_M,
1475 VF_RES_B_DATA_3_VF_QID_IDX_S, 0);
1476 roce_set_field(req_b->vf_qid_idx_sl_num, VF_RES_B_DATA_3_VF_SL_NUM_M,
1477 VF_RES_B_DATA_3_VF_SL_NUM_S, HNS_ROCE_VF_SL_NUM);
1478
1479 roce_set_field(req_b->vf_sccc_idx_num, VF_RES_B_DATA_4_VF_SCCC_BT_IDX_M,
1480 VF_RES_B_DATA_4_VF_SCCC_BT_IDX_S, 0);
1481 roce_set_field(req_b->vf_sccc_idx_num, VF_RES_B_DATA_4_VF_SCCC_BT_NUM_M,
1482 VF_RES_B_DATA_4_VF_SCCC_BT_NUM_S,
1483 HNS_ROCE_VF_SCCC_BT_NUM);
1484
cfc85f3e
WHX
1485 return hns_roce_cmq_send(hr_dev, desc, 2);
1486}
1487
a81fba28
WHX
1488static int hns_roce_v2_set_bt(struct hns_roce_dev *hr_dev)
1489{
1490 u8 srqc_hop_num = hr_dev->caps.srqc_hop_num;
1491 u8 qpc_hop_num = hr_dev->caps.qpc_hop_num;
1492 u8 cqc_hop_num = hr_dev->caps.cqc_hop_num;
1493 u8 mpt_hop_num = hr_dev->caps.mpt_hop_num;
6a157f7d 1494 u8 sccc_hop_num = hr_dev->caps.sccc_hop_num;
a81fba28
WHX
1495 struct hns_roce_cfg_bt_attr *req;
1496 struct hns_roce_cmq_desc desc;
1497
1498 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_BT_ATTR, false);
1499 req = (struct hns_roce_cfg_bt_attr *)desc.data;
1500 memset(req, 0, sizeof(*req));
1501
1502 roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M,
1503 CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S,
5e6e78db 1504 hr_dev->caps.qpc_ba_pg_sz + PG_SHIFT_OFFSET);
a81fba28
WHX
1505 roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M,
1506 CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S,
5e6e78db 1507 hr_dev->caps.qpc_buf_pg_sz + PG_SHIFT_OFFSET);
a81fba28
WHX
1508 roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M,
1509 CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S,
1510 qpc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : qpc_hop_num);
1511
1512 roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M,
1513 CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S,
5e6e78db 1514 hr_dev->caps.srqc_ba_pg_sz + PG_SHIFT_OFFSET);
a81fba28
WHX
1515 roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M,
1516 CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S,
5e6e78db 1517 hr_dev->caps.srqc_buf_pg_sz + PG_SHIFT_OFFSET);
a81fba28
WHX
1518 roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M,
1519 CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S,
1520 srqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : srqc_hop_num);
1521
1522 roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M,
1523 CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S,
5e6e78db 1524 hr_dev->caps.cqc_ba_pg_sz + PG_SHIFT_OFFSET);
a81fba28
WHX
1525 roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M,
1526 CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S,
5e6e78db 1527 hr_dev->caps.cqc_buf_pg_sz + PG_SHIFT_OFFSET);
a81fba28
WHX
1528 roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M,
1529 CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S,
1530 cqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : cqc_hop_num);
1531
1532 roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M,
1533 CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S,
5e6e78db 1534 hr_dev->caps.mpt_ba_pg_sz + PG_SHIFT_OFFSET);
a81fba28
WHX
1535 roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M,
1536 CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S,
5e6e78db 1537 hr_dev->caps.mpt_buf_pg_sz + PG_SHIFT_OFFSET);
a81fba28
WHX
1538 roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M,
1539 CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S,
1540 mpt_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : mpt_hop_num);
1541
6a157f7d
YL
1542 roce_set_field(req->vf_sccc_cfg,
1543 CFG_BT_ATTR_DATA_4_VF_SCCC_BA_PGSZ_M,
1544 CFG_BT_ATTR_DATA_4_VF_SCCC_BA_PGSZ_S,
1545 hr_dev->caps.sccc_ba_pg_sz + PG_SHIFT_OFFSET);
1546 roce_set_field(req->vf_sccc_cfg,
1547 CFG_BT_ATTR_DATA_4_VF_SCCC_BUF_PGSZ_M,
1548 CFG_BT_ATTR_DATA_4_VF_SCCC_BUF_PGSZ_S,
1549 hr_dev->caps.sccc_buf_pg_sz + PG_SHIFT_OFFSET);
1550 roce_set_field(req->vf_sccc_cfg,
1551 CFG_BT_ATTR_DATA_4_VF_SCCC_HOPNUM_M,
1552 CFG_BT_ATTR_DATA_4_VF_SCCC_HOPNUM_S,
1553 sccc_hop_num ==
1554 HNS_ROCE_HOP_NUM_0 ? 0 : sccc_hop_num);
1555
a81fba28
WHX
1556 return hns_roce_cmq_send(hr_dev, &desc, 1);
1557}
1558
ba6bb7e9
LO
1559static void set_default_caps(struct hns_roce_dev *hr_dev)
1560{
1561 struct hns_roce_caps *caps = &hr_dev->caps;
1562
1563 caps->num_qps = HNS_ROCE_V2_MAX_QP_NUM;
1564 caps->max_wqes = HNS_ROCE_V2_MAX_WQE_NUM;
1565 caps->num_cqs = HNS_ROCE_V2_MAX_CQ_NUM;
1566 caps->num_srqs = HNS_ROCE_V2_MAX_SRQ_NUM;
1567 caps->min_cqes = HNS_ROCE_MIN_CQE_NUM;
1568 caps->max_cqes = HNS_ROCE_V2_MAX_CQE_NUM;
1569 caps->max_sq_sg = HNS_ROCE_V2_MAX_SQ_SGE_NUM;
1570 caps->max_extend_sg = HNS_ROCE_V2_MAX_EXTEND_SGE_NUM;
1571 caps->max_rq_sg = HNS_ROCE_V2_MAX_RQ_SGE_NUM;
1572 caps->max_sq_inline = HNS_ROCE_V2_MAX_SQ_INLINE;
1573 caps->num_uars = HNS_ROCE_V2_UAR_NUM;
1574 caps->phy_num_uars = HNS_ROCE_V2_PHY_UAR_NUM;
1575 caps->num_aeq_vectors = HNS_ROCE_V2_AEQE_VEC_NUM;
1576 caps->num_comp_vectors = HNS_ROCE_V2_COMP_VEC_NUM;
1577 caps->num_other_vectors = HNS_ROCE_V2_ABNORMAL_VEC_NUM;
1578 caps->num_mtpts = HNS_ROCE_V2_MAX_MTPT_NUM;
1579 caps->num_mtt_segs = HNS_ROCE_V2_MAX_MTT_SEGS;
1580 caps->num_cqe_segs = HNS_ROCE_V2_MAX_CQE_SEGS;
1581 caps->num_srqwqe_segs = HNS_ROCE_V2_MAX_SRQWQE_SEGS;
1582 caps->num_idx_segs = HNS_ROCE_V2_MAX_IDX_SEGS;
1583 caps->num_pds = HNS_ROCE_V2_MAX_PD_NUM;
1584 caps->max_qp_init_rdma = HNS_ROCE_V2_MAX_QP_INIT_RDMA;
1585 caps->max_qp_dest_rdma = HNS_ROCE_V2_MAX_QP_DEST_RDMA;
1586 caps->max_sq_desc_sz = HNS_ROCE_V2_MAX_SQ_DESC_SZ;
1587 caps->max_rq_desc_sz = HNS_ROCE_V2_MAX_RQ_DESC_SZ;
1588 caps->max_srq_desc_sz = HNS_ROCE_V2_MAX_SRQ_DESC_SZ;
1589 caps->qpc_entry_sz = HNS_ROCE_V2_QPC_ENTRY_SZ;
1590 caps->irrl_entry_sz = HNS_ROCE_V2_IRRL_ENTRY_SZ;
7db82697 1591 caps->trrl_entry_sz = HNS_ROCE_V2_EXT_ATOMIC_TRRL_ENTRY_SZ;
ba6bb7e9
LO
1592 caps->cqc_entry_sz = HNS_ROCE_V2_CQC_ENTRY_SZ;
1593 caps->srqc_entry_sz = HNS_ROCE_V2_SRQC_ENTRY_SZ;
1594 caps->mtpt_entry_sz = HNS_ROCE_V2_MTPT_ENTRY_SZ;
1595 caps->mtt_entry_sz = HNS_ROCE_V2_MTT_ENTRY_SZ;
1596 caps->idx_entry_sz = HNS_ROCE_V2_IDX_ENTRY_SZ;
1597 caps->cq_entry_sz = HNS_ROCE_V2_CQE_ENTRY_SIZE;
1598 caps->page_size_cap = HNS_ROCE_V2_PAGE_SIZE_SUPPORTED;
1599 caps->reserved_lkey = 0;
1600 caps->reserved_pds = 0;
1601 caps->reserved_mrws = 1;
1602 caps->reserved_uars = 0;
1603 caps->reserved_cqs = 0;
1604 caps->reserved_srqs = 0;
1605 caps->reserved_qps = HNS_ROCE_V2_RSV_QPS;
1606
1607 caps->qpc_ba_pg_sz = 0;
1608 caps->qpc_buf_pg_sz = 0;
1609 caps->qpc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
1610 caps->srqc_ba_pg_sz = 0;
1611 caps->srqc_buf_pg_sz = 0;
1612 caps->srqc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
1613 caps->cqc_ba_pg_sz = 0;
1614 caps->cqc_buf_pg_sz = 0;
1615 caps->cqc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
1616 caps->mpt_ba_pg_sz = 0;
1617 caps->mpt_buf_pg_sz = 0;
1618 caps->mpt_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
1619 caps->mtt_ba_pg_sz = 0;
1620 caps->mtt_buf_pg_sz = 0;
1621 caps->mtt_hop_num = HNS_ROCE_MTT_HOP_NUM;
1622 caps->wqe_sq_hop_num = HNS_ROCE_SQWQE_HOP_NUM;
1623 caps->wqe_sge_hop_num = HNS_ROCE_EXT_SGE_HOP_NUM;
1624 caps->wqe_rq_hop_num = HNS_ROCE_RQWQE_HOP_NUM;
1625 caps->cqe_ba_pg_sz = HNS_ROCE_BA_PG_SZ_SUPPORTED_256K;
1626 caps->cqe_buf_pg_sz = 0;
1627 caps->cqe_hop_num = HNS_ROCE_CQE_HOP_NUM;
1628 caps->srqwqe_ba_pg_sz = 0;
1629 caps->srqwqe_buf_pg_sz = 0;
1630 caps->srqwqe_hop_num = HNS_ROCE_SRQWQE_HOP_NUM;
1631 caps->idx_ba_pg_sz = 0;
1632 caps->idx_buf_pg_sz = 0;
1633 caps->idx_hop_num = HNS_ROCE_IDX_HOP_NUM;
1634 caps->chunk_sz = HNS_ROCE_V2_TABLE_CHUNK_SIZE;
1635
1636 caps->flags = HNS_ROCE_CAP_FLAG_REREG_MR |
1637 HNS_ROCE_CAP_FLAG_ROCE_V1_V2 |
1638 HNS_ROCE_CAP_FLAG_RQ_INLINE |
1639 HNS_ROCE_CAP_FLAG_RECORD_DB |
1640 HNS_ROCE_CAP_FLAG_SQ_RECORD_DB;
1641
1642 caps->pkey_table_len[0] = 1;
1643 caps->gid_table_len[0] = HNS_ROCE_V2_GID_INDEX_NUM;
1644 caps->ceqe_depth = HNS_ROCE_V2_COMP_EQE_NUM;
1645 caps->aeqe_depth = HNS_ROCE_V2_ASYNC_EQE_NUM;
1646 caps->local_ca_ack_delay = 0;
1647 caps->max_mtu = IB_MTU_4096;
1648
1649 caps->max_srq_wrs = HNS_ROCE_V2_MAX_SRQ_WR;
1650 caps->max_srq_sges = HNS_ROCE_V2_MAX_SRQ_SGE;
1651
dfaf2854 1652 if (hr_dev->pci_dev->revision >= PCI_REVISION_ID_HIP08_B) {
ba6bb7e9
LO
1653 caps->flags |= HNS_ROCE_CAP_FLAG_ATOMIC | HNS_ROCE_CAP_FLAG_MW |
1654 HNS_ROCE_CAP_FLAG_SRQ | HNS_ROCE_CAP_FLAG_FRMR |
1655 HNS_ROCE_CAP_FLAG_QP_FLOW_CTRL;
1656
1657 caps->num_qpc_timer = HNS_ROCE_V2_MAX_QPC_TIMER_NUM;
1658 caps->qpc_timer_entry_sz = HNS_ROCE_V2_QPC_TIMER_ENTRY_SZ;
1659 caps->qpc_timer_ba_pg_sz = 0;
1660 caps->qpc_timer_buf_pg_sz = 0;
1661 caps->qpc_timer_hop_num = HNS_ROCE_HOP_NUM_0;
1662 caps->num_cqc_timer = HNS_ROCE_V2_MAX_CQC_TIMER_NUM;
1663 caps->cqc_timer_entry_sz = HNS_ROCE_V2_CQC_TIMER_ENTRY_SZ;
1664 caps->cqc_timer_ba_pg_sz = 0;
1665 caps->cqc_timer_buf_pg_sz = 0;
1666 caps->cqc_timer_hop_num = HNS_ROCE_HOP_NUM_0;
1667
1668 caps->sccc_entry_sz = HNS_ROCE_V2_SCCC_ENTRY_SZ;
1669 caps->sccc_ba_pg_sz = 0;
1670 caps->sccc_buf_pg_sz = 0;
1671 caps->sccc_hop_num = HNS_ROCE_SCCC_HOP_NUM;
1672 }
1673}
1674
1675static void calc_pg_sz(int obj_num, int obj_size, int hop_num, int ctx_bt_num,
1676 int *buf_page_size, int *bt_page_size, u32 hem_type)
1677{
1678 u64 obj_per_chunk;
1679 int bt_chunk_size = 1 << PAGE_SHIFT;
1680 int buf_chunk_size = 1 << PAGE_SHIFT;
1681 int obj_per_chunk_default = buf_chunk_size / obj_size;
1682
1683 *buf_page_size = 0;
1684 *bt_page_size = 0;
1685
1686 switch (hop_num) {
1687 case 3:
1688 obj_per_chunk = ctx_bt_num * (bt_chunk_size / BA_BYTE_LEN) *
1689 (bt_chunk_size / BA_BYTE_LEN) *
1690 (bt_chunk_size / BA_BYTE_LEN) *
1691 obj_per_chunk_default;
1692 break;
1693 case 2:
1694 obj_per_chunk = ctx_bt_num * (bt_chunk_size / BA_BYTE_LEN) *
1695 (bt_chunk_size / BA_BYTE_LEN) *
1696 obj_per_chunk_default;
1697 break;
1698 case 1:
1699 obj_per_chunk = ctx_bt_num * (bt_chunk_size / BA_BYTE_LEN) *
1700 obj_per_chunk_default;
1701 break;
1702 case HNS_ROCE_HOP_NUM_0:
1703 obj_per_chunk = ctx_bt_num * obj_per_chunk_default;
1704 break;
1705 default:
1706 pr_err("Table %d not support hop_num = %d!\n", hem_type,
1707 hop_num);
1708 return;
1709 }
1710
1711 if (hem_type >= HEM_TYPE_MTT)
1712 *bt_page_size = ilog2(DIV_ROUND_UP(obj_num, obj_per_chunk));
1713 else
1714 *buf_page_size = ilog2(DIV_ROUND_UP(obj_num, obj_per_chunk));
1715}
1716
1717static int hns_roce_query_pf_caps(struct hns_roce_dev *hr_dev)
1718{
1719 struct hns_roce_cmq_desc desc[HNS_ROCE_QUERY_PF_CAPS_CMD_NUM];
1720 struct hns_roce_caps *caps = &hr_dev->caps;
1721 struct hns_roce_query_pf_caps_a *resp_a;
1722 struct hns_roce_query_pf_caps_b *resp_b;
1723 struct hns_roce_query_pf_caps_c *resp_c;
1724 struct hns_roce_query_pf_caps_d *resp_d;
1725 struct hns_roce_query_pf_caps_e *resp_e;
1726 int ctx_hop_num;
1727 int pbl_hop_num;
1728 int ret;
1729 int i;
1730
1731 for (i = 0; i < HNS_ROCE_QUERY_PF_CAPS_CMD_NUM; i++) {
1732 hns_roce_cmq_setup_basic_desc(&desc[i],
1733 HNS_ROCE_OPC_QUERY_PF_CAPS_NUM,
1734 true);
1735 if (i < (HNS_ROCE_QUERY_PF_CAPS_CMD_NUM - 1))
1736 desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1737 else
1738 desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1739 }
1740
1741 ret = hns_roce_cmq_send(hr_dev, desc, HNS_ROCE_QUERY_PF_CAPS_CMD_NUM);
1742 if (ret)
1743 return ret;
1744
1745 resp_a = (struct hns_roce_query_pf_caps_a *)desc[0].data;
1746 resp_b = (struct hns_roce_query_pf_caps_b *)desc[1].data;
1747 resp_c = (struct hns_roce_query_pf_caps_c *)desc[2].data;
1748 resp_d = (struct hns_roce_query_pf_caps_d *)desc[3].data;
1749 resp_e = (struct hns_roce_query_pf_caps_e *)desc[4].data;
1750
1751 caps->local_ca_ack_delay = resp_a->local_ca_ack_delay;
1752 caps->max_sq_sg = le16_to_cpu(resp_a->max_sq_sg);
1753 caps->max_sq_inline = le16_to_cpu(resp_a->max_sq_inline);
1754 caps->max_rq_sg = le16_to_cpu(resp_a->max_rq_sg);
1755 caps->max_extend_sg = le32_to_cpu(resp_a->max_extend_sg);
1756 caps->num_qpc_timer = le16_to_cpu(resp_a->num_qpc_timer);
1757 caps->num_cqc_timer = le16_to_cpu(resp_a->num_cqc_timer);
1758 caps->max_srq_sges = le16_to_cpu(resp_a->max_srq_sges);
1759 caps->num_aeq_vectors = resp_a->num_aeq_vectors;
1760 caps->num_other_vectors = resp_a->num_other_vectors;
1761 caps->max_sq_desc_sz = resp_a->max_sq_desc_sz;
1762 caps->max_rq_desc_sz = resp_a->max_rq_desc_sz;
1763 caps->max_srq_desc_sz = resp_a->max_srq_desc_sz;
1764 caps->cq_entry_sz = resp_a->cq_entry_sz;
1765
1766 caps->mtpt_entry_sz = resp_b->mtpt_entry_sz;
1767 caps->irrl_entry_sz = resp_b->irrl_entry_sz;
1768 caps->trrl_entry_sz = resp_b->trrl_entry_sz;
1769 caps->cqc_entry_sz = resp_b->cqc_entry_sz;
1770 caps->srqc_entry_sz = resp_b->srqc_entry_sz;
1771 caps->idx_entry_sz = resp_b->idx_entry_sz;
1772 caps->sccc_entry_sz = resp_b->scc_ctx_entry_sz;
1773 caps->max_mtu = resp_b->max_mtu;
1774 caps->qpc_entry_sz = le16_to_cpu(resp_b->qpc_entry_sz);
1775 caps->min_cqes = resp_b->min_cqes;
1776 caps->min_wqes = resp_b->min_wqes;
1777 caps->page_size_cap = le32_to_cpu(resp_b->page_size_cap);
1778 caps->pkey_table_len[0] = resp_b->pkey_table_len;
1779 caps->phy_num_uars = resp_b->phy_num_uars;
1780 ctx_hop_num = resp_b->ctx_hop_num;
1781 pbl_hop_num = resp_b->pbl_hop_num;
1782
1783 caps->num_pds = 1 << roce_get_field(resp_c->cap_flags_num_pds,
1784 V2_QUERY_PF_CAPS_C_NUM_PDS_M,
1785 V2_QUERY_PF_CAPS_C_NUM_PDS_S);
1786 caps->flags = roce_get_field(resp_c->cap_flags_num_pds,
1787 V2_QUERY_PF_CAPS_C_CAP_FLAGS_M,
1788 V2_QUERY_PF_CAPS_C_CAP_FLAGS_S);
1789 caps->num_cqs = 1 << roce_get_field(resp_c->max_gid_num_cqs,
1790 V2_QUERY_PF_CAPS_C_NUM_CQS_M,
1791 V2_QUERY_PF_CAPS_C_NUM_CQS_S);
1792 caps->gid_table_len[0] = roce_get_field(resp_c->max_gid_num_cqs,
1793 V2_QUERY_PF_CAPS_C_MAX_GID_M,
1794 V2_QUERY_PF_CAPS_C_MAX_GID_S);
1795 caps->max_cqes = 1 << roce_get_field(resp_c->cq_depth,
1796 V2_QUERY_PF_CAPS_C_CQ_DEPTH_M,
1797 V2_QUERY_PF_CAPS_C_CQ_DEPTH_S);
1798 caps->num_mtpts = 1 << roce_get_field(resp_c->num_mrws,
1799 V2_QUERY_PF_CAPS_C_NUM_MRWS_M,
1800 V2_QUERY_PF_CAPS_C_NUM_MRWS_S);
1801 caps->num_qps = 1 << roce_get_field(resp_c->ord_num_qps,
1802 V2_QUERY_PF_CAPS_C_NUM_QPS_M,
1803 V2_QUERY_PF_CAPS_C_NUM_QPS_S);
1804 caps->max_qp_init_rdma = roce_get_field(resp_c->ord_num_qps,
1805 V2_QUERY_PF_CAPS_C_MAX_ORD_M,
1806 V2_QUERY_PF_CAPS_C_MAX_ORD_S);
1807 caps->max_qp_dest_rdma = caps->max_qp_init_rdma;
1808 caps->max_wqes = 1 << le16_to_cpu(resp_c->sq_depth);
1809 caps->num_srqs = 1 << roce_get_field(resp_d->wq_hop_num_max_srqs,
1810 V2_QUERY_PF_CAPS_D_NUM_SRQS_M,
1811 V2_QUERY_PF_CAPS_D_NUM_SRQS_S);
1812 caps->max_srq_wrs = 1 << le16_to_cpu(resp_d->srq_depth);
1813 caps->ceqe_depth = 1 << roce_get_field(resp_d->num_ceqs_ceq_depth,
1814 V2_QUERY_PF_CAPS_D_CEQ_DEPTH_M,
1815 V2_QUERY_PF_CAPS_D_CEQ_DEPTH_S);
1816 caps->num_comp_vectors = roce_get_field(resp_d->num_ceqs_ceq_depth,
1817 V2_QUERY_PF_CAPS_D_NUM_CEQS_M,
1818 V2_QUERY_PF_CAPS_D_NUM_CEQS_S);
1819 caps->aeqe_depth = 1 << roce_get_field(resp_d->arm_st_aeq_depth,
1820 V2_QUERY_PF_CAPS_D_AEQ_DEPTH_M,
1821 V2_QUERY_PF_CAPS_D_AEQ_DEPTH_S);
1822 caps->default_aeq_arm_st = roce_get_field(resp_d->arm_st_aeq_depth,
1823 V2_QUERY_PF_CAPS_D_AEQ_ARM_ST_M,
1824 V2_QUERY_PF_CAPS_D_AEQ_ARM_ST_S);
1825 caps->default_ceq_arm_st = roce_get_field(resp_d->arm_st_aeq_depth,
1826 V2_QUERY_PF_CAPS_D_CEQ_ARM_ST_M,
1827 V2_QUERY_PF_CAPS_D_CEQ_ARM_ST_S);
1828 caps->reserved_pds = roce_get_field(resp_d->num_uars_rsv_pds,
1829 V2_QUERY_PF_CAPS_D_RSV_PDS_M,
1830 V2_QUERY_PF_CAPS_D_RSV_PDS_S);
1831 caps->num_uars = 1 << roce_get_field(resp_d->num_uars_rsv_pds,
1832 V2_QUERY_PF_CAPS_D_NUM_UARS_M,
1833 V2_QUERY_PF_CAPS_D_NUM_UARS_S);
1834 caps->reserved_qps = roce_get_field(resp_d->rsv_uars_rsv_qps,
1835 V2_QUERY_PF_CAPS_D_RSV_QPS_M,
1836 V2_QUERY_PF_CAPS_D_RSV_QPS_S);
1837 caps->reserved_uars = roce_get_field(resp_d->rsv_uars_rsv_qps,
1838 V2_QUERY_PF_CAPS_D_RSV_UARS_M,
1839 V2_QUERY_PF_CAPS_D_RSV_UARS_S);
1840 caps->reserved_mrws = roce_get_field(resp_e->chunk_size_shift_rsv_mrws,
1841 V2_QUERY_PF_CAPS_E_RSV_MRWS_M,
1842 V2_QUERY_PF_CAPS_E_RSV_MRWS_S);
1843 caps->chunk_sz = 1 << roce_get_field(resp_e->chunk_size_shift_rsv_mrws,
1844 V2_QUERY_PF_CAPS_E_CHUNK_SIZE_SHIFT_M,
1845 V2_QUERY_PF_CAPS_E_CHUNK_SIZE_SHIFT_S);
1846 caps->reserved_cqs = roce_get_field(resp_e->rsv_cqs,
1847 V2_QUERY_PF_CAPS_E_RSV_CQS_M,
1848 V2_QUERY_PF_CAPS_E_RSV_CQS_S);
1849 caps->reserved_srqs = roce_get_field(resp_e->rsv_srqs,
1850 V2_QUERY_PF_CAPS_E_RSV_SRQS_M,
1851 V2_QUERY_PF_CAPS_E_RSV_SRQS_S);
1852 caps->reserved_lkey = roce_get_field(resp_e->rsv_lkey,
1853 V2_QUERY_PF_CAPS_E_RSV_LKEYS_M,
1854 V2_QUERY_PF_CAPS_E_RSV_LKEYS_S);
1855 caps->default_ceq_max_cnt = le16_to_cpu(resp_e->ceq_max_cnt);
1856 caps->default_ceq_period = le16_to_cpu(resp_e->ceq_period);
1857 caps->default_aeq_max_cnt = le16_to_cpu(resp_e->aeq_max_cnt);
1858 caps->default_aeq_period = le16_to_cpu(resp_e->aeq_period);
1859
1860 caps->qpc_timer_entry_sz = HNS_ROCE_V2_QPC_TIMER_ENTRY_SZ;
1861 caps->cqc_timer_entry_sz = HNS_ROCE_V2_CQC_TIMER_ENTRY_SZ;
1862 caps->mtt_entry_sz = HNS_ROCE_V2_MTT_ENTRY_SZ;
1863 caps->num_mtt_segs = HNS_ROCE_V2_MAX_MTT_SEGS;
1864 caps->mtt_ba_pg_sz = 0;
1865 caps->num_cqe_segs = HNS_ROCE_V2_MAX_CQE_SEGS;
1866 caps->num_srqwqe_segs = HNS_ROCE_V2_MAX_SRQWQE_SEGS;
1867 caps->num_idx_segs = HNS_ROCE_V2_MAX_IDX_SEGS;
1868
1869 caps->qpc_hop_num = ctx_hop_num;
1870 caps->srqc_hop_num = ctx_hop_num;
1871 caps->cqc_hop_num = ctx_hop_num;
1872 caps->mpt_hop_num = ctx_hop_num;
1873 caps->mtt_hop_num = pbl_hop_num;
1874 caps->cqe_hop_num = pbl_hop_num;
1875 caps->srqwqe_hop_num = pbl_hop_num;
1876 caps->idx_hop_num = pbl_hop_num;
1877 caps->wqe_sq_hop_num = roce_get_field(resp_d->wq_hop_num_max_srqs,
1878 V2_QUERY_PF_CAPS_D_SQWQE_HOP_NUM_M,
1879 V2_QUERY_PF_CAPS_D_SQWQE_HOP_NUM_S);
1880 caps->wqe_sge_hop_num = roce_get_field(resp_d->wq_hop_num_max_srqs,
1881 V2_QUERY_PF_CAPS_D_EX_SGE_HOP_NUM_M,
1882 V2_QUERY_PF_CAPS_D_EX_SGE_HOP_NUM_S);
1883 caps->wqe_rq_hop_num = roce_get_field(resp_d->wq_hop_num_max_srqs,
1884 V2_QUERY_PF_CAPS_D_RQWQE_HOP_NUM_M,
1885 V2_QUERY_PF_CAPS_D_RQWQE_HOP_NUM_S);
1886
1887 calc_pg_sz(caps->num_qps, caps->qpc_entry_sz, caps->qpc_hop_num,
1888 caps->qpc_bt_num, &caps->qpc_buf_pg_sz, &caps->qpc_ba_pg_sz,
1889 HEM_TYPE_QPC);
1890 calc_pg_sz(caps->num_mtpts, caps->mtpt_entry_sz, caps->mpt_hop_num,
1891 caps->mpt_bt_num, &caps->mpt_buf_pg_sz, &caps->mpt_ba_pg_sz,
1892 HEM_TYPE_MTPT);
1893 calc_pg_sz(caps->num_cqs, caps->cqc_entry_sz, caps->cqc_hop_num,
1894 caps->cqc_bt_num, &caps->cqc_buf_pg_sz, &caps->cqc_ba_pg_sz,
1895 HEM_TYPE_CQC);
1896 calc_pg_sz(caps->num_srqs, caps->srqc_entry_sz, caps->srqc_hop_num,
1897 caps->srqc_bt_num, &caps->srqc_buf_pg_sz,
1898 &caps->srqc_ba_pg_sz, HEM_TYPE_SRQC);
1899
dfaf2854 1900 if (hr_dev->pci_dev->revision >= PCI_REVISION_ID_HIP08_B) {
ba6bb7e9
LO
1901 caps->sccc_hop_num = ctx_hop_num;
1902 caps->qpc_timer_hop_num = HNS_ROCE_HOP_NUM_0;
1903 caps->cqc_timer_hop_num = HNS_ROCE_HOP_NUM_0;
1904
1905 calc_pg_sz(caps->num_qps, caps->sccc_entry_sz,
1906 caps->sccc_hop_num, caps->sccc_bt_num,
1907 &caps->sccc_buf_pg_sz, &caps->sccc_ba_pg_sz,
1908 HEM_TYPE_SCCC);
1909 calc_pg_sz(caps->num_cqc_timer, caps->cqc_timer_entry_sz,
1910 caps->cqc_timer_hop_num, caps->cqc_timer_bt_num,
1911 &caps->cqc_timer_buf_pg_sz,
1912 &caps->cqc_timer_ba_pg_sz, HEM_TYPE_CQC_TIMER);
1913 }
1914
1915 calc_pg_sz(caps->num_cqe_segs, caps->mtt_entry_sz, caps->cqe_hop_num,
1916 1, &caps->cqe_buf_pg_sz, &caps->cqe_ba_pg_sz, HEM_TYPE_CQE);
1917 calc_pg_sz(caps->num_srqwqe_segs, caps->mtt_entry_sz,
1918 caps->srqwqe_hop_num, 1, &caps->srqwqe_buf_pg_sz,
1919 &caps->srqwqe_ba_pg_sz, HEM_TYPE_SRQWQE);
1920 calc_pg_sz(caps->num_idx_segs, caps->idx_entry_sz, caps->idx_hop_num,
1921 1, &caps->idx_buf_pg_sz, &caps->idx_ba_pg_sz, HEM_TYPE_IDX);
1922
1923 return 0;
1924}
1925
cfc85f3e
WHX
1926static int hns_roce_v2_profile(struct hns_roce_dev *hr_dev)
1927{
1928 struct hns_roce_caps *caps = &hr_dev->caps;
1929 int ret;
1930
1931 ret = hns_roce_cmq_query_hw_info(hr_dev);
3a63c964
LO
1932 if (ret) {
1933 dev_err(hr_dev->dev, "Query hardware version fail, ret = %d.\n",
1934 ret);
1935 return ret;
1936 }
1937
1938 ret = hns_roce_query_fw_ver(hr_dev);
cfc85f3e
WHX
1939 if (ret) {
1940 dev_err(hr_dev->dev, "Query firmware version fail, ret = %d.\n",
1941 ret);
1942 return ret;
1943 }
1944
1945 ret = hns_roce_config_global_param(hr_dev);
1946 if (ret) {
1947 dev_err(hr_dev->dev, "Configure global param fail, ret = %d.\n",
1948 ret);
2349fdd4 1949 return ret;
cfc85f3e
WHX
1950 }
1951
1952 /* Get pf resource owned by every pf */
1953 ret = hns_roce_query_pf_resource(hr_dev);
1954 if (ret) {
1955 dev_err(hr_dev->dev, "Query pf resource fail, ret = %d.\n",
1956 ret);
1957 return ret;
1958 }
1959
dfaf2854 1960 if (hr_dev->pci_dev->revision >= PCI_REVISION_ID_HIP08_B) {
0e40dc2f
YL
1961 ret = hns_roce_query_pf_timer_resource(hr_dev);
1962 if (ret) {
1963 dev_err(hr_dev->dev,
1964 "Query pf timer resource fail, ret = %d.\n",
1965 ret);
1966 return ret;
1967 }
cfc85f3e 1968
0c1c3880
LO
1969 ret = hns_roce_set_vf_switch_param(hr_dev, 0);
1970 if (ret) {
1971 dev_err(hr_dev->dev,
1972 "Set function switch param fail, ret = %d.\n",
1973 ret);
1974 return ret;
1975 }
1976 }
3a63c964
LO
1977
1978 hr_dev->vendor_part_id = hr_dev->pci_dev->device;
1979 hr_dev->sys_image_guid = be64_to_cpu(hr_dev->ib_dev.node_guid);
cfc85f3e 1980
cfc85f3e
WHX
1981 caps->num_mtt_segs = HNS_ROCE_V2_MAX_MTT_SEGS;
1982 caps->num_cqe_segs = HNS_ROCE_V2_MAX_CQE_SEGS;
5c1f167a
LO
1983 caps->num_srqwqe_segs = HNS_ROCE_V2_MAX_SRQWQE_SEGS;
1984 caps->num_idx_segs = HNS_ROCE_V2_MAX_IDX_SEGS;
cfc85f3e 1985
80a78570 1986 caps->pbl_ba_pg_sz = HNS_ROCE_BA_PG_SZ_SUPPORTED_16K;
ff795f71
WHX
1987 caps->pbl_buf_pg_sz = 0;
1988 caps->pbl_hop_num = HNS_ROCE_PBL_HOP_NUM;
a5073d60
YL
1989 caps->eqe_ba_pg_sz = 0;
1990 caps->eqe_buf_pg_sz = 0;
1991 caps->eqe_hop_num = HNS_ROCE_EQE_HOP_NUM;
6b63597d 1992 caps->tsq_buf_pg_sz = 0;
aa84fa18 1993
80a78570
LO
1994 ret = hns_roce_query_pf_caps(hr_dev);
1995 if (ret)
1996 set_default_caps(hr_dev);
384f8818 1997
99e713f8
LO
1998 ret = hns_roce_alloc_vf_resource(hr_dev);
1999 if (ret) {
2000 dev_err(hr_dev->dev, "Allocate vf resource fail, ret = %d.\n",
2001 ret);
2002 return ret;
2003 }
2004
a81fba28
WHX
2005 ret = hns_roce_v2_set_bt(hr_dev);
2006 if (ret)
2007 dev_err(hr_dev->dev, "Configure bt attribute fail, ret = %d.\n",
2008 ret);
2009
2010 return ret;
cfc85f3e
WHX
2011}
2012
6b63597d 2013static int hns_roce_config_link_table(struct hns_roce_dev *hr_dev,
2014 enum hns_roce_link_table_type type)
2015{
2016 struct hns_roce_cmq_desc desc[2];
2017 struct hns_roce_cfg_llm_a *req_a =
2018 (struct hns_roce_cfg_llm_a *)desc[0].data;
2019 struct hns_roce_cfg_llm_b *req_b =
2020 (struct hns_roce_cfg_llm_b *)desc[1].data;
2021 struct hns_roce_v2_priv *priv = hr_dev->priv;
2022 struct hns_roce_link_table *link_tbl;
2023 struct hns_roce_link_table_entry *entry;
2024 enum hns_roce_opcode_type opcode;
2025 u32 page_num;
2026 int i;
2027
2028 switch (type) {
2029 case TSQ_LINK_TABLE:
2030 link_tbl = &priv->tsq;
2031 opcode = HNS_ROCE_OPC_CFG_EXT_LLM;
2032 break;
ded58ff9 2033 case TPQ_LINK_TABLE:
2034 link_tbl = &priv->tpq;
2035 opcode = HNS_ROCE_OPC_CFG_TMOUT_LLM;
2036 break;
6b63597d 2037 default:
2038 return -EINVAL;
2039 }
2040
2041 page_num = link_tbl->npages;
2042 entry = link_tbl->table.buf;
6b63597d 2043
2044 for (i = 0; i < 2; i++) {
2045 hns_roce_cmq_setup_basic_desc(&desc[i], opcode, false);
2046
2047 if (i == 0)
2048 desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
2049 else
2050 desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
6b63597d 2051 }
9976ea27
LO
2052
2053 req_a->base_addr_l = cpu_to_le32(link_tbl->table.map & 0xffffffff);
2054 req_a->base_addr_h = cpu_to_le32(link_tbl->table.map >> 32);
2055 roce_set_field(req_a->depth_pgsz_init_en, CFG_LLM_QUE_DEPTH_M,
2056 CFG_LLM_QUE_DEPTH_S, link_tbl->npages);
2057 roce_set_field(req_a->depth_pgsz_init_en, CFG_LLM_QUE_PGSZ_M,
2058 CFG_LLM_QUE_PGSZ_S, link_tbl->pg_sz);
60262b10
LO
2059 roce_set_field(req_a->depth_pgsz_init_en, CFG_LLM_INIT_EN_M,
2060 CFG_LLM_INIT_EN_S, 1);
9976ea27
LO
2061 req_a->head_ba_l = cpu_to_le32(entry[0].blk_ba0);
2062 req_a->head_ba_h_nxtptr = cpu_to_le32(entry[0].blk_ba1_nxt_ptr);
2063 roce_set_field(req_a->head_ptr, CFG_LLM_HEAD_PTR_M, CFG_LLM_HEAD_PTR_S,
2064 0);
2065
2066 req_b->tail_ba_l = cpu_to_le32(entry[page_num - 1].blk_ba0);
2067 roce_set_field(req_b->tail_ba_h, CFG_LLM_TAIL_BA_H_M,
2068 CFG_LLM_TAIL_BA_H_S,
2069 entry[page_num - 1].blk_ba1_nxt_ptr &
2070 HNS_ROCE_LINK_TABLE_BA1_M);
2071 roce_set_field(req_b->tail_ptr, CFG_LLM_TAIL_PTR_M, CFG_LLM_TAIL_PTR_S,
2072 (entry[page_num - 2].blk_ba1_nxt_ptr &
2073 HNS_ROCE_LINK_TABLE_NXT_PTR_M) >>
2074 HNS_ROCE_LINK_TABLE_NXT_PTR_S);
6b63597d 2075
2076 return hns_roce_cmq_send(hr_dev, desc, 2);
2077}
2078
2079static int hns_roce_init_link_table(struct hns_roce_dev *hr_dev,
2080 enum hns_roce_link_table_type type)
2081{
2082 struct hns_roce_v2_priv *priv = hr_dev->priv;
2083 struct hns_roce_link_table *link_tbl;
2084 struct hns_roce_link_table_entry *entry;
2085 struct device *dev = hr_dev->dev;
2086 u32 buf_chk_sz;
2087 dma_addr_t t;
ded58ff9 2088 int func_num = 1;
6b63597d 2089 int pg_num_a;
2090 int pg_num_b;
2091 int pg_num;
2092 int size;
2093 int i;
2094
2095 switch (type) {
2096 case TSQ_LINK_TABLE:
2097 link_tbl = &priv->tsq;
2098 buf_chk_sz = 1 << (hr_dev->caps.tsq_buf_pg_sz + PAGE_SHIFT);
2099 pg_num_a = hr_dev->caps.num_qps * 8 / buf_chk_sz;
2100 pg_num_b = hr_dev->caps.sl_num * 4 + 2;
2101 break;
ded58ff9 2102 case TPQ_LINK_TABLE:
2103 link_tbl = &priv->tpq;
2104 buf_chk_sz = 1 << (hr_dev->caps.tpq_buf_pg_sz + PAGE_SHIFT);
2105 pg_num_a = hr_dev->caps.num_cqs * 4 / buf_chk_sz;
2106 pg_num_b = 2 * 4 * func_num + 2;
2107 break;
6b63597d 2108 default:
2109 return -EINVAL;
2110 }
2111
2112 pg_num = max(pg_num_a, pg_num_b);
2113 size = pg_num * sizeof(struct hns_roce_link_table_entry);
2114
2115 link_tbl->table.buf = dma_alloc_coherent(dev, size,
2116 &link_tbl->table.map,
2117 GFP_KERNEL);
2118 if (!link_tbl->table.buf)
2119 goto out;
2120
2121 link_tbl->pg_list = kcalloc(pg_num, sizeof(*link_tbl->pg_list),
2122 GFP_KERNEL);
2123 if (!link_tbl->pg_list)
2124 goto err_kcalloc_failed;
2125
2126 entry = link_tbl->table.buf;
2127 for (i = 0; i < pg_num; ++i) {
2128 link_tbl->pg_list[i].buf = dma_alloc_coherent(dev, buf_chk_sz,
2129 &t, GFP_KERNEL);
2130 if (!link_tbl->pg_list[i].buf)
2131 goto err_alloc_buf_failed;
2132
2133 link_tbl->pg_list[i].map = t;
6b63597d 2134
bfe86035
LC
2135 entry[i].blk_ba0 = (u32)(t >> 12);
2136 entry[i].blk_ba1_nxt_ptr = (u32)(t >> 44);
6b63597d 2137
2138 if (i < (pg_num - 1))
bfe86035
LC
2139 entry[i].blk_ba1_nxt_ptr |=
2140 (i + 1) << HNS_ROCE_LINK_TABLE_NXT_PTR_S;
2141
6b63597d 2142 }
2143 link_tbl->npages = pg_num;
2144 link_tbl->pg_sz = buf_chk_sz;
2145
2146 return hns_roce_config_link_table(hr_dev, type);
2147
2148err_alloc_buf_failed:
2149 for (i -= 1; i >= 0; i--)
2150 dma_free_coherent(dev, buf_chk_sz,
2151 link_tbl->pg_list[i].buf,
2152 link_tbl->pg_list[i].map);
2153 kfree(link_tbl->pg_list);
2154
2155err_kcalloc_failed:
2156 dma_free_coherent(dev, size, link_tbl->table.buf,
2157 link_tbl->table.map);
2158
2159out:
2160 return -ENOMEM;
2161}
2162
2163static void hns_roce_free_link_table(struct hns_roce_dev *hr_dev,
2164 struct hns_roce_link_table *link_tbl)
2165{
2166 struct device *dev = hr_dev->dev;
2167 int size;
2168 int i;
2169
2170 size = link_tbl->npages * sizeof(struct hns_roce_link_table_entry);
2171
2172 for (i = 0; i < link_tbl->npages; ++i)
2173 if (link_tbl->pg_list[i].buf)
2174 dma_free_coherent(dev, link_tbl->pg_sz,
2175 link_tbl->pg_list[i].buf,
2176 link_tbl->pg_list[i].map);
2177 kfree(link_tbl->pg_list);
2178
2179 dma_free_coherent(dev, size, link_tbl->table.buf,
2180 link_tbl->table.map);
2181}
2182
2183static int hns_roce_v2_init(struct hns_roce_dev *hr_dev)
2184{
ded58ff9 2185 struct hns_roce_v2_priv *priv = hr_dev->priv;
0e40dc2f
YL
2186 int qpc_count, cqc_count;
2187 int ret, i;
6b63597d 2188
2189 /* TSQ includes SQ doorbell and ack doorbell */
2190 ret = hns_roce_init_link_table(hr_dev, TSQ_LINK_TABLE);
ded58ff9 2191 if (ret) {
6b63597d 2192 dev_err(hr_dev->dev, "TSQ init failed, ret = %d.\n", ret);
ded58ff9 2193 return ret;
2194 }
2195
2196 ret = hns_roce_init_link_table(hr_dev, TPQ_LINK_TABLE);
2197 if (ret) {
2198 dev_err(hr_dev->dev, "TPQ init failed, ret = %d.\n", ret);
2199 goto err_tpq_init_failed;
2200 }
2201
6def7de6 2202 /* Alloc memory for QPC Timer buffer space chunk */
0e40dc2f
YL
2203 for (qpc_count = 0; qpc_count < hr_dev->caps.qpc_timer_bt_num;
2204 qpc_count++) {
2205 ret = hns_roce_table_get(hr_dev, &hr_dev->qpc_timer_table,
2206 qpc_count);
2207 if (ret) {
2208 dev_err(hr_dev->dev, "QPC Timer get failed\n");
2209 goto err_qpc_timer_failed;
2210 }
2211 }
2212
6def7de6 2213 /* Alloc memory for CQC Timer buffer space chunk */
0e40dc2f
YL
2214 for (cqc_count = 0; cqc_count < hr_dev->caps.cqc_timer_bt_num;
2215 cqc_count++) {
2216 ret = hns_roce_table_get(hr_dev, &hr_dev->cqc_timer_table,
2217 cqc_count);
2218 if (ret) {
2219 dev_err(hr_dev->dev, "CQC Timer get failed\n");
2220 goto err_cqc_timer_failed;
2221 }
2222 }
2223
ded58ff9 2224 return 0;
2225
0e40dc2f
YL
2226err_cqc_timer_failed:
2227 for (i = 0; i < cqc_count; i++)
2228 hns_roce_table_put(hr_dev, &hr_dev->cqc_timer_table, i);
2229
2230err_qpc_timer_failed:
2231 for (i = 0; i < qpc_count; i++)
2232 hns_roce_table_put(hr_dev, &hr_dev->qpc_timer_table, i);
2233
2234 hns_roce_free_link_table(hr_dev, &priv->tpq);
2235
ded58ff9 2236err_tpq_init_failed:
2237 hns_roce_free_link_table(hr_dev, &priv->tsq);
6b63597d 2238
2239 return ret;
2240}
2241
2242static void hns_roce_v2_exit(struct hns_roce_dev *hr_dev)
2243{
2244 struct hns_roce_v2_priv *priv = hr_dev->priv;
2245
dfaf2854 2246 if (hr_dev->pci_dev->revision >= PCI_REVISION_ID_HIP08_B)
89a6da3c
LC
2247 hns_roce_function_clear(hr_dev);
2248
ded58ff9 2249 hns_roce_free_link_table(hr_dev, &priv->tpq);
6b63597d 2250 hns_roce_free_link_table(hr_dev, &priv->tsq);
2251}
2252
f747b689
LO
2253static int hns_roce_query_mbox_status(struct hns_roce_dev *hr_dev)
2254{
2255 struct hns_roce_cmq_desc desc;
2256 struct hns_roce_mbox_status *mb_st =
2257 (struct hns_roce_mbox_status *)desc.data;
2258 enum hns_roce_cmd_return_status status;
2259
2260 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_MB_ST, true);
2261
2262 status = hns_roce_cmq_send(hr_dev, &desc, 1);
2263 if (status)
2264 return status;
2265
bfe86035 2266 return le32_to_cpu(mb_st->mb_status_hw_run);
f747b689
LO
2267}
2268
a680f2f3
WHX
2269static int hns_roce_v2_cmd_pending(struct hns_roce_dev *hr_dev)
2270{
f747b689 2271 u32 status = hns_roce_query_mbox_status(hr_dev);
a680f2f3
WHX
2272
2273 return status >> HNS_ROCE_HW_RUN_BIT_SHIFT;
2274}
2275
2276static int hns_roce_v2_cmd_complete(struct hns_roce_dev *hr_dev)
2277{
f747b689 2278 u32 status = hns_roce_query_mbox_status(hr_dev);
a680f2f3
WHX
2279
2280 return status & HNS_ROCE_HW_MB_STATUS_MASK;
2281}
2282
f747b689
LO
2283static int hns_roce_mbox_post(struct hns_roce_dev *hr_dev, u64 in_param,
2284 u64 out_param, u32 in_modifier, u8 op_modifier,
2285 u16 op, u16 token, int event)
2286{
2287 struct hns_roce_cmq_desc desc;
2288 struct hns_roce_post_mbox *mb = (struct hns_roce_post_mbox *)desc.data;
2289
2290 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_POST_MB, false);
2291
bfe86035
LC
2292 mb->in_param_l = cpu_to_le32(in_param);
2293 mb->in_param_h = cpu_to_le32(in_param >> 32);
2294 mb->out_param_l = cpu_to_le32(out_param);
2295 mb->out_param_h = cpu_to_le32(out_param >> 32);
f747b689
LO
2296 mb->cmd_tag = cpu_to_le32(in_modifier << 8 | op);
2297 mb->token_event_en = cpu_to_le32(event << 16 | token);
2298
2299 return hns_roce_cmq_send(hr_dev, &desc, 1);
2300}
2301
a680f2f3
WHX
2302static int hns_roce_v2_post_mbox(struct hns_roce_dev *hr_dev, u64 in_param,
2303 u64 out_param, u32 in_modifier, u8 op_modifier,
2304 u16 op, u16 token, int event)
2305{
2306 struct device *dev = hr_dev->dev;
a680f2f3 2307 unsigned long end;
f747b689 2308 int ret;
a680f2f3
WHX
2309
2310 end = msecs_to_jiffies(HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS) + jiffies;
2311 while (hns_roce_v2_cmd_pending(hr_dev)) {
2312 if (time_after(jiffies, end)) {
2313 dev_dbg(dev, "jiffies=%d end=%d\n", (int)jiffies,
2314 (int)end);
2315 return -EAGAIN;
2316 }
2317 cond_resched();
2318 }
2319
f747b689
LO
2320 ret = hns_roce_mbox_post(hr_dev, in_param, out_param, in_modifier,
2321 op_modifier, op, token, event);
2322 if (ret)
2323 dev_err(dev, "Post mailbox fail(%d)\n", ret);
a680f2f3 2324
f747b689 2325 return ret;
a680f2f3
WHX
2326}
2327
2328static int hns_roce_v2_chk_mbox(struct hns_roce_dev *hr_dev,
2329 unsigned long timeout)
2330{
2331 struct device *dev = hr_dev->dev;
617cf24f 2332 unsigned long end;
a680f2f3
WHX
2333 u32 status;
2334
2335 end = msecs_to_jiffies(timeout) + jiffies;
2336 while (hns_roce_v2_cmd_pending(hr_dev) && time_before(jiffies, end))
2337 cond_resched();
2338
2339 if (hns_roce_v2_cmd_pending(hr_dev)) {
2340 dev_err(dev, "[cmd_poll]hw run cmd TIMEDOUT!\n");
2341 return -ETIMEDOUT;
2342 }
2343
2344 status = hns_roce_v2_cmd_complete(hr_dev);
2345 if (status != 0x1) {
6a04aed6
WHX
2346 if (status == CMD_RST_PRC_EBUSY)
2347 return status;
2348
a680f2f3
WHX
2349 dev_err(dev, "mailbox status 0x%x!\n", status);
2350 return -EBUSY;
2351 }
2352
2353 return 0;
2354}
2355
4db134a3 2356static int hns_roce_config_sgid_table(struct hns_roce_dev *hr_dev,
2357 int gid_index, const union ib_gid *gid,
2358 enum hns_roce_sgid_type sgid_type)
2359{
2360 struct hns_roce_cmq_desc desc;
2361 struct hns_roce_cfg_sgid_tb *sgid_tb =
2362 (struct hns_roce_cfg_sgid_tb *)desc.data;
2363 u32 *p;
2364
2365 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SGID_TB, false);
2366
60262b10 2367 roce_set_field(sgid_tb->table_idx_rsv, CFG_SGID_TB_TABLE_IDX_M,
4db134a3 2368 CFG_SGID_TB_TABLE_IDX_S, gid_index);
60262b10 2369 roce_set_field(sgid_tb->vf_sgid_type_rsv, CFG_SGID_TB_VF_SGID_TYPE_M,
4db134a3 2370 CFG_SGID_TB_VF_SGID_TYPE_S, sgid_type);
2371
2372 p = (u32 *)&gid->raw[0];
2373 sgid_tb->vf_sgid_l = cpu_to_le32(*p);
2374
2375 p = (u32 *)&gid->raw[4];
2376 sgid_tb->vf_sgid_ml = cpu_to_le32(*p);
2377
2378 p = (u32 *)&gid->raw[8];
2379 sgid_tb->vf_sgid_mh = cpu_to_le32(*p);
2380
2381 p = (u32 *)&gid->raw[0xc];
2382 sgid_tb->vf_sgid_h = cpu_to_le32(*p);
2383
2384 return hns_roce_cmq_send(hr_dev, &desc, 1);
2385}
2386
b5ff0f61 2387static int hns_roce_v2_set_gid(struct hns_roce_dev *hr_dev, u8 port,
f4df9a7c 2388 int gid_index, const union ib_gid *gid,
b5ff0f61 2389 const struct ib_gid_attr *attr)
7afddafa 2390{
b5ff0f61 2391 enum hns_roce_sgid_type sgid_type = GID_TYPE_FLAG_ROCE_V1;
4db134a3 2392 int ret;
7afddafa 2393
b5ff0f61
WHX
2394 if (!gid || !attr)
2395 return -EINVAL;
2396
2397 if (attr->gid_type == IB_GID_TYPE_ROCE)
2398 sgid_type = GID_TYPE_FLAG_ROCE_V1;
2399
2400 if (attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) {
2401 if (ipv6_addr_v4mapped((void *)gid))
2402 sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV4;
2403 else
2404 sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV6;
2405 }
2406
4db134a3 2407 ret = hns_roce_config_sgid_table(hr_dev, gid_index, gid, sgid_type);
2408 if (ret)
ae1c6148
LO
2409 ibdev_err(&hr_dev->ib_dev,
2410 "failed to configure sgid table, ret = %d!\n",
2411 ret);
b5ff0f61 2412
4db134a3 2413 return ret;
7afddafa
WHX
2414}
2415
a74dc41d
WHX
2416static int hns_roce_v2_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port,
2417 u8 *addr)
7afddafa 2418{
e8e8b652 2419 struct hns_roce_cmq_desc desc;
2420 struct hns_roce_cfg_smac_tb *smac_tb =
2421 (struct hns_roce_cfg_smac_tb *)desc.data;
7afddafa
WHX
2422 u16 reg_smac_h;
2423 u32 reg_smac_l;
e8e8b652 2424
2425 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SMAC_TB, false);
7afddafa
WHX
2426
2427 reg_smac_l = *(u32 *)(&addr[0]);
e8e8b652 2428 reg_smac_h = *(u16 *)(&addr[4]);
7afddafa 2429
e8e8b652 2430 memset(smac_tb, 0, sizeof(*smac_tb));
2431 roce_set_field(smac_tb->tb_idx_rsv,
2432 CFG_SMAC_TB_IDX_M,
2433 CFG_SMAC_TB_IDX_S, phy_port);
2434 roce_set_field(smac_tb->vf_smac_h_rsv,
2435 CFG_SMAC_TB_VF_SMAC_H_M,
2436 CFG_SMAC_TB_VF_SMAC_H_S, reg_smac_h);
bfe86035 2437 smac_tb->vf_smac_l = cpu_to_le32(reg_smac_l);
a74dc41d 2438
e8e8b652 2439 return hns_roce_cmq_send(hr_dev, &desc, 1);
7afddafa
WHX
2440}
2441
ca088320
YL
2442static int set_mtpt_pbl(struct hns_roce_v2_mpt_entry *mpt_entry,
2443 struct hns_roce_mr *mr)
3958cc56 2444{
3856ec55 2445 struct sg_dma_page_iter sg_iter;
db270c41 2446 u64 page_addr;
3958cc56 2447 u64 *pages;
3856ec55 2448 int i;
3958cc56 2449
ca088320
YL
2450 mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
2451 mpt_entry->pbl_ba_l = cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
2452 roce_set_field(mpt_entry->byte_48_mode_ba,
2453 V2_MPT_BYTE_48_PBL_BA_H_M, V2_MPT_BYTE_48_PBL_BA_H_S,
2454 upper_32_bits(mr->pbl_ba >> 3));
2455
2456 pages = (u64 *)__get_free_page(GFP_KERNEL);
2457 if (!pages)
2458 return -ENOMEM;
2459
2460 i = 0;
3856ec55
SS
2461 for_each_sg_dma_page(mr->umem->sg_head.sgl, &sg_iter, mr->umem->nmap, 0) {
2462 page_addr = sg_page_iter_dma_address(&sg_iter);
2463 pages[i] = page_addr >> 6;
2464
2465 /* Record the first 2 entry directly to MTPT table */
2466 if (i >= HNS_ROCE_V2_MAX_INNER_MTPT_NUM - 1)
2467 goto found;
2468 i++;
ca088320
YL
2469 }
2470found:
2471 mpt_entry->pa0_l = cpu_to_le32(lower_32_bits(pages[0]));
2472 roce_set_field(mpt_entry->byte_56_pa0_h, V2_MPT_BYTE_56_PA0_H_M,
2473 V2_MPT_BYTE_56_PA0_H_S, upper_32_bits(pages[0]));
2474
2475 mpt_entry->pa1_l = cpu_to_le32(lower_32_bits(pages[1]));
2476 roce_set_field(mpt_entry->byte_64_buf_pa1, V2_MPT_BYTE_64_PA1_H_M,
2477 V2_MPT_BYTE_64_PA1_H_S, upper_32_bits(pages[1]));
2478 roce_set_field(mpt_entry->byte_64_buf_pa1,
2479 V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
2480 V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
2481 mr->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
2482
2483 free_page((unsigned long)pages);
2484
2485 return 0;
2486}
2487
2488static int hns_roce_v2_write_mtpt(void *mb_buf, struct hns_roce_mr *mr,
2489 unsigned long mtpt_idx)
2490{
2491 struct hns_roce_v2_mpt_entry *mpt_entry;
2492 int ret;
2493
3958cc56
WHX
2494 mpt_entry = mb_buf;
2495 memset(mpt_entry, 0, sizeof(*mpt_entry));
2496
2497 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
2498 V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_VALID);
2499 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
2500 V2_MPT_BYTE_4_PBL_HOP_NUM_S, mr->pbl_hop_num ==
2501 HNS_ROCE_HOP_NUM_0 ? 0 : mr->pbl_hop_num);
2502 roce_set_field(mpt_entry->byte_4_pd_hop_st,
2503 V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
5e6e78db
YL
2504 V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
2505 mr->pbl_ba_pg_sz + PG_SHIFT_OFFSET);
3958cc56
WHX
2506 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
2507 V2_MPT_BYTE_4_PD_S, mr->pd);
3958cc56
WHX
2508
2509 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 0);
82342e49 2510 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 0);
e93df010 2511 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 1);
3958cc56
WHX
2512 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_BIND_EN_S,
2513 (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
384f8818
LO
2514 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_ATOMIC_EN_S,
2515 mr->access & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0);
3958cc56
WHX
2516 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
2517 (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
2518 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
2519 (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
2520 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
2521 (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
3958cc56
WHX
2522
2523 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S,
2524 mr->type == MR_TYPE_MR ? 0 : 1);
85e0274d 2525 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_INNER_PA_VLD_S,
2526 1);
3958cc56
WHX
2527
2528 mpt_entry->len_l = cpu_to_le32(lower_32_bits(mr->size));
2529 mpt_entry->len_h = cpu_to_le32(upper_32_bits(mr->size));
2530 mpt_entry->lkey = cpu_to_le32(mr->key);
2531 mpt_entry->va_l = cpu_to_le32(lower_32_bits(mr->iova));
2532 mpt_entry->va_h = cpu_to_le32(upper_32_bits(mr->iova));
2533
2534 if (mr->type == MR_TYPE_DMA)
2535 return 0;
2536
ca088320 2537 ret = set_mtpt_pbl(mpt_entry, mr);
3958cc56 2538
ca088320 2539 return ret;
3958cc56
WHX
2540}
2541
a2c80b7b
WHX
2542static int hns_roce_v2_rereg_write_mtpt(struct hns_roce_dev *hr_dev,
2543 struct hns_roce_mr *mr, int flags,
2544 u32 pdn, int mr_access_flags, u64 iova,
2545 u64 size, void *mb_buf)
2546{
2547 struct hns_roce_v2_mpt_entry *mpt_entry = mb_buf;
ca088320 2548 int ret = 0;
a2c80b7b 2549
ab22bf05
YL
2550 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
2551 V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_VALID);
2552
a2c80b7b
WHX
2553 if (flags & IB_MR_REREG_PD) {
2554 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
2555 V2_MPT_BYTE_4_PD_S, pdn);
2556 mr->pd = pdn;
2557 }
2558
2559 if (flags & IB_MR_REREG_ACCESS) {
2560 roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
2561 V2_MPT_BYTE_8_BIND_EN_S,
2562 (mr_access_flags & IB_ACCESS_MW_BIND ? 1 : 0));
2563 roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
ca088320
YL
2564 V2_MPT_BYTE_8_ATOMIC_EN_S,
2565 mr_access_flags & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0);
a2c80b7b 2566 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
ca088320 2567 mr_access_flags & IB_ACCESS_REMOTE_READ ? 1 : 0);
a2c80b7b 2568 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
ca088320 2569 mr_access_flags & IB_ACCESS_REMOTE_WRITE ? 1 : 0);
a2c80b7b 2570 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
ca088320 2571 mr_access_flags & IB_ACCESS_LOCAL_WRITE ? 1 : 0);
a2c80b7b
WHX
2572 }
2573
2574 if (flags & IB_MR_REREG_TRANS) {
2575 mpt_entry->va_l = cpu_to_le32(lower_32_bits(iova));
2576 mpt_entry->va_h = cpu_to_le32(upper_32_bits(iova));
2577 mpt_entry->len_l = cpu_to_le32(lower_32_bits(size));
2578 mpt_entry->len_h = cpu_to_le32(upper_32_bits(size));
2579
a2c80b7b
WHX
2580 mr->iova = iova;
2581 mr->size = size;
ca088320
YL
2582
2583 ret = set_mtpt_pbl(mpt_entry, mr);
a2c80b7b
WHX
2584 }
2585
ca088320 2586 return ret;
a2c80b7b
WHX
2587}
2588
68a997c5
YL
2589static int hns_roce_v2_frmr_write_mtpt(void *mb_buf, struct hns_roce_mr *mr)
2590{
2591 struct hns_roce_v2_mpt_entry *mpt_entry;
2592
2593 mpt_entry = mb_buf;
2594 memset(mpt_entry, 0, sizeof(*mpt_entry));
2595
2596 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
2597 V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_FREE);
2598 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
2599 V2_MPT_BYTE_4_PBL_HOP_NUM_S, 1);
2600 roce_set_field(mpt_entry->byte_4_pd_hop_st,
2601 V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
2602 V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
2603 mr->pbl_ba_pg_sz + PG_SHIFT_OFFSET);
2604 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
2605 V2_MPT_BYTE_4_PD_S, mr->pd);
2606
2607 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 1);
2608 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
2609 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 1);
2610
2611 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_FRE_S, 1);
2612 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S, 0);
2613 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_MR_MW_S, 0);
2614 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_BPD_S, 1);
2615
2616 mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
2617
2618 mpt_entry->pbl_ba_l = cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
2619 roce_set_field(mpt_entry->byte_48_mode_ba, V2_MPT_BYTE_48_PBL_BA_H_M,
2620 V2_MPT_BYTE_48_PBL_BA_H_S,
2621 upper_32_bits(mr->pbl_ba >> 3));
2622
2623 roce_set_field(mpt_entry->byte_64_buf_pa1,
2624 V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
2625 V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
2626 mr->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
2627
2628 return 0;
2629}
2630
c7c28191
YL
2631static int hns_roce_v2_mw_write_mtpt(void *mb_buf, struct hns_roce_mw *mw)
2632{
2633 struct hns_roce_v2_mpt_entry *mpt_entry;
2634
2635 mpt_entry = mb_buf;
2636 memset(mpt_entry, 0, sizeof(*mpt_entry));
2637
2638 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
2639 V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_FREE);
2640 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
2641 V2_MPT_BYTE_4_PD_S, mw->pdn);
60262b10 2642 roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
c7c28191 2643 V2_MPT_BYTE_4_PBL_HOP_NUM_S,
60262b10
LO
2644 mw->pbl_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 :
2645 mw->pbl_hop_num);
c7c28191
YL
2646 roce_set_field(mpt_entry->byte_4_pd_hop_st,
2647 V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
2648 V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
2649 mw->pbl_ba_pg_sz + PG_SHIFT_OFFSET);
2650
2651 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
2652 roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 1);
2653
2654 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S, 0);
2655 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_MR_MW_S, 1);
2656 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_BPD_S, 1);
2657 roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_BQP_S,
2658 mw->ibmw.type == IB_MW_TYPE_1 ? 0 : 1);
2659
2660 roce_set_field(mpt_entry->byte_64_buf_pa1,
2661 V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
2662 V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
2663 mw->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
2664
2665 mpt_entry->lkey = cpu_to_le32(mw->rkey);
2666
2667 return 0;
2668}
2669
93aa2187
WHX
2670static void *get_cqe_v2(struct hns_roce_cq *hr_cq, int n)
2671{
744b7bdf
XW
2672 return hns_roce_buf_offset(hr_cq->mtr.kmem,
2673 n * HNS_ROCE_V2_CQE_ENTRY_SIZE);
93aa2187
WHX
2674}
2675
2676static void *get_sw_cqe_v2(struct hns_roce_cq *hr_cq, int n)
2677{
2678 struct hns_roce_v2_cqe *cqe = get_cqe_v2(hr_cq, n & hr_cq->ib_cq.cqe);
2679
2680 /* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
2681 return (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_OWNER_S) ^
e2b2744a 2682 !!(n & hr_cq->cq_depth)) ? cqe : NULL;
93aa2187
WHX
2683}
2684
2685static struct hns_roce_v2_cqe *next_cqe_sw_v2(struct hns_roce_cq *hr_cq)
2686{
2687 return get_sw_cqe_v2(hr_cq, hr_cq->cons_index);
2688}
2689
c7bcb134
LO
2690static void *get_srq_wqe(struct hns_roce_srq *srq, int n)
2691{
6fd610c5 2692 return hns_roce_buf_offset(srq->buf_mtr.kmem, n << srq->wqe_shift);
c7bcb134
LO
2693}
2694
2695static void hns_roce_free_srq_wqe(struct hns_roce_srq *srq, int wqe_index)
2696{
c7bcb134
LO
2697 /* always called with interrupts disabled. */
2698 spin_lock(&srq->lock);
2699
97545b10 2700 bitmap_clear(srq->idx_que.bitmap, wqe_index, 1);
c7bcb134
LO
2701 srq->tail++;
2702
2703 spin_unlock(&srq->lock);
2704}
2705
93aa2187
WHX
2706static void hns_roce_v2_cq_set_ci(struct hns_roce_cq *hr_cq, u32 cons_index)
2707{
b14c95be 2708 *hr_cq->set_ci_db = cons_index & V2_CQ_DB_PARAMETER_CONS_IDX_M;
93aa2187
WHX
2709}
2710
926a01dc
WHX
2711static void __hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
2712 struct hns_roce_srq *srq)
2713{
2714 struct hns_roce_v2_cqe *cqe, *dest;
2715 u32 prod_index;
2716 int nfreed = 0;
c7bcb134 2717 int wqe_index;
926a01dc
WHX
2718 u8 owner_bit;
2719
2720 for (prod_index = hr_cq->cons_index; get_sw_cqe_v2(hr_cq, prod_index);
2721 ++prod_index) {
d7e5ca88 2722 if (prod_index > hr_cq->cons_index + hr_cq->ib_cq.cqe)
926a01dc
WHX
2723 break;
2724 }
2725
2726 /*
2727 * Now backwards through the CQ, removing CQ entries
2728 * that match our QP by overwriting them with next entries.
2729 */
2730 while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
2731 cqe = get_cqe_v2(hr_cq, prod_index & hr_cq->ib_cq.cqe);
2732 if ((roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
2733 V2_CQE_BYTE_16_LCL_QPN_S) &
2734 HNS_ROCE_V2_CQE_QPN_MASK) == qpn) {
c7bcb134
LO
2735 if (srq &&
2736 roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_S_R_S)) {
2737 wqe_index = roce_get_field(cqe->byte_4,
2738 V2_CQE_BYTE_4_WQE_INDX_M,
2739 V2_CQE_BYTE_4_WQE_INDX_S);
2740 hns_roce_free_srq_wqe(srq, wqe_index);
2741 }
926a01dc
WHX
2742 ++nfreed;
2743 } else if (nfreed) {
2744 dest = get_cqe_v2(hr_cq, (prod_index + nfreed) &
2745 hr_cq->ib_cq.cqe);
2746 owner_bit = roce_get_bit(dest->byte_4,
2747 V2_CQE_BYTE_4_OWNER_S);
2748 memcpy(dest, cqe, sizeof(*cqe));
2749 roce_set_bit(dest->byte_4, V2_CQE_BYTE_4_OWNER_S,
2750 owner_bit);
2751 }
2752 }
2753
2754 if (nfreed) {
2755 hr_cq->cons_index += nfreed;
2756 /*
2757 * Make sure update of buffer contents is done before
2758 * updating consumer index.
2759 */
2760 wmb();
2761 hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
2762 }
2763}
2764
2765static void hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
2766 struct hns_roce_srq *srq)
2767{
2768 spin_lock_irq(&hr_cq->lock);
2769 __hns_roce_v2_cq_clean(hr_cq, qpn, srq);
2770 spin_unlock_irq(&hr_cq->lock);
2771}
2772
93aa2187
WHX
2773static void hns_roce_v2_write_cqc(struct hns_roce_dev *hr_dev,
2774 struct hns_roce_cq *hr_cq, void *mb_buf,
e2b2744a 2775 u64 *mtts, dma_addr_t dma_handle)
93aa2187
WHX
2776{
2777 struct hns_roce_v2_cq_context *cq_context;
2778
2779 cq_context = mb_buf;
2780 memset(cq_context, 0, sizeof(*cq_context));
2781
2782 roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CQ_ST_M,
2783 V2_CQC_BYTE_4_CQ_ST_S, V2_CQ_STATE_VALID);
a5073d60
YL
2784 roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_ARM_ST_M,
2785 V2_CQC_BYTE_4_ARM_ST_S, REG_NXT_CEQE);
93aa2187 2786 roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_SHIFT_M,
60262b10 2787 V2_CQC_BYTE_4_SHIFT_S, ilog2(hr_cq->cq_depth));
93aa2187 2788 roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CEQN_M,
e2b2744a 2789 V2_CQC_BYTE_4_CEQN_S, hr_cq->vector);
93aa2187
WHX
2790
2791 roce_set_field(cq_context->byte_8_cqn, V2_CQC_BYTE_8_CQN_M,
2792 V2_CQC_BYTE_8_CQN_S, hr_cq->cqn);
2793
744b7bdf 2794 cq_context->cqe_cur_blk_addr = cpu_to_le32(to_hr_hw_page_addr(mtts[0]));
93aa2187
WHX
2795
2796 roce_set_field(cq_context->byte_16_hop_addr,
2797 V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M,
2798 V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S,
744b7bdf 2799 upper_32_bits(to_hr_hw_page_addr(mtts[0])));
93aa2187
WHX
2800 roce_set_field(cq_context->byte_16_hop_addr,
2801 V2_CQC_BYTE_16_CQE_HOP_NUM_M,
2802 V2_CQC_BYTE_16_CQE_HOP_NUM_S, hr_dev->caps.cqe_hop_num ==
2803 HNS_ROCE_HOP_NUM_0 ? 0 : hr_dev->caps.cqe_hop_num);
2804
744b7bdf 2805 cq_context->cqe_nxt_blk_addr = cpu_to_le32(to_hr_hw_page_addr(mtts[1]));
93aa2187
WHX
2806 roce_set_field(cq_context->byte_24_pgsz_addr,
2807 V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M,
2808 V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S,
744b7bdf 2809 upper_32_bits(to_hr_hw_page_addr(mtts[1])));
93aa2187
WHX
2810 roce_set_field(cq_context->byte_24_pgsz_addr,
2811 V2_CQC_BYTE_24_CQE_BA_PG_SZ_M,
2812 V2_CQC_BYTE_24_CQE_BA_PG_SZ_S,
744b7bdf 2813 to_hr_hw_page_shift(hr_cq->mtr.hem_cfg.ba_pg_shift));
93aa2187
WHX
2814 roce_set_field(cq_context->byte_24_pgsz_addr,
2815 V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M,
2816 V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S,
744b7bdf 2817 to_hr_hw_page_shift(hr_cq->mtr.hem_cfg.buf_pg_shift));
93aa2187 2818
bfe86035 2819 cq_context->cqe_ba = cpu_to_le32(dma_handle >> 3);
93aa2187
WHX
2820
2821 roce_set_field(cq_context->byte_40_cqe_ba, V2_CQC_BYTE_40_CQE_BA_M,
2822 V2_CQC_BYTE_40_CQE_BA_S, (dma_handle >> (32 + 3)));
a5073d60 2823
9b44703d
YL
2824 if (hr_cq->db_en)
2825 roce_set_bit(cq_context->byte_44_db_record,
2826 V2_CQC_BYTE_44_DB_RECORD_EN_S, 1);
2827
2828 roce_set_field(cq_context->byte_44_db_record,
2829 V2_CQC_BYTE_44_DB_RECORD_ADDR_M,
2830 V2_CQC_BYTE_44_DB_RECORD_ADDR_S,
2831 ((u32)hr_cq->db.dma) >> 1);
bfe86035 2832 cq_context->db_record_addr = cpu_to_le32(hr_cq->db.dma >> 32);
9b44703d 2833
a5073d60
YL
2834 roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
2835 V2_CQC_BYTE_56_CQ_MAX_CNT_M,
2836 V2_CQC_BYTE_56_CQ_MAX_CNT_S,
2837 HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM);
2838 roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
2839 V2_CQC_BYTE_56_CQ_PERIOD_M,
2840 V2_CQC_BYTE_56_CQ_PERIOD_S,
2841 HNS_ROCE_V2_CQ_DEFAULT_INTERVAL);
93aa2187
WHX
2842}
2843
2844static int hns_roce_v2_req_notify_cq(struct ib_cq *ibcq,
2845 enum ib_cq_notify_flags flags)
2846{
d3743fa9 2847 struct hns_roce_dev *hr_dev = to_hr_dev(ibcq->device);
93aa2187
WHX
2848 struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
2849 u32 notification_flag;
bfe86035 2850 __le32 doorbell[2];
93aa2187
WHX
2851
2852 doorbell[0] = 0;
2853 doorbell[1] = 0;
2854
2855 notification_flag = (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
2856 V2_CQ_DB_REQ_NOT : V2_CQ_DB_REQ_NOT_SOL;
2857 /*
2858 * flags = 0; Notification Flag = 1, next
2859 * flags = 1; Notification Flag = 0, solocited
2860 */
2861 roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_TAG_M, V2_DB_BYTE_4_TAG_S,
2862 hr_cq->cqn);
2863 roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_CMD_M, V2_DB_BYTE_4_CMD_S,
2864 HNS_ROCE_V2_CQ_DB_NTR);
2865 roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CONS_IDX_M,
2866 V2_CQ_DB_PARAMETER_CONS_IDX_S,
2867 hr_cq->cons_index & ((hr_cq->cq_depth << 1) - 1));
2868 roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CMD_SN_M,
26beb85f 2869 V2_CQ_DB_PARAMETER_CMD_SN_S, hr_cq->arm_sn & 0x3);
93aa2187
WHX
2870 roce_set_bit(doorbell[1], V2_CQ_DB_PARAMETER_NOTIFY_S,
2871 notification_flag);
2872
d3743fa9 2873 hns_roce_write64(hr_dev, doorbell, hr_cq->cq_db_l);
93aa2187
WHX
2874
2875 return 0;
2876}
2877
0009c2db 2878static int hns_roce_handle_recv_inl_wqe(struct hns_roce_v2_cqe *cqe,
2879 struct hns_roce_qp **cur_qp,
2880 struct ib_wc *wc)
2881{
2882 struct hns_roce_rinl_sge *sge_list;
2883 u32 wr_num, wr_cnt, sge_num;
2884 u32 sge_cnt, data_len, size;
2885 void *wqe_buf;
2886
2887 wr_num = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_WQE_INDX_M,
2888 V2_CQE_BYTE_4_WQE_INDX_S) & 0xffff;
2889 wr_cnt = wr_num & ((*cur_qp)->rq.wqe_cnt - 1);
2890
2891 sge_list = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sg_list;
2892 sge_num = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sge_cnt;
6c6e3921 2893 wqe_buf = hns_roce_get_recv_wqe(*cur_qp, wr_cnt);
0009c2db 2894 data_len = wc->byte_len;
2895
2896 for (sge_cnt = 0; (sge_cnt < sge_num) && (data_len); sge_cnt++) {
2897 size = min(sge_list[sge_cnt].len, data_len);
2898 memcpy((void *)sge_list[sge_cnt].addr, wqe_buf, size);
2899
2900 data_len -= size;
2901 wqe_buf += size;
2902 }
2903
2904 if (data_len) {
2905 wc->status = IB_WC_LOC_LEN_ERR;
2906 return -EAGAIN;
2907 }
2908
2909 return 0;
2910}
2911
626903e9
XW
2912static int sw_comp(struct hns_roce_qp *hr_qp, struct hns_roce_wq *wq,
2913 int num_entries, struct ib_wc *wc)
2914{
2915 unsigned int left;
2916 int npolled = 0;
2917
2918 left = wq->head - wq->tail;
2919 if (left == 0)
2920 return 0;
2921
2922 left = min_t(unsigned int, (unsigned int)num_entries, left);
2923 while (npolled < left) {
2924 wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
2925 wc->status = IB_WC_WR_FLUSH_ERR;
2926 wc->vendor_err = 0;
2927 wc->qp = &hr_qp->ibqp;
2928
2929 wq->tail++;
2930 wc++;
2931 npolled++;
2932 }
2933
2934 return npolled;
2935}
2936
2937static int hns_roce_v2_sw_poll_cq(struct hns_roce_cq *hr_cq, int num_entries,
2938 struct ib_wc *wc)
2939{
2940 struct hns_roce_qp *hr_qp;
2941 int npolled = 0;
2942
2943 list_for_each_entry(hr_qp, &hr_cq->sq_list, sq_node) {
2944 npolled += sw_comp(hr_qp, &hr_qp->sq,
2945 num_entries - npolled, wc + npolled);
2946 if (npolled >= num_entries)
2947 goto out;
2948 }
2949
2950 list_for_each_entry(hr_qp, &hr_cq->rq_list, rq_node) {
2951 npolled += sw_comp(hr_qp, &hr_qp->rq,
2952 num_entries - npolled, wc + npolled);
2953 if (npolled >= num_entries)
2954 goto out;
2955 }
2956
2957out:
2958 return npolled;
2959}
2960
93aa2187
WHX
2961static int hns_roce_v2_poll_one(struct hns_roce_cq *hr_cq,
2962 struct hns_roce_qp **cur_qp, struct ib_wc *wc)
2963{
b5374286 2964 struct hns_roce_dev *hr_dev = to_hr_dev(hr_cq->ib_cq.device);
c7bcb134 2965 struct hns_roce_srq *srq = NULL;
93aa2187
WHX
2966 struct hns_roce_v2_cqe *cqe;
2967 struct hns_roce_qp *hr_qp;
2968 struct hns_roce_wq *wq;
2969 int is_send;
2970 u16 wqe_ctr;
2971 u32 opcode;
2972 u32 status;
2973 int qpn;
0009c2db 2974 int ret;
93aa2187
WHX
2975
2976 /* Find cqe according to consumer index */
2977 cqe = next_cqe_sw_v2(hr_cq);
2978 if (!cqe)
2979 return -EAGAIN;
2980
2981 ++hr_cq->cons_index;
2982 /* Memory barrier */
2983 rmb();
2984
2985 /* 0->SQ, 1->RQ */
2986 is_send = !roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_S_R_S);
2987
2988 qpn = roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
2989 V2_CQE_BYTE_16_LCL_QPN_S);
2990
2991 if (!*cur_qp || (qpn & HNS_ROCE_V2_CQE_QPN_MASK) != (*cur_qp)->qpn) {
93aa2187
WHX
2992 hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
2993 if (unlikely(!hr_qp)) {
ae1c6148
LO
2994 ibdev_err(&hr_dev->ib_dev,
2995 "CQ %06lx with entry for unknown QPN %06x\n",
2996 hr_cq->cqn, qpn & HNS_ROCE_V2_CQE_QPN_MASK);
93aa2187
WHX
2997 return -EINVAL;
2998 }
2999 *cur_qp = hr_qp;
3000 }
3001
b5374286 3002 hr_qp = *cur_qp;
93aa2187
WHX
3003 wc->qp = &(*cur_qp)->ibqp;
3004 wc->vendor_err = 0;
3005
c7bcb134
LO
3006 if (is_send) {
3007 wq = &(*cur_qp)->sq;
3008 if ((*cur_qp)->sq_signal_bits) {
3009 /*
3010 * If sg_signal_bit is 1,
3011 * firstly tail pointer updated to wqe
3012 * which current cqe correspond to
3013 */
3014 wqe_ctr = (u16)roce_get_field(cqe->byte_4,
3015 V2_CQE_BYTE_4_WQE_INDX_M,
3016 V2_CQE_BYTE_4_WQE_INDX_S);
3017 wq->tail += (wqe_ctr - (u16)wq->tail) &
3018 (wq->wqe_cnt - 1);
3019 }
3020
3021 wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
3022 ++wq->tail;
3023 } else if ((*cur_qp)->ibqp.srq) {
3024 srq = to_hr_srq((*cur_qp)->ibqp.srq);
bfe86035
LC
3025 wqe_ctr = (u16)roce_get_field(cqe->byte_4,
3026 V2_CQE_BYTE_4_WQE_INDX_M,
3027 V2_CQE_BYTE_4_WQE_INDX_S);
c7bcb134
LO
3028 wc->wr_id = srq->wrid[wqe_ctr];
3029 hns_roce_free_srq_wqe(srq, wqe_ctr);
3030 } else {
3031 /* Update tail pointer, record wr_id */
3032 wq = &(*cur_qp)->rq;
3033 wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
3034 ++wq->tail;
3035 }
3036
93aa2187
WHX
3037 status = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_STATUS_M,
3038 V2_CQE_BYTE_4_STATUS_S);
3039 switch (status & HNS_ROCE_V2_CQE_STATUS_MASK) {
3040 case HNS_ROCE_CQE_V2_SUCCESS:
3041 wc->status = IB_WC_SUCCESS;
3042 break;
3043 case HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR:
3044 wc->status = IB_WC_LOC_LEN_ERR;
3045 break;
3046 case HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR:
3047 wc->status = IB_WC_LOC_QP_OP_ERR;
3048 break;
3049 case HNS_ROCE_CQE_V2_LOCAL_PROT_ERR:
3050 wc->status = IB_WC_LOC_PROT_ERR;
3051 break;
3052 case HNS_ROCE_CQE_V2_WR_FLUSH_ERR:
3053 wc->status = IB_WC_WR_FLUSH_ERR;
3054 break;
3055 case HNS_ROCE_CQE_V2_MW_BIND_ERR:
3056 wc->status = IB_WC_MW_BIND_ERR;
3057 break;
3058 case HNS_ROCE_CQE_V2_BAD_RESP_ERR:
3059 wc->status = IB_WC_BAD_RESP_ERR;
3060 break;
3061 case HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR:
3062 wc->status = IB_WC_LOC_ACCESS_ERR;
3063 break;
3064 case HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR:
3065 wc->status = IB_WC_REM_INV_REQ_ERR;
3066 break;
3067 case HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR:
3068 wc->status = IB_WC_REM_ACCESS_ERR;
3069 break;
3070 case HNS_ROCE_CQE_V2_REMOTE_OP_ERR:
3071 wc->status = IB_WC_REM_OP_ERR;
3072 break;
3073 case HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR:
3074 wc->status = IB_WC_RETRY_EXC_ERR;
3075 break;
3076 case HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR:
3077 wc->status = IB_WC_RNR_RETRY_EXC_ERR;
3078 break;
3079 case HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR:
3080 wc->status = IB_WC_REM_ABORT_ERR;
3081 break;
3082 default:
3083 wc->status = IB_WC_GENERAL_ERR;
3084 break;
3085 }
3086
b5374286
YL
3087 /*
3088 * Hip08 hardware cannot flush the WQEs in SQ/RQ if the QP state gets
3089 * into errored mode. Hence, as a workaround to this hardware
3090 * limitation, driver needs to assist in flushing. But the flushing
3091 * operation uses mailbox to convey the QP state to the hardware and
3092 * which can sleep due to the mutex protection around the mailbox calls.
3093 * Hence, use the deferred flush for now. Once wc error detected, the
3094 * flushing operation is needed.
3095 */
3096 if (wc->status != IB_WC_SUCCESS &&
3097 wc->status != IB_WC_WR_FLUSH_ERR) {
ae1c6148
LO
3098 ibdev_err(&hr_dev->ib_dev, "error cqe status is: 0x%x\n",
3099 status & HNS_ROCE_V2_CQE_STATUS_MASK);
b5374286
YL
3100
3101 if (!test_and_set_bit(HNS_ROCE_FLUSH_FLAG, &hr_qp->flush_flag))
3102 init_flush_work(hr_dev, hr_qp);
3103
3104 return 0;
0425e3e6
YL
3105 }
3106
3107 if (wc->status == IB_WC_WR_FLUSH_ERR)
93aa2187
WHX
3108 return 0;
3109
3110 if (is_send) {
3111 wc->wc_flags = 0;
3112 /* SQ corresponding to CQE */
3113 switch (roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
3114 V2_CQE_BYTE_4_OPCODE_S) & 0x1f) {
3115 case HNS_ROCE_SQ_OPCODE_SEND:
3116 wc->opcode = IB_WC_SEND;
3117 break;
3118 case HNS_ROCE_SQ_OPCODE_SEND_WITH_INV:
3119 wc->opcode = IB_WC_SEND;
3120 break;
3121 case HNS_ROCE_SQ_OPCODE_SEND_WITH_IMM:
3122 wc->opcode = IB_WC_SEND;
3123 wc->wc_flags |= IB_WC_WITH_IMM;
3124 break;
3125 case HNS_ROCE_SQ_OPCODE_RDMA_READ:
3126 wc->opcode = IB_WC_RDMA_READ;
3127 wc->byte_len = le32_to_cpu(cqe->byte_cnt);
3128 break;
3129 case HNS_ROCE_SQ_OPCODE_RDMA_WRITE:
3130 wc->opcode = IB_WC_RDMA_WRITE;
3131 break;
3132 case HNS_ROCE_SQ_OPCODE_RDMA_WRITE_WITH_IMM:
3133 wc->opcode = IB_WC_RDMA_WRITE;
3134 wc->wc_flags |= IB_WC_WITH_IMM;
3135 break;
3136 case HNS_ROCE_SQ_OPCODE_LOCAL_INV:
3137 wc->opcode = IB_WC_LOCAL_INV;
3138 wc->wc_flags |= IB_WC_WITH_INVALIDATE;
3139 break;
3140 case HNS_ROCE_SQ_OPCODE_ATOMIC_COMP_AND_SWAP:
3141 wc->opcode = IB_WC_COMP_SWAP;
3142 wc->byte_len = 8;
3143 break;
3144 case HNS_ROCE_SQ_OPCODE_ATOMIC_FETCH_AND_ADD:
3145 wc->opcode = IB_WC_FETCH_ADD;
3146 wc->byte_len = 8;
3147 break;
3148 case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_COMP_AND_SWAP:
3149 wc->opcode = IB_WC_MASKED_COMP_SWAP;
3150 wc->byte_len = 8;
3151 break;
3152 case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_FETCH_AND_ADD:
3153 wc->opcode = IB_WC_MASKED_FETCH_ADD;
3154 wc->byte_len = 8;
3155 break;
3156 case HNS_ROCE_SQ_OPCODE_FAST_REG_WR:
3157 wc->opcode = IB_WC_REG_MR;
3158 break;
3159 case HNS_ROCE_SQ_OPCODE_BIND_MW:
3160 wc->opcode = IB_WC_REG_MR;
3161 break;
3162 default:
3163 wc->status = IB_WC_GENERAL_ERR;
3164 break;
3165 }
93aa2187
WHX
3166 } else {
3167 /* RQ correspond to CQE */
3168 wc->byte_len = le32_to_cpu(cqe->byte_cnt);
3169
3170 opcode = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
3171 V2_CQE_BYTE_4_OPCODE_S);
3172 switch (opcode & 0x1f) {
3173 case HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM:
3174 wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
3175 wc->wc_flags = IB_WC_WITH_IMM;
0c4a0e29
LO
3176 wc->ex.imm_data =
3177 cpu_to_be32(le32_to_cpu(cqe->immtdata));
93aa2187
WHX
3178 break;
3179 case HNS_ROCE_V2_OPCODE_SEND:
3180 wc->opcode = IB_WC_RECV;
3181 wc->wc_flags = 0;
3182 break;
3183 case HNS_ROCE_V2_OPCODE_SEND_WITH_IMM:
3184 wc->opcode = IB_WC_RECV;
3185 wc->wc_flags = IB_WC_WITH_IMM;
0c4a0e29
LO
3186 wc->ex.imm_data =
3187 cpu_to_be32(le32_to_cpu(cqe->immtdata));
93aa2187
WHX
3188 break;
3189 case HNS_ROCE_V2_OPCODE_SEND_WITH_INV:
3190 wc->opcode = IB_WC_RECV;
3191 wc->wc_flags = IB_WC_WITH_INVALIDATE;
ccb8a29e 3192 wc->ex.invalidate_rkey = le32_to_cpu(cqe->rkey);
93aa2187
WHX
3193 break;
3194 default:
3195 wc->status = IB_WC_GENERAL_ERR;
3196 break;
3197 }
3198
0009c2db 3199 if ((wc->qp->qp_type == IB_QPT_RC ||
3200 wc->qp->qp_type == IB_QPT_UC) &&
3201 (opcode == HNS_ROCE_V2_OPCODE_SEND ||
3202 opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_IMM ||
3203 opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_INV) &&
3204 (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_RQ_INLINE_S))) {
3205 ret = hns_roce_handle_recv_inl_wqe(cqe, cur_qp, wc);
3206 if (ret)
3207 return -EAGAIN;
3208 }
3209
93aa2187
WHX
3210 wc->sl = (u8)roce_get_field(cqe->byte_32, V2_CQE_BYTE_32_SL_M,
3211 V2_CQE_BYTE_32_SL_S);
3212 wc->src_qp = (u8)roce_get_field(cqe->byte_32,
3213 V2_CQE_BYTE_32_RMT_QPN_M,
3214 V2_CQE_BYTE_32_RMT_QPN_S);
15fc056f 3215 wc->slid = 0;
93aa2187
WHX
3216 wc->wc_flags |= (roce_get_bit(cqe->byte_32,
3217 V2_CQE_BYTE_32_GRH_S) ?
3218 IB_WC_GRH : 0);
6c1f08b3 3219 wc->port_num = roce_get_field(cqe->byte_32,
3220 V2_CQE_BYTE_32_PORTN_M, V2_CQE_BYTE_32_PORTN_S);
3221 wc->pkey_index = 0;
cd4a70bb 3222
944e6409
LO
3223 if (roce_get_bit(cqe->byte_28, V2_CQE_BYTE_28_VID_VLD_S)) {
3224 wc->vlan_id = (u16)roce_get_field(cqe->byte_28,
3225 V2_CQE_BYTE_28_VID_M,
3226 V2_CQE_BYTE_28_VID_S);
0e1aa6f0 3227 wc->wc_flags |= IB_WC_WITH_VLAN;
944e6409
LO
3228 } else {
3229 wc->vlan_id = 0xffff;
3230 }
3231
2eade675 3232 wc->network_hdr_type = roce_get_field(cqe->byte_28,
3233 V2_CQE_BYTE_28_PORT_TYPE_M,
3234 V2_CQE_BYTE_28_PORT_TYPE_S);
93aa2187
WHX
3235 }
3236
3237 return 0;
3238}
3239
3240static int hns_roce_v2_poll_cq(struct ib_cq *ibcq, int num_entries,
3241 struct ib_wc *wc)
3242{
626903e9 3243 struct hns_roce_dev *hr_dev = to_hr_dev(ibcq->device);
93aa2187
WHX
3244 struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
3245 struct hns_roce_qp *cur_qp = NULL;
3246 unsigned long flags;
3247 int npolled;
3248
3249 spin_lock_irqsave(&hr_cq->lock, flags);
3250
626903e9
XW
3251 /*
3252 * When the device starts to reset, the state is RST_DOWN. At this time,
3253 * there may still be some valid CQEs in the hardware that are not
3254 * polled. Therefore, it is not allowed to switch to the software mode
3255 * immediately. When the state changes to UNINIT, CQE no longer exists
3256 * in the hardware, and then switch to software mode.
3257 */
3258 if (hr_dev->state == HNS_ROCE_DEVICE_STATE_UNINIT) {
3259 npolled = hns_roce_v2_sw_poll_cq(hr_cq, num_entries, wc);
3260 goto out;
3261 }
3262
93aa2187
WHX
3263 for (npolled = 0; npolled < num_entries; ++npolled) {
3264 if (hns_roce_v2_poll_one(hr_cq, &cur_qp, wc + npolled))
3265 break;
3266 }
3267
3268 if (npolled) {
3269 /* Memory barrier */
3270 wmb();
3271 hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
3272 }
3273
626903e9 3274out:
93aa2187
WHX
3275 spin_unlock_irqrestore(&hr_cq->lock, flags);
3276
3277 return npolled;
3278}
3279
260c3b34
YL
3280static int get_op_for_set_hem(struct hns_roce_dev *hr_dev, u32 type,
3281 int step_idx)
3282{
3283 int op;
3284
3285 if (type == HEM_TYPE_SCCC && step_idx)
3286 return -EINVAL;
3287
3288 switch (type) {
3289 case HEM_TYPE_QPC:
3290 op = HNS_ROCE_CMD_WRITE_QPC_BT0;
3291 break;
3292 case HEM_TYPE_MTPT:
3293 op = HNS_ROCE_CMD_WRITE_MPT_BT0;
3294 break;
3295 case HEM_TYPE_CQC:
3296 op = HNS_ROCE_CMD_WRITE_CQC_BT0;
3297 break;
3298 case HEM_TYPE_SRQC:
3299 op = HNS_ROCE_CMD_WRITE_SRQC_BT0;
3300 break;
3301 case HEM_TYPE_SCCC:
3302 op = HNS_ROCE_CMD_WRITE_SCCC_BT0;
3303 break;
3304 case HEM_TYPE_QPC_TIMER:
3305 op = HNS_ROCE_CMD_WRITE_QPC_TIMER_BT0;
3306 break;
3307 case HEM_TYPE_CQC_TIMER:
3308 op = HNS_ROCE_CMD_WRITE_CQC_TIMER_BT0;
3309 break;
3310 default:
3311 dev_warn(hr_dev->dev,
3312 "Table %d not to be written by mailbox!\n", type);
3313 return -EINVAL;
3314 }
3315
3316 return op + step_idx;
3317}
3318
a81fba28
WHX
3319static int hns_roce_v2_set_hem(struct hns_roce_dev *hr_dev,
3320 struct hns_roce_hem_table *table, int obj,
3321 int step_idx)
3322{
a81fba28
WHX
3323 struct hns_roce_cmd_mailbox *mailbox;
3324 struct hns_roce_hem_iter iter;
3325 struct hns_roce_hem_mhop mhop;
3326 struct hns_roce_hem *hem;
3327 unsigned long mhop_obj = obj;
3328 int i, j, k;
3329 int ret = 0;
3330 u64 hem_idx = 0;
3331 u64 l1_idx = 0;
3332 u64 bt_ba = 0;
3333 u32 chunk_ba_num;
3334 u32 hop_num;
260c3b34 3335 int op;
a81fba28
WHX
3336
3337 if (!hns_roce_check_whether_mhop(hr_dev, table->type))
3338 return 0;
3339
3340 hns_roce_calc_hem_mhop(hr_dev, table, &mhop_obj, &mhop);
3341 i = mhop.l0_idx;
3342 j = mhop.l1_idx;
3343 k = mhop.l2_idx;
3344 hop_num = mhop.hop_num;
3345 chunk_ba_num = mhop.bt_chunk_size / 8;
3346
3347 if (hop_num == 2) {
3348 hem_idx = i * chunk_ba_num * chunk_ba_num + j * chunk_ba_num +
3349 k;
3350 l1_idx = i * chunk_ba_num + j;
3351 } else if (hop_num == 1) {
3352 hem_idx = i * chunk_ba_num + j;
3353 } else if (hop_num == HNS_ROCE_HOP_NUM_0) {
3354 hem_idx = i;
3355 }
3356
260c3b34
YL
3357 op = get_op_for_set_hem(hr_dev, table->type, step_idx);
3358 if (op == -EINVAL)
a81fba28 3359 return 0;
a81fba28
WHX
3360
3361 mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
3362 if (IS_ERR(mailbox))
3363 return PTR_ERR(mailbox);
3364
6ac16e40
YL
3365 if (table->type == HEM_TYPE_SCCC)
3366 obj = mhop.l0_idx;
3367
a81fba28
WHX
3368 if (check_whether_last_step(hop_num, step_idx)) {
3369 hem = table->hem[hem_idx];
3370 for (hns_roce_hem_first(hem, &iter);
3371 !hns_roce_hem_last(&iter); hns_roce_hem_next(&iter)) {
3372 bt_ba = hns_roce_hem_addr(&iter);
3373
3374 /* configure the ba, tag, and op */
3375 ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma,
3376 obj, 0, op,
3377 HNS_ROCE_CMD_TIMEOUT_MSECS);
3378 }
3379 } else {
3380 if (step_idx == 0)
3381 bt_ba = table->bt_l0_dma_addr[i];
3382 else if (step_idx == 1 && hop_num == 2)
3383 bt_ba = table->bt_l1_dma_addr[l1_idx];
3384
3385 /* configure the ba, tag, and op */
3386 ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma, obj,
3387 0, op, HNS_ROCE_CMD_TIMEOUT_MSECS);
3388 }
3389
3390 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
3391 return ret;
3392}
3393
3394static int hns_roce_v2_clear_hem(struct hns_roce_dev *hr_dev,
3395 struct hns_roce_hem_table *table, int obj,
3396 int step_idx)
3397{
3398 struct device *dev = hr_dev->dev;
3399 struct hns_roce_cmd_mailbox *mailbox;
617cf24f 3400 int ret;
a81fba28
WHX
3401 u16 op = 0xff;
3402
3403 if (!hns_roce_check_whether_mhop(hr_dev, table->type))
3404 return 0;
3405
3406 switch (table->type) {
3407 case HEM_TYPE_QPC:
3408 op = HNS_ROCE_CMD_DESTROY_QPC_BT0;
3409 break;
3410 case HEM_TYPE_MTPT:
3411 op = HNS_ROCE_CMD_DESTROY_MPT_BT0;
3412 break;
3413 case HEM_TYPE_CQC:
3414 op = HNS_ROCE_CMD_DESTROY_CQC_BT0;
3415 break;
6a157f7d 3416 case HEM_TYPE_SCCC:
0e40dc2f
YL
3417 case HEM_TYPE_QPC_TIMER:
3418 case HEM_TYPE_CQC_TIMER:
6a157f7d 3419 break;
a81fba28
WHX
3420 case HEM_TYPE_SRQC:
3421 op = HNS_ROCE_CMD_DESTROY_SRQC_BT0;
3422 break;
3423 default:
3424 dev_warn(dev, "Table %d not to be destroyed by mailbox!\n",
3425 table->type);
3426 return 0;
3427 }
6a157f7d 3428
0e40dc2f
YL
3429 if (table->type == HEM_TYPE_SCCC ||
3430 table->type == HEM_TYPE_QPC_TIMER ||
3431 table->type == HEM_TYPE_CQC_TIMER)
6a157f7d
YL
3432 return 0;
3433
a81fba28
WHX
3434 op += step_idx;
3435
3436 mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
3437 if (IS_ERR(mailbox))
3438 return PTR_ERR(mailbox);
3439
3440 /* configure the tag and op */
3441 ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, obj, 0, op,
3442 HNS_ROCE_CMD_TIMEOUT_MSECS);
3443
3444 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
3445 return ret;
3446}
3447
926a01dc 3448static int hns_roce_v2_qp_modify(struct hns_roce_dev *hr_dev,
926a01dc
WHX
3449 struct hns_roce_v2_qp_context *context,
3450 struct hns_roce_qp *hr_qp)
3451{
3452 struct hns_roce_cmd_mailbox *mailbox;
3453 int ret;
3454
3455 mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
3456 if (IS_ERR(mailbox))
3457 return PTR_ERR(mailbox);
3458
3459 memcpy(mailbox->buf, context, sizeof(*context) * 2);
3460
3461 ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
3462 HNS_ROCE_CMD_MODIFY_QPC,
3463 HNS_ROCE_CMD_TIMEOUT_MSECS);
3464
3465 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
3466
3467 return ret;
3468}
3469
ace1c541 3470static void set_access_flags(struct hns_roce_qp *hr_qp,
3471 struct hns_roce_v2_qp_context *context,
3472 struct hns_roce_v2_qp_context *qpc_mask,
3473 const struct ib_qp_attr *attr, int attr_mask)
3474{
3475 u8 dest_rd_atomic;
3476 u32 access_flags;
3477
c2799119 3478 dest_rd_atomic = (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) ?
ace1c541 3479 attr->max_dest_rd_atomic : hr_qp->resp_depth;
3480
c2799119 3481 access_flags = (attr_mask & IB_QP_ACCESS_FLAGS) ?
ace1c541 3482 attr->qp_access_flags : hr_qp->atomic_rd_en;
3483
3484 if (!dest_rd_atomic)
3485 access_flags &= IB_ACCESS_REMOTE_WRITE;
3486
3487 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3488 !!(access_flags & IB_ACCESS_REMOTE_READ));
3489 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S, 0);
3490
3491 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3492 !!(access_flags & IB_ACCESS_REMOTE_WRITE));
3493 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S, 0);
3494
3495 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3496 !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
3497 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S, 0);
7db82697
JZ
3498 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_EXT_ATE_S,
3499 !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
3500 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_EXT_ATE_S, 0);
ace1c541 3501}
3502
99441ab5
XW
3503static void set_qpc_wqe_cnt(struct hns_roce_qp *hr_qp,
3504 struct hns_roce_v2_qp_context *context,
3505 struct hns_roce_v2_qp_context *qpc_mask)
3506{
3507 if (hr_qp->ibqp.qp_type == IB_QPT_GSI)
3508 roce_set_field(context->byte_4_sqpn_tst,
3509 V2_QPC_BYTE_4_SGE_SHIFT_M,
3510 V2_QPC_BYTE_4_SGE_SHIFT_S,
3511 ilog2((unsigned int)hr_qp->sge.sge_cnt));
3512 else
3513 roce_set_field(context->byte_4_sqpn_tst,
3514 V2_QPC_BYTE_4_SGE_SHIFT_M,
3515 V2_QPC_BYTE_4_SGE_SHIFT_S,
3516 hr_qp->sq.max_gs >
3517 HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE ?
3518 ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
3519
99441ab5
XW
3520 roce_set_field(context->byte_20_smac_sgid_idx,
3521 V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
3522 ilog2((unsigned int)hr_qp->sq.wqe_cnt));
99441ab5
XW
3523
3524 roce_set_field(context->byte_20_smac_sgid_idx,
3525 V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
3526 (hr_qp->ibqp.qp_type == IB_QPT_XRC_INI ||
3527 hr_qp->ibqp.qp_type == IB_QPT_XRC_TGT ||
3528 hr_qp->ibqp.srq) ? 0 :
3529 ilog2((unsigned int)hr_qp->rq.wqe_cnt));
99441ab5
XW
3530}
3531
926a01dc
WHX
3532static void modify_qp_reset_to_init(struct ib_qp *ibqp,
3533 const struct ib_qp_attr *attr,
0fa95a9a 3534 int attr_mask,
926a01dc
WHX
3535 struct hns_roce_v2_qp_context *context,
3536 struct hns_roce_v2_qp_context *qpc_mask)
3537{
ecaaf1e2 3538 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
926a01dc
WHX
3539 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
3540
3541 /*
3542 * In v2 engine, software pass context and context mask to hardware
3543 * when modifying qp. If software need modify some fields in context,
3544 * we should set all bits of the relevant fields in context mask to
3545 * 0 at the same time, else set them to 0x1.
3546 */
3547 roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
3548 V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
926a01dc 3549
926a01dc
WHX
3550 roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
3551 V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
926a01dc
WHX
3552
3553 roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
3554 V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
926a01dc
WHX
3555
3556 roce_set_field(context->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
3557 V2_QPC_BYTE_20_RQWS_S, ilog2(hr_qp->rq.max_gs));
926a01dc 3558
99441ab5 3559 set_qpc_wqe_cnt(hr_qp, context, qpc_mask);
926a01dc
WHX
3560
3561 /* No VLAN need to set 0xFFF */
c8e46f8d
LO
3562 roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_ID_M,
3563 V2_QPC_BYTE_24_VLAN_ID_S, 0xfff);
926a01dc 3564
f4c5d869 3565 if (hr_qp->rdb_en)
e088a685
YL
3566 roce_set_bit(context->byte_68_rq_db,
3567 V2_QPC_BYTE_68_RQ_RECORD_EN_S, 1);
e088a685
YL
3568
3569 roce_set_field(context->byte_68_rq_db,
3570 V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M,
3571 V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S,
3572 ((u32)hr_qp->rdb.dma) >> 1);
bfe86035 3573 context->rq_db_record_addr = cpu_to_le32(hr_qp->rdb.dma >> 32);
e088a685 3574
ecaaf1e2 3575 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S,
3576 (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) ? 1 : 0);
926a01dc
WHX
3577
3578 roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
3579 V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
926a01dc
WHX
3580 if (ibqp->srq) {
3581 roce_set_field(context->byte_76_srqn_op_en,
3582 V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
3583 to_hr_srq(ibqp->srq)->srqn);
926a01dc
WHX
3584 roce_set_bit(context->byte_76_srqn_op_en,
3585 V2_QPC_BYTE_76_SRQ_EN_S, 1);
f4c5d869 3586 }
926a01dc
WHX
3587
3588 roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
3589 V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 4);
926a01dc 3590
68a997c5 3591 roce_set_bit(context->byte_172_sq_psn, V2_QPC_BYTE_172_FRE_S, 1);
926a01dc
WHX
3592
3593 hr_qp->access_flags = attr->qp_access_flags;
926a01dc
WHX
3594 roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
3595 V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
926a01dc
WHX
3596}
3597
3598static void modify_qp_init_to_init(struct ib_qp *ibqp,
3599 const struct ib_qp_attr *attr, int attr_mask,
3600 struct hns_roce_v2_qp_context *context,
3601 struct hns_roce_v2_qp_context *qpc_mask)
3602{
3603 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
3604
3605 /*
3606 * In v2 engine, software pass context and context mask to hardware
3607 * when modifying qp. If software need modify some fields in context,
3608 * we should set all bits of the relevant fields in context mask to
3609 * 0 at the same time, else set them to 0x1.
3610 */
3611 roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
3612 V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
3613 roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
3614 V2_QPC_BYTE_4_TST_S, 0);
3615
926a01dc
WHX
3616 if (attr_mask & IB_QP_ACCESS_FLAGS) {
3617 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3618 !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
3619 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3620 0);
3621
3622 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3623 !!(attr->qp_access_flags &
3624 IB_ACCESS_REMOTE_WRITE));
3625 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3626 0);
3627
3628 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3629 !!(attr->qp_access_flags &
3630 IB_ACCESS_REMOTE_ATOMIC));
3631 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3632 0);
7db82697
JZ
3633 roce_set_bit(context->byte_76_srqn_op_en,
3634 V2_QPC_BYTE_76_EXT_ATE_S,
3635 !!(attr->qp_access_flags &
3636 IB_ACCESS_REMOTE_ATOMIC));
3637 roce_set_bit(qpc_mask->byte_76_srqn_op_en,
3638 V2_QPC_BYTE_76_EXT_ATE_S, 0);
926a01dc
WHX
3639 } else {
3640 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3641 !!(hr_qp->access_flags & IB_ACCESS_REMOTE_READ));
3642 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3643 0);
3644
3645 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3646 !!(hr_qp->access_flags & IB_ACCESS_REMOTE_WRITE));
3647 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3648 0);
3649
3650 roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3651 !!(hr_qp->access_flags & IB_ACCESS_REMOTE_ATOMIC));
3652 roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3653 0);
7db82697
JZ
3654 roce_set_bit(context->byte_76_srqn_op_en,
3655 V2_QPC_BYTE_76_EXT_ATE_S,
3656 !!(hr_qp->access_flags & IB_ACCESS_REMOTE_ATOMIC));
3657 roce_set_bit(qpc_mask->byte_76_srqn_op_en,
3658 V2_QPC_BYTE_76_EXT_ATE_S, 0);
926a01dc
WHX
3659 }
3660
926a01dc
WHX
3661 roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
3662 V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
3663 roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
3664 V2_QPC_BYTE_16_PD_S, 0);
3665
3666 roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
3667 V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
3668 roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
3669 V2_QPC_BYTE_80_RX_CQN_S, 0);
3670
3671 roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
6d13b869 3672 V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
926a01dc
WHX
3673 roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
3674 V2_QPC_BYTE_252_TX_CQN_S, 0);
3675
3676 if (ibqp->srq) {
3677 roce_set_bit(context->byte_76_srqn_op_en,
3678 V2_QPC_BYTE_76_SRQ_EN_S, 1);
3679 roce_set_bit(qpc_mask->byte_76_srqn_op_en,
3680 V2_QPC_BYTE_76_SRQ_EN_S, 0);
3681 roce_set_field(context->byte_76_srqn_op_en,
3682 V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
3683 to_hr_srq(ibqp->srq)->srqn);
3684 roce_set_field(qpc_mask->byte_76_srqn_op_en,
3685 V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
3686 }
3687
926a01dc
WHX
3688 roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
3689 V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
3690 roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
3691 V2_QPC_BYTE_4_SQPN_S, 0);
3692
b6dd9b34 3693 if (attr_mask & IB_QP_DEST_QPN) {
3694 roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
3695 V2_QPC_BYTE_56_DQPN_S, hr_qp->qpn);
3696 roce_set_field(qpc_mask->byte_56_dqpn_err,
3697 V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
3698 }
926a01dc
WHX
3699}
3700
8d18ad83
LO
3701static bool check_wqe_rq_mtt_count(struct hns_roce_dev *hr_dev,
3702 struct hns_roce_qp *hr_qp, int mtt_cnt,
3703 u32 page_size)
3704{
ae1c6148 3705 struct ib_device *ibdev = &hr_dev->ib_dev;
8d18ad83
LO
3706
3707 if (hr_qp->rq.wqe_cnt < 1)
3708 return true;
3709
3710 if (mtt_cnt < 1) {
ae1c6148
LO
3711 ibdev_err(ibdev, "failed to find RQWQE buf ba of QP(0x%lx)\n",
3712 hr_qp->qpn);
8d18ad83
LO
3713 return false;
3714 }
3715
3716 if (mtt_cnt < MTT_MIN_COUNT &&
3717 (hr_qp->rq.offset + page_size) < hr_qp->buff_size) {
ae1c6148
LO
3718 ibdev_err(ibdev,
3719 "failed to find next RQWQE buf ba of QP(0x%lx)\n",
3720 hr_qp->qpn);
8d18ad83
LO
3721 return false;
3722 }
3723
3724 return true;
3725}
3726
926a01dc
WHX
3727static int modify_qp_init_to_rtr(struct ib_qp *ibqp,
3728 const struct ib_qp_attr *attr, int attr_mask,
3729 struct hns_roce_v2_qp_context *context,
3730 struct hns_roce_v2_qp_context *qpc_mask)
3731{
3732 const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
3733 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
3734 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
ae1c6148 3735 struct ib_device *ibdev = &hr_dev->ib_dev;
8d18ad83 3736 u64 mtts[MTT_MIN_COUNT] = { 0 };
e92f2c18 3737 dma_addr_t dma_handle_3;
926a01dc 3738 dma_addr_t dma_handle_2;
8d18ad83 3739 u64 wqe_sge_ba;
926a01dc
WHX
3740 u32 page_size;
3741 u8 port_num;
e92f2c18 3742 u64 *mtts_3;
926a01dc 3743 u64 *mtts_2;
8d18ad83 3744 int count;
926a01dc
WHX
3745 u8 *dmac;
3746 u8 *smac;
3747 int port;
3748
3749 /* Search qp buf's mtts */
d563099e 3750 page_size = 1 << hr_qp->mtr.hem_cfg.buf_pg_shift;
8d18ad83
LO
3751 count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr,
3752 hr_qp->rq.offset / page_size, mtts,
3753 MTT_MIN_COUNT, &wqe_sge_ba);
3754 if (!ibqp->srq)
3755 if (!check_wqe_rq_mtt_count(hr_dev, hr_qp, count, page_size))
3756 return -EINVAL;
926a01dc
WHX
3757
3758 /* Search IRRL's mtts */
3759 mtts_2 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.irrl_table,
3760 hr_qp->qpn, &dma_handle_2);
3761 if (!mtts_2) {
ae1c6148 3762 ibdev_err(ibdev, "failed to find QP irrl_table\n");
926a01dc
WHX
3763 return -EINVAL;
3764 }
3765
e92f2c18 3766 /* Search TRRL's mtts */
3767 mtts_3 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.trrl_table,
3768 hr_qp->qpn, &dma_handle_3);
3769 if (!mtts_3) {
ae1c6148 3770 ibdev_err(ibdev, "failed to find QP trrl_table\n");
e92f2c18 3771 return -EINVAL;
3772 }
3773
734f3863 3774 if (attr_mask & IB_QP_ALT_PATH) {
ae1c6148
LO
3775 ibdev_err(ibdev, "INIT2RTR attr_mask (0x%x) error\n",
3776 attr_mask);
926a01dc
WHX
3777 return -EINVAL;
3778 }
3779
3780 dmac = (u8 *)attr->ah_attr.roce.dmac;
bfe86035 3781 context->wqe_sge_ba = cpu_to_le32(wqe_sge_ba >> 3);
926a01dc
WHX
3782 qpc_mask->wqe_sge_ba = 0;
3783
3784 /*
3785 * In v2 engine, software pass context and context mask to hardware
3786 * when modifying qp. If software need modify some fields in context,
3787 * we should set all bits of the relevant fields in context mask to
3788 * 0 at the same time, else set them to 0x1.
3789 */
3790 roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
8d18ad83 3791 V2_QPC_BYTE_12_WQE_SGE_BA_S, wqe_sge_ba >> (32 + 3));
926a01dc
WHX
3792 roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
3793 V2_QPC_BYTE_12_WQE_SGE_BA_S, 0);
3794
3795 roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
3796 V2_QPC_BYTE_12_SQ_HOP_NUM_S,
8d18ad83
LO
3797 hr_dev->caps.wqe_sq_hop_num == HNS_ROCE_HOP_NUM_0 ?
3798 0 : hr_dev->caps.wqe_sq_hop_num);
926a01dc
WHX
3799 roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
3800 V2_QPC_BYTE_12_SQ_HOP_NUM_S, 0);
3801
3802 roce_set_field(context->byte_20_smac_sgid_idx,
3803 V2_QPC_BYTE_20_SGE_HOP_NUM_M,
3804 V2_QPC_BYTE_20_SGE_HOP_NUM_S,
8d18ad83
LO
3805 ((ibqp->qp_type == IB_QPT_GSI) ||
3806 hr_qp->sq.max_gs > HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE) ?
3807 hr_dev->caps.wqe_sge_hop_num : 0);
926a01dc
WHX
3808 roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
3809 V2_QPC_BYTE_20_SGE_HOP_NUM_M,
3810 V2_QPC_BYTE_20_SGE_HOP_NUM_S, 0);
3811
3812 roce_set_field(context->byte_20_smac_sgid_idx,
3813 V2_QPC_BYTE_20_RQ_HOP_NUM_M,
3814 V2_QPC_BYTE_20_RQ_HOP_NUM_S,
8d18ad83
LO
3815 hr_dev->caps.wqe_rq_hop_num == HNS_ROCE_HOP_NUM_0 ?
3816 0 : hr_dev->caps.wqe_rq_hop_num);
926a01dc
WHX
3817 roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
3818 V2_QPC_BYTE_20_RQ_HOP_NUM_M,
3819 V2_QPC_BYTE_20_RQ_HOP_NUM_S, 0);
3820
3821 roce_set_field(context->byte_16_buf_ba_pg_sz,
3822 V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
3823 V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S,
d563099e 3824 to_hr_hw_page_shift(hr_qp->mtr.hem_cfg.ba_pg_shift));
926a01dc
WHX
3825 roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
3826 V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
3827 V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S, 0);
3828
3829 roce_set_field(context->byte_16_buf_ba_pg_sz,
3830 V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
3831 V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S,
d563099e 3832 to_hr_hw_page_shift(hr_qp->mtr.hem_cfg.buf_pg_shift));
926a01dc
WHX
3833 roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
3834 V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
3835 V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S, 0);
3836
d563099e 3837 context->rq_cur_blk_addr = cpu_to_le32(to_hr_hw_page_addr(mtts[0]));
926a01dc
WHX
3838 qpc_mask->rq_cur_blk_addr = 0;
3839
3840 roce_set_field(context->byte_92_srq_info,
3841 V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
3842 V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S,
d563099e 3843 upper_32_bits(to_hr_hw_page_addr(mtts[0])));
926a01dc
WHX
3844 roce_set_field(qpc_mask->byte_92_srq_info,
3845 V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
3846 V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S, 0);
3847
d563099e 3848 context->rq_nxt_blk_addr = cpu_to_le32(to_hr_hw_page_addr(mtts[1]));
926a01dc
WHX
3849 qpc_mask->rq_nxt_blk_addr = 0;
3850
3851 roce_set_field(context->byte_104_rq_sge,
3852 V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
3853 V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S,
d563099e 3854 upper_32_bits(to_hr_hw_page_addr(mtts[1])));
926a01dc
WHX
3855 roce_set_field(qpc_mask->byte_104_rq_sge,
3856 V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
3857 V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S, 0);
3858
e92f2c18 3859 roce_set_field(context->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
3860 V2_QPC_BYTE_132_TRRL_BA_S, dma_handle_3 >> 4);
3861 roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
3862 V2_QPC_BYTE_132_TRRL_BA_S, 0);
bfe86035 3863 context->trrl_ba = cpu_to_le32(dma_handle_3 >> (16 + 4));
e92f2c18 3864 qpc_mask->trrl_ba = 0;
3865 roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
3866 V2_QPC_BYTE_140_TRRL_BA_S,
3867 (u32)(dma_handle_3 >> (32 + 16 + 4)));
3868 roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
3869 V2_QPC_BYTE_140_TRRL_BA_S, 0);
3870
bfe86035 3871 context->irrl_ba = cpu_to_le32(dma_handle_2 >> 6);
926a01dc
WHX
3872 qpc_mask->irrl_ba = 0;
3873 roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
3874 V2_QPC_BYTE_208_IRRL_BA_S,
d5514246 3875 dma_handle_2 >> (32 + 6));
926a01dc
WHX
3876 roce_set_field(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
3877 V2_QPC_BYTE_208_IRRL_BA_S, 0);
3878
3879 roce_set_bit(context->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 1);
3880 roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 0);
3881
3882 roce_set_bit(context->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
3883 hr_qp->sq_signal_bits);
3884 roce_set_bit(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
3885 0);
3886
3887 port = (attr_mask & IB_QP_PORT) ? (attr->port_num - 1) : hr_qp->port;
3888
3889 smac = (u8 *)hr_dev->dev_addr[port];
3890 /* when dmac equals smac or loop_idc is 1, it should loopback */
3891 if (ether_addr_equal_unaligned(dmac, smac) ||
3892 hr_dev->loop_idc == 0x1) {
3893 roce_set_bit(context->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 1);
3894 roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 0);
3895 }
3896
b6dd9b34 3897 if (attr_mask & IB_QP_DEST_QPN) {
3898 roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
3899 V2_QPC_BYTE_56_DQPN_S, attr->dest_qp_num);
3900 roce_set_field(qpc_mask->byte_56_dqpn_err,
3901 V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
3902 }
926a01dc
WHX
3903
3904 /* Configure GID index */
3905 port_num = rdma_ah_get_port_num(&attr->ah_attr);
3906 roce_set_field(context->byte_20_smac_sgid_idx,
60262b10 3907 V2_QPC_BYTE_20_SGID_IDX_M, V2_QPC_BYTE_20_SGID_IDX_S,
926a01dc
WHX
3908 hns_get_gid_index(hr_dev, port_num - 1,
3909 grh->sgid_index));
3910 roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
60262b10 3911 V2_QPC_BYTE_20_SGID_IDX_M, V2_QPC_BYTE_20_SGID_IDX_S, 0);
2a3d923f 3912 memcpy(&(context->dmac), dmac, sizeof(u32));
926a01dc
WHX
3913 roce_set_field(context->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
3914 V2_QPC_BYTE_52_DMAC_S, *((u16 *)(&dmac[4])));
3915 qpc_mask->dmac = 0;
3916 roce_set_field(qpc_mask->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
3917 V2_QPC_BYTE_52_DMAC_S, 0);
3918
2a3d923f 3919 /* mtu*(2^LP_PKTN_INI) should not bigger than 1 message length 64kb */
926a01dc 3920 roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
9d04d56c 3921 V2_QPC_BYTE_56_LP_PKTN_INI_S, 0);
926a01dc
WHX
3922 roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
3923 V2_QPC_BYTE_56_LP_PKTN_INI_S, 0);
3924
0fa95a9a 3925 if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_UD)
3926 roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
3927 V2_QPC_BYTE_24_MTU_S, IB_MTU_4096);
6852af86 3928 else if (attr_mask & IB_QP_PATH_MTU)
0fa95a9a 3929 roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
3930 V2_QPC_BYTE_24_MTU_S, attr->path_mtu);
3931
926a01dc
WHX
3932 roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
3933 V2_QPC_BYTE_24_MTU_S, 0);
3934
926a01dc
WHX
3935 roce_set_field(context->byte_84_rq_ci_pi,
3936 V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
3937 V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, hr_qp->rq.head);
3938 roce_set_field(qpc_mask->byte_84_rq_ci_pi,
3939 V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
3940 V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
3941
3942 roce_set_field(qpc_mask->byte_84_rq_ci_pi,
3943 V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
3944 V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
3945 roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
3946 V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
3947 roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
3948 V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
3949 roce_set_field(qpc_mask->byte_108_rx_reqepsn,
3950 V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
3951 V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
3952
3953 context->rq_rnr_timer = 0;
3954 qpc_mask->rq_rnr_timer = 0;
3955
926a01dc
WHX
3956 roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
3957 V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
3958 roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
3959 V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
3960
2a3d923f 3961 /* rocee send 2^lp_sgen_ini segs every time */
926a01dc
WHX
3962 roce_set_field(context->byte_168_irrl_idx,
3963 V2_QPC_BYTE_168_LP_SGEN_INI_M,
3964 V2_QPC_BYTE_168_LP_SGEN_INI_S, 3);
3965 roce_set_field(qpc_mask->byte_168_irrl_idx,
3966 V2_QPC_BYTE_168_LP_SGEN_INI_M,
3967 V2_QPC_BYTE_168_LP_SGEN_INI_S, 0);
3968
926a01dc
WHX
3969 return 0;
3970}
3971
3972static int modify_qp_rtr_to_rts(struct ib_qp *ibqp,
3973 const struct ib_qp_attr *attr, int attr_mask,
3974 struct hns_roce_v2_qp_context *context,
3975 struct hns_roce_v2_qp_context *qpc_mask)
3976{
3977 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
3978 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
ae1c6148 3979 struct ib_device *ibdev = &hr_dev->ib_dev;
8d18ad83
LO
3980 u64 sge_cur_blk = 0;
3981 u64 sq_cur_blk = 0;
befb63b4 3982 u32 page_size;
8d18ad83 3983 int count;
926a01dc
WHX
3984
3985 /* Search qp buf's mtts */
8d18ad83
LO
3986 count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr, 0, &sq_cur_blk, 1, NULL);
3987 if (count < 1) {
d563099e 3988 ibdev_err(ibdev, "failed to find QP(0x%lx) SQ buf\n",
ae1c6148 3989 hr_qp->qpn);
926a01dc
WHX
3990 return -EINVAL;
3991 }
3992
8d18ad83 3993 if (hr_qp->sge.offset) {
d563099e 3994 page_size = 1 << hr_qp->mtr.hem_cfg.buf_pg_shift;
8d18ad83
LO
3995 count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr,
3996 hr_qp->sge.offset / page_size,
3997 &sge_cur_blk, 1, NULL);
3998 if (count < 1) {
d563099e 3999 ibdev_err(ibdev, "failed to find QP(0x%lx) SGE buf\n",
ae1c6148 4000 hr_qp->qpn);
8d18ad83
LO
4001 return -EINVAL;
4002 }
4003 }
4004
734f3863 4005 /* Not support alternate path and path migration */
d398d4ca 4006 if (attr_mask & (IB_QP_ALT_PATH | IB_QP_PATH_MIG_STATE)) {
ae1c6148 4007 ibdev_err(ibdev, "RTR2RTS attr_mask (0x%x)error\n", attr_mask);
926a01dc
WHX
4008 return -EINVAL;
4009 }
4010
4011 /*
4012 * In v2 engine, software pass context and context mask to hardware
4013 * when modifying qp. If software need modify some fields in context,
4014 * we should set all bits of the relevant fields in context mask to
4015 * 0 at the same time, else set them to 0x1.
4016 */
d563099e 4017 context->sq_cur_blk_addr = cpu_to_le32(to_hr_hw_page_addr(sq_cur_blk));
926a01dc
WHX
4018 roce_set_field(context->byte_168_irrl_idx,
4019 V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
4020 V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S,
d563099e 4021 upper_32_bits(to_hr_hw_page_addr(sq_cur_blk)));
926a01dc
WHX
4022 qpc_mask->sq_cur_blk_addr = 0;
4023 roce_set_field(qpc_mask->byte_168_irrl_idx,
4024 V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
4025 V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S, 0);
4026
2a3d923f
LO
4027 context->sq_cur_sge_blk_addr = ((ibqp->qp_type == IB_QPT_GSI) ||
4028 hr_qp->sq.max_gs > HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE) ?
d563099e 4029 cpu_to_le32(to_hr_hw_page_addr(sge_cur_blk)) : 0;
befb63b4 4030 roce_set_field(context->byte_184_irrl_idx,
4031 V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
4032 V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S,
2a3d923f
LO
4033 ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs >
4034 HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE) ?
d563099e 4035 upper_32_bits(to_hr_hw_page_addr(sge_cur_blk)) : 0);
befb63b4 4036 qpc_mask->sq_cur_sge_blk_addr = 0;
4037 roce_set_field(qpc_mask->byte_184_irrl_idx,
4038 V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
4039 V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S, 0);
4040
bfe86035 4041 context->rx_sq_cur_blk_addr =
d563099e 4042 cpu_to_le32(to_hr_hw_page_addr(sq_cur_blk));
926a01dc
WHX
4043 roce_set_field(context->byte_232_irrl_sge,
4044 V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
4045 V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S,
d563099e 4046 upper_32_bits(to_hr_hw_page_addr(sq_cur_blk)));
926a01dc
WHX
4047 qpc_mask->rx_sq_cur_blk_addr = 0;
4048 roce_set_field(qpc_mask->byte_232_irrl_sge,
4049 V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
4050 V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S, 0);
4051
4052 /*
4053 * Set some fields in context to zero, Because the default values
4054 * of all fields in context are zero, we need not set them to 0 again.
4055 * but we should set the relevant fields of context mask to 0.
4056 */
4057 roce_set_field(qpc_mask->byte_232_irrl_sge,
4058 V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
4059 V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
4060
4061 roce_set_field(qpc_mask->byte_240_irrl_tail,
4062 V2_QPC_BYTE_240_RX_ACK_MSN_M,
4063 V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
4064
926a01dc
WHX
4065 roce_set_field(qpc_mask->byte_248_ack_psn,
4066 V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
4067 V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
4068 roce_set_bit(qpc_mask->byte_248_ack_psn,
4069 V2_QPC_BYTE_248_IRRL_PSN_VLD_S, 0);
4070 roce_set_field(qpc_mask->byte_248_ack_psn,
4071 V2_QPC_BYTE_248_IRRL_PSN_M,
4072 V2_QPC_BYTE_248_IRRL_PSN_S, 0);
4073
4074 roce_set_field(qpc_mask->byte_240_irrl_tail,
4075 V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
4076 V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
4077
926a01dc
WHX
4078 roce_set_field(qpc_mask->byte_220_retry_psn_msn,
4079 V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
4080 V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
4081
4082 roce_set_bit(qpc_mask->byte_248_ack_psn,
4083 V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
4084
4085 roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
4086 V2_QPC_BYTE_212_CHECK_FLG_S, 0);
4087
926a01dc
WHX
4088 roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
4089 V2_QPC_BYTE_212_LSN_S, 0x100);
4090 roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
4091 V2_QPC_BYTE_212_LSN_S, 0);
4092
926a01dc
WHX
4093 roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
4094 V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
926a01dc
WHX
4095
4096 return 0;
4097}
4098
233673e4
LO
4099static inline bool hns_roce_v2_check_qp_stat(enum ib_qp_state cur_state,
4100 enum ib_qp_state new_state)
4101{
4102
4103 if ((cur_state != IB_QPS_RESET &&
4104 (new_state == IB_QPS_ERR || new_state == IB_QPS_RESET)) ||
4105 ((cur_state == IB_QPS_RTS || cur_state == IB_QPS_SQD) &&
4106 (new_state == IB_QPS_RTS || new_state == IB_QPS_SQD)) ||
4107 (cur_state == IB_QPS_SQE && new_state == IB_QPS_RTS))
4108 return true;
4109
4110 return false;
4111
4112}
4113
606bf89e
LO
4114static int hns_roce_v2_set_path(struct ib_qp *ibqp,
4115 const struct ib_qp_attr *attr,
4116 int attr_mask,
4117 struct hns_roce_v2_qp_context *context,
4118 struct hns_roce_v2_qp_context *qpc_mask)
926a01dc 4119{
606bf89e 4120 const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
926a01dc
WHX
4121 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4122 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
ae1c6148 4123 struct ib_device *ibdev = &hr_dev->ib_dev;
606bf89e
LO
4124 const struct ib_gid_attr *gid_attr = NULL;
4125 int is_roce_protocol;
32883228 4126 u16 vlan_id = 0xffff;
606bf89e 4127 bool is_udp = false;
606bf89e
LO
4128 u8 ib_port;
4129 u8 hr_port;
4130 int ret;
926a01dc 4131
606bf89e
LO
4132 ib_port = (attr_mask & IB_QP_PORT) ? attr->port_num : hr_qp->port + 1;
4133 hr_port = ib_port - 1;
4134 is_roce_protocol = rdma_cap_eth_ah(&hr_dev->ib_dev, ib_port) &&
4135 rdma_ah_get_ah_flags(&attr->ah_attr) & IB_AH_GRH;
4136
4137 if (is_roce_protocol) {
4138 gid_attr = attr->ah_attr.grh.sgid_attr;
32883228 4139 ret = rdma_read_gid_l2_fields(gid_attr, &vlan_id, NULL);
606bf89e
LO
4140 if (ret)
4141 return ret;
4142
4143 if (gid_attr)
4144 is_udp = (gid_attr->gid_type ==
4145 IB_GID_TYPE_ROCE_UDP_ENCAP);
4146 }
4147
32883228 4148 if (vlan_id < VLAN_N_VID) {
606bf89e
LO
4149 roce_set_bit(context->byte_76_srqn_op_en,
4150 V2_QPC_BYTE_76_RQ_VLAN_EN_S, 1);
4151 roce_set_bit(qpc_mask->byte_76_srqn_op_en,
4152 V2_QPC_BYTE_76_RQ_VLAN_EN_S, 0);
4153 roce_set_bit(context->byte_168_irrl_idx,
4154 V2_QPC_BYTE_168_SQ_VLAN_EN_S, 1);
4155 roce_set_bit(qpc_mask->byte_168_irrl_idx,
4156 V2_QPC_BYTE_168_SQ_VLAN_EN_S, 0);
4157 }
4158
4159 roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_ID_M,
32883228 4160 V2_QPC_BYTE_24_VLAN_ID_S, vlan_id);
606bf89e
LO
4161 roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_ID_M,
4162 V2_QPC_BYTE_24_VLAN_ID_S, 0);
4163
4164 if (grh->sgid_index >= hr_dev->caps.gid_table_len[hr_port]) {
ae1c6148
LO
4165 ibdev_err(ibdev, "sgid_index(%u) too large. max is %d\n",
4166 grh->sgid_index, hr_dev->caps.gid_table_len[hr_port]);
606bf89e
LO
4167 return -EINVAL;
4168 }
4169
4170 if (attr->ah_attr.type != RDMA_AH_ATTR_TYPE_ROCE) {
ae1c6148 4171 ibdev_err(ibdev, "ah attr is not RDMA roce type\n");
606bf89e
LO
4172 return -EINVAL;
4173 }
4174
4175 roce_set_field(context->byte_52_udpspn_dmac, V2_QPC_BYTE_52_UDPSPN_M,
4176 V2_QPC_BYTE_52_UDPSPN_S,
4177 is_udp ? 0x12b7 : 0);
4178
4179 roce_set_field(qpc_mask->byte_52_udpspn_dmac, V2_QPC_BYTE_52_UDPSPN_M,
4180 V2_QPC_BYTE_52_UDPSPN_S, 0);
4181
4182 roce_set_field(context->byte_20_smac_sgid_idx,
4183 V2_QPC_BYTE_20_SGID_IDX_M, V2_QPC_BYTE_20_SGID_IDX_S,
4184 grh->sgid_index);
4185
4186 roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
4187 V2_QPC_BYTE_20_SGID_IDX_M, V2_QPC_BYTE_20_SGID_IDX_S, 0);
4188
4189 roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
4190 V2_QPC_BYTE_24_HOP_LIMIT_S, grh->hop_limit);
4191 roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
4192 V2_QPC_BYTE_24_HOP_LIMIT_S, 0);
4193
dfaf2854 4194 if (hr_dev->pci_dev->revision >= PCI_REVISION_ID_HIP08_B && is_udp)
606bf89e
LO
4195 roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
4196 V2_QPC_BYTE_24_TC_S, grh->traffic_class >> 2);
4197 else
4198 roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
4199 V2_QPC_BYTE_24_TC_S, grh->traffic_class);
4200 roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
4201 V2_QPC_BYTE_24_TC_S, 0);
4202 roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
4203 V2_QPC_BYTE_28_FL_S, grh->flow_label);
4204 roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
4205 V2_QPC_BYTE_28_FL_S, 0);
4206 memcpy(context->dgid, grh->dgid.raw, sizeof(grh->dgid.raw));
4207 memset(qpc_mask->dgid, 0, sizeof(grh->dgid.raw));
4208 roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
4209 V2_QPC_BYTE_28_SL_S, rdma_ah_get_sl(&attr->ah_attr));
4210 roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
4211 V2_QPC_BYTE_28_SL_S, 0);
4212 hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
4213
4214 return 0;
4215}
4216
4217static int hns_roce_v2_set_abs_fields(struct ib_qp *ibqp,
4218 const struct ib_qp_attr *attr,
4219 int attr_mask,
4220 enum ib_qp_state cur_state,
4221 enum ib_qp_state new_state,
4222 struct hns_roce_v2_qp_context *context,
4223 struct hns_roce_v2_qp_context *qpc_mask)
4224{
4225 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4226 int ret = 0;
926a01dc 4227
926a01dc 4228 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
9f507101 4229 memset(qpc_mask, 0, sizeof(*qpc_mask));
0fa95a9a 4230 modify_qp_reset_to_init(ibqp, attr, attr_mask, context,
4231 qpc_mask);
926a01dc
WHX
4232 } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
4233 modify_qp_init_to_init(ibqp, attr, attr_mask, context,
4234 qpc_mask);
4235 } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
4236 ret = modify_qp_init_to_rtr(ibqp, attr, attr_mask, context,
4237 qpc_mask);
4238 if (ret)
4239 goto out;
4240 } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
4241 ret = modify_qp_rtr_to_rts(ibqp, attr, attr_mask, context,
4242 qpc_mask);
4243 if (ret)
4244 goto out;
233673e4 4245 } else if (hns_roce_v2_check_qp_stat(cur_state, new_state)) {
926a01dc
WHX
4246 /* Nothing */
4247 ;
4248 } else {
ae1c6148 4249 ibdev_err(&hr_dev->ib_dev, "Illegal state for QP!\n");
ac7cbf96 4250 ret = -EINVAL;
926a01dc
WHX
4251 goto out;
4252 }
4253
606bf89e
LO
4254out:
4255 return ret;
4256}
9c6ccc03 4257
606bf89e
LO
4258static int hns_roce_v2_set_opt_fields(struct ib_qp *ibqp,
4259 const struct ib_qp_attr *attr,
4260 int attr_mask,
4261 struct hns_roce_v2_qp_context *context,
4262 struct hns_roce_v2_qp_context *qpc_mask)
4263{
4264 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4265 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4266 int ret = 0;
0425e3e6 4267
610b8967 4268 if (attr_mask & IB_QP_AV) {
606bf89e
LO
4269 ret = hns_roce_v2_set_path(ibqp, attr, attr_mask, context,
4270 qpc_mask);
4271 if (ret)
4272 return ret;
610b8967
LO
4273 }
4274
5b01b243
LO
4275 if (attr_mask & IB_QP_TIMEOUT) {
4276 if (attr->timeout < 31) {
4277 roce_set_field(context->byte_28_at_fl,
4278 V2_QPC_BYTE_28_AT_M, V2_QPC_BYTE_28_AT_S,
4279 attr->timeout);
4280 roce_set_field(qpc_mask->byte_28_at_fl,
4281 V2_QPC_BYTE_28_AT_M, V2_QPC_BYTE_28_AT_S,
4282 0);
4283 } else {
ae1c6148
LO
4284 ibdev_warn(&hr_dev->ib_dev,
4285 "Local ACK timeout shall be 0 to 30.\n");
5b01b243
LO
4286 }
4287 }
4288
4289 if (attr_mask & IB_QP_RETRY_CNT) {
4290 roce_set_field(context->byte_212_lsn,
4291 V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
4292 V2_QPC_BYTE_212_RETRY_NUM_INIT_S,
4293 attr->retry_cnt);
4294 roce_set_field(qpc_mask->byte_212_lsn,
4295 V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
4296 V2_QPC_BYTE_212_RETRY_NUM_INIT_S, 0);
4297
4298 roce_set_field(context->byte_212_lsn,
4299 V2_QPC_BYTE_212_RETRY_CNT_M,
60262b10 4300 V2_QPC_BYTE_212_RETRY_CNT_S, attr->retry_cnt);
5b01b243
LO
4301 roce_set_field(qpc_mask->byte_212_lsn,
4302 V2_QPC_BYTE_212_RETRY_CNT_M,
4303 V2_QPC_BYTE_212_RETRY_CNT_S, 0);
4304 }
4305
4306 if (attr_mask & IB_QP_RNR_RETRY) {
4307 roce_set_field(context->byte_244_rnr_rxack,
4308 V2_QPC_BYTE_244_RNR_NUM_INIT_M,
4309 V2_QPC_BYTE_244_RNR_NUM_INIT_S, attr->rnr_retry);
4310 roce_set_field(qpc_mask->byte_244_rnr_rxack,
4311 V2_QPC_BYTE_244_RNR_NUM_INIT_M,
4312 V2_QPC_BYTE_244_RNR_NUM_INIT_S, 0);
4313
4314 roce_set_field(context->byte_244_rnr_rxack,
4315 V2_QPC_BYTE_244_RNR_CNT_M,
4316 V2_QPC_BYTE_244_RNR_CNT_S, attr->rnr_retry);
4317 roce_set_field(qpc_mask->byte_244_rnr_rxack,
4318 V2_QPC_BYTE_244_RNR_CNT_M,
4319 V2_QPC_BYTE_244_RNR_CNT_S, 0);
4320 }
4321
606bf89e 4322 /* RC&UC&UD required attr */
f04cc178
LO
4323 if (attr_mask & IB_QP_SQ_PSN) {
4324 roce_set_field(context->byte_172_sq_psn,
4325 V2_QPC_BYTE_172_SQ_CUR_PSN_M,
4326 V2_QPC_BYTE_172_SQ_CUR_PSN_S, attr->sq_psn);
4327 roce_set_field(qpc_mask->byte_172_sq_psn,
4328 V2_QPC_BYTE_172_SQ_CUR_PSN_M,
4329 V2_QPC_BYTE_172_SQ_CUR_PSN_S, 0);
4330
4331 roce_set_field(context->byte_196_sq_psn,
4332 V2_QPC_BYTE_196_SQ_MAX_PSN_M,
4333 V2_QPC_BYTE_196_SQ_MAX_PSN_S, attr->sq_psn);
4334 roce_set_field(qpc_mask->byte_196_sq_psn,
4335 V2_QPC_BYTE_196_SQ_MAX_PSN_M,
4336 V2_QPC_BYTE_196_SQ_MAX_PSN_S, 0);
4337
4338 roce_set_field(context->byte_220_retry_psn_msn,
4339 V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
4340 V2_QPC_BYTE_220_RETRY_MSG_PSN_S, attr->sq_psn);
4341 roce_set_field(qpc_mask->byte_220_retry_psn_msn,
4342 V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
4343 V2_QPC_BYTE_220_RETRY_MSG_PSN_S, 0);
4344
4345 roce_set_field(context->byte_224_retry_msg,
4346 V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
4347 V2_QPC_BYTE_224_RETRY_MSG_PSN_S,
2a3d923f 4348 attr->sq_psn >> V2_QPC_BYTE_220_RETRY_MSG_PSN_S);
f04cc178
LO
4349 roce_set_field(qpc_mask->byte_224_retry_msg,
4350 V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
4351 V2_QPC_BYTE_224_RETRY_MSG_PSN_S, 0);
4352
4353 roce_set_field(context->byte_224_retry_msg,
4354 V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
4355 V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S,
4356 attr->sq_psn);
4357 roce_set_field(qpc_mask->byte_224_retry_msg,
4358 V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
4359 V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, 0);
4360
4361 roce_set_field(context->byte_244_rnr_rxack,
4362 V2_QPC_BYTE_244_RX_ACK_EPSN_M,
4363 V2_QPC_BYTE_244_RX_ACK_EPSN_S, attr->sq_psn);
4364 roce_set_field(qpc_mask->byte_244_rnr_rxack,
4365 V2_QPC_BYTE_244_RX_ACK_EPSN_M,
4366 V2_QPC_BYTE_244_RX_ACK_EPSN_S, 0);
4367 }
4368
5b01b243
LO
4369 if ((attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) &&
4370 attr->max_dest_rd_atomic) {
4371 roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
4372 V2_QPC_BYTE_140_RR_MAX_S,
4373 fls(attr->max_dest_rd_atomic - 1));
4374 roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
4375 V2_QPC_BYTE_140_RR_MAX_S, 0);
4376 }
4377
4378 if ((attr_mask & IB_QP_MAX_QP_RD_ATOMIC) && attr->max_rd_atomic) {
4379 roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_SR_MAX_M,
4380 V2_QPC_BYTE_208_SR_MAX_S,
4381 fls(attr->max_rd_atomic - 1));
4382 roce_set_field(qpc_mask->byte_208_irrl,
4383 V2_QPC_BYTE_208_SR_MAX_M,
4384 V2_QPC_BYTE_208_SR_MAX_S, 0);
4385 }
4386
ace1c541 4387 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
4388 set_access_flags(hr_qp, context, qpc_mask, attr, attr_mask);
4389
5b01b243
LO
4390 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
4391 roce_set_field(context->byte_80_rnr_rx_cqn,
4392 V2_QPC_BYTE_80_MIN_RNR_TIME_M,
4393 V2_QPC_BYTE_80_MIN_RNR_TIME_S,
4394 attr->min_rnr_timer);
4395 roce_set_field(qpc_mask->byte_80_rnr_rx_cqn,
4396 V2_QPC_BYTE_80_MIN_RNR_TIME_M,
4397 V2_QPC_BYTE_80_MIN_RNR_TIME_S, 0);
4398 }
4399
601f3e6d
LO
4400 /* RC&UC required attr */
4401 if (attr_mask & IB_QP_RQ_PSN) {
4402 roce_set_field(context->byte_108_rx_reqepsn,
4403 V2_QPC_BYTE_108_RX_REQ_EPSN_M,
4404 V2_QPC_BYTE_108_RX_REQ_EPSN_S, attr->rq_psn);
4405 roce_set_field(qpc_mask->byte_108_rx_reqepsn,
4406 V2_QPC_BYTE_108_RX_REQ_EPSN_M,
4407 V2_QPC_BYTE_108_RX_REQ_EPSN_S, 0);
4408
4409 roce_set_field(context->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
4410 V2_QPC_BYTE_152_RAQ_PSN_S, attr->rq_psn - 1);
4411 roce_set_field(qpc_mask->byte_152_raq,
4412 V2_QPC_BYTE_152_RAQ_PSN_M,
4413 V2_QPC_BYTE_152_RAQ_PSN_S, 0);
4414 }
4415
5b01b243 4416 if (attr_mask & IB_QP_QKEY) {
bfe86035 4417 context->qkey_xrcd = cpu_to_le32(attr->qkey);
5b01b243
LO
4418 qpc_mask->qkey_xrcd = 0;
4419 hr_qp->qkey = attr->qkey;
4420 }
4421
606bf89e
LO
4422 return ret;
4423}
4424
4425static void hns_roce_v2_record_opt_fields(struct ib_qp *ibqp,
4426 const struct ib_qp_attr *attr,
4427 int attr_mask)
4428{
4429 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4430 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4431
4432 if (attr_mask & IB_QP_ACCESS_FLAGS)
4433 hr_qp->atomic_rd_en = attr->qp_access_flags;
4434
4435 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
4436 hr_qp->resp_depth = attr->max_dest_rd_atomic;
4437 if (attr_mask & IB_QP_PORT) {
4438 hr_qp->port = attr->port_num - 1;
4439 hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
4440 }
4441}
4442
4443static int hns_roce_v2_modify_qp(struct ib_qp *ibqp,
4444 const struct ib_qp_attr *attr,
4445 int attr_mask, enum ib_qp_state cur_state,
4446 enum ib_qp_state new_state)
4447{
4448 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4449 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4b42d05d
LC
4450 struct hns_roce_v2_qp_context ctx[2];
4451 struct hns_roce_v2_qp_context *context = ctx;
4452 struct hns_roce_v2_qp_context *qpc_mask = ctx + 1;
ae1c6148 4453 struct ib_device *ibdev = &hr_dev->ib_dev;
b5374286
YL
4454 unsigned long sq_flag = 0;
4455 unsigned long rq_flag = 0;
b5c229dc 4456 int ret;
606bf89e 4457
606bf89e
LO
4458 /*
4459 * In v2 engine, software pass context and context mask to hardware
4460 * when modifying qp. If software need modify some fields in context,
4461 * we should set all bits of the relevant fields in context mask to
4462 * 0 at the same time, else set them to 0x1.
4463 */
4b42d05d 4464 memset(context, 0, sizeof(*context));
606bf89e
LO
4465 memset(qpc_mask, 0xff, sizeof(*qpc_mask));
4466 ret = hns_roce_v2_set_abs_fields(ibqp, attr, attr_mask, cur_state,
4467 new_state, context, qpc_mask);
4468 if (ret)
4469 goto out;
4470
4471 /* When QP state is err, SQ and RQ WQE should be flushed */
4472 if (new_state == IB_QPS_ERR) {
b5374286 4473 spin_lock_irqsave(&hr_qp->sq.lock, sq_flag);
b5374286 4474 hr_qp->state = IB_QPS_ERR;
606bf89e
LO
4475 roce_set_field(context->byte_160_sq_ci_pi,
4476 V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
4477 V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S,
4478 hr_qp->sq.head);
4479 roce_set_field(qpc_mask->byte_160_sq_ci_pi,
4480 V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
4481 V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S, 0);
75c994e6 4482 spin_unlock_irqrestore(&hr_qp->sq.lock, sq_flag);
606bf89e
LO
4483
4484 if (!ibqp->srq) {
75c994e6 4485 spin_lock_irqsave(&hr_qp->rq.lock, rq_flag);
606bf89e
LO
4486 roce_set_field(context->byte_84_rq_ci_pi,
4487 V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
4488 V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S,
4489 hr_qp->rq.head);
4490 roce_set_field(qpc_mask->byte_84_rq_ci_pi,
4491 V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
4492 V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
75c994e6 4493 spin_unlock_irqrestore(&hr_qp->rq.lock, rq_flag);
606bf89e
LO
4494 }
4495 }
4496
4497 /* Configure the optional fields */
4498 ret = hns_roce_v2_set_opt_fields(ibqp, attr, attr_mask, context,
4499 qpc_mask);
4500 if (ret)
4501 goto out;
4502
c7bcb134
LO
4503 roce_set_bit(context->byte_108_rx_reqepsn, V2_QPC_BYTE_108_INV_CREDIT_S,
4504 ibqp->srq ? 1 : 0);
4505 roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
4506 V2_QPC_BYTE_108_INV_CREDIT_S, 0);
4507
926a01dc 4508 /* Every status migrate must change state */
2362ccee 4509 roce_set_field(context->byte_60_qpst_tempid, V2_QPC_BYTE_60_QP_ST_M,
926a01dc 4510 V2_QPC_BYTE_60_QP_ST_S, new_state);
2362ccee 4511 roce_set_field(qpc_mask->byte_60_qpst_tempid, V2_QPC_BYTE_60_QP_ST_M,
926a01dc
WHX
4512 V2_QPC_BYTE_60_QP_ST_S, 0);
4513
4514 /* SW pass context to HW */
032b0574 4515 ret = hns_roce_v2_qp_modify(hr_dev, ctx, hr_qp);
926a01dc 4516 if (ret) {
ae1c6148 4517 ibdev_err(ibdev, "failed to modify QP, ret = %d\n", ret);
926a01dc
WHX
4518 goto out;
4519 }
4520
4521 hr_qp->state = new_state;
4522
606bf89e 4523 hns_roce_v2_record_opt_fields(ibqp, attr, attr_mask);
926a01dc
WHX
4524
4525 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
4526 hns_roce_v2_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
4527 ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
4528 if (ibqp->send_cq != ibqp->recv_cq)
4529 hns_roce_v2_cq_clean(to_hr_cq(ibqp->send_cq),
4530 hr_qp->qpn, NULL);
4531
4532 hr_qp->rq.head = 0;
4533 hr_qp->rq.tail = 0;
4534 hr_qp->sq.head = 0;
4535 hr_qp->sq.tail = 0;
926a01dc 4536 hr_qp->next_sge = 0;
e088a685
YL
4537 if (hr_qp->rq.wqe_cnt)
4538 *hr_qp->rdb.db_record = 0;
926a01dc
WHX
4539 }
4540
4541out:
926a01dc
WHX
4542 return ret;
4543}
4544
4545static inline enum ib_qp_state to_ib_qp_st(enum hns_roce_v2_qp_state state)
4546{
4547 switch (state) {
4548 case HNS_ROCE_QP_ST_RST: return IB_QPS_RESET;
4549 case HNS_ROCE_QP_ST_INIT: return IB_QPS_INIT;
4550 case HNS_ROCE_QP_ST_RTR: return IB_QPS_RTR;
4551 case HNS_ROCE_QP_ST_RTS: return IB_QPS_RTS;
4552 case HNS_ROCE_QP_ST_SQ_DRAINING:
4553 case HNS_ROCE_QP_ST_SQD: return IB_QPS_SQD;
4554 case HNS_ROCE_QP_ST_SQER: return IB_QPS_SQE;
4555 case HNS_ROCE_QP_ST_ERR: return IB_QPS_ERR;
4556 default: return -1;
4557 }
4558}
4559
4560static int hns_roce_v2_query_qpc(struct hns_roce_dev *hr_dev,
4561 struct hns_roce_qp *hr_qp,
4562 struct hns_roce_v2_qp_context *hr_context)
4563{
4564 struct hns_roce_cmd_mailbox *mailbox;
4565 int ret;
4566
4567 mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
4568 if (IS_ERR(mailbox))
4569 return PTR_ERR(mailbox);
4570
4571 ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
4572 HNS_ROCE_CMD_QUERY_QPC,
4573 HNS_ROCE_CMD_TIMEOUT_MSECS);
ae1c6148 4574 if (ret)
926a01dc 4575 goto out;
926a01dc
WHX
4576
4577 memcpy(hr_context, mailbox->buf, sizeof(*hr_context));
4578
4579out:
4580 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
4581 return ret;
4582}
4583
4584static int hns_roce_v2_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
4585 int qp_attr_mask,
4586 struct ib_qp_init_attr *qp_init_attr)
4587{
4588 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4589 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4b42d05d 4590 struct hns_roce_v2_qp_context context = {};
ae1c6148 4591 struct ib_device *ibdev = &hr_dev->ib_dev;
926a01dc
WHX
4592 int tmp_qp_state;
4593 int state;
4594 int ret;
4595
926a01dc
WHX
4596 memset(qp_attr, 0, sizeof(*qp_attr));
4597 memset(qp_init_attr, 0, sizeof(*qp_init_attr));
4598
4599 mutex_lock(&hr_qp->mutex);
4600
4601 if (hr_qp->state == IB_QPS_RESET) {
4602 qp_attr->qp_state = IB_QPS_RESET;
63ea641f 4603 ret = 0;
926a01dc
WHX
4604 goto done;
4605 }
4606
4b42d05d 4607 ret = hns_roce_v2_query_qpc(hr_dev, hr_qp, &context);
926a01dc 4608 if (ret) {
ae1c6148 4609 ibdev_err(ibdev, "failed to query QPC, ret = %d\n", ret);
926a01dc
WHX
4610 ret = -EINVAL;
4611 goto out;
4612 }
4613
4b42d05d 4614 state = roce_get_field(context.byte_60_qpst_tempid,
926a01dc
WHX
4615 V2_QPC_BYTE_60_QP_ST_M, V2_QPC_BYTE_60_QP_ST_S);
4616 tmp_qp_state = to_ib_qp_st((enum hns_roce_v2_qp_state)state);
4617 if (tmp_qp_state == -1) {
ae1c6148 4618 ibdev_err(ibdev, "Illegal ib_qp_state\n");
926a01dc
WHX
4619 ret = -EINVAL;
4620 goto out;
4621 }
4622 hr_qp->state = (u8)tmp_qp_state;
4623 qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
4b42d05d 4624 qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context.byte_24_mtu_tc,
926a01dc
WHX
4625 V2_QPC_BYTE_24_MTU_M,
4626 V2_QPC_BYTE_24_MTU_S);
4627 qp_attr->path_mig_state = IB_MIG_ARMED;
2bf910d4 4628 qp_attr->ah_attr.type = RDMA_AH_ATTR_TYPE_ROCE;
926a01dc
WHX
4629 if (hr_qp->ibqp.qp_type == IB_QPT_UD)
4630 qp_attr->qkey = V2_QKEY_VAL;
4631
4b42d05d 4632 qp_attr->rq_psn = roce_get_field(context.byte_108_rx_reqepsn,
926a01dc
WHX
4633 V2_QPC_BYTE_108_RX_REQ_EPSN_M,
4634 V2_QPC_BYTE_108_RX_REQ_EPSN_S);
4b42d05d 4635 qp_attr->sq_psn = (u32)roce_get_field(context.byte_172_sq_psn,
926a01dc
WHX
4636 V2_QPC_BYTE_172_SQ_CUR_PSN_M,
4637 V2_QPC_BYTE_172_SQ_CUR_PSN_S);
4b42d05d 4638 qp_attr->dest_qp_num = (u8)roce_get_field(context.byte_56_dqpn_err,
926a01dc
WHX
4639 V2_QPC_BYTE_56_DQPN_M,
4640 V2_QPC_BYTE_56_DQPN_S);
4b42d05d 4641 qp_attr->qp_access_flags = ((roce_get_bit(context.byte_76_srqn_op_en,
98c09b8c 4642 V2_QPC_BYTE_76_RRE_S)) << V2_QP_RRE_S) |
4b42d05d 4643 ((roce_get_bit(context.byte_76_srqn_op_en,
98c09b8c 4644 V2_QPC_BYTE_76_RWE_S)) << V2_QP_RWE_S) |
4b42d05d 4645 ((roce_get_bit(context.byte_76_srqn_op_en,
2a3d923f
LO
4646 V2_QPC_BYTE_76_ATE_S)) << V2_QP_ATE_S);
4647
926a01dc
WHX
4648 if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
4649 hr_qp->ibqp.qp_type == IB_QPT_UC) {
4650 struct ib_global_route *grh =
4651 rdma_ah_retrieve_grh(&qp_attr->ah_attr);
4652
4653 rdma_ah_set_sl(&qp_attr->ah_attr,
4b42d05d 4654 roce_get_field(context.byte_28_at_fl,
926a01dc
WHX
4655 V2_QPC_BYTE_28_SL_M,
4656 V2_QPC_BYTE_28_SL_S));
4b42d05d 4657 grh->flow_label = roce_get_field(context.byte_28_at_fl,
926a01dc
WHX
4658 V2_QPC_BYTE_28_FL_M,
4659 V2_QPC_BYTE_28_FL_S);
4b42d05d 4660 grh->sgid_index = roce_get_field(context.byte_20_smac_sgid_idx,
926a01dc
WHX
4661 V2_QPC_BYTE_20_SGID_IDX_M,
4662 V2_QPC_BYTE_20_SGID_IDX_S);
4b42d05d 4663 grh->hop_limit = roce_get_field(context.byte_24_mtu_tc,
926a01dc
WHX
4664 V2_QPC_BYTE_24_HOP_LIMIT_M,
4665 V2_QPC_BYTE_24_HOP_LIMIT_S);
4b42d05d 4666 grh->traffic_class = roce_get_field(context.byte_24_mtu_tc,
926a01dc
WHX
4667 V2_QPC_BYTE_24_TC_M,
4668 V2_QPC_BYTE_24_TC_S);
4669
4b42d05d 4670 memcpy(grh->dgid.raw, context.dgid, sizeof(grh->dgid.raw));
926a01dc
WHX
4671 }
4672
4673 qp_attr->port_num = hr_qp->port + 1;
4674 qp_attr->sq_draining = 0;
4b42d05d 4675 qp_attr->max_rd_atomic = 1 << roce_get_field(context.byte_208_irrl,
926a01dc
WHX
4676 V2_QPC_BYTE_208_SR_MAX_M,
4677 V2_QPC_BYTE_208_SR_MAX_S);
4b42d05d 4678 qp_attr->max_dest_rd_atomic = 1 << roce_get_field(context.byte_140_raq,
926a01dc
WHX
4679 V2_QPC_BYTE_140_RR_MAX_M,
4680 V2_QPC_BYTE_140_RR_MAX_S);
4b42d05d 4681 qp_attr->min_rnr_timer = (u8)roce_get_field(context.byte_80_rnr_rx_cqn,
926a01dc
WHX
4682 V2_QPC_BYTE_80_MIN_RNR_TIME_M,
4683 V2_QPC_BYTE_80_MIN_RNR_TIME_S);
4b42d05d 4684 qp_attr->timeout = (u8)roce_get_field(context.byte_28_at_fl,
926a01dc
WHX
4685 V2_QPC_BYTE_28_AT_M,
4686 V2_QPC_BYTE_28_AT_S);
4b42d05d 4687 qp_attr->retry_cnt = roce_get_field(context.byte_212_lsn,
926a01dc
WHX
4688 V2_QPC_BYTE_212_RETRY_CNT_M,
4689 V2_QPC_BYTE_212_RETRY_CNT_S);
bfe86035 4690 qp_attr->rnr_retry = le32_to_cpu(context.rq_rnr_timer);
926a01dc
WHX
4691
4692done:
4693 qp_attr->cur_qp_state = qp_attr->qp_state;
4694 qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
4695 qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
4696
4697 if (!ibqp->uobject) {
4698 qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
4699 qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
4700 } else {
4701 qp_attr->cap.max_send_wr = 0;
4702 qp_attr->cap.max_send_sge = 0;
4703 }
4704
4705 qp_init_attr->cap = qp_attr->cap;
4706
4707out:
4708 mutex_unlock(&hr_qp->mutex);
926a01dc
WHX
4709 return ret;
4710}
4711
4712static int hns_roce_v2_destroy_qp_common(struct hns_roce_dev *hr_dev,
4713 struct hns_roce_qp *hr_qp,
bdeacabd 4714 struct ib_udata *udata)
926a01dc 4715{
db50077b 4716 struct ib_device *ibdev = &hr_dev->ib_dev;
ae1c6148 4717 struct hns_roce_cq *send_cq, *recv_cq;
626903e9 4718 unsigned long flags;
d302c6e3 4719 int ret = 0;
926a01dc
WHX
4720
4721 if (hr_qp->ibqp.qp_type == IB_QPT_RC && hr_qp->state != IB_QPS_RESET) {
4722 /* Modify qp to reset before destroying qp */
4723 ret = hns_roce_v2_modify_qp(&hr_qp->ibqp, NULL, 0,
4724 hr_qp->state, IB_QPS_RESET);
d302c6e3 4725 if (ret)
ae1c6148
LO
4726 ibdev_err(ibdev,
4727 "failed to modify QP to RST, ret = %d\n",
4728 ret);
926a01dc
WHX
4729 }
4730
626903e9
XW
4731 send_cq = hr_qp->ibqp.send_cq ? to_hr_cq(hr_qp->ibqp.send_cq) : NULL;
4732 recv_cq = hr_qp->ibqp.recv_cq ? to_hr_cq(hr_qp->ibqp.recv_cq) : NULL;
926a01dc 4733
626903e9 4734 spin_lock_irqsave(&hr_dev->qp_list_lock, flags);
926a01dc
WHX
4735 hns_roce_lock_cqs(send_cq, recv_cq);
4736
bdeacabd 4737 if (!udata) {
626903e9
XW
4738 if (recv_cq)
4739 __hns_roce_v2_cq_clean(recv_cq, hr_qp->qpn,
4740 (hr_qp->ibqp.srq ?
4741 to_hr_srq(hr_qp->ibqp.srq) :
4742 NULL));
4743
4744 if (send_cq && send_cq != recv_cq)
926a01dc 4745 __hns_roce_v2_cq_clean(send_cq, hr_qp->qpn, NULL);
626903e9 4746
926a01dc
WHX
4747 }
4748
4749 hns_roce_qp_remove(hr_dev, hr_qp);
4750
4751 hns_roce_unlock_cqs(send_cq, recv_cq);
626903e9 4752 spin_unlock_irqrestore(&hr_dev->qp_list_lock, flags);
926a01dc 4753
d302c6e3 4754 return ret;
926a01dc
WHX
4755}
4756
c4367a26 4757static int hns_roce_v2_destroy_qp(struct ib_qp *ibqp, struct ib_udata *udata)
926a01dc
WHX
4758{
4759 struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4760 struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4761 int ret;
4762
bdeacabd 4763 ret = hns_roce_v2_destroy_qp_common(hr_dev, hr_qp, udata);
d302c6e3 4764 if (ret)
ae1c6148
LO
4765 ibdev_err(&hr_dev->ib_dev,
4766 "failed to destroy QP 0x%06lx, ret = %d\n",
db50077b 4767 hr_qp->qpn, ret);
926a01dc 4768
e365b26c 4769 hns_roce_qp_destroy(hr_dev, hr_qp, udata);
926a01dc
WHX
4770
4771 return 0;
4772}
4773
aa84fa18 4774static int hns_roce_v2_qp_flow_control_init(struct hns_roce_dev *hr_dev,
ae1c6148 4775 struct hns_roce_qp *hr_qp)
aa84fa18 4776{
ae1c6148 4777 struct ib_device *ibdev = &hr_dev->ib_dev;
da91ddfd 4778 struct hns_roce_sccc_clr_done *resp;
aa84fa18
YL
4779 struct hns_roce_sccc_clr *clr;
4780 struct hns_roce_cmq_desc desc;
4781 int ret, i;
4782
4783 mutex_lock(&hr_dev->qp_table.scc_mutex);
4784
4785 /* set scc ctx clear done flag */
4786 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_RESET_SCCC, false);
aa84fa18
YL
4787 ret = hns_roce_cmq_send(hr_dev, &desc, 1);
4788 if (ret) {
ae1c6148 4789 ibdev_err(ibdev, "failed to reset SCC ctx, ret = %d\n", ret);
aa84fa18
YL
4790 goto out;
4791 }
4792
4793 /* clear scc context */
4794 hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CLR_SCCC, false);
4795 clr = (struct hns_roce_sccc_clr *)desc.data;
4796 clr->qpn = cpu_to_le32(hr_qp->qpn);
4797 ret = hns_roce_cmq_send(hr_dev, &desc, 1);
4798 if (ret) {
ae1c6148 4799 ibdev_err(ibdev, "failed to clear SCC ctx, ret = %d\n", ret);
aa84fa18
YL
4800 goto out;
4801 }
4802
4803 /* query scc context clear is done or not */
4804 resp = (struct hns_roce_sccc_clr_done *)desc.data;
4805 for (i = 0; i <= HNS_ROCE_CMQ_SCC_CLR_DONE_CNT; i++) {
4806 hns_roce_cmq_setup_basic_desc(&desc,
4807 HNS_ROCE_OPC_QUERY_SCCC, true);
4808 ret = hns_roce_cmq_send(hr_dev, &desc, 1);
4809 if (ret) {
ae1c6148
LO
4810 ibdev_err(ibdev, "failed to query clr cmq, ret = %d\n",
4811 ret);
aa84fa18
YL
4812 goto out;
4813 }
4814
4815 if (resp->clr_done)
4816 goto out;
4817
4818 msleep(20);
4819 }
4820
ae1c6148 4821 ibdev_err(ibdev, "Query SCC clr done flag overtime.\n");
aa84fa18
YL
4822 ret = -ETIMEDOUT;
4823
4824out:
4825 mutex_unlock(&hr_dev->qp_table.scc_mutex);
4826 return ret;
4827}
4828
b156269d 4829static int hns_roce_v2_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
4830{
4831 struct hns_roce_dev *hr_dev = to_hr_dev(cq->device);
4832 struct hns_roce_v2_cq_context *cq_context;
4833 struct hns_roce_cq *hr_cq = to_hr_cq(cq);
4834 struct hns_roce_v2_cq_context *cqc_mask;
4835 struct hns_roce_cmd_mailbox *mailbox;
4836 int ret;
4837
4838 mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
4839 if (IS_ERR(mailbox))
4840 return PTR_ERR(mailbox);
4841
4842 cq_context = mailbox->buf;
4843 cqc_mask = (struct hns_roce_v2_cq_context *)mailbox->buf + 1;
4844
4845 memset(cqc_mask, 0xff, sizeof(*cqc_mask));
4846
4847 roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
4848 V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
4849 cq_count);
4850 roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
4851 V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
4852 0);
4853 roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
4854 V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
4855 cq_period);
4856 roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
4857 V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
4858 0);
4859
4860 ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_cq->cqn, 1,
4861 HNS_ROCE_CMD_MODIFY_CQC,
4862 HNS_ROCE_CMD_TIMEOUT_MSECS);
4863 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
4864 if (ret)
ae1c6148
LO
4865 ibdev_err(&hr_dev->ib_dev,
4866 "failed to process cmd when modifying CQ, ret = %d\n",
4867 ret);
b156269d 4868
4869 return ret;
4870}
4871
0425e3e6
YL
4872static void hns_roce_irq_work_handle(struct work_struct *work)
4873{
4874 struct hns_roce_work *irq_work =
4875 container_of(work, struct hns_roce_work, work);
ae1c6148 4876 struct ib_device *ibdev = &irq_work->hr_dev->ib_dev;
0425e3e6 4877 u32 qpn = irq_work->qpn;
b00a92c8 4878 u32 cqn = irq_work->cqn;
0425e3e6
YL
4879
4880 switch (irq_work->event_type) {
b00a92c8 4881 case HNS_ROCE_EVENT_TYPE_PATH_MIG:
ae1c6148 4882 ibdev_info(ibdev, "Path migrated succeeded.\n");
b00a92c8 4883 break;
4884 case HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED:
ae1c6148 4885 ibdev_warn(ibdev, "Path migration failed.\n");
b00a92c8 4886 break;
4887 case HNS_ROCE_EVENT_TYPE_COMM_EST:
b00a92c8 4888 break;
4889 case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
ae1c6148 4890 ibdev_warn(ibdev, "Send queue drained.\n");
b00a92c8 4891 break;
0425e3e6 4892 case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
ae1c6148
LO
4893 ibdev_err(ibdev, "Local work queue 0x%x catast error, sub_event type is: %d\n",
4894 qpn, irq_work->sub_type);
b00a92c8 4895 break;
0425e3e6 4896 case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
ae1c6148
LO
4897 ibdev_err(ibdev, "Invalid request local work queue 0x%x error.\n",
4898 qpn);
b00a92c8 4899 break;
0425e3e6 4900 case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
ae1c6148
LO
4901 ibdev_err(ibdev, "Local access violation work queue 0x%x error, sub_event type is: %d\n",
4902 qpn, irq_work->sub_type);
b00a92c8 4903 break;
4904 case HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH:
ae1c6148 4905 ibdev_warn(ibdev, "SRQ limit reach.\n");
b00a92c8 4906 break;
4907 case HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH:
ae1c6148 4908 ibdev_warn(ibdev, "SRQ last wqe reach.\n");
b00a92c8 4909 break;
4910 case HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR:
ae1c6148 4911 ibdev_err(ibdev, "SRQ catas error.\n");
b00a92c8 4912 break;
4913 case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
ae1c6148 4914 ibdev_err(ibdev, "CQ 0x%x access err.\n", cqn);
b00a92c8 4915 break;
4916 case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
ae1c6148 4917 ibdev_warn(ibdev, "CQ 0x%x overflow\n", cqn);
b00a92c8 4918 break;
4919 case HNS_ROCE_EVENT_TYPE_DB_OVERFLOW:
ae1c6148 4920 ibdev_warn(ibdev, "DB overflow.\n");
b00a92c8 4921 break;
4922 case HNS_ROCE_EVENT_TYPE_FLR:
ae1c6148 4923 ibdev_warn(ibdev, "Function level reset.\n");
0425e3e6
YL
4924 break;
4925 default:
4926 break;
4927 }
4928
4929 kfree(irq_work);
4930}
4931
4932static void hns_roce_v2_init_irq_work(struct hns_roce_dev *hr_dev,
b00a92c8 4933 struct hns_roce_eq *eq,
4934 u32 qpn, u32 cqn)
0425e3e6
YL
4935{
4936 struct hns_roce_work *irq_work;
4937
4938 irq_work = kzalloc(sizeof(struct hns_roce_work), GFP_ATOMIC);
4939 if (!irq_work)
4940 return;
4941
4942 INIT_WORK(&(irq_work->work), hns_roce_irq_work_handle);
4943 irq_work->hr_dev = hr_dev;
4944 irq_work->qpn = qpn;
b00a92c8 4945 irq_work->cqn = cqn;
0425e3e6
YL
4946 irq_work->event_type = eq->event_type;
4947 irq_work->sub_type = eq->sub_type;
4948 queue_work(hr_dev->irq_workq, &(irq_work->work));
4949}
4950
a5073d60
YL
4951static void set_eq_cons_index_v2(struct hns_roce_eq *eq)
4952{
d3743fa9 4953 struct hns_roce_dev *hr_dev = eq->hr_dev;
880f133c 4954 __le32 doorbell[2] = {};
a5073d60
YL
4955
4956 if (eq->type_flag == HNS_ROCE_AEQ) {
4957 roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
4958 HNS_ROCE_V2_EQ_DB_CMD_S,
4959 eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
4960 HNS_ROCE_EQ_DB_CMD_AEQ :
4961 HNS_ROCE_EQ_DB_CMD_AEQ_ARMED);
4962 } else {
4963 roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_TAG_M,
4964 HNS_ROCE_V2_EQ_DB_TAG_S, eq->eqn);
4965
4966 roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
4967 HNS_ROCE_V2_EQ_DB_CMD_S,
4968 eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
4969 HNS_ROCE_EQ_DB_CMD_CEQ :
4970 HNS_ROCE_EQ_DB_CMD_CEQ_ARMED);
4971 }
4972
4973 roce_set_field(doorbell[1], HNS_ROCE_V2_EQ_DB_PARA_M,
4974 HNS_ROCE_V2_EQ_DB_PARA_S,
4975 (eq->cons_index & HNS_ROCE_V2_CONS_IDX_M));
4976
d3743fa9 4977 hns_roce_write64(hr_dev, doorbell, eq->doorbell);
a5073d60
YL
4978}
4979
a5073d60
YL
4980static struct hns_roce_aeqe *next_aeqe_sw_v2(struct hns_roce_eq *eq)
4981{
4982 struct hns_roce_aeqe *aeqe;
4983
477a0a38 4984 aeqe = hns_roce_buf_offset(eq->mtr.kmem,
cc23267a
XW
4985 (eq->cons_index & (eq->entries - 1)) *
4986 HNS_ROCE_AEQ_ENTRY_SIZE);
4987
a5073d60
YL
4988 return (roce_get_bit(aeqe->asyn, HNS_ROCE_V2_AEQ_AEQE_OWNER_S) ^
4989 !!(eq->cons_index & eq->entries)) ? aeqe : NULL;
4990}
4991
4992static int hns_roce_v2_aeq_int(struct hns_roce_dev *hr_dev,
4993 struct hns_roce_eq *eq)
4994{
4995 struct device *dev = hr_dev->dev;
e7f40440 4996 struct hns_roce_aeqe *aeqe = next_aeqe_sw_v2(eq);
a5073d60
YL
4997 int aeqe_found = 0;
4998 int event_type;
0425e3e6 4999 int sub_type;
81fce629 5000 u32 srqn;
0425e3e6
YL
5001 u32 qpn;
5002 u32 cqn;
a5073d60 5003
e7f40440 5004 while (aeqe) {
4044a3f4
YL
5005 /* Make sure we read AEQ entry after we have checked the
5006 * ownership bit
5007 */
5008 dma_rmb();
a5073d60
YL
5009
5010 event_type = roce_get_field(aeqe->asyn,
5011 HNS_ROCE_V2_AEQE_EVENT_TYPE_M,
5012 HNS_ROCE_V2_AEQE_EVENT_TYPE_S);
0425e3e6
YL
5013 sub_type = roce_get_field(aeqe->asyn,
5014 HNS_ROCE_V2_AEQE_SUB_TYPE_M,
5015 HNS_ROCE_V2_AEQE_SUB_TYPE_S);
5016 qpn = roce_get_field(aeqe->event.qp_event.qp,
5017 HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
5018 HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
5019 cqn = roce_get_field(aeqe->event.cq_event.cq,
5020 HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
5021 HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
81fce629
LO
5022 srqn = roce_get_field(aeqe->event.srq_event.srq,
5023 HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
5024 HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
a5073d60
YL
5025
5026 switch (event_type) {
5027 case HNS_ROCE_EVENT_TYPE_PATH_MIG:
a5073d60 5028 case HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED:
a5073d60
YL
5029 case HNS_ROCE_EVENT_TYPE_COMM_EST:
5030 case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
5031 case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
81fce629 5032 case HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH:
a5073d60
YL
5033 case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
5034 case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
b00a92c8 5035 hns_roce_qp_event(hr_dev, qpn, event_type);
a5073d60
YL
5036 break;
5037 case HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH:
a5073d60 5038 case HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR:
81fce629 5039 hns_roce_srq_event(hr_dev, srqn, event_type);
a5073d60
YL
5040 break;
5041 case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
5042 case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
b00a92c8 5043 hns_roce_cq_event(hr_dev, cqn, event_type);
a5073d60
YL
5044 break;
5045 case HNS_ROCE_EVENT_TYPE_DB_OVERFLOW:
a5073d60
YL
5046 break;
5047 case HNS_ROCE_EVENT_TYPE_MB:
5048 hns_roce_cmd_event(hr_dev,
5049 le16_to_cpu(aeqe->event.cmd.token),
5050 aeqe->event.cmd.status,
5051 le64_to_cpu(aeqe->event.cmd.out_param));
5052 break;
5053 case HNS_ROCE_EVENT_TYPE_CEQ_OVERFLOW:
a5073d60
YL
5054 break;
5055 case HNS_ROCE_EVENT_TYPE_FLR:
a5073d60
YL
5056 break;
5057 default:
5058 dev_err(dev, "Unhandled event %d on EQ %d at idx %u.\n",
5059 event_type, eq->eqn, eq->cons_index);
5060 break;
790b57f6 5061 }
a5073d60 5062
0425e3e6
YL
5063 eq->event_type = event_type;
5064 eq->sub_type = sub_type;
a5073d60
YL
5065 ++eq->cons_index;
5066 aeqe_found = 1;
5067
249f2f92 5068 if (eq->cons_index > (2 * eq->entries - 1))
a5073d60 5069 eq->cons_index = 0;
249f2f92 5070
b00a92c8 5071 hns_roce_v2_init_irq_work(hr_dev, eq, qpn, cqn);
e7f40440
LC
5072
5073 aeqe = next_aeqe_sw_v2(eq);
a5073d60
YL
5074 }
5075
5076 set_eq_cons_index_v2(eq);
5077 return aeqe_found;
5078}
5079
a5073d60
YL
5080static struct hns_roce_ceqe *next_ceqe_sw_v2(struct hns_roce_eq *eq)
5081{
5082 struct hns_roce_ceqe *ceqe;
5083
477a0a38 5084 ceqe = hns_roce_buf_offset(eq->mtr.kmem,
cc23267a
XW
5085 (eq->cons_index & (eq->entries - 1)) *
5086 HNS_ROCE_CEQ_ENTRY_SIZE);
a5073d60
YL
5087 return (!!(roce_get_bit(ceqe->comp, HNS_ROCE_V2_CEQ_CEQE_OWNER_S))) ^
5088 (!!(eq->cons_index & eq->entries)) ? ceqe : NULL;
5089}
5090
5091static int hns_roce_v2_ceq_int(struct hns_roce_dev *hr_dev,
5092 struct hns_roce_eq *eq)
5093{
e7f40440 5094 struct hns_roce_ceqe *ceqe = next_ceqe_sw_v2(eq);
a5073d60
YL
5095 int ceqe_found = 0;
5096 u32 cqn;
5097
e7f40440 5098 while (ceqe) {
4044a3f4
YL
5099 /* Make sure we read CEQ entry after we have checked the
5100 * ownership bit
5101 */
5102 dma_rmb();
5103
60262b10 5104 cqn = roce_get_field(ceqe->comp, HNS_ROCE_V2_CEQE_COMP_CQN_M,
a5073d60
YL
5105 HNS_ROCE_V2_CEQE_COMP_CQN_S);
5106
5107 hns_roce_cq_completion(hr_dev, cqn);
5108
5109 ++eq->cons_index;
5110 ceqe_found = 1;
5111
bceda6e6 5112 if (eq->cons_index > (EQ_DEPTH_COEFF * eq->entries - 1))
a5073d60 5113 eq->cons_index = 0;
e7f40440
LC
5114
5115 ceqe = next_ceqe_sw_v2(eq);
a5073d60
YL
5116 }
5117
5118 set_eq_cons_index_v2(eq);
5119
5120 return ceqe_found;
5121}
5122
5123static irqreturn_t hns_roce_v2_msix_interrupt_eq(int irq, void *eq_ptr)
5124{
5125 struct hns_roce_eq *eq = eq_ptr;
5126 struct hns_roce_dev *hr_dev = eq->hr_dev;
5127 int int_work = 0;
5128
5129 if (eq->type_flag == HNS_ROCE_CEQ)
5130 /* Completion event interrupt */
5131 int_work = hns_roce_v2_ceq_int(hr_dev, eq);
5132 else
5133 /* Asychronous event interrupt */
5134 int_work = hns_roce_v2_aeq_int(hr_dev, eq);
5135
5136 return IRQ_RETVAL(int_work);
5137}
5138
5139static irqreturn_t hns_roce_v2_msix_interrupt_abn(int irq, void *dev_id)
5140{
5141 struct hns_roce_dev *hr_dev = dev_id;
5142 struct device *dev = hr_dev->dev;
5143 int int_work = 0;
5144 u32 int_st;
5145 u32 int_en;
5146
5147 /* Abnormal interrupt */
5148 int_st = roce_read(hr_dev, ROCEE_VF_ABN_INT_ST_REG);
5149 int_en = roce_read(hr_dev, ROCEE_VF_ABN_INT_EN_REG);
5150
bfe86035 5151 if (int_st & BIT(HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S)) {
2b9acb9a
XT
5152 struct pci_dev *pdev = hr_dev->pci_dev;
5153 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
5154 const struct hnae3_ae_ops *ops = ae_dev->ops;
5155
a5073d60
YL
5156 dev_err(dev, "AEQ overflow!\n");
5157
bfe86035 5158 int_st |= 1 << HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S;
a5073d60
YL
5159 roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
5160
2b9acb9a
XT
5161 /* Set reset level for reset_event() */
5162 if (ops->set_default_reset_request)
5163 ops->set_default_reset_request(ae_dev,
5164 HNAE3_FUNC_RESET);
5165 if (ops->reset_event)
5166 ops->reset_event(pdev, NULL);
5167
bfe86035 5168 int_en |= 1 << HNS_ROCE_V2_VF_ABN_INT_EN_S;
a5073d60
YL
5169 roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
5170
5171 int_work = 1;
bfe86035 5172 } else if (int_st & BIT(HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S)) {
a5073d60
YL
5173 dev_err(dev, "BUS ERR!\n");
5174
bfe86035 5175 int_st |= 1 << HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S;
a5073d60
YL
5176 roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
5177
bfe86035 5178 int_en |= 1 << HNS_ROCE_V2_VF_ABN_INT_EN_S;
a5073d60
YL
5179 roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
5180
5181 int_work = 1;
bfe86035 5182 } else if (int_st & BIT(HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S)) {
a5073d60
YL
5183 dev_err(dev, "OTHER ERR!\n");
5184
bfe86035 5185 int_st |= 1 << HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S;
a5073d60
YL
5186 roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
5187
bfe86035 5188 int_en |= 1 << HNS_ROCE_V2_VF_ABN_INT_EN_S;
a5073d60
YL
5189 roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
5190
5191 int_work = 1;
5192 } else
5193 dev_err(dev, "There is no abnormal irq found!\n");
5194
5195 return IRQ_RETVAL(int_work);
5196}
5197
5198static void hns_roce_v2_int_mask_enable(struct hns_roce_dev *hr_dev,
5199 int eq_num, int enable_flag)
5200{
5201 int i;
5202
5203 if (enable_flag == EQ_ENABLE) {
5204 for (i = 0; i < eq_num; i++)
5205 roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
5206 i * EQ_REG_OFFSET,
5207 HNS_ROCE_V2_VF_EVENT_INT_EN_M);
5208
5209 roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
5210 HNS_ROCE_V2_VF_ABN_INT_EN_M);
5211 roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
5212 HNS_ROCE_V2_VF_ABN_INT_CFG_M);
5213 } else {
5214 for (i = 0; i < eq_num; i++)
5215 roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
5216 i * EQ_REG_OFFSET,
5217 HNS_ROCE_V2_VF_EVENT_INT_EN_M & 0x0);
5218
5219 roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
5220 HNS_ROCE_V2_VF_ABN_INT_EN_M & 0x0);
5221 roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
5222 HNS_ROCE_V2_VF_ABN_INT_CFG_M & 0x0);
5223 }
5224}
5225
5226static void hns_roce_v2_destroy_eqc(struct hns_roce_dev *hr_dev, int eqn)
5227{
5228 struct device *dev = hr_dev->dev;
5229 int ret;
5230
5231 if (eqn < hr_dev->caps.num_comp_vectors)
5232 ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
5233 0, HNS_ROCE_CMD_DESTROY_CEQC,
5234 HNS_ROCE_CMD_TIMEOUT_MSECS);
5235 else
5236 ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
5237 0, HNS_ROCE_CMD_DESTROY_AEQC,
5238 HNS_ROCE_CMD_TIMEOUT_MSECS);
5239 if (ret)
5240 dev_err(dev, "[mailbox cmd] destroy eqc(%d) failed.\n", eqn);
5241}
5242
d7e2d343 5243static void free_eq_buf(struct hns_roce_dev *hr_dev, struct hns_roce_eq *eq)
a5073d60 5244{
477a0a38 5245 hns_roce_mtr_destroy(hr_dev, &eq->mtr);
a5073d60
YL
5246}
5247
477a0a38
XW
5248static int config_eqc(struct hns_roce_dev *hr_dev, struct hns_roce_eq *eq,
5249 void *mb_buf)
a5073d60 5250{
477a0a38 5251 u64 eqe_ba[MTT_MIN_COUNT] = { 0 };
a5073d60 5252 struct hns_roce_eq_context *eqc;
477a0a38 5253 u64 bt_ba = 0;
d7e2d343 5254 int count;
a5073d60
YL
5255
5256 eqc = mb_buf;
5257 memset(eqc, 0, sizeof(struct hns_roce_eq_context));
5258
5259 /* init eqc */
5260 eq->doorbell = hr_dev->reg_base + ROCEE_VF_EQ_DB_CFG0_REG;
a5073d60
YL
5261 eq->cons_index = 0;
5262 eq->over_ignore = HNS_ROCE_V2_EQ_OVER_IGNORE_0;
5263 eq->coalesce = HNS_ROCE_V2_EQ_COALESCE_0;
5264 eq->arm_st = HNS_ROCE_V2_EQ_ALWAYS_ARMED;
a5073d60
YL
5265 eq->shift = ilog2((unsigned int)eq->entries);
5266
cc23267a 5267 /* if not multi-hop, eqe buffer only use one trunk */
477a0a38
XW
5268 count = hns_roce_mtr_find(hr_dev, &eq->mtr, 0, eqe_ba, MTT_MIN_COUNT,
5269 &bt_ba);
5270 if (count < 1) {
5271 dev_err(hr_dev->dev, "failed to find EQE mtr\n");
5272 return -ENOBUFS;
d7e2d343 5273 }
a5073d60
YL
5274
5275 /* set eqc state */
60262b10 5276 roce_set_field(eqc->byte_4, HNS_ROCE_EQC_EQ_ST_M, HNS_ROCE_EQC_EQ_ST_S,
a5073d60
YL
5277 HNS_ROCE_V2_EQ_STATE_VALID);
5278
5279 /* set eqe hop num */
60262b10 5280 roce_set_field(eqc->byte_4, HNS_ROCE_EQC_HOP_NUM_M,
a5073d60
YL
5281 HNS_ROCE_EQC_HOP_NUM_S, eq->hop_num);
5282
5283 /* set eqc over_ignore */
60262b10 5284 roce_set_field(eqc->byte_4, HNS_ROCE_EQC_OVER_IGNORE_M,
a5073d60
YL
5285 HNS_ROCE_EQC_OVER_IGNORE_S, eq->over_ignore);
5286
5287 /* set eqc coalesce */
60262b10 5288 roce_set_field(eqc->byte_4, HNS_ROCE_EQC_COALESCE_M,
a5073d60
YL
5289 HNS_ROCE_EQC_COALESCE_S, eq->coalesce);
5290
5291 /* set eqc arm_state */
60262b10 5292 roce_set_field(eqc->byte_4, HNS_ROCE_EQC_ARM_ST_M,
a5073d60
YL
5293 HNS_ROCE_EQC_ARM_ST_S, eq->arm_st);
5294
5295 /* set eqn */
60262b10
LO
5296 roce_set_field(eqc->byte_4, HNS_ROCE_EQC_EQN_M, HNS_ROCE_EQC_EQN_S,
5297 eq->eqn);
a5073d60
YL
5298
5299 /* set eqe_cnt */
60262b10
LO
5300 roce_set_field(eqc->byte_4, HNS_ROCE_EQC_EQE_CNT_M,
5301 HNS_ROCE_EQC_EQE_CNT_S, HNS_ROCE_EQ_INIT_EQE_CNT);
a5073d60
YL
5302
5303 /* set eqe_ba_pg_sz */
60262b10 5304 roce_set_field(eqc->byte_8, HNS_ROCE_EQC_BA_PG_SZ_M,
5e6e78db 5305 HNS_ROCE_EQC_BA_PG_SZ_S,
477a0a38 5306 to_hr_hw_page_shift(eq->mtr.hem_cfg.ba_pg_shift));
a5073d60
YL
5307
5308 /* set eqe_buf_pg_sz */
60262b10 5309 roce_set_field(eqc->byte_8, HNS_ROCE_EQC_BUF_PG_SZ_M,
5e6e78db 5310 HNS_ROCE_EQC_BUF_PG_SZ_S,
477a0a38 5311 to_hr_hw_page_shift(eq->mtr.hem_cfg.buf_pg_shift));
a5073d60
YL
5312
5313 /* set eq_producer_idx */
60262b10
LO
5314 roce_set_field(eqc->byte_8, HNS_ROCE_EQC_PROD_INDX_M,
5315 HNS_ROCE_EQC_PROD_INDX_S, HNS_ROCE_EQ_INIT_PROD_IDX);
a5073d60
YL
5316
5317 /* set eq_max_cnt */
60262b10 5318 roce_set_field(eqc->byte_12, HNS_ROCE_EQC_MAX_CNT_M,
a5073d60
YL
5319 HNS_ROCE_EQC_MAX_CNT_S, eq->eq_max_cnt);
5320
5321 /* set eq_period */
60262b10 5322 roce_set_field(eqc->byte_12, HNS_ROCE_EQC_PERIOD_M,
a5073d60
YL
5323 HNS_ROCE_EQC_PERIOD_S, eq->eq_period);
5324
5325 /* set eqe_report_timer */
60262b10 5326 roce_set_field(eqc->eqe_report_timer, HNS_ROCE_EQC_REPORT_TIMER_M,
a5073d60
YL
5327 HNS_ROCE_EQC_REPORT_TIMER_S,
5328 HNS_ROCE_EQ_INIT_REPORT_TIMER);
5329
477a0a38 5330 /* set bt_ba [34:3] */
60262b10 5331 roce_set_field(eqc->eqe_ba0, HNS_ROCE_EQC_EQE_BA_L_M,
477a0a38 5332 HNS_ROCE_EQC_EQE_BA_L_S, bt_ba >> 3);
a5073d60 5333
477a0a38 5334 /* set bt_ba [64:35] */
60262b10 5335 roce_set_field(eqc->eqe_ba1, HNS_ROCE_EQC_EQE_BA_H_M,
477a0a38 5336 HNS_ROCE_EQC_EQE_BA_H_S, bt_ba >> 35);
a5073d60
YL
5337
5338 /* set eq shift */
60262b10
LO
5339 roce_set_field(eqc->byte_28, HNS_ROCE_EQC_SHIFT_M, HNS_ROCE_EQC_SHIFT_S,
5340 eq->shift);
a5073d60
YL
5341
5342 /* set eq MSI_IDX */
60262b10
LO
5343 roce_set_field(eqc->byte_28, HNS_ROCE_EQC_MSI_INDX_M,
5344 HNS_ROCE_EQC_MSI_INDX_S, HNS_ROCE_EQ_INIT_MSI_IDX);
a5073d60
YL
5345
5346 /* set cur_eqe_ba [27:12] */
60262b10 5347 roce_set_field(eqc->byte_28, HNS_ROCE_EQC_CUR_EQE_BA_L_M,
477a0a38 5348 HNS_ROCE_EQC_CUR_EQE_BA_L_S, eqe_ba[0] >> 12);
a5073d60
YL
5349
5350 /* set cur_eqe_ba [59:28] */
60262b10 5351 roce_set_field(eqc->byte_32, HNS_ROCE_EQC_CUR_EQE_BA_M_M,
477a0a38 5352 HNS_ROCE_EQC_CUR_EQE_BA_M_S, eqe_ba[0] >> 28);
a5073d60
YL
5353
5354 /* set cur_eqe_ba [63:60] */
60262b10 5355 roce_set_field(eqc->byte_36, HNS_ROCE_EQC_CUR_EQE_BA_H_M,
477a0a38 5356 HNS_ROCE_EQC_CUR_EQE_BA_H_S, eqe_ba[0] >> 60);
a5073d60
YL
5357
5358 /* set eq consumer idx */
60262b10
LO
5359 roce_set_field(eqc->byte_36, HNS_ROCE_EQC_CONS_INDX_M,
5360 HNS_ROCE_EQC_CONS_INDX_S, HNS_ROCE_EQ_INIT_CONS_IDX);
a5073d60
YL
5361
5362 /* set nex_eqe_ba[43:12] */
60262b10 5363 roce_set_field(eqc->nxt_eqe_ba0, HNS_ROCE_EQC_NXT_EQE_BA_L_M,
477a0a38 5364 HNS_ROCE_EQC_NXT_EQE_BA_L_S, eqe_ba[1] >> 12);
a5073d60
YL
5365
5366 /* set nex_eqe_ba[63:44] */
60262b10 5367 roce_set_field(eqc->nxt_eqe_ba1, HNS_ROCE_EQC_NXT_EQE_BA_H_M,
477a0a38 5368 HNS_ROCE_EQC_NXT_EQE_BA_H_S, eqe_ba[1] >> 44);
a5073d60 5369
477a0a38 5370 return 0;
d7e2d343 5371}
a5073d60 5372
d7e2d343
XW
5373static int alloc_eq_buf(struct hns_roce_dev *hr_dev, struct hns_roce_eq *eq)
5374{
477a0a38
XW
5375 struct hns_roce_buf_attr buf_attr = {};
5376 int err;
a5073d60 5377
477a0a38
XW
5378 if (hr_dev->caps.eqe_hop_num == HNS_ROCE_HOP_NUM_0)
5379 eq->hop_num = 0;
5380 else
5381 eq->hop_num = hr_dev->caps.eqe_hop_num;
a5073d60 5382
477a0a38
XW
5383 buf_attr.page_shift = hr_dev->caps.eqe_buf_pg_sz + PAGE_ADDR_SHIFT;
5384 buf_attr.region[0].size = eq->entries * eq->eqe_size;
5385 buf_attr.region[0].hopnum = eq->hop_num;
5386 buf_attr.region_count = 1;
5387 buf_attr.fixed_page = true;
d7e2d343 5388
477a0a38
XW
5389 err = hns_roce_mtr_create(hr_dev, &eq->mtr, &buf_attr,
5390 hr_dev->caps.srqwqe_ba_pg_sz +
5391 PAGE_ADDR_SHIFT, NULL, 0);
5392 if (err)
5393 dev_err(hr_dev->dev, "Failed to alloc EQE mtr, err %d\n", err);
a5073d60 5394
477a0a38 5395 return err;
a5073d60
YL
5396}
5397
5398static int hns_roce_v2_create_eq(struct hns_roce_dev *hr_dev,
5399 struct hns_roce_eq *eq,
5400 unsigned int eq_cmd)
5401{
a5073d60 5402 struct hns_roce_cmd_mailbox *mailbox;
a5073d60
YL
5403 int ret;
5404
5405 /* Allocate mailbox memory */
5406 mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
477a0a38
XW
5407 if (IS_ERR_OR_NULL(mailbox))
5408 return -ENOMEM;
a5073d60 5409
d7e2d343 5410 ret = alloc_eq_buf(hr_dev, eq);
477a0a38 5411 if (ret)
d7e2d343 5412 goto free_cmd_mbox;
477a0a38
XW
5413
5414 ret = config_eqc(hr_dev, eq, mailbox->buf);
5415 if (ret)
5416 goto err_cmd_mbox;
a5073d60
YL
5417
5418 ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, eq->eqn, 0,
5419 eq_cmd, HNS_ROCE_CMD_TIMEOUT_MSECS);
5420 if (ret) {
d7e2d343 5421 dev_err(hr_dev->dev, "[mailbox cmd] create eqc failed.\n");
a5073d60
YL
5422 goto err_cmd_mbox;
5423 }
5424
5425 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
5426
5427 return 0;
5428
5429err_cmd_mbox:
d7e2d343 5430 free_eq_buf(hr_dev, eq);
a5073d60
YL
5431
5432free_cmd_mbox:
5433 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
5434
5435 return ret;
5436}
5437
33db6f94
YL
5438static int __hns_roce_request_irq(struct hns_roce_dev *hr_dev, int irq_num,
5439 int comp_num, int aeq_num, int other_num)
5440{
5441 struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
5442 int i, j;
5443 int ret;
5444
5445 for (i = 0; i < irq_num; i++) {
5446 hr_dev->irq_names[i] = kzalloc(HNS_ROCE_INT_NAME_LEN,
5447 GFP_KERNEL);
5448 if (!hr_dev->irq_names[i]) {
5449 ret = -ENOMEM;
5450 goto err_kzalloc_failed;
5451 }
5452 }
5453
6def7de6 5454 /* irq contains: abnormal + AEQ + CEQ */
bebdb83f 5455 for (j = 0; j < other_num; j++)
60262b10
LO
5456 snprintf((char *)hr_dev->irq_names[j], HNS_ROCE_INT_NAME_LEN,
5457 "hns-abn-%d", j);
bebdb83f
LC
5458
5459 for (j = other_num; j < (other_num + aeq_num); j++)
60262b10
LO
5460 snprintf((char *)hr_dev->irq_names[j], HNS_ROCE_INT_NAME_LEN,
5461 "hns-aeq-%d", j - other_num);
bebdb83f
LC
5462
5463 for (j = (other_num + aeq_num); j < irq_num; j++)
60262b10
LO
5464 snprintf((char *)hr_dev->irq_names[j], HNS_ROCE_INT_NAME_LEN,
5465 "hns-ceq-%d", j - other_num - aeq_num);
33db6f94
YL
5466
5467 for (j = 0; j < irq_num; j++) {
5468 if (j < other_num)
5469 ret = request_irq(hr_dev->irq[j],
5470 hns_roce_v2_msix_interrupt_abn,
5471 0, hr_dev->irq_names[j], hr_dev);
5472
5473 else if (j < (other_num + comp_num))
5474 ret = request_irq(eq_table->eq[j - other_num].irq,
5475 hns_roce_v2_msix_interrupt_eq,
5476 0, hr_dev->irq_names[j + aeq_num],
5477 &eq_table->eq[j - other_num]);
5478 else
5479 ret = request_irq(eq_table->eq[j - other_num].irq,
5480 hns_roce_v2_msix_interrupt_eq,
5481 0, hr_dev->irq_names[j - comp_num],
5482 &eq_table->eq[j - other_num]);
5483 if (ret) {
5484 dev_err(hr_dev->dev, "Request irq error!\n");
5485 goto err_request_failed;
5486 }
5487 }
5488
5489 return 0;
5490
5491err_request_failed:
5492 for (j -= 1; j >= 0; j--)
5493 if (j < other_num)
5494 free_irq(hr_dev->irq[j], hr_dev);
5495 else
5496 free_irq(eq_table->eq[j - other_num].irq,
5497 &eq_table->eq[j - other_num]);
5498
5499err_kzalloc_failed:
5500 for (i -= 1; i >= 0; i--)
5501 kfree(hr_dev->irq_names[i]);
5502
5503 return ret;
5504}
5505
5506static void __hns_roce_free_irq(struct hns_roce_dev *hr_dev)
5507{
5508 int irq_num;
5509 int eq_num;
5510 int i;
5511
5512 eq_num = hr_dev->caps.num_comp_vectors + hr_dev->caps.num_aeq_vectors;
5513 irq_num = eq_num + hr_dev->caps.num_other_vectors;
5514
5515 for (i = 0; i < hr_dev->caps.num_other_vectors; i++)
5516 free_irq(hr_dev->irq[i], hr_dev);
5517
5518 for (i = 0; i < eq_num; i++)
5519 free_irq(hr_dev->eq_table.eq[i].irq, &hr_dev->eq_table.eq[i]);
5520
5521 for (i = 0; i < irq_num; i++)
5522 kfree(hr_dev->irq_names[i]);
5523}
5524
a5073d60
YL
5525static int hns_roce_v2_init_eq_table(struct hns_roce_dev *hr_dev)
5526{
5527 struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
5528 struct device *dev = hr_dev->dev;
5529 struct hns_roce_eq *eq;
5530 unsigned int eq_cmd;
5531 int irq_num;
5532 int eq_num;
5533 int other_num;
5534 int comp_num;
5535 int aeq_num;
33db6f94 5536 int i;
a5073d60
YL
5537 int ret;
5538
5539 other_num = hr_dev->caps.num_other_vectors;
5540 comp_num = hr_dev->caps.num_comp_vectors;
5541 aeq_num = hr_dev->caps.num_aeq_vectors;
5542
5543 eq_num = comp_num + aeq_num;
5544 irq_num = eq_num + other_num;
5545
5546 eq_table->eq = kcalloc(eq_num, sizeof(*eq_table->eq), GFP_KERNEL);
5547 if (!eq_table->eq)
5548 return -ENOMEM;
5549
a5073d60 5550 /* create eq */
33db6f94
YL
5551 for (i = 0; i < eq_num; i++) {
5552 eq = &eq_table->eq[i];
a5073d60 5553 eq->hr_dev = hr_dev;
33db6f94
YL
5554 eq->eqn = i;
5555 if (i < comp_num) {
a5073d60
YL
5556 /* CEQ */
5557 eq_cmd = HNS_ROCE_CMD_CREATE_CEQC;
5558 eq->type_flag = HNS_ROCE_CEQ;
5559 eq->entries = hr_dev->caps.ceqe_depth;
5560 eq->eqe_size = HNS_ROCE_CEQ_ENTRY_SIZE;
33db6f94 5561 eq->irq = hr_dev->irq[i + other_num + aeq_num];
a5073d60
YL
5562 eq->eq_max_cnt = HNS_ROCE_CEQ_DEFAULT_BURST_NUM;
5563 eq->eq_period = HNS_ROCE_CEQ_DEFAULT_INTERVAL;
5564 } else {
5565 /* AEQ */
5566 eq_cmd = HNS_ROCE_CMD_CREATE_AEQC;
5567 eq->type_flag = HNS_ROCE_AEQ;
5568 eq->entries = hr_dev->caps.aeqe_depth;
5569 eq->eqe_size = HNS_ROCE_AEQ_ENTRY_SIZE;
33db6f94 5570 eq->irq = hr_dev->irq[i - comp_num + other_num];
a5073d60
YL
5571 eq->eq_max_cnt = HNS_ROCE_AEQ_DEFAULT_BURST_NUM;
5572 eq->eq_period = HNS_ROCE_AEQ_DEFAULT_INTERVAL;
5573 }
5574
5575 ret = hns_roce_v2_create_eq(hr_dev, eq, eq_cmd);
5576 if (ret) {
5577 dev_err(dev, "eq create failed.\n");
5578 goto err_create_eq_fail;
5579 }
5580 }
5581
5582 /* enable irq */
5583 hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_ENABLE);
5584
33db6f94
YL
5585 ret = __hns_roce_request_irq(hr_dev, irq_num, comp_num,
5586 aeq_num, other_num);
5587 if (ret) {
5588 dev_err(dev, "Request irq failed.\n");
5589 goto err_request_irq_fail;
a5073d60
YL
5590 }
5591
ffd541d4 5592 hr_dev->irq_workq = alloc_ordered_workqueue("hns_roce_irq_workq", 0);
0425e3e6
YL
5593 if (!hr_dev->irq_workq) {
5594 dev_err(dev, "Create irq workqueue failed!\n");
f1a31542 5595 ret = -ENOMEM;
33db6f94 5596 goto err_create_wq_fail;
0425e3e6
YL
5597 }
5598
a5073d60
YL
5599 return 0;
5600
33db6f94
YL
5601err_create_wq_fail:
5602 __hns_roce_free_irq(hr_dev);
5603
a5073d60 5604err_request_irq_fail:
33db6f94 5605 hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_DISABLE);
a5073d60
YL
5606
5607err_create_eq_fail:
a5073d60 5608 for (i -= 1; i >= 0; i--)
d7e2d343 5609 free_eq_buf(hr_dev, &eq_table->eq[i]);
a5073d60
YL
5610 kfree(eq_table->eq);
5611
5612 return ret;
5613}
5614
5615static void hns_roce_v2_cleanup_eq_table(struct hns_roce_dev *hr_dev)
5616{
5617 struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
a5073d60
YL
5618 int eq_num;
5619 int i;
5620
5621 eq_num = hr_dev->caps.num_comp_vectors + hr_dev->caps.num_aeq_vectors;
a5073d60
YL
5622
5623 /* Disable irq */
5624 hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_DISABLE);
5625
33db6f94 5626 __hns_roce_free_irq(hr_dev);
a5073d60
YL
5627
5628 for (i = 0; i < eq_num; i++) {
5629 hns_roce_v2_destroy_eqc(hr_dev, i);
5630
d7e2d343 5631 free_eq_buf(hr_dev, &eq_table->eq[i]);
a5073d60
YL
5632 }
5633
a5073d60 5634 kfree(eq_table->eq);
0425e3e6
YL
5635
5636 flush_workqueue(hr_dev->irq_workq);
5637 destroy_workqueue(hr_dev->irq_workq);
a5073d60
YL
5638}
5639
c7bcb134
LO
5640static void hns_roce_v2_write_srqc(struct hns_roce_dev *hr_dev,
5641 struct hns_roce_srq *srq, u32 pdn, u16 xrcd,
5642 u32 cqn, void *mb_buf, u64 *mtts_wqe,
5643 u64 *mtts_idx, dma_addr_t dma_handle_wqe,
5644 dma_addr_t dma_handle_idx)
5645{
5646 struct hns_roce_srq_context *srq_context;
5647
5648 srq_context = mb_buf;
5649 memset(srq_context, 0, sizeof(*srq_context));
5650
5651 roce_set_field(srq_context->byte_4_srqn_srqst, SRQC_BYTE_4_SRQ_ST_M,
5652 SRQC_BYTE_4_SRQ_ST_S, 1);
5653
5654 roce_set_field(srq_context->byte_4_srqn_srqst,
5655 SRQC_BYTE_4_SRQ_WQE_HOP_NUM_M,
5656 SRQC_BYTE_4_SRQ_WQE_HOP_NUM_S,
5657 (hr_dev->caps.srqwqe_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 :
5658 hr_dev->caps.srqwqe_hop_num));
5659 roce_set_field(srq_context->byte_4_srqn_srqst,
5660 SRQC_BYTE_4_SRQ_SHIFT_M, SRQC_BYTE_4_SRQ_SHIFT_S,
d938d785 5661 ilog2(srq->wqe_cnt));
c7bcb134
LO
5662
5663 roce_set_field(srq_context->byte_4_srqn_srqst, SRQC_BYTE_4_SRQN_M,
5664 SRQC_BYTE_4_SRQN_S, srq->srqn);
5665
5666 roce_set_field(srq_context->byte_8_limit_wl, SRQC_BYTE_8_SRQ_LIMIT_WL_M,
5667 SRQC_BYTE_8_SRQ_LIMIT_WL_S, 0);
5668
5669 roce_set_field(srq_context->byte_12_xrcd, SRQC_BYTE_12_SRQ_XRCD_M,
5670 SRQC_BYTE_12_SRQ_XRCD_S, xrcd);
5671
5672 srq_context->wqe_bt_ba = cpu_to_le32((u32)(dma_handle_wqe >> 3));
5673
5674 roce_set_field(srq_context->byte_24_wqe_bt_ba,
5675 SRQC_BYTE_24_SRQ_WQE_BT_BA_M,
5676 SRQC_BYTE_24_SRQ_WQE_BT_BA_S,
bfe86035 5677 dma_handle_wqe >> 35);
c7bcb134
LO
5678
5679 roce_set_field(srq_context->byte_28_rqws_pd, SRQC_BYTE_28_PD_M,
5680 SRQC_BYTE_28_PD_S, pdn);
5681 roce_set_field(srq_context->byte_28_rqws_pd, SRQC_BYTE_28_RQWS_M,
5682 SRQC_BYTE_28_RQWS_S, srq->max_gs <= 0 ? 0 :
5683 fls(srq->max_gs - 1));
5684
bfe86035 5685 srq_context->idx_bt_ba = cpu_to_le32(dma_handle_idx >> 3);
c7bcb134
LO
5686 roce_set_field(srq_context->rsv_idx_bt_ba,
5687 SRQC_BYTE_36_SRQ_IDX_BT_BA_M,
5688 SRQC_BYTE_36_SRQ_IDX_BT_BA_S,
bfe86035 5689 dma_handle_idx >> 35);
c7bcb134 5690
c7bcb134 5691 srq_context->idx_cur_blk_addr =
6fd610c5 5692 cpu_to_le32(to_hr_hw_page_addr(mtts_idx[0]));
c7bcb134
LO
5693 roce_set_field(srq_context->byte_44_idxbufpgsz_addr,
5694 SRQC_BYTE_44_SRQ_IDX_CUR_BLK_ADDR_M,
5695 SRQC_BYTE_44_SRQ_IDX_CUR_BLK_ADDR_S,
6fd610c5 5696 upper_32_bits(to_hr_hw_page_addr(mtts_idx[0])));
c7bcb134
LO
5697 roce_set_field(srq_context->byte_44_idxbufpgsz_addr,
5698 SRQC_BYTE_44_SRQ_IDX_HOP_NUM_M,
5699 SRQC_BYTE_44_SRQ_IDX_HOP_NUM_S,
5700 hr_dev->caps.idx_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 :
5701 hr_dev->caps.idx_hop_num);
5702
6fd610c5
XW
5703 roce_set_field(
5704 srq_context->byte_44_idxbufpgsz_addr,
5705 SRQC_BYTE_44_SRQ_IDX_BA_PG_SZ_M,
5706 SRQC_BYTE_44_SRQ_IDX_BA_PG_SZ_S,
5707 to_hr_hw_page_shift(srq->idx_que.mtr.hem_cfg.ba_pg_shift));
5708 roce_set_field(
5709 srq_context->byte_44_idxbufpgsz_addr,
5710 SRQC_BYTE_44_SRQ_IDX_BUF_PG_SZ_M,
5711 SRQC_BYTE_44_SRQ_IDX_BUF_PG_SZ_S,
5712 to_hr_hw_page_shift(srq->idx_que.mtr.hem_cfg.buf_pg_shift));
c7bcb134 5713
c7bcb134 5714 srq_context->idx_nxt_blk_addr =
6fd610c5 5715 cpu_to_le32(to_hr_hw_page_addr(mtts_idx[1]));
c7bcb134
LO
5716 roce_set_field(srq_context->rsv_idxnxtblkaddr,
5717 SRQC_BYTE_52_SRQ_IDX_NXT_BLK_ADDR_M,
5718 SRQC_BYTE_52_SRQ_IDX_NXT_BLK_ADDR_S,
6fd610c5 5719 upper_32_bits(to_hr_hw_page_addr(mtts_idx[1])));
c7bcb134
LO
5720 roce_set_field(srq_context->byte_56_xrc_cqn,
5721 SRQC_BYTE_56_SRQ_XRC_CQN_M, SRQC_BYTE_56_SRQ_XRC_CQN_S,
5722 cqn);
5723 roce_set_field(srq_context->byte_56_xrc_cqn,
5724 SRQC_BYTE_56_SRQ_WQE_BA_PG_SZ_M,
5725 SRQC_BYTE_56_SRQ_WQE_BA_PG_SZ_S,
6fd610c5 5726 to_hr_hw_page_shift(srq->buf_mtr.hem_cfg.ba_pg_shift));
c7bcb134
LO
5727 roce_set_field(srq_context->byte_56_xrc_cqn,
5728 SRQC_BYTE_56_SRQ_WQE_BUF_PG_SZ_M,
5729 SRQC_BYTE_56_SRQ_WQE_BUF_PG_SZ_S,
6fd610c5 5730 to_hr_hw_page_shift(srq->buf_mtr.hem_cfg.buf_pg_shift));
c7bcb134
LO
5731
5732 roce_set_bit(srq_context->db_record_addr_record_en,
5733 SRQC_BYTE_60_SRQ_RECORD_EN_S, 0);
5734}
5735
5736static int hns_roce_v2_modify_srq(struct ib_srq *ibsrq,
5737 struct ib_srq_attr *srq_attr,
5738 enum ib_srq_attr_mask srq_attr_mask,
5739 struct ib_udata *udata)
5740{
5741 struct hns_roce_dev *hr_dev = to_hr_dev(ibsrq->device);
5742 struct hns_roce_srq *srq = to_hr_srq(ibsrq);
5743 struct hns_roce_srq_context *srq_context;
5744 struct hns_roce_srq_context *srqc_mask;
5745 struct hns_roce_cmd_mailbox *mailbox;
5746 int ret;
5747
5748 if (srq_attr_mask & IB_SRQ_LIMIT) {
d938d785 5749 if (srq_attr->srq_limit >= srq->wqe_cnt)
c7bcb134
LO
5750 return -EINVAL;
5751
5752 mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
5753 if (IS_ERR(mailbox))
5754 return PTR_ERR(mailbox);
5755
5756 srq_context = mailbox->buf;
5757 srqc_mask = (struct hns_roce_srq_context *)mailbox->buf + 1;
5758
5759 memset(srqc_mask, 0xff, sizeof(*srqc_mask));
5760
5761 roce_set_field(srq_context->byte_8_limit_wl,
5762 SRQC_BYTE_8_SRQ_LIMIT_WL_M,
5763 SRQC_BYTE_8_SRQ_LIMIT_WL_S, srq_attr->srq_limit);
5764 roce_set_field(srqc_mask->byte_8_limit_wl,
5765 SRQC_BYTE_8_SRQ_LIMIT_WL_M,
5766 SRQC_BYTE_8_SRQ_LIMIT_WL_S, 0);
5767
5768 ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, srq->srqn, 0,
5769 HNS_ROCE_CMD_MODIFY_SRQC,
5770 HNS_ROCE_CMD_TIMEOUT_MSECS);
5771 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
5772 if (ret) {
ae1c6148
LO
5773 ibdev_err(&hr_dev->ib_dev,
5774 "failed to process cmd when modifying SRQ, ret = %d\n",
5775 ret);
c7bcb134
LO
5776 return ret;
5777 }
5778 }
5779
5780 return 0;
5781}
5782
c3c668e7 5783static int hns_roce_v2_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr)
c7bcb134
LO
5784{
5785 struct hns_roce_dev *hr_dev = to_hr_dev(ibsrq->device);
5786 struct hns_roce_srq *srq = to_hr_srq(ibsrq);
5787 struct hns_roce_srq_context *srq_context;
5788 struct hns_roce_cmd_mailbox *mailbox;
5789 int limit_wl;
5790 int ret;
5791
5792 mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
5793 if (IS_ERR(mailbox))
5794 return PTR_ERR(mailbox);
5795
5796 srq_context = mailbox->buf;
5797 ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, srq->srqn, 0,
5798 HNS_ROCE_CMD_QUERY_SRQC,
5799 HNS_ROCE_CMD_TIMEOUT_MSECS);
5800 if (ret) {
ae1c6148
LO
5801 ibdev_err(&hr_dev->ib_dev,
5802 "failed to process cmd when querying SRQ, ret = %d\n",
5803 ret);
c7bcb134
LO
5804 goto out;
5805 }
5806
5807 limit_wl = roce_get_field(srq_context->byte_8_limit_wl,
5808 SRQC_BYTE_8_SRQ_LIMIT_WL_M,
5809 SRQC_BYTE_8_SRQ_LIMIT_WL_S);
5810
5811 attr->srq_limit = limit_wl;
d938d785 5812 attr->max_wr = srq->wqe_cnt - 1;
c7bcb134
LO
5813 attr->max_sge = srq->max_gs;
5814
5815 memcpy(srq_context, mailbox->buf, sizeof(*srq_context));
5816
5817out:
5818 hns_roce_free_cmd_mailbox(hr_dev, mailbox);
5819 return ret;
5820}
5821
97545b10
LO
5822static int find_empty_entry(struct hns_roce_idx_que *idx_que,
5823 unsigned long size)
c7bcb134 5824{
97545b10 5825 int wqe_idx;
c7bcb134 5826
97545b10
LO
5827 if (unlikely(bitmap_full(idx_que->bitmap, size)))
5828 return -ENOSPC;
5829
5830 wqe_idx = find_first_zero_bit(idx_que->bitmap, size);
5831
5832 bitmap_set(idx_que->bitmap, wqe_idx, 1);
c7bcb134 5833
97545b10 5834 return wqe_idx;
c7bcb134
LO
5835}
5836
5837static void fill_idx_queue(struct hns_roce_idx_que *idx_que,
5838 int cur_idx, int wqe_idx)
5839{
5840 unsigned int *addr;
5841
6fd610c5 5842 addr = (unsigned int *)hns_roce_buf_offset(idx_que->mtr.kmem,
c7bcb134
LO
5843 cur_idx * idx_que->entry_sz);
5844 *addr = wqe_idx;
5845}
5846
5847static int hns_roce_v2_post_srq_recv(struct ib_srq *ibsrq,
5848 const struct ib_recv_wr *wr,
5849 const struct ib_recv_wr **bad_wr)
5850{
d3743fa9 5851 struct hns_roce_dev *hr_dev = to_hr_dev(ibsrq->device);
c7bcb134
LO
5852 struct hns_roce_srq *srq = to_hr_srq(ibsrq);
5853 struct hns_roce_v2_wqe_data_seg *dseg;
5854 struct hns_roce_v2_db srq_db;
5855 unsigned long flags;
5856 int ret = 0;
5857 int wqe_idx;
5858 void *wqe;
5859 int nreq;
5860 int ind;
5861 int i;
5862
5863 spin_lock_irqsave(&srq->lock, flags);
5864
d938d785 5865 ind = srq->head & (srq->wqe_cnt - 1);
c7bcb134
LO
5866
5867 for (nreq = 0; wr; ++nreq, wr = wr->next) {
5868 if (unlikely(wr->num_sge > srq->max_gs)) {
5869 ret = -EINVAL;
5870 *bad_wr = wr;
5871 break;
5872 }
5873
5874 if (unlikely(srq->head == srq->tail)) {
5875 ret = -ENOMEM;
5876 *bad_wr = wr;
5877 break;
5878 }
5879
d938d785 5880 wqe_idx = find_empty_entry(&srq->idx_que, srq->wqe_cnt);
97545b10
LO
5881 if (wqe_idx < 0) {
5882 ret = -ENOMEM;
5883 *bad_wr = wr;
5884 break;
5885 }
5886
c7bcb134
LO
5887 fill_idx_queue(&srq->idx_que, ind, wqe_idx);
5888 wqe = get_srq_wqe(srq, wqe_idx);
5889 dseg = (struct hns_roce_v2_wqe_data_seg *)wqe;
5890
5891 for (i = 0; i < wr->num_sge; ++i) {
5892 dseg[i].len = cpu_to_le32(wr->sg_list[i].length);
5893 dseg[i].lkey = cpu_to_le32(wr->sg_list[i].lkey);
5894 dseg[i].addr = cpu_to_le64(wr->sg_list[i].addr);
5895 }
5896
5897 if (i < srq->max_gs) {
4f18904c
LO
5898 dseg[i].len = 0;
5899 dseg[i].lkey = cpu_to_le32(0x100);
5900 dseg[i].addr = 0;
c7bcb134
LO
5901 }
5902
5903 srq->wrid[wqe_idx] = wr->wr_id;
d938d785 5904 ind = (ind + 1) & (srq->wqe_cnt - 1);
c7bcb134
LO
5905 }
5906
5907 if (likely(nreq)) {
5908 srq->head += nreq;
5909
5910 /*
5911 * Make sure that descriptors are written before
5912 * doorbell record.
5913 */
5914 wmb();
5915
bfe86035
LC
5916 srq_db.byte_4 =
5917 cpu_to_le32(HNS_ROCE_V2_SRQ_DB << V2_DB_BYTE_4_CMD_S |
5918 (srq->srqn & V2_DB_BYTE_4_TAG_M));
5919 srq_db.parameter = cpu_to_le32(srq->head);
c7bcb134 5920
d3743fa9 5921 hns_roce_write64(hr_dev, (__le32 *)&srq_db, srq->db_reg_l);
c7bcb134
LO
5922
5923 }
5924
5925 spin_unlock_irqrestore(&srq->lock, flags);
5926
5927 return ret;
5928}
5929
e1c9a0dc
LO
5930static const struct hns_roce_dfx_hw hns_roce_dfx_hw_v2 = {
5931 .query_cqc_info = hns_roce_v2_query_cqc_info,
5932};
5933
7f645a58
KH
5934static const struct ib_device_ops hns_roce_v2_dev_ops = {
5935 .destroy_qp = hns_roce_v2_destroy_qp,
5936 .modify_cq = hns_roce_v2_modify_cq,
5937 .poll_cq = hns_roce_v2_poll_cq,
5938 .post_recv = hns_roce_v2_post_recv,
5939 .post_send = hns_roce_v2_post_send,
5940 .query_qp = hns_roce_v2_query_qp,
5941 .req_notify_cq = hns_roce_v2_req_notify_cq,
5942};
5943
5944static const struct ib_device_ops hns_roce_v2_dev_srq_ops = {
5945 .modify_srq = hns_roce_v2_modify_srq,
5946 .post_srq_recv = hns_roce_v2_post_srq_recv,
5947 .query_srq = hns_roce_v2_query_srq,
5948};
5949
a04ff739
WHX
5950static const struct hns_roce_hw hns_roce_hw_v2 = {
5951 .cmq_init = hns_roce_v2_cmq_init,
5952 .cmq_exit = hns_roce_v2_cmq_exit,
cfc85f3e 5953 .hw_profile = hns_roce_v2_profile,
6b63597d 5954 .hw_init = hns_roce_v2_init,
5955 .hw_exit = hns_roce_v2_exit,
a680f2f3
WHX
5956 .post_mbox = hns_roce_v2_post_mbox,
5957 .chk_mbox = hns_roce_v2_chk_mbox,
6a04aed6 5958 .rst_prc_mbox = hns_roce_v2_rst_process_cmd,
7afddafa
WHX
5959 .set_gid = hns_roce_v2_set_gid,
5960 .set_mac = hns_roce_v2_set_mac,
3958cc56 5961 .write_mtpt = hns_roce_v2_write_mtpt,
a2c80b7b 5962 .rereg_write_mtpt = hns_roce_v2_rereg_write_mtpt,
68a997c5 5963 .frmr_write_mtpt = hns_roce_v2_frmr_write_mtpt,
c7c28191 5964 .mw_write_mtpt = hns_roce_v2_mw_write_mtpt,
93aa2187 5965 .write_cqc = hns_roce_v2_write_cqc,
a81fba28
WHX
5966 .set_hem = hns_roce_v2_set_hem,
5967 .clear_hem = hns_roce_v2_clear_hem,
926a01dc
WHX
5968 .modify_qp = hns_roce_v2_modify_qp,
5969 .query_qp = hns_roce_v2_query_qp,
5970 .destroy_qp = hns_roce_v2_destroy_qp,
aa84fa18 5971 .qp_flow_control_init = hns_roce_v2_qp_flow_control_init,
b156269d 5972 .modify_cq = hns_roce_v2_modify_cq,
2d407888
WHX
5973 .post_send = hns_roce_v2_post_send,
5974 .post_recv = hns_roce_v2_post_recv,
93aa2187
WHX
5975 .req_notify_cq = hns_roce_v2_req_notify_cq,
5976 .poll_cq = hns_roce_v2_poll_cq,
a5073d60
YL
5977 .init_eq = hns_roce_v2_init_eq_table,
5978 .cleanup_eq = hns_roce_v2_cleanup_eq_table,
c7bcb134
LO
5979 .write_srqc = hns_roce_v2_write_srqc,
5980 .modify_srq = hns_roce_v2_modify_srq,
5981 .query_srq = hns_roce_v2_query_srq,
5982 .post_srq_recv = hns_roce_v2_post_srq_recv,
7f645a58
KH
5983 .hns_roce_dev_ops = &hns_roce_v2_dev_ops,
5984 .hns_roce_dev_srq_ops = &hns_roce_v2_dev_srq_ops,
a04ff739 5985};
dd74282d
WHX
5986
5987static const struct pci_device_id hns_roce_hw_v2_pci_tbl[] = {
5988 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA), 0},
5989 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC), 0},
aaa31567
LO
5990 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA), 0},
5991 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA_MACSEC), 0},
dd74282d
WHX
5992 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC), 0},
5993 /* required last entry */
5994 {0, }
5995};
5996
f97a62c3 5997MODULE_DEVICE_TABLE(pci, hns_roce_hw_v2_pci_tbl);
5998
301cc7eb 5999static void hns_roce_hw_v2_get_cfg(struct hns_roce_dev *hr_dev,
dd74282d
WHX
6000 struct hnae3_handle *handle)
6001{
d061effc 6002 struct hns_roce_v2_priv *priv = hr_dev->priv;
a5073d60 6003 int i;
dd74282d 6004
301cc7eb
LC
6005 hr_dev->pci_dev = handle->pdev;
6006 hr_dev->dev = &handle->pdev->dev;
dd74282d 6007 hr_dev->hw = &hns_roce_hw_v2;
e1c9a0dc 6008 hr_dev->dfx = &hns_roce_dfx_hw_v2;
2d407888
WHX
6009 hr_dev->sdb_offset = ROCEE_DB_SQ_L_0_REG;
6010 hr_dev->odb_offset = hr_dev->sdb_offset;
dd74282d
WHX
6011
6012 /* Get info from NIC driver. */
6013 hr_dev->reg_base = handle->rinfo.roce_io_base;
6014 hr_dev->caps.num_ports = 1;
6015 hr_dev->iboe.netdevs[0] = handle->rinfo.netdev;
6016 hr_dev->iboe.phy_port[0] = 0;
6017
d4994d2f 6018 addrconf_addr_eui48((u8 *)&hr_dev->ib_dev.node_guid,
6019 hr_dev->iboe.netdevs[0]->dev_addr);
6020
a5073d60
YL
6021 for (i = 0; i < HNS_ROCE_V2_MAX_IRQ_NUM; i++)
6022 hr_dev->irq[i] = pci_irq_vector(handle->pdev,
6023 i + handle->rinfo.base_vector);
6024
dd74282d 6025 /* cmd issue mode: 0 is poll, 1 is event */
a5073d60 6026 hr_dev->cmd_mod = 1;
dd74282d
WHX
6027 hr_dev->loop_idc = 0;
6028
d061effc
WHX
6029 hr_dev->reset_cnt = handle->ae_algo->ops->ae_dev_reset_cnt(handle);
6030 priv->handle = handle;
dd74282d
WHX
6031}
6032
d061effc 6033static int __hns_roce_hw_v2_init_instance(struct hnae3_handle *handle)
dd74282d
WHX
6034{
6035 struct hns_roce_dev *hr_dev;
6036 int ret;
6037
459cc69f 6038 hr_dev = ib_alloc_device(hns_roce_dev, ib_dev);
dd74282d
WHX
6039 if (!hr_dev)
6040 return -ENOMEM;
6041
a04ff739
WHX
6042 hr_dev->priv = kzalloc(sizeof(struct hns_roce_v2_priv), GFP_KERNEL);
6043 if (!hr_dev->priv) {
6044 ret = -ENOMEM;
6045 goto error_failed_kzalloc;
6046 }
6047
301cc7eb 6048 hns_roce_hw_v2_get_cfg(hr_dev, handle);
dd74282d
WHX
6049
6050 ret = hns_roce_init(hr_dev);
6051 if (ret) {
6052 dev_err(hr_dev->dev, "RoCE Engine init failed!\n");
6053 goto error_failed_get_cfg;
6054 }
6055
d061effc
WHX
6056 handle->priv = hr_dev;
6057
dd74282d
WHX
6058 return 0;
6059
6060error_failed_get_cfg:
a04ff739
WHX
6061 kfree(hr_dev->priv);
6062
6063error_failed_kzalloc:
dd74282d
WHX
6064 ib_dealloc_device(&hr_dev->ib_dev);
6065
6066 return ret;
6067}
6068
d061effc 6069static void __hns_roce_hw_v2_uninit_instance(struct hnae3_handle *handle,
dd74282d
WHX
6070 bool reset)
6071{
6072 struct hns_roce_dev *hr_dev = (struct hns_roce_dev *)handle->priv;
6073
cb7a94c9
WHX
6074 if (!hr_dev)
6075 return;
6076
d061effc 6077 handle->priv = NULL;
626903e9
XW
6078
6079 hr_dev->state = HNS_ROCE_DEVICE_STATE_UNINIT;
6080 hns_roce_handle_device_err(hr_dev);
6081
dd74282d 6082 hns_roce_exit(hr_dev);
a04ff739 6083 kfree(hr_dev->priv);
dd74282d
WHX
6084 ib_dealloc_device(&hr_dev->ib_dev);
6085}
6086
d061effc
WHX
6087static int hns_roce_hw_v2_init_instance(struct hnae3_handle *handle)
6088{
6089 const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
07c2339a 6090 const struct pci_device_id *id;
d061effc
WHX
6091 struct device *dev = &handle->pdev->dev;
6092 int ret;
6093
6094 handle->rinfo.instance_state = HNS_ROCE_STATE_INIT;
6095
6096 if (ops->ae_dev_resetting(handle) || ops->get_hw_reset_stat(handle)) {
6097 handle->rinfo.instance_state = HNS_ROCE_STATE_NON_INIT;
6098 goto reset_chk_err;
6099 }
6100
07c2339a
LO
6101 id = pci_match_id(hns_roce_hw_v2_pci_tbl, handle->pdev);
6102 if (!id)
6103 return 0;
6104
d061effc
WHX
6105 ret = __hns_roce_hw_v2_init_instance(handle);
6106 if (ret) {
6107 handle->rinfo.instance_state = HNS_ROCE_STATE_NON_INIT;
6108 dev_err(dev, "RoCE instance init failed! ret = %d\n", ret);
6109 if (ops->ae_dev_resetting(handle) ||
6110 ops->get_hw_reset_stat(handle))
6111 goto reset_chk_err;
6112 else
6113 return ret;
6114 }
6115
6116 handle->rinfo.instance_state = HNS_ROCE_STATE_INITED;
6117
6118
6119 return 0;
6120
6121reset_chk_err:
6122 dev_err(dev, "Device is busy in resetting state.\n"
6123 "please retry later.\n");
6124
6125 return -EBUSY;
6126}
6127
6128static void hns_roce_hw_v2_uninit_instance(struct hnae3_handle *handle,
6129 bool reset)
6130{
6131 if (handle->rinfo.instance_state != HNS_ROCE_STATE_INITED)
6132 return;
6133
6134 handle->rinfo.instance_state = HNS_ROCE_STATE_UNINIT;
6135
6136 __hns_roce_hw_v2_uninit_instance(handle, reset);
6137
6138 handle->rinfo.instance_state = HNS_ROCE_STATE_NON_INIT;
6139}
cb7a94c9
WHX
6140static int hns_roce_hw_v2_reset_notify_down(struct hnae3_handle *handle)
6141{
d061effc 6142 struct hns_roce_dev *hr_dev;
cb7a94c9 6143
d061effc
WHX
6144 if (handle->rinfo.instance_state != HNS_ROCE_STATE_INITED) {
6145 set_bit(HNS_ROCE_RST_DIRECT_RETURN, &handle->rinfo.state);
6146 return 0;
cb7a94c9
WHX
6147 }
6148
d061effc
WHX
6149 handle->rinfo.reset_state = HNS_ROCE_STATE_RST_DOWN;
6150 clear_bit(HNS_ROCE_RST_DIRECT_RETURN, &handle->rinfo.state);
6151
6152 hr_dev = (struct hns_roce_dev *)handle->priv;
6153 if (!hr_dev)
6154 return 0;
6155
726be12f 6156 hr_dev->is_reset = true;
cb7a94c9 6157 hr_dev->active = false;
d3743fa9 6158 hr_dev->dis_db = true;
cb7a94c9 6159
626903e9 6160 hr_dev->state = HNS_ROCE_DEVICE_STATE_RST_DOWN;
cb7a94c9
WHX
6161
6162 return 0;
6163}
6164
6165static int hns_roce_hw_v2_reset_notify_init(struct hnae3_handle *handle)
6166{
d061effc 6167 struct device *dev = &handle->pdev->dev;
cb7a94c9
WHX
6168 int ret;
6169
d061effc
WHX
6170 if (test_and_clear_bit(HNS_ROCE_RST_DIRECT_RETURN,
6171 &handle->rinfo.state)) {
6172 handle->rinfo.reset_state = HNS_ROCE_STATE_RST_INITED;
6173 return 0;
6174 }
6175
6176 handle->rinfo.reset_state = HNS_ROCE_STATE_RST_INIT;
6177
6178 dev_info(&handle->pdev->dev, "In reset process RoCE client reinit.\n");
6179 ret = __hns_roce_hw_v2_init_instance(handle);
cb7a94c9
WHX
6180 if (ret) {
6181 /* when reset notify type is HNAE3_INIT_CLIENT In reset notify
6182 * callback function, RoCE Engine reinitialize. If RoCE reinit
6183 * failed, we should inform NIC driver.
6184 */
6185 handle->priv = NULL;
d061effc
WHX
6186 dev_err(dev, "In reset process RoCE reinit failed %d.\n", ret);
6187 } else {
6188 handle->rinfo.reset_state = HNS_ROCE_STATE_RST_INITED;
6189 dev_info(dev, "Reset done, RoCE client reinit finished.\n");
cb7a94c9
WHX
6190 }
6191
6192 return ret;
6193}
6194
6195static int hns_roce_hw_v2_reset_notify_uninit(struct hnae3_handle *handle)
6196{
d061effc
WHX
6197 if (test_bit(HNS_ROCE_RST_DIRECT_RETURN, &handle->rinfo.state))
6198 return 0;
6199
6200 handle->rinfo.reset_state = HNS_ROCE_STATE_RST_UNINIT;
6201 dev_info(&handle->pdev->dev, "In reset process RoCE client uninit.\n");
90c559b1 6202 msleep(HNS_ROCE_V2_HW_RST_UNINT_DELAY);
d061effc
WHX
6203 __hns_roce_hw_v2_uninit_instance(handle, false);
6204
cb7a94c9
WHX
6205 return 0;
6206}
6207
6208static int hns_roce_hw_v2_reset_notify(struct hnae3_handle *handle,
6209 enum hnae3_reset_notify_type type)
6210{
6211 int ret = 0;
6212
6213 switch (type) {
6214 case HNAE3_DOWN_CLIENT:
6215 ret = hns_roce_hw_v2_reset_notify_down(handle);
6216 break;
6217 case HNAE3_INIT_CLIENT:
6218 ret = hns_roce_hw_v2_reset_notify_init(handle);
6219 break;
6220 case HNAE3_UNINIT_CLIENT:
6221 ret = hns_roce_hw_v2_reset_notify_uninit(handle);
6222 break;
6223 default:
6224 break;
6225 }
6226
6227 return ret;
6228}
6229
dd74282d
WHX
6230static const struct hnae3_client_ops hns_roce_hw_v2_ops = {
6231 .init_instance = hns_roce_hw_v2_init_instance,
6232 .uninit_instance = hns_roce_hw_v2_uninit_instance,
cb7a94c9 6233 .reset_notify = hns_roce_hw_v2_reset_notify,
dd74282d
WHX
6234};
6235
6236static struct hnae3_client hns_roce_hw_v2_client = {
6237 .name = "hns_roce_hw_v2",
6238 .type = HNAE3_CLIENT_ROCE,
6239 .ops = &hns_roce_hw_v2_ops,
6240};
6241
6242static int __init hns_roce_hw_v2_init(void)
6243{
6244 return hnae3_register_client(&hns_roce_hw_v2_client);
6245}
6246
6247static void __exit hns_roce_hw_v2_exit(void)
6248{
6249 hnae3_unregister_client(&hns_roce_hw_v2_client);
6250}
6251
6252module_init(hns_roce_hw_v2_init);
6253module_exit(hns_roce_hw_v2_exit);
6254
6255MODULE_LICENSE("Dual BSD/GPL");
6256MODULE_AUTHOR("Wei Hu <xavier.huwei@huawei.com>");
6257MODULE_AUTHOR("Lijun Ou <oulijun@huawei.com>");
6258MODULE_AUTHOR("Shaobo Xu <xushaobo2@huawei.com>");
6259MODULE_DESCRIPTION("Hisilicon Hip08 Family RoCE Driver");