RDMA/qedr: Fix reporting max_{send/recv}_wr attrs
[linux-block.git] / drivers / infiniband / hw / hns / hns_roce_device.h
CommitLineData
9a443537 1/*
2 * Copyright (c) 2016 Hisilicon Limited.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef _HNS_ROCE_DEVICE_H
34#define _HNS_ROCE_DEVICE_H
35
36#include <rdma/ib_verbs.h>
53ef4999 37#include <rdma/hns-abi.h>
9a443537 38
39#define DRV_NAME "hns_roce"
40
a247fd28 41#define PCI_REVISION_ID_HIP08 0x21
247fc16d 42#define PCI_REVISION_ID_HIP09 0x30
2a3d923f 43
8f3e9f3e
WHX
44#define HNS_ROCE_HW_VER1 ('h' << 24 | 'i' << 16 | '0' << 8 | '6')
45
9a443537 46#define HNS_ROCE_MAX_MSG_LEN 0x80000000
47
9a443537 48#define HNS_ROCE_IB_MIN_SQ_STRIDE 6
49
2a3d923f
LO
50#define BA_BYTE_LEN 8
51
9a443537 52/* Hardware specification only for v1 engine */
53#define HNS_ROCE_MIN_CQE_NUM 0x40
54#define HNS_ROCE_MIN_WQE_NUM 0x20
6ee00fbf 55#define HNS_ROCE_MIN_SRQ_WQE_NUM 1
9a443537 56
57/* Hardware specification only for v1 engine */
58#define HNS_ROCE_MAX_INNER_MTPT_NUM 0x7
59#define HNS_ROCE_MAX_MTPT_PBL_NUM 0x100000
60
afb6b092
SX
61#define HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS 20
62#define HNS_ROCE_MAX_FREE_CQ_WAIT_CNT \
63 (5000 / HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS)
64#define HNS_ROCE_CQE_WCMD_EMPTY_BIT 0x2
65#define HNS_ROCE_MIN_CQE_CNT 16
66
9dd05247
LC
67#define HNS_ROCE_RESERVED_SGE 1
68
b16f8188 69#define HNS_ROCE_MAX_IRQ_NUM 128
9a443537 70
2a3d923f
LO
71#define HNS_ROCE_SGE_IN_WQE 2
72#define HNS_ROCE_SGE_SHIFT 4
73
b16f8188
YL
74#define EQ_ENABLE 1
75#define EQ_DISABLE 0
9a443537 76
b16f8188
YL
77#define HNS_ROCE_CEQ 0
78#define HNS_ROCE_AEQ 1
79
247fc16d
WL
80#define HNS_ROCE_CEQE_SIZE 0x4
81#define HNS_ROCE_AEQE_SIZE 0x10
82
83#define HNS_ROCE_V3_EQE_SIZE 0x40
9a443537 84
09a5f210
WL
85#define HNS_ROCE_V2_CQE_SIZE 32
86#define HNS_ROCE_V3_CQE_SIZE 64
87
98912ee8
WL
88#define HNS_ROCE_V2_QPC_SZ 256
89#define HNS_ROCE_V3_QPC_SZ 512
90
9a443537 91#define HNS_ROCE_MAX_PORTS 6
9a443537 92#define HNS_ROCE_GID_SIZE 16
2a3d923f 93#define HNS_ROCE_SGE_SIZE 16
01584a5e 94#define HNS_ROCE_DWQE_SIZE 65536
9a443537 95
a25d13cb
SX
96#define HNS_ROCE_HOP_NUM_0 0xff
97
9a443537 98#define MR_TYPE_MR 0x00
68a997c5 99#define MR_TYPE_FRMR 0x01
9a443537 100#define MR_TYPE_DMA 0x03
101
68a997c5
YL
102#define HNS_ROCE_FRMR_MAX_PA 512
103
9a443537 104#define PKEY_ID 0xffff
31644665 105#define GUID_LEN 8
9a443537 106#define NODE_DESC_SIZE 64
509bf0c2 107#define DB_REG_OFFSET 0x1000
9a443537 108
5e6e78db
YL
109/* Configure to HW for PAGE_SIZE larger than 4KB */
110#define PG_SHIFT_OFFSET (PAGE_SHIFT - 12)
111
9a443537 112#define PAGES_SHIFT_8 8
113#define PAGES_SHIFT_16 16
114#define PAGES_SHIFT_24 24
115#define PAGES_SHIFT_32 32
116
c7bcb134
LO
117#define HNS_ROCE_IDX_QUE_ENTRY_SZ 4
118#define SRQ_DB_REG 0x230
119
71586dd2 120#define HNS_ROCE_QP_BANK_NUM 8
1bbd4380
YL
121#define HNS_ROCE_CQ_BANK_NUM 4
122
123#define CQ_BANKID_SHIFT 2
71586dd2 124
90c559b1
LO
125/* The chip implementation of the consumer index is calculated
126 * according to twice the actual EQ depth
127 */
128#define EQ_DEPTH_COEFF 2
129
5e049a5d
LO
130enum {
131 SERV_TYPE_RC,
132 SERV_TYPE_UC,
133 SERV_TYPE_RD,
134 SERV_TYPE_UD,
32548870 135 SERV_TYPE_XRC = 5,
5e049a5d
LO
136};
137
9a443537 138enum hns_roce_qp_state {
139 HNS_ROCE_QP_STATE_RST,
140 HNS_ROCE_QP_STATE_INIT,
141 HNS_ROCE_QP_STATE_RTR,
142 HNS_ROCE_QP_STATE_RTS,
143 HNS_ROCE_QP_STATE_SQD,
144 HNS_ROCE_QP_STATE_ERR,
145 HNS_ROCE_QP_NUM_STATE,
146};
147
148enum hns_roce_event {
149 HNS_ROCE_EVENT_TYPE_PATH_MIG = 0x01,
150 HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED = 0x02,
151 HNS_ROCE_EVENT_TYPE_COMM_EST = 0x03,
152 HNS_ROCE_EVENT_TYPE_SQ_DRAINED = 0x04,
153 HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
154 HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR = 0x06,
155 HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR = 0x07,
156 HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH = 0x08,
157 HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH = 0x09,
158 HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR = 0x0a,
159 HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR = 0x0b,
160 HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW = 0x0c,
161 HNS_ROCE_EVENT_TYPE_CQ_ID_INVALID = 0x0d,
162 HNS_ROCE_EVENT_TYPE_PORT_CHANGE = 0x0f,
163 /* 0x10 and 0x11 is unused in currently application case */
164 HNS_ROCE_EVENT_TYPE_DB_OVERFLOW = 0x12,
165 HNS_ROCE_EVENT_TYPE_MB = 0x13,
a5073d60 166 HNS_ROCE_EVENT_TYPE_FLR = 0x15,
32548870
WL
167 HNS_ROCE_EVENT_TYPE_XRCD_VIOLATION = 0x16,
168 HNS_ROCE_EVENT_TYPE_INVALID_XRCETH = 0x17,
9a443537 169};
170
30661322
WL
171#define HNS_ROCE_CAP_FLAGS_EX_SHIFT 12
172
a2c80b7b
WHX
173enum {
174 HNS_ROCE_CAP_FLAG_REREG_MR = BIT(0),
023c1477 175 HNS_ROCE_CAP_FLAG_ROCE_V1_V2 = BIT(1),
e088a685 176 HNS_ROCE_CAP_FLAG_RQ_INLINE = BIT(2),
cf8cd4cc
YL
177 HNS_ROCE_CAP_FLAG_CQ_RECORD_DB = BIT(3),
178 HNS_ROCE_CAP_FLAG_QP_RECORD_DB = BIT(4),
d16da119 179 HNS_ROCE_CAP_FLAG_SRQ = BIT(5),
32548870 180 HNS_ROCE_CAP_FLAG_XRC = BIT(6),
c7c28191 181 HNS_ROCE_CAP_FLAG_MW = BIT(7),
68a997c5 182 HNS_ROCE_CAP_FLAG_FRMR = BIT(8),
aa84fa18 183 HNS_ROCE_CAP_FLAG_QP_FLOW_CTRL = BIT(9),
384f8818 184 HNS_ROCE_CAP_FLAG_ATOMIC = BIT(10),
aba457ca 185 HNS_ROCE_CAP_FLAG_SDI_MODE = BIT(14),
bfefae9f 186 HNS_ROCE_CAP_FLAG_STASH = BIT(17),
a2c80b7b
WHX
187};
188
2a3d923f
LO
189#define HNS_ROCE_DB_TYPE_COUNT 2
190#define HNS_ROCE_DB_UNIT_SIZE 4
191
e088a685
YL
192enum {
193 HNS_ROCE_DB_PER_PAGE = PAGE_SIZE / 4
194};
195
d061effc
WHX
196enum hns_roce_reset_stage {
197 HNS_ROCE_STATE_NON_RST,
198 HNS_ROCE_STATE_RST_BEF_DOWN,
199 HNS_ROCE_STATE_RST_DOWN,
200 HNS_ROCE_STATE_RST_UNINIT,
201 HNS_ROCE_STATE_RST_INIT,
202 HNS_ROCE_STATE_RST_INITED,
203};
204
205enum hns_roce_instance_state {
206 HNS_ROCE_STATE_NON_INIT,
207 HNS_ROCE_STATE_INIT,
208 HNS_ROCE_STATE_INITED,
209 HNS_ROCE_STATE_UNINIT,
210};
211
212enum {
213 HNS_ROCE_RST_DIRECT_RETURN = 0,
214};
215
9a443537 216#define HNS_ROCE_CMD_SUCCESS 1
217
9581a356
XW
218/* The minimum page size is 4K for hardware */
219#define HNS_HW_PAGE_SHIFT 12
220#define HNS_HW_PAGE_SIZE (1 << HNS_HW_PAGE_SHIFT)
9a443537 221
222struct hns_roce_uar {
223 u64 pfn;
224 unsigned long index;
5b6eb54f 225 unsigned long logic_idx;
9a443537 226};
227
6d202d9f
CT
228enum hns_roce_mmap_type {
229 HNS_ROCE_MMAP_TYPE_DB = 1,
230 HNS_ROCE_MMAP_TYPE_TPTR,
231};
232
233struct hns_user_mmap_entry {
234 struct rdma_user_mmap_entry rdma_entry;
235 enum hns_roce_mmap_type mmap_type;
236 u64 address;
237};
238
9a443537 239struct hns_roce_ucontext {
240 struct ib_ucontext ibucontext;
241 struct hns_roce_uar uar;
e088a685
YL
242 struct list_head page_list;
243 struct mutex page_mutex;
6d202d9f
CT
244 struct hns_user_mmap_entry *db_mmap_entry;
245 struct hns_user_mmap_entry *tptr_mmap_entry;
9a443537 246};
247
248struct hns_roce_pd {
249 struct ib_pd ibpd;
250 unsigned long pdn;
251};
252
32548870
WL
253struct hns_roce_xrcd {
254 struct ib_xrcd ibxrcd;
255 u32 xrcdn;
256};
257
9a443537 258struct hns_roce_bitmap {
259 /* Bitmap Traversal last a bit which is 1 */
260 unsigned long last;
261 unsigned long top;
262 unsigned long max;
263 unsigned long reserved_top;
264 unsigned long mask;
265 spinlock_t lock;
266 unsigned long *table;
267};
268
d38936f0
YL
269struct hns_roce_ida {
270 struct ida ida;
271 u32 min; /* Lowest ID to allocate. */
272 u32 max; /* Highest ID to allocate. */
273};
274
9a443537 275/* For Hardware Entry Memory */
276struct hns_roce_hem_table {
277 /* HEM type: 0 = qpc, 1 = mtt, 2 = cqc, 3 = srq, 4 = other */
278 u32 type;
279 /* HEM array elment num */
280 unsigned long num_hem;
6def7de6 281 /* Single obj size */
9a443537 282 unsigned long obj_size;
29a1fe5d 283 unsigned long table_chunk_size;
9a443537 284 int lowmem;
285 struct mutex mutex;
286 struct hns_roce_hem **hem;
a25d13cb
SX
287 u64 **bt_l1;
288 dma_addr_t *bt_l1_dma_addr;
289 u64 **bt_l0;
290 dma_addr_t *bt_l0_dma_addr;
9a443537 291};
292
38389eaa 293struct hns_roce_buf_region {
dcdc366a 294 u32 offset; /* page offset */
6def7de6 295 u32 count; /* page count */
38389eaa
LO
296 int hopnum; /* addressing hop num */
297};
298
299#define HNS_ROCE_MAX_BT_REGION 3
300#define HNS_ROCE_MAX_BT_LEVEL 3
301struct hns_roce_hem_list {
302 struct list_head root_bt;
303 /* link all bt dma mem by hop config */
304 struct list_head mid_bt[HNS_ROCE_MAX_BT_REGION][HNS_ROCE_MAX_BT_LEVEL];
305 struct list_head btm_bt; /* link all bottom bt in @mid_bt */
306 dma_addr_t root_ba; /* pointer to the root ba table */
3c873161
XW
307};
308
309struct hns_roce_buf_attr {
310 struct {
311 size_t size; /* region size */
312 int hopnum; /* multi-hop addressing hop num */
313 } region[HNS_ROCE_MAX_BT_REGION];
dcdc366a 314 unsigned int region_count; /* valid region count */
82d07a4e 315 unsigned int page_shift; /* buffer page shift */
dcdc366a 316 unsigned int user_access; /* umem access flag */
3c873161 317 bool mtt_only; /* only alloc buffer-required MTT memory */
38389eaa
LO
318};
319
cc33b23e
XW
320struct hns_roce_hem_cfg {
321 dma_addr_t root_ba; /* root BA table's address */
322 bool is_direct; /* addressing without BA table */
323 unsigned int ba_pg_shift; /* BA table page shift */
324 unsigned int buf_pg_shift; /* buffer page shift */
325 unsigned int buf_pg_count; /* buffer page count */
326 struct hns_roce_buf_region region[HNS_ROCE_MAX_BT_REGION];
dcdc366a 327 unsigned int region_count;
cc33b23e
XW
328};
329
38389eaa
LO
330/* memory translate region */
331struct hns_roce_mtr {
3c873161 332 struct hns_roce_hem_list hem_list; /* multi-hop addressing resource */
82d07a4e
WL
333 struct ib_umem *umem; /* user space buffer */
334 struct hns_roce_buf *kmem; /* kernel space buffer */
cc33b23e 335 struct hns_roce_hem_cfg hem_cfg; /* config for hardware addressing */
38389eaa
LO
336};
337
c7c28191
YL
338struct hns_roce_mw {
339 struct ib_mw ibmw;
340 u32 pdn;
341 u32 rkey;
342 int enabled; /* MW's active status */
343 u32 pbl_hop_num;
344 u32 pbl_ba_pg_sz;
345 u32 pbl_buf_pg_sz;
346};
347
9a443537 348/* Only support 4K page size for mr register */
349#define MR_SIZE_4K 0
350
351struct hns_roce_mr {
352 struct ib_mr ibmr;
f176199d 353 u64 iova; /* MR's virtual original addr */
9a443537 354 u64 size; /* Address range of MR */
355 u32 key; /* Key of MR */
356 u32 pd; /* PD num of MR */
3aecfc38 357 u32 access; /* Access permission of MR */
9a443537 358 int enabled; /* MR's active status */
3aecfc38
XL
359 int type; /* MR's register type */
360 u32 pbl_hop_num; /* multi-hop number */
9b2cf76c
XW
361 struct hns_roce_mtr pbl_mtr;
362 u32 npages;
363 dma_addr_t *page_list;
9a443537 364};
365
366struct hns_roce_mr_table {
d38936f0 367 struct hns_roce_ida mtpt_ida;
9a443537 368 struct hns_roce_hem_table mtpt_table;
369};
370
371struct hns_roce_wq {
372 u64 *wrid; /* Work request ID */
373 spinlock_t lock;
47688202 374 u32 wqe_cnt; /* WQE num */
dcdc366a 375 u32 max_gs;
9dd05247 376 u32 rsv_sge;
d147583e
XL
377 u32 offset;
378 u32 wqe_shift; /* WQE size */
9a443537 379 u32 head;
380 u32 tail;
704d68f5 381 void __iomem *db_reg;
9a443537 382};
383
926a01dc 384struct hns_roce_sge {
3aecfc38 385 unsigned int sge_cnt; /* SGE num */
d147583e
XL
386 u32 offset;
387 u32 sge_shift; /* SGE size */
926a01dc
WHX
388};
389
9a443537 390struct hns_roce_buf_list {
391 void *buf;
392 dma_addr_t map;
393};
394
6f6e2dcb
XW
395/*
396 * %HNS_ROCE_BUF_DIRECT indicates that the all memory must be in a continuous
397 * dma address range.
398 *
399 * %HNS_ROCE_BUF_NOSLEEP indicates that the caller cannot sleep.
400 *
401 * %HNS_ROCE_BUF_NOFAIL allocation only failed when allocated size is zero, even
402 * the allocated size is smaller than the required size.
403 */
404enum {
405 HNS_ROCE_BUF_DIRECT = BIT(0),
406 HNS_ROCE_BUF_NOSLEEP = BIT(1),
407 HNS_ROCE_BUF_NOFAIL = BIT(2),
408};
409
9a443537 410struct hns_roce_buf {
6f6e2dcb
XW
411 struct hns_roce_buf_list *trunk_list;
412 u32 ntrunks;
9a443537 413 u32 npages;
6f6e2dcb 414 unsigned int trunk_shift;
82d07a4e 415 unsigned int page_shift;
9a443537 416};
417
e088a685
YL
418struct hns_roce_db_pgdir {
419 struct list_head list;
420 DECLARE_BITMAP(order0, HNS_ROCE_DB_PER_PAGE);
2a3d923f
LO
421 DECLARE_BITMAP(order1, HNS_ROCE_DB_PER_PAGE / HNS_ROCE_DB_TYPE_COUNT);
422 unsigned long *bits[HNS_ROCE_DB_TYPE_COUNT];
e088a685
YL
423 u32 *page;
424 dma_addr_t db_dma;
425};
426
427struct hns_roce_user_db_page {
428 struct list_head list;
429 struct ib_umem *umem;
430 unsigned long user_virt;
431 refcount_t refcount;
432};
433
434struct hns_roce_db {
435 u32 *db_record;
436 union {
437 struct hns_roce_db_pgdir *pgdir;
438 struct hns_roce_user_db_page *user_page;
439 } u;
440 dma_addr_t dma;
0425e3e6 441 void *virt_addr;
dcdc366a
WL
442 unsigned long index;
443 unsigned long order;
e088a685
YL
444};
445
9a443537 446struct hns_roce_cq {
447 struct ib_cq ib_cq;
744b7bdf 448 struct hns_roce_mtr mtr;
9b44703d 449 struct hns_roce_db db;
05e6a5a6 450 u32 flags;
9a443537 451 spinlock_t lock;
9a443537 452 u32 cq_depth;
453 u32 cons_index;
86188a88 454 u32 *set_ci_db;
704d68f5 455 void __iomem *db_reg;
8f3e9f3e 456 u16 *tptr_addr;
26beb85f 457 int arm_sn;
09a5f210 458 int cqe_size;
9a443537 459 unsigned long cqn;
460 u32 vector;
cc9e5a84 461 refcount_t refcount;
9a443537 462 struct completion free;
626903e9
XW
463 struct list_head sq_list; /* all qps on this send cq */
464 struct list_head rq_list; /* all qps on this recv cq */
465 int is_armed; /* cq is armed */
466 struct list_head node; /* all armed cqs are on a list */
9a443537 467};
468
c7bcb134 469struct hns_roce_idx_que {
6fd610c5 470 struct hns_roce_mtr mtr;
d147583e 471 u32 entry_shift;
97545b10 472 unsigned long *bitmap;
1620f09b
WL
473 u32 head;
474 u32 tail;
c7bcb134
LO
475};
476
9a443537 477struct hns_roce_srq {
478 struct ib_srq ibsrq;
c7bcb134 479 unsigned long srqn;
d938d785 480 u32 wqe_cnt;
c7bcb134 481 int max_gs;
9dd05247 482 u32 rsv_sge;
d147583e 483 u32 wqe_shift;
0fee4516 484 u32 cqn;
32548870 485 u32 xrcdn;
704d68f5 486 void __iomem *db_reg;
c7bcb134 487
33649cd3 488 refcount_t refcount;
c7bcb134
LO
489 struct completion free;
490
6fd610c5
XW
491 struct hns_roce_mtr buf_mtr;
492
c7bcb134 493 u64 *wrid;
c7bcb134
LO
494 struct hns_roce_idx_que idx_que;
495 spinlock_t lock;
c7bcb134 496 struct mutex mutex;
d938d785 497 void (*event)(struct hns_roce_srq *srq, enum hns_roce_event event);
9a443537 498};
499
500struct hns_roce_uar_table {
501 struct hns_roce_bitmap bitmap;
502};
503
71586dd2
YL
504struct hns_roce_bank {
505 struct ida ida;
506 u32 inuse; /* Number of IDs allocated */
507 u32 min; /* Lowest ID to allocate. */
508 u32 max; /* Highest ID to allocate. */
509 u32 next; /* Next ID to allocate. */
510};
511
eb653eda
JH
512struct hns_roce_idx_table {
513 u32 *spare_idx;
514 u32 head;
515 u32 tail;
516};
517
9a443537 518struct hns_roce_qp_table {
9a443537 519 struct hns_roce_hem_table qp_table;
520 struct hns_roce_hem_table irrl_table;
e92f2c18 521 struct hns_roce_hem_table trrl_table;
6a157f7d 522 struct hns_roce_hem_table sccc_table;
aa84fa18 523 struct mutex scc_mutex;
71586dd2 524 struct hns_roce_bank bank[HNS_ROCE_QP_BANK_NUM];
9293d3fc 525 struct mutex bank_mutex;
eb653eda 526 struct hns_roce_idx_table idx_table;
9a443537 527};
528
529struct hns_roce_cq_table {
27e19f45 530 struct xarray array;
9a443537 531 struct hns_roce_hem_table table;
1bbd4380
YL
532 struct hns_roce_bank bank[HNS_ROCE_CQ_BANK_NUM];
533 struct mutex bank_mutex;
9a443537 534};
535
5c1f167a 536struct hns_roce_srq_table {
c4f11b36 537 struct hns_roce_ida srq_ida;
5c1f167a
LO
538 struct xarray xa;
539 struct hns_roce_hem_table table;
540};
541
9a443537 542struct hns_roce_raq_table {
543 struct hns_roce_buf_list *e_raq_buf;
544};
545
546struct hns_roce_av {
074bf2c2
WL
547 u8 port;
548 u8 gid_index;
549 u8 stat_rate;
550 u8 hop_limit;
551 u32 flowlabel;
552 u16 udp_sport;
553 u8 sl;
554 u8 tclass;
555 u8 dgid[HNS_ROCE_GID_SIZE];
556 u8 mac[ETH_ALEN];
557 u16 vlan_id;
7406c003 558 u8 vlan_en;
9a443537 559};
560
561struct hns_roce_ah {
562 struct ib_ah ibah;
563 struct hns_roce_av av;
564};
565
566struct hns_roce_cmd_context {
567 struct completion done;
568 int result;
569 int next;
570 u64 out_param;
571 u16 token;
a389d016 572 u16 busy;
9a443537 573};
574
575struct hns_roce_cmdq {
576 struct dma_pool *pool;
9a443537 577 struct semaphore poll_sem;
578 /*
e84e40be
S
579 * Event mode: cmd register mutex protection,
580 * ensure to not exceed max_cmds and user use limit region
581 */
9a443537 582 struct semaphore event_sem;
583 int max_cmds;
584 spinlock_t context_lock;
585 int free_head;
586 struct hns_roce_cmd_context *context;
9a443537 587 /*
e84e40be
S
588 * Process whether use event mode, init default non-zero
589 * After the event queue of cmd event ready,
590 * can switch into event mode
591 * close device, switch into poll mode(non event mode)
592 */
9a443537 593 u8 use_events;
9a443537 594};
595
bfcc681b
SX
596struct hns_roce_cmd_mailbox {
597 void *buf;
598 dma_addr_t dma;
599};
600
9a443537 601struct hns_roce_dev;
602
0009c2db 603struct hns_roce_rinl_sge {
604 void *addr;
605 u32 len;
606};
607
608struct hns_roce_rinl_wqe {
609 struct hns_roce_rinl_sge *sg_list;
610 u32 sge_cnt;
611};
612
613struct hns_roce_rinl_buf {
614 struct hns_roce_rinl_wqe *wqe_list;
615 u32 wqe_cnt;
616};
617
b5374286
YL
618enum {
619 HNS_ROCE_FLUSH_FLAG = 0,
620};
621
ffd541d4
YL
622struct hns_roce_work {
623 struct hns_roce_dev *hr_dev;
624 struct work_struct work;
ffd541d4
YL
625 int event_type;
626 int sub_type;
d8cc403b 627 u32 queue_num;
ffd541d4
YL
628};
629
01584a5e
YL
630enum {
631 HNS_ROCE_QP_CAP_DIRECT_WQE = BIT(5),
632};
633
9a443537 634struct hns_roce_qp {
635 struct ib_qp ibqp;
9a443537 636 struct hns_roce_wq rq;
e088a685 637 struct hns_roce_db rdb;
0425e3e6 638 struct hns_roce_db sdb;
90ae0b57 639 unsigned long en_flags;
8b9b8d14 640 u32 doorbell_qpn;
ea4092f3 641 enum ib_sig_type sq_signal_bits;
9a443537 642 struct hns_roce_wq sq;
643
8d18ad83 644 struct hns_roce_mtr mtr;
8d18ad83 645
9a443537 646 u32 buff_size;
647 struct mutex mutex;
648 u8 port;
7716809e 649 u8 phy_port;
9a443537 650 u8 sl;
651 u8 resp_depth;
652 u8 state;
653 u32 access_flags;
ace1c541 654 u32 atomic_rd_en;
9a443537 655 u32 pkey_index;
0fa95a9a 656 u32 qkey;
fd012f1c 657 void (*event)(struct hns_roce_qp *qp,
658 enum hns_roce_event event_type);
9a443537 659 unsigned long qpn;
660
32548870
WL
661 u32 xrcdn;
662
8f9513d8 663 refcount_t refcount;
9a443537 664 struct completion free;
926a01dc
WHX
665
666 struct hns_roce_sge sge;
667 u32 next_sge;
30b70788
WL
668 enum ib_mtu path_mtu;
669 u32 max_inline_data;
0009c2db 670
b5374286
YL
671 /* 0: flush needed, 1: unneeded */
672 unsigned long flush_flag;
ffd541d4 673 struct hns_roce_work flush_work;
0009c2db 674 struct hns_roce_rinl_buf rq_inl_buf;
3aecfc38
XL
675 struct list_head node; /* all qps are on a list */
676 struct list_head rq_node; /* all recv qps are on a list */
677 struct list_head sq_node; /* all send qps are on a list */
9a443537 678};
679
9a443537 680struct hns_roce_ib_iboe {
681 spinlock_t lock;
682 struct net_device *netdevs[HNS_ROCE_MAX_PORTS];
683 struct notifier_block nb;
9a443537 684 u8 phy_port[HNS_ROCE_MAX_PORTS];
685};
686
b16f8188
YL
687enum {
688 HNS_ROCE_EQ_STAT_INVALID = 0,
689 HNS_ROCE_EQ_STAT_VALID = 2,
690};
691
692struct hns_roce_ceqe {
247fc16d
WL
693 __le32 comp;
694 __le32 rsv[15];
b16f8188
YL
695};
696
697struct hns_roce_aeqe {
0576cbde 698 __le32 asyn;
b16f8188
YL
699 union {
700 struct {
d8cc403b 701 __le32 num;
b16f8188
YL
702 u32 rsv0;
703 u32 rsv1;
d8cc403b 704 } queue_event;
b16f8188
YL
705
706 struct {
707 __le64 out_param;
708 __le16 token;
709 u8 status;
710 u8 rsv0;
711 } __packed cmd;
712 } event;
247fc16d 713 __le32 rsv[12];
b16f8188
YL
714};
715
9a443537 716struct hns_roce_eq {
717 struct hns_roce_dev *hr_dev;
704d68f5 718 void __iomem *db_reg;
9a443537 719
6def7de6 720 int type_flag; /* Aeq:1 ceq:0 */
9a443537 721 int eqn;
722 u32 entries;
dcdc366a 723 u32 log_entries;
9a443537 724 int eqe_size;
725 int irq;
726 int log_page_size;
dcdc366a 727 u32 cons_index;
9a443537 728 struct hns_roce_buf_list *buf_list;
a5073d60
YL
729 int over_ignore;
730 int coalesce;
731 int arm_st;
a5073d60 732 int hop_num;
d7e2d343 733 struct hns_roce_mtr mtr;
13aa13dd 734 u16 eq_max_cnt;
dcdc366a 735 u32 eq_period;
a5073d60 736 int shift;
0425e3e6
YL
737 int event_type;
738 int sub_type;
9a443537 739};
740
741struct hns_roce_eq_table {
742 struct hns_roce_eq *eq;
b16f8188 743 void __iomem **eqc_base; /* only for hw v1 */
9a443537 744};
745
f91696f2
YL
746enum cong_type {
747 CONG_TYPE_DCQCN,
748 CONG_TYPE_LDCP,
749 CONG_TYPE_HC3,
750 CONG_TYPE_DIP,
751};
752
9a443537 753struct hns_roce_caps {
3a63c964 754 u64 fw_ver;
9a443537 755 u8 num_ports;
756 int gid_table_len[HNS_ROCE_MAX_PORTS];
757 int pkey_table_len[HNS_ROCE_MAX_PORTS];
758 int local_ca_ack_delay;
759 int num_uars;
760 u32 phy_num_uars;
6def7de6
LC
761 u32 max_sq_sg;
762 u32 max_sq_inline;
763 u32 max_rq_sg;
05ad5482 764 u32 max_extend_sg;
dcdc366a 765 u32 num_qps;
61b460d1 766 u32 num_pi_qps;
dcdc366a 767 u32 reserved_qps;
0e40dc2f
YL
768 int num_qpc_timer;
769 int num_cqc_timer;
d147583e 770 u32 num_srqs;
6def7de6 771 u32 max_wqes;
d16da119
LO
772 u32 max_srq_wrs;
773 u32 max_srq_sges;
6def7de6
LC
774 u32 max_sq_desc_sz;
775 u32 max_rq_desc_sz;
cfc85f3e 776 u32 max_srq_desc_sz;
9a443537 777 int max_qp_init_rdma;
778 int max_qp_dest_rdma;
dcdc366a 779 u32 num_cqs;
e2b2744a
YL
780 u32 max_cqes;
781 u32 min_cqes;
926a01dc 782 u32 min_wqes;
1bbd4380 783 u32 reserved_cqs;
d147583e 784 u32 reserved_srqs;
6def7de6 785 int num_aeq_vectors;
a5073d60 786 int num_comp_vectors;
9a443537 787 int num_other_vectors;
dcdc366a 788 u32 num_mtpts;
9a443537 789 u32 num_mtt_segs;
5c1f167a
LO
790 u32 num_srqwqe_segs;
791 u32 num_idx_segs;
9a443537 792 int reserved_mrws;
793 int reserved_uars;
794 int num_pds;
795 int reserved_pds;
32548870
WL
796 u32 num_xrcds;
797 u32 reserved_xrcds;
9a443537 798 u32 mtt_entry_sz;
09a5f210 799 u32 cqe_sz;
9a443537 800 u32 page_size_cap;
801 u32 reserved_lkey;
802 int mtpt_entry_sz;
98912ee8 803 int qpc_sz;
9a443537 804 int irrl_entry_sz;
e92f2c18 805 int trrl_entry_sz;
9a443537 806 int cqc_entry_sz;
3cb2c996 807 int sccc_sz;
0e40dc2f
YL
808 int qpc_timer_entry_sz;
809 int cqc_timer_entry_sz;
5c1f167a
LO
810 int srqc_entry_sz;
811 int idx_entry_sz;
ff795f71
WHX
812 u32 pbl_ba_pg_sz;
813 u32 pbl_buf_pg_sz;
814 u32 pbl_hop_num;
9a443537 815 int aeqe_depth;
b16f8188 816 int ceqe_depth;
247fc16d
WL
817 u32 aeqe_size;
818 u32 ceqe_size;
9a443537 819 enum ib_mtu max_mtu;
cfc85f3e 820 u32 qpc_bt_num;
0e40dc2f 821 u32 qpc_timer_bt_num;
cfc85f3e
WHX
822 u32 srqc_bt_num;
823 u32 cqc_bt_num;
0e40dc2f 824 u32 cqc_timer_bt_num;
cfc85f3e 825 u32 mpt_bt_num;
2a424e1d
WX
826 u32 eqc_bt_num;
827 u32 smac_bt_num;
828 u32 sgid_bt_num;
6a157f7d 829 u32 sccc_bt_num;
d6d91e46 830 u32 gmv_bt_num;
a25d13cb
SX
831 u32 qpc_ba_pg_sz;
832 u32 qpc_buf_pg_sz;
833 u32 qpc_hop_num;
834 u32 srqc_ba_pg_sz;
835 u32 srqc_buf_pg_sz;
836 u32 srqc_hop_num;
837 u32 cqc_ba_pg_sz;
838 u32 cqc_buf_pg_sz;
839 u32 cqc_hop_num;
840 u32 mpt_ba_pg_sz;
841 u32 mpt_buf_pg_sz;
842 u32 mpt_hop_num;
6a93c77a
SX
843 u32 mtt_ba_pg_sz;
844 u32 mtt_buf_pg_sz;
845 u32 mtt_hop_num;
8d18ad83
LO
846 u32 wqe_sq_hop_num;
847 u32 wqe_sge_hop_num;
848 u32 wqe_rq_hop_num;
6a157f7d
YL
849 u32 sccc_ba_pg_sz;
850 u32 sccc_buf_pg_sz;
851 u32 sccc_hop_num;
0e40dc2f
YL
852 u32 qpc_timer_ba_pg_sz;
853 u32 qpc_timer_buf_pg_sz;
854 u32 qpc_timer_hop_num;
855 u32 cqc_timer_ba_pg_sz;
856 u32 cqc_timer_buf_pg_sz;
857 u32 cqc_timer_hop_num;
3aecfc38 858 u32 cqe_ba_pg_sz; /* page_size = 4K*(2^cqe_ba_pg_sz) */
6a93c77a
SX
859 u32 cqe_buf_pg_sz;
860 u32 cqe_hop_num;
c7bcb134
LO
861 u32 srqwqe_ba_pg_sz;
862 u32 srqwqe_buf_pg_sz;
863 u32 srqwqe_hop_num;
864 u32 idx_ba_pg_sz;
865 u32 idx_buf_pg_sz;
866 u32 idx_hop_num;
a5073d60
YL
867 u32 eqe_ba_pg_sz;
868 u32 eqe_buf_pg_sz;
869 u32 eqe_hop_num;
d6d91e46
WL
870 u32 gmv_entry_num;
871 u32 gmv_entry_sz;
872 u32 gmv_ba_pg_sz;
873 u32 gmv_buf_pg_sz;
874 u32 gmv_hop_num;
6b63597d 875 u32 sl_num;
b6989da8 876 u32 llm_buf_pg_sz;
3aecfc38 877 u32 chunk_sz; /* chunk size in non multihop mode */
a2c80b7b 878 u64 flags;
ba6bb7e9
LO
879 u16 default_ceq_max_cnt;
880 u16 default_ceq_period;
881 u16 default_aeq_max_cnt;
882 u16 default_aeq_period;
883 u16 default_aeq_arm_st;
884 u16 default_ceq_arm_st;
f91696f2 885 enum cong_type cong_type;
9a443537 886};
887
e1c9a0dc
LO
888struct hns_roce_dfx_hw {
889 int (*query_cqc_info)(struct hns_roce_dev *hr_dev, u32 cqn,
890 int *buffer);
891};
892
626903e9
XW
893enum hns_roce_device_state {
894 HNS_ROCE_DEVICE_STATE_INITED,
895 HNS_ROCE_DEVICE_STATE_RST_DOWN,
896 HNS_ROCE_DEVICE_STATE_UNINIT,
897};
898
9a443537 899struct hns_roce_hw {
900 int (*reset)(struct hns_roce_dev *hr_dev, bool enable);
a04ff739
WHX
901 int (*cmq_init)(struct hns_roce_dev *hr_dev);
902 void (*cmq_exit)(struct hns_roce_dev *hr_dev);
cfc85f3e 903 int (*hw_profile)(struct hns_roce_dev *hr_dev);
9a443537 904 int (*hw_init)(struct hns_roce_dev *hr_dev);
905 void (*hw_exit)(struct hns_roce_dev *hr_dev);
a680f2f3
WHX
906 int (*post_mbox)(struct hns_roce_dev *hr_dev, u64 in_param,
907 u64 out_param, u32 in_modifier, u8 op_modifier, u16 op,
908 u16 token, int event);
ee82e688
XW
909 int (*poll_mbox_done)(struct hns_roce_dev *hr_dev,
910 unsigned int timeout);
911 bool (*chk_mbox_avail)(struct hns_roce_dev *hr_dev, bool *is_busy);
1fb7f897 912 int (*set_gid)(struct hns_roce_dev *hr_dev, u32 port, int gid_index,
f4df9a7c 913 const union ib_gid *gid, const struct ib_gid_attr *attr);
fd92213e
JK
914 int (*set_mac)(struct hns_roce_dev *hr_dev, u8 phy_port,
915 const u8 *addr);
9a443537 916 void (*set_mtu)(struct hns_roce_dev *hr_dev, u8 phy_port,
917 enum ib_mtu mtu);
98a61519
YL
918 int (*write_mtpt)(struct hns_roce_dev *hr_dev, void *mb_buf,
919 struct hns_roce_mr *mr, unsigned long mtpt_idx);
a2c80b7b 920 int (*rereg_write_mtpt)(struct hns_roce_dev *hr_dev,
4e9fc1da 921 struct hns_roce_mr *mr, int flags,
a2c80b7b 922 void *mb_buf);
98a61519
YL
923 int (*frmr_write_mtpt)(struct hns_roce_dev *hr_dev, void *mb_buf,
924 struct hns_roce_mr *mr);
c7c28191 925 int (*mw_write_mtpt)(void *mb_buf, struct hns_roce_mw *mw);
9a443537 926 void (*write_cqc)(struct hns_roce_dev *hr_dev,
927 struct hns_roce_cq *hr_cq, void *mb_buf, u64 *mtts,
e2b2744a 928 dma_addr_t dma_handle);
a25d13cb
SX
929 int (*set_hem)(struct hns_roce_dev *hr_dev,
930 struct hns_roce_hem_table *table, int obj, int step_idx);
97f0e39f 931 int (*clear_hem)(struct hns_roce_dev *hr_dev,
a25d13cb
SX
932 struct hns_roce_hem_table *table, int obj,
933 int step_idx);
9a443537 934 int (*modify_qp)(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
935 int attr_mask, enum ib_qp_state cur_state,
936 enum ib_qp_state new_state);
aa84fa18
YL
937 int (*qp_flow_control_init)(struct hns_roce_dev *hr_dev,
938 struct hns_roce_qp *hr_qp);
c4367a26
SR
939 int (*dereg_mr)(struct hns_roce_dev *hr_dev, struct hns_roce_mr *mr,
940 struct ib_udata *udata);
43d781b9 941 int (*destroy_cq)(struct ib_cq *ibcq, struct ib_udata *udata);
b16f8188
YL
942 int (*init_eq)(struct hns_roce_dev *hr_dev);
943 void (*cleanup_eq)(struct hns_roce_dev *hr_dev);
eacb45ca 944 int (*write_srqc)(struct hns_roce_srq *srq, void *mb_buf);
7f645a58
KH
945 const struct ib_device_ops *hns_roce_dev_ops;
946 const struct ib_device_ops *hns_roce_dev_srq_ops;
9a443537 947};
948
949struct hns_roce_dev {
950 struct ib_device ib_dev;
951 struct platform_device *pdev;
dd74282d
WHX
952 struct pci_dev *pci_dev;
953 struct device *dev;
9a443537 954 struct hns_roce_uar priv_uar;
528f1deb 955 const char *irq_names[HNS_ROCE_MAX_IRQ_NUM];
9a443537 956 spinlock_t sm_lock;
9a443537 957 spinlock_t bt_cmd_lock;
cb7a94c9
WHX
958 bool active;
959 bool is_reset;
d3743fa9 960 bool dis_db;
d061effc 961 unsigned long reset_cnt;
9a443537 962 struct hns_roce_ib_iboe iboe;
626903e9
XW
963 enum hns_roce_device_state state;
964 struct list_head qp_list; /* list of all qps on this dev */
965 spinlock_t qp_list_lock; /* protect qp_list */
f91696f2
YL
966 struct list_head dip_list; /* list of all dest ips on this dev */
967 spinlock_t dip_list_lock; /* protect dip_list */
9a443537 968
472bc0fb
YL
969 struct list_head pgdir_list;
970 struct mutex pgdir_mutex;
9a443537 971 int irq[HNS_ROCE_MAX_IRQ_NUM];
972 u8 __iomem *reg_base;
01584a5e 973 void __iomem *mem_base;
9a443537 974 struct hns_roce_caps caps;
736b5a70 975 struct xarray qp_table_xa;
9a443537 976
2a3d923f 977 unsigned char dev_addr[HNS_ROCE_MAX_PORTS][ETH_ALEN];
9a443537 978 u64 sys_image_guid;
979 u32 vendor_id;
980 u32 vendor_part_id;
981 u32 hw_rev;
982 void __iomem *priv_addr;
983
984 struct hns_roce_cmdq cmd;
645f0593 985 struct hns_roce_ida pd_ida;
da43b7be 986 struct hns_roce_ida xrcd_ida;
8feafd90 987 struct hns_roce_ida uar_ida;
9a443537 988 struct hns_roce_mr_table mr_table;
989 struct hns_roce_cq_table cq_table;
5c1f167a 990 struct hns_roce_srq_table srq_table;
9a443537 991 struct hns_roce_qp_table qp_table;
992 struct hns_roce_eq_table eq_table;
0e40dc2f
YL
993 struct hns_roce_hem_table qpc_timer_table;
994 struct hns_roce_hem_table cqc_timer_table;
d6d91e46
WL
995 /* GMV is the memory area that the driver allocates for the hardware
996 * to store SGID, SMAC and VLAN information.
997 */
998 struct hns_roce_hem_table gmv_table;
9a443537 999
1000 int cmd_mod;
1001 int loop_idc;
2d407888
WHX
1002 u32 sdb_offset;
1003 u32 odb_offset;
3aecfc38
XL
1004 dma_addr_t tptr_dma_addr; /* only for hw v1 */
1005 u32 tptr_size; /* only for hw v1 */
08805fdb 1006 const struct hns_roce_hw *hw;
016a0059 1007 void *priv;
0425e3e6 1008 struct workqueue_struct *irq_workq;
e1c9a0dc 1009 const struct hns_roce_dfx_hw *dfx;
5b03a422 1010 u32 func_num;
0b567cde 1011 u32 is_vf;
e079d87d 1012 u32 cong_algo_tmpl_id;
9a443537 1013};
1014
1015static inline struct hns_roce_dev *to_hr_dev(struct ib_device *ib_dev)
1016{
1017 return container_of(ib_dev, struct hns_roce_dev, ib_dev);
1018}
1019
1020static inline struct hns_roce_ucontext
1021 *to_hr_ucontext(struct ib_ucontext *ibucontext)
1022{
1023 return container_of(ibucontext, struct hns_roce_ucontext, ibucontext);
1024}
1025
1026static inline struct hns_roce_pd *to_hr_pd(struct ib_pd *ibpd)
1027{
1028 return container_of(ibpd, struct hns_roce_pd, ibpd);
1029}
1030
32548870
WL
1031static inline struct hns_roce_xrcd *to_hr_xrcd(struct ib_xrcd *ibxrcd)
1032{
1033 return container_of(ibxrcd, struct hns_roce_xrcd, ibxrcd);
1034}
1035
9a443537 1036static inline struct hns_roce_ah *to_hr_ah(struct ib_ah *ibah)
1037{
1038 return container_of(ibah, struct hns_roce_ah, ibah);
1039}
1040
1041static inline struct hns_roce_mr *to_hr_mr(struct ib_mr *ibmr)
1042{
1043 return container_of(ibmr, struct hns_roce_mr, ibmr);
1044}
1045
c7c28191
YL
1046static inline struct hns_roce_mw *to_hr_mw(struct ib_mw *ibmw)
1047{
1048 return container_of(ibmw, struct hns_roce_mw, ibmw);
1049}
1050
9a443537 1051static inline struct hns_roce_qp *to_hr_qp(struct ib_qp *ibqp)
1052{
1053 return container_of(ibqp, struct hns_roce_qp, ibqp);
1054}
1055
1056static inline struct hns_roce_cq *to_hr_cq(struct ib_cq *ib_cq)
1057{
1058 return container_of(ib_cq, struct hns_roce_cq, ib_cq);
1059}
1060
1061static inline struct hns_roce_srq *to_hr_srq(struct ib_srq *ibsrq)
1062{
1063 return container_of(ibsrq, struct hns_roce_srq, ibsrq);
1064}
1065
6d202d9f
CT
1066static inline struct hns_user_mmap_entry *
1067to_hns_mmap(struct rdma_user_mmap_entry *rdma_entry)
1068{
1069 return container_of(rdma_entry, struct hns_user_mmap_entry, rdma_entry);
1070}
1071
0576cbde 1072static inline void hns_roce_write64_k(__le32 val[2], void __iomem *dest)
9a443537 1073{
86f767e6 1074 writeq(*(u64 *)val, dest);
9a443537 1075}
1076
1077static inline struct hns_roce_qp
1078 *__hns_roce_qp_lookup(struct hns_roce_dev *hr_dev, u32 qpn)
1079{
61b460d1 1080 return xa_load(&hr_dev->qp_table_xa, qpn);
9a443537 1081}
1082
dcdc366a
WL
1083static inline void *hns_roce_buf_offset(struct hns_roce_buf *buf,
1084 unsigned int offset)
9a443537 1085{
6f6e2dcb
XW
1086 return (char *)(buf->trunk_list[offset >> buf->trunk_shift].buf) +
1087 (offset & ((1 << buf->trunk_shift) - 1));
cc23267a
XW
1088}
1089
7b0006db
XW
1090static inline dma_addr_t hns_roce_buf_dma_addr(struct hns_roce_buf *buf,
1091 unsigned int offset)
cc23267a 1092{
6f6e2dcb
XW
1093 return buf->trunk_list[offset >> buf->trunk_shift].map +
1094 (offset & ((1 << buf->trunk_shift) - 1));
9a443537 1095}
1096
7b0006db
XW
1097static inline dma_addr_t hns_roce_buf_page(struct hns_roce_buf *buf, u32 idx)
1098{
1099 return hns_roce_buf_dma_addr(buf, idx << buf->page_shift);
1100}
1101
9581a356 1102#define hr_hw_page_align(x) ALIGN(x, 1 << HNS_HW_PAGE_SHIFT)
54d66387 1103
3c873161
XW
1104static inline u64 to_hr_hw_page_addr(u64 addr)
1105{
9581a356 1106 return addr >> HNS_HW_PAGE_SHIFT;
3c873161
XW
1107}
1108
1109static inline u32 to_hr_hw_page_shift(u32 page_shift)
1110{
9581a356 1111 return page_shift - HNS_HW_PAGE_SHIFT;
3c873161
XW
1112}
1113
54d66387
XW
1114static inline u32 to_hr_hem_hopnum(u32 hopnum, u32 count)
1115{
1116 if (count > 0)
1117 return hopnum == HNS_ROCE_HOP_NUM_0 ? 0 : hopnum;
1118
1119 return 0;
1120}
1121
1122static inline u32 to_hr_hem_entries_size(u32 count, u32 buf_shift)
1123{
1124 return hr_hw_page_align(count << buf_shift);
1125}
1126
1127static inline u32 to_hr_hem_entries_count(u32 count, u32 buf_shift)
1128{
1129 return hr_hw_page_align(count << buf_shift) >> buf_shift;
1130}
1131
1132static inline u32 to_hr_hem_entries_shift(u32 count, u32 buf_shift)
1133{
d4d81387
WL
1134 if (!count)
1135 return 0;
1136
54d66387
XW
1137 return ilog2(to_hr_hem_entries_count(count, buf_shift));
1138}
1139
603bee93
WL
1140#define DSCP_SHIFT 2
1141
1142static inline u8 get_tclass(const struct ib_global_route *grh)
1143{
1144 return grh->sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP ?
1145 grh->traffic_class >> DSCP_SHIFT : grh->traffic_class;
1146}
1147
8feafd90 1148void hns_roce_init_uar_table(struct hns_roce_dev *dev);
9a443537 1149int hns_roce_uar_alloc(struct hns_roce_dev *dev, struct hns_roce_uar *uar);
9a443537 1150
1151int hns_roce_cmd_init(struct hns_roce_dev *hr_dev);
1152void hns_roce_cmd_cleanup(struct hns_roce_dev *hr_dev);
1153void hns_roce_cmd_event(struct hns_roce_dev *hr_dev, u16 token, u8 status,
1154 u64 out_param);
1155int hns_roce_cmd_use_events(struct hns_roce_dev *hr_dev);
1156void hns_roce_cmd_use_polling(struct hns_roce_dev *hr_dev);
1157
38389eaa
LO
1158/* hns roce hw need current block and next block addr from mtt */
1159#define MTT_MIN_COUNT 2
1160int hns_roce_mtr_find(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
d147583e 1161 u32 offset, u64 *mtt_buf, int mtt_max, u64 *base_addr);
3c873161 1162int hns_roce_mtr_create(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
82d07a4e
WL
1163 struct hns_roce_buf_attr *buf_attr,
1164 unsigned int page_shift, struct ib_udata *udata,
1165 unsigned long user_addr);
3c873161
XW
1166void hns_roce_mtr_destroy(struct hns_roce_dev *hr_dev,
1167 struct hns_roce_mtr *mtr);
1168int hns_roce_mtr_map(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
dcdc366a 1169 dma_addr_t *pages, unsigned int page_cnt);
38389eaa 1170
645f0593 1171void hns_roce_init_pd_table(struct hns_roce_dev *hr_dev);
d38936f0 1172void hns_roce_init_mr_table(struct hns_roce_dev *hr_dev);
1bbd4380 1173void hns_roce_init_cq_table(struct hns_roce_dev *hr_dev);
eb653eda 1174int hns_roce_init_qp_table(struct hns_roce_dev *hr_dev);
c4f11b36 1175void hns_roce_init_srq_table(struct hns_roce_dev *hr_dev);
da43b7be 1176void hns_roce_init_xrcd_table(struct hns_roce_dev *hr_dev);
9a443537 1177
9a443537 1178void hns_roce_cleanup_eq_table(struct hns_roce_dev *hr_dev);
1179void hns_roce_cleanup_cq_table(struct hns_roce_dev *hr_dev);
1180void hns_roce_cleanup_qp_table(struct hns_roce_dev *hr_dev);
1181
9a443537 1182void hns_roce_cleanup_bitmap(struct hns_roce_dev *hr_dev);
9a443537 1183
fa5d010c
MG
1184int hns_roce_create_ah(struct ib_ah *ah, struct rdma_ah_init_attr *init_attr,
1185 struct ib_udata *udata);
90898850 1186int hns_roce_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
9a9ebf8c
LR
1187static inline int hns_roce_destroy_ah(struct ib_ah *ah, u32 flags)
1188{
1189 return 0;
1190}
9a443537 1191
ff23dfa1 1192int hns_roce_alloc_pd(struct ib_pd *pd, struct ib_udata *udata);
91a7c58f 1193int hns_roce_dealloc_pd(struct ib_pd *pd, struct ib_udata *udata);
9a443537 1194
1195struct ib_mr *hns_roce_get_dma_mr(struct ib_pd *pd, int acc);
1196struct ib_mr *hns_roce_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1197 u64 virt_addr, int access_flags,
1198 struct ib_udata *udata);
6e0954b1
JG
1199struct ib_mr *hns_roce_rereg_user_mr(struct ib_mr *mr, int flags, u64 start,
1200 u64 length, u64 virt_addr,
1201 int mr_access_flags, struct ib_pd *pd,
1202 struct ib_udata *udata);
68a997c5 1203struct ib_mr *hns_roce_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
42a3b153 1204 u32 max_num_sg);
68a997c5
YL
1205int hns_roce_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1206 unsigned int *sg_offset);
c4367a26 1207int hns_roce_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
6eef5242
YL
1208int hns_roce_hw_destroy_mpt(struct hns_roce_dev *hr_dev,
1209 struct hns_roce_cmd_mailbox *mailbox,
1210 unsigned long mpt_index);
bfcc681b 1211unsigned long key_to_hw_index(u32 key);
9a443537 1212
d18bb3e1 1213int hns_roce_alloc_mw(struct ib_mw *mw, struct ib_udata *udata);
c7c28191
YL
1214int hns_roce_dealloc_mw(struct ib_mw *ibmw);
1215
cc23267a 1216void hns_roce_buf_free(struct hns_roce_dev *hr_dev, struct hns_roce_buf *buf);
6f6e2dcb
XW
1217struct hns_roce_buf *hns_roce_buf_alloc(struct hns_roce_dev *hr_dev, u32 size,
1218 u32 page_shift, u32 flags);
9a443537 1219
2ac0bc5e 1220int hns_roce_get_kmem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
7b0006db
XW
1221 int buf_cnt, struct hns_roce_buf *buf,
1222 unsigned int page_shift);
2ac0bc5e 1223int hns_roce_get_umem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
7b0006db 1224 int buf_cnt, struct ib_umem *umem,
82d07a4e 1225 unsigned int page_shift);
2ac0bc5e 1226
68e326de
LR
1227int hns_roce_create_srq(struct ib_srq *srq,
1228 struct ib_srq_init_attr *srq_init_attr,
1229 struct ib_udata *udata);
c7bcb134
LO
1230int hns_roce_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr,
1231 enum ib_srq_attr_mask srq_attr_mask,
1232 struct ib_udata *udata);
119181d1 1233int hns_roce_destroy_srq(struct ib_srq *ibsrq, struct ib_udata *udata);
c7bcb134 1234
32548870
WL
1235int hns_roce_alloc_xrcd(struct ib_xrcd *ib_xrcd, struct ib_udata *udata);
1236int hns_roce_dealloc_xrcd(struct ib_xrcd *ib_xrcd, struct ib_udata *udata);
1237
514aee66
LR
1238int hns_roce_create_qp(struct ib_qp *ib_qp, struct ib_qp_init_attr *init_attr,
1239 struct ib_udata *udata);
9a443537 1240int hns_roce_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1241 int attr_mask, struct ib_udata *udata);
ffd541d4 1242void init_flush_work(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
dcdc366a
WL
1243void *hns_roce_get_recv_wqe(struct hns_roce_qp *hr_qp, unsigned int n);
1244void *hns_roce_get_send_wqe(struct hns_roce_qp *hr_qp, unsigned int n);
1245void *hns_roce_get_extend_sge(struct hns_roce_qp *hr_qp, unsigned int n);
1246bool hns_roce_wq_overflow(struct hns_roce_wq *hr_wq, u32 nreq,
9a443537 1247 struct ib_cq *ib_cq);
1248enum hns_roce_qp_state to_hns_roce_state(enum ib_qp_state state);
1249void hns_roce_lock_cqs(struct hns_roce_cq *send_cq,
1250 struct hns_roce_cq *recv_cq);
1251void hns_roce_unlock_cqs(struct hns_roce_cq *send_cq,
1252 struct hns_roce_cq *recv_cq);
1253void hns_roce_qp_remove(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
e365b26c
XW
1254void hns_roce_qp_destroy(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp,
1255 struct ib_udata *udata);
f696bf6d 1256__be32 send_ieth(const struct ib_send_wr *wr);
9a443537 1257int to_hr_qp_type(int qp_type);
1258
707783ab
YL
1259int hns_roce_create_cq(struct ib_cq *ib_cq, const struct ib_cq_init_attr *attr,
1260 struct ib_udata *udata);
9a443537 1261
43d781b9 1262int hns_roce_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata);
69e0a42f 1263int hns_roce_db_map_user(struct hns_roce_ucontext *context, unsigned long virt,
e088a685
YL
1264 struct hns_roce_db *db);
1265void hns_roce_db_unmap_user(struct hns_roce_ucontext *context,
1266 struct hns_roce_db *db);
472bc0fb
YL
1267int hns_roce_alloc_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db,
1268 int order);
1269void hns_roce_free_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db);
1270
9a443537 1271void hns_roce_cq_completion(struct hns_roce_dev *hr_dev, u32 cqn);
1272void hns_roce_cq_event(struct hns_roce_dev *hr_dev, u32 cqn, int event_type);
c462a024 1273void flush_cqe(struct hns_roce_dev *dev, struct hns_roce_qp *qp);
9a443537 1274void hns_roce_qp_event(struct hns_roce_dev *hr_dev, u32 qpn, int event_type);
81fce629 1275void hns_roce_srq_event(struct hns_roce_dev *hr_dev, u32 srqn, int event_type);
1fb7f897 1276u8 hns_get_gid_index(struct hns_roce_dev *hr_dev, u32 port, int gid_index);
626903e9 1277void hns_roce_handle_device_err(struct hns_roce_dev *hr_dev);
08805fdb
WHX
1278int hns_roce_init(struct hns_roce_dev *hr_dev);
1279void hns_roce_exit(struct hns_roce_dev *hr_dev);
9e2a187a
MG
1280int hns_roce_fill_res_cq_entry(struct sk_buff *msg,
1281 struct ib_cq *ib_cq);
6d202d9f
CT
1282struct hns_user_mmap_entry *
1283hns_roce_user_mmap_entry_insert(struct ib_ucontext *ucontext, u64 address,
1284 size_t length,
1285 enum hns_roce_mmap_type mmap_type);
9a443537 1286#endif /* _HNS_ROCE_DEVICE_H */