RDMA/iwpm: Fix uninitialized error code in iwpm_send_mapinfo()
[linux-2.6-block.git] / drivers / infiniband / hw / cxgb4 / iw_cxgb4.h
CommitLineData
cfdda9d7
SW
1/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 * - Redistributions in binary form must reproduce the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer in the documentation and/or other materials
20 * provided with the distribution.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
23 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
24 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
25 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
26 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
27 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
28 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
29 * SOFTWARE.
30 */
31#ifndef __IW_CXGB4_H__
32#define __IW_CXGB4_H__
33
34#include <linux/mutex.h>
35#include <linux/list.h>
36#include <linux/spinlock.h>
37#include <linux/idr.h>
c337374b 38#include <linux/completion.h>
cfdda9d7 39#include <linux/netdevice.h>
589ee628 40#include <linux/sched/mm.h>
cfdda9d7
SW
41#include <linux/pci.h>
42#include <linux/dma-mapping.h>
43#include <linux/inet.h>
44#include <linux/wait.h>
45#include <linux/kref.h>
46#include <linux/timer.h>
47#include <linux/io.h>
c12a67fe 48#include <linux/workqueue.h>
cfdda9d7
SW
49
50#include <asm/byteorder.h>
51
52#include <net/net_namespace.h>
53
54#include <rdma/ib_verbs.h>
55#include <rdma/iw_cm.h>
9eccfe10
SW
56#include <rdma/rdma_netlink.h>
57#include <rdma/iw_portmap.h>
cfdda9d7
SW
58
59#include "cxgb4.h"
60#include "cxgb4_uld.h"
61#include "l2t.h"
e44ee2fd 62#include <rdma/cxgb4-abi.h>
cfdda9d7
SW
63
64#define DRV_NAME "iw_cxgb4"
65#define MOD DRV_NAME ":"
66
700456bd
JP
67#ifdef pr_fmt
68#undef pr_fmt
69#endif
70
71#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
72
cfdda9d7
SW
73#include "t4.h"
74
75#define PBL_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->pbl.start)
76#define RQT_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->rq.start)
77
78static inline void *cplhdr(struct sk_buff *skb)
79{
80 return skb->data;
81}
82
ec3eead2
VP
83#define C4IW_ID_TABLE_F_RANDOM 1 /* Pseudo-randomize the id's returned */
84#define C4IW_ID_TABLE_F_EMPTY 2 /* Table is initially empty */
85
86struct c4iw_id_table {
87 u32 flags;
88 u32 start; /* logical minimal id */
89 u32 last; /* hint for find */
90 u32 max;
91 spinlock_t lock;
92 unsigned long *table;
93};
94
cfdda9d7 95struct c4iw_resource {
ec3eead2
VP
96 struct c4iw_id_table tpt_table;
97 struct c4iw_id_table qid_table;
98 struct c4iw_id_table pdid_table;
cfdda9d7
SW
99};
100
101struct c4iw_qid_list {
102 struct list_head entry;
103 u32 qid;
104};
105
106struct c4iw_dev_ucontext {
107 struct list_head qpids;
108 struct list_head cqids;
109 struct mutex lock;
c12a67fe 110 struct kref kref;
cfdda9d7
SW
111};
112
113enum c4iw_rdev_flags {
114 T4_FATAL_ERROR = (1<<0),
05eb2389 115 T4_STATUS_PAGE_DISABLED = (1<<1),
cfdda9d7
SW
116};
117
8d81ef34
VP
118struct c4iw_stat {
119 u64 total;
120 u64 cur;
121 u64 max;
ec3eead2 122 u64 fail;
8d81ef34
VP
123};
124
125struct c4iw_stats {
126 struct mutex lock;
127 struct c4iw_stat qid;
128 struct c4iw_stat pd;
129 struct c4iw_stat stag;
130 struct c4iw_stat pbl;
131 struct c4iw_stat rqt;
132 struct c4iw_stat ocqp;
2c974781
VP
133 u64 db_full;
134 u64 db_empty;
135 u64 db_drop;
422eea0a 136 u64 db_state_transitions;
05eb2389 137 u64 db_fc_interruptions;
5be78ee9 138 u64 tcam_full;
793dad94
VP
139 u64 act_ofld_conn_fails;
140 u64 pas_ofld_conn_fails;
179d03bb 141 u64 neg_adv;
8d81ef34
VP
142};
143
04e10e21
HS
144struct c4iw_hw_queue {
145 int t4_eq_status_entries;
146 int t4_max_eq_size;
147 int t4_max_iq_size;
148 int t4_max_rq_size;
149 int t4_max_sq_size;
150 int t4_max_qp_depth;
151 int t4_max_cq_depth;
152 int t4_stat_len;
153};
154
7730b4c7
HS
155struct wr_log_entry {
156 struct timespec post_host_ts;
157 struct timespec poll_host_ts;
158 u64 post_sge_ts;
159 u64 cqe_sge_ts;
160 u64 poll_sge_ts;
161 u16 qid;
162 u16 wr_id;
163 u8 opcode;
164 u8 valid;
165};
166
cfdda9d7
SW
167struct c4iw_rdev {
168 struct c4iw_resource resource;
cfdda9d7 169 u32 qpmask;
cfdda9d7
SW
170 u32 cqmask;
171 struct c4iw_dev_ucontext uctx;
172 struct gen_pool *pbl_pool;
173 struct gen_pool *rqt_pool;
c6d7b267 174 struct gen_pool *ocqp_pool;
cfdda9d7
SW
175 u32 flags;
176 struct cxgb4_lld_info lldi;
fa658a98
SW
177 unsigned long bar2_pa;
178 void __iomem *bar2_kva;
c6d7b267
SW
179 unsigned long oc_mw_pa;
180 void __iomem *oc_mw_kva;
8d81ef34 181 struct c4iw_stats stats;
04e10e21 182 struct c4iw_hw_queue hw_queue;
05eb2389 183 struct t4_dev_status_page *status_page;
7730b4c7
HS
184 atomic_t wr_log_idx;
185 struct wr_log_entry *wr_log;
186 int wr_log_size;
c12a67fe 187 struct workqueue_struct *free_workq;
cfdda9d7
SW
188};
189
190static inline int c4iw_fatal_error(struct c4iw_rdev *rdev)
191{
192 return rdev->flags & T4_FATAL_ERROR;
193}
194
195static inline int c4iw_num_stags(struct c4iw_rdev *rdev)
196{
91244bbd 197 return (int)(rdev->lldi.vr->stag.size >> 5);
cfdda9d7
SW
198}
199
1fc8190d 200#define C4IW_WR_TO (60*HZ)
aadc4df3
SW
201
202struct c4iw_wr_wait {
c337374b 203 struct completion completion;
aadc4df3 204 int ret;
2015f26c 205 struct kref kref;
aadc4df3
SW
206};
207
2015f26c
SW
208void _c4iw_free_wr_wait(struct kref *kref);
209
210static inline void c4iw_put_wr_wait(struct c4iw_wr_wait *wr_waitp)
211{
212 pr_debug("wr_wait %p ref before put %u\n", wr_waitp,
213 kref_read(&wr_waitp->kref));
214 WARN_ON(kref_read(&wr_waitp->kref) == 0);
215 kref_put(&wr_waitp->kref, _c4iw_free_wr_wait);
216}
217
218static inline void c4iw_get_wr_wait(struct c4iw_wr_wait *wr_waitp)
219{
220 pr_debug("wr_wait %p ref before get %u\n", wr_waitp,
221 kref_read(&wr_waitp->kref));
222 WARN_ON(kref_read(&wr_waitp->kref) == 0);
223 kref_get(&wr_waitp->kref);
224}
225
aadc4df3
SW
226static inline void c4iw_init_wr_wait(struct c4iw_wr_wait *wr_waitp)
227{
228 wr_waitp->ret = 0;
c337374b 229 init_completion(&wr_waitp->completion);
aadc4df3
SW
230}
231
2015f26c
SW
232static inline void _c4iw_wake_up(struct c4iw_wr_wait *wr_waitp, int ret,
233 bool deref)
d9594d99
SW
234{
235 wr_waitp->ret = ret;
c337374b 236 complete(&wr_waitp->completion);
2015f26c
SW
237 if (deref)
238 c4iw_put_wr_wait(wr_waitp);
239}
240
241static inline void c4iw_wake_up_noref(struct c4iw_wr_wait *wr_waitp, int ret)
242{
243 _c4iw_wake_up(wr_waitp, ret, false);
244}
245
246static inline void c4iw_wake_up_deref(struct c4iw_wr_wait *wr_waitp, int ret)
247{
248 _c4iw_wake_up(wr_waitp, ret, true);
d9594d99
SW
249}
250
aadc4df3
SW
251static inline int c4iw_wait_for_reply(struct c4iw_rdev *rdev,
252 struct c4iw_wr_wait *wr_waitp,
253 u32 hwtid, u32 qpid,
254 const char *func)
255{
d9594d99 256 int ret;
aadc4df3 257
1fc8190d
H
258 if (c4iw_fatal_error(rdev)) {
259 wr_waitp->ret = -EIO;
260 goto out;
261 }
262
263 ret = wait_for_completion_timeout(&wr_waitp->completion, C4IW_WR_TO);
264 if (!ret) {
4d45b757
BP
265 pr_err("%s - Device %s not responding (disabling device) - tid %u qpid %u\n",
266 func, pci_name(rdev->lldi.pdev), hwtid, qpid);
1fc8190d
H
267 rdev->flags |= T4_FATAL_ERROR;
268 wr_waitp->ret = -EIO;
2015f26c 269 goto out;
1fc8190d 270 }
aadc4df3 271 if (wr_waitp->ret)
a9a42886
JP
272 pr_debug("%s: FW reply %d tid %u qpid %u\n",
273 pci_name(rdev->lldi.pdev), wr_waitp->ret, hwtid, qpid);
2015f26c 274out:
aadc4df3
SW
275 return wr_waitp->ret;
276}
277
2015f26c
SW
278int c4iw_ofld_send(struct c4iw_rdev *rdev, struct sk_buff *skb);
279
280static inline int c4iw_ref_send_wait(struct c4iw_rdev *rdev,
281 struct sk_buff *skb,
282 struct c4iw_wr_wait *wr_waitp,
283 u32 hwtid, u32 qpid,
284 const char *func)
285{
286 int ret;
287
288 pr_debug("%s wr_wait %p hwtid %u qpid %u\n", func, wr_waitp, hwtid,
289 qpid);
290 c4iw_get_wr_wait(wr_waitp);
291 ret = c4iw_ofld_send(rdev, skb);
292 if (ret) {
293 c4iw_put_wr_wait(wr_waitp);
294 return ret;
295 }
296 return c4iw_wait_for_reply(rdev, wr_waitp, hwtid, qpid, func);
297}
298
2c974781
VP
299enum db_state {
300 NORMAL = 0,
301 FLOW_CONTROL = 1,
05eb2389
SW
302 RECOVERY = 2,
303 STOPPED = 3
2c974781
VP
304};
305
cfdda9d7
SW
306struct c4iw_dev {
307 struct ib_device ibdev;
308 struct c4iw_rdev rdev;
309 u32 device_cap_flags;
310 struct idr cqidr;
311 struct idr qpidr;
312 struct idr mmidr;
313 spinlock_t lock;
2c974781 314 struct mutex db_mutex;
cfdda9d7 315 struct dentry *debugfs_root;
2c974781 316 enum db_state db_state;
793dad94
VP
317 struct idr hwtid_idr;
318 struct idr atid_idr;
319 struct idr stid_idr;
05eb2389 320 struct list_head db_fc_list;
4c2c5763 321 u32 avail_ird;
37eb816c 322 wait_queue_head_t wait;
cfdda9d7
SW
323};
324
1c8f1da5
BP
325struct uld_ctx {
326 struct list_head entry;
327 struct cxgb4_lld_info lldi;
328 struct c4iw_dev *dev;
329 struct work_struct reg_work;
330};
331
cfdda9d7
SW
332static inline struct c4iw_dev *to_c4iw_dev(struct ib_device *ibdev)
333{
334 return container_of(ibdev, struct c4iw_dev, ibdev);
335}
336
337static inline struct c4iw_dev *rdev_to_c4iw_dev(struct c4iw_rdev *rdev)
338{
339 return container_of(rdev, struct c4iw_dev, rdev);
340}
341
342static inline struct c4iw_cq *get_chp(struct c4iw_dev *rhp, u32 cqid)
343{
344 return idr_find(&rhp->cqidr, cqid);
345}
346
347static inline struct c4iw_qp *get_qhp(struct c4iw_dev *rhp, u32 qpid)
348{
349 return idr_find(&rhp->qpidr, qpid);
350}
351
352static inline struct c4iw_mr *get_mhp(struct c4iw_dev *rhp, u32 mmid)
353{
354 return idr_find(&rhp->mmidr, mmid);
355}
356
2c974781
VP
357static inline int _insert_handle(struct c4iw_dev *rhp, struct idr *idr,
358 void *handle, u32 id, int lock)
cfdda9d7
SW
359{
360 int ret;
cfdda9d7 361
e8d4dd60
TH
362 if (lock) {
363 idr_preload(GFP_KERNEL);
364 spin_lock_irq(&rhp->lock);
365 }
366
367 ret = idr_alloc(idr, handle, id, id + 1, GFP_ATOMIC);
368
369 if (lock) {
370 spin_unlock_irq(&rhp->lock);
371 idr_preload_end();
372 }
373
e8d4dd60 374 return ret < 0 ? ret : 0;
cfdda9d7
SW
375}
376
2c974781
VP
377static inline int insert_handle(struct c4iw_dev *rhp, struct idr *idr,
378 void *handle, u32 id)
379{
380 return _insert_handle(rhp, idr, handle, id, 1);
381}
382
383static inline int insert_handle_nolock(struct c4iw_dev *rhp, struct idr *idr,
384 void *handle, u32 id)
385{
386 return _insert_handle(rhp, idr, handle, id, 0);
387}
388
422eea0a
VP
389static inline void _remove_handle(struct c4iw_dev *rhp, struct idr *idr,
390 u32 id, int lock)
cfdda9d7 391{
422eea0a
VP
392 if (lock)
393 spin_lock_irq(&rhp->lock);
cfdda9d7 394 idr_remove(idr, id);
422eea0a
VP
395 if (lock)
396 spin_unlock_irq(&rhp->lock);
397}
398
399static inline void remove_handle(struct c4iw_dev *rhp, struct idr *idr, u32 id)
400{
401 _remove_handle(rhp, idr, id, 1);
402}
403
404static inline void remove_handle_nolock(struct c4iw_dev *rhp,
405 struct idr *idr, u32 id)
406{
407 _remove_handle(rhp, idr, id, 0);
cfdda9d7
SW
408}
409
4c2c5763
HS
410extern uint c4iw_max_read_depth;
411
412static inline int cur_max_read_depth(struct c4iw_dev *dev)
413{
414 return min(dev->rdev.lldi.max_ordird_qp, c4iw_max_read_depth);
415}
416
cfdda9d7
SW
417struct c4iw_pd {
418 struct ib_pd ibpd;
419 u32 pdid;
420 struct c4iw_dev *rhp;
421};
422
423static inline struct c4iw_pd *to_c4iw_pd(struct ib_pd *ibpd)
424{
425 return container_of(ibpd, struct c4iw_pd, ibpd);
426}
427
428struct tpt_attributes {
429 u64 len;
430 u64 va_fbo;
431 enum fw_ri_mem_perms perms;
432 u32 stag;
433 u32 pdid;
434 u32 qpid;
435 u32 pbl_addr;
436 u32 pbl_size;
437 u32 state:1;
438 u32 type:2;
439 u32 rsvd:1;
440 u32 remote_invaliate_disable:1;
441 u32 zbva:1;
442 u32 mw_bind_enable:1;
443 u32 page_size:5;
444};
445
446struct c4iw_mr {
447 struct ib_mr ibmr;
448 struct ib_umem *umem;
449 struct c4iw_dev *rhp;
0f8ab0b6 450 struct sk_buff *dereg_skb;
cfdda9d7
SW
451 u64 kva;
452 struct tpt_attributes attr;
8376b86d
SG
453 u64 *mpl;
454 dma_addr_t mpl_addr;
455 u32 max_mpl_len;
456 u32 mpl_len;
a3f12da0 457 struct c4iw_wr_wait *wr_waitp;
cfdda9d7
SW
458};
459
460static inline struct c4iw_mr *to_c4iw_mr(struct ib_mr *ibmr)
461{
462 return container_of(ibmr, struct c4iw_mr, ibmr);
463}
464
465struct c4iw_mw {
466 struct ib_mw ibmw;
467 struct c4iw_dev *rhp;
0f8ab0b6 468 struct sk_buff *dereg_skb;
cfdda9d7
SW
469 u64 kva;
470 struct tpt_attributes attr;
a3f12da0 471 struct c4iw_wr_wait *wr_waitp;
cfdda9d7
SW
472};
473
474static inline struct c4iw_mw *to_c4iw_mw(struct ib_mw *ibmw)
475{
476 return container_of(ibmw, struct c4iw_mw, ibmw);
477}
478
cfdda9d7
SW
479struct c4iw_cq {
480 struct ib_cq ibcq;
481 struct c4iw_dev *rhp;
dd6b0241 482 struct sk_buff *destroy_skb;
cfdda9d7
SW
483 struct t4_cq cq;
484 spinlock_t lock;
581bbe2c 485 spinlock_t comp_handler_lock;
cfdda9d7
SW
486 atomic_t refcnt;
487 wait_queue_head_t wait;
13ce8317 488 struct c4iw_wr_wait *wr_waitp;
cfdda9d7
SW
489};
490
491static inline struct c4iw_cq *to_c4iw_cq(struct ib_cq *ibcq)
492{
493 return container_of(ibcq, struct c4iw_cq, ibcq);
494}
495
496struct c4iw_mpa_attributes {
497 u8 initiator;
498 u8 recv_marker_enabled;
499 u8 xmit_marker_enabled;
500 u8 crc_enabled;
d2fe99e8 501 u8 enhanced_rdma_conn;
cfdda9d7
SW
502 u8 version;
503 u8 p2p_type;
504};
505
506struct c4iw_qp_attributes {
507 u32 scq;
508 u32 rcq;
509 u32 sq_num_entries;
510 u32 rq_num_entries;
511 u32 sq_max_sges;
512 u32 sq_max_sges_rdma_write;
513 u32 rq_max_sges;
514 u32 state;
515 u8 enable_rdma_read;
516 u8 enable_rdma_write;
517 u8 enable_bind;
518 u8 enable_mmid0_fastreg;
519 u32 max_ord;
520 u32 max_ird;
521 u32 pd;
522 u32 next_state;
523 char terminate_buffer[52];
524 u32 terminate_msg_len;
525 u8 is_terminate_local;
526 struct c4iw_mpa_attributes mpa_attr;
527 struct c4iw_ep *llp_stream_handle;
d2fe99e8
KS
528 u8 layer_etype;
529 u8 ecode;
2c974781
VP
530 u16 sq_db_inc;
531 u16 rq_db_inc;
cc18b939 532 u8 send_term;
cfdda9d7
SW
533};
534
535struct c4iw_qp {
536 struct ib_qp ibqp;
05eb2389 537 struct list_head db_fc_entry;
cfdda9d7
SW
538 struct c4iw_dev *rhp;
539 struct c4iw_ep *ep;
540 struct c4iw_qp_attributes attr;
541 struct t4_wq wq;
542 spinlock_t lock;
2f5b48c3 543 struct mutex mutex;
ad61a4c7 544 struct kref kref;
cfdda9d7 545 wait_queue_head_t wait;
ba32de9d 546 int sq_sig_all;
c12a67fe
SW
547 struct work_struct free_work;
548 struct c4iw_ucontext *ucontext;
7088a9ba 549 struct c4iw_wr_wait *wr_waitp;
cfdda9d7
SW
550};
551
552static inline struct c4iw_qp *to_c4iw_qp(struct ib_qp *ibqp)
553{
554 return container_of(ibqp, struct c4iw_qp, ibqp);
555}
556
557struct c4iw_ucontext {
558 struct ib_ucontext ibucontext;
559 struct c4iw_dev_ucontext uctx;
560 u32 key;
561 spinlock_t mmap_lock;
562 struct list_head mmaps;
c12a67fe 563 struct kref kref;
cfdda9d7
SW
564};
565
566static inline struct c4iw_ucontext *to_c4iw_ucontext(struct ib_ucontext *c)
567{
568 return container_of(c, struct c4iw_ucontext, ibucontext);
569}
570
c12a67fe
SW
571void _c4iw_free_ucontext(struct kref *kref);
572
573static inline void c4iw_put_ucontext(struct c4iw_ucontext *ucontext)
574{
575 kref_put(&ucontext->kref, _c4iw_free_ucontext);
576}
577
578static inline void c4iw_get_ucontext(struct c4iw_ucontext *ucontext)
579{
580 kref_get(&ucontext->kref);
581}
582
cfdda9d7
SW
583struct c4iw_mm_entry {
584 struct list_head entry;
585 u64 addr;
586 u32 key;
587 unsigned len;
588};
589
590static inline struct c4iw_mm_entry *remove_mmap(struct c4iw_ucontext *ucontext,
591 u32 key, unsigned len)
592{
593 struct list_head *pos, *nxt;
594 struct c4iw_mm_entry *mm;
595
596 spin_lock(&ucontext->mmap_lock);
597 list_for_each_safe(pos, nxt, &ucontext->mmaps) {
598
599 mm = list_entry(pos, struct c4iw_mm_entry, entry);
600 if (mm->key == key && mm->len == len) {
601 list_del_init(&mm->entry);
602 spin_unlock(&ucontext->mmap_lock);
548ddb19 603 pr_debug("key 0x%x addr 0x%llx len %d\n", key,
a9a42886 604 (unsigned long long)mm->addr, mm->len);
cfdda9d7
SW
605 return mm;
606 }
607 }
608 spin_unlock(&ucontext->mmap_lock);
609 return NULL;
610}
611
612static inline void insert_mmap(struct c4iw_ucontext *ucontext,
613 struct c4iw_mm_entry *mm)
614{
615 spin_lock(&ucontext->mmap_lock);
548ddb19
BP
616 pr_debug("key 0x%x addr 0x%llx len %d\n",
617 mm->key, (unsigned long long)mm->addr, mm->len);
cfdda9d7
SW
618 list_add_tail(&mm->entry, &ucontext->mmaps);
619 spin_unlock(&ucontext->mmap_lock);
620}
621
622enum c4iw_qp_attr_mask {
623 C4IW_QP_ATTR_NEXT_STATE = 1 << 0,
2c974781
VP
624 C4IW_QP_ATTR_SQ_DB = 1<<1,
625 C4IW_QP_ATTR_RQ_DB = 1<<2,
cfdda9d7
SW
626 C4IW_QP_ATTR_ENABLE_RDMA_READ = 1 << 7,
627 C4IW_QP_ATTR_ENABLE_RDMA_WRITE = 1 << 8,
628 C4IW_QP_ATTR_ENABLE_RDMA_BIND = 1 << 9,
629 C4IW_QP_ATTR_MAX_ORD = 1 << 11,
630 C4IW_QP_ATTR_MAX_IRD = 1 << 12,
631 C4IW_QP_ATTR_LLP_STREAM_HANDLE = 1 << 22,
632 C4IW_QP_ATTR_STREAM_MSG_BUFFER = 1 << 23,
633 C4IW_QP_ATTR_MPA_ATTR = 1 << 24,
634 C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE = 1 << 25,
635 C4IW_QP_ATTR_VALID_MODIFY = (C4IW_QP_ATTR_ENABLE_RDMA_READ |
636 C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
637 C4IW_QP_ATTR_MAX_ORD |
638 C4IW_QP_ATTR_MAX_IRD |
639 C4IW_QP_ATTR_LLP_STREAM_HANDLE |
640 C4IW_QP_ATTR_STREAM_MSG_BUFFER |
641 C4IW_QP_ATTR_MPA_ATTR |
642 C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE)
643};
644
645int c4iw_modify_qp(struct c4iw_dev *rhp,
646 struct c4iw_qp *qhp,
647 enum c4iw_qp_attr_mask mask,
648 struct c4iw_qp_attributes *attrs,
649 int internal);
650
651enum c4iw_qp_state {
652 C4IW_QP_STATE_IDLE,
653 C4IW_QP_STATE_RTS,
654 C4IW_QP_STATE_ERROR,
655 C4IW_QP_STATE_TERMINATE,
656 C4IW_QP_STATE_CLOSING,
657 C4IW_QP_STATE_TOT
658};
659
660static inline int c4iw_convert_state(enum ib_qp_state ib_state)
661{
662 switch (ib_state) {
663 case IB_QPS_RESET:
664 case IB_QPS_INIT:
665 return C4IW_QP_STATE_IDLE;
666 case IB_QPS_RTS:
667 return C4IW_QP_STATE_RTS;
668 case IB_QPS_SQD:
669 return C4IW_QP_STATE_CLOSING;
670 case IB_QPS_SQE:
671 return C4IW_QP_STATE_TERMINATE;
672 case IB_QPS_ERR:
673 return C4IW_QP_STATE_ERROR;
674 default:
675 return -1;
676 }
677}
678
67bbc055
VP
679static inline int to_ib_qp_state(int c4iw_qp_state)
680{
681 switch (c4iw_qp_state) {
682 case C4IW_QP_STATE_IDLE:
683 return IB_QPS_INIT;
684 case C4IW_QP_STATE_RTS:
685 return IB_QPS_RTS;
686 case C4IW_QP_STATE_CLOSING:
687 return IB_QPS_SQD;
688 case C4IW_QP_STATE_TERMINATE:
689 return IB_QPS_SQE;
690 case C4IW_QP_STATE_ERROR:
691 return IB_QPS_ERR;
692 }
693 return IB_QPS_ERR;
694}
695
4fe7c296
SW
696#define C4IW_DRAIN_OPCODE FW_RI_SGE_EC_CR_RETURN
697
cfdda9d7
SW
698static inline u32 c4iw_ib_to_tpt_access(int a)
699{
700 return (a & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
701 (a & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0) |
702 (a & IB_ACCESS_LOCAL_WRITE ? FW_RI_MEM_ACCESS_LOCAL_WRITE : 0) |
703 FW_RI_MEM_ACCESS_LOCAL_READ;
704}
705
706static inline u32 c4iw_ib_to_tpt_bind_access(int acc)
707{
708 return (acc & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
709 (acc & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0);
710}
711
712enum c4iw_mmid_state {
713 C4IW_STAG_STATE_VALID,
714 C4IW_STAG_STATE_INVALID
715};
716
717#define C4IW_NODE_DESC "cxgb4 Chelsio Communications"
718
719#define MPA_KEY_REQ "MPA ID Req Frame"
720#define MPA_KEY_REP "MPA ID Rep Frame"
721
722#define MPA_MAX_PRIVATE_DATA 256
d2fe99e8 723#define MPA_ENHANCED_RDMA_CONN 0x10
cfdda9d7
SW
724#define MPA_REJECT 0x20
725#define MPA_CRC 0x40
726#define MPA_MARKERS 0x80
727#define MPA_FLAGS_MASK 0xE0
728
d2fe99e8
KS
729#define MPA_V2_PEER2PEER_MODEL 0x8000
730#define MPA_V2_ZERO_LEN_FPDU_RTR 0x4000
731#define MPA_V2_RDMA_WRITE_RTR 0x8000
732#define MPA_V2_RDMA_READ_RTR 0x4000
733#define MPA_V2_IRD_ORD_MASK 0x3FFF
734
a9a42886 735#define c4iw_put_ep(ep) { \
548ddb19 736 pr_debug("put_ep ep %p refcnt %d\n", \
a9a42886
JP
737 ep, kref_read(&((ep)->kref))); \
738 WARN_ON(kref_read(&((ep)->kref)) < 1); \
739 kref_put(&((ep)->kref), _c4iw_free_ep); \
cfdda9d7
SW
740}
741
a9a42886 742#define c4iw_get_ep(ep) { \
548ddb19 743 pr_debug("get_ep ep %p, refcnt %d\n", \
a9a42886
JP
744 ep, kref_read(&((ep)->kref))); \
745 kref_get(&((ep)->kref)); \
cfdda9d7
SW
746}
747void _c4iw_free_ep(struct kref *kref);
748
749struct mpa_message {
750 u8 key[16];
751 u8 flags;
752 u8 revision;
753 __be16 private_data_size;
754 u8 private_data[0];
755};
756
d2fe99e8
KS
757struct mpa_v2_conn_params {
758 __be16 ird;
759 __be16 ord;
760};
761
cfdda9d7
SW
762struct terminate_message {
763 u8 layer_etype;
764 u8 ecode;
765 __be16 hdrct_rsvd;
766 u8 len_hdrs[0];
767};
768
769#define TERM_MAX_LENGTH (sizeof(struct terminate_message) + 2 + 18 + 28)
770
771enum c4iw_layers_types {
772 LAYER_RDMAP = 0x00,
773 LAYER_DDP = 0x10,
774 LAYER_MPA = 0x20,
775 RDMAP_LOCAL_CATA = 0x00,
776 RDMAP_REMOTE_PROT = 0x01,
777 RDMAP_REMOTE_OP = 0x02,
778 DDP_LOCAL_CATA = 0x00,
779 DDP_TAGGED_ERR = 0x01,
780 DDP_UNTAGGED_ERR = 0x02,
781 DDP_LLP = 0x03
782};
783
784enum c4iw_rdma_ecodes {
785 RDMAP_INV_STAG = 0x00,
786 RDMAP_BASE_BOUNDS = 0x01,
787 RDMAP_ACC_VIOL = 0x02,
788 RDMAP_STAG_NOT_ASSOC = 0x03,
789 RDMAP_TO_WRAP = 0x04,
790 RDMAP_INV_VERS = 0x05,
791 RDMAP_INV_OPCODE = 0x06,
792 RDMAP_STREAM_CATA = 0x07,
793 RDMAP_GLOBAL_CATA = 0x08,
794 RDMAP_CANT_INV_STAG = 0x09,
795 RDMAP_UNSPECIFIED = 0xff
796};
797
798enum c4iw_ddp_ecodes {
799 DDPT_INV_STAG = 0x00,
800 DDPT_BASE_BOUNDS = 0x01,
801 DDPT_STAG_NOT_ASSOC = 0x02,
802 DDPT_TO_WRAP = 0x03,
803 DDPT_INV_VERS = 0x04,
804 DDPU_INV_QN = 0x01,
805 DDPU_INV_MSN_NOBUF = 0x02,
806 DDPU_INV_MSN_RANGE = 0x03,
807 DDPU_INV_MO = 0x04,
808 DDPU_MSG_TOOBIG = 0x05,
809 DDPU_INV_VERS = 0x06
810};
811
812enum c4iw_mpa_ecodes {
813 MPA_CRC_ERR = 0x02,
d2fe99e8
KS
814 MPA_MARKER_ERR = 0x03,
815 MPA_LOCAL_CATA = 0x05,
816 MPA_INSUFF_IRD = 0x06,
817 MPA_NOMATCH_RTR = 0x07,
cfdda9d7
SW
818};
819
820enum c4iw_ep_state {
821 IDLE = 0,
822 LISTEN,
823 CONNECTING,
824 MPA_REQ_WAIT,
825 MPA_REQ_SENT,
826 MPA_REQ_RCVD,
827 MPA_REP_SENT,
828 FPDU_MODE,
829 ABORTING,
830 CLOSING,
831 MORIBUND,
832 DEAD,
833};
834
835enum c4iw_ep_flags {
836 PEER_ABORT_IN_PROGRESS = 0,
837 ABORT_REQ_IN_PROGRESS = 1,
838 RELEASE_RESOURCES = 2,
839 CLOSE_SENT = 3,
1ec779cc 840 TIMEOUT = 4,
325abead 841 QP_REFERENCED = 5,
e4b76a2a 842 STOP_MPA_TIMER = 7,
cfdda9d7
SW
843};
844
793dad94
VP
845enum c4iw_ep_history {
846 ACT_OPEN_REQ = 0,
847 ACT_OFLD_CONN = 1,
848 ACT_OPEN_RPL = 2,
849 ACT_ESTAB = 3,
850 PASS_ACCEPT_REQ = 4,
851 PASS_ESTAB = 5,
852 ABORT_UPCALL = 6,
853 ESTAB_UPCALL = 7,
854 CLOSE_UPCALL = 8,
855 ULP_ACCEPT = 9,
856 ULP_REJECT = 10,
857 TIMEDOUT = 11,
858 PEER_ABORT = 12,
859 PEER_CLOSE = 13,
860 CONNREQ_UPCALL = 14,
861 ABORT_CONN = 15,
862 DISCONN_UPCALL = 16,
863 EP_DISC_CLOSE = 17,
864 EP_DISC_ABORT = 18,
865 CONN_RPL_UPCALL = 19,
866 ACT_RETRY_NOMEM = 20,
9ca6f7cf
H
867 ACT_RETRY_INUSE = 21,
868 CLOSE_CON_RPL = 22,
869 EP_DISC_FAIL = 24,
870 QP_REFED = 25,
871 QP_DEREFED = 26,
872 CM_ID_REFED = 27,
873 CM_ID_DEREFED = 28,
793dad94
VP
874};
875
4a740838
H
876enum conn_pre_alloc_buffers {
877 CN_ABORT_REQ_BUF,
878 CN_ABORT_RPL_BUF,
879 CN_CLOSE_CON_REQ_BUF,
880 CN_DESTROY_BUF,
881 CN_FLOWC_BUF,
882 CN_MAX_CON_BUF
883};
884
885#define FLOWC_LEN 80
886union cpl_wr_size {
887 struct cpl_abort_req abrt_req;
888 struct cpl_abort_rpl abrt_rpl;
889 struct fw_ri_wr ri_req;
890 struct cpl_close_con_req close_req;
891 char flowc_buf[FLOWC_LEN];
892};
893
cfdda9d7
SW
894struct c4iw_ep_common {
895 struct iw_cm_id *cm_id;
896 struct c4iw_qp *qp;
897 struct c4iw_dev *dev;
4a740838 898 struct sk_buff_head ep_skb_list;
cfdda9d7
SW
899 enum c4iw_ep_state state;
900 struct kref kref;
2f5b48c3 901 struct mutex mutex;
830662f6
VP
902 struct sockaddr_storage local_addr;
903 struct sockaddr_storage remote_addr;
ef885dc6 904 struct c4iw_wr_wait *wr_waitp;
cfdda9d7 905 unsigned long flags;
793dad94 906 unsigned long history;
cfdda9d7
SW
907};
908
909struct c4iw_listen_ep {
910 struct c4iw_ep_common com;
911 unsigned int stid;
912 int backlog;
913};
914
179d03bb
H
915struct c4iw_ep_stats {
916 unsigned connect_neg_adv;
917 unsigned abort_neg_adv;
918};
919
cfdda9d7
SW
920struct c4iw_ep {
921 struct c4iw_ep_common com;
922 struct c4iw_ep *parent_ep;
923 struct timer_list timer;
be4c9bad 924 struct list_head entry;
cfdda9d7
SW
925 unsigned int atid;
926 u32 hwtid;
927 u32 snd_seq;
928 u32 rcv_seq;
929 struct l2t_entry *l2t;
930 struct dst_entry *dst;
931 struct sk_buff *mpa_skb;
932 struct c4iw_mpa_attributes mpa_attr;
933 u8 mpa_pkt[sizeof(struct mpa_message) + MPA_MAX_PRIVATE_DATA];
934 unsigned int mpa_pkt_len;
935 u32 ird;
936 u32 ord;
937 u32 smac_idx;
938 u32 tx_chan;
939 u32 mtu;
940 u16 mss;
941 u16 emss;
942 u16 plen;
943 u16 rss_qid;
944 u16 txq_idx;
d4f1a5c6 945 u16 ctrlq_idx;
cfdda9d7 946 u8 tos;
d2fe99e8
KS
947 u8 retry_with_mpa_v1;
948 u8 tried_with_mpa_v1;
793dad94 949 unsigned int retry_count;
b408ff28
HS
950 int snd_win;
951 int rcv_win;
179d03bb 952 struct c4iw_ep_stats stats;
cfdda9d7
SW
953};
954
955static inline struct c4iw_ep *to_ep(struct iw_cm_id *cm_id)
956{
957 return cm_id->provider_data;
958}
959
960static inline struct c4iw_listen_ep *to_listen_ep(struct iw_cm_id *cm_id)
961{
962 return cm_id->provider_data;
963}
964
f079af7a
VP
965static inline int ocqp_supported(const struct cxgb4_lld_info *infop)
966{
967#if defined(__i386__) || defined(__x86_64__) || defined(CONFIG_PPC64)
968 return infop->vr->ocq.size > 0;
969#else
970 return 0;
971#endif
972}
973
ec3eead2
VP
974u32 c4iw_id_alloc(struct c4iw_id_table *alloc);
975void c4iw_id_free(struct c4iw_id_table *alloc, u32 obj);
976int c4iw_id_table_alloc(struct c4iw_id_table *alloc, u32 start, u32 num,
977 u32 reserved, u32 flags);
978void c4iw_id_table_free(struct c4iw_id_table *alloc);
979
cfdda9d7
SW
980typedef int (*c4iw_handler_func)(struct c4iw_dev *dev, struct sk_buff *skb);
981
982int c4iw_ep_redirect(void *ctx, struct dst_entry *old, struct dst_entry *new,
983 struct l2t_entry *l2t);
984void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qpid,
985 struct c4iw_dev_ucontext *uctx);
ec3eead2
VP
986u32 c4iw_get_resource(struct c4iw_id_table *id_table);
987void c4iw_put_resource(struct c4iw_id_table *id_table, u32 entry);
cfdda9d7
SW
988int c4iw_init_resource(struct c4iw_rdev *rdev, u32 nr_tpt, u32 nr_pdid);
989int c4iw_init_ctrl_qp(struct c4iw_rdev *rdev);
990int c4iw_pblpool_create(struct c4iw_rdev *rdev);
991int c4iw_rqtpool_create(struct c4iw_rdev *rdev);
c6d7b267 992int c4iw_ocqp_pool_create(struct c4iw_rdev *rdev);
cfdda9d7
SW
993void c4iw_pblpool_destroy(struct c4iw_rdev *rdev);
994void c4iw_rqtpool_destroy(struct c4iw_rdev *rdev);
c6d7b267 995void c4iw_ocqp_pool_destroy(struct c4iw_rdev *rdev);
cfdda9d7
SW
996void c4iw_destroy_resource(struct c4iw_resource *rscp);
997int c4iw_destroy_ctrl_qp(struct c4iw_rdev *rdev);
1c8f1da5 998void c4iw_register_device(struct work_struct *work);
cfdda9d7
SW
999void c4iw_unregister_device(struct c4iw_dev *dev);
1000int __init c4iw_cm_init(void);
46c1376d 1001void c4iw_cm_term(void);
cfdda9d7
SW
1002void c4iw_release_dev_ucontext(struct c4iw_rdev *rdev,
1003 struct c4iw_dev_ucontext *uctx);
1004void c4iw_init_dev_ucontext(struct c4iw_rdev *rdev,
1005 struct c4iw_dev_ucontext *uctx);
1006int c4iw_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1007int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
1008 struct ib_send_wr **bad_wr);
1009int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
1010 struct ib_recv_wr **bad_wr);
cfdda9d7
SW
1011int c4iw_connect(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
1012int c4iw_create_listen(struct iw_cm_id *cm_id, int backlog);
1013int c4iw_destroy_listen(struct iw_cm_id *cm_id);
1014int c4iw_accept_cr(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
1015int c4iw_reject_cr(struct iw_cm_id *cm_id, const void *pdata, u8 pdata_len);
1016void c4iw_qp_add_ref(struct ib_qp *qp);
1017void c4iw_qp_rem_ref(struct ib_qp *qp);
a2164034
SG
1018struct ib_mr *c4iw_alloc_mr(struct ib_pd *pd,
1019 enum ib_mr_type mr_type,
1020 u32 max_num_sg);
ff2ba993 1021int c4iw_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
9aa8b321 1022 unsigned int *sg_offset);
cfdda9d7 1023int c4iw_dealloc_mw(struct ib_mw *mw);
1c8f1da5 1024void c4iw_dealloc(struct uld_ctx *ctx);
b2a239df
MB
1025struct ib_mw *c4iw_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1026 struct ib_udata *udata);
cfdda9d7
SW
1027struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start,
1028 u64 length, u64 virt, int acc,
1029 struct ib_udata *udata);
1030struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc);
cfdda9d7
SW
1031int c4iw_dereg_mr(struct ib_mr *ib_mr);
1032int c4iw_destroy_cq(struct ib_cq *ib_cq);
bcf4c1ea
MB
1033struct ib_cq *c4iw_create_cq(struct ib_device *ibdev,
1034 const struct ib_cq_init_attr *attr,
1035 struct ib_ucontext *ib_context,
1036 struct ib_udata *udata);
cfdda9d7
SW
1037int c4iw_resize_cq(struct ib_cq *cq, int cqe, struct ib_udata *udata);
1038int c4iw_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1039int c4iw_destroy_qp(struct ib_qp *ib_qp);
1040struct ib_qp *c4iw_create_qp(struct ib_pd *pd,
1041 struct ib_qp_init_attr *attrs,
1042 struct ib_udata *udata);
1043int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1044 int attr_mask, struct ib_udata *udata);
67bbc055
VP
1045int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1046 int attr_mask, struct ib_qp_init_attr *init_attr);
cfdda9d7
SW
1047struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn);
1048u32 c4iw_rqtpool_alloc(struct c4iw_rdev *rdev, int size);
1049void c4iw_rqtpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
1050u32 c4iw_pblpool_alloc(struct c4iw_rdev *rdev, int size);
1051void c4iw_pblpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
c6d7b267
SW
1052u32 c4iw_ocqp_pool_alloc(struct c4iw_rdev *rdev, int size);
1053void c4iw_ocqp_pool_free(struct c4iw_rdev *rdev, u32 addr, int size);
1cf24dce 1054void c4iw_flush_hw_cq(struct c4iw_cq *chp);
cfdda9d7 1055void c4iw_count_rcqes(struct t4_cq *cq, struct t4_wq *wq, int *count);
cfdda9d7
SW
1056int c4iw_ep_disconnect(struct c4iw_ep *ep, int abrupt, gfp_t gfp);
1057int c4iw_flush_rq(struct t4_wq *wq, struct t4_cq *cq, int count);
1cf24dce 1058int c4iw_flush_sq(struct c4iw_qp *qhp);
cfdda9d7
SW
1059int c4iw_ev_handler(struct c4iw_dev *rnicp, u32 qid);
1060u16 c4iw_rqes_posted(struct c4iw_qp *qhp);
cfdda9d7
SW
1061int c4iw_post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe);
1062u32 c4iw_get_cqid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
1063void c4iw_put_cqid(struct c4iw_rdev *rdev, u32 qid,
1064 struct c4iw_dev_ucontext *uctx);
1065u32 c4iw_get_qpid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
1066void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qid,
1067 struct c4iw_dev_ucontext *uctx);
1068void c4iw_ev_dispatch(struct c4iw_dev *dev, struct t4_cqe *err_cqe);
1069
1070extern struct cxgb4_client t4c_client;
1071extern c4iw_handler_func c4iw_handlers[NUM_CPL_CMDS];
74217d4c
H
1072void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
1073 enum cxgb4_bar2_qtype qtype,
1074 unsigned int *pbar2_qid, u64 *pbar2_pa);
7730b4c7
HS
1075extern void c4iw_log_wr_stats(struct t4_wq *wq, struct t4_cqe *cqe);
1076extern int c4iw_wr_log;
422eea0a 1077extern int db_fc_threshold;
80ccdd60 1078extern int db_coalescing_threshold;
42b6a949 1079extern int use_dsgl;
5c6b2aaf 1080void c4iw_invalidate_mr(struct c4iw_dev *rhp, u32 rkey);
2015f26c 1081struct c4iw_wr_wait *c4iw_alloc_wr_wait(gfp_t gfp);
cfdda9d7
SW
1082
1083#endif